blob: aeedc812ee2707b412922afa8d54dfe9a0cf3591 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad37689012016-01-07 10:13:03 -08004 Copyright(c) 1999 - 2016 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _IXGBE_H_
30#define _IXGBE_H_
31
Jesse Grossf62bbb52010-10-20 13:56:10 +000032#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070033#include <linux/types.h>
34#include <linux/pci.h>
35#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000036#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080037#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000038#include <linux/if_vlan.h>
Jacob Keller6cb562d2012-12-05 07:24:41 +000039#include <linux/jiffies.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040
Richard Cochran74d23cc2014-12-21 19:46:56 +010041#include <linux/timecounter.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000042#include <linux/net_tstamp.h>
43#include <linux/ptp_clock_kernel.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000044
Auke Kok9a799d72007-09-15 14:07:45 -070045#include "ixgbe_type.h"
46#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080047#include "ixgbe_dcb.h"
Javier Martinez Canillasee58c112016-09-12 10:03:39 -040048#if IS_ENABLED(CONFIG_FCOE)
Yi Zoueacd73f2009-05-13 13:11:06 +000049#define IXGBE_FCOE
50#include "ixgbe_fcoe.h"
Javier Martinez Canillasee58c112016-09-12 10:03:39 -040051#endif /* IS_ENABLED(CONFIG_FCOE) */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040052#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080053#include <linux/dca.h>
54#endif
Auke Kok9a799d72007-09-15 14:07:45 -070055
Eliezer Tamir076bb0c2013-07-10 17:13:17 +030056#include <net/busy_poll.h>
Eliezer Tamir5a85e732013-06-10 11:40:20 +030057
Cong Wange0d10952013-08-01 11:10:25 +080058#ifdef CONFIG_NET_RX_BUSY_POLL
Jacob Kellerb4640032013-10-01 04:33:54 -070059#define BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +030060#endif
Emil Tantilov849c4542010-06-03 16:53:41 +000061/* common prefix used by pr_<> macros */
62#undef pr_fmt
63#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070064
65/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000066#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000067#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070068#define IXGBE_MAX_TXD 4096
69#define IXGBE_MIN_TXD 64
70
Anton Blanchardfb445192013-10-22 18:34:01 +000071#if (PAGE_SIZE < 8192)
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000072#define IXGBE_DEFAULT_RXD 512
Anton Blanchardfb445192013-10-22 18:34:01 +000073#else
74#define IXGBE_DEFAULT_RXD 128
75#endif
Auke Kok9a799d72007-09-15 14:07:45 -070076#define IXGBE_MAX_RXD 4096
77#define IXGBE_MIN_RXD 64
78
Don Skidmore5b7f0002015-01-28 07:03:38 +000079#define IXGBE_ETH_P_LLDP 0x88CC
80
Auke Kok9a799d72007-09-15 14:07:45 -070081/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070082#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070083#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070084#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070085#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070086#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070087#define IXGBE_MIN_FCPAUSE 0
88#define IXGBE_MAX_FCPAUSE 0xFFFF
89
90/* Supported Rx Buffer Sizes */
Alexander Duyck252562c2012-05-24 01:59:27 +000091#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
Alexander Duyck09816fb2012-07-20 08:08:23 +000092#define IXGBE_RXBUFFER_2K 2048
93#define IXGBE_RXBUFFER_3K 3072
94#define IXGBE_RXBUFFER_4K 4096
Alexander Duyck919e78a2011-08-26 09:52:38 +000095#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070096
Alexander Duyck13958072010-08-19 13:37:21 +000097/*
Alexander Duyck252562c2012-05-24 01:59:27 +000098 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
99 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
100 * this adds up to 448 bytes of extra data.
101 *
102 * Since netdev_alloc_skb now allocates a page fragment we can use a value
103 * of 256 and the resultant skb will have a truesize of 960 or less.
Alexander Duyck13958072010-08-19 13:37:21 +0000104 */
Alexander Duyck252562c2012-05-24 01:59:27 +0000105#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
Auke Kok9a799d72007-09-15 14:07:45 -0700106
Auke Kok9a799d72007-09-15 14:07:45 -0700107/* How many Rx Buffers do we bundle into one write to the hardware ? */
108#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
109
Alexander Duyck472148c2012-11-07 02:34:28 +0000110enum ixgbe_tx_flags {
111 /* cmd_type flags */
112 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
113 IXGBE_TX_FLAGS_TSO = 0x02,
114 IXGBE_TX_FLAGS_TSTAMP = 0x04,
115
116 /* olinfo flags */
117 IXGBE_TX_FLAGS_CC = 0x08,
118 IXGBE_TX_FLAGS_IPV4 = 0x10,
119 IXGBE_TX_FLAGS_CSUM = 0x20,
120
121 /* software defined flags */
122 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
123 IXGBE_TX_FLAGS_FCOE = 0x80,
124};
125
126/* VLAN info */
Auke Kok9a799d72007-09-15 14:07:45 -0700127#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000128#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
129#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700130#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
131
Greg Rose7f870472010-01-09 02:25:29 +0000132#define IXGBE_MAX_VF_MC_ENTRIES 30
133#define IXGBE_MAX_VF_FUNCTIONS 64
134#define IXGBE_MAX_VFTA_ENTRIES 128
135#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000136#define IXGBE_MAX_PF_MACVLANS 15
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +0000137#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
Greg Rose83c61fa2011-09-07 05:59:35 +0000138#define IXGBE_82599_VF_DEVICE_ID 0x10ED
139#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000140
141struct vf_data_storage {
Mark Rustad988d1302015-10-30 15:29:34 -0700142 struct pci_dev *vfdev;
Greg Rose7f870472010-01-09 02:25:29 +0000143 unsigned char vf_mac_addresses[ETH_ALEN];
144 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
145 u16 num_vf_mc_hashes;
Greg Rose7f870472010-01-09 02:25:29 +0000146 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000147 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000148 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
149 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000150 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000151 u8 spoofchk_enabled;
Vlad Zolotarove65ce0d2015-03-30 21:35:24 +0300152 bool rss_query_enabled;
Hiroshi Shimamoto54011e42015-08-28 06:58:33 +0000153 u8 trusted;
Hiroshi Shimamoto8443c1a42015-08-28 06:59:03 +0000154 int xcast_mode;
Alexander Duyck374c65d2012-07-20 08:09:22 +0000155 unsigned int vf_api;
Greg Rose7f870472010-01-09 02:25:29 +0000156};
157
Hiroshi Shimamoto8443c1a42015-08-28 06:59:03 +0000158enum ixgbevf_xcast_modes {
159 IXGBEVF_XCAST_MODE_NONE = 0,
160 IXGBEVF_XCAST_MODE_MULTI,
161 IXGBEVF_XCAST_MODE_ALLMULTI,
Don Skidmore07eea572016-12-15 21:18:32 -0500162 IXGBEVF_XCAST_MODE_PROMISC,
Hiroshi Shimamoto8443c1a42015-08-28 06:59:03 +0000163};
164
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000165struct vf_macvlans {
166 struct list_head l;
167 int vf;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000168 bool free;
169 bool is_macvlan;
170 u8 vf_macvlan[ETH_ALEN];
171};
172
Alexander Duycka535c302011-05-27 05:31:52 +0000173#define IXGBE_MAX_TXD_PWR 14
Jacob Kellerb4f47a42016-04-13 16:08:22 -0700174#define IXGBE_MAX_DATA_PER_TXD (1u << IXGBE_MAX_TXD_PWR)
Alexander Duycka535c302011-05-27 05:31:52 +0000175
176/* Tx Descriptors needed, worst case */
177#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
Alexander Duyck990a3152013-01-26 02:08:14 +0000178#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Alexander Duycka535c302011-05-27 05:31:52 +0000179
Auke Kok9a799d72007-09-15 14:07:45 -0700180/* wrapper around a pointer to a socket buffer,
181 * so a DMA handle can be stored along with the buffer */
182struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000183 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700184 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000185 struct sk_buff *skb;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000186 unsigned int bytecount;
187 unsigned short gso_segs;
Alexander Duyck244e27a2012-02-08 07:51:11 +0000188 __be16 protocol;
Alexander Duyck729739b2012-02-08 07:51:06 +0000189 DEFINE_DMA_UNMAP_ADDR(dma);
190 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000191 u32 tx_flags;
Auke Kok9a799d72007-09-15 14:07:45 -0700192};
193
194struct ixgbe_rx_buffer {
195 struct sk_buff *skb;
196 dma_addr_t dma;
197 struct page *page;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700198 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700199};
200
201struct ixgbe_queue_stats {
202 u64 packets;
203 u64 bytes;
Jacob Kellerb4640032013-10-01 04:33:54 -0700204#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300205 u64 yields;
206 u64 misses;
207 u64 cleaned;
Jacob Kellerb4640032013-10-01 04:33:54 -0700208#endif /* BP_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -0700209};
210
Alexander Duyck5b7da512010-11-16 19:26:50 -0800211struct ixgbe_tx_queue_stats {
212 u64 restart_queue;
213 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800214 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800215};
216
217struct ixgbe_rx_queue_stats {
218 u64 rsc_count;
219 u64 rsc_flush;
220 u64 non_eop_descs;
221 u64 alloc_rx_page_failed;
222 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000223 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800224};
225
Mark Rustada9763f32015-10-27 09:58:07 -0700226#define IXGBE_TS_HDR_LEN 8
227
Alexander Duyckf8003262012-03-03 02:35:52 +0000228enum ixgbe_ring_state_t {
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800229 __IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckfd786b72013-01-12 06:33:31 +0000230 __IXGBE_TX_XPS_INIT_DONE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800231 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800232 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800233 __IXGBE_RX_RSC_ENABLED,
Alexander Duyck8a0da212012-01-31 02:59:49 +0000234 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
Alexander Duyck57efd442012-06-25 21:54:46 +0000235 __IXGBE_RX_FCOE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800236};
237
John Fastabend2a47fa42013-11-06 09:54:52 -0800238struct ixgbe_fwd_adapter {
239 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
240 struct net_device *netdev;
241 struct ixgbe_adapter *real_adapter;
242 unsigned int tx_base_queue;
243 unsigned int rx_base_queue;
244 int pool;
245};
246
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800247#define check_for_tx_hang(ring) \
248 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
249#define set_check_for_tx_hang(ring) \
250 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
251#define clear_check_for_tx_hang(ring) \
252 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
253#define ring_is_rsc_enabled(ring) \
254 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
255#define set_ring_rsc_enabled(ring) \
256 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
257#define clear_ring_rsc_enabled(ring) \
258 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700259struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000260 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000261 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
262 struct net_device *netdev; /* netdev ring belongs to */
263 struct device *dev; /* device for DMA mapping */
John Fastabend2a47fa42013-11-06 09:54:52 -0800264 struct ixgbe_fwd_adapter *l2_accel_priv;
Auke Kok9a799d72007-09-15 14:07:45 -0700265 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700266 union {
267 struct ixgbe_tx_buffer *tx_buffer_info;
268 struct ixgbe_rx_buffer *rx_buffer_info;
269 };
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800270 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000271 u8 __iomem *tail;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000272 dma_addr_t dma; /* phys. address of descriptor ring */
273 unsigned int size; /* length in bytes */
Alexander Duyckbd198052011-06-11 01:45:08 +0000274
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000275 u16 count; /* amount of descriptors */
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000276
277 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800278 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000279 * the hardware register offset
280 * associated with this ring, which is
281 * different for DCB and RSS modes
282 */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000283 u16 next_to_use;
284 u16 next_to_clean;
285
Mark Rustada9763f32015-10-27 09:58:07 -0700286 unsigned long last_rx_timestamp;
287
Alexander Duyckf8003262012-03-03 02:35:52 +0000288 union {
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000289 u16 next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +0000290 struct {
291 u8 atr_sample_rate;
292 u8 atr_count;
293 };
Alexander Duyckf8003262012-03-03 02:35:52 +0000294 };
Alexander Duyckbd198052011-06-11 01:45:08 +0000295
John Fastabende5b64632011-03-08 03:44:52 +0000296 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700297 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000298 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800299 union {
300 struct ixgbe_tx_queue_stats tx_stats;
301 struct ixgbe_rx_queue_stats rx_stats;
302 };
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000303} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700304
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800305enum ixgbe_ring_f_enum {
306 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000307 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800308 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000309 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000310#ifdef IXGBE_FCOE
311 RING_F_FCOE,
312#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800313
314 RING_F_ARRAY_SIZE /* must be last in enum set */
315};
316
Don Skidmore0f9b2322014-11-18 09:35:08 +0000317#define IXGBE_MAX_RSS_INDICES 16
Emil Tantilove9ee3232015-11-20 13:02:16 -0800318#define IXGBE_MAX_RSS_INDICES_X550 63
Don Skidmore0f9b2322014-11-18 09:35:08 +0000319#define IXGBE_MAX_VMDQ_INDICES 64
320#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
321#define IXGBE_MAX_FCOE_INDICES 8
322#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
323#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
324#define IXGBE_MAX_L2A_QUEUES 4
325#define IXGBE_BAD_L2A_QUEUE 3
326#define IXGBE_MAX_MACVLANS 31
327#define IXGBE_MAX_DCBMACVLANS 8
John Fastabend2a47fa42013-11-06 09:54:52 -0800328
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800329struct ixgbe_ring_feature {
Alexander Duyckc0876632012-05-10 00:01:46 +0000330 u16 limit; /* upper limit on feature indices */
331 u16 indices; /* current value of indices */
Alexander Duycke4b317e2012-05-05 05:30:53 +0000332 u16 mask; /* Mask used for feature to ring mapping */
333 u16 offset; /* offset to start of feature */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000334} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800335
Alexander Duyck73079ea2012-07-14 06:48:49 +0000336#define IXGBE_82599_VMDQ_8Q_MASK 0x78
337#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
338#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
339
Alexander Duyckf8003262012-03-03 02:35:52 +0000340/*
341 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
342 * this is twice the size of a half page we need to double the page order
343 * for FCoE enabled Rx queues.
344 */
Alexander Duyck09816fb2012-07-20 08:08:23 +0000345static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
346{
347#ifdef IXGBE_FCOE
348 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
349 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
350 IXGBE_RXBUFFER_3K;
351#endif
352 return IXGBE_RXBUFFER_2K;
353}
354
Alexander Duyckf8003262012-03-03 02:35:52 +0000355static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
356{
Alexander Duyck09816fb2012-07-20 08:08:23 +0000357#ifdef IXGBE_FCOE
358 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
359 return (PAGE_SIZE < 8192) ? 1 : 0;
Alexander Duyckf8003262012-03-03 02:35:52 +0000360#endif
Alexander Duyck09816fb2012-07-20 08:08:23 +0000361 return 0;
362}
Alexander Duyckf8003262012-03-03 02:35:52 +0000363#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
Alexander Duyckf8003262012-03-03 02:35:52 +0000364
Alexander Duyck08c88332011-06-11 01:45:03 +0000365struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000366 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000367 unsigned int total_bytes; /* total bytes processed this int */
368 unsigned int total_packets; /* total packets processed this int */
369 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000370 u8 count; /* total number of rings in vector */
371 u8 itr; /* current ITR setting for ring */
372};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800373
Alexander Duycka5579282012-02-08 07:50:04 +0000374/* iterator for handling rings in ring container */
375#define ixgbe_for_each_ring(pos, head) \
376 for (pos = (head).ring; pos != NULL; pos = pos->next)
377
Alexander Duyck2f90b862008-11-20 20:52:10 -0800378#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
Jacob Kellere7cf7452014-04-09 06:03:10 +0000379 ? 8 : 1)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800380#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
381
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000382/* MAX_Q_VECTORS of these are allocated,
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800383 * but we only use one per queue-specific vector.
384 */
385struct ixgbe_q_vector {
386 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800387#ifdef CONFIG_IXGBE_DCA
388 int cpu; /* CPU for DCA */
389#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000390 u16 v_idx; /* index of q_vector within array, also used for
391 * finding the bit in EICR and friends that
392 * represents the vector for this ring */
393 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000394 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000395
396 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000397 cpumask_t affinity_mask;
398 int numa_node;
399 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800400 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000401
Cong Wange0d10952013-08-01 11:10:25 +0800402#ifdef CONFIG_NET_RX_BUSY_POLL
Alexander Duyckadc810902014-07-26 02:42:44 +0000403 atomic_t state;
Cong Wange0d10952013-08-01 11:10:25 +0800404#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300405
Alexander Duyckde88eee2012-02-08 07:49:59 +0000406 /* for dynamic allocation of rings associated with this q_vector */
407 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800408};
Alexander Duyckadc810902014-07-26 02:42:44 +0000409
Cong Wange0d10952013-08-01 11:10:25 +0800410#ifdef CONFIG_NET_RX_BUSY_POLL
Alexander Duyckadc810902014-07-26 02:42:44 +0000411enum ixgbe_qv_state_t {
412 IXGBE_QV_STATE_IDLE = 0,
413 IXGBE_QV_STATE_NAPI,
414 IXGBE_QV_STATE_POLL,
415 IXGBE_QV_STATE_DISABLE
416};
417
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300418static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
419{
Alexander Duyckadc810902014-07-26 02:42:44 +0000420 /* reset state to idle */
421 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300422}
423
424/* called from the device poll routine to get ownership of a q_vector */
425static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
426{
Alexander Duyckadc810902014-07-26 02:42:44 +0000427 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
428 IXGBE_QV_STATE_NAPI);
Jacob Kellerb4640032013-10-01 04:33:54 -0700429#ifdef BP_EXTENDED_STATS
Alexander Duyckadc810902014-07-26 02:42:44 +0000430 if (rc != IXGBE_QV_STATE_IDLE)
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300431 q_vector->tx.ring->stats.yields++;
432#endif
Alexander Duyckadc810902014-07-26 02:42:44 +0000433
434 return rc == IXGBE_QV_STATE_IDLE;
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300435}
436
437/* returns true is someone tried to get the qv while napi had it */
Alexander Duyckadc810902014-07-26 02:42:44 +0000438static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300439{
Alexander Duyckadc810902014-07-26 02:42:44 +0000440 WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300441
Alexander Duyckadc810902014-07-26 02:42:44 +0000442 /* flush any outstanding Rx frames */
443 if (q_vector->napi.gro_list)
444 napi_gro_flush(&q_vector->napi, false);
445
446 /* reset state to idle */
447 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300448}
449
450/* called from ixgbe_low_latency_poll() */
451static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
452{
Alexander Duyckadc810902014-07-26 02:42:44 +0000453 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
454 IXGBE_QV_STATE_POLL);
Jacob Kellerb4640032013-10-01 04:33:54 -0700455#ifdef BP_EXTENDED_STATS
Alexander Duyckadc810902014-07-26 02:42:44 +0000456 if (rc != IXGBE_QV_STATE_IDLE)
Pavel Tikhomirov75b64622015-12-11 17:05:14 +0300457 q_vector->rx.ring->stats.yields++;
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300458#endif
Alexander Duyckadc810902014-07-26 02:42:44 +0000459 return rc == IXGBE_QV_STATE_IDLE;
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300460}
461
462/* returns true if someone tried to get the qv while it was locked */
Alexander Duyckadc810902014-07-26 02:42:44 +0000463static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300464{
Alexander Duyckadc810902014-07-26 02:42:44 +0000465 WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300466
Alexander Duyckadc810902014-07-26 02:42:44 +0000467 /* reset state to idle */
468 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300469}
470
471/* true if a socket is polling, even if it did not get the lock */
Jacob Kellerb4640032013-10-01 04:33:54 -0700472static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300473{
Alexander Duyckadc810902014-07-26 02:42:44 +0000474 return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL;
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300475}
Jacob Keller27d9ce42013-09-21 05:05:44 +0000476
477/* false if QV is currently owned */
478static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
479{
Alexander Duyckadc810902014-07-26 02:42:44 +0000480 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
481 IXGBE_QV_STATE_DISABLE);
Jacob Keller27d9ce42013-09-21 05:05:44 +0000482
Alexander Duyckadc810902014-07-26 02:42:44 +0000483 return rc == IXGBE_QV_STATE_IDLE;
Jacob Keller27d9ce42013-09-21 05:05:44 +0000484}
485
Cong Wange0d10952013-08-01 11:10:25 +0800486#else /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300487static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
488{
489}
490
491static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
492{
493 return true;
494}
495
496static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
497{
498 return false;
499}
500
501static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
502{
503 return false;
504}
505
506static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
507{
508 return false;
509}
510
Jacob Kellerb4640032013-10-01 04:33:54 -0700511static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300512{
513 return false;
514}
Jacob Keller27d9ce42013-09-21 05:05:44 +0000515
516static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
517{
518 return true;
519}
520
Cong Wange0d10952013-08-01 11:10:25 +0800521#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300522
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000523#ifdef CONFIG_IXGBE_HWMON
524
525#define IXGBE_HWMON_TYPE_LOC 0
526#define IXGBE_HWMON_TYPE_TEMP 1
527#define IXGBE_HWMON_TYPE_CAUTION 2
528#define IXGBE_HWMON_TYPE_MAX 3
529
530struct hwmon_attr {
531 struct device_attribute dev_attr;
532 struct ixgbe_hw *hw;
533 struct ixgbe_thermal_diode_data *sensor;
534 char name[12];
535};
536
537struct hwmon_buff {
Guenter Roeck03b77d82013-11-26 07:15:28 +0000538 struct attribute_group group;
539 const struct attribute_group *groups[2];
540 struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
541 struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000542 unsigned int n_hwmon;
543};
544#endif /* CONFIG_IXGBE_HWMON */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800545
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000546/*
547 * microsecond values for various ITR rates shifted by 2 to fit itr register
548 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700549 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000550#define IXGBE_MIN_RSC_ITR 24
551#define IXGBE_100K_ITR 40
552#define IXGBE_20K_ITR 200
Alexander Duyck8ac34f12015-07-30 15:19:28 -0700553#define IXGBE_12K_ITR 336
Auke Kok9a799d72007-09-15 14:07:45 -0700554
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000555/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
556static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
557 const u32 stat_err_bits)
558{
559 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
560}
561
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000562static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
563{
564 u16 ntc = ring->next_to_clean;
565 u16 ntu = ring->next_to_use;
566
567 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
568}
Auke Kok9a799d72007-09-15 14:07:45 -0700569
Alexander Duycke4f74022012-01-31 02:59:44 +0000570#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000571 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000572#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000573 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000574#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000575 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700576
Alexander Duyckc88887e2012-08-22 02:04:37 +0000577#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
Yi Zou63f39bd2009-05-17 12:34:35 +0000578#ifdef IXGBE_FCOE
579/* Use 3K as the baby jumbo frame size for FCoE */
580#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
581#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700582
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800583#define OTHER_VECTOR 1
584#define NON_Q_VECTORS (OTHER_VECTOR)
585
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000586#define MAX_MSIX_VECTORS_82599 64
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000587#define MAX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800588#define MAX_MSIX_VECTORS_82598 18
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000589#define MAX_Q_VECTORS_82598 16
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800590
Jacob Keller5d7daa32014-03-29 06:51:25 +0000591struct ixgbe_mac_addr {
592 u8 addr[ETH_ALEN];
Alexander Duyckc9f53e62015-10-22 16:26:30 -0700593 u16 pool;
Jacob Keller5d7daa32014-03-29 06:51:25 +0000594 u16 state; /* bitmask */
595};
Alexander Duyckc9f53e62015-10-22 16:26:30 -0700596
Jacob Keller5d7daa32014-03-29 06:51:25 +0000597#define IXGBE_MAC_STATE_DEFAULT 0x1
598#define IXGBE_MAC_STATE_MODIFIED 0x2
599#define IXGBE_MAC_STATE_IN_USE 0x4
600
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000601#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000602#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800603
Alexander Duyck8f154862012-02-10 02:08:37 +0000604#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800605#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
606
Alexander Duyck46646e62012-02-08 07:49:28 +0000607/* default to trying for four seconds */
608#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
Mark Rustad58e7cd22015-08-08 16:18:48 -0700609#define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */
Alexander Duyck46646e62012-02-08 07:49:28 +0000610
Auke Kok9a799d72007-09-15 14:07:45 -0700611/* board specific private data structure */
612struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000613 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
614 /* OS defined structs */
615 struct net_device *netdev;
616 struct pci_dev *pdev;
617
Alexander Duycke606bfe2011-04-22 04:07:43 +0000618 unsigned long state;
619
620 /* Some features need tri-state capability,
621 * thus the additional *_CAPABLE flags.
622 */
623 u32 flags;
Jacob Kellerb4f47a42016-04-13 16:08:22 -0700624#define IXGBE_FLAG_MSI_ENABLED BIT(1)
625#define IXGBE_FLAG_MSIX_ENABLED BIT(3)
626#define IXGBE_FLAG_RX_1BUF_CAPABLE BIT(4)
627#define IXGBE_FLAG_RX_PS_CAPABLE BIT(5)
628#define IXGBE_FLAG_RX_PS_ENABLED BIT(6)
629#define IXGBE_FLAG_DCA_ENABLED BIT(8)
630#define IXGBE_FLAG_DCA_CAPABLE BIT(9)
631#define IXGBE_FLAG_IMIR_ENABLED BIT(10)
632#define IXGBE_FLAG_MQ_CAPABLE BIT(11)
633#define IXGBE_FLAG_DCB_ENABLED BIT(12)
634#define IXGBE_FLAG_VMDQ_CAPABLE BIT(13)
635#define IXGBE_FLAG_VMDQ_ENABLED BIT(14)
636#define IXGBE_FLAG_FAN_FAIL_CAPABLE BIT(15)
637#define IXGBE_FLAG_NEED_LINK_UPDATE BIT(16)
638#define IXGBE_FLAG_NEED_LINK_CONFIG BIT(17)
639#define IXGBE_FLAG_FDIR_HASH_CAPABLE BIT(18)
640#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE BIT(19)
641#define IXGBE_FLAG_FCOE_CAPABLE BIT(20)
642#define IXGBE_FLAG_FCOE_ENABLED BIT(21)
643#define IXGBE_FLAG_SRIOV_CAPABLE BIT(22)
644#define IXGBE_FLAG_SRIOV_ENABLED BIT(23)
Mark Rustad67359c32015-06-15 11:33:25 -0700645#define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24)
Mark Rustada9763f32015-10-27 09:58:07 -0700646#define IXGBE_FLAG_RX_HWTSTAMP_ENABLED BIT(25)
647#define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER BIT(26)
Usha Ketineni88290092016-04-26 05:00:26 -0700648#define IXGBE_FLAG_DCB_CAPABLE BIT(27)
Emil Tantilova21d0822016-08-10 11:19:23 -0700649#define IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE BIT(28)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000650
651 u32 flags2;
Jacob Kellerb4f47a42016-04-13 16:08:22 -0700652#define IXGBE_FLAG2_RSC_CAPABLE BIT(0)
653#define IXGBE_FLAG2_RSC_ENABLED BIT(1)
654#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE BIT(2)
655#define IXGBE_FLAG2_TEMP_SENSOR_EVENT BIT(3)
656#define IXGBE_FLAG2_SEARCH_FOR_SFP BIT(4)
657#define IXGBE_FLAG2_SFP_NEEDS_RESET BIT(5)
Jacob Kellerb4f47a42016-04-13 16:08:22 -0700658#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT BIT(7)
659#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP BIT(8)
660#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP BIT(9)
661#define IXGBE_FLAG2_PTP_PPS_ENABLED BIT(10)
662#define IXGBE_FLAG2_PHY_INTERRUPT BIT(11)
Emil Tantilova21d0822016-08-10 11:19:23 -0700663#define IXGBE_FLAG2_UDP_TUN_REREG_NEEDED BIT(12)
Alexander Duyck16369562015-11-02 17:10:13 -0800664#define IXGBE_FLAG2_VLAN_PROMISC BIT(13)
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800665#define IXGBE_FLAG2_EEE_CAPABLE BIT(14)
666#define IXGBE_FLAG2_EEE_ENABLED BIT(15)
Alexander Duyck46646e62012-02-08 07:49:28 +0000667
668 /* Tx fast path data */
669 int num_tx_queues;
670 u16 tx_itr_setting;
671 u16 tx_work_limit;
672
673 /* Rx fast path data */
674 int num_rx_queues;
675 u16 rx_itr_setting;
676
Alexander Duyck9f12df92016-01-25 19:36:29 -0800677 /* Port number used to identify VXLAN traffic */
678 __be16 vxlan_port;
Emil Tantilova21d0822016-08-10 11:19:23 -0700679 __be16 geneve_port;
Alexander Duyck9f12df92016-01-25 19:36:29 -0800680
Alexander Duyck46646e62012-02-08 07:49:28 +0000681 /* TX */
682 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
683
684 u64 restart_queue;
685 u64 lsc_int;
686 u32 tx_timeout_count;
687
688 /* RX */
689 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
690 int num_rx_pools; /* == num_rx_queues in 82598 */
691 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
692 u64 hw_csum_rx_error;
693 u64 hw_rx_no_dma_resources;
694 u64 rsc_total_count;
695 u64 rsc_total_flush;
696 u64 non_eop_descs;
697 u32 alloc_rx_page_failed;
698 u32 alloc_rx_buff_failed;
699
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000700 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000701
702 /* DCB parameters */
703 struct ieee_pfc *ixgbe_ieee_pfc;
704 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800705 struct ixgbe_dcb_config dcb_cfg;
706 struct ixgbe_dcb_config temp_dcb_cfg;
707 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000708 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000709 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700710
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000711 int num_q_vectors; /* current number of q_vectors for device */
712 int max_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800713 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700714 struct msix_entry *msix_entries;
715
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000716 u32 test_icr;
717 struct ixgbe_ring test_tx_ring;
718 struct ixgbe_ring test_rx_ring;
719
Auke Kok9a799d72007-09-15 14:07:45 -0700720 /* structs defined in ixgbe_hw.h */
721 struct ixgbe_hw hw;
722 u16 msg_enable;
723 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800724
Auke Kok9a799d72007-09-15 14:07:45 -0700725 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700726 unsigned int tx_ring_count;
727 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700728
729 u32 link_speed;
730 bool link_up;
Mark Rustad58e7cd22015-08-08 16:18:48 -0700731 unsigned long sfp_poll_time;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700732 unsigned long link_check_timeout;
733
Alexander Duyck70864002011-04-27 09:13:56 +0000734 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000735 struct work_struct service_task;
736
737 struct hlist_head fdir_filter_list;
738 unsigned long fdir_overflow; /* number of times ATR was backed off */
739 union ixgbe_atr_input fdir_mask;
740 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000741 u32 fdir_pballoc;
742 u32 atr_sample_rate;
743 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000744
Yi Zoud0ed8932009-05-13 13:11:29 +0000745#ifdef IXGBE_FCOE
746 struct ixgbe_fcoe fcoe;
747#endif /* IXGBE_FCOE */
Mark Rustad2a1a0912014-01-14 18:53:15 -0800748 u8 __iomem *io_addr; /* Mainly for iounmap use */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000749 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000750
Don Skidmoreaa2bacb2015-04-09 22:03:22 -0700751 u16 bridge_mode;
752
Emil Tantilov15e52092011-09-29 05:01:29 +0000753 u16 eeprom_verh;
754 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000755 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000756
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700757 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000758 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000759
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000760 struct ptp_clock *ptp_clock;
761 struct ptp_clock_info ptp_caps;
Jacob Keller891dc082012-12-05 07:24:46 +0000762 struct work_struct ptp_tx_work;
763 struct sk_buff *ptp_tx_skb;
Jacob Keller93501d42014-02-28 15:48:58 -0800764 struct hwtstamp_config tstamp_config;
Jacob Keller891dc082012-12-05 07:24:46 +0000765 unsigned long ptp_tx_start;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000766 unsigned long last_overflow_check;
Jacob Keller6cb562d2012-12-05 07:24:41 +0000767 unsigned long last_rx_ptp_check;
Jakub Kicinskieda183c2014-04-02 10:33:28 +0000768 unsigned long last_rx_timestamp;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000769 spinlock_t tmreg_lock;
Mark Rustada9763f32015-10-27 09:58:07 -0700770 struct cyclecounter hw_cc;
771 struct timecounter hw_tc;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000772 u32 base_incval;
Mark Rustada9763f32015-10-27 09:58:07 -0700773 u32 tx_hwtstamp_timeouts;
774 u32 rx_hwtstamp_cleared;
775 void (*ptp_setup_sdp)(struct ixgbe_adapter *);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000776
Greg Rose7f870472010-01-09 02:25:29 +0000777 /* SR-IOV */
778 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
779 unsigned int num_vfs;
780 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000781 int vf_rate_link_speed;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000782 struct vf_macvlans vf_mvs;
783 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000784
Greg Rose83c61fa2011-09-07 05:59:35 +0000785 u32 timer_event_accumulator;
786 u32 vferr_refcount;
Jacob Keller5d7daa32014-03-29 06:51:25 +0000787 struct ixgbe_mac_addr *mac_table;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000788 struct kobject *info_kobj;
789#ifdef CONFIG_IXGBE_HWMON
Guenter Roeck03b77d82013-11-26 07:15:28 +0000790 struct hwmon_buff *ixgbe_hwmon_buff;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000791#endif /* CONFIG_IXGBE_HWMON */
Catherine Sullivan00949162012-08-10 01:59:10 +0000792#ifdef CONFIG_DEBUG_FS
793 struct dentry *ixgbe_dbg_adapter;
794#endif /*CONFIG_DEBUG_FS*/
Alexander Duyck107d3012012-10-02 00:17:03 +0000795
796 u8 default_up;
John Fastabend2a47fa42013-11-06 09:54:52 -0800797 unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
Vlad Zolotarovdfaf8912015-03-30 21:18:57 +0300798
John Fastabendb82b17d2016-02-16 21:18:53 -0800799#define IXGBE_MAX_LINK_HANDLE 10
Amritha Nambiar1cdaaf52016-04-14 19:08:53 -0400800 struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE];
John Fastabenddb956ae2016-02-16 21:19:19 -0800801 unsigned long tables;
John Fastabendb82b17d2016-02-16 21:18:53 -0800802
Vlad Zolotarovdfaf8912015-03-30 21:18:57 +0300803/* maximum number of RETA entries among all devices supported by ixgbe
804 * driver: currently it's x550 device in non-SRIOV mode
805 */
806#define IXGBE_MAX_RETA_ENTRIES 512
807 u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];
808
809#define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */
810 u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)];
Alexander Duyck3e053342011-05-11 07:18:47 +0000811};
812
Don Skidmore0f9b2322014-11-18 09:35:08 +0000813static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
814{
815 switch (adapter->hw.mac.type) {
816 case ixgbe_mac_82598EB:
817 case ixgbe_mac_82599EB:
818 case ixgbe_mac_X540:
819 return IXGBE_MAX_RSS_INDICES;
820 case ixgbe_mac_X550:
821 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700822 case ixgbe_mac_x550em_a:
Don Skidmore0f9b2322014-11-18 09:35:08 +0000823 return IXGBE_MAX_RSS_INDICES_X550;
824 default:
825 return 0;
826 }
827}
828
Alexander Duyck3e053342011-05-11 07:18:47 +0000829struct ixgbe_fdir_filter {
830 struct hlist_node fdir_node;
831 union ixgbe_atr_input filter;
832 u16 sw_idx;
Sridhar Samudrala2a9ed5d2016-04-01 10:34:38 -0700833 u64 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700834};
835
Don Skidmore70e55762012-03-15 04:55:59 +0000836enum ixgbe_state_t {
Auke Kok9a799d72007-09-15 14:07:45 -0700837 __IXGBE_TESTING,
838 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800839 __IXGBE_DOWN,
Mark Rustad41c62842014-03-12 00:38:35 +0000840 __IXGBE_DISABLED,
Mark Rustad09f40ae2014-01-14 18:53:11 -0800841 __IXGBE_REMOVING,
Alexander Duyck70864002011-04-27 09:13:56 +0000842 __IXGBE_SERVICE_SCHED,
Mark Rustad58cf6632014-03-12 00:38:40 +0000843 __IXGBE_SERVICE_INITED,
Alexander Duyck70864002011-04-27 09:13:56 +0000844 __IXGBE_IN_SFP_INIT,
Jacob Keller8fecf672013-06-21 08:14:32 +0000845 __IXGBE_PTP_RUNNING,
Jakub Kicinski151b260c2014-03-15 14:55:21 +0000846 __IXGBE_PTP_TX_IN_PROGRESS,
Emil Tantilov57ca2a42016-07-29 14:46:31 -0700847 __IXGBE_RESET_REQUESTED,
Auke Kok9a799d72007-09-15 14:07:45 -0700848};
849
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000850struct ixgbe_cb {
851 union { /* Union defining head/tail partner */
852 struct sk_buff *head;
853 struct sk_buff *tail;
854 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800855 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000856 u16 append_cnt;
Alexander Duyckf8003262012-03-03 02:35:52 +0000857 bool page_released;
Alexander Duyckaa801752010-11-16 19:27:02 -0800858};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000859#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800860
Auke Kok9a799d72007-09-15 14:07:45 -0700861enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700862 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000863 board_82599,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800864 board_X540,
Don Skidmore6a14ee02014-12-05 03:59:50 +0000865 board_X550,
866 board_X550EM_x,
Mark Rustad49425df2016-04-01 12:18:09 -0700867 board_x550em_a,
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800868 board_x550em_a_fw,
Auke Kok9a799d72007-09-15 14:07:45 -0700869};
870
Mark Rustad37689012016-01-07 10:13:03 -0800871extern const struct ixgbe_info ixgbe_82598_info;
872extern const struct ixgbe_info ixgbe_82599_info;
873extern const struct ixgbe_info ixgbe_X540_info;
874extern const struct ixgbe_info ixgbe_X550_info;
875extern const struct ixgbe_info ixgbe_X550EM_x_info;
Mark Rustad49425df2016-04-01 12:18:09 -0700876extern const struct ixgbe_info ixgbe_x550em_a_info;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800877extern const struct ixgbe_info ixgbe_x550em_a_fw_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800878#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000879extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800880#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700881
882extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700883extern const char ixgbe_driver_version[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000884#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +0000885extern char ixgbe_default_device_descr[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000886#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700887
Stefan Assmann6c211fe12016-02-03 09:20:48 +0100888int ixgbe_open(struct net_device *netdev);
889int ixgbe_close(struct net_device *netdev);
Joe Perches5ccc9212013-09-23 11:37:59 -0700890void ixgbe_up(struct ixgbe_adapter *adapter);
891void ixgbe_down(struct ixgbe_adapter *adapter);
892void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
893void ixgbe_reset(struct ixgbe_adapter *adapter);
894void ixgbe_set_ethtool_ops(struct net_device *netdev);
895int ixgbe_setup_rx_resources(struct ixgbe_ring *);
896int ixgbe_setup_tx_resources(struct ixgbe_ring *);
897void ixgbe_free_rx_resources(struct ixgbe_ring *);
898void ixgbe_free_tx_resources(struct ixgbe_ring *);
899void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
900void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
901void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
902void ixgbe_update_stats(struct ixgbe_adapter *adapter);
903int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Emil Tantilov740234f2016-04-21 11:37:12 -0700904bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
905 u16 subdevice_id);
Jacob Keller5d7daa32014-03-29 06:51:25 +0000906#ifdef CONFIG_PCI_IOV
907void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
908#endif
909int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
Alexander Duyckc9f53e62015-10-22 16:26:30 -0700910 const u8 *addr, u16 queue);
Jacob Keller5d7daa32014-03-29 06:51:25 +0000911int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
Alexander Duyckc9f53e62015-10-22 16:26:30 -0700912 const u8 *addr, u16 queue);
Alexander Duycke1d0a2a2015-11-02 17:10:19 -0800913void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid);
Joe Perches5ccc9212013-09-23 11:37:59 -0700914void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
915netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
916 struct ixgbe_ring *);
917void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
918 struct ixgbe_tx_buffer *);
919void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
920void ixgbe_write_eitr(struct ixgbe_q_vector *);
921int ixgbe_poll(struct napi_struct *napi, int budget);
922int ethtool_ioctl(struct ifreq *ifr);
923s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
924s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
925s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
926s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
927 union ixgbe_atr_hash_dword input,
928 union ixgbe_atr_hash_dword common,
929 u8 queue);
930s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
931 union ixgbe_atr_input *input_mask);
932s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
933 union ixgbe_atr_input *input,
934 u16 soft_id, u8 queue);
935s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
936 union ixgbe_atr_input *input,
937 u16 soft_id);
938void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
939 union ixgbe_atr_input *mask);
John Fastabendb82b17d2016-02-16 21:18:53 -0800940int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
941 struct ixgbe_fdir_filter *input,
942 u16 sw_idx);
Joe Perches5ccc9212013-09-23 11:37:59 -0700943void ixgbe_set_rx_mode(struct net_device *netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000944#ifdef CONFIG_IXGBE_DCB
Joe Perches5ccc9212013-09-23 11:37:59 -0700945void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000946#endif
Joe Perches5ccc9212013-09-23 11:37:59 -0700947int ixgbe_setup_tc(struct net_device *dev, u8 tc);
948void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
949void ixgbe_do_reset(struct net_device *netdev);
Don Skidmore12109822012-05-04 06:07:08 +0000950#ifdef CONFIG_IXGBE_HWMON
Joe Perches5ccc9212013-09-23 11:37:59 -0700951void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
952int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
Don Skidmore12109822012-05-04 06:07:08 +0000953#endif /* CONFIG_IXGBE_HWMON */
Yi Zoueacd73f2009-05-13 13:11:06 +0000954#ifdef IXGBE_FCOE
Joe Perches5ccc9212013-09-23 11:37:59 -0700955void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
956int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
957 u8 *hdr_len);
958int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
959 union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
960int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
961 struct scatterlist *sgl, unsigned int sgc);
962int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
963 struct scatterlist *sgl, unsigned int sgc);
964int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
965int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
966void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
967int ixgbe_fcoe_enable(struct net_device *netdev);
968int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000969#ifdef CONFIG_IXGBE_DCB
Joe Perches5ccc9212013-09-23 11:37:59 -0700970u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
971u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
Yi Zou6ee16522009-08-31 12:34:28 +0000972#endif /* CONFIG_IXGBE_DCB */
Joe Perches5ccc9212013-09-23 11:37:59 -0700973int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
974int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
975 struct netdev_fcoe_hbainfo *info);
976u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
Yi Zoueacd73f2009-05-13 13:11:06 +0000977#endif /* IXGBE_FCOE */
Catherine Sullivan00949162012-08-10 01:59:10 +0000978#ifdef CONFIG_DEBUG_FS
Joe Perches5ccc9212013-09-23 11:37:59 -0700979void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
980void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
981void ixgbe_dbg_init(void);
982void ixgbe_dbg_exit(void);
Joe Perches33243fb2013-04-12 17:12:54 +0000983#else
984static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
985static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
986static inline void ixgbe_dbg_init(void) {}
987static inline void ixgbe_dbg_exit(void) {}
Catherine Sullivan00949162012-08-10 01:59:10 +0000988#endif /* CONFIG_DEBUG_FS */
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000989static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
990{
991 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
992}
993
Joe Perches5ccc9212013-09-23 11:37:59 -0700994void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
Jacob Keller9966d1e2014-05-16 05:12:28 +0000995void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
Joe Perches5ccc9212013-09-23 11:37:59 -0700996void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
997void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
998void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
Mark Rustada9763f32015-10-27 09:58:07 -0700999void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *);
1000void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb);
1001static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
1002 union ixgbe_adv_rx_desc *rx_desc,
1003 struct sk_buff *skb)
1004{
1005 if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) {
1006 ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb);
1007 return;
1008 }
1009
1010 if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
1011 return;
1012
1013 ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
1014
1015 /* Update the last_rx_timestamp timer in order to enable watchdog check
1016 * for error case of latched timestamp on a dropped packet.
1017 */
1018 rx_ring->last_rx_timestamp = jiffies;
1019}
1020
Jacob Keller93501d42014-02-28 15:48:58 -08001021int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
1022int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
Joe Perches5ccc9212013-09-23 11:37:59 -07001023void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
1024void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
Mark Rustada9763f32015-10-27 09:58:07 -07001025void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter);
Greg Roseda36b642012-12-11 08:26:43 +00001026#ifdef CONFIG_PCI_IOV
1027void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
1028#endif
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001029
John Fastabend2a47fa42013-11-06 09:54:52 -08001030netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
1031 struct ixgbe_adapter *adapter,
1032 struct ixgbe_ring *tx_ring);
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03001033u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter);
Tom Barbette1c7cf072015-06-26 15:40:18 +02001034void ixgbe_store_reta(struct ixgbe_adapter *adapter);
Don Skidmore29165002016-09-27 14:31:12 -04001035s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg,
1036 u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm);
Auke Kok9a799d72007-09-15 14:07:45 -07001037#endif /* _IXGBE_H_ */