blob: 78cb6d2314d98cc34970696d06efa639c90de437 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02003 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
Sara Sharon26d535a2015-04-28 12:56:54 +03004 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Sara Sharonbce97732016-01-25 18:14:49 +02005 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07006 *
7 * Portions of this file are derived from the ipw3945 project, as well
8 * as portions of the ieee80211 subsystem header files.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
22 *
23 * The full GNU General Public License is included in this distribution in the
24 * file called LICENSE.
25 *
26 * Contact Information:
Emmanuel Grumbachd01c5362015-11-17 15:39:56 +020027 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070028 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29 *
30 *****************************************************************************/
31#include <linux/sched.h>
32#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070033#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034
Johannes Berg1b29dc92012-03-06 13:30:50 -080035#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070036#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020037#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020038#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070039
40/******************************************************************************
41 *
42 * RX path functions
43 *
44 ******************************************************************************/
45
46/*
47 * Rx theory of operation
48 *
49 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
50 * each of which point to Receive Buffers to be filled by the NIC. These get
51 * used not only for Rx frames, but for any command response or notification
52 * from the NIC. The driver and NIC manage the Rx buffers by means
53 * of indexes into the circular buffer.
54 *
55 * Rx Queue Indexes
56 * The host/firmware share two index registers for managing the Rx buffers.
57 *
58 * The READ index maps to the first position that the firmware may be writing
59 * to -- the driver can read up to (but not including) this position and get
60 * good data.
61 * The READ index is managed by the firmware once the card is enabled.
62 *
63 * The WRITE index maps to the last position the driver has read from -- the
64 * position preceding WRITE is the last slot the firmware can place a packet.
65 *
66 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
67 * WRITE = READ.
68 *
69 * During initialization, the host sets up the READ queue position to the first
70 * INDEX position, and WRITE to the last (READ - 1 wrapped)
71 *
72 * When the firmware places a packet in a buffer, it will advance the READ index
73 * and fire the RX interrupt. The driver can then query the READ index and
74 * process as many packets as possible, moving the WRITE index forward as it
75 * resets the Rx queue buffers with new memory.
76 *
77 * The management in the driver is as follows:
Sara Sharon26d535a2015-04-28 12:56:54 +030078 * + A list of pre-allocated RBDs is stored in iwl->rxq->rx_free.
79 * When the interrupt handler is called, the request is processed.
80 * The page is either stolen - transferred to the upper layer
81 * or reused - added immediately to the iwl->rxq->rx_free list.
82 * + When the page is stolen - the driver updates the matching queue's used
83 * count, detaches the RBD and transfers it to the queue used list.
84 * When there are two used RBDs - they are transferred to the allocator empty
85 * list. Work is then scheduled for the allocator to start allocating
86 * eight buffers.
87 * When there are another 6 used RBDs - they are transferred to the allocator
88 * empty list and the driver tries to claim the pre-allocated buffers and
89 * add them to iwl->rxq->rx_free. If it fails - it continues to claim them
90 * until ready.
91 * When there are 8+ buffers in the free list - either from allocation or from
92 * 8 reused unstolen pages - restock is called to update the FW and indexes.
93 * + In order to make sure the allocator always has RBDs to use for allocation
94 * the allocator has initial pool in the size of num_queues*(8-2) - the
95 * maximum missing RBDs per allocation request (request posted with 2
96 * empty RBDs, there is no guarantee when the other 6 RBDs are supplied).
97 * The queues supplies the recycle of the rest of the RBDs.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070098 * + A received packet is processed and handed to the kernel network stack,
99 * detached from the iwl->rxq. The driver 'processed' index is updated.
Sara Sharon26d535a2015-04-28 12:56:54 +0300100 * + If there are no allocated buffers in iwl->rxq->rx_free,
Johannes Berg2bfb5092012-12-27 21:43:48 +0100101 * the READ INDEX is not incremented and iwl->status(RX_STALLED) is set.
102 * If there were enough free buffers and RX_STALLED is set it is cleared.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700103 *
104 *
105 * Driver sequence:
106 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200107 * iwl_rxq_alloc() Allocates rx_free
108 * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
Sara Sharon26d535a2015-04-28 12:56:54 +0300109 * iwl_pcie_rxq_restock.
110 * Used only during initialization.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200111 * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700112 * queue, updates firmware pointers, and updates
Sara Sharon26d535a2015-04-28 12:56:54 +0300113 * the WRITE index.
114 * iwl_pcie_rx_allocator() Background work for allocating pages.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700115 *
116 * -- enable interrupts --
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200117 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700118 * READ INDEX, detaching the SKB from the pool.
119 * Moves the packet buffer from queue to rx_used.
Sara Sharon26d535a2015-04-28 12:56:54 +0300120 * Posts and claims requests to the allocator.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200121 * Calls iwl_pcie_rxq_restock to refill any empty
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700122 * slots.
Sara Sharon26d535a2015-04-28 12:56:54 +0300123 *
124 * RBD life-cycle:
125 *
126 * Init:
127 * rxq.pool -> rxq.rx_used -> rxq.rx_free -> rxq.queue
128 *
129 * Regular Receive interrupt:
130 * Page Stolen:
131 * rxq.queue -> rxq.rx_used -> allocator.rbd_empty ->
132 * allocator.rbd_allocated -> rxq.rx_free -> rxq.queue
133 * Page not Stolen:
134 * rxq.queue -> rxq.rx_free -> rxq.queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700135 * ...
136 *
137 */
138
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200139/*
140 * iwl_rxq_space - Return number of free slots available in queue.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700141 */
Johannes Bergfecba092013-06-20 21:56:49 +0200142static int iwl_rxq_space(const struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700143{
Sara Sharon96a64972015-12-23 15:10:03 +0200144 /* Make sure rx queue size is a power of 2 */
145 WARN_ON(rxq->queue_size & (rxq->queue_size - 1));
Johannes Bergfecba092013-06-20 21:56:49 +0200146
Ido Yariv351746c2013-07-15 12:41:27 -0400147 /*
148 * There can be up to (RX_QUEUE_SIZE - 1) free slots, to avoid ambiguity
149 * between empty and completely full queues.
150 * The following is equivalent to modulo by RX_QUEUE_SIZE and is well
151 * defined for negative dividends.
152 */
Sara Sharon96a64972015-12-23 15:10:03 +0200153 return (rxq->read - rxq->write - 1) & (rxq->queue_size - 1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700154}
155
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200156/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200157 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700158 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200159static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr)
160{
161 return cpu_to_le32((u32)(dma_addr >> 8));
162}
163
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200164/*
165 * iwl_pcie_rx_stop - stops the Rx DMA
166 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200167int iwl_pcie_rx_stop(struct iwl_trans *trans)
168{
Sara Sharond7fdd0e2016-05-19 17:53:42 +0300169 if (trans->cfg->mq_rx_supported) {
170 iwl_write_prph(trans, RFH_RXF_DMA_CFG, 0);
171 return iwl_poll_prph_bit(trans, RFH_GEN_STATUS,
172 RXF_DMA_IDLE, RXF_DMA_IDLE, 1000);
173 } else {
174 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
175 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
176 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
177 1000);
178 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200179}
180
181/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200182 * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700183 */
Sara Sharon78485052015-12-14 17:44:11 +0200184static void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans,
185 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700186{
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187 u32 reg;
188
Johannes Berg5d63f922014-02-27 11:20:07 +0100189 lockdep_assert_held(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700190
Eliad Peller50453882014-02-05 19:12:24 +0200191 /*
192 * explicitly wake up the NIC if:
193 * 1. shadow registers aren't enabled
194 * 2. there is a chance that the NIC is asleep
195 */
196 if (!trans->cfg->base_params->shadow_reg_enable &&
197 test_bit(STATUS_TPOWER_PMI, &trans->status)) {
198 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700199
Eliad Peller50453882014-02-05 19:12:24 +0200200 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
201 IWL_DEBUG_INFO(trans, "Rx queue requesting wakeup, GP1 = 0x%x\n",
202 reg);
203 iwl_set_bit(trans, CSR_GP_CNTRL,
204 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Berg5d63f922014-02-27 11:20:07 +0100205 rxq->need_update = true;
206 return;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700207 }
208 }
Eliad Peller50453882014-02-05 19:12:24 +0200209
210 rxq->write_actual = round_down(rxq->write, 8);
Sara Sharon96a64972015-12-23 15:10:03 +0200211 if (trans->cfg->mq_rx_supported)
Sara Sharon1554ed22016-04-17 15:08:59 +0300212 iwl_write32(trans, RFH_Q_FRBDCB_WIDX_TRG(rxq->id),
213 rxq->write_actual);
Sara Sharon1316d592016-04-17 16:28:18 +0300214 else
215 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, rxq->write_actual);
Johannes Berg5d63f922014-02-27 11:20:07 +0100216}
217
218static void iwl_pcie_rxq_check_wrptr(struct iwl_trans *trans)
219{
220 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +0200221 int i;
Johannes Berg5d63f922014-02-27 11:20:07 +0100222
Sara Sharon78485052015-12-14 17:44:11 +0200223 for (i = 0; i < trans->num_rx_queues; i++) {
224 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
Johannes Berg5d63f922014-02-27 11:20:07 +0100225
Sara Sharon78485052015-12-14 17:44:11 +0200226 if (!rxq->need_update)
227 continue;
228 spin_lock(&rxq->lock);
229 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
230 rxq->need_update = false;
231 spin_unlock(&rxq->lock);
232 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700233}
234
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200235/*
Sara Sharon2047fa52016-05-01 11:40:49 +0300236 * iwl_pcie_rxmq_restock - restock implementation for multi-queue rx
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200237 */
Sara Sharon2047fa52016-05-01 11:40:49 +0300238static void iwl_pcie_rxmq_restock(struct iwl_trans *trans,
239 struct iwl_rxq *rxq)
Sara Sharon96a64972015-12-23 15:10:03 +0200240{
241 struct iwl_rx_mem_buffer *rxb;
242
243 /*
244 * If the device isn't enabled - no need to try to add buffers...
245 * This can happen when we stop the device and still have an interrupt
246 * pending. We stop the APM before we sync the interrupts because we
247 * have to (see comment there). On the other hand, since the APM is
248 * stopped, we cannot access the HW (in particular not prph).
249 * So don't try to restock if the APM has been already stopped.
250 */
251 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
252 return;
253
254 spin_lock(&rxq->lock);
255 while (rxq->free_count) {
256 __le64 *bd = (__le64 *)rxq->bd;
257
258 /* Get next free Rx buffer, remove from free list */
259 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
260 list);
261 list_del(&rxb->list);
Sara Sharonb1753c62016-06-21 12:44:01 +0300262 rxb->invalid = false;
Sara Sharon96a64972015-12-23 15:10:03 +0200263 /* 12 first bits are expected to be empty */
264 WARN_ON(rxb->page_dma & DMA_BIT_MASK(12));
265 /* Point to Rx buffer via next RBD in circular buffer */
266 bd[rxq->write] = cpu_to_le64(rxb->page_dma | rxb->vid);
267 rxq->write = (rxq->write + 1) & MQ_RX_TABLE_MASK;
268 rxq->free_count--;
269 }
270 spin_unlock(&rxq->lock);
271
272 /*
273 * If we've added more space for the firmware to place data, tell it.
274 * Increment device's write pointer in multiples of 8.
275 */
276 if (rxq->write_actual != (rxq->write & ~0x7)) {
277 spin_lock(&rxq->lock);
278 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
279 spin_unlock(&rxq->lock);
280 }
281}
282
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200283/*
Sara Sharon2047fa52016-05-01 11:40:49 +0300284 * iwl_pcie_rxsq_restock - restock implementation for single queue rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700285 */
Sara Sharon2047fa52016-05-01 11:40:49 +0300286static void iwl_pcie_rxsq_restock(struct iwl_trans *trans,
287 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700288{
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700289 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700290
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300291 /*
292 * If the device isn't enabled - not need to try to add buffers...
293 * This can happen when we stop the device and still have an interrupt
Johannes Berg2bfb5092012-12-27 21:43:48 +0100294 * pending. We stop the APM before we sync the interrupts because we
295 * have to (see comment there). On the other hand, since the APM is
296 * stopped, we cannot access the HW (in particular not prph).
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300297 * So don't try to restock if the APM has been already stopped.
298 */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200299 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300300 return;
301
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200302 spin_lock(&rxq->lock);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200303 while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
Sara Sharon96a64972015-12-23 15:10:03 +0200304 __le32 *bd = (__le32 *)rxq->bd;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700305 /* The overwritten rxb must be a used one */
306 rxb = rxq->queue[rxq->write];
307 BUG_ON(rxb && rxb->page);
308
309 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100310 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
311 list);
312 list_del(&rxb->list);
Sara Sharonb1753c62016-06-21 12:44:01 +0300313 rxb->invalid = false;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700314
315 /* Point to Rx buffer via next RBD in circular buffer */
Sara Sharon96a64972015-12-23 15:10:03 +0200316 bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700317 rxq->queue[rxq->write] = rxb;
318 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
319 rxq->free_count--;
320 }
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200321 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700322
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700323 /* If we've added more space for the firmware to place data, tell it.
324 * Increment device's write pointer in multiples of 8. */
325 if (rxq->write_actual != (rxq->write & ~0x7)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200326 spin_lock(&rxq->lock);
Sara Sharon78485052015-12-14 17:44:11 +0200327 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200328 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700329 }
330}
331
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300332/*
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200333 * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
334 *
335 * If there are slots in the RX queue that need to be restocked,
336 * and we have free pre-allocated buffers, fill the ranks as much
337 * as we can, pulling from rx_free.
338 *
339 * This moves the 'write' index forward to catch up with 'processed', and
340 * also updates the memory address in the firmware to reference the new
341 * target buffer.
342 */
343static
344void iwl_pcie_rxq_restock(struct iwl_trans *trans, struct iwl_rxq *rxq)
345{
346 if (trans->cfg->mq_rx_supported)
Sara Sharon2047fa52016-05-01 11:40:49 +0300347 iwl_pcie_rxmq_restock(trans, rxq);
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200348 else
Sara Sharon2047fa52016-05-01 11:40:49 +0300349 iwl_pcie_rxsq_restock(trans, rxq);
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200350}
351
352/*
Sara Sharon26d535a2015-04-28 12:56:54 +0300353 * iwl_pcie_rx_alloc_page - allocates and returns a page.
354 *
355 */
356static struct page *iwl_pcie_rx_alloc_page(struct iwl_trans *trans,
357 gfp_t priority)
358{
359 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon26d535a2015-04-28 12:56:54 +0300360 struct page *page;
361 gfp_t gfp_mask = priority;
362
Sara Sharon26d535a2015-04-28 12:56:54 +0300363 if (trans_pcie->rx_page_order > 0)
364 gfp_mask |= __GFP_COMP;
365
366 /* Alloc a new receive buffer */
367 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
368 if (!page) {
369 if (net_ratelimit())
370 IWL_DEBUG_INFO(trans, "alloc_pages failed, order: %d\n",
371 trans_pcie->rx_page_order);
Sara Sharon78485052015-12-14 17:44:11 +0200372 /*
373 * Issue an error if we don't have enough pre-allocated
374 * buffers.
Sara Sharon26d535a2015-04-28 12:56:54 +0300375` */
Sara Sharon78485052015-12-14 17:44:11 +0200376 if (!(gfp_mask & __GFP_NOWARN) && net_ratelimit())
Sara Sharon26d535a2015-04-28 12:56:54 +0300377 IWL_CRIT(trans,
Sara Sharon78485052015-12-14 17:44:11 +0200378 "Failed to alloc_pages\n");
Sara Sharon26d535a2015-04-28 12:56:54 +0300379 return NULL;
380 }
381 return page;
382}
383
384/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200385 * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700386 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300387 * A used RBD is an Rx buffer that has been given to the stack. To use it again
388 * a page must be allocated and the RBD must point to the page. This function
389 * doesn't change the HW pointer but handles the list of pages that is used by
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200390 * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300391 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700392 */
Sara Sharon78485052015-12-14 17:44:11 +0200393static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority,
394 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700395{
Johannes Berg20d3b642012-05-16 22:54:29 +0200396 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700397 struct iwl_rx_mem_buffer *rxb;
398 struct page *page;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700399
400 while (1) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200401 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700402 if (list_empty(&rxq->rx_used)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200403 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700404 return;
405 }
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200406 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700407
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700408 /* Alloc a new receive buffer */
Sara Sharon26d535a2015-04-28 12:56:54 +0300409 page = iwl_pcie_rx_alloc_page(trans, priority);
410 if (!page)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700411 return;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700412
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200413 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700414
415 if (list_empty(&rxq->rx_used)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200416 spin_unlock(&rxq->lock);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700417 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700418 return;
419 }
Johannes Berge2b19302012-11-04 09:31:25 +0100420 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
421 list);
422 list_del(&rxb->list);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200423 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700424
425 BUG_ON(rxb->page);
426 rxb->page = page;
427 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200428 rxb->page_dma =
429 dma_map_page(trans->dev, page, 0,
430 PAGE_SIZE << trans_pcie->rx_page_order,
431 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100432 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
433 rxb->page = NULL;
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200434 spin_lock(&rxq->lock);
Johannes Berg7c3415822012-11-04 09:29:17 +0100435 list_add(&rxb->list, &rxq->rx_used);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200436 spin_unlock(&rxq->lock);
Johannes Berg7c3415822012-11-04 09:29:17 +0100437 __free_pages(page, trans_pcie->rx_page_order);
438 return;
439 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700440
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200441 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700442
443 list_add_tail(&rxb->list, &rxq->rx_free);
444 rxq->free_count++;
445
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200446 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700447 }
448}
449
Sara Sharon78485052015-12-14 17:44:11 +0200450static void iwl_pcie_free_rbs_pool(struct iwl_trans *trans)
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200451{
452 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200453 int i;
454
Sara Sharon7b542432016-02-01 13:46:06 +0200455 for (i = 0; i < RX_POOL_SIZE; i++) {
Sara Sharon78485052015-12-14 17:44:11 +0200456 if (!trans_pcie->rx_pool[i].page)
Johannes Bergc7df1f42013-06-20 20:59:34 +0200457 continue;
Sara Sharon78485052015-12-14 17:44:11 +0200458 dma_unmap_page(trans->dev, trans_pcie->rx_pool[i].page_dma,
Johannes Bergc7df1f42013-06-20 20:59:34 +0200459 PAGE_SIZE << trans_pcie->rx_page_order,
460 DMA_FROM_DEVICE);
Sara Sharon78485052015-12-14 17:44:11 +0200461 __free_pages(trans_pcie->rx_pool[i].page,
462 trans_pcie->rx_page_order);
463 trans_pcie->rx_pool[i].page = NULL;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200464 }
465}
466
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300467/*
Sara Sharon26d535a2015-04-28 12:56:54 +0300468 * iwl_pcie_rx_allocator - Allocates pages in the background for RX queues
469 *
470 * Allocates for each received request 8 pages
471 * Called as a scheduled work item.
472 */
473static void iwl_pcie_rx_allocator(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700474{
Sara Sharon26d535a2015-04-28 12:56:54 +0300475 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
476 struct iwl_rb_allocator *rba = &trans_pcie->rba;
477 struct list_head local_empty;
478 int pending = atomic_xchg(&rba->req_pending, 0);
Sara Sharon5f175702015-04-28 12:56:54 +0300479
Sara Sharon26d535a2015-04-28 12:56:54 +0300480 IWL_DEBUG_RX(trans, "Pending allocation requests = %d\n", pending);
481
482 /* If we were scheduled - there is at least one request */
483 spin_lock(&rba->lock);
484 /* swap out the rba->rbd_empty to a local list */
485 list_replace_init(&rba->rbd_empty, &local_empty);
486 spin_unlock(&rba->lock);
487
488 while (pending) {
489 int i;
490 struct list_head local_allocated;
Sara Sharon78485052015-12-14 17:44:11 +0200491 gfp_t gfp_mask = GFP_KERNEL;
492
493 /* Do not post a warning if there are only a few requests */
494 if (pending < RX_PENDING_WATERMARK)
495 gfp_mask |= __GFP_NOWARN;
Sara Sharon26d535a2015-04-28 12:56:54 +0300496
497 INIT_LIST_HEAD(&local_allocated);
498
499 for (i = 0; i < RX_CLAIM_REQ_ALLOC;) {
500 struct iwl_rx_mem_buffer *rxb;
501 struct page *page;
502
503 /* List should never be empty - each reused RBD is
504 * returned to the list, and initial pool covers any
505 * possible gap between the time the page is allocated
506 * to the time the RBD is added.
507 */
508 BUG_ON(list_empty(&local_empty));
509 /* Get the first rxb from the rbd list */
510 rxb = list_first_entry(&local_empty,
511 struct iwl_rx_mem_buffer, list);
512 BUG_ON(rxb->page);
513
514 /* Alloc a new receive buffer */
Sara Sharon78485052015-12-14 17:44:11 +0200515 page = iwl_pcie_rx_alloc_page(trans, gfp_mask);
Sara Sharon26d535a2015-04-28 12:56:54 +0300516 if (!page)
517 continue;
518 rxb->page = page;
519
520 /* Get physical address of the RB */
521 rxb->page_dma = dma_map_page(trans->dev, page, 0,
522 PAGE_SIZE << trans_pcie->rx_page_order,
523 DMA_FROM_DEVICE);
524 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
525 rxb->page = NULL;
526 __free_pages(page, trans_pcie->rx_page_order);
527 continue;
528 }
Sara Sharon26d535a2015-04-28 12:56:54 +0300529
530 /* move the allocated entry to the out list */
531 list_move(&rxb->list, &local_allocated);
532 i++;
533 }
534
535 pending--;
536 if (!pending) {
537 pending = atomic_xchg(&rba->req_pending, 0);
538 IWL_DEBUG_RX(trans,
539 "Pending allocation requests = %d\n",
540 pending);
541 }
542
543 spin_lock(&rba->lock);
544 /* add the allocated rbds to the allocator allocated list */
545 list_splice_tail(&local_allocated, &rba->rbd_allocated);
546 /* get more empty RBDs for current pending requests */
547 list_splice_tail_init(&rba->rbd_empty, &local_empty);
548 spin_unlock(&rba->lock);
549
550 atomic_inc(&rba->req_ready);
551 }
552
553 spin_lock(&rba->lock);
554 /* return unused rbds to the allocator empty list */
555 list_splice_tail(&local_empty, &rba->rbd_empty);
556 spin_unlock(&rba->lock);
557}
558
559/*
Sara Sharond56daea2016-02-15 19:30:49 +0200560 * iwl_pcie_rx_allocator_get - returns the pre-allocated pages
Sara Sharon26d535a2015-04-28 12:56:54 +0300561.*
562.* Called by queue when the queue posted allocation request and
563 * has freed 8 RBDs in order to restock itself.
Sara Sharond56daea2016-02-15 19:30:49 +0200564 * This function directly moves the allocated RBs to the queue's ownership
565 * and updates the relevant counters.
Sara Sharon26d535a2015-04-28 12:56:54 +0300566 */
Sara Sharond56daea2016-02-15 19:30:49 +0200567static void iwl_pcie_rx_allocator_get(struct iwl_trans *trans,
568 struct iwl_rxq *rxq)
Sara Sharon26d535a2015-04-28 12:56:54 +0300569{
570 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
571 struct iwl_rb_allocator *rba = &trans_pcie->rba;
572 int i;
573
Sara Sharond56daea2016-02-15 19:30:49 +0200574 lockdep_assert_held(&rxq->lock);
575
Sara Sharon26d535a2015-04-28 12:56:54 +0300576 /*
577 * atomic_dec_if_positive returns req_ready - 1 for any scenario.
578 * If req_ready is 0 atomic_dec_if_positive will return -1 and this
Sara Sharond56daea2016-02-15 19:30:49 +0200579 * function will return early, as there are no ready requests.
Sara Sharon26d535a2015-04-28 12:56:54 +0300580 * atomic_dec_if_positive will perofrm the *actual* decrement only if
581 * req_ready > 0, i.e. - there are ready requests and the function
582 * hands one request to the caller.
583 */
584 if (atomic_dec_if_positive(&rba->req_ready) < 0)
Sara Sharond56daea2016-02-15 19:30:49 +0200585 return;
Sara Sharon26d535a2015-04-28 12:56:54 +0300586
587 spin_lock(&rba->lock);
588 for (i = 0; i < RX_CLAIM_REQ_ALLOC; i++) {
589 /* Get next free Rx buffer, remove it from free list */
Sara Sharond56daea2016-02-15 19:30:49 +0200590 struct iwl_rx_mem_buffer *rxb =
591 list_first_entry(&rba->rbd_allocated,
592 struct iwl_rx_mem_buffer, list);
593
594 list_move(&rxb->list, &rxq->rx_free);
Sara Sharon26d535a2015-04-28 12:56:54 +0300595 }
596 spin_unlock(&rba->lock);
597
Sara Sharond56daea2016-02-15 19:30:49 +0200598 rxq->used_count -= RX_CLAIM_REQ_ALLOC;
599 rxq->free_count += RX_CLAIM_REQ_ALLOC;
Sara Sharon26d535a2015-04-28 12:56:54 +0300600}
601
602static void iwl_pcie_rx_allocator_work(struct work_struct *data)
603{
604 struct iwl_rb_allocator *rba_p =
605 container_of(data, struct iwl_rb_allocator, rx_alloc);
606 struct iwl_trans_pcie *trans_pcie =
607 container_of(rba_p, struct iwl_trans_pcie, rba);
608
609 iwl_pcie_rx_allocator(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700610}
611
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200612static int iwl_pcie_rx_alloc(struct iwl_trans *trans)
613{
614 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon26d535a2015-04-28 12:56:54 +0300615 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200616 struct device *dev = trans->dev;
Sara Sharon78485052015-12-14 17:44:11 +0200617 int i;
Sara Sharon96a64972015-12-23 15:10:03 +0200618 int free_size = trans->cfg->mq_rx_supported ? sizeof(__le64) :
619 sizeof(__le32);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200620
Sara Sharon78485052015-12-14 17:44:11 +0200621 if (WARN_ON(trans_pcie->rxq))
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200622 return -EINVAL;
623
Sara Sharon78485052015-12-14 17:44:11 +0200624 trans_pcie->rxq = kcalloc(trans->num_rx_queues, sizeof(struct iwl_rxq),
625 GFP_KERNEL);
626 if (!trans_pcie->rxq)
627 return -EINVAL;
628
629 spin_lock_init(&rba->lock);
630
631 for (i = 0; i < trans->num_rx_queues; i++) {
632 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
633
634 spin_lock_init(&rxq->lock);
Sara Sharon96a64972015-12-23 15:10:03 +0200635 if (trans->cfg->mq_rx_supported)
636 rxq->queue_size = MQ_RX_TABLE_SIZE;
637 else
638 rxq->queue_size = RX_QUEUE_SIZE;
639
Sara Sharon78485052015-12-14 17:44:11 +0200640 /*
641 * Allocate the circular buffer of Read Buffer Descriptors
642 * (RBDs)
643 */
644 rxq->bd = dma_zalloc_coherent(dev,
Sara Sharon96a64972015-12-23 15:10:03 +0200645 free_size * rxq->queue_size,
646 &rxq->bd_dma, GFP_KERNEL);
Sara Sharon78485052015-12-14 17:44:11 +0200647 if (!rxq->bd)
648 goto err;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200649
Sara Sharon96a64972015-12-23 15:10:03 +0200650 if (trans->cfg->mq_rx_supported) {
651 rxq->used_bd = dma_zalloc_coherent(dev,
652 sizeof(__le32) *
653 rxq->queue_size,
654 &rxq->used_bd_dma,
655 GFP_KERNEL);
656 if (!rxq->used_bd)
657 goto err;
658 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200659
Sara Sharon78485052015-12-14 17:44:11 +0200660 /*Allocate the driver's pointer to receive buffer status */
661 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
662 &rxq->rb_stts_dma,
663 GFP_KERNEL);
664 if (!rxq->rb_stts)
665 goto err;
666 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200667 return 0;
668
Sara Sharon78485052015-12-14 17:44:11 +0200669err:
670 for (i = 0; i < trans->num_rx_queues; i++) {
671 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
672
673 if (rxq->bd)
Sara Sharon96a64972015-12-23 15:10:03 +0200674 dma_free_coherent(dev, free_size * rxq->queue_size,
Sara Sharon78485052015-12-14 17:44:11 +0200675 rxq->bd, rxq->bd_dma);
676 rxq->bd_dma = 0;
677 rxq->bd = NULL;
678
679 if (rxq->rb_stts)
680 dma_free_coherent(trans->dev,
681 sizeof(struct iwl_rb_status),
682 rxq->rb_stts, rxq->rb_stts_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200683
684 if (rxq->used_bd)
685 dma_free_coherent(dev, sizeof(__le32) * rxq->queue_size,
686 rxq->used_bd, rxq->used_bd_dma);
687 rxq->used_bd_dma = 0;
688 rxq->used_bd = NULL;
Sara Sharon78485052015-12-14 17:44:11 +0200689 }
690 kfree(trans_pcie->rxq);
Sara Sharon96a64972015-12-23 15:10:03 +0200691
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200692 return -ENOMEM;
693}
694
695static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
696{
697 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
698 u32 rb_size;
Sara Sharondfcfeef2016-04-12 18:41:32 +0300699 unsigned long flags;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200700 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
701
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200702 switch (trans_pcie->rx_buf_size) {
703 case IWL_AMSDU_4K:
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200704 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200705 break;
706 case IWL_AMSDU_8K:
707 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
708 break;
709 case IWL_AMSDU_12K:
710 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K;
711 break;
712 default:
713 WARN_ON(1);
714 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
715 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200716
Sara Sharondfcfeef2016-04-12 18:41:32 +0300717 if (!iwl_trans_grab_nic_access(trans, &flags))
718 return;
719
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200720 /* Stop Rx DMA */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300721 iwl_write32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100722 /* reset and flush pointers */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300723 iwl_write32(trans, FH_MEM_RCSR_CHNL0_RBDCB_WPTR, 0);
724 iwl_write32(trans, FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ, 0);
725 iwl_write32(trans, FH_RSCSR_CHNL0_RDPTR, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200726
727 /* Reset driver's Rx queue write index */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300728 iwl_write32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200729
730 /* Tell device where to find RBD circular buffer in DRAM */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300731 iwl_write32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
732 (u32)(rxq->bd_dma >> 8));
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200733
734 /* Tell device where in DRAM to update its Rx status */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300735 iwl_write32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
736 rxq->rb_stts_dma >> 4);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200737
738 /* Enable Rx DMA
739 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
740 * the credit mechanism in 5000 HW RX FIFO
741 * Direct rx interrupts to hosts
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200742 * Rx buffer size 4 or 8k or 12k
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200743 * RB timeout 0x10
744 * 256 RBDs
745 */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300746 iwl_write32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
747 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
748 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
749 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
750 rb_size |
751 (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS) |
752 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
753
754 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200755
756 /* Set interrupt coalescing timer to default (2048 usecs) */
757 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbach6960a052013-11-11 15:23:01 +0200758
759 /* W/A for interrupt coalescing bug in 7260 and 3160 */
760 if (trans->cfg->host_interrupt_operation_mode)
761 iwl_set_bit(trans, CSR_INT_COALESCING, IWL_HOST_INT_OPER_MODE);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200762}
763
Sara Sharon1316d592016-04-17 16:28:18 +0300764void iwl_pcie_enable_rx_wake(struct iwl_trans *trans, bool enable)
765{
766 /*
767 * Turn on the chicken-bits that cause MAC wakeup for RX-related
768 * values.
769 * This costs some power, but needed for W/A 9000 integrated A-step
770 * bug where shadow registers are not in the retention list and their
771 * value is lost when NIC powers down
772 */
773 if (trans->cfg->integrated) {
774 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
775 CSR_MAC_SHADOW_REG_CTRL_RX_WAKE);
776 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTL2,
777 CSR_MAC_SHADOW_REG_CTL2_RX_WAKE);
778 }
779}
780
Sara Sharonbce97732016-01-25 18:14:49 +0200781static void iwl_pcie_rx_mq_hw_init(struct iwl_trans *trans)
Sara Sharon96a64972015-12-23 15:10:03 +0200782{
783 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
784 u32 rb_size, enabled = 0;
Sara Sharondfcfeef2016-04-12 18:41:32 +0300785 unsigned long flags;
Sara Sharon96a64972015-12-23 15:10:03 +0200786 int i;
787
788 switch (trans_pcie->rx_buf_size) {
789 case IWL_AMSDU_4K:
790 rb_size = RFH_RXF_DMA_RB_SIZE_4K;
791 break;
792 case IWL_AMSDU_8K:
793 rb_size = RFH_RXF_DMA_RB_SIZE_8K;
794 break;
795 case IWL_AMSDU_12K:
796 rb_size = RFH_RXF_DMA_RB_SIZE_12K;
797 break;
798 default:
799 WARN_ON(1);
800 rb_size = RFH_RXF_DMA_RB_SIZE_4K;
801 }
802
Sara Sharondfcfeef2016-04-12 18:41:32 +0300803 if (!iwl_trans_grab_nic_access(trans, &flags))
804 return;
805
Sara Sharon96a64972015-12-23 15:10:03 +0200806 /* Stop Rx DMA */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300807 iwl_write_prph_no_grab(trans, RFH_RXF_DMA_CFG, 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200808 /* disable free amd used rx queue operation */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300809 iwl_write_prph_no_grab(trans, RFH_RXF_RXQ_ACTIVE, 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200810
811 for (i = 0; i < trans->num_rx_queues; i++) {
812 /* Tell device where to find RBD free table in DRAM */
Sara Sharon12a17452016-06-23 12:04:55 +0300813 iwl_write_prph64_no_grab(trans,
814 RFH_Q_FRBDCB_BA_LSB(i),
815 trans_pcie->rxq[i].bd_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200816 /* Tell device where to find RBD used table in DRAM */
Sara Sharon12a17452016-06-23 12:04:55 +0300817 iwl_write_prph64_no_grab(trans,
818 RFH_Q_URBDCB_BA_LSB(i),
819 trans_pcie->rxq[i].used_bd_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200820 /* Tell device where in DRAM to update its Rx status */
Sara Sharon12a17452016-06-23 12:04:55 +0300821 iwl_write_prph64_no_grab(trans,
822 RFH_Q_URBD_STTS_WPTR_LSB(i),
823 trans_pcie->rxq[i].rb_stts_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200824 /* Reset device indice tables */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300825 iwl_write_prph_no_grab(trans, RFH_Q_FRBDCB_WIDX(i), 0);
826 iwl_write_prph_no_grab(trans, RFH_Q_FRBDCB_RIDX(i), 0);
827 iwl_write_prph_no_grab(trans, RFH_Q_URBDCB_WIDX(i), 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200828
829 enabled |= BIT(i) | BIT(i + 16);
830 }
831
Sara Sharon96a64972015-12-23 15:10:03 +0200832 /*
833 * Enable Rx DMA
Sara Sharon96a64972015-12-23 15:10:03 +0200834 * Rx buffer size 4 or 8k or 12k
835 * Min RB size 4 or 8
Sara Sharon88076012016-02-15 17:26:48 +0200836 * Drop frames that exceed RB size
Sara Sharon96a64972015-12-23 15:10:03 +0200837 * 512 RBDs
838 */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300839 iwl_write_prph_no_grab(trans, RFH_RXF_DMA_CFG,
Sara Sharon63044332016-04-21 17:41:39 +0300840 RFH_DMA_EN_ENABLE_VAL | rb_size |
Sara Sharondfcfeef2016-04-12 18:41:32 +0300841 RFH_RXF_DMA_MIN_RB_4_8 |
842 RFH_RXF_DMA_DROP_TOO_LARGE_MASK |
843 RFH_RXF_DMA_RBDCB_SIZE_512);
Sara Sharon96a64972015-12-23 15:10:03 +0200844
Sara Sharon88076012016-02-15 17:26:48 +0200845 /*
846 * Activate DMA snooping.
Sara Sharonb0262f02016-04-21 16:38:43 +0300847 * Set RX DMA chunk size to 64B for IOSF and 128B for PCIe
Sara Sharon88076012016-02-15 17:26:48 +0200848 * Default queue is 0
849 */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300850 iwl_write_prph_no_grab(trans, RFH_GEN_CFG, RFH_GEN_CFG_RFH_DMA_SNOOP |
851 (DEFAULT_RXQ_NUM <<
852 RFH_GEN_CFG_DEFAULT_RXQ_NUM_POS) |
Sara Sharonb0262f02016-04-21 16:38:43 +0300853 RFH_GEN_CFG_SERVICE_DMA_SNOOP |
854 (trans->cfg->integrated ?
855 RFH_GEN_CFG_RB_CHUNK_SIZE_64 :
856 RFH_GEN_CFG_RB_CHUNK_SIZE_128) <<
857 RFH_GEN_CFG_RB_CHUNK_SIZE_POS);
Sara Sharon88076012016-02-15 17:26:48 +0200858 /* Enable the relevant rx queues */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300859 iwl_write_prph_no_grab(trans, RFH_RXF_RXQ_ACTIVE, enabled);
860
861 iwl_trans_release_nic_access(trans, &flags);
Sara Sharon96a64972015-12-23 15:10:03 +0200862
863 /* Set interrupt coalescing timer to default (2048 usecs) */
864 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Sara Sharon1316d592016-04-17 16:28:18 +0300865
866 iwl_pcie_enable_rx_wake(trans, true);
Sara Sharon96a64972015-12-23 15:10:03 +0200867}
868
Johannes Bergc7df1f42013-06-20 20:59:34 +0200869static void iwl_pcie_rx_init_rxb_lists(struct iwl_rxq *rxq)
870{
Johannes Bergc7df1f42013-06-20 20:59:34 +0200871 lockdep_assert_held(&rxq->lock);
872
873 INIT_LIST_HEAD(&rxq->rx_free);
874 INIT_LIST_HEAD(&rxq->rx_used);
875 rxq->free_count = 0;
Sara Sharon26d535a2015-04-28 12:56:54 +0300876 rxq->used_count = 0;
Johannes Bergc7df1f42013-06-20 20:59:34 +0200877}
878
Sara Sharonbce97732016-01-25 18:14:49 +0200879static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget)
880{
881 WARN_ON(1);
882 return 0;
883}
884
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200885int iwl_pcie_rx_init(struct iwl_trans *trans)
886{
887 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +0200888 struct iwl_rxq *def_rxq;
Sara Sharon26d535a2015-04-28 12:56:54 +0300889 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Sara Sharon7b542432016-02-01 13:46:06 +0200890 int i, err, queue_size, allocator_pool_size, num_alloc;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200891
Sara Sharon78485052015-12-14 17:44:11 +0200892 if (!trans_pcie->rxq) {
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200893 err = iwl_pcie_rx_alloc(trans);
894 if (err)
895 return err;
896 }
Sara Sharon78485052015-12-14 17:44:11 +0200897 def_rxq = trans_pcie->rxq;
Sara Sharon26d535a2015-04-28 12:56:54 +0300898 if (!rba->alloc_wq)
899 rba->alloc_wq = alloc_workqueue("rb_allocator",
900 WQ_HIGHPRI | WQ_UNBOUND, 1);
901 INIT_WORK(&rba->rx_alloc, iwl_pcie_rx_allocator_work);
902
903 spin_lock(&rba->lock);
904 atomic_set(&rba->req_pending, 0);
905 atomic_set(&rba->req_ready, 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200906 INIT_LIST_HEAD(&rba->rbd_allocated);
907 INIT_LIST_HEAD(&rba->rbd_empty);
Sara Sharon26d535a2015-04-28 12:56:54 +0300908 spin_unlock(&rba->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200909
Johannes Bergc7df1f42013-06-20 20:59:34 +0200910 /* free all first - we might be reconfigured for a different size */
Sara Sharon78485052015-12-14 17:44:11 +0200911 iwl_pcie_free_rbs_pool(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200912
913 for (i = 0; i < RX_QUEUE_SIZE; i++)
Sara Sharon78485052015-12-14 17:44:11 +0200914 def_rxq->queue[i] = NULL;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200915
Sara Sharon78485052015-12-14 17:44:11 +0200916 for (i = 0; i < trans->num_rx_queues; i++) {
917 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200918
Sara Sharon96a64972015-12-23 15:10:03 +0200919 rxq->id = i;
920
Sara Sharon78485052015-12-14 17:44:11 +0200921 spin_lock(&rxq->lock);
922 /*
923 * Set read write pointer to reflect that we have processed
924 * and used all buffers, but have not restocked the Rx queue
925 * with fresh buffers
926 */
927 rxq->read = 0;
928 rxq->write = 0;
929 rxq->write_actual = 0;
930 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200931
Sara Sharon78485052015-12-14 17:44:11 +0200932 iwl_pcie_rx_init_rxb_lists(rxq);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200933
Sara Sharonbce97732016-01-25 18:14:49 +0200934 if (!rxq->napi.poll)
935 netif_napi_add(&trans_pcie->napi_dev, &rxq->napi,
936 iwl_pcie_dummy_napi_poll, 64);
937
Sara Sharon78485052015-12-14 17:44:11 +0200938 spin_unlock(&rxq->lock);
939 }
940
Sara Sharon96a64972015-12-23 15:10:03 +0200941 /* move the pool to the default queue and allocator ownerships */
Sara Sharon7b542432016-02-01 13:46:06 +0200942 queue_size = trans->cfg->mq_rx_supported ?
943 MQ_RX_NUM_RBDS : RX_QUEUE_SIZE;
Sara Sharon96a64972015-12-23 15:10:03 +0200944 allocator_pool_size = trans->num_rx_queues *
945 (RX_CLAIM_REQ_ALLOC - RX_POST_REQ_ALLOC);
Sara Sharon7b542432016-02-01 13:46:06 +0200946 num_alloc = queue_size + allocator_pool_size;
Sara Sharon43146922016-03-14 13:11:47 +0200947 BUILD_BUG_ON(ARRAY_SIZE(trans_pcie->global_table) !=
948 ARRAY_SIZE(trans_pcie->rx_pool));
Sara Sharon7b542432016-02-01 13:46:06 +0200949 for (i = 0; i < num_alloc; i++) {
Sara Sharon96a64972015-12-23 15:10:03 +0200950 struct iwl_rx_mem_buffer *rxb = &trans_pcie->rx_pool[i];
951
952 if (i < allocator_pool_size)
953 list_add(&rxb->list, &rba->rbd_empty);
954 else
955 list_add(&rxb->list, &def_rxq->rx_used);
956 trans_pcie->global_table[i] = rxb;
Sara Sharone25d65f2016-06-21 11:13:47 +0300957 rxb->vid = (u16)(i + 1);
Sara Sharonb1753c62016-06-21 12:44:01 +0300958 rxb->invalid = true;
Sara Sharon96a64972015-12-23 15:10:03 +0200959 }
Sara Sharon78485052015-12-14 17:44:11 +0200960
961 iwl_pcie_rxq_alloc_rbs(trans, GFP_KERNEL, def_rxq);
Sara Sharon2047fa52016-05-01 11:40:49 +0300962
963 if (trans->cfg->mq_rx_supported)
Sara Sharonbce97732016-01-25 18:14:49 +0200964 iwl_pcie_rx_mq_hw_init(trans);
Sara Sharon2047fa52016-05-01 11:40:49 +0300965 else
Sara Sharon96a64972015-12-23 15:10:03 +0200966 iwl_pcie_rx_hw_init(trans, def_rxq);
Sara Sharon2047fa52016-05-01 11:40:49 +0300967
968 iwl_pcie_rxq_restock(trans, def_rxq);
Sara Sharon78485052015-12-14 17:44:11 +0200969
970 spin_lock(&def_rxq->lock);
971 iwl_pcie_rxq_inc_wr_ptr(trans, def_rxq);
972 spin_unlock(&def_rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200973
974 return 0;
975}
976
977void iwl_pcie_rx_free(struct iwl_trans *trans)
978{
979 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon26d535a2015-04-28 12:56:54 +0300980 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Sara Sharon96a64972015-12-23 15:10:03 +0200981 int free_size = trans->cfg->mq_rx_supported ? sizeof(__le64) :
982 sizeof(__le32);
Sara Sharon78485052015-12-14 17:44:11 +0200983 int i;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200984
Sara Sharon78485052015-12-14 17:44:11 +0200985 /*
986 * if rxq is NULL, it means that nothing has been allocated,
987 * exit now
988 */
989 if (!trans_pcie->rxq) {
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200990 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
991 return;
992 }
993
Sara Sharon26d535a2015-04-28 12:56:54 +0300994 cancel_work_sync(&rba->rx_alloc);
995 if (rba->alloc_wq) {
996 destroy_workqueue(rba->alloc_wq);
997 rba->alloc_wq = NULL;
998 }
999
Sara Sharon78485052015-12-14 17:44:11 +02001000 iwl_pcie_free_rbs_pool(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001001
Sara Sharon78485052015-12-14 17:44:11 +02001002 for (i = 0; i < trans->num_rx_queues; i++) {
1003 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001004
Sara Sharon78485052015-12-14 17:44:11 +02001005 if (rxq->bd)
1006 dma_free_coherent(trans->dev,
Sara Sharon96a64972015-12-23 15:10:03 +02001007 free_size * rxq->queue_size,
Sara Sharon78485052015-12-14 17:44:11 +02001008 rxq->bd, rxq->bd_dma);
1009 rxq->bd_dma = 0;
1010 rxq->bd = NULL;
1011
1012 if (rxq->rb_stts)
1013 dma_free_coherent(trans->dev,
1014 sizeof(struct iwl_rb_status),
1015 rxq->rb_stts, rxq->rb_stts_dma);
1016 else
1017 IWL_DEBUG_INFO(trans,
1018 "Free rxq->rb_stts which is NULL\n");
Sara Sharon78485052015-12-14 17:44:11 +02001019
Sara Sharon96a64972015-12-23 15:10:03 +02001020 if (rxq->used_bd)
1021 dma_free_coherent(trans->dev,
1022 sizeof(__le32) * rxq->queue_size,
1023 rxq->used_bd, rxq->used_bd_dma);
1024 rxq->used_bd_dma = 0;
1025 rxq->used_bd = NULL;
Sara Sharonbce97732016-01-25 18:14:49 +02001026
1027 if (rxq->napi.poll)
1028 netif_napi_del(&rxq->napi);
Sara Sharon96a64972015-12-23 15:10:03 +02001029 }
Sara Sharon78485052015-12-14 17:44:11 +02001030 kfree(trans_pcie->rxq);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001031}
1032
Sara Sharon26d535a2015-04-28 12:56:54 +03001033/*
1034 * iwl_pcie_rx_reuse_rbd - Recycle used RBDs
1035 *
1036 * Called when a RBD can be reused. The RBD is transferred to the allocator.
1037 * When there are 2 empty RBDs - a request for allocation is posted
1038 */
1039static void iwl_pcie_rx_reuse_rbd(struct iwl_trans *trans,
1040 struct iwl_rx_mem_buffer *rxb,
1041 struct iwl_rxq *rxq, bool emergency)
1042{
1043 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1044 struct iwl_rb_allocator *rba = &trans_pcie->rba;
1045
1046 /* Move the RBD to the used list, will be moved to allocator in batches
1047 * before claiming or posting a request*/
1048 list_add_tail(&rxb->list, &rxq->rx_used);
1049
1050 if (unlikely(emergency))
1051 return;
1052
1053 /* Count the allocator owned RBDs */
1054 rxq->used_count++;
1055
1056 /* If we have RX_POST_REQ_ALLOC new released rx buffers -
1057 * issue a request for allocator. Modulo RX_CLAIM_REQ_ALLOC is
1058 * used for the case we failed to claim RX_CLAIM_REQ_ALLOC,
1059 * after but we still need to post another request.
1060 */
1061 if ((rxq->used_count % RX_CLAIM_REQ_ALLOC) == RX_POST_REQ_ALLOC) {
1062 /* Move the 2 RBDs to the allocator ownership.
1063 Allocator has another 6 from pool for the request completion*/
1064 spin_lock(&rba->lock);
1065 list_splice_tail_init(&rxq->rx_used, &rba->rbd_empty);
1066 spin_unlock(&rba->lock);
1067
1068 atomic_inc(&rba->req_pending);
1069 queue_work(rba->alloc_wq, &rba->rx_alloc);
1070 }
1071}
1072
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001073static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans,
Sara Sharon78485052015-12-14 17:44:11 +02001074 struct iwl_rxq *rxq,
Sara Sharon26d535a2015-04-28 12:56:54 +03001075 struct iwl_rx_mem_buffer *rxb,
1076 bool emergency)
Johannes Bergdf2f3212012-03-05 11:24:40 -08001077{
1078 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001079 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Berg0c197442012-03-15 13:26:43 -07001080 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -07001081 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -07001082 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -08001083
1084 if (WARN_ON(!rxb))
1085 return;
1086
Johannes Berg0c197442012-03-15 13:26:43 -07001087 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001088
Johannes Berg0c197442012-03-15 13:26:43 -07001089 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
1090 struct iwl_rx_packet *pkt;
Johannes Berg0c197442012-03-15 13:26:43 -07001091 u16 sequence;
1092 bool reclaim;
Johannes Bergf7e64692015-06-23 21:58:17 +02001093 int index, cmd_index, len;
Johannes Berg0c197442012-03-15 13:26:43 -07001094 struct iwl_rx_cmd_buffer rxcb = {
1095 ._offset = offset,
Emmanuel Grumbachd13f1862013-01-23 10:59:29 +02001096 ._rx_page_order = trans_pcie->rx_page_order,
Johannes Berg0c197442012-03-15 13:26:43 -07001097 ._page = rxb->page,
1098 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -04001099 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -07001100 };
Johannes Bergdf2f3212012-03-05 11:24:40 -08001101
Johannes Berg0c197442012-03-15 13:26:43 -07001102 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001103
Johannes Berg0c197442012-03-15 13:26:43 -07001104 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
1105 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -08001106
Sara Sharonab2e6962016-04-21 20:15:40 +03001107 WARN_ON((le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_RXQ_MASK) >>
1108 FH_RSCSR_RXQ_POS != rxq->id);
1109
Liad Kaufman9243efc2015-03-15 17:38:22 +02001110 IWL_DEBUG_RX(trans,
Sara Sharon35177c92016-08-15 17:13:27 +03001111 "cmd at offset %d: %s (%.2x.%2x, seq 0x%x)\n",
Liad Kaufman9243efc2015-03-15 17:38:22 +02001112 rxcb._offset,
Sharon Dvir39bdb172015-10-15 18:18:09 +03001113 iwl_get_cmd_string(trans,
1114 iwl_cmd_id(pkt->hdr.cmd,
1115 pkt->hdr.group_id,
1116 0)),
Sara Sharon35177c92016-08-15 17:13:27 +03001117 pkt->hdr.group_id, pkt->hdr.cmd,
1118 le16_to_cpu(pkt->hdr.sequence));
Johannes Bergdf2f3212012-03-05 11:24:40 -08001119
Johannes Berg65b30342014-01-08 13:16:33 +01001120 len = iwl_rx_packet_len(pkt);
Johannes Berg0c197442012-03-15 13:26:43 -07001121 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +02001122 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
1123 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -08001124
Johannes Berg0c197442012-03-15 13:26:43 -07001125 /* Reclaim a command buffer only if this packet is a response
1126 * to a (driver-originated) command.
1127 * If the packet (e.g. Rx frame) originated from uCode,
1128 * there is no command buffer to reclaim.
1129 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
1130 * but apparently a few don't get set; catch them here. */
1131 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
1132 if (reclaim) {
1133 int i;
1134
1135 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
1136 if (trans_pcie->no_reclaim_cmds[i] ==
1137 pkt->hdr.cmd) {
1138 reclaim = false;
1139 break;
1140 }
Johannes Bergd663ee72012-03-10 13:00:07 -08001141 }
1142 }
Johannes Bergdf2f3212012-03-05 11:24:40 -08001143
Johannes Berg0c197442012-03-15 13:26:43 -07001144 sequence = le16_to_cpu(pkt->hdr.sequence);
1145 index = SEQ_TO_INDEX(sequence);
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001146 cmd_index = get_cmd_index(txq, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001147
Sara Sharonbce97732016-01-25 18:14:49 +02001148 if (rxq->id == 0)
1149 iwl_op_mode_rx(trans->op_mode, &rxq->napi,
1150 &rxcb);
1151 else
1152 iwl_op_mode_rx_rss(trans->op_mode, &rxq->napi,
1153 &rxcb, rxq->id);
Johannes Berg0c197442012-03-15 13:26:43 -07001154
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001155 if (reclaim) {
Johannes Berg5d4185a2014-09-09 21:16:06 +02001156 kzfree(txq->entries[cmd_index].free_buf);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001157 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001158 }
1159
Johannes Berg0c197442012-03-15 13:26:43 -07001160 /*
1161 * After here, we should always check rxcb._page_stolen,
1162 * if it is true then one of the handlers took the page.
1163 */
1164
1165 if (reclaim) {
1166 /* Invoke any callbacks, transfer the buffer to caller,
1167 * and fire off the (possibly) blocking
1168 * iwl_trans_send_cmd()
1169 * as we reclaim the driver command queue */
1170 if (!rxcb._page_stolen)
Johannes Bergf7e64692015-06-23 21:58:17 +02001171 iwl_pcie_hcmd_complete(trans, &rxcb);
Johannes Berg0c197442012-03-15 13:26:43 -07001172 else
1173 IWL_WARN(trans, "Claim null rxb?\n");
1174 }
1175
1176 page_stolen |= rxcb._page_stolen;
1177 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001178 }
1179
Johannes Berg0c197442012-03-15 13:26:43 -07001180 /* page was stolen from us -- free our reference */
1181 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -07001182 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001183 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -07001184 }
Johannes Bergdf2f3212012-03-05 11:24:40 -08001185
1186 /* Reuse the page if possible. For notification packets and
1187 * SKBs that fail to Rx correctly, add them back into the
1188 * rx_free list for reuse later. */
Johannes Bergdf2f3212012-03-05 11:24:40 -08001189 if (rxb->page != NULL) {
1190 rxb->page_dma =
1191 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +02001192 PAGE_SIZE << trans_pcie->rx_page_order,
1193 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +01001194 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
1195 /*
1196 * free the page(s) as well to not break
1197 * the invariant that the items on the used
1198 * list have no page(s)
1199 */
1200 __free_pages(rxb->page, trans_pcie->rx_page_order);
1201 rxb->page = NULL;
Sara Sharon26d535a2015-04-28 12:56:54 +03001202 iwl_pcie_rx_reuse_rbd(trans, rxb, rxq, emergency);
Johannes Berg7c3415822012-11-04 09:29:17 +01001203 } else {
1204 list_add_tail(&rxb->list, &rxq->rx_free);
1205 rxq->free_count++;
1206 }
Johannes Bergdf2f3212012-03-05 11:24:40 -08001207 } else
Sara Sharon26d535a2015-04-28 12:56:54 +03001208 iwl_pcie_rx_reuse_rbd(trans, rxb, rxq, emergency);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001209}
1210
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001211/*
1212 * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001213 */
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001214static void iwl_pcie_rx_handle(struct iwl_trans *trans, int queue)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001215{
Johannes Bergdf2f3212012-03-05 11:24:40 -08001216 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001217 struct iwl_rxq *rxq = &trans_pcie->rxq[queue];
Sara Sharond56daea2016-02-15 19:30:49 +02001218 u32 r, i, count = 0;
Sara Sharon26d535a2015-04-28 12:56:54 +03001219 bool emergency = false;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001220
Johannes Bergf14d6b32014-03-21 13:30:03 +01001221restart:
1222 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001223 /* uCode's read index (stored in shared DRAM) indicates the last Rx
1224 * buffer that the driver may process (last buffer filled by ucode). */
Emmanuel Grumbach52e2a992012-11-25 14:42:25 +02001225 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001226 i = rxq->read;
1227
Sara Sharon5eae4432016-02-24 14:56:21 +02001228 /* W/A 9000 device step A0 wrap-around bug */
1229 r &= (rxq->queue_size - 1);
1230
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001231 /* Rx interrupt, but nothing sent from uCode */
1232 if (i == r)
Sara Sharon5eae4432016-02-24 14:56:21 +02001233 IWL_DEBUG_RX(trans, "Q %d: HW = SW = %d\n", rxq->id, r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001234
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001235 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -08001236 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001237
Sara Sharon96a64972015-12-23 15:10:03 +02001238 if (unlikely(rxq->used_count == rxq->queue_size / 2))
Sara Sharon26d535a2015-04-28 12:56:54 +03001239 emergency = true;
1240
Sara Sharon96a64972015-12-23 15:10:03 +02001241 if (trans->cfg->mq_rx_supported) {
1242 /*
1243 * used_bd is a 32 bit but only 12 are used to retrieve
1244 * the vid
1245 */
Sara Sharon5eae4432016-02-24 14:56:21 +02001246 u16 vid = le32_to_cpu(rxq->used_bd[i]) & 0x0FFF;
Sara Sharon96a64972015-12-23 15:10:03 +02001247
Sara Sharone25d65f2016-06-21 11:13:47 +03001248 if (WARN(!vid ||
1249 vid > ARRAY_SIZE(trans_pcie->global_table),
1250 "Invalid rxb index from HW %u\n", (u32)vid)) {
1251 iwl_force_nmi(trans);
Sara Sharon5eae4432016-02-24 14:56:21 +02001252 goto out;
Sara Sharone25d65f2016-06-21 11:13:47 +03001253 }
1254 rxb = trans_pcie->global_table[vid - 1];
Sara Sharonb1753c62016-06-21 12:44:01 +03001255 if (WARN(rxb->invalid,
1256 "Invalid rxb from HW %u\n", (u32)vid)) {
1257 iwl_force_nmi(trans);
1258 goto out;
1259 }
1260 rxb->invalid = true;
Sara Sharon96a64972015-12-23 15:10:03 +02001261 } else {
1262 rxb = rxq->queue[i];
1263 rxq->queue[i] = NULL;
1264 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001265
Sara Sharon5eae4432016-02-24 14:56:21 +02001266 IWL_DEBUG_RX(trans, "Q %d: HW = %d, SW = %d\n", rxq->id, r, i);
Sara Sharon78485052015-12-14 17:44:11 +02001267 iwl_pcie_rx_handle_rb(trans, rxq, rxb, emergency);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001268
Sara Sharon96a64972015-12-23 15:10:03 +02001269 i = (i + 1) & (rxq->queue_size - 1);
Sara Sharon26d535a2015-04-28 12:56:54 +03001270
Sara Sharond56daea2016-02-15 19:30:49 +02001271 /*
1272 * If we have RX_CLAIM_REQ_ALLOC released rx buffers -
1273 * try to claim the pre-allocated buffers from the allocator.
1274 * If not ready - will try to reclaim next time.
1275 * There is no need to reschedule work - allocator exits only
1276 * on success
1277 */
1278 if (rxq->used_count >= RX_CLAIM_REQ_ALLOC)
1279 iwl_pcie_rx_allocator_get(trans, rxq);
1280
1281 if (rxq->used_count % RX_CLAIM_REQ_ALLOC == 0 && !emergency) {
Sara Sharon26d535a2015-04-28 12:56:54 +03001282 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Sara Sharon26d535a2015-04-28 12:56:54 +03001283
Sara Sharond56daea2016-02-15 19:30:49 +02001284 /* Add the remaining empty RBDs for allocator use */
1285 spin_lock(&rba->lock);
1286 list_splice_tail_init(&rxq->rx_used, &rba->rbd_empty);
1287 spin_unlock(&rba->lock);
1288 } else if (emergency) {
Sara Sharon26d535a2015-04-28 12:56:54 +03001289 count++;
1290 if (count == 8) {
1291 count = 0;
Sara Sharon96a64972015-12-23 15:10:03 +02001292 if (rxq->used_count < rxq->queue_size / 3)
Sara Sharon26d535a2015-04-28 12:56:54 +03001293 emergency = false;
Gregory Greenmane0e168d2016-02-29 15:34:25 +02001294
1295 rxq->read = i;
Sara Sharon26d535a2015-04-28 12:56:54 +03001296 spin_unlock(&rxq->lock);
Sara Sharon78485052015-12-14 17:44:11 +02001297 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC, rxq);
Sara Sharon96a64972015-12-23 15:10:03 +02001298 iwl_pcie_rxq_restock(trans, rxq);
Gregory Greenmane0e168d2016-02-29 15:34:25 +02001299 goto restart;
1300 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001301 }
1302 }
Sara Sharon5eae4432016-02-24 14:56:21 +02001303out:
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001304 /* Backtrack one entry */
1305 rxq->read = i;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001306 spin_unlock(&rxq->lock);
1307
Sara Sharon26d535a2015-04-28 12:56:54 +03001308 /*
1309 * handle a case where in emergency there are some unallocated RBDs.
1310 * those RBDs are in the used list, but are not tracked by the queue's
1311 * used_count which counts allocator owned RBDs.
1312 * unallocated emergency RBDs must be allocated on exit, otherwise
1313 * when called again the function may not be in emergency mode and
1314 * they will be handed to the allocator with no tracking in the RBD
1315 * allocator counters, which will lead to them never being claimed back
1316 * by the queue.
1317 * by allocating them here, they are now in the queue free list, and
1318 * will be restocked by the next call of iwl_pcie_rxq_restock.
1319 */
1320 if (unlikely(emergency && count))
Sara Sharon78485052015-12-14 17:44:11 +02001321 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC, rxq);
Emmanuel Grumbach255ba062015-07-11 22:30:49 +03001322
Sara Sharonbce97732016-01-25 18:14:49 +02001323 if (rxq->napi.poll)
1324 napi_gro_flush(&rxq->napi, false);
Gregory Greenmane0e168d2016-02-29 15:34:25 +02001325
1326 iwl_pcie_rxq_restock(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001327}
1328
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001329static struct iwl_trans_pcie *iwl_pcie_get_trans_pcie(struct msix_entry *entry)
1330{
1331 u8 queue = entry->entry;
1332 struct msix_entry *entries = entry - queue;
1333
1334 return container_of(entries, struct iwl_trans_pcie, msix_entries[0]);
1335}
1336
1337static inline void iwl_pcie_clear_irq(struct iwl_trans *trans,
1338 struct msix_entry *entry)
1339{
1340 /*
1341 * Before sending the interrupt the HW disables it to prevent
1342 * a nested interrupt. This is done by writing 1 to the corresponding
1343 * bit in the mask register. After handling the interrupt, it should be
1344 * re-enabled by clearing this bit. This register is defined as
1345 * write 1 clear (W1C) register, meaning that it's being clear
1346 * by writing 1 to the bit.
1347 */
Haim Dreyfuss7ef3dd22016-04-03 20:15:26 +03001348 iwl_write32(trans, CSR_MSIX_AUTOMASK_ST_AD, BIT(entry->entry));
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001349}
1350
1351/*
1352 * iwl_pcie_rx_msix_handle - Main entry function for receiving responses from fw
1353 * This interrupt handler should be used with RSS queue only.
1354 */
1355irqreturn_t iwl_pcie_irq_rx_msix_handler(int irq, void *dev_id)
1356{
1357 struct msix_entry *entry = dev_id;
1358 struct iwl_trans_pcie *trans_pcie = iwl_pcie_get_trans_pcie(entry);
1359 struct iwl_trans *trans = trans_pcie->trans;
1360
Sara Sharon5eae4432016-02-24 14:56:21 +02001361 if (WARN_ON(entry->entry >= trans->num_rx_queues))
1362 return IRQ_NONE;
1363
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001364 lock_map_acquire(&trans->sync_cmd_lockdep_map);
1365
1366 local_bh_disable();
1367 iwl_pcie_rx_handle(trans, entry->entry);
1368 local_bh_enable();
1369
1370 iwl_pcie_clear_irq(trans, entry);
1371
1372 lock_map_release(&trans->sync_cmd_lockdep_map);
1373
1374 return IRQ_HANDLED;
1375}
1376
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001377/*
1378 * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001379 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001380static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001381{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001382 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach11033232015-06-24 14:58:13 +03001383 int i;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001384
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001385 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001386 if (trans->cfg->internal_wimax_coex &&
Avri Altman95411d02015-05-11 11:04:34 +03001387 !trans->cfg->apmg_not_supported &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001388 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +02001389 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001390 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +02001391 APMG_PS_CTRL_VAL_RESET_REQ))) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001392 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -07001393 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001394 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001395 return;
1396 }
1397
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001398 iwl_pcie_dump_csr(trans);
Inbal Hacohen313b0a22013-06-24 10:35:53 +03001399 iwl_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001400
Arik Nemtsov2a988e92013-12-01 13:50:40 +02001401 local_bh_disable();
1402 /* The STATUS_FW_ERROR bit is set in this function. This must happen
1403 * before we wake up the command caller, to ensure a proper cleanup. */
1404 iwl_trans_fw_error(trans);
1405 local_bh_enable();
1406
Emmanuel Grumbach11033232015-06-24 14:58:13 +03001407 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
1408 del_timer(&trans_pcie->txq[i].stuck_timer);
1409
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001410 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001411 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001412}
1413
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001414static u32 iwl_pcie_int_cause_non_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001415{
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001416 u32 inta;
1417
Emmanuel Grumbach46e81af2014-01-14 10:33:54 +02001418 lockdep_assert_held(&IWL_TRANS_GET_PCIE_TRANS(trans)->irq_lock);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001419
1420 trace_iwlwifi_dev_irq(trans->dev);
1421
1422 /* Discover which interrupts are active/pending */
1423 inta = iwl_read32(trans, CSR_INT);
1424
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001425 /* the thread will service interrupts and re-enable them */
Emmanuel Grumbachfe523dc2013-12-11 09:24:39 +02001426 return inta;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001427}
1428
1429/* a device (PCI-E) page is 4096 bytes long */
1430#define ICT_SHIFT 12
1431#define ICT_SIZE (1 << ICT_SHIFT)
1432#define ICT_COUNT (ICT_SIZE / sizeof(u32))
1433
1434/* interrupt handler using ict table, with this interrupt driver will
1435 * stop using INTA register to get device's interrupt, reading this register
1436 * is expensive, device will write interrupts in ICT dram table, increment
1437 * index then will fire interrupt to driver, driver will OR all ICT table
1438 * entries from current index up to table entry with 0 value. the result is
1439 * the interrupt we need to service, driver will set the entries back to 0 and
1440 * set index.
1441 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001442static u32 iwl_pcie_int_cause_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001443{
1444 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001445 u32 inta;
1446 u32 val = 0;
1447 u32 read;
1448
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001449 trace_iwlwifi_dev_irq(trans->dev);
1450
1451 /* Ignore interrupt if there's nothing in NIC to service.
1452 * This may be due to IRQ shared with another device,
1453 * or due to sporadic interrupts thrown from our NIC. */
1454 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
1455 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001456 if (!read)
1457 return 0;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001458
1459 /*
1460 * Collect all entries up to the first 0, starting from ict_index;
1461 * note we already read at ict_index.
1462 */
1463 do {
1464 val |= read;
1465 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
1466 trans_pcie->ict_index, read);
1467 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
1468 trans_pcie->ict_index =
Johannes Berg83f32a42014-04-24 09:57:40 +02001469 ((trans_pcie->ict_index + 1) & (ICT_COUNT - 1));
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001470
1471 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
1472 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
1473 read);
1474 } while (read);
1475
1476 /* We should not get this value, just ignore it. */
1477 if (val == 0xffffffff)
1478 val = 0;
1479
1480 /*
1481 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
1482 * (bit 15 before shifting it to 31) to clear when using interrupt
1483 * coalescing. fortunately, bits 18 and 19 stay set when this happens
1484 * so we use them to decide on the real state of the Rx bit.
1485 * In order words, bit 15 is set if bit 18 or bit 19 are set.
1486 */
1487 if (val & 0xC0000)
1488 val |= 0x8000;
1489
1490 inta = (0xff & val) | ((0xff00 & val) << 16);
Emmanuel Grumbachfe523dc2013-12-11 09:24:39 +02001491 return inta;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001492}
1493
Johannes Berg2bfb5092012-12-27 21:43:48 +01001494irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001495{
Johannes Berg2bfb5092012-12-27 21:43:48 +01001496 struct iwl_trans *trans = dev_id;
Johannes Berg20d3b642012-05-16 22:54:29 +02001497 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1498 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001499 u32 inta = 0;
1500 u32 handled = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001501
Johannes Berg2bfb5092012-12-27 21:43:48 +01001502 lock_map_acquire(&trans->sync_cmd_lockdep_map);
1503
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001504 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001505
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +02001506 /* dram interrupt table not set yet,
1507 * use legacy interrupt.
1508 */
1509 if (likely(trans_pcie->use_ict))
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001510 inta = iwl_pcie_int_cause_ict(trans);
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +02001511 else
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001512 inta = iwl_pcie_int_cause_non_ict(trans);
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +02001513
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001514 if (iwl_have_debug_level(IWL_DL_ISR)) {
1515 IWL_DEBUG_ISR(trans,
1516 "ISR inta 0x%08x, enabled 0x%08x(sw), enabled(hw) 0x%08x, fh 0x%08x\n",
1517 inta, trans_pcie->inta_mask,
1518 iwl_read32(trans, CSR_INT_MASK),
1519 iwl_read32(trans, CSR_FH_INT_STATUS));
1520 if (inta & (~trans_pcie->inta_mask))
1521 IWL_DEBUG_ISR(trans,
1522 "We got a masked interrupt (0x%08x)\n",
1523 inta & (~trans_pcie->inta_mask));
1524 }
1525
1526 inta &= trans_pcie->inta_mask;
1527
1528 /*
1529 * Ignore interrupt if there's nothing in NIC to service.
1530 * This may be due to IRQ shared with another device,
1531 * or due to sporadic interrupts thrown from our NIC.
1532 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001533 if (unlikely(!inta)) {
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001534 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
1535 /*
1536 * Re-enable interrupts here since we don't
1537 * have anything to service
1538 */
1539 if (test_bit(STATUS_INT_ENABLED, &trans->status))
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001540 _iwl_enable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001541 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001542 lock_map_release(&trans->sync_cmd_lockdep_map);
1543 return IRQ_NONE;
1544 }
1545
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001546 if (unlikely(inta == 0xFFFFFFFF || (inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
1547 /*
1548 * Hardware disappeared. It might have
1549 * already raised an interrupt.
1550 */
1551 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001552 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001553 goto out;
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +02001554 }
1555
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001556 /* Ack/clear/reset pending uCode interrupts.
1557 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
1558 */
1559 /* There is a hardware bug in the interrupt mask function that some
1560 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
1561 * they are disabled in the CSR_INT_MASK register. Furthermore the
1562 * ICT interrupt handling mechanism has another bug that might cause
1563 * these unmasked interrupts fail to be detected. We workaround the
1564 * hardware bugs here by ACKing all the possible interrupts so that
1565 * interrupt coalescing can still be achieved.
1566 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001567 iwl_write32(trans, CSR_INT, inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001568
Johannes Berg51cd53a2013-06-12 09:56:51 +02001569 if (iwl_have_debug_level(IWL_DL_ISR))
Johannes Berg0ca24da2012-03-15 13:26:46 -07001570 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg51cd53a2013-06-12 09:56:51 +02001571 inta, iwl_read32(trans, CSR_INT_MASK));
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001572
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001573 spin_unlock(&trans_pcie->irq_lock);
Johannes Bergb49ba042012-01-19 08:20:57 -08001574
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001575 /* Now service all interrupt bits discovered above. */
1576 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001577 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001578
1579 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001580 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001581
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001582 isr_stats->hw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001583 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001584
1585 handled |= CSR_INT_BIT_HW_ERR;
1586
Johannes Berg2bfb5092012-12-27 21:43:48 +01001587 goto out;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001588 }
1589
Johannes Berga8bceb32012-03-05 11:24:30 -08001590 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001591 /* NIC fires this, but we don't use it, redundant with WAKEUP */
1592 if (inta & CSR_INT_BIT_SCD) {
Johannes Berg51cd53a2013-06-12 09:56:51 +02001593 IWL_DEBUG_ISR(trans,
1594 "Scheduler finished to transmit the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001595 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001596 }
1597
1598 /* Alive notification via Rx interrupt will do the real work */
1599 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001600 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001601 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001602 }
1603 }
Johannes Berg51cd53a2013-06-12 09:56:51 +02001604
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001605 /* Safely ignore these bits for debug checks below */
1606 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
1607
1608 /* HW RF KILL switch toggled */
1609 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -08001610 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001611
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001612 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001613 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001614 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001615
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001616 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001617
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001618 mutex_lock(&trans_pcie->mutex);
Johannes Berg14cfca72014-02-25 20:50:53 +01001619 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001620 mutex_unlock(&trans_pcie->mutex);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001621 if (hw_rfkill) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001622 set_bit(STATUS_RFKILL, &trans->status);
1623 if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
1624 &trans->status))
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001625 IWL_DEBUG_RF_KILL(trans,
1626 "Rfkill while SYNC HCMD in flight\n");
1627 wake_up(&trans_pcie->wait_command_queue);
1628 } else {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001629 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001630 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001631
1632 handled |= CSR_INT_BIT_RF_KILL;
1633 }
1634
1635 /* Chip got too hot and stopped itself */
1636 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001637 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001638 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001639 handled |= CSR_INT_BIT_CT_KILL;
1640 }
1641
1642 /* Error detected by uCode */
1643 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001644 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001645 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001646 isr_stats->sw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001647 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001648 handled |= CSR_INT_BIT_SW_ERR;
1649 }
1650
1651 /* uCode wakes up after power-down sleep */
1652 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001653 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
Johannes Berg5d63f922014-02-27 11:20:07 +01001654 iwl_pcie_rxq_check_wrptr(trans);
Johannes Bergea68f462014-02-27 14:36:55 +01001655 iwl_pcie_txq_check_wrptrs(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001656
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001657 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001658
1659 handled |= CSR_INT_BIT_WAKEUP;
1660 }
1661
1662 /* All uCode command responses, including Tx command responses,
1663 * Rx "responses" (frame-received notification), and other
1664 * notifications from uCode come through here*/
1665 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +02001666 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001667 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001668 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
1669 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001670 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001671 CSR_FH_INT_RX_MASK);
1672 }
1673 if (inta & CSR_INT_BIT_RX_PERIODIC) {
1674 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001675 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001676 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001677 }
1678 /* Sending RX interrupt require many steps to be done in the
1679 * the device:
1680 * 1- write interrupt to current index in ICT table.
1681 * 2- dma RX frame.
1682 * 3- update RX shared data to indicate last write index.
1683 * 4- send interrupt.
1684 * This could lead to RX race, driver could receive RX interrupt
1685 * but the shared data changes does not reflect this;
1686 * periodic interrupt will detect any dangling Rx activity.
1687 */
1688
1689 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001690 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001691 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +02001692
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001693 /*
1694 * Enable periodic interrupt in 8 msec only if we received
1695 * real RX interrupt (instead of just periodic int), to catch
1696 * any dangling Rx interrupt. If it was just the periodic
1697 * interrupt, there was no dangling Rx activity, and no need
1698 * to extend the periodic interrupt; one-shot is enough.
1699 */
1700 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001701 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001702 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001703
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001704 isr_stats->rx++;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001705
1706 local_bh_disable();
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001707 iwl_pcie_rx_handle(trans, 0);
Johannes Bergf14d6b32014-03-21 13:30:03 +01001708 local_bh_enable();
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001709 }
1710
1711 /* This "Tx" DMA channel is used only for loading uCode */
1712 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001713 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001714 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001715 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001716 handled |= CSR_INT_BIT_FH_TX;
1717 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -08001718 trans_pcie->ucode_write_complete = true;
1719 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001720 }
1721
1722 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001723 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001724 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001725 }
1726
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001727 if (inta & ~(trans_pcie->inta_mask)) {
1728 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
1729 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001730 }
1731
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001732 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001733 /* only Re-enable all interrupt if disabled by irq */
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001734 if (test_bit(STATUS_INT_ENABLED, &trans->status))
1735 _iwl_enable_interrupts(trans);
1736 /* we are loading the firmware, enable FH_TX interrupt only */
1737 else if (handled & CSR_INT_BIT_FH_TX)
1738 iwl_enable_fw_load_int(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001739 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001740 else if (handled & CSR_INT_BIT_RF_KILL)
1741 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001742 spin_unlock(&trans_pcie->irq_lock);
Johannes Berg2bfb5092012-12-27 21:43:48 +01001743
1744out:
1745 lock_map_release(&trans->sync_cmd_lockdep_map);
1746 return IRQ_HANDLED;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001747}
1748
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001749/******************************************************************************
1750 *
1751 * ICT functions
1752 *
1753 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -08001754
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001755/* Free dram table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001756void iwl_pcie_free_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001757{
Johannes Berg20d3b642012-05-16 22:54:29 +02001758 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001759
Johannes Berg10667132011-12-19 14:00:59 -08001760 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001761 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001762 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001763 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -08001764 trans_pcie->ict_tbl = NULL;
1765 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001766 }
1767}
1768
Johannes Berg10667132011-12-19 14:00:59 -08001769/*
1770 * allocate dram shared table, it is an aligned memory
1771 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001772 * also reset all data related to ICT table interrupt.
1773 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001774int iwl_pcie_alloc_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001775{
Johannes Berg20d3b642012-05-16 22:54:29 +02001776 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001777
Johannes Berg10667132011-12-19 14:00:59 -08001778 trans_pcie->ict_tbl =
Emmanuel Grumbacheef31712013-12-09 09:47:46 +02001779 dma_zalloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001780 &trans_pcie->ict_tbl_dma,
1781 GFP_KERNEL);
1782 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001783 return -ENOMEM;
1784
Johannes Berg10667132011-12-19 14:00:59 -08001785 /* just an API sanity check ... it is guaranteed to be aligned */
1786 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001787 iwl_pcie_free_ict(trans);
Johannes Berg10667132011-12-19 14:00:59 -08001788 return -EINVAL;
1789 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001790
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001791 return 0;
1792}
1793
1794/* Device is going up inform it about using ICT interrupt table,
1795 * also we need to tell the driver to start using ICT interrupt.
1796 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001797void iwl_pcie_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001798{
Johannes Berg20d3b642012-05-16 22:54:29 +02001799 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001800 u32 val;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001801
Johannes Berg10667132011-12-19 14:00:59 -08001802 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001803 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001804
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001805 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001806 _iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001807
Johannes Berg10667132011-12-19 14:00:59 -08001808 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001809
Johannes Berg10667132011-12-19 14:00:59 -08001810 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001811
Eliad Peller18f5a372015-07-16 20:17:42 +03001812 val |= CSR_DRAM_INT_TBL_ENABLE |
1813 CSR_DRAM_INIT_TBL_WRAP_CHECK |
1814 CSR_DRAM_INIT_TBL_WRITE_POINTER;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001815
Johannes Berg10667132011-12-19 14:00:59 -08001816 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001817
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001818 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001819 trans_pcie->use_ict = true;
1820 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001821 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001822 _iwl_enable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001823 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001824}
1825
1826/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001827void iwl_pcie_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001828{
Johannes Berg20d3b642012-05-16 22:54:29 +02001829 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001830
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001831 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001832 trans_pcie->use_ict = false;
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001833 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001834}
1835
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001836irqreturn_t iwl_pcie_isr(int irq, void *data)
1837{
1838 struct iwl_trans *trans = data;
1839
1840 if (!trans)
1841 return IRQ_NONE;
1842
1843 /* Disable (but don't clear!) interrupts here to avoid
1844 * back-to-back ISRs and sporadic interrupts from our NIC.
1845 * If we have something to service, the tasklet will re-enable ints.
1846 * If we *don't* have something, we'll re-enable before leaving here.
1847 */
1848 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
1849
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +02001850 return IRQ_WAKE_THREAD;
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001851}
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001852
1853irqreturn_t iwl_pcie_msix_isr(int irq, void *data)
1854{
1855 return IRQ_WAKE_THREAD;
1856}
1857
1858irqreturn_t iwl_pcie_irq_msix_handler(int irq, void *dev_id)
1859{
1860 struct msix_entry *entry = dev_id;
1861 struct iwl_trans_pcie *trans_pcie = iwl_pcie_get_trans_pcie(entry);
1862 struct iwl_trans *trans = trans_pcie->trans;
Colin Ian King46167a82016-03-28 12:33:44 +01001863 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001864 u32 inta_fh, inta_hw;
1865
1866 lock_map_acquire(&trans->sync_cmd_lockdep_map);
1867
1868 spin_lock(&trans_pcie->irq_lock);
Haim Dreyfuss7ef3dd22016-04-03 20:15:26 +03001869 inta_fh = iwl_read32(trans, CSR_MSIX_FH_INT_CAUSES_AD);
1870 inta_hw = iwl_read32(trans, CSR_MSIX_HW_INT_CAUSES_AD);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001871 /*
1872 * Clear causes registers to avoid being handling the same cause.
1873 */
Haim Dreyfuss7ef3dd22016-04-03 20:15:26 +03001874 iwl_write32(trans, CSR_MSIX_FH_INT_CAUSES_AD, inta_fh);
1875 iwl_write32(trans, CSR_MSIX_HW_INT_CAUSES_AD, inta_hw);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001876 spin_unlock(&trans_pcie->irq_lock);
1877
1878 if (unlikely(!(inta_fh | inta_hw))) {
1879 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
1880 lock_map_release(&trans->sync_cmd_lockdep_map);
1881 return IRQ_NONE;
1882 }
1883
1884 if (iwl_have_debug_level(IWL_DL_ISR))
1885 IWL_DEBUG_ISR(trans, "ISR inta_fh 0x%08x, enabled 0x%08x\n",
1886 inta_fh,
1887 iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD));
1888
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001889 if ((trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_NON_RX) &&
1890 inta_fh & MSIX_FH_INT_CAUSES_Q0) {
1891 local_bh_disable();
1892 iwl_pcie_rx_handle(trans, 0);
1893 local_bh_enable();
1894 }
1895
1896 if ((trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS) &&
1897 inta_fh & MSIX_FH_INT_CAUSES_Q1) {
1898 local_bh_disable();
1899 iwl_pcie_rx_handle(trans, 1);
1900 local_bh_enable();
1901 }
1902
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001903 /* This "Tx" DMA channel is used only for loading uCode */
1904 if (inta_fh & MSIX_FH_INT_CAUSES_D2S_CH0_NUM) {
1905 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
1906 isr_stats->tx++;
1907 /*
1908 * Wake up uCode load routine,
1909 * now that load is complete
1910 */
1911 trans_pcie->ucode_write_complete = true;
1912 wake_up(&trans_pcie->ucode_write_waitq);
1913 }
1914
1915 /* Error detected by uCode */
1916 if ((inta_fh & MSIX_FH_INT_CAUSES_FH_ERR) ||
1917 (inta_hw & MSIX_HW_INT_CAUSES_REG_SW_ERR)) {
1918 IWL_ERR(trans,
1919 "Microcode SW error detected. Restarting 0x%X.\n",
1920 inta_fh);
1921 isr_stats->sw++;
1922 iwl_pcie_irq_handle_error(trans);
1923 }
1924
1925 /* After checking FH register check HW register */
1926 if (iwl_have_debug_level(IWL_DL_ISR))
1927 IWL_DEBUG_ISR(trans,
1928 "ISR inta_hw 0x%08x, enabled 0x%08x\n",
1929 inta_hw,
1930 iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD));
1931
1932 /* Alive notification via Rx interrupt will do the real work */
1933 if (inta_hw & MSIX_HW_INT_CAUSES_REG_ALIVE) {
1934 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
1935 isr_stats->alive++;
1936 }
1937
1938 /* uCode wakes up after power-down sleep */
1939 if (inta_hw & MSIX_HW_INT_CAUSES_REG_WAKEUP) {
1940 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
1941 iwl_pcie_rxq_check_wrptr(trans);
1942 iwl_pcie_txq_check_wrptrs(trans);
1943
1944 isr_stats->wakeup++;
1945 }
1946
1947 /* Chip got too hot and stopped itself */
1948 if (inta_hw & MSIX_HW_INT_CAUSES_REG_CT_KILL) {
1949 IWL_ERR(trans, "Microcode CT kill error detected.\n");
1950 isr_stats->ctkill++;
1951 }
1952
1953 /* HW RF KILL switch toggled */
1954 if (inta_hw & MSIX_HW_INT_CAUSES_REG_RF_KILL) {
1955 bool hw_rfkill;
1956
1957 hw_rfkill = iwl_is_rfkill_set(trans);
1958 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
1959 hw_rfkill ? "disable radio" : "enable radio");
1960
1961 isr_stats->rfkill++;
1962
1963 mutex_lock(&trans_pcie->mutex);
1964 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1965 mutex_unlock(&trans_pcie->mutex);
1966 if (hw_rfkill) {
1967 set_bit(STATUS_RFKILL, &trans->status);
1968 if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
1969 &trans->status))
1970 IWL_DEBUG_RF_KILL(trans,
1971 "Rfkill while SYNC HCMD in flight\n");
1972 wake_up(&trans_pcie->wait_command_queue);
1973 } else {
1974 clear_bit(STATUS_RFKILL, &trans->status);
1975 }
1976 }
1977
1978 if (inta_hw & MSIX_HW_INT_CAUSES_REG_HW_ERR) {
1979 IWL_ERR(trans,
1980 "Hardware error detected. Restarting.\n");
1981
1982 isr_stats->hw++;
1983 iwl_pcie_irq_handle_error(trans);
1984 }
1985
1986 iwl_pcie_clear_irq(trans, entry);
1987
1988 lock_map_release(&trans->sync_cmd_lockdep_map);
1989
1990 return IRQ_HANDLED;
1991}