blob: 153b3084de0b977b64ac9b3c7f5da126fd10ad0d [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02003 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
Sara Sharon26d535a2015-04-28 12:56:54 +03004 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Sara Sharonbce97732016-01-25 18:14:49 +02005 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07006 *
7 * Portions of this file are derived from the ipw3945 project, as well
8 * as portions of the ieee80211 subsystem header files.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
22 *
23 * The full GNU General Public License is included in this distribution in the
24 * file called LICENSE.
25 *
26 * Contact Information:
Emmanuel Grumbachd01c5362015-11-17 15:39:56 +020027 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070028 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29 *
30 *****************************************************************************/
31#include <linux/sched.h>
32#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070033#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034
Johannes Berg1b29dc92012-03-06 13:30:50 -080035#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070036#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020037#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020038#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070039
40/******************************************************************************
41 *
42 * RX path functions
43 *
44 ******************************************************************************/
45
46/*
47 * Rx theory of operation
48 *
49 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
50 * each of which point to Receive Buffers to be filled by the NIC. These get
51 * used not only for Rx frames, but for any command response or notification
52 * from the NIC. The driver and NIC manage the Rx buffers by means
53 * of indexes into the circular buffer.
54 *
55 * Rx Queue Indexes
56 * The host/firmware share two index registers for managing the Rx buffers.
57 *
58 * The READ index maps to the first position that the firmware may be writing
59 * to -- the driver can read up to (but not including) this position and get
60 * good data.
61 * The READ index is managed by the firmware once the card is enabled.
62 *
63 * The WRITE index maps to the last position the driver has read from -- the
64 * position preceding WRITE is the last slot the firmware can place a packet.
65 *
66 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
67 * WRITE = READ.
68 *
69 * During initialization, the host sets up the READ queue position to the first
70 * INDEX position, and WRITE to the last (READ - 1 wrapped)
71 *
72 * When the firmware places a packet in a buffer, it will advance the READ index
73 * and fire the RX interrupt. The driver can then query the READ index and
74 * process as many packets as possible, moving the WRITE index forward as it
75 * resets the Rx queue buffers with new memory.
76 *
77 * The management in the driver is as follows:
Sara Sharon26d535a2015-04-28 12:56:54 +030078 * + A list of pre-allocated RBDs is stored in iwl->rxq->rx_free.
79 * When the interrupt handler is called, the request is processed.
80 * The page is either stolen - transferred to the upper layer
81 * or reused - added immediately to the iwl->rxq->rx_free list.
82 * + When the page is stolen - the driver updates the matching queue's used
83 * count, detaches the RBD and transfers it to the queue used list.
84 * When there are two used RBDs - they are transferred to the allocator empty
85 * list. Work is then scheduled for the allocator to start allocating
86 * eight buffers.
87 * When there are another 6 used RBDs - they are transferred to the allocator
88 * empty list and the driver tries to claim the pre-allocated buffers and
89 * add them to iwl->rxq->rx_free. If it fails - it continues to claim them
90 * until ready.
91 * When there are 8+ buffers in the free list - either from allocation or from
92 * 8 reused unstolen pages - restock is called to update the FW and indexes.
93 * + In order to make sure the allocator always has RBDs to use for allocation
94 * the allocator has initial pool in the size of num_queues*(8-2) - the
95 * maximum missing RBDs per allocation request (request posted with 2
96 * empty RBDs, there is no guarantee when the other 6 RBDs are supplied).
97 * The queues supplies the recycle of the rest of the RBDs.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070098 * + A received packet is processed and handed to the kernel network stack,
99 * detached from the iwl->rxq. The driver 'processed' index is updated.
Sara Sharon26d535a2015-04-28 12:56:54 +0300100 * + If there are no allocated buffers in iwl->rxq->rx_free,
Johannes Berg2bfb5092012-12-27 21:43:48 +0100101 * the READ INDEX is not incremented and iwl->status(RX_STALLED) is set.
102 * If there were enough free buffers and RX_STALLED is set it is cleared.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700103 *
104 *
105 * Driver sequence:
106 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200107 * iwl_rxq_alloc() Allocates rx_free
108 * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
Sara Sharon26d535a2015-04-28 12:56:54 +0300109 * iwl_pcie_rxq_restock.
110 * Used only during initialization.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200111 * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700112 * queue, updates firmware pointers, and updates
Sara Sharon26d535a2015-04-28 12:56:54 +0300113 * the WRITE index.
114 * iwl_pcie_rx_allocator() Background work for allocating pages.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700115 *
116 * -- enable interrupts --
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200117 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700118 * READ INDEX, detaching the SKB from the pool.
119 * Moves the packet buffer from queue to rx_used.
Sara Sharon26d535a2015-04-28 12:56:54 +0300120 * Posts and claims requests to the allocator.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200121 * Calls iwl_pcie_rxq_restock to refill any empty
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700122 * slots.
Sara Sharon26d535a2015-04-28 12:56:54 +0300123 *
124 * RBD life-cycle:
125 *
126 * Init:
127 * rxq.pool -> rxq.rx_used -> rxq.rx_free -> rxq.queue
128 *
129 * Regular Receive interrupt:
130 * Page Stolen:
131 * rxq.queue -> rxq.rx_used -> allocator.rbd_empty ->
132 * allocator.rbd_allocated -> rxq.rx_free -> rxq.queue
133 * Page not Stolen:
134 * rxq.queue -> rxq.rx_free -> rxq.queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700135 * ...
136 *
137 */
138
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200139/*
140 * iwl_rxq_space - Return number of free slots available in queue.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700141 */
Johannes Bergfecba092013-06-20 21:56:49 +0200142static int iwl_rxq_space(const struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700143{
Sara Sharon96a64972015-12-23 15:10:03 +0200144 /* Make sure rx queue size is a power of 2 */
145 WARN_ON(rxq->queue_size & (rxq->queue_size - 1));
Johannes Bergfecba092013-06-20 21:56:49 +0200146
Ido Yariv351746c2013-07-15 12:41:27 -0400147 /*
148 * There can be up to (RX_QUEUE_SIZE - 1) free slots, to avoid ambiguity
149 * between empty and completely full queues.
150 * The following is equivalent to modulo by RX_QUEUE_SIZE and is well
151 * defined for negative dividends.
152 */
Sara Sharon96a64972015-12-23 15:10:03 +0200153 return (rxq->read - rxq->write - 1) & (rxq->queue_size - 1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700154}
155
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200156/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200157 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700158 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200159static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr)
160{
161 return cpu_to_le32((u32)(dma_addr >> 8));
162}
163
Sara Sharondfcfeef2016-04-12 18:41:32 +0300164static void iwl_pcie_write_prph_64_no_grab(struct iwl_trans *trans, u64 ofs,
165 u64 val)
Sara Sharon96a64972015-12-23 15:10:03 +0200166{
Sara Sharondfcfeef2016-04-12 18:41:32 +0300167 iwl_write_prph_no_grab(trans, ofs, val & 0xffffffff);
168 iwl_write_prph_no_grab(trans, ofs + 4, val >> 32);
Sara Sharon96a64972015-12-23 15:10:03 +0200169}
170
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200171/*
172 * iwl_pcie_rx_stop - stops the Rx DMA
173 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200174int iwl_pcie_rx_stop(struct iwl_trans *trans)
175{
Sara Sharond7fdd0e2016-05-19 17:53:42 +0300176 if (trans->cfg->mq_rx_supported) {
177 iwl_write_prph(trans, RFH_RXF_DMA_CFG, 0);
178 return iwl_poll_prph_bit(trans, RFH_GEN_STATUS,
179 RXF_DMA_IDLE, RXF_DMA_IDLE, 1000);
180 } else {
181 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
182 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
183 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
184 1000);
185 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200186}
187
188/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200189 * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700190 */
Sara Sharon78485052015-12-14 17:44:11 +0200191static void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans,
192 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700193{
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700194 u32 reg;
195
Johannes Berg5d63f922014-02-27 11:20:07 +0100196 lockdep_assert_held(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700197
Eliad Peller50453882014-02-05 19:12:24 +0200198 /*
199 * explicitly wake up the NIC if:
200 * 1. shadow registers aren't enabled
201 * 2. there is a chance that the NIC is asleep
202 */
203 if (!trans->cfg->base_params->shadow_reg_enable &&
204 test_bit(STATUS_TPOWER_PMI, &trans->status)) {
205 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700206
Eliad Peller50453882014-02-05 19:12:24 +0200207 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
208 IWL_DEBUG_INFO(trans, "Rx queue requesting wakeup, GP1 = 0x%x\n",
209 reg);
210 iwl_set_bit(trans, CSR_GP_CNTRL,
211 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Berg5d63f922014-02-27 11:20:07 +0100212 rxq->need_update = true;
213 return;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700214 }
215 }
Eliad Peller50453882014-02-05 19:12:24 +0200216
217 rxq->write_actual = round_down(rxq->write, 8);
Sara Sharon96a64972015-12-23 15:10:03 +0200218 if (trans->cfg->mq_rx_supported)
Sara Sharon1554ed22016-04-17 15:08:59 +0300219 iwl_write32(trans, RFH_Q_FRBDCB_WIDX_TRG(rxq->id),
220 rxq->write_actual);
Sara Sharon1316d592016-04-17 16:28:18 +0300221 else
222 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, rxq->write_actual);
Johannes Berg5d63f922014-02-27 11:20:07 +0100223}
224
225static void iwl_pcie_rxq_check_wrptr(struct iwl_trans *trans)
226{
227 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +0200228 int i;
Johannes Berg5d63f922014-02-27 11:20:07 +0100229
Sara Sharon78485052015-12-14 17:44:11 +0200230 for (i = 0; i < trans->num_rx_queues; i++) {
231 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
Johannes Berg5d63f922014-02-27 11:20:07 +0100232
Sara Sharon78485052015-12-14 17:44:11 +0200233 if (!rxq->need_update)
234 continue;
235 spin_lock(&rxq->lock);
236 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
237 rxq->need_update = false;
238 spin_unlock(&rxq->lock);
239 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700240}
241
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200242/*
Sara Sharon2047fa52016-05-01 11:40:49 +0300243 * iwl_pcie_rxmq_restock - restock implementation for multi-queue rx
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200244 */
Sara Sharon2047fa52016-05-01 11:40:49 +0300245static void iwl_pcie_rxmq_restock(struct iwl_trans *trans,
246 struct iwl_rxq *rxq)
Sara Sharon96a64972015-12-23 15:10:03 +0200247{
248 struct iwl_rx_mem_buffer *rxb;
249
250 /*
251 * If the device isn't enabled - no need to try to add buffers...
252 * This can happen when we stop the device and still have an interrupt
253 * pending. We stop the APM before we sync the interrupts because we
254 * have to (see comment there). On the other hand, since the APM is
255 * stopped, we cannot access the HW (in particular not prph).
256 * So don't try to restock if the APM has been already stopped.
257 */
258 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
259 return;
260
261 spin_lock(&rxq->lock);
262 while (rxq->free_count) {
263 __le64 *bd = (__le64 *)rxq->bd;
264
265 /* Get next free Rx buffer, remove from free list */
266 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
267 list);
268 list_del(&rxb->list);
Sara Sharonb1753c62016-06-21 12:44:01 +0300269 rxb->invalid = false;
Sara Sharon96a64972015-12-23 15:10:03 +0200270 /* 12 first bits are expected to be empty */
271 WARN_ON(rxb->page_dma & DMA_BIT_MASK(12));
272 /* Point to Rx buffer via next RBD in circular buffer */
273 bd[rxq->write] = cpu_to_le64(rxb->page_dma | rxb->vid);
274 rxq->write = (rxq->write + 1) & MQ_RX_TABLE_MASK;
275 rxq->free_count--;
276 }
277 spin_unlock(&rxq->lock);
278
279 /*
280 * If we've added more space for the firmware to place data, tell it.
281 * Increment device's write pointer in multiples of 8.
282 */
283 if (rxq->write_actual != (rxq->write & ~0x7)) {
284 spin_lock(&rxq->lock);
285 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
286 spin_unlock(&rxq->lock);
287 }
288}
289
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200290/*
Sara Sharon2047fa52016-05-01 11:40:49 +0300291 * iwl_pcie_rxsq_restock - restock implementation for single queue rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700292 */
Sara Sharon2047fa52016-05-01 11:40:49 +0300293static void iwl_pcie_rxsq_restock(struct iwl_trans *trans,
294 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700295{
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700296 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700297
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300298 /*
299 * If the device isn't enabled - not need to try to add buffers...
300 * This can happen when we stop the device and still have an interrupt
Johannes Berg2bfb5092012-12-27 21:43:48 +0100301 * pending. We stop the APM before we sync the interrupts because we
302 * have to (see comment there). On the other hand, since the APM is
303 * stopped, we cannot access the HW (in particular not prph).
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300304 * So don't try to restock if the APM has been already stopped.
305 */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200306 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300307 return;
308
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200309 spin_lock(&rxq->lock);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200310 while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
Sara Sharon96a64972015-12-23 15:10:03 +0200311 __le32 *bd = (__le32 *)rxq->bd;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700312 /* The overwritten rxb must be a used one */
313 rxb = rxq->queue[rxq->write];
314 BUG_ON(rxb && rxb->page);
315
316 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100317 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
318 list);
319 list_del(&rxb->list);
Sara Sharonb1753c62016-06-21 12:44:01 +0300320 rxb->invalid = false;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700321
322 /* Point to Rx buffer via next RBD in circular buffer */
Sara Sharon96a64972015-12-23 15:10:03 +0200323 bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700324 rxq->queue[rxq->write] = rxb;
325 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
326 rxq->free_count--;
327 }
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200328 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700329
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700330 /* If we've added more space for the firmware to place data, tell it.
331 * Increment device's write pointer in multiples of 8. */
332 if (rxq->write_actual != (rxq->write & ~0x7)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200333 spin_lock(&rxq->lock);
Sara Sharon78485052015-12-14 17:44:11 +0200334 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200335 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700336 }
337}
338
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300339/*
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200340 * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
341 *
342 * If there are slots in the RX queue that need to be restocked,
343 * and we have free pre-allocated buffers, fill the ranks as much
344 * as we can, pulling from rx_free.
345 *
346 * This moves the 'write' index forward to catch up with 'processed', and
347 * also updates the memory address in the firmware to reference the new
348 * target buffer.
349 */
350static
351void iwl_pcie_rxq_restock(struct iwl_trans *trans, struct iwl_rxq *rxq)
352{
353 if (trans->cfg->mq_rx_supported)
Sara Sharon2047fa52016-05-01 11:40:49 +0300354 iwl_pcie_rxmq_restock(trans, rxq);
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200355 else
Sara Sharon2047fa52016-05-01 11:40:49 +0300356 iwl_pcie_rxsq_restock(trans, rxq);
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200357}
358
359/*
Sara Sharon26d535a2015-04-28 12:56:54 +0300360 * iwl_pcie_rx_alloc_page - allocates and returns a page.
361 *
362 */
363static struct page *iwl_pcie_rx_alloc_page(struct iwl_trans *trans,
364 gfp_t priority)
365{
366 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon26d535a2015-04-28 12:56:54 +0300367 struct page *page;
368 gfp_t gfp_mask = priority;
369
Sara Sharon26d535a2015-04-28 12:56:54 +0300370 if (trans_pcie->rx_page_order > 0)
371 gfp_mask |= __GFP_COMP;
372
373 /* Alloc a new receive buffer */
374 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
375 if (!page) {
376 if (net_ratelimit())
377 IWL_DEBUG_INFO(trans, "alloc_pages failed, order: %d\n",
378 trans_pcie->rx_page_order);
Sara Sharon78485052015-12-14 17:44:11 +0200379 /*
380 * Issue an error if we don't have enough pre-allocated
381 * buffers.
Sara Sharon26d535a2015-04-28 12:56:54 +0300382` */
Sara Sharon78485052015-12-14 17:44:11 +0200383 if (!(gfp_mask & __GFP_NOWARN) && net_ratelimit())
Sara Sharon26d535a2015-04-28 12:56:54 +0300384 IWL_CRIT(trans,
Sara Sharon78485052015-12-14 17:44:11 +0200385 "Failed to alloc_pages\n");
Sara Sharon26d535a2015-04-28 12:56:54 +0300386 return NULL;
387 }
388 return page;
389}
390
391/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200392 * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700393 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300394 * A used RBD is an Rx buffer that has been given to the stack. To use it again
395 * a page must be allocated and the RBD must point to the page. This function
396 * doesn't change the HW pointer but handles the list of pages that is used by
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200397 * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300398 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700399 */
Sara Sharon78485052015-12-14 17:44:11 +0200400static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority,
401 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700402{
Johannes Berg20d3b642012-05-16 22:54:29 +0200403 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700404 struct iwl_rx_mem_buffer *rxb;
405 struct page *page;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700406
407 while (1) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200408 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700409 if (list_empty(&rxq->rx_used)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200410 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700411 return;
412 }
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200413 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700414
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700415 /* Alloc a new receive buffer */
Sara Sharon26d535a2015-04-28 12:56:54 +0300416 page = iwl_pcie_rx_alloc_page(trans, priority);
417 if (!page)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700418 return;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700419
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200420 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700421
422 if (list_empty(&rxq->rx_used)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200423 spin_unlock(&rxq->lock);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700424 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700425 return;
426 }
Johannes Berge2b19302012-11-04 09:31:25 +0100427 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
428 list);
429 list_del(&rxb->list);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200430 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700431
432 BUG_ON(rxb->page);
433 rxb->page = page;
434 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200435 rxb->page_dma =
436 dma_map_page(trans->dev, page, 0,
437 PAGE_SIZE << trans_pcie->rx_page_order,
438 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100439 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
440 rxb->page = NULL;
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200441 spin_lock(&rxq->lock);
Johannes Berg7c3415822012-11-04 09:29:17 +0100442 list_add(&rxb->list, &rxq->rx_used);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200443 spin_unlock(&rxq->lock);
Johannes Berg7c3415822012-11-04 09:29:17 +0100444 __free_pages(page, trans_pcie->rx_page_order);
445 return;
446 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700447
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200448 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700449
450 list_add_tail(&rxb->list, &rxq->rx_free);
451 rxq->free_count++;
452
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200453 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700454 }
455}
456
Sara Sharon78485052015-12-14 17:44:11 +0200457static void iwl_pcie_free_rbs_pool(struct iwl_trans *trans)
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200458{
459 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200460 int i;
461
Sara Sharon7b542432016-02-01 13:46:06 +0200462 for (i = 0; i < RX_POOL_SIZE; i++) {
Sara Sharon78485052015-12-14 17:44:11 +0200463 if (!trans_pcie->rx_pool[i].page)
Johannes Bergc7df1f42013-06-20 20:59:34 +0200464 continue;
Sara Sharon78485052015-12-14 17:44:11 +0200465 dma_unmap_page(trans->dev, trans_pcie->rx_pool[i].page_dma,
Johannes Bergc7df1f42013-06-20 20:59:34 +0200466 PAGE_SIZE << trans_pcie->rx_page_order,
467 DMA_FROM_DEVICE);
Sara Sharon78485052015-12-14 17:44:11 +0200468 __free_pages(trans_pcie->rx_pool[i].page,
469 trans_pcie->rx_page_order);
470 trans_pcie->rx_pool[i].page = NULL;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200471 }
472}
473
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300474/*
Sara Sharon26d535a2015-04-28 12:56:54 +0300475 * iwl_pcie_rx_allocator - Allocates pages in the background for RX queues
476 *
477 * Allocates for each received request 8 pages
478 * Called as a scheduled work item.
479 */
480static void iwl_pcie_rx_allocator(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700481{
Sara Sharon26d535a2015-04-28 12:56:54 +0300482 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
483 struct iwl_rb_allocator *rba = &trans_pcie->rba;
484 struct list_head local_empty;
485 int pending = atomic_xchg(&rba->req_pending, 0);
Sara Sharon5f175702015-04-28 12:56:54 +0300486
Sara Sharon26d535a2015-04-28 12:56:54 +0300487 IWL_DEBUG_RX(trans, "Pending allocation requests = %d\n", pending);
488
489 /* If we were scheduled - there is at least one request */
490 spin_lock(&rba->lock);
491 /* swap out the rba->rbd_empty to a local list */
492 list_replace_init(&rba->rbd_empty, &local_empty);
493 spin_unlock(&rba->lock);
494
495 while (pending) {
496 int i;
497 struct list_head local_allocated;
Sara Sharon78485052015-12-14 17:44:11 +0200498 gfp_t gfp_mask = GFP_KERNEL;
499
500 /* Do not post a warning if there are only a few requests */
501 if (pending < RX_PENDING_WATERMARK)
502 gfp_mask |= __GFP_NOWARN;
Sara Sharon26d535a2015-04-28 12:56:54 +0300503
504 INIT_LIST_HEAD(&local_allocated);
505
506 for (i = 0; i < RX_CLAIM_REQ_ALLOC;) {
507 struct iwl_rx_mem_buffer *rxb;
508 struct page *page;
509
510 /* List should never be empty - each reused RBD is
511 * returned to the list, and initial pool covers any
512 * possible gap between the time the page is allocated
513 * to the time the RBD is added.
514 */
515 BUG_ON(list_empty(&local_empty));
516 /* Get the first rxb from the rbd list */
517 rxb = list_first_entry(&local_empty,
518 struct iwl_rx_mem_buffer, list);
519 BUG_ON(rxb->page);
520
521 /* Alloc a new receive buffer */
Sara Sharon78485052015-12-14 17:44:11 +0200522 page = iwl_pcie_rx_alloc_page(trans, gfp_mask);
Sara Sharon26d535a2015-04-28 12:56:54 +0300523 if (!page)
524 continue;
525 rxb->page = page;
526
527 /* Get physical address of the RB */
528 rxb->page_dma = dma_map_page(trans->dev, page, 0,
529 PAGE_SIZE << trans_pcie->rx_page_order,
530 DMA_FROM_DEVICE);
531 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
532 rxb->page = NULL;
533 __free_pages(page, trans_pcie->rx_page_order);
534 continue;
535 }
Sara Sharon26d535a2015-04-28 12:56:54 +0300536
537 /* move the allocated entry to the out list */
538 list_move(&rxb->list, &local_allocated);
539 i++;
540 }
541
542 pending--;
543 if (!pending) {
544 pending = atomic_xchg(&rba->req_pending, 0);
545 IWL_DEBUG_RX(trans,
546 "Pending allocation requests = %d\n",
547 pending);
548 }
549
550 spin_lock(&rba->lock);
551 /* add the allocated rbds to the allocator allocated list */
552 list_splice_tail(&local_allocated, &rba->rbd_allocated);
553 /* get more empty RBDs for current pending requests */
554 list_splice_tail_init(&rba->rbd_empty, &local_empty);
555 spin_unlock(&rba->lock);
556
557 atomic_inc(&rba->req_ready);
558 }
559
560 spin_lock(&rba->lock);
561 /* return unused rbds to the allocator empty list */
562 list_splice_tail(&local_empty, &rba->rbd_empty);
563 spin_unlock(&rba->lock);
564}
565
566/*
Sara Sharond56daea2016-02-15 19:30:49 +0200567 * iwl_pcie_rx_allocator_get - returns the pre-allocated pages
Sara Sharon26d535a2015-04-28 12:56:54 +0300568.*
569.* Called by queue when the queue posted allocation request and
570 * has freed 8 RBDs in order to restock itself.
Sara Sharond56daea2016-02-15 19:30:49 +0200571 * This function directly moves the allocated RBs to the queue's ownership
572 * and updates the relevant counters.
Sara Sharon26d535a2015-04-28 12:56:54 +0300573 */
Sara Sharond56daea2016-02-15 19:30:49 +0200574static void iwl_pcie_rx_allocator_get(struct iwl_trans *trans,
575 struct iwl_rxq *rxq)
Sara Sharon26d535a2015-04-28 12:56:54 +0300576{
577 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
578 struct iwl_rb_allocator *rba = &trans_pcie->rba;
579 int i;
580
Sara Sharond56daea2016-02-15 19:30:49 +0200581 lockdep_assert_held(&rxq->lock);
582
Sara Sharon26d535a2015-04-28 12:56:54 +0300583 /*
584 * atomic_dec_if_positive returns req_ready - 1 for any scenario.
585 * If req_ready is 0 atomic_dec_if_positive will return -1 and this
Sara Sharond56daea2016-02-15 19:30:49 +0200586 * function will return early, as there are no ready requests.
Sara Sharon26d535a2015-04-28 12:56:54 +0300587 * atomic_dec_if_positive will perofrm the *actual* decrement only if
588 * req_ready > 0, i.e. - there are ready requests and the function
589 * hands one request to the caller.
590 */
591 if (atomic_dec_if_positive(&rba->req_ready) < 0)
Sara Sharond56daea2016-02-15 19:30:49 +0200592 return;
Sara Sharon26d535a2015-04-28 12:56:54 +0300593
594 spin_lock(&rba->lock);
595 for (i = 0; i < RX_CLAIM_REQ_ALLOC; i++) {
596 /* Get next free Rx buffer, remove it from free list */
Sara Sharond56daea2016-02-15 19:30:49 +0200597 struct iwl_rx_mem_buffer *rxb =
598 list_first_entry(&rba->rbd_allocated,
599 struct iwl_rx_mem_buffer, list);
600
601 list_move(&rxb->list, &rxq->rx_free);
Sara Sharon26d535a2015-04-28 12:56:54 +0300602 }
603 spin_unlock(&rba->lock);
604
Sara Sharond56daea2016-02-15 19:30:49 +0200605 rxq->used_count -= RX_CLAIM_REQ_ALLOC;
606 rxq->free_count += RX_CLAIM_REQ_ALLOC;
Sara Sharon26d535a2015-04-28 12:56:54 +0300607}
608
609static void iwl_pcie_rx_allocator_work(struct work_struct *data)
610{
611 struct iwl_rb_allocator *rba_p =
612 container_of(data, struct iwl_rb_allocator, rx_alloc);
613 struct iwl_trans_pcie *trans_pcie =
614 container_of(rba_p, struct iwl_trans_pcie, rba);
615
616 iwl_pcie_rx_allocator(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700617}
618
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200619static int iwl_pcie_rx_alloc(struct iwl_trans *trans)
620{
621 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon26d535a2015-04-28 12:56:54 +0300622 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200623 struct device *dev = trans->dev;
Sara Sharon78485052015-12-14 17:44:11 +0200624 int i;
Sara Sharon96a64972015-12-23 15:10:03 +0200625 int free_size = trans->cfg->mq_rx_supported ? sizeof(__le64) :
626 sizeof(__le32);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200627
Sara Sharon78485052015-12-14 17:44:11 +0200628 if (WARN_ON(trans_pcie->rxq))
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200629 return -EINVAL;
630
Sara Sharon78485052015-12-14 17:44:11 +0200631 trans_pcie->rxq = kcalloc(trans->num_rx_queues, sizeof(struct iwl_rxq),
632 GFP_KERNEL);
633 if (!trans_pcie->rxq)
634 return -EINVAL;
635
636 spin_lock_init(&rba->lock);
637
638 for (i = 0; i < trans->num_rx_queues; i++) {
639 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
640
641 spin_lock_init(&rxq->lock);
Sara Sharon96a64972015-12-23 15:10:03 +0200642 if (trans->cfg->mq_rx_supported)
643 rxq->queue_size = MQ_RX_TABLE_SIZE;
644 else
645 rxq->queue_size = RX_QUEUE_SIZE;
646
Sara Sharon78485052015-12-14 17:44:11 +0200647 /*
648 * Allocate the circular buffer of Read Buffer Descriptors
649 * (RBDs)
650 */
651 rxq->bd = dma_zalloc_coherent(dev,
Sara Sharon96a64972015-12-23 15:10:03 +0200652 free_size * rxq->queue_size,
653 &rxq->bd_dma, GFP_KERNEL);
Sara Sharon78485052015-12-14 17:44:11 +0200654 if (!rxq->bd)
655 goto err;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200656
Sara Sharon96a64972015-12-23 15:10:03 +0200657 if (trans->cfg->mq_rx_supported) {
658 rxq->used_bd = dma_zalloc_coherent(dev,
659 sizeof(__le32) *
660 rxq->queue_size,
661 &rxq->used_bd_dma,
662 GFP_KERNEL);
663 if (!rxq->used_bd)
664 goto err;
665 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200666
Sara Sharon78485052015-12-14 17:44:11 +0200667 /*Allocate the driver's pointer to receive buffer status */
668 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
669 &rxq->rb_stts_dma,
670 GFP_KERNEL);
671 if (!rxq->rb_stts)
672 goto err;
673 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200674 return 0;
675
Sara Sharon78485052015-12-14 17:44:11 +0200676err:
677 for (i = 0; i < trans->num_rx_queues; i++) {
678 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
679
680 if (rxq->bd)
Sara Sharon96a64972015-12-23 15:10:03 +0200681 dma_free_coherent(dev, free_size * rxq->queue_size,
Sara Sharon78485052015-12-14 17:44:11 +0200682 rxq->bd, rxq->bd_dma);
683 rxq->bd_dma = 0;
684 rxq->bd = NULL;
685
686 if (rxq->rb_stts)
687 dma_free_coherent(trans->dev,
688 sizeof(struct iwl_rb_status),
689 rxq->rb_stts, rxq->rb_stts_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200690
691 if (rxq->used_bd)
692 dma_free_coherent(dev, sizeof(__le32) * rxq->queue_size,
693 rxq->used_bd, rxq->used_bd_dma);
694 rxq->used_bd_dma = 0;
695 rxq->used_bd = NULL;
Sara Sharon78485052015-12-14 17:44:11 +0200696 }
697 kfree(trans_pcie->rxq);
Sara Sharon96a64972015-12-23 15:10:03 +0200698
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200699 return -ENOMEM;
700}
701
702static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
703{
704 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
705 u32 rb_size;
Sara Sharondfcfeef2016-04-12 18:41:32 +0300706 unsigned long flags;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200707 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
708
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200709 switch (trans_pcie->rx_buf_size) {
710 case IWL_AMSDU_4K:
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200711 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200712 break;
713 case IWL_AMSDU_8K:
714 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
715 break;
716 case IWL_AMSDU_12K:
717 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K;
718 break;
719 default:
720 WARN_ON(1);
721 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
722 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200723
Sara Sharondfcfeef2016-04-12 18:41:32 +0300724 if (!iwl_trans_grab_nic_access(trans, &flags))
725 return;
726
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200727 /* Stop Rx DMA */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300728 iwl_write32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100729 /* reset and flush pointers */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300730 iwl_write32(trans, FH_MEM_RCSR_CHNL0_RBDCB_WPTR, 0);
731 iwl_write32(trans, FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ, 0);
732 iwl_write32(trans, FH_RSCSR_CHNL0_RDPTR, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200733
734 /* Reset driver's Rx queue write index */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300735 iwl_write32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200736
737 /* Tell device where to find RBD circular buffer in DRAM */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300738 iwl_write32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
739 (u32)(rxq->bd_dma >> 8));
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200740
741 /* Tell device where in DRAM to update its Rx status */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300742 iwl_write32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
743 rxq->rb_stts_dma >> 4);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200744
745 /* Enable Rx DMA
746 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
747 * the credit mechanism in 5000 HW RX FIFO
748 * Direct rx interrupts to hosts
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200749 * Rx buffer size 4 or 8k or 12k
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200750 * RB timeout 0x10
751 * 256 RBDs
752 */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300753 iwl_write32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
754 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
755 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
756 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
757 rb_size |
758 (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS) |
759 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
760
761 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200762
763 /* Set interrupt coalescing timer to default (2048 usecs) */
764 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbach6960a052013-11-11 15:23:01 +0200765
766 /* W/A for interrupt coalescing bug in 7260 and 3160 */
767 if (trans->cfg->host_interrupt_operation_mode)
768 iwl_set_bit(trans, CSR_INT_COALESCING, IWL_HOST_INT_OPER_MODE);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200769}
770
Sara Sharon1316d592016-04-17 16:28:18 +0300771void iwl_pcie_enable_rx_wake(struct iwl_trans *trans, bool enable)
772{
773 /*
774 * Turn on the chicken-bits that cause MAC wakeup for RX-related
775 * values.
776 * This costs some power, but needed for W/A 9000 integrated A-step
777 * bug where shadow registers are not in the retention list and their
778 * value is lost when NIC powers down
779 */
780 if (trans->cfg->integrated) {
781 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
782 CSR_MAC_SHADOW_REG_CTRL_RX_WAKE);
783 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTL2,
784 CSR_MAC_SHADOW_REG_CTL2_RX_WAKE);
785 }
786}
787
Sara Sharonbce97732016-01-25 18:14:49 +0200788static void iwl_pcie_rx_mq_hw_init(struct iwl_trans *trans)
Sara Sharon96a64972015-12-23 15:10:03 +0200789{
790 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
791 u32 rb_size, enabled = 0;
Sara Sharondfcfeef2016-04-12 18:41:32 +0300792 unsigned long flags;
Sara Sharon96a64972015-12-23 15:10:03 +0200793 int i;
794
795 switch (trans_pcie->rx_buf_size) {
796 case IWL_AMSDU_4K:
797 rb_size = RFH_RXF_DMA_RB_SIZE_4K;
798 break;
799 case IWL_AMSDU_8K:
800 rb_size = RFH_RXF_DMA_RB_SIZE_8K;
801 break;
802 case IWL_AMSDU_12K:
803 rb_size = RFH_RXF_DMA_RB_SIZE_12K;
804 break;
805 default:
806 WARN_ON(1);
807 rb_size = RFH_RXF_DMA_RB_SIZE_4K;
808 }
809
Sara Sharondfcfeef2016-04-12 18:41:32 +0300810 if (!iwl_trans_grab_nic_access(trans, &flags))
811 return;
812
Sara Sharon96a64972015-12-23 15:10:03 +0200813 /* Stop Rx DMA */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300814 iwl_write_prph_no_grab(trans, RFH_RXF_DMA_CFG, 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200815 /* disable free amd used rx queue operation */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300816 iwl_write_prph_no_grab(trans, RFH_RXF_RXQ_ACTIVE, 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200817
818 for (i = 0; i < trans->num_rx_queues; i++) {
819 /* Tell device where to find RBD free table in DRAM */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300820 iwl_pcie_write_prph_64_no_grab(trans,
821 RFH_Q_FRBDCB_BA_LSB(i),
822 trans_pcie->rxq[i].bd_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200823 /* Tell device where to find RBD used table in DRAM */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300824 iwl_pcie_write_prph_64_no_grab(trans,
825 RFH_Q_URBDCB_BA_LSB(i),
826 trans_pcie->rxq[i].used_bd_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200827 /* Tell device where in DRAM to update its Rx status */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300828 iwl_pcie_write_prph_64_no_grab(trans,
829 RFH_Q_URBD_STTS_WPTR_LSB(i),
830 trans_pcie->rxq[i].rb_stts_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200831 /* Reset device indice tables */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300832 iwl_write_prph_no_grab(trans, RFH_Q_FRBDCB_WIDX(i), 0);
833 iwl_write_prph_no_grab(trans, RFH_Q_FRBDCB_RIDX(i), 0);
834 iwl_write_prph_no_grab(trans, RFH_Q_URBDCB_WIDX(i), 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200835
836 enabled |= BIT(i) | BIT(i + 16);
837 }
838
Sara Sharon96a64972015-12-23 15:10:03 +0200839 /*
840 * Enable Rx DMA
Sara Sharon96a64972015-12-23 15:10:03 +0200841 * Rx buffer size 4 or 8k or 12k
842 * Min RB size 4 or 8
Sara Sharon88076012016-02-15 17:26:48 +0200843 * Drop frames that exceed RB size
Sara Sharon96a64972015-12-23 15:10:03 +0200844 * 512 RBDs
845 */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300846 iwl_write_prph_no_grab(trans, RFH_RXF_DMA_CFG,
Sara Sharon63044332016-04-21 17:41:39 +0300847 RFH_DMA_EN_ENABLE_VAL | rb_size |
Sara Sharondfcfeef2016-04-12 18:41:32 +0300848 RFH_RXF_DMA_MIN_RB_4_8 |
849 RFH_RXF_DMA_DROP_TOO_LARGE_MASK |
850 RFH_RXF_DMA_RBDCB_SIZE_512);
Sara Sharon96a64972015-12-23 15:10:03 +0200851
Sara Sharon88076012016-02-15 17:26:48 +0200852 /*
853 * Activate DMA snooping.
Sara Sharonb0262f02016-04-21 16:38:43 +0300854 * Set RX DMA chunk size to 64B for IOSF and 128B for PCIe
Sara Sharon88076012016-02-15 17:26:48 +0200855 * Default queue is 0
856 */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300857 iwl_write_prph_no_grab(trans, RFH_GEN_CFG, RFH_GEN_CFG_RFH_DMA_SNOOP |
858 (DEFAULT_RXQ_NUM <<
859 RFH_GEN_CFG_DEFAULT_RXQ_NUM_POS) |
Sara Sharonb0262f02016-04-21 16:38:43 +0300860 RFH_GEN_CFG_SERVICE_DMA_SNOOP |
861 (trans->cfg->integrated ?
862 RFH_GEN_CFG_RB_CHUNK_SIZE_64 :
863 RFH_GEN_CFG_RB_CHUNK_SIZE_128) <<
864 RFH_GEN_CFG_RB_CHUNK_SIZE_POS);
Sara Sharon88076012016-02-15 17:26:48 +0200865 /* Enable the relevant rx queues */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300866 iwl_write_prph_no_grab(trans, RFH_RXF_RXQ_ACTIVE, enabled);
867
868 iwl_trans_release_nic_access(trans, &flags);
Sara Sharon96a64972015-12-23 15:10:03 +0200869
870 /* Set interrupt coalescing timer to default (2048 usecs) */
871 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Sara Sharon1316d592016-04-17 16:28:18 +0300872
873 iwl_pcie_enable_rx_wake(trans, true);
Sara Sharon96a64972015-12-23 15:10:03 +0200874}
875
Johannes Bergc7df1f42013-06-20 20:59:34 +0200876static void iwl_pcie_rx_init_rxb_lists(struct iwl_rxq *rxq)
877{
Johannes Bergc7df1f42013-06-20 20:59:34 +0200878 lockdep_assert_held(&rxq->lock);
879
880 INIT_LIST_HEAD(&rxq->rx_free);
881 INIT_LIST_HEAD(&rxq->rx_used);
882 rxq->free_count = 0;
Sara Sharon26d535a2015-04-28 12:56:54 +0300883 rxq->used_count = 0;
Johannes Bergc7df1f42013-06-20 20:59:34 +0200884}
885
Sara Sharonbce97732016-01-25 18:14:49 +0200886static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget)
887{
888 WARN_ON(1);
889 return 0;
890}
891
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200892int iwl_pcie_rx_init(struct iwl_trans *trans)
893{
894 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +0200895 struct iwl_rxq *def_rxq;
Sara Sharon26d535a2015-04-28 12:56:54 +0300896 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Sara Sharon7b542432016-02-01 13:46:06 +0200897 int i, err, queue_size, allocator_pool_size, num_alloc;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200898
Sara Sharon78485052015-12-14 17:44:11 +0200899 if (!trans_pcie->rxq) {
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200900 err = iwl_pcie_rx_alloc(trans);
901 if (err)
902 return err;
903 }
Sara Sharon78485052015-12-14 17:44:11 +0200904 def_rxq = trans_pcie->rxq;
Sara Sharon26d535a2015-04-28 12:56:54 +0300905 if (!rba->alloc_wq)
906 rba->alloc_wq = alloc_workqueue("rb_allocator",
907 WQ_HIGHPRI | WQ_UNBOUND, 1);
908 INIT_WORK(&rba->rx_alloc, iwl_pcie_rx_allocator_work);
909
910 spin_lock(&rba->lock);
911 atomic_set(&rba->req_pending, 0);
912 atomic_set(&rba->req_ready, 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200913 INIT_LIST_HEAD(&rba->rbd_allocated);
914 INIT_LIST_HEAD(&rba->rbd_empty);
Sara Sharon26d535a2015-04-28 12:56:54 +0300915 spin_unlock(&rba->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200916
Johannes Bergc7df1f42013-06-20 20:59:34 +0200917 /* free all first - we might be reconfigured for a different size */
Sara Sharon78485052015-12-14 17:44:11 +0200918 iwl_pcie_free_rbs_pool(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200919
920 for (i = 0; i < RX_QUEUE_SIZE; i++)
Sara Sharon78485052015-12-14 17:44:11 +0200921 def_rxq->queue[i] = NULL;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200922
Sara Sharon78485052015-12-14 17:44:11 +0200923 for (i = 0; i < trans->num_rx_queues; i++) {
924 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200925
Sara Sharon96a64972015-12-23 15:10:03 +0200926 rxq->id = i;
927
Sara Sharon78485052015-12-14 17:44:11 +0200928 spin_lock(&rxq->lock);
929 /*
930 * Set read write pointer to reflect that we have processed
931 * and used all buffers, but have not restocked the Rx queue
932 * with fresh buffers
933 */
934 rxq->read = 0;
935 rxq->write = 0;
936 rxq->write_actual = 0;
937 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200938
Sara Sharon78485052015-12-14 17:44:11 +0200939 iwl_pcie_rx_init_rxb_lists(rxq);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200940
Sara Sharonbce97732016-01-25 18:14:49 +0200941 if (!rxq->napi.poll)
942 netif_napi_add(&trans_pcie->napi_dev, &rxq->napi,
943 iwl_pcie_dummy_napi_poll, 64);
944
Sara Sharon78485052015-12-14 17:44:11 +0200945 spin_unlock(&rxq->lock);
946 }
947
Sara Sharon96a64972015-12-23 15:10:03 +0200948 /* move the pool to the default queue and allocator ownerships */
Sara Sharon7b542432016-02-01 13:46:06 +0200949 queue_size = trans->cfg->mq_rx_supported ?
950 MQ_RX_NUM_RBDS : RX_QUEUE_SIZE;
Sara Sharon96a64972015-12-23 15:10:03 +0200951 allocator_pool_size = trans->num_rx_queues *
952 (RX_CLAIM_REQ_ALLOC - RX_POST_REQ_ALLOC);
Sara Sharon7b542432016-02-01 13:46:06 +0200953 num_alloc = queue_size + allocator_pool_size;
Sara Sharon43146922016-03-14 13:11:47 +0200954 BUILD_BUG_ON(ARRAY_SIZE(trans_pcie->global_table) !=
955 ARRAY_SIZE(trans_pcie->rx_pool));
Sara Sharon7b542432016-02-01 13:46:06 +0200956 for (i = 0; i < num_alloc; i++) {
Sara Sharon96a64972015-12-23 15:10:03 +0200957 struct iwl_rx_mem_buffer *rxb = &trans_pcie->rx_pool[i];
958
959 if (i < allocator_pool_size)
960 list_add(&rxb->list, &rba->rbd_empty);
961 else
962 list_add(&rxb->list, &def_rxq->rx_used);
963 trans_pcie->global_table[i] = rxb;
Sara Sharone25d65f2016-06-21 11:13:47 +0300964 rxb->vid = (u16)(i + 1);
Sara Sharonb1753c62016-06-21 12:44:01 +0300965 rxb->invalid = true;
Sara Sharon96a64972015-12-23 15:10:03 +0200966 }
Sara Sharon78485052015-12-14 17:44:11 +0200967
968 iwl_pcie_rxq_alloc_rbs(trans, GFP_KERNEL, def_rxq);
Sara Sharon2047fa52016-05-01 11:40:49 +0300969
970 if (trans->cfg->mq_rx_supported)
Sara Sharonbce97732016-01-25 18:14:49 +0200971 iwl_pcie_rx_mq_hw_init(trans);
Sara Sharon2047fa52016-05-01 11:40:49 +0300972 else
Sara Sharon96a64972015-12-23 15:10:03 +0200973 iwl_pcie_rx_hw_init(trans, def_rxq);
Sara Sharon2047fa52016-05-01 11:40:49 +0300974
975 iwl_pcie_rxq_restock(trans, def_rxq);
Sara Sharon78485052015-12-14 17:44:11 +0200976
977 spin_lock(&def_rxq->lock);
978 iwl_pcie_rxq_inc_wr_ptr(trans, def_rxq);
979 spin_unlock(&def_rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200980
981 return 0;
982}
983
984void iwl_pcie_rx_free(struct iwl_trans *trans)
985{
986 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon26d535a2015-04-28 12:56:54 +0300987 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Sara Sharon96a64972015-12-23 15:10:03 +0200988 int free_size = trans->cfg->mq_rx_supported ? sizeof(__le64) :
989 sizeof(__le32);
Sara Sharon78485052015-12-14 17:44:11 +0200990 int i;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200991
Sara Sharon78485052015-12-14 17:44:11 +0200992 /*
993 * if rxq is NULL, it means that nothing has been allocated,
994 * exit now
995 */
996 if (!trans_pcie->rxq) {
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200997 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
998 return;
999 }
1000
Sara Sharon26d535a2015-04-28 12:56:54 +03001001 cancel_work_sync(&rba->rx_alloc);
1002 if (rba->alloc_wq) {
1003 destroy_workqueue(rba->alloc_wq);
1004 rba->alloc_wq = NULL;
1005 }
1006
Sara Sharon78485052015-12-14 17:44:11 +02001007 iwl_pcie_free_rbs_pool(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001008
Sara Sharon78485052015-12-14 17:44:11 +02001009 for (i = 0; i < trans->num_rx_queues; i++) {
1010 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001011
Sara Sharon78485052015-12-14 17:44:11 +02001012 if (rxq->bd)
1013 dma_free_coherent(trans->dev,
Sara Sharon96a64972015-12-23 15:10:03 +02001014 free_size * rxq->queue_size,
Sara Sharon78485052015-12-14 17:44:11 +02001015 rxq->bd, rxq->bd_dma);
1016 rxq->bd_dma = 0;
1017 rxq->bd = NULL;
1018
1019 if (rxq->rb_stts)
1020 dma_free_coherent(trans->dev,
1021 sizeof(struct iwl_rb_status),
1022 rxq->rb_stts, rxq->rb_stts_dma);
1023 else
1024 IWL_DEBUG_INFO(trans,
1025 "Free rxq->rb_stts which is NULL\n");
Sara Sharon78485052015-12-14 17:44:11 +02001026
Sara Sharon96a64972015-12-23 15:10:03 +02001027 if (rxq->used_bd)
1028 dma_free_coherent(trans->dev,
1029 sizeof(__le32) * rxq->queue_size,
1030 rxq->used_bd, rxq->used_bd_dma);
1031 rxq->used_bd_dma = 0;
1032 rxq->used_bd = NULL;
Sara Sharonbce97732016-01-25 18:14:49 +02001033
1034 if (rxq->napi.poll)
1035 netif_napi_del(&rxq->napi);
Sara Sharon96a64972015-12-23 15:10:03 +02001036 }
Sara Sharon78485052015-12-14 17:44:11 +02001037 kfree(trans_pcie->rxq);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001038}
1039
Sara Sharon26d535a2015-04-28 12:56:54 +03001040/*
1041 * iwl_pcie_rx_reuse_rbd - Recycle used RBDs
1042 *
1043 * Called when a RBD can be reused. The RBD is transferred to the allocator.
1044 * When there are 2 empty RBDs - a request for allocation is posted
1045 */
1046static void iwl_pcie_rx_reuse_rbd(struct iwl_trans *trans,
1047 struct iwl_rx_mem_buffer *rxb,
1048 struct iwl_rxq *rxq, bool emergency)
1049{
1050 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1051 struct iwl_rb_allocator *rba = &trans_pcie->rba;
1052
1053 /* Move the RBD to the used list, will be moved to allocator in batches
1054 * before claiming or posting a request*/
1055 list_add_tail(&rxb->list, &rxq->rx_used);
1056
1057 if (unlikely(emergency))
1058 return;
1059
1060 /* Count the allocator owned RBDs */
1061 rxq->used_count++;
1062
1063 /* If we have RX_POST_REQ_ALLOC new released rx buffers -
1064 * issue a request for allocator. Modulo RX_CLAIM_REQ_ALLOC is
1065 * used for the case we failed to claim RX_CLAIM_REQ_ALLOC,
1066 * after but we still need to post another request.
1067 */
1068 if ((rxq->used_count % RX_CLAIM_REQ_ALLOC) == RX_POST_REQ_ALLOC) {
1069 /* Move the 2 RBDs to the allocator ownership.
1070 Allocator has another 6 from pool for the request completion*/
1071 spin_lock(&rba->lock);
1072 list_splice_tail_init(&rxq->rx_used, &rba->rbd_empty);
1073 spin_unlock(&rba->lock);
1074
1075 atomic_inc(&rba->req_pending);
1076 queue_work(rba->alloc_wq, &rba->rx_alloc);
1077 }
1078}
1079
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001080static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans,
Sara Sharon78485052015-12-14 17:44:11 +02001081 struct iwl_rxq *rxq,
Sara Sharon26d535a2015-04-28 12:56:54 +03001082 struct iwl_rx_mem_buffer *rxb,
1083 bool emergency)
Johannes Bergdf2f3212012-03-05 11:24:40 -08001084{
1085 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001086 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Berg0c197442012-03-15 13:26:43 -07001087 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -07001088 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -07001089 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -08001090
1091 if (WARN_ON(!rxb))
1092 return;
1093
Johannes Berg0c197442012-03-15 13:26:43 -07001094 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001095
Johannes Berg0c197442012-03-15 13:26:43 -07001096 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
1097 struct iwl_rx_packet *pkt;
Johannes Berg0c197442012-03-15 13:26:43 -07001098 u16 sequence;
1099 bool reclaim;
Johannes Bergf7e64692015-06-23 21:58:17 +02001100 int index, cmd_index, len;
Johannes Berg0c197442012-03-15 13:26:43 -07001101 struct iwl_rx_cmd_buffer rxcb = {
1102 ._offset = offset,
Emmanuel Grumbachd13f1862013-01-23 10:59:29 +02001103 ._rx_page_order = trans_pcie->rx_page_order,
Johannes Berg0c197442012-03-15 13:26:43 -07001104 ._page = rxb->page,
1105 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -04001106 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -07001107 };
Johannes Bergdf2f3212012-03-05 11:24:40 -08001108
Johannes Berg0c197442012-03-15 13:26:43 -07001109 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001110
Johannes Berg0c197442012-03-15 13:26:43 -07001111 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
1112 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -08001113
Sara Sharonab2e6962016-04-21 20:15:40 +03001114 WARN_ON((le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_RXQ_MASK) >>
1115 FH_RSCSR_RXQ_POS != rxq->id);
1116
Liad Kaufman9243efc2015-03-15 17:38:22 +02001117 IWL_DEBUG_RX(trans,
1118 "cmd at offset %d: %s (0x%.2x, seq 0x%x)\n",
1119 rxcb._offset,
Sharon Dvir39bdb172015-10-15 18:18:09 +03001120 iwl_get_cmd_string(trans,
1121 iwl_cmd_id(pkt->hdr.cmd,
1122 pkt->hdr.group_id,
1123 0)),
Liad Kaufman9243efc2015-03-15 17:38:22 +02001124 pkt->hdr.cmd, le16_to_cpu(pkt->hdr.sequence));
Johannes Bergdf2f3212012-03-05 11:24:40 -08001125
Johannes Berg65b30342014-01-08 13:16:33 +01001126 len = iwl_rx_packet_len(pkt);
Johannes Berg0c197442012-03-15 13:26:43 -07001127 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +02001128 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
1129 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -08001130
Johannes Berg0c197442012-03-15 13:26:43 -07001131 /* Reclaim a command buffer only if this packet is a response
1132 * to a (driver-originated) command.
1133 * If the packet (e.g. Rx frame) originated from uCode,
1134 * there is no command buffer to reclaim.
1135 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
1136 * but apparently a few don't get set; catch them here. */
1137 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
1138 if (reclaim) {
1139 int i;
1140
1141 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
1142 if (trans_pcie->no_reclaim_cmds[i] ==
1143 pkt->hdr.cmd) {
1144 reclaim = false;
1145 break;
1146 }
Johannes Bergd663ee72012-03-10 13:00:07 -08001147 }
1148 }
Johannes Bergdf2f3212012-03-05 11:24:40 -08001149
Johannes Berg0c197442012-03-15 13:26:43 -07001150 sequence = le16_to_cpu(pkt->hdr.sequence);
1151 index = SEQ_TO_INDEX(sequence);
1152 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001153
Sara Sharonbce97732016-01-25 18:14:49 +02001154 if (rxq->id == 0)
1155 iwl_op_mode_rx(trans->op_mode, &rxq->napi,
1156 &rxcb);
1157 else
1158 iwl_op_mode_rx_rss(trans->op_mode, &rxq->napi,
1159 &rxcb, rxq->id);
Johannes Berg0c197442012-03-15 13:26:43 -07001160
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001161 if (reclaim) {
Johannes Berg5d4185a2014-09-09 21:16:06 +02001162 kzfree(txq->entries[cmd_index].free_buf);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001163 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001164 }
1165
Johannes Berg0c197442012-03-15 13:26:43 -07001166 /*
1167 * After here, we should always check rxcb._page_stolen,
1168 * if it is true then one of the handlers took the page.
1169 */
1170
1171 if (reclaim) {
1172 /* Invoke any callbacks, transfer the buffer to caller,
1173 * and fire off the (possibly) blocking
1174 * iwl_trans_send_cmd()
1175 * as we reclaim the driver command queue */
1176 if (!rxcb._page_stolen)
Johannes Bergf7e64692015-06-23 21:58:17 +02001177 iwl_pcie_hcmd_complete(trans, &rxcb);
Johannes Berg0c197442012-03-15 13:26:43 -07001178 else
1179 IWL_WARN(trans, "Claim null rxb?\n");
1180 }
1181
1182 page_stolen |= rxcb._page_stolen;
1183 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001184 }
1185
Johannes Berg0c197442012-03-15 13:26:43 -07001186 /* page was stolen from us -- free our reference */
1187 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -07001188 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001189 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -07001190 }
Johannes Bergdf2f3212012-03-05 11:24:40 -08001191
1192 /* Reuse the page if possible. For notification packets and
1193 * SKBs that fail to Rx correctly, add them back into the
1194 * rx_free list for reuse later. */
Johannes Bergdf2f3212012-03-05 11:24:40 -08001195 if (rxb->page != NULL) {
1196 rxb->page_dma =
1197 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +02001198 PAGE_SIZE << trans_pcie->rx_page_order,
1199 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +01001200 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
1201 /*
1202 * free the page(s) as well to not break
1203 * the invariant that the items on the used
1204 * list have no page(s)
1205 */
1206 __free_pages(rxb->page, trans_pcie->rx_page_order);
1207 rxb->page = NULL;
Sara Sharon26d535a2015-04-28 12:56:54 +03001208 iwl_pcie_rx_reuse_rbd(trans, rxb, rxq, emergency);
Johannes Berg7c3415822012-11-04 09:29:17 +01001209 } else {
1210 list_add_tail(&rxb->list, &rxq->rx_free);
1211 rxq->free_count++;
1212 }
Johannes Bergdf2f3212012-03-05 11:24:40 -08001213 } else
Sara Sharon26d535a2015-04-28 12:56:54 +03001214 iwl_pcie_rx_reuse_rbd(trans, rxb, rxq, emergency);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001215}
1216
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001217/*
1218 * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001219 */
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001220static void iwl_pcie_rx_handle(struct iwl_trans *trans, int queue)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001221{
Johannes Bergdf2f3212012-03-05 11:24:40 -08001222 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001223 struct iwl_rxq *rxq = &trans_pcie->rxq[queue];
Sara Sharond56daea2016-02-15 19:30:49 +02001224 u32 r, i, count = 0;
Sara Sharon26d535a2015-04-28 12:56:54 +03001225 bool emergency = false;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001226
Johannes Bergf14d6b32014-03-21 13:30:03 +01001227restart:
1228 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001229 /* uCode's read index (stored in shared DRAM) indicates the last Rx
1230 * buffer that the driver may process (last buffer filled by ucode). */
Emmanuel Grumbach52e2a992012-11-25 14:42:25 +02001231 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001232 i = rxq->read;
1233
Sara Sharon5eae4432016-02-24 14:56:21 +02001234 /* W/A 9000 device step A0 wrap-around bug */
1235 r &= (rxq->queue_size - 1);
1236
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001237 /* Rx interrupt, but nothing sent from uCode */
1238 if (i == r)
Sara Sharon5eae4432016-02-24 14:56:21 +02001239 IWL_DEBUG_RX(trans, "Q %d: HW = SW = %d\n", rxq->id, r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001240
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001241 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -08001242 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001243
Sara Sharon96a64972015-12-23 15:10:03 +02001244 if (unlikely(rxq->used_count == rxq->queue_size / 2))
Sara Sharon26d535a2015-04-28 12:56:54 +03001245 emergency = true;
1246
Sara Sharon96a64972015-12-23 15:10:03 +02001247 if (trans->cfg->mq_rx_supported) {
1248 /*
1249 * used_bd is a 32 bit but only 12 are used to retrieve
1250 * the vid
1251 */
Sara Sharon5eae4432016-02-24 14:56:21 +02001252 u16 vid = le32_to_cpu(rxq->used_bd[i]) & 0x0FFF;
Sara Sharon96a64972015-12-23 15:10:03 +02001253
Sara Sharone25d65f2016-06-21 11:13:47 +03001254 if (WARN(!vid ||
1255 vid > ARRAY_SIZE(trans_pcie->global_table),
1256 "Invalid rxb index from HW %u\n", (u32)vid)) {
1257 iwl_force_nmi(trans);
Sara Sharon5eae4432016-02-24 14:56:21 +02001258 goto out;
Sara Sharone25d65f2016-06-21 11:13:47 +03001259 }
1260 rxb = trans_pcie->global_table[vid - 1];
Sara Sharonb1753c62016-06-21 12:44:01 +03001261 if (WARN(rxb->invalid,
1262 "Invalid rxb from HW %u\n", (u32)vid)) {
1263 iwl_force_nmi(trans);
1264 goto out;
1265 }
1266 rxb->invalid = true;
Sara Sharon96a64972015-12-23 15:10:03 +02001267 } else {
1268 rxb = rxq->queue[i];
1269 rxq->queue[i] = NULL;
1270 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001271
Sara Sharon5eae4432016-02-24 14:56:21 +02001272 IWL_DEBUG_RX(trans, "Q %d: HW = %d, SW = %d\n", rxq->id, r, i);
Sara Sharon78485052015-12-14 17:44:11 +02001273 iwl_pcie_rx_handle_rb(trans, rxq, rxb, emergency);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001274
Sara Sharon96a64972015-12-23 15:10:03 +02001275 i = (i + 1) & (rxq->queue_size - 1);
Sara Sharon26d535a2015-04-28 12:56:54 +03001276
Sara Sharond56daea2016-02-15 19:30:49 +02001277 /*
1278 * If we have RX_CLAIM_REQ_ALLOC released rx buffers -
1279 * try to claim the pre-allocated buffers from the allocator.
1280 * If not ready - will try to reclaim next time.
1281 * There is no need to reschedule work - allocator exits only
1282 * on success
1283 */
1284 if (rxq->used_count >= RX_CLAIM_REQ_ALLOC)
1285 iwl_pcie_rx_allocator_get(trans, rxq);
1286
1287 if (rxq->used_count % RX_CLAIM_REQ_ALLOC == 0 && !emergency) {
Sara Sharon26d535a2015-04-28 12:56:54 +03001288 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Sara Sharon26d535a2015-04-28 12:56:54 +03001289
Sara Sharond56daea2016-02-15 19:30:49 +02001290 /* Add the remaining empty RBDs for allocator use */
1291 spin_lock(&rba->lock);
1292 list_splice_tail_init(&rxq->rx_used, &rba->rbd_empty);
1293 spin_unlock(&rba->lock);
1294 } else if (emergency) {
Sara Sharon26d535a2015-04-28 12:56:54 +03001295 count++;
1296 if (count == 8) {
1297 count = 0;
Sara Sharon96a64972015-12-23 15:10:03 +02001298 if (rxq->used_count < rxq->queue_size / 3)
Sara Sharon26d535a2015-04-28 12:56:54 +03001299 emergency = false;
Gregory Greenmane0e168d2016-02-29 15:34:25 +02001300
1301 rxq->read = i;
Sara Sharon26d535a2015-04-28 12:56:54 +03001302 spin_unlock(&rxq->lock);
Sara Sharon78485052015-12-14 17:44:11 +02001303 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC, rxq);
Sara Sharon96a64972015-12-23 15:10:03 +02001304 iwl_pcie_rxq_restock(trans, rxq);
Gregory Greenmane0e168d2016-02-29 15:34:25 +02001305 goto restart;
1306 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001307 }
1308 }
Sara Sharon5eae4432016-02-24 14:56:21 +02001309out:
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001310 /* Backtrack one entry */
1311 rxq->read = i;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001312 spin_unlock(&rxq->lock);
1313
Sara Sharon26d535a2015-04-28 12:56:54 +03001314 /*
1315 * handle a case where in emergency there are some unallocated RBDs.
1316 * those RBDs are in the used list, but are not tracked by the queue's
1317 * used_count which counts allocator owned RBDs.
1318 * unallocated emergency RBDs must be allocated on exit, otherwise
1319 * when called again the function may not be in emergency mode and
1320 * they will be handed to the allocator with no tracking in the RBD
1321 * allocator counters, which will lead to them never being claimed back
1322 * by the queue.
1323 * by allocating them here, they are now in the queue free list, and
1324 * will be restocked by the next call of iwl_pcie_rxq_restock.
1325 */
1326 if (unlikely(emergency && count))
Sara Sharon78485052015-12-14 17:44:11 +02001327 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC, rxq);
Emmanuel Grumbach255ba062015-07-11 22:30:49 +03001328
Sara Sharonbce97732016-01-25 18:14:49 +02001329 if (rxq->napi.poll)
1330 napi_gro_flush(&rxq->napi, false);
Gregory Greenmane0e168d2016-02-29 15:34:25 +02001331
1332 iwl_pcie_rxq_restock(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001333}
1334
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001335static struct iwl_trans_pcie *iwl_pcie_get_trans_pcie(struct msix_entry *entry)
1336{
1337 u8 queue = entry->entry;
1338 struct msix_entry *entries = entry - queue;
1339
1340 return container_of(entries, struct iwl_trans_pcie, msix_entries[0]);
1341}
1342
1343static inline void iwl_pcie_clear_irq(struct iwl_trans *trans,
1344 struct msix_entry *entry)
1345{
1346 /*
1347 * Before sending the interrupt the HW disables it to prevent
1348 * a nested interrupt. This is done by writing 1 to the corresponding
1349 * bit in the mask register. After handling the interrupt, it should be
1350 * re-enabled by clearing this bit. This register is defined as
1351 * write 1 clear (W1C) register, meaning that it's being clear
1352 * by writing 1 to the bit.
1353 */
Haim Dreyfuss7ef3dd22016-04-03 20:15:26 +03001354 iwl_write32(trans, CSR_MSIX_AUTOMASK_ST_AD, BIT(entry->entry));
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001355}
1356
1357/*
1358 * iwl_pcie_rx_msix_handle - Main entry function for receiving responses from fw
1359 * This interrupt handler should be used with RSS queue only.
1360 */
1361irqreturn_t iwl_pcie_irq_rx_msix_handler(int irq, void *dev_id)
1362{
1363 struct msix_entry *entry = dev_id;
1364 struct iwl_trans_pcie *trans_pcie = iwl_pcie_get_trans_pcie(entry);
1365 struct iwl_trans *trans = trans_pcie->trans;
1366
Sara Sharon5eae4432016-02-24 14:56:21 +02001367 if (WARN_ON(entry->entry >= trans->num_rx_queues))
1368 return IRQ_NONE;
1369
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001370 lock_map_acquire(&trans->sync_cmd_lockdep_map);
1371
1372 local_bh_disable();
1373 iwl_pcie_rx_handle(trans, entry->entry);
1374 local_bh_enable();
1375
1376 iwl_pcie_clear_irq(trans, entry);
1377
1378 lock_map_release(&trans->sync_cmd_lockdep_map);
1379
1380 return IRQ_HANDLED;
1381}
1382
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001383/*
1384 * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001385 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001386static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001387{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001388 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach11033232015-06-24 14:58:13 +03001389 int i;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001390
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001391 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001392 if (trans->cfg->internal_wimax_coex &&
Avri Altman95411d02015-05-11 11:04:34 +03001393 !trans->cfg->apmg_not_supported &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001394 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +02001395 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001396 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +02001397 APMG_PS_CTRL_VAL_RESET_REQ))) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001398 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -07001399 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001400 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001401 return;
1402 }
1403
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001404 iwl_pcie_dump_csr(trans);
Inbal Hacohen313b0a22013-06-24 10:35:53 +03001405 iwl_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001406
Arik Nemtsov2a988e92013-12-01 13:50:40 +02001407 local_bh_disable();
1408 /* The STATUS_FW_ERROR bit is set in this function. This must happen
1409 * before we wake up the command caller, to ensure a proper cleanup. */
1410 iwl_trans_fw_error(trans);
1411 local_bh_enable();
1412
Emmanuel Grumbach11033232015-06-24 14:58:13 +03001413 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
1414 del_timer(&trans_pcie->txq[i].stuck_timer);
1415
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001416 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001417 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001418}
1419
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001420static u32 iwl_pcie_int_cause_non_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001421{
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001422 u32 inta;
1423
Emmanuel Grumbach46e81af2014-01-14 10:33:54 +02001424 lockdep_assert_held(&IWL_TRANS_GET_PCIE_TRANS(trans)->irq_lock);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001425
1426 trace_iwlwifi_dev_irq(trans->dev);
1427
1428 /* Discover which interrupts are active/pending */
1429 inta = iwl_read32(trans, CSR_INT);
1430
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001431 /* the thread will service interrupts and re-enable them */
Emmanuel Grumbachfe523dc2013-12-11 09:24:39 +02001432 return inta;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001433}
1434
1435/* a device (PCI-E) page is 4096 bytes long */
1436#define ICT_SHIFT 12
1437#define ICT_SIZE (1 << ICT_SHIFT)
1438#define ICT_COUNT (ICT_SIZE / sizeof(u32))
1439
1440/* interrupt handler using ict table, with this interrupt driver will
1441 * stop using INTA register to get device's interrupt, reading this register
1442 * is expensive, device will write interrupts in ICT dram table, increment
1443 * index then will fire interrupt to driver, driver will OR all ICT table
1444 * entries from current index up to table entry with 0 value. the result is
1445 * the interrupt we need to service, driver will set the entries back to 0 and
1446 * set index.
1447 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001448static u32 iwl_pcie_int_cause_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001449{
1450 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001451 u32 inta;
1452 u32 val = 0;
1453 u32 read;
1454
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001455 trace_iwlwifi_dev_irq(trans->dev);
1456
1457 /* Ignore interrupt if there's nothing in NIC to service.
1458 * This may be due to IRQ shared with another device,
1459 * or due to sporadic interrupts thrown from our NIC. */
1460 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
1461 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001462 if (!read)
1463 return 0;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001464
1465 /*
1466 * Collect all entries up to the first 0, starting from ict_index;
1467 * note we already read at ict_index.
1468 */
1469 do {
1470 val |= read;
1471 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
1472 trans_pcie->ict_index, read);
1473 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
1474 trans_pcie->ict_index =
Johannes Berg83f32a42014-04-24 09:57:40 +02001475 ((trans_pcie->ict_index + 1) & (ICT_COUNT - 1));
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001476
1477 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
1478 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
1479 read);
1480 } while (read);
1481
1482 /* We should not get this value, just ignore it. */
1483 if (val == 0xffffffff)
1484 val = 0;
1485
1486 /*
1487 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
1488 * (bit 15 before shifting it to 31) to clear when using interrupt
1489 * coalescing. fortunately, bits 18 and 19 stay set when this happens
1490 * so we use them to decide on the real state of the Rx bit.
1491 * In order words, bit 15 is set if bit 18 or bit 19 are set.
1492 */
1493 if (val & 0xC0000)
1494 val |= 0x8000;
1495
1496 inta = (0xff & val) | ((0xff00 & val) << 16);
Emmanuel Grumbachfe523dc2013-12-11 09:24:39 +02001497 return inta;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001498}
1499
Johannes Berg2bfb5092012-12-27 21:43:48 +01001500irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001501{
Johannes Berg2bfb5092012-12-27 21:43:48 +01001502 struct iwl_trans *trans = dev_id;
Johannes Berg20d3b642012-05-16 22:54:29 +02001503 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1504 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001505 u32 inta = 0;
1506 u32 handled = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001507
Johannes Berg2bfb5092012-12-27 21:43:48 +01001508 lock_map_acquire(&trans->sync_cmd_lockdep_map);
1509
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001510 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001511
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +02001512 /* dram interrupt table not set yet,
1513 * use legacy interrupt.
1514 */
1515 if (likely(trans_pcie->use_ict))
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001516 inta = iwl_pcie_int_cause_ict(trans);
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +02001517 else
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001518 inta = iwl_pcie_int_cause_non_ict(trans);
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +02001519
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001520 if (iwl_have_debug_level(IWL_DL_ISR)) {
1521 IWL_DEBUG_ISR(trans,
1522 "ISR inta 0x%08x, enabled 0x%08x(sw), enabled(hw) 0x%08x, fh 0x%08x\n",
1523 inta, trans_pcie->inta_mask,
1524 iwl_read32(trans, CSR_INT_MASK),
1525 iwl_read32(trans, CSR_FH_INT_STATUS));
1526 if (inta & (~trans_pcie->inta_mask))
1527 IWL_DEBUG_ISR(trans,
1528 "We got a masked interrupt (0x%08x)\n",
1529 inta & (~trans_pcie->inta_mask));
1530 }
1531
1532 inta &= trans_pcie->inta_mask;
1533
1534 /*
1535 * Ignore interrupt if there's nothing in NIC to service.
1536 * This may be due to IRQ shared with another device,
1537 * or due to sporadic interrupts thrown from our NIC.
1538 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001539 if (unlikely(!inta)) {
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001540 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
1541 /*
1542 * Re-enable interrupts here since we don't
1543 * have anything to service
1544 */
1545 if (test_bit(STATUS_INT_ENABLED, &trans->status))
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001546 _iwl_enable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001547 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001548 lock_map_release(&trans->sync_cmd_lockdep_map);
1549 return IRQ_NONE;
1550 }
1551
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001552 if (unlikely(inta == 0xFFFFFFFF || (inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
1553 /*
1554 * Hardware disappeared. It might have
1555 * already raised an interrupt.
1556 */
1557 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001558 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001559 goto out;
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +02001560 }
1561
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001562 /* Ack/clear/reset pending uCode interrupts.
1563 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
1564 */
1565 /* There is a hardware bug in the interrupt mask function that some
1566 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
1567 * they are disabled in the CSR_INT_MASK register. Furthermore the
1568 * ICT interrupt handling mechanism has another bug that might cause
1569 * these unmasked interrupts fail to be detected. We workaround the
1570 * hardware bugs here by ACKing all the possible interrupts so that
1571 * interrupt coalescing can still be achieved.
1572 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001573 iwl_write32(trans, CSR_INT, inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001574
Johannes Berg51cd53a2013-06-12 09:56:51 +02001575 if (iwl_have_debug_level(IWL_DL_ISR))
Johannes Berg0ca24da2012-03-15 13:26:46 -07001576 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg51cd53a2013-06-12 09:56:51 +02001577 inta, iwl_read32(trans, CSR_INT_MASK));
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001578
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001579 spin_unlock(&trans_pcie->irq_lock);
Johannes Bergb49ba042012-01-19 08:20:57 -08001580
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001581 /* Now service all interrupt bits discovered above. */
1582 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001583 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001584
1585 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001586 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001587
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001588 isr_stats->hw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001589 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001590
1591 handled |= CSR_INT_BIT_HW_ERR;
1592
Johannes Berg2bfb5092012-12-27 21:43:48 +01001593 goto out;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001594 }
1595
Johannes Berga8bceb32012-03-05 11:24:30 -08001596 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001597 /* NIC fires this, but we don't use it, redundant with WAKEUP */
1598 if (inta & CSR_INT_BIT_SCD) {
Johannes Berg51cd53a2013-06-12 09:56:51 +02001599 IWL_DEBUG_ISR(trans,
1600 "Scheduler finished to transmit the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001601 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001602 }
1603
1604 /* Alive notification via Rx interrupt will do the real work */
1605 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001606 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001607 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001608 }
1609 }
Johannes Berg51cd53a2013-06-12 09:56:51 +02001610
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001611 /* Safely ignore these bits for debug checks below */
1612 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
1613
1614 /* HW RF KILL switch toggled */
1615 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -08001616 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001617
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001618 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001619 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001620 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001621
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001622 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001623
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001624 mutex_lock(&trans_pcie->mutex);
Johannes Berg14cfca72014-02-25 20:50:53 +01001625 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001626 mutex_unlock(&trans_pcie->mutex);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001627 if (hw_rfkill) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001628 set_bit(STATUS_RFKILL, &trans->status);
1629 if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
1630 &trans->status))
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001631 IWL_DEBUG_RF_KILL(trans,
1632 "Rfkill while SYNC HCMD in flight\n");
1633 wake_up(&trans_pcie->wait_command_queue);
1634 } else {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001635 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001636 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001637
1638 handled |= CSR_INT_BIT_RF_KILL;
1639 }
1640
1641 /* Chip got too hot and stopped itself */
1642 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001643 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001644 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001645 handled |= CSR_INT_BIT_CT_KILL;
1646 }
1647
1648 /* Error detected by uCode */
1649 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001650 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001651 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001652 isr_stats->sw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001653 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001654 handled |= CSR_INT_BIT_SW_ERR;
1655 }
1656
1657 /* uCode wakes up after power-down sleep */
1658 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001659 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
Johannes Berg5d63f922014-02-27 11:20:07 +01001660 iwl_pcie_rxq_check_wrptr(trans);
Johannes Bergea68f462014-02-27 14:36:55 +01001661 iwl_pcie_txq_check_wrptrs(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001662
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001663 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001664
1665 handled |= CSR_INT_BIT_WAKEUP;
1666 }
1667
1668 /* All uCode command responses, including Tx command responses,
1669 * Rx "responses" (frame-received notification), and other
1670 * notifications from uCode come through here*/
1671 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +02001672 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001673 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001674 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
1675 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001676 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001677 CSR_FH_INT_RX_MASK);
1678 }
1679 if (inta & CSR_INT_BIT_RX_PERIODIC) {
1680 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001681 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001682 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001683 }
1684 /* Sending RX interrupt require many steps to be done in the
1685 * the device:
1686 * 1- write interrupt to current index in ICT table.
1687 * 2- dma RX frame.
1688 * 3- update RX shared data to indicate last write index.
1689 * 4- send interrupt.
1690 * This could lead to RX race, driver could receive RX interrupt
1691 * but the shared data changes does not reflect this;
1692 * periodic interrupt will detect any dangling Rx activity.
1693 */
1694
1695 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001696 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001697 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +02001698
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001699 /*
1700 * Enable periodic interrupt in 8 msec only if we received
1701 * real RX interrupt (instead of just periodic int), to catch
1702 * any dangling Rx interrupt. If it was just the periodic
1703 * interrupt, there was no dangling Rx activity, and no need
1704 * to extend the periodic interrupt; one-shot is enough.
1705 */
1706 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001707 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001708 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001709
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001710 isr_stats->rx++;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001711
1712 local_bh_disable();
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001713 iwl_pcie_rx_handle(trans, 0);
Johannes Bergf14d6b32014-03-21 13:30:03 +01001714 local_bh_enable();
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001715 }
1716
1717 /* This "Tx" DMA channel is used only for loading uCode */
1718 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001719 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001720 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001721 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001722 handled |= CSR_INT_BIT_FH_TX;
1723 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -08001724 trans_pcie->ucode_write_complete = true;
1725 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001726 }
1727
1728 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001729 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001730 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001731 }
1732
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001733 if (inta & ~(trans_pcie->inta_mask)) {
1734 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
1735 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001736 }
1737
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001738 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001739 /* only Re-enable all interrupt if disabled by irq */
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001740 if (test_bit(STATUS_INT_ENABLED, &trans->status))
1741 _iwl_enable_interrupts(trans);
1742 /* we are loading the firmware, enable FH_TX interrupt only */
1743 else if (handled & CSR_INT_BIT_FH_TX)
1744 iwl_enable_fw_load_int(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001745 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001746 else if (handled & CSR_INT_BIT_RF_KILL)
1747 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001748 spin_unlock(&trans_pcie->irq_lock);
Johannes Berg2bfb5092012-12-27 21:43:48 +01001749
1750out:
1751 lock_map_release(&trans->sync_cmd_lockdep_map);
1752 return IRQ_HANDLED;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001753}
1754
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001755/******************************************************************************
1756 *
1757 * ICT functions
1758 *
1759 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -08001760
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001761/* Free dram table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001762void iwl_pcie_free_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001763{
Johannes Berg20d3b642012-05-16 22:54:29 +02001764 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001765
Johannes Berg10667132011-12-19 14:00:59 -08001766 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001767 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001768 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001769 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -08001770 trans_pcie->ict_tbl = NULL;
1771 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001772 }
1773}
1774
Johannes Berg10667132011-12-19 14:00:59 -08001775/*
1776 * allocate dram shared table, it is an aligned memory
1777 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001778 * also reset all data related to ICT table interrupt.
1779 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001780int iwl_pcie_alloc_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001781{
Johannes Berg20d3b642012-05-16 22:54:29 +02001782 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001783
Johannes Berg10667132011-12-19 14:00:59 -08001784 trans_pcie->ict_tbl =
Emmanuel Grumbacheef31712013-12-09 09:47:46 +02001785 dma_zalloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001786 &trans_pcie->ict_tbl_dma,
1787 GFP_KERNEL);
1788 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001789 return -ENOMEM;
1790
Johannes Berg10667132011-12-19 14:00:59 -08001791 /* just an API sanity check ... it is guaranteed to be aligned */
1792 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001793 iwl_pcie_free_ict(trans);
Johannes Berg10667132011-12-19 14:00:59 -08001794 return -EINVAL;
1795 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001796
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001797 return 0;
1798}
1799
1800/* Device is going up inform it about using ICT interrupt table,
1801 * also we need to tell the driver to start using ICT interrupt.
1802 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001803void iwl_pcie_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001804{
Johannes Berg20d3b642012-05-16 22:54:29 +02001805 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001806 u32 val;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001807
Johannes Berg10667132011-12-19 14:00:59 -08001808 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001809 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001810
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001811 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001812 _iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001813
Johannes Berg10667132011-12-19 14:00:59 -08001814 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001815
Johannes Berg10667132011-12-19 14:00:59 -08001816 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001817
Eliad Peller18f5a372015-07-16 20:17:42 +03001818 val |= CSR_DRAM_INT_TBL_ENABLE |
1819 CSR_DRAM_INIT_TBL_WRAP_CHECK |
1820 CSR_DRAM_INIT_TBL_WRITE_POINTER;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001821
Johannes Berg10667132011-12-19 14:00:59 -08001822 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001823
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001824 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001825 trans_pcie->use_ict = true;
1826 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001827 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001828 _iwl_enable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001829 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001830}
1831
1832/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001833void iwl_pcie_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001834{
Johannes Berg20d3b642012-05-16 22:54:29 +02001835 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001836
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001837 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001838 trans_pcie->use_ict = false;
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001839 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001840}
1841
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001842irqreturn_t iwl_pcie_isr(int irq, void *data)
1843{
1844 struct iwl_trans *trans = data;
1845
1846 if (!trans)
1847 return IRQ_NONE;
1848
1849 /* Disable (but don't clear!) interrupts here to avoid
1850 * back-to-back ISRs and sporadic interrupts from our NIC.
1851 * If we have something to service, the tasklet will re-enable ints.
1852 * If we *don't* have something, we'll re-enable before leaving here.
1853 */
1854 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
1855
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +02001856 return IRQ_WAKE_THREAD;
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001857}
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001858
1859irqreturn_t iwl_pcie_msix_isr(int irq, void *data)
1860{
1861 return IRQ_WAKE_THREAD;
1862}
1863
1864irqreturn_t iwl_pcie_irq_msix_handler(int irq, void *dev_id)
1865{
1866 struct msix_entry *entry = dev_id;
1867 struct iwl_trans_pcie *trans_pcie = iwl_pcie_get_trans_pcie(entry);
1868 struct iwl_trans *trans = trans_pcie->trans;
Colin Ian King46167a82016-03-28 12:33:44 +01001869 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001870 u32 inta_fh, inta_hw;
1871
1872 lock_map_acquire(&trans->sync_cmd_lockdep_map);
1873
1874 spin_lock(&trans_pcie->irq_lock);
Haim Dreyfuss7ef3dd22016-04-03 20:15:26 +03001875 inta_fh = iwl_read32(trans, CSR_MSIX_FH_INT_CAUSES_AD);
1876 inta_hw = iwl_read32(trans, CSR_MSIX_HW_INT_CAUSES_AD);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001877 /*
1878 * Clear causes registers to avoid being handling the same cause.
1879 */
Haim Dreyfuss7ef3dd22016-04-03 20:15:26 +03001880 iwl_write32(trans, CSR_MSIX_FH_INT_CAUSES_AD, inta_fh);
1881 iwl_write32(trans, CSR_MSIX_HW_INT_CAUSES_AD, inta_hw);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001882 spin_unlock(&trans_pcie->irq_lock);
1883
1884 if (unlikely(!(inta_fh | inta_hw))) {
1885 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
1886 lock_map_release(&trans->sync_cmd_lockdep_map);
1887 return IRQ_NONE;
1888 }
1889
1890 if (iwl_have_debug_level(IWL_DL_ISR))
1891 IWL_DEBUG_ISR(trans, "ISR inta_fh 0x%08x, enabled 0x%08x\n",
1892 inta_fh,
1893 iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD));
1894
1895 /* This "Tx" DMA channel is used only for loading uCode */
1896 if (inta_fh & MSIX_FH_INT_CAUSES_D2S_CH0_NUM) {
1897 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
1898 isr_stats->tx++;
1899 /*
1900 * Wake up uCode load routine,
1901 * now that load is complete
1902 */
1903 trans_pcie->ucode_write_complete = true;
1904 wake_up(&trans_pcie->ucode_write_waitq);
1905 }
1906
1907 /* Error detected by uCode */
1908 if ((inta_fh & MSIX_FH_INT_CAUSES_FH_ERR) ||
1909 (inta_hw & MSIX_HW_INT_CAUSES_REG_SW_ERR)) {
1910 IWL_ERR(trans,
1911 "Microcode SW error detected. Restarting 0x%X.\n",
1912 inta_fh);
1913 isr_stats->sw++;
1914 iwl_pcie_irq_handle_error(trans);
1915 }
1916
1917 /* After checking FH register check HW register */
1918 if (iwl_have_debug_level(IWL_DL_ISR))
1919 IWL_DEBUG_ISR(trans,
1920 "ISR inta_hw 0x%08x, enabled 0x%08x\n",
1921 inta_hw,
1922 iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD));
1923
1924 /* Alive notification via Rx interrupt will do the real work */
1925 if (inta_hw & MSIX_HW_INT_CAUSES_REG_ALIVE) {
1926 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
1927 isr_stats->alive++;
1928 }
1929
1930 /* uCode wakes up after power-down sleep */
1931 if (inta_hw & MSIX_HW_INT_CAUSES_REG_WAKEUP) {
1932 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
1933 iwl_pcie_rxq_check_wrptr(trans);
1934 iwl_pcie_txq_check_wrptrs(trans);
1935
1936 isr_stats->wakeup++;
1937 }
1938
1939 /* Chip got too hot and stopped itself */
1940 if (inta_hw & MSIX_HW_INT_CAUSES_REG_CT_KILL) {
1941 IWL_ERR(trans, "Microcode CT kill error detected.\n");
1942 isr_stats->ctkill++;
1943 }
1944
1945 /* HW RF KILL switch toggled */
1946 if (inta_hw & MSIX_HW_INT_CAUSES_REG_RF_KILL) {
1947 bool hw_rfkill;
1948
1949 hw_rfkill = iwl_is_rfkill_set(trans);
1950 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
1951 hw_rfkill ? "disable radio" : "enable radio");
1952
1953 isr_stats->rfkill++;
1954
1955 mutex_lock(&trans_pcie->mutex);
1956 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1957 mutex_unlock(&trans_pcie->mutex);
1958 if (hw_rfkill) {
1959 set_bit(STATUS_RFKILL, &trans->status);
1960 if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
1961 &trans->status))
1962 IWL_DEBUG_RF_KILL(trans,
1963 "Rfkill while SYNC HCMD in flight\n");
1964 wake_up(&trans_pcie->wait_command_queue);
1965 } else {
1966 clear_bit(STATUS_RFKILL, &trans->status);
1967 }
1968 }
1969
1970 if (inta_hw & MSIX_HW_INT_CAUSES_REG_HW_ERR) {
1971 IWL_ERR(trans,
1972 "Hardware error detected. Restarting.\n");
1973
1974 isr_stats->hw++;
1975 iwl_pcie_irq_handle_error(trans);
1976 }
1977
1978 iwl_pcie_clear_irq(trans, entry);
1979
1980 lock_map_release(&trans->sync_cmd_lockdep_map);
1981
1982 return IRQ_HANDLED;
1983}