blob: 3ca9a30473d3ab3b8845827f00464393748ce3c6 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
50 DISPC_IRQ_OCP_ERR | \
51 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
52 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
53 DISPC_IRQ_SYNC_LOST | \
54 DISPC_IRQ_SYNC_LOST_DIGIT)
55
56#define DISPC_MAX_NR_ISRS 8
57
58struct omap_dispc_isr_data {
59 omap_dispc_isr_t isr;
60 void *arg;
61 u32 mask;
62};
63
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030064enum omap_burst_size {
65 BURST_SIZE_X2 = 0,
66 BURST_SIZE_X4 = 1,
67 BURST_SIZE_X8 = 2,
68};
69
Tomi Valkeinen80c39712009-11-12 11:41:42 +020070#define REG_GET(idx, start, end) \
71 FLD_GET(dispc_read_reg(idx), start, end)
72
73#define REG_FLD_MOD(idx, val, start, end) \
74 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
75
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020076struct dispc_irq_stats {
77 unsigned long last_reset;
78 unsigned irq_count;
79 unsigned irqs[32];
80};
81
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053082struct dispc_features {
83 u8 sw_start;
84 u8 fp_start;
85 u8 bp_start;
86 u16 sw_max;
87 u16 vp_max;
88 u16 hp_max;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053089 int (*calc_scaling) (enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053090 const struct omap_video_timings *mgr_timings,
91 u16 width, u16 height, u16 out_width, u16 out_height,
92 enum omap_color_mode color_mode, bool *five_taps,
93 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053094 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053095 unsigned long (*calc_core_clk) (enum omap_plane plane,
Archit Taneja8ba85302012-09-26 17:00:37 +053096 u16 width, u16 height, u16 out_width, u16 out_height,
97 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030098 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030099
100 /* swap GFX & WB fifos */
101 bool gfx_fifo_workaround:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530102};
103
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300104#define DISPC_MAX_NR_FIFOS 5
105
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200106static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000107 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300109
110 int ctx_loss_cnt;
111
archit tanejaaffe3602011-02-23 08:41:03 +0000112 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300113 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200114
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300115 u32 fifo_size[DISPC_MAX_NR_FIFOS];
116 /* maps which plane is using a fifo. fifo-id -> plane-id */
117 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
119 spinlock_t irq_lock;
120 u32 irq_error_mask;
121 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
122 u32 error_irqs;
123 struct work_struct error_work;
124
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300125 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200127
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530128 const struct dispc_features *feat;
129
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200130#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
131 spinlock_t irq_stats_lock;
132 struct dispc_irq_stats irq_stats;
133#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200134} dispc;
135
Amber Jain0d66cbb2011-05-19 19:47:54 +0530136enum omap_color_component {
137 /* used for all color formats for OMAP3 and earlier
138 * and for RGB and Y color component on OMAP4
139 */
140 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
141 /* used for UV component for
142 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
143 * color formats on OMAP4
144 */
145 DISPC_COLOR_COMPONENT_UV = 1 << 1,
146};
147
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530148enum mgr_reg_fields {
149 DISPC_MGR_FLD_ENABLE,
150 DISPC_MGR_FLD_STNTFT,
151 DISPC_MGR_FLD_GO,
152 DISPC_MGR_FLD_TFTDATALINES,
153 DISPC_MGR_FLD_STALLMODE,
154 DISPC_MGR_FLD_TCKENABLE,
155 DISPC_MGR_FLD_TCKSELECTION,
156 DISPC_MGR_FLD_CPR,
157 DISPC_MGR_FLD_FIFOHANDCHECK,
158 /* used to maintain a count of the above fields */
159 DISPC_MGR_FLD_NUM,
160};
161
162static const struct {
163 const char *name;
164 u32 vsync_irq;
165 u32 framedone_irq;
166 u32 sync_lost_irq;
167 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
168} mgr_desc[] = {
169 [OMAP_DSS_CHANNEL_LCD] = {
170 .name = "LCD",
171 .vsync_irq = DISPC_IRQ_VSYNC,
172 .framedone_irq = DISPC_IRQ_FRAMEDONE,
173 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
174 .reg_desc = {
175 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
176 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
177 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
178 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
179 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
180 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
181 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
182 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
183 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
184 },
185 },
186 [OMAP_DSS_CHANNEL_DIGIT] = {
187 .name = "DIGIT",
188 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
189 .framedone_irq = 0,
190 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
191 .reg_desc = {
192 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
193 [DISPC_MGR_FLD_STNTFT] = { },
194 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
195 [DISPC_MGR_FLD_TFTDATALINES] = { },
196 [DISPC_MGR_FLD_STALLMODE] = { },
197 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
198 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
199 [DISPC_MGR_FLD_CPR] = { },
200 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
201 },
202 },
203 [OMAP_DSS_CHANNEL_LCD2] = {
204 .name = "LCD2",
205 .vsync_irq = DISPC_IRQ_VSYNC2,
206 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
207 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
208 .reg_desc = {
209 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
210 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
211 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
212 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
213 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
214 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
215 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
216 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
217 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
218 },
219 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530220 [OMAP_DSS_CHANNEL_LCD3] = {
221 .name = "LCD3",
222 .vsync_irq = DISPC_IRQ_VSYNC3,
223 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
224 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
225 .reg_desc = {
226 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
227 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
228 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
229 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
230 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
231 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
232 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
233 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
234 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
235 },
236 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530237};
238
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200239static void _omap_dispc_set_irqs(void);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530240static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
241static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200242
Archit Taneja55978cc2011-05-06 11:45:51 +0530243static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200244{
Archit Taneja55978cc2011-05-06 11:45:51 +0530245 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200246}
247
Archit Taneja55978cc2011-05-06 11:45:51 +0530248static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200249{
Archit Taneja55978cc2011-05-06 11:45:51 +0530250 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251}
252
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530253static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
254{
255 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
256 return REG_GET(rfld.reg, rfld.high, rfld.low);
257}
258
259static void mgr_fld_write(enum omap_channel channel,
260 enum mgr_reg_fields regfld, int val) {
261 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
262 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
263}
264
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530266 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200267#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530268 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200269
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300270static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200271{
Archit Tanejac6104b82011-08-05 19:06:02 +0530272 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200273
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300274 DSSDBG("dispc_save_context\n");
275
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200276 SR(IRQENABLE);
277 SR(CONTROL);
278 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530280 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
281 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300282 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000283 if (dss_has_feature(FEAT_MGR_LCD2)) {
284 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000285 SR(CONFIG2);
286 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530287 if (dss_has_feature(FEAT_MGR_LCD3)) {
288 SR(CONTROL3);
289 SR(CONFIG3);
290 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200291
Archit Tanejac6104b82011-08-05 19:06:02 +0530292 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
293 SR(DEFAULT_COLOR(i));
294 SR(TRANS_COLOR(i));
295 SR(SIZE_MGR(i));
296 if (i == OMAP_DSS_CHANNEL_DIGIT)
297 continue;
298 SR(TIMING_H(i));
299 SR(TIMING_V(i));
300 SR(POL_FREQ(i));
301 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302
Archit Tanejac6104b82011-08-05 19:06:02 +0530303 SR(DATA_CYCLE1(i));
304 SR(DATA_CYCLE2(i));
305 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200306
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300307 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530308 SR(CPR_COEF_R(i));
309 SR(CPR_COEF_G(i));
310 SR(CPR_COEF_B(i));
311 }
312 }
313
314 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
315 SR(OVL_BA0(i));
316 SR(OVL_BA1(i));
317 SR(OVL_POSITION(i));
318 SR(OVL_SIZE(i));
319 SR(OVL_ATTRIBUTES(i));
320 SR(OVL_FIFO_THRESHOLD(i));
321 SR(OVL_ROW_INC(i));
322 SR(OVL_PIXEL_INC(i));
323 if (dss_has_feature(FEAT_PRELOAD))
324 SR(OVL_PRELOAD(i));
325 if (i == OMAP_DSS_GFX) {
326 SR(OVL_WINDOW_SKIP(i));
327 SR(OVL_TABLE_BA(i));
328 continue;
329 }
330 SR(OVL_FIR(i));
331 SR(OVL_PICTURE_SIZE(i));
332 SR(OVL_ACCU0(i));
333 SR(OVL_ACCU1(i));
334
335 for (j = 0; j < 8; j++)
336 SR(OVL_FIR_COEF_H(i, j));
337
338 for (j = 0; j < 8; j++)
339 SR(OVL_FIR_COEF_HV(i, j));
340
341 for (j = 0; j < 5; j++)
342 SR(OVL_CONV_COEF(i, j));
343
344 if (dss_has_feature(FEAT_FIR_COEF_V)) {
345 for (j = 0; j < 8; j++)
346 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300347 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000348
Archit Tanejac6104b82011-08-05 19:06:02 +0530349 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
350 SR(OVL_BA0_UV(i));
351 SR(OVL_BA1_UV(i));
352 SR(OVL_FIR2(i));
353 SR(OVL_ACCU2_0(i));
354 SR(OVL_ACCU2_1(i));
355
356 for (j = 0; j < 8; j++)
357 SR(OVL_FIR_COEF_H2(i, j));
358
359 for (j = 0; j < 8; j++)
360 SR(OVL_FIR_COEF_HV2(i, j));
361
362 for (j = 0; j < 8; j++)
363 SR(OVL_FIR_COEF_V2(i, j));
364 }
365 if (dss_has_feature(FEAT_ATTR2))
366 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000367 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200368
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600369 if (dss_has_feature(FEAT_CORE_CLK_DIV))
370 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300371
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200372 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300373 dispc.ctx_valid = true;
374
375 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200376}
377
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300378static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200379{
Archit Tanejac6104b82011-08-05 19:06:02 +0530380 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300381
382 DSSDBG("dispc_restore_context\n");
383
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300384 if (!dispc.ctx_valid)
385 return;
386
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200387 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300388
389 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
390 return;
391
392 DSSDBG("ctx_loss_count: saved %d, current %d\n",
393 dispc.ctx_loss_cnt, ctx);
394
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200395 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200396 /*RR(CONTROL);*/
397 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530399 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
400 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300401 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530402 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000403 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530404 if (dss_has_feature(FEAT_MGR_LCD3))
405 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200406
Archit Tanejac6104b82011-08-05 19:06:02 +0530407 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
408 RR(DEFAULT_COLOR(i));
409 RR(TRANS_COLOR(i));
410 RR(SIZE_MGR(i));
411 if (i == OMAP_DSS_CHANNEL_DIGIT)
412 continue;
413 RR(TIMING_H(i));
414 RR(TIMING_V(i));
415 RR(POL_FREQ(i));
416 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530417
Archit Tanejac6104b82011-08-05 19:06:02 +0530418 RR(DATA_CYCLE1(i));
419 RR(DATA_CYCLE2(i));
420 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000421
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300422 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530423 RR(CPR_COEF_R(i));
424 RR(CPR_COEF_G(i));
425 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300426 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000427 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200428
Archit Tanejac6104b82011-08-05 19:06:02 +0530429 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
430 RR(OVL_BA0(i));
431 RR(OVL_BA1(i));
432 RR(OVL_POSITION(i));
433 RR(OVL_SIZE(i));
434 RR(OVL_ATTRIBUTES(i));
435 RR(OVL_FIFO_THRESHOLD(i));
436 RR(OVL_ROW_INC(i));
437 RR(OVL_PIXEL_INC(i));
438 if (dss_has_feature(FEAT_PRELOAD))
439 RR(OVL_PRELOAD(i));
440 if (i == OMAP_DSS_GFX) {
441 RR(OVL_WINDOW_SKIP(i));
442 RR(OVL_TABLE_BA(i));
443 continue;
444 }
445 RR(OVL_FIR(i));
446 RR(OVL_PICTURE_SIZE(i));
447 RR(OVL_ACCU0(i));
448 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200449
Archit Tanejac6104b82011-08-05 19:06:02 +0530450 for (j = 0; j < 8; j++)
451 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200452
Archit Tanejac6104b82011-08-05 19:06:02 +0530453 for (j = 0; j < 8; j++)
454 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200455
Archit Tanejac6104b82011-08-05 19:06:02 +0530456 for (j = 0; j < 5; j++)
457 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200458
Archit Tanejac6104b82011-08-05 19:06:02 +0530459 if (dss_has_feature(FEAT_FIR_COEF_V)) {
460 for (j = 0; j < 8; j++)
461 RR(OVL_FIR_COEF_V(i, j));
462 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
465 RR(OVL_BA0_UV(i));
466 RR(OVL_BA1_UV(i));
467 RR(OVL_FIR2(i));
468 RR(OVL_ACCU2_0(i));
469 RR(OVL_ACCU2_1(i));
470
471 for (j = 0; j < 8; j++)
472 RR(OVL_FIR_COEF_H2(i, j));
473
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_HV2(i, j));
476
477 for (j = 0; j < 8; j++)
478 RR(OVL_FIR_COEF_V2(i, j));
479 }
480 if (dss_has_feature(FEAT_ATTR2))
481 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300482 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200483
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600484 if (dss_has_feature(FEAT_CORE_CLK_DIV))
485 RR(DIVISOR);
486
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200487 /* enable last, because LCD & DIGIT enable are here */
488 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000489 if (dss_has_feature(FEAT_MGR_LCD2))
490 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530491 if (dss_has_feature(FEAT_MGR_LCD3))
492 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200493 /* clear spurious SYNC_LOST_DIGIT interrupts */
494 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
495
496 /*
497 * enable last so IRQs won't trigger before
498 * the context is fully restored
499 */
500 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300501
502 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200503}
504
505#undef SR
506#undef RR
507
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300508int dispc_runtime_get(void)
509{
510 int r;
511
512 DSSDBG("dispc_runtime_get\n");
513
514 r = pm_runtime_get_sync(&dispc.pdev->dev);
515 WARN_ON(r < 0);
516 return r < 0 ? r : 0;
517}
518
519void dispc_runtime_put(void)
520{
521 int r;
522
523 DSSDBG("dispc_runtime_put\n");
524
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200525 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300526 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300527}
528
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200529u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
530{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530531 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200532}
533
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200534u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
535{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530536 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200537}
538
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530539u32 dispc_wb_get_framedone_irq(void)
540{
541 return DISPC_IRQ_FRAMEDONEWB;
542}
543
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300544bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200545{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530546 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200547}
548
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300549void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200550{
Sumit Semwal2a205f32010-12-02 11:27:12 +0000551 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200552
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553 /* if the channel is not enabled, we don't need GO */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530554 enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000555
556 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300557 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200558
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530559 go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000560
561 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200562 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300563 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200564 }
565
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530566 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200567
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530568 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569}
570
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530571bool dispc_wb_go_busy(void)
572{
573 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
574}
575
576void dispc_wb_go(void)
577{
578 enum omap_plane plane = OMAP_DSS_WB;
579 bool enable, go;
580
581 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
582
583 if (!enable)
584 return;
585
586 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
587 if (go) {
588 DSSERR("GO bit not down for WB\n");
589 return;
590 }
591
592 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
593}
594
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300595static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200596{
Archit Taneja9b372c22011-05-06 11:45:49 +0530597 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200598}
599
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300600static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200601{
Archit Taneja9b372c22011-05-06 11:45:49 +0530602 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200603}
604
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300605static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606{
Archit Taneja9b372c22011-05-06 11:45:49 +0530607 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200608}
609
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300610static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530611{
612 BUG_ON(plane == OMAP_DSS_GFX);
613
614 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
615}
616
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300617static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
618 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530619{
620 BUG_ON(plane == OMAP_DSS_GFX);
621
622 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
623}
624
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300625static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530626{
627 BUG_ON(plane == OMAP_DSS_GFX);
628
629 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
630}
631
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530632static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
633 int fir_vinc, int five_taps,
634 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200635{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530636 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200637 int i;
638
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530639 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
640 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200641
642 for (i = 0; i < 8; i++) {
643 u32 h, hv;
644
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530645 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
646 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
647 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
648 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
649 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
650 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
651 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
652 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200653
Amber Jain0d66cbb2011-05-19 19:47:54 +0530654 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300655 dispc_ovl_write_firh_reg(plane, i, h);
656 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530657 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300658 dispc_ovl_write_firh2_reg(plane, i, h);
659 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530660 }
661
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200662 }
663
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200664 if (five_taps) {
665 for (i = 0; i < 8; i++) {
666 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530667 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
668 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530669 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300670 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530671 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300672 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200673 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200674 }
675}
676
677static void _dispc_setup_color_conv_coef(void)
678{
Archit Tanejaac01c292011-08-05 19:06:03 +0530679 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200680 const struct color_conv_coef {
681 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
682 int full_range;
683 } ctbl_bt601_5 = {
684 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
685 };
686
687 const struct color_conv_coef *ct;
688
689#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
690
691 ct = &ctbl_bt601_5;
692
Archit Tanejaac01c292011-08-05 19:06:03 +0530693 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
694 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
695 CVAL(ct->rcr, ct->ry));
696 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
697 CVAL(ct->gy, ct->rcb));
698 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
699 CVAL(ct->gcb, ct->gcr));
700 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
701 CVAL(ct->bcr, ct->by));
702 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
703 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200704
Archit Tanejaac01c292011-08-05 19:06:03 +0530705 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
706 11, 11);
707 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200708
709#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200710}
711
712
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300713static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200714{
Archit Taneja9b372c22011-05-06 11:45:49 +0530715 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200716}
717
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300718static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719{
Archit Taneja9b372c22011-05-06 11:45:49 +0530720 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200721}
722
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300723static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530724{
725 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
726}
727
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300728static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530729{
730 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
731}
732
Archit Tanejad79db852012-09-22 12:30:17 +0530733static void dispc_ovl_set_pos(enum omap_plane plane,
734 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735{
Archit Tanejad79db852012-09-22 12:30:17 +0530736 u32 val;
737
738 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
739 return;
740
741 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530742
743 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200744}
745
Archit Taneja78b687f2012-09-21 14:51:49 +0530746static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
747 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200748{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200749 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530750
Archit Taneja36d87d92012-07-28 22:59:03 +0530751 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530752 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
753 else
754 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200755}
756
Archit Taneja78b687f2012-09-21 14:51:49 +0530757static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
758 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200759{
760 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200761
762 BUG_ON(plane == OMAP_DSS_GFX);
763
764 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530765
Archit Taneja36d87d92012-07-28 22:59:03 +0530766 if (plane == OMAP_DSS_WB)
767 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
768 else
769 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200770}
771
Archit Taneja5b54ed32012-09-26 16:55:27 +0530772static void dispc_ovl_set_zorder(enum omap_plane plane,
773 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530774{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530775 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530776 return;
777
778 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
779}
780
781static void dispc_ovl_enable_zorder_planes(void)
782{
783 int i;
784
785 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
786 return;
787
788 for (i = 0; i < dss_feat_get_num_ovls(); i++)
789 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
790}
791
Archit Taneja5b54ed32012-09-26 16:55:27 +0530792static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
793 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100794{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530795 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100796 return;
797
Archit Taneja9b372c22011-05-06 11:45:49 +0530798 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100799}
800
Archit Taneja5b54ed32012-09-26 16:55:27 +0530801static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
802 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200803{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530804 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300805 int shift;
806
Archit Taneja5b54ed32012-09-26 16:55:27 +0530807 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100808 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530809
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300810 shift = shifts[plane];
811 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200812}
813
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300814static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200815{
Archit Taneja9b372c22011-05-06 11:45:49 +0530816 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200817}
818
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300819static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200820{
Archit Taneja9b372c22011-05-06 11:45:49 +0530821 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200822}
823
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300824static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200825 enum omap_color_mode color_mode)
826{
827 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530828 if (plane != OMAP_DSS_GFX) {
829 switch (color_mode) {
830 case OMAP_DSS_COLOR_NV12:
831 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530832 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530833 m = 0x1; break;
834 case OMAP_DSS_COLOR_RGBA16:
835 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530836 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530837 m = 0x4; break;
838 case OMAP_DSS_COLOR_ARGB16:
839 m = 0x5; break;
840 case OMAP_DSS_COLOR_RGB16:
841 m = 0x6; break;
842 case OMAP_DSS_COLOR_ARGB16_1555:
843 m = 0x7; break;
844 case OMAP_DSS_COLOR_RGB24U:
845 m = 0x8; break;
846 case OMAP_DSS_COLOR_RGB24P:
847 m = 0x9; break;
848 case OMAP_DSS_COLOR_YUV2:
849 m = 0xa; break;
850 case OMAP_DSS_COLOR_UYVY:
851 m = 0xb; break;
852 case OMAP_DSS_COLOR_ARGB32:
853 m = 0xc; break;
854 case OMAP_DSS_COLOR_RGBA32:
855 m = 0xd; break;
856 case OMAP_DSS_COLOR_RGBX32:
857 m = 0xe; break;
858 case OMAP_DSS_COLOR_XRGB16_1555:
859 m = 0xf; break;
860 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300861 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530862 }
863 } else {
864 switch (color_mode) {
865 case OMAP_DSS_COLOR_CLUT1:
866 m = 0x0; break;
867 case OMAP_DSS_COLOR_CLUT2:
868 m = 0x1; break;
869 case OMAP_DSS_COLOR_CLUT4:
870 m = 0x2; break;
871 case OMAP_DSS_COLOR_CLUT8:
872 m = 0x3; break;
873 case OMAP_DSS_COLOR_RGB12U:
874 m = 0x4; break;
875 case OMAP_DSS_COLOR_ARGB16:
876 m = 0x5; break;
877 case OMAP_DSS_COLOR_RGB16:
878 m = 0x6; break;
879 case OMAP_DSS_COLOR_ARGB16_1555:
880 m = 0x7; break;
881 case OMAP_DSS_COLOR_RGB24U:
882 m = 0x8; break;
883 case OMAP_DSS_COLOR_RGB24P:
884 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530885 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530886 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530887 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530888 m = 0xb; break;
889 case OMAP_DSS_COLOR_ARGB32:
890 m = 0xc; break;
891 case OMAP_DSS_COLOR_RGBA32:
892 m = 0xd; break;
893 case OMAP_DSS_COLOR_RGBX32:
894 m = 0xe; break;
895 case OMAP_DSS_COLOR_XRGB16_1555:
896 m = 0xf; break;
897 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300898 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530899 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200900 }
901
Archit Taneja9b372c22011-05-06 11:45:49 +0530902 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200903}
904
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530905static void dispc_ovl_configure_burst_type(enum omap_plane plane,
906 enum omap_dss_rotation_type rotation_type)
907{
908 if (dss_has_feature(FEAT_BURST_2D) == 0)
909 return;
910
911 if (rotation_type == OMAP_DSS_ROT_TILER)
912 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
913 else
914 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
915}
916
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300917void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200918{
919 int shift;
920 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000921 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200922
923 switch (plane) {
924 case OMAP_DSS_GFX:
925 shift = 8;
926 break;
927 case OMAP_DSS_VIDEO1:
928 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530929 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200930 shift = 16;
931 break;
932 default:
933 BUG();
934 return;
935 }
936
Archit Taneja9b372c22011-05-06 11:45:49 +0530937 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000938 if (dss_has_feature(FEAT_MGR_LCD2)) {
939 switch (channel) {
940 case OMAP_DSS_CHANNEL_LCD:
941 chan = 0;
942 chan2 = 0;
943 break;
944 case OMAP_DSS_CHANNEL_DIGIT:
945 chan = 1;
946 chan2 = 0;
947 break;
948 case OMAP_DSS_CHANNEL_LCD2:
949 chan = 0;
950 chan2 = 1;
951 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530952 case OMAP_DSS_CHANNEL_LCD3:
953 if (dss_has_feature(FEAT_MGR_LCD3)) {
954 chan = 0;
955 chan2 = 2;
956 } else {
957 BUG();
958 return;
959 }
960 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000961 default:
962 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300963 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000964 }
965
966 val = FLD_MOD(val, chan, shift, shift);
967 val = FLD_MOD(val, chan2, 31, 30);
968 } else {
969 val = FLD_MOD(val, channel, shift, shift);
970 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530971 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200972}
973
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200974static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
975{
976 int shift;
977 u32 val;
978 enum omap_channel channel;
979
980 switch (plane) {
981 case OMAP_DSS_GFX:
982 shift = 8;
983 break;
984 case OMAP_DSS_VIDEO1:
985 case OMAP_DSS_VIDEO2:
986 case OMAP_DSS_VIDEO3:
987 shift = 16;
988 break;
989 default:
990 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300991 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200992 }
993
994 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
995
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530996 if (dss_has_feature(FEAT_MGR_LCD3)) {
997 if (FLD_GET(val, 31, 30) == 0)
998 channel = FLD_GET(val, shift, shift);
999 else if (FLD_GET(val, 31, 30) == 1)
1000 channel = OMAP_DSS_CHANNEL_LCD2;
1001 else
1002 channel = OMAP_DSS_CHANNEL_LCD3;
1003 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001004 if (FLD_GET(val, 31, 30) == 0)
1005 channel = FLD_GET(val, shift, shift);
1006 else
1007 channel = OMAP_DSS_CHANNEL_LCD2;
1008 } else {
1009 channel = FLD_GET(val, shift, shift);
1010 }
1011
1012 return channel;
1013}
1014
Archit Tanejad9ac7732012-09-22 12:38:19 +05301015void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1016{
1017 enum omap_plane plane = OMAP_DSS_WB;
1018
1019 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1020}
1021
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001022static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001023 enum omap_burst_size burst_size)
1024{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301025 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001026 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001027
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001028 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001029 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001030}
1031
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001032static void dispc_configure_burst_sizes(void)
1033{
1034 int i;
1035 const int burst_size = BURST_SIZE_X8;
1036
1037 /* Configure burst size always to maximum size */
1038 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001039 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001040}
1041
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001042static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001043{
1044 unsigned unit = dss_feat_get_burst_size_unit();
1045 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1046 return unit * 8;
1047}
1048
Mythri P Kd3862612011-03-11 18:02:49 +05301049void dispc_enable_gamma_table(bool enable)
1050{
1051 /*
1052 * This is partially implemented to support only disabling of
1053 * the gamma table.
1054 */
1055 if (enable) {
1056 DSSWARN("Gamma table enabling for TV not yet supported");
1057 return;
1058 }
1059
1060 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1061}
1062
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001063static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001064{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301065 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001066 return;
1067
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301068 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001069}
1070
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001071static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001072 struct omap_dss_cpr_coefs *coefs)
1073{
1074 u32 coef_r, coef_g, coef_b;
1075
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301076 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001077 return;
1078
1079 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1080 FLD_VAL(coefs->rb, 9, 0);
1081 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1082 FLD_VAL(coefs->gb, 9, 0);
1083 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1084 FLD_VAL(coefs->bb, 9, 0);
1085
1086 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1087 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1088 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1089}
1090
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001091static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001092{
1093 u32 val;
1094
1095 BUG_ON(plane == OMAP_DSS_GFX);
1096
Archit Taneja9b372c22011-05-06 11:45:49 +05301097 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001098 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301099 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001100}
1101
Archit Tanejad79db852012-09-22 12:30:17 +05301102static void dispc_ovl_enable_replication(enum omap_plane plane,
1103 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001104{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301105 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001106 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001107
Archit Tanejad79db852012-09-22 12:30:17 +05301108 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1109 return;
1110
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001111 shift = shifts[plane];
1112 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001113}
1114
Archit Taneja8f366162012-04-16 12:53:44 +05301115static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301116 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001117{
1118 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301119
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001120 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301121 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122}
1123
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001124static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001125{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001126 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001127 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301128 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001129 u32 unit;
1130
1131 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001132
Archit Tanejaa0acb552010-09-15 19:20:00 +05301133 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001134
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001135 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1136 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001137 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001138 dispc.fifo_size[fifo] = size;
1139
1140 /*
1141 * By default fifos are mapped directly to overlays, fifo 0 to
1142 * ovl 0, fifo 1 to ovl 1, etc.
1143 */
1144 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001145 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001146
1147 /*
1148 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1149 * causes problems with certain use cases, like using the tiler in 2D
1150 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1151 * giving GFX plane a larger fifo. WB but should work fine with a
1152 * smaller fifo.
1153 */
1154 if (dispc.feat->gfx_fifo_workaround) {
1155 u32 v;
1156
1157 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1158
1159 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1160 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1161 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1162 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1163
1164 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1165
1166 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1167 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1168 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001169}
1170
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001171static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001172{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001173 int fifo;
1174 u32 size = 0;
1175
1176 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1177 if (dispc.fifo_assignment[fifo] == plane)
1178 size += dispc.fifo_size[fifo];
1179 }
1180
1181 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001182}
1183
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001184void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001185{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301186 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001187 u32 unit;
1188
1189 unit = dss_feat_get_buffer_size_unit();
1190
1191 WARN_ON(low % unit != 0);
1192 WARN_ON(high % unit != 0);
1193
1194 low /= unit;
1195 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301196
Archit Taneja9b372c22011-05-06 11:45:49 +05301197 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1198 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1199
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001200 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001201 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301202 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001203 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301204 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001205 hi_start, hi_end) * unit,
1206 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001207
Archit Taneja9b372c22011-05-06 11:45:49 +05301208 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301209 FLD_VAL(high, hi_start, hi_end) |
1210 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001211}
1212
1213void dispc_enable_fifomerge(bool enable)
1214{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001215 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1216 WARN_ON(enable);
1217 return;
1218 }
1219
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001220 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1221 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001222}
1223
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001224void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001225 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1226 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001227{
1228 /*
1229 * All sizes are in bytes. Both the buffer and burst are made of
1230 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1231 */
1232
1233 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001234 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1235 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001236
1237 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001238 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001239
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001240 if (use_fifomerge) {
1241 total_fifo_size = 0;
1242 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1243 total_fifo_size += dispc_ovl_get_fifo_size(i);
1244 } else {
1245 total_fifo_size = ovl_fifo_size;
1246 }
1247
1248 /*
1249 * We use the same low threshold for both fifomerge and non-fifomerge
1250 * cases, but for fifomerge we calculate the high threshold using the
1251 * combined fifo size
1252 */
1253
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001254 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001255 *fifo_low = ovl_fifo_size - burst_size * 2;
1256 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301257 } else if (plane == OMAP_DSS_WB) {
1258 /*
1259 * Most optimal configuration for writeback is to push out data
1260 * to the interconnect the moment writeback pushes enough pixels
1261 * in the FIFO to form a burst
1262 */
1263 *fifo_low = 0;
1264 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001265 } else {
1266 *fifo_low = ovl_fifo_size - burst_size;
1267 *fifo_high = total_fifo_size - buf_unit;
1268 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001269}
1270
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001271static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301272 int hinc, int vinc,
1273 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001274{
1275 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001276
Amber Jain0d66cbb2011-05-19 19:47:54 +05301277 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1278 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301279
Amber Jain0d66cbb2011-05-19 19:47:54 +05301280 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1281 &hinc_start, &hinc_end);
1282 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1283 &vinc_start, &vinc_end);
1284 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1285 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301286
Amber Jain0d66cbb2011-05-19 19:47:54 +05301287 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1288 } else {
1289 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1290 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1291 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001292}
1293
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001294static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001295{
1296 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301297 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001298
Archit Taneja87a74842011-03-02 11:19:50 +05301299 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1300 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1301
1302 val = FLD_VAL(vaccu, vert_start, vert_end) |
1303 FLD_VAL(haccu, hor_start, hor_end);
1304
Archit Taneja9b372c22011-05-06 11:45:49 +05301305 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001306}
1307
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001308static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001309{
1310 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301311 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001312
Archit Taneja87a74842011-03-02 11:19:50 +05301313 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1314 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1315
1316 val = FLD_VAL(vaccu, vert_start, vert_end) |
1317 FLD_VAL(haccu, hor_start, hor_end);
1318
Archit Taneja9b372c22011-05-06 11:45:49 +05301319 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001320}
1321
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001322static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1323 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301324{
1325 u32 val;
1326
1327 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1328 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1329}
1330
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001331static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1332 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301333{
1334 u32 val;
1335
1336 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1337 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1338}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001339
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001340static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001341 u16 orig_width, u16 orig_height,
1342 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301343 bool five_taps, u8 rotation,
1344 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001345{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301346 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001347
Amber Jained14a3c2011-05-19 19:47:51 +05301348 fir_hinc = 1024 * orig_width / out_width;
1349 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001350
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301351 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1352 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001353 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301354}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001355
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301356static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1357 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1358 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1359{
1360 int h_accu2_0, h_accu2_1;
1361 int v_accu2_0, v_accu2_1;
1362 int chroma_hinc, chroma_vinc;
1363 int idx;
1364
1365 struct accu {
1366 s8 h0_m, h0_n;
1367 s8 h1_m, h1_n;
1368 s8 v0_m, v0_n;
1369 s8 v1_m, v1_n;
1370 };
1371
1372 const struct accu *accu_table;
1373 const struct accu *accu_val;
1374
1375 static const struct accu accu_nv12[4] = {
1376 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1377 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1378 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1379 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1380 };
1381
1382 static const struct accu accu_nv12_ilace[4] = {
1383 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1384 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1385 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1386 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1387 };
1388
1389 static const struct accu accu_yuv[4] = {
1390 { 0, 1, 0, 1, 0, 1, 0, 1 },
1391 { 0, 1, 0, 1, 0, 1, 0, 1 },
1392 { -1, 1, 0, 1, 0, 1, 0, 1 },
1393 { 0, 1, 0, 1, -1, 1, 0, 1 },
1394 };
1395
1396 switch (rotation) {
1397 case OMAP_DSS_ROT_0:
1398 idx = 0;
1399 break;
1400 case OMAP_DSS_ROT_90:
1401 idx = 1;
1402 break;
1403 case OMAP_DSS_ROT_180:
1404 idx = 2;
1405 break;
1406 case OMAP_DSS_ROT_270:
1407 idx = 3;
1408 break;
1409 default:
1410 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001411 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301412 }
1413
1414 switch (color_mode) {
1415 case OMAP_DSS_COLOR_NV12:
1416 if (ilace)
1417 accu_table = accu_nv12_ilace;
1418 else
1419 accu_table = accu_nv12;
1420 break;
1421 case OMAP_DSS_COLOR_YUV2:
1422 case OMAP_DSS_COLOR_UYVY:
1423 accu_table = accu_yuv;
1424 break;
1425 default:
1426 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001427 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301428 }
1429
1430 accu_val = &accu_table[idx];
1431
1432 chroma_hinc = 1024 * orig_width / out_width;
1433 chroma_vinc = 1024 * orig_height / out_height;
1434
1435 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1436 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1437 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1438 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1439
1440 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1441 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1442}
1443
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001444static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301445 u16 orig_width, u16 orig_height,
1446 u16 out_width, u16 out_height,
1447 bool ilace, bool five_taps,
1448 bool fieldmode, enum omap_color_mode color_mode,
1449 u8 rotation)
1450{
1451 int accu0 = 0;
1452 int accu1 = 0;
1453 u32 l;
1454
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001455 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301456 out_width, out_height, five_taps,
1457 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301458 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001459
Archit Taneja87a74842011-03-02 11:19:50 +05301460 /* RESIZEENABLE and VERTICALTAPS */
1461 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301462 l |= (orig_width != out_width) ? (1 << 5) : 0;
1463 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001464 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301465
1466 /* VRESIZECONF and HRESIZECONF */
1467 if (dss_has_feature(FEAT_RESIZECONF)) {
1468 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301469 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1470 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301471 }
1472
1473 /* LINEBUFFERSPLIT */
1474 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1475 l &= ~(0x1 << 22);
1476 l |= five_taps ? (1 << 22) : 0;
1477 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001478
Archit Taneja9b372c22011-05-06 11:45:49 +05301479 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001480
1481 /*
1482 * field 0 = even field = bottom field
1483 * field 1 = odd field = top field
1484 */
1485 if (ilace && !fieldmode) {
1486 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301487 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001488 if (accu0 >= 1024/2) {
1489 accu1 = 1024/2;
1490 accu0 -= accu1;
1491 }
1492 }
1493
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001494 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1495 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001496}
1497
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001498static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301499 u16 orig_width, u16 orig_height,
1500 u16 out_width, u16 out_height,
1501 bool ilace, bool five_taps,
1502 bool fieldmode, enum omap_color_mode color_mode,
1503 u8 rotation)
1504{
1505 int scale_x = out_width != orig_width;
1506 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301507 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301508
1509 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1510 return;
1511 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1512 color_mode != OMAP_DSS_COLOR_UYVY &&
1513 color_mode != OMAP_DSS_COLOR_NV12)) {
1514 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301515 if (plane != OMAP_DSS_WB)
1516 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301517 return;
1518 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001519
1520 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1521 out_height, ilace, color_mode, rotation);
1522
Amber Jain0d66cbb2011-05-19 19:47:54 +05301523 switch (color_mode) {
1524 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301525 if (chroma_upscale) {
1526 /* UV is subsampled by 2 horizontally and vertically */
1527 orig_height >>= 1;
1528 orig_width >>= 1;
1529 } else {
1530 /* UV is downsampled by 2 horizontally and vertically */
1531 orig_height <<= 1;
1532 orig_width <<= 1;
1533 }
1534
Amber Jain0d66cbb2011-05-19 19:47:54 +05301535 break;
1536 case OMAP_DSS_COLOR_YUV2:
1537 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301538 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301539 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301540 rotation == OMAP_DSS_ROT_180) {
1541 if (chroma_upscale)
1542 /* UV is subsampled by 2 horizontally */
1543 orig_width >>= 1;
1544 else
1545 /* UV is downsampled by 2 horizontally */
1546 orig_width <<= 1;
1547 }
1548
Amber Jain0d66cbb2011-05-19 19:47:54 +05301549 /* must use FIR for YUV422 if rotated */
1550 if (rotation != OMAP_DSS_ROT_0)
1551 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301552
Amber Jain0d66cbb2011-05-19 19:47:54 +05301553 break;
1554 default:
1555 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001556 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301557 }
1558
1559 if (out_width != orig_width)
1560 scale_x = true;
1561 if (out_height != orig_height)
1562 scale_y = true;
1563
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001564 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301565 out_width, out_height, five_taps,
1566 rotation, DISPC_COLOR_COMPONENT_UV);
1567
Archit Taneja2a5561b2012-07-16 16:37:45 +05301568 if (plane != OMAP_DSS_WB)
1569 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1570 (scale_x || scale_y) ? 1 : 0, 8, 8);
1571
Amber Jain0d66cbb2011-05-19 19:47:54 +05301572 /* set H scaling */
1573 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1574 /* set V scaling */
1575 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301576}
1577
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001578static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301579 u16 orig_width, u16 orig_height,
1580 u16 out_width, u16 out_height,
1581 bool ilace, bool five_taps,
1582 bool fieldmode, enum omap_color_mode color_mode,
1583 u8 rotation)
1584{
1585 BUG_ON(plane == OMAP_DSS_GFX);
1586
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001587 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301588 orig_width, orig_height,
1589 out_width, out_height,
1590 ilace, five_taps,
1591 fieldmode, color_mode,
1592 rotation);
1593
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001594 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301595 orig_width, orig_height,
1596 out_width, out_height,
1597 ilace, five_taps,
1598 fieldmode, color_mode,
1599 rotation);
1600}
1601
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001602static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001603 bool mirroring, enum omap_color_mode color_mode)
1604{
Archit Taneja87a74842011-03-02 11:19:50 +05301605 bool row_repeat = false;
1606 int vidrot = 0;
1607
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001608 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1609 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001610
1611 if (mirroring) {
1612 switch (rotation) {
1613 case OMAP_DSS_ROT_0:
1614 vidrot = 2;
1615 break;
1616 case OMAP_DSS_ROT_90:
1617 vidrot = 1;
1618 break;
1619 case OMAP_DSS_ROT_180:
1620 vidrot = 0;
1621 break;
1622 case OMAP_DSS_ROT_270:
1623 vidrot = 3;
1624 break;
1625 }
1626 } else {
1627 switch (rotation) {
1628 case OMAP_DSS_ROT_0:
1629 vidrot = 0;
1630 break;
1631 case OMAP_DSS_ROT_90:
1632 vidrot = 1;
1633 break;
1634 case OMAP_DSS_ROT_180:
1635 vidrot = 2;
1636 break;
1637 case OMAP_DSS_ROT_270:
1638 vidrot = 3;
1639 break;
1640 }
1641 }
1642
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001643 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301644 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001645 else
Archit Taneja87a74842011-03-02 11:19:50 +05301646 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001647 }
Archit Taneja87a74842011-03-02 11:19:50 +05301648
Archit Taneja9b372c22011-05-06 11:45:49 +05301649 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301650 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301651 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1652 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001653}
1654
1655static int color_mode_to_bpp(enum omap_color_mode color_mode)
1656{
1657 switch (color_mode) {
1658 case OMAP_DSS_COLOR_CLUT1:
1659 return 1;
1660 case OMAP_DSS_COLOR_CLUT2:
1661 return 2;
1662 case OMAP_DSS_COLOR_CLUT4:
1663 return 4;
1664 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301665 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001666 return 8;
1667 case OMAP_DSS_COLOR_RGB12U:
1668 case OMAP_DSS_COLOR_RGB16:
1669 case OMAP_DSS_COLOR_ARGB16:
1670 case OMAP_DSS_COLOR_YUV2:
1671 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301672 case OMAP_DSS_COLOR_RGBA16:
1673 case OMAP_DSS_COLOR_RGBX16:
1674 case OMAP_DSS_COLOR_ARGB16_1555:
1675 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001676 return 16;
1677 case OMAP_DSS_COLOR_RGB24P:
1678 return 24;
1679 case OMAP_DSS_COLOR_RGB24U:
1680 case OMAP_DSS_COLOR_ARGB32:
1681 case OMAP_DSS_COLOR_RGBA32:
1682 case OMAP_DSS_COLOR_RGBX32:
1683 return 32;
1684 default:
1685 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001686 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001687 }
1688}
1689
1690static s32 pixinc(int pixels, u8 ps)
1691{
1692 if (pixels == 1)
1693 return 1;
1694 else if (pixels > 1)
1695 return 1 + (pixels - 1) * ps;
1696 else if (pixels < 0)
1697 return 1 - (-pixels + 1) * ps;
1698 else
1699 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001700 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001701}
1702
1703static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1704 u16 screen_width,
1705 u16 width, u16 height,
1706 enum omap_color_mode color_mode, bool fieldmode,
1707 unsigned int field_offset,
1708 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301709 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001710{
1711 u8 ps;
1712
1713 /* FIXME CLUT formats */
1714 switch (color_mode) {
1715 case OMAP_DSS_COLOR_CLUT1:
1716 case OMAP_DSS_COLOR_CLUT2:
1717 case OMAP_DSS_COLOR_CLUT4:
1718 case OMAP_DSS_COLOR_CLUT8:
1719 BUG();
1720 return;
1721 case OMAP_DSS_COLOR_YUV2:
1722 case OMAP_DSS_COLOR_UYVY:
1723 ps = 4;
1724 break;
1725 default:
1726 ps = color_mode_to_bpp(color_mode) / 8;
1727 break;
1728 }
1729
1730 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1731 width, height);
1732
1733 /*
1734 * field 0 = even field = bottom field
1735 * field 1 = odd field = top field
1736 */
1737 switch (rotation + mirror * 4) {
1738 case OMAP_DSS_ROT_0:
1739 case OMAP_DSS_ROT_180:
1740 /*
1741 * If the pixel format is YUV or UYVY divide the width
1742 * of the image by 2 for 0 and 180 degree rotation.
1743 */
1744 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1745 color_mode == OMAP_DSS_COLOR_UYVY)
1746 width = width >> 1;
1747 case OMAP_DSS_ROT_90:
1748 case OMAP_DSS_ROT_270:
1749 *offset1 = 0;
1750 if (field_offset)
1751 *offset0 = field_offset * screen_width * ps;
1752 else
1753 *offset0 = 0;
1754
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301755 *row_inc = pixinc(1 +
1756 (y_predecim * screen_width - x_predecim * width) +
1757 (fieldmode ? screen_width : 0), ps);
1758 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001759 break;
1760
1761 case OMAP_DSS_ROT_0 + 4:
1762 case OMAP_DSS_ROT_180 + 4:
1763 /* If the pixel format is YUV or UYVY divide the width
1764 * of the image by 2 for 0 degree and 180 degree
1765 */
1766 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1767 color_mode == OMAP_DSS_COLOR_UYVY)
1768 width = width >> 1;
1769 case OMAP_DSS_ROT_90 + 4:
1770 case OMAP_DSS_ROT_270 + 4:
1771 *offset1 = 0;
1772 if (field_offset)
1773 *offset0 = field_offset * screen_width * ps;
1774 else
1775 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301776 *row_inc = pixinc(1 -
1777 (y_predecim * screen_width + x_predecim * width) -
1778 (fieldmode ? screen_width : 0), ps);
1779 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001780 break;
1781
1782 default:
1783 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001784 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001785 }
1786}
1787
1788static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1789 u16 screen_width,
1790 u16 width, u16 height,
1791 enum omap_color_mode color_mode, bool fieldmode,
1792 unsigned int field_offset,
1793 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301794 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001795{
1796 u8 ps;
1797 u16 fbw, fbh;
1798
1799 /* FIXME CLUT formats */
1800 switch (color_mode) {
1801 case OMAP_DSS_COLOR_CLUT1:
1802 case OMAP_DSS_COLOR_CLUT2:
1803 case OMAP_DSS_COLOR_CLUT4:
1804 case OMAP_DSS_COLOR_CLUT8:
1805 BUG();
1806 return;
1807 default:
1808 ps = color_mode_to_bpp(color_mode) / 8;
1809 break;
1810 }
1811
1812 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1813 width, height);
1814
1815 /* width & height are overlay sizes, convert to fb sizes */
1816
1817 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1818 fbw = width;
1819 fbh = height;
1820 } else {
1821 fbw = height;
1822 fbh = width;
1823 }
1824
1825 /*
1826 * field 0 = even field = bottom field
1827 * field 1 = odd field = top field
1828 */
1829 switch (rotation + mirror * 4) {
1830 case OMAP_DSS_ROT_0:
1831 *offset1 = 0;
1832 if (field_offset)
1833 *offset0 = *offset1 + field_offset * screen_width * ps;
1834 else
1835 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301836 *row_inc = pixinc(1 +
1837 (y_predecim * screen_width - fbw * x_predecim) +
1838 (fieldmode ? screen_width : 0), ps);
1839 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1840 color_mode == OMAP_DSS_COLOR_UYVY)
1841 *pix_inc = pixinc(x_predecim, 2 * ps);
1842 else
1843 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001844 break;
1845 case OMAP_DSS_ROT_90:
1846 *offset1 = screen_width * (fbh - 1) * ps;
1847 if (field_offset)
1848 *offset0 = *offset1 + field_offset * ps;
1849 else
1850 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301851 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1852 y_predecim + (fieldmode ? 1 : 0), ps);
1853 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001854 break;
1855 case OMAP_DSS_ROT_180:
1856 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1857 if (field_offset)
1858 *offset0 = *offset1 - field_offset * screen_width * ps;
1859 else
1860 *offset0 = *offset1;
1861 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301862 (y_predecim * screen_width - fbw * x_predecim) -
1863 (fieldmode ? screen_width : 0), ps);
1864 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1865 color_mode == OMAP_DSS_COLOR_UYVY)
1866 *pix_inc = pixinc(-x_predecim, 2 * ps);
1867 else
1868 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001869 break;
1870 case OMAP_DSS_ROT_270:
1871 *offset1 = (fbw - 1) * ps;
1872 if (field_offset)
1873 *offset0 = *offset1 - field_offset * ps;
1874 else
1875 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301876 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1877 y_predecim - (fieldmode ? 1 : 0), ps);
1878 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001879 break;
1880
1881 /* mirroring */
1882 case OMAP_DSS_ROT_0 + 4:
1883 *offset1 = (fbw - 1) * ps;
1884 if (field_offset)
1885 *offset0 = *offset1 + field_offset * screen_width * ps;
1886 else
1887 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301888 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001889 (fieldmode ? screen_width : 0),
1890 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301891 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1892 color_mode == OMAP_DSS_COLOR_UYVY)
1893 *pix_inc = pixinc(-x_predecim, 2 * ps);
1894 else
1895 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001896 break;
1897
1898 case OMAP_DSS_ROT_90 + 4:
1899 *offset1 = 0;
1900 if (field_offset)
1901 *offset0 = *offset1 + field_offset * ps;
1902 else
1903 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301904 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1905 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001906 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301907 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001908 break;
1909
1910 case OMAP_DSS_ROT_180 + 4:
1911 *offset1 = screen_width * (fbh - 1) * ps;
1912 if (field_offset)
1913 *offset0 = *offset1 - field_offset * screen_width * ps;
1914 else
1915 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301916 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001917 (fieldmode ? screen_width : 0),
1918 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301919 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1920 color_mode == OMAP_DSS_COLOR_UYVY)
1921 *pix_inc = pixinc(x_predecim, 2 * ps);
1922 else
1923 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001924 break;
1925
1926 case OMAP_DSS_ROT_270 + 4:
1927 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1928 if (field_offset)
1929 *offset0 = *offset1 - field_offset * ps;
1930 else
1931 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301932 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1933 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001934 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301935 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001936 break;
1937
1938 default:
1939 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001940 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001941 }
1942}
1943
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301944static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1945 enum omap_color_mode color_mode, bool fieldmode,
1946 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1947 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1948{
1949 u8 ps;
1950
1951 switch (color_mode) {
1952 case OMAP_DSS_COLOR_CLUT1:
1953 case OMAP_DSS_COLOR_CLUT2:
1954 case OMAP_DSS_COLOR_CLUT4:
1955 case OMAP_DSS_COLOR_CLUT8:
1956 BUG();
1957 return;
1958 default:
1959 ps = color_mode_to_bpp(color_mode) / 8;
1960 break;
1961 }
1962
1963 DSSDBG("scrw %d, width %d\n", screen_width, width);
1964
1965 /*
1966 * field 0 = even field = bottom field
1967 * field 1 = odd field = top field
1968 */
1969 *offset1 = 0;
1970 if (field_offset)
1971 *offset0 = *offset1 + field_offset * screen_width * ps;
1972 else
1973 *offset0 = *offset1;
1974 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1975 (fieldmode ? screen_width : 0), ps);
1976 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1977 color_mode == OMAP_DSS_COLOR_UYVY)
1978 *pix_inc = pixinc(x_predecim, 2 * ps);
1979 else
1980 *pix_inc = pixinc(x_predecim, ps);
1981}
1982
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301983/*
1984 * This function is used to avoid synclosts in OMAP3, because of some
1985 * undocumented horizontal position and timing related limitations.
1986 */
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301987static int check_horiz_timing_omap3(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301988 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301989 u16 width, u16 height, u16 out_width, u16 out_height)
1990{
1991 int DS = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301992 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301993 static const u8 limits[3] = { 8, 10, 20 };
1994 u64 val, blank;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301995 unsigned long pclk = dispc_plane_pclk_rate(plane);
1996 unsigned long lclk = dispc_plane_lclk_rate(plane);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301997 int i;
1998
Archit Taneja81ab95b2012-05-08 15:53:20 +05301999 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302000
2001 i = 0;
2002 if (out_height < height)
2003 i++;
2004 if (out_width < width)
2005 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302006 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302007 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2008 if (blank <= limits[i])
2009 return -EINVAL;
2010
2011 /*
2012 * Pixel data should be prepared before visible display point starts.
2013 * So, atleast DS-2 lines must have already been fetched by DISPC
2014 * during nonactive - pos_x period.
2015 */
2016 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2017 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2018 val, max(0, DS - 2) * width);
2019 if (val < max(0, DS - 2) * width)
2020 return -EINVAL;
2021
2022 /*
2023 * All lines need to be refilled during the nonactive period of which
2024 * only one line can be loaded during the active period. So, atleast
2025 * DS - 1 lines should be loaded during nonactive period.
2026 */
2027 val = div_u64((u64)nonactive * lclk, pclk);
2028 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
2029 val, max(0, DS - 1) * width);
2030 if (val < max(0, DS - 1) * width)
2031 return -EINVAL;
2032
2033 return 0;
2034}
2035
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302036static unsigned long calc_core_clk_five_taps(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302037 const struct omap_video_timings *mgr_timings, u16 width,
2038 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002039 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002040{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302041 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302042 u64 tmp;
2043 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002044
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302045 if (height <= out_height && width <= out_width)
2046 return (unsigned long) pclk;
2047
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002048 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302049 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002050
2051 tmp = pclk * height * out_width;
2052 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302053 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002055 if (height > 2 * out_height) {
2056 if (ppl == out_width)
2057 return 0;
2058
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002059 tmp = pclk * (height - 2 * out_height) * out_width;
2060 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302061 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002062 }
2063 }
2064
2065 if (width > out_width) {
2066 tmp = pclk * width;
2067 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302068 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002069
2070 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302071 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002072 }
2073
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302074 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002075}
2076
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302077static unsigned long calc_core_clk_24xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302078 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302079{
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302080 unsigned long pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302081
2082 if (height > out_height && width > out_width)
2083 return pclk * 4;
2084 else
2085 return pclk * 2;
2086}
2087
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302088static unsigned long calc_core_clk_34xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302089 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002090{
2091 unsigned int hf, vf;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302092 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002093
2094 /*
2095 * FIXME how to determine the 'A' factor
2096 * for the no downscaling case ?
2097 */
2098
2099 if (width > 3 * out_width)
2100 hf = 4;
2101 else if (width > 2 * out_width)
2102 hf = 3;
2103 else if (width > out_width)
2104 hf = 2;
2105 else
2106 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002107 if (height > out_height)
2108 vf = 2;
2109 else
2110 vf = 1;
2111
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302112 return pclk * vf * hf;
2113}
2114
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302115static unsigned long calc_core_clk_44xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302116 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302117{
Archit Taneja8ba85302012-09-26 17:00:37 +05302118 unsigned long pclk;
2119
2120 /*
2121 * If the overlay/writeback is in mem to mem mode, there are no
2122 * downscaling limitations with respect to pixel clock, return 1 as
2123 * required core clock to represent that we have sufficient enough
2124 * core clock to do maximum downscaling
2125 */
2126 if (mem_to_mem)
2127 return 1;
2128
2129 pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302130
2131 if (width > out_width)
2132 return DIV_ROUND_UP(pclk, out_width) * width;
2133 else
2134 return pclk;
2135}
2136
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302137static int dispc_ovl_calc_scaling_24xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302138 const struct omap_video_timings *mgr_timings,
2139 u16 width, u16 height, u16 out_width, u16 out_height,
2140 enum omap_color_mode color_mode, bool *five_taps,
2141 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302142 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302143{
2144 int error;
2145 u16 in_width, in_height;
2146 int min_factor = min(*decim_x, *decim_y);
2147 const int maxsinglelinewidth =
2148 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302149
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302150 *five_taps = false;
2151
2152 do {
2153 in_height = DIV_ROUND_UP(height, *decim_y);
2154 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302155 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302156 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302157 error = (in_width > maxsinglelinewidth || !*core_clk ||
2158 *core_clk > dispc_core_clk_rate());
2159 if (error) {
2160 if (*decim_x == *decim_y) {
2161 *decim_x = min_factor;
2162 ++*decim_y;
2163 } else {
2164 swap(*decim_x, *decim_y);
2165 if (*decim_x < *decim_y)
2166 ++*decim_x;
2167 }
2168 }
2169 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2170
2171 if (in_width > maxsinglelinewidth) {
2172 DSSERR("Cannot scale max input width exceeded");
2173 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302174 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302175 return 0;
2176}
2177
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302178static int dispc_ovl_calc_scaling_34xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302179 const struct omap_video_timings *mgr_timings,
2180 u16 width, u16 height, u16 out_width, u16 out_height,
2181 enum omap_color_mode color_mode, bool *five_taps,
2182 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302183 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302184{
2185 int error;
2186 u16 in_width, in_height;
2187 int min_factor = min(*decim_x, *decim_y);
2188 const int maxsinglelinewidth =
2189 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2190
2191 do {
2192 in_height = DIV_ROUND_UP(height, *decim_y);
2193 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302194 *core_clk = calc_core_clk_five_taps(plane, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302195 in_width, in_height, out_width, out_height, color_mode);
2196
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302197 error = check_horiz_timing_omap3(plane, mgr_timings,
2198 pos_x, in_width, in_height, out_width,
2199 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302200
2201 if (in_width > maxsinglelinewidth)
2202 if (in_height > out_height &&
2203 in_height < out_height * 2)
2204 *five_taps = false;
2205 if (!*five_taps)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302206 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302207 in_height, out_width, out_height,
2208 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302209
2210 error = (error || in_width > maxsinglelinewidth * 2 ||
2211 (in_width > maxsinglelinewidth && *five_taps) ||
2212 !*core_clk || *core_clk > dispc_core_clk_rate());
2213 if (error) {
2214 if (*decim_x == *decim_y) {
2215 *decim_x = min_factor;
2216 ++*decim_y;
2217 } else {
2218 swap(*decim_x, *decim_y);
2219 if (*decim_x < *decim_y)
2220 ++*decim_x;
2221 }
2222 }
2223 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2224
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302225 if (check_horiz_timing_omap3(plane, mgr_timings, pos_x, width, height,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302226 out_width, out_height)){
2227 DSSERR("horizontal timing too tight\n");
2228 return -EINVAL;
2229 }
2230
2231 if (in_width > (maxsinglelinewidth * 2)) {
2232 DSSERR("Cannot setup scaling");
2233 DSSERR("width exceeds maximum width possible");
2234 return -EINVAL;
2235 }
2236
2237 if (in_width > maxsinglelinewidth && *five_taps) {
2238 DSSERR("cannot setup scaling with five taps");
2239 return -EINVAL;
2240 }
2241 return 0;
2242}
2243
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302244static int dispc_ovl_calc_scaling_44xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302245 const struct omap_video_timings *mgr_timings,
2246 u16 width, u16 height, u16 out_width, u16 out_height,
2247 enum omap_color_mode color_mode, bool *five_taps,
2248 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302249 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302250{
2251 u16 in_width, in_width_max;
2252 int decim_x_min = *decim_x;
2253 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2254 const int maxsinglelinewidth =
2255 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302256 unsigned long pclk = dispc_plane_pclk_rate(plane);
Archit Taneja8ba85302012-09-26 17:00:37 +05302257 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302258
Archit Taneja8ba85302012-09-26 17:00:37 +05302259 if (mem_to_mem)
2260 in_width_max = DIV_ROUND_UP(out_width, maxdownscale);
2261 else
2262 in_width_max = dispc_core_clk_rate() /
2263 DIV_ROUND_UP(pclk, out_width);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302264
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302265 *decim_x = DIV_ROUND_UP(width, in_width_max);
2266
2267 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2268 if (*decim_x > *x_predecim)
2269 return -EINVAL;
2270
2271 do {
2272 in_width = DIV_ROUND_UP(width, *decim_x);
2273 } while (*decim_x <= *x_predecim &&
2274 in_width > maxsinglelinewidth && ++*decim_x);
2275
2276 if (in_width > maxsinglelinewidth) {
2277 DSSERR("Cannot scale width exceeds max line width");
2278 return -EINVAL;
2279 }
2280
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302281 *core_clk = dispc.feat->calc_core_clk(plane, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302282 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302283 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002284}
2285
Archit Taneja79ad75f2011-09-08 13:15:11 +05302286static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302287 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302288 const struct omap_video_timings *mgr_timings,
2289 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302290 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302291 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302292 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302293{
Archit Taneja0373cac2011-09-08 13:25:17 +05302294 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302295 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302296 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302297 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302298
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002299 if (width == out_width && height == out_height)
2300 return 0;
2301
Archit Taneja5b54ed32012-09-26 16:55:27 +05302302 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002303 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302304
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302305 *x_predecim = max_decim_limit;
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302306 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2307 dss_has_feature(FEAT_BURST_2D)) ? 2 : max_decim_limit;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302308
2309 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2310 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2311 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2312 color_mode == OMAP_DSS_COLOR_CLUT8) {
2313 *x_predecim = 1;
2314 *y_predecim = 1;
2315 *five_taps = false;
2316 return 0;
2317 }
2318
2319 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2320 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2321
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302322 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302323 return -EINVAL;
2324
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302325 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302326 return -EINVAL;
2327
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302328 ret = dispc.feat->calc_scaling(plane, mgr_timings, width, height,
2329 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302330 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2331 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302332 if (ret)
2333 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302334
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302335 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2336 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302337
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302338 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302339 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302340 "required core clk rate = %lu Hz, "
2341 "current core clk rate = %lu Hz\n",
2342 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302343 return -EINVAL;
2344 }
2345
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302346 *x_predecim = decim_x;
2347 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302348 return 0;
2349}
2350
Archit Taneja84a880f2012-09-26 16:57:37 +05302351static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302352 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2353 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2354 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2355 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2356 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302357 bool replication, const struct omap_video_timings *mgr_timings,
2358 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002359{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302360 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002361 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302362 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002363 unsigned offset0, offset1;
2364 s32 row_inc;
2365 s32 pix_inc;
Archit Taneja84a880f2012-09-26 16:57:37 +05302366 u16 frame_height = height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002367 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302368 u16 in_height = height;
2369 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302370 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302371 bool ilace = mgr_timings->interlace;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002372
Archit Taneja84a880f2012-09-26 16:57:37 +05302373 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002374 return -EINVAL;
2375
Archit Taneja84a880f2012-09-26 16:57:37 +05302376 out_width = out_width == 0 ? width : out_width;
2377 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002378
Archit Taneja84a880f2012-09-26 16:57:37 +05302379 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002380 fieldmode = 1;
2381
2382 if (ilace) {
2383 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302384 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302385 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302386 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002387
2388 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302389 "out_height %d\n", in_height, pos_y,
2390 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002391 }
2392
Archit Taneja84a880f2012-09-26 16:57:37 +05302393 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302394 return -EINVAL;
2395
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302396 r = dispc_ovl_calc_scaling(plane, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302397 in_height, out_width, out_height, color_mode,
2398 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302399 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302400 if (r)
2401 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002402
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302403 in_width = DIV_ROUND_UP(in_width, x_predecim);
2404 in_height = DIV_ROUND_UP(in_height, y_predecim);
2405
Archit Taneja84a880f2012-09-26 16:57:37 +05302406 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2407 color_mode == OMAP_DSS_COLOR_UYVY ||
2408 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302409 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002410
2411 if (ilace && !fieldmode) {
2412 /*
2413 * when downscaling the bottom field may have to start several
2414 * source lines below the top field. Unfortunately ACCUI
2415 * registers will only hold the fractional part of the offset
2416 * so the integer part must be added to the base address of the
2417 * bottom field.
2418 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302419 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002420 field_offset = 0;
2421 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302422 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002423 }
2424
2425 /* Fields are independent but interleaved in memory. */
2426 if (fieldmode)
2427 field_offset = 1;
2428
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002429 offset0 = 0;
2430 offset1 = 0;
2431 row_inc = 0;
2432 pix_inc = 0;
2433
Archit Taneja84a880f2012-09-26 16:57:37 +05302434 if (rotation_type == OMAP_DSS_ROT_TILER)
2435 calc_tiler_rotation_offset(screen_width, in_width,
2436 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302437 &offset0, &offset1, &row_inc, &pix_inc,
2438 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302439 else if (rotation_type == OMAP_DSS_ROT_DMA)
2440 calc_dma_rotation_offset(rotation, mirror,
2441 screen_width, in_width, frame_height,
2442 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302443 &offset0, &offset1, &row_inc, &pix_inc,
2444 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002445 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302446 calc_vrfb_rotation_offset(rotation, mirror,
2447 screen_width, in_width, frame_height,
2448 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302449 &offset0, &offset1, &row_inc, &pix_inc,
2450 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002451
2452 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2453 offset0, offset1, row_inc, pix_inc);
2454
Archit Taneja84a880f2012-09-26 16:57:37 +05302455 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002456
Archit Taneja84a880f2012-09-26 16:57:37 +05302457 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302458
Archit Taneja84a880f2012-09-26 16:57:37 +05302459 dispc_ovl_set_ba0(plane, paddr + offset0);
2460 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002461
Archit Taneja84a880f2012-09-26 16:57:37 +05302462 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2463 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2464 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302465 }
2466
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002467 dispc_ovl_set_row_inc(plane, row_inc);
2468 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002469
Archit Taneja84a880f2012-09-26 16:57:37 +05302470 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302471 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002472
Archit Taneja84a880f2012-09-26 16:57:37 +05302473 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002474
Archit Taneja78b687f2012-09-21 14:51:49 +05302475 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002476
Archit Taneja5b54ed32012-09-26 16:55:27 +05302477 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302478 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2479 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302480 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302481 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002482 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002483 }
2484
Archit Taneja84a880f2012-09-26 16:57:37 +05302485 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002486
Archit Taneja84a880f2012-09-26 16:57:37 +05302487 dispc_ovl_set_zorder(plane, caps, zorder);
2488 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2489 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002490
Archit Tanejad79db852012-09-22 12:30:17 +05302491 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302492
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002493 return 0;
2494}
2495
Archit Taneja84a880f2012-09-26 16:57:37 +05302496int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302497 bool replication, const struct omap_video_timings *mgr_timings,
2498 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302499{
2500 int r;
2501 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
2502 enum omap_channel channel;
2503
2504 channel = dispc_ovl_get_channel_out(plane);
2505
2506 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2507 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2508 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2509 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2510 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2511
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302512 r = dispc_ovl_setup_common(plane, ovl->caps, oi->paddr, oi->p_uv_addr,
2513 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2514 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2515 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302516 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302517
2518 return r;
2519}
2520
Archit Taneja749feff2012-08-31 12:32:52 +05302521int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302522 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302523{
2524 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302525 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302526 enum omap_plane plane = OMAP_DSS_WB;
2527 const int pos_x = 0, pos_y = 0;
2528 const u8 zorder = 0, global_alpha = 0;
2529 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302530 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302531 int in_width = mgr_timings->x_res;
2532 int in_height = mgr_timings->y_res;
2533 enum omap_overlay_caps caps =
2534 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2535
2536 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2537 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2538 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2539 wi->mirror);
2540
2541 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2542 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2543 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2544 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302545 replication, mgr_timings, mem_to_mem);
2546
2547 switch (wi->color_mode) {
2548 case OMAP_DSS_COLOR_RGB16:
2549 case OMAP_DSS_COLOR_RGB24P:
2550 case OMAP_DSS_COLOR_ARGB16:
2551 case OMAP_DSS_COLOR_RGBA16:
2552 case OMAP_DSS_COLOR_RGB12U:
2553 case OMAP_DSS_COLOR_ARGB16_1555:
2554 case OMAP_DSS_COLOR_XRGB16_1555:
2555 case OMAP_DSS_COLOR_RGBX16:
2556 truncation = true;
2557 break;
2558 default:
2559 truncation = false;
2560 break;
2561 }
2562
2563 /* setup extra DISPC_WB_ATTRIBUTES */
2564 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2565 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2566 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2567 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302568
2569 return r;
2570}
2571
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002572int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002573{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002574 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2575
Archit Taneja9b372c22011-05-06 11:45:49 +05302576 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002577
2578 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002579}
2580
2581static void dispc_disable_isr(void *data, u32 mask)
2582{
2583 struct completion *compl = data;
2584 complete(compl);
2585}
2586
Sumit Semwal2a205f32010-12-02 11:27:12 +00002587static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002588{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302589 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2590 /* flush posted write */
2591 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002592}
2593
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002594static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002595{
2596 struct completion frame_done_completion;
2597 bool is_on;
2598 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002599 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002600
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002601 /* When we disable LCD output, we need to wait until frame is done.
2602 * Otherwise the DSS is still working, and turning off the clocks
2603 * prevents DSS from going to OFF mode */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302604 is_on = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002605
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302606 irq = mgr_desc[channel].framedone_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002607
2608 if (!enable && is_on) {
2609 init_completion(&frame_done_completion);
2610
2611 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002612 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002613
2614 if (r)
2615 DSSERR("failed to register FRAMEDONE isr\n");
2616 }
2617
Sumit Semwal2a205f32010-12-02 11:27:12 +00002618 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002619
2620 if (!enable && is_on) {
2621 if (!wait_for_completion_timeout(&frame_done_completion,
2622 msecs_to_jiffies(100)))
2623 DSSERR("timeout waiting for FRAME DONE\n");
2624
2625 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002626 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002627
2628 if (r)
2629 DSSERR("failed to unregister FRAMEDONE isr\n");
2630 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002631}
2632
2633static void _enable_digit_out(bool enable)
2634{
2635 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002636 /* flush posted write */
2637 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002638}
2639
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002640static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002641{
2642 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002643 enum dss_hdmi_venc_clk_source_select src;
2644 int r, i;
2645 u32 irq_mask;
2646 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002647
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002648 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002649 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002650
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002651 src = dss_get_hdmi_venc_clk_source();
2652
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002653 if (enable) {
2654 unsigned long flags;
2655 /* When we enable digit output, we'll get an extra digit
2656 * sync lost interrupt, that we need to ignore */
2657 spin_lock_irqsave(&dispc.irq_lock, flags);
2658 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2659 _omap_dispc_set_irqs();
2660 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2661 }
2662
2663 /* When we disable digit output, we need to wait until fields are done.
2664 * Otherwise the DSS is still working, and turning off the clocks
2665 * prevents DSS from going to OFF mode. And when enabling, we need to
2666 * wait for the extra sync losts */
2667 init_completion(&frame_done_completion);
2668
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002669 if (src == DSS_HDMI_M_PCLK && enable == false) {
2670 irq_mask = DISPC_IRQ_FRAMEDONETV;
2671 num_irqs = 1;
2672 } else {
2673 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2674 /* XXX I understand from TRM that we should only wait for the
2675 * current field to complete. But it seems we have to wait for
2676 * both fields */
2677 num_irqs = 2;
2678 }
2679
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002680 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002681 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002683 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002684
2685 _enable_digit_out(enable);
2686
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002687 for (i = 0; i < num_irqs; ++i) {
2688 if (!wait_for_completion_timeout(&frame_done_completion,
2689 msecs_to_jiffies(100)))
2690 DSSERR("timeout waiting for digit out to %s\n",
2691 enable ? "start" : "stop");
2692 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002693
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002694 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2695 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002696 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002697 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002698
2699 if (enable) {
2700 unsigned long flags;
2701 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002702 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002703 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2704 _omap_dispc_set_irqs();
2705 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2706 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002707}
2708
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002709bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002710{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302711 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002712}
2713
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002714void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002715{
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302716 if (dss_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002717 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002718 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002719 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002720 else
2721 BUG();
2722}
2723
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302724void dispc_wb_enable(bool enable)
2725{
2726 enum omap_plane plane = OMAP_DSS_WB;
2727 struct completion frame_done_completion;
2728 bool is_on;
2729 int r;
2730 u32 irq;
2731
2732 is_on = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2733 irq = DISPC_IRQ_FRAMEDONEWB;
2734
2735 if (!enable && is_on) {
2736 init_completion(&frame_done_completion);
2737
2738 r = omap_dispc_register_isr(dispc_disable_isr,
2739 &frame_done_completion, irq);
2740 if (r)
2741 DSSERR("failed to register FRAMEDONEWB isr\n");
2742 }
2743
2744 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2745
2746 if (!enable && is_on) {
2747 if (!wait_for_completion_timeout(&frame_done_completion,
2748 msecs_to_jiffies(100)))
2749 DSSERR("timeout waiting for FRAMEDONEWB\n");
2750
2751 r = omap_dispc_unregister_isr(dispc_disable_isr,
2752 &frame_done_completion, irq);
2753 if (r)
2754 DSSERR("failed to unregister FRAMEDONEWB isr\n");
2755 }
2756}
2757
2758bool dispc_wb_is_enabled(void)
2759{
2760 enum omap_plane plane = OMAP_DSS_WB;
2761
2762 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2763}
2764
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002765void dispc_lcd_enable_signal_polarity(bool act_high)
2766{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002767 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2768 return;
2769
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002770 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002771}
2772
2773void dispc_lcd_enable_signal(bool enable)
2774{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002775 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2776 return;
2777
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002778 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002779}
2780
2781void dispc_pck_free_enable(bool enable)
2782{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002783 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2784 return;
2785
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002786 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002787}
2788
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002789void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002790{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302791 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002792}
2793
2794
Archit Tanejad21f43b2012-06-21 09:45:11 +05302795void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002796{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302797 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002798}
2799
2800void dispc_set_loadmode(enum omap_dss_load_mode mode)
2801{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002802 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002803}
2804
2805
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002806static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002807{
Sumit Semwal8613b002010-12-02 11:27:09 +00002808 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002809}
2810
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002811static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002812 enum omap_dss_trans_key_type type,
2813 u32 trans_key)
2814{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302815 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002816
Sumit Semwal8613b002010-12-02 11:27:09 +00002817 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002818}
2819
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002820static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002821{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302822 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002823}
Archit Taneja11354dd2011-09-26 11:47:29 +05302824
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002825static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2826 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002827{
Archit Taneja11354dd2011-09-26 11:47:29 +05302828 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002829 return;
2830
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002831 if (ch == OMAP_DSS_CHANNEL_LCD)
2832 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002833 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002834 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002835}
Archit Taneja11354dd2011-09-26 11:47:29 +05302836
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002837void dispc_mgr_setup(enum omap_channel channel,
2838 struct omap_overlay_manager_info *info)
2839{
2840 dispc_mgr_set_default_color(channel, info->default_color);
2841 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2842 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2843 dispc_mgr_enable_alpha_fixed_zorder(channel,
2844 info->partial_alpha_enabled);
2845 if (dss_has_feature(FEAT_CPR)) {
2846 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2847 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2848 }
2849}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002850
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002851void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002852{
2853 int code;
2854
2855 switch (data_lines) {
2856 case 12:
2857 code = 0;
2858 break;
2859 case 16:
2860 code = 1;
2861 break;
2862 case 18:
2863 code = 2;
2864 break;
2865 case 24:
2866 code = 3;
2867 break;
2868 default:
2869 BUG();
2870 return;
2871 }
2872
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302873 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002874}
2875
Archit Taneja569969d2011-08-22 17:41:57 +05302876void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002877{
2878 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302879 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002880
2881 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302882 case DSS_IO_PAD_MODE_RESET:
2883 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002884 gpout1 = 0;
2885 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302886 case DSS_IO_PAD_MODE_RFBI:
2887 gpout0 = 1;
2888 gpout1 = 0;
2889 break;
2890 case DSS_IO_PAD_MODE_BYPASS:
2891 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002892 gpout1 = 1;
2893 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002894 default:
2895 BUG();
2896 return;
2897 }
2898
Archit Taneja569969d2011-08-22 17:41:57 +05302899 l = dispc_read_reg(DISPC_CONTROL);
2900 l = FLD_MOD(l, gpout0, 15, 15);
2901 l = FLD_MOD(l, gpout1, 16, 16);
2902 dispc_write_reg(DISPC_CONTROL, l);
2903}
2904
2905void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2906{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302907 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002908}
2909
Archit Taneja8f366162012-04-16 12:53:44 +05302910static bool _dispc_mgr_size_ok(u16 width, u16 height)
2911{
2912 return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
2913 height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
2914}
2915
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002916static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2917 int vsw, int vfp, int vbp)
2918{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302919 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2920 hfp < 1 || hfp > dispc.feat->hp_max ||
2921 hbp < 1 || hbp > dispc.feat->hp_max ||
2922 vsw < 1 || vsw > dispc.feat->sw_max ||
2923 vfp < 0 || vfp > dispc.feat->vp_max ||
2924 vbp < 0 || vbp > dispc.feat->vp_max)
2925 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002926 return true;
2927}
2928
Archit Taneja8f366162012-04-16 12:53:44 +05302929bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302930 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002931{
Archit Taneja8f366162012-04-16 12:53:44 +05302932 bool timings_ok;
2933
2934 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2935
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302936 if (dss_mgr_is_lcd(channel))
Archit Taneja8f366162012-04-16 12:53:44 +05302937 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2938 timings->hfp, timings->hbp,
2939 timings->vsw, timings->vfp,
2940 timings->vbp);
2941
2942 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002943}
2944
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002945static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302946 int hfp, int hbp, int vsw, int vfp, int vbp,
2947 enum omap_dss_signal_level vsync_level,
2948 enum omap_dss_signal_level hsync_level,
2949 enum omap_dss_signal_edge data_pclk_edge,
2950 enum omap_dss_signal_level de_level,
2951 enum omap_dss_signal_edge sync_pclk_edge)
2952
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002953{
Archit Taneja655e2942012-06-21 10:37:43 +05302954 u32 timing_h, timing_v, l;
2955 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002956
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302957 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2958 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2959 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2960 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2961 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2962 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002963
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002964 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2965 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302966
2967 switch (data_pclk_edge) {
2968 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2969 ipc = false;
2970 break;
2971 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2972 ipc = true;
2973 break;
2974 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2975 default:
2976 BUG();
2977 }
2978
2979 switch (sync_pclk_edge) {
2980 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2981 onoff = false;
2982 rf = false;
2983 break;
2984 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2985 onoff = true;
2986 rf = false;
2987 break;
2988 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2989 onoff = true;
2990 rf = true;
2991 break;
2992 default:
2993 BUG();
2994 };
2995
2996 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2997 l |= FLD_VAL(onoff, 17, 17);
2998 l |= FLD_VAL(rf, 16, 16);
2999 l |= FLD_VAL(de_level, 15, 15);
3000 l |= FLD_VAL(ipc, 14, 14);
3001 l |= FLD_VAL(hsync_level, 13, 13);
3002 l |= FLD_VAL(vsync_level, 12, 12);
3003 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003004}
3005
3006/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303007void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003008 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003009{
3010 unsigned xtot, ytot;
3011 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303012 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003013
Archit Taneja2aefad42012-05-18 14:36:54 +05303014 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303015
Archit Taneja2aefad42012-05-18 14:36:54 +05303016 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303017 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003018 return;
3019 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303020
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303021 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303022 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303023 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3024 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303025
Archit Taneja2aefad42012-05-18 14:36:54 +05303026 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3027 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303028
3029 ht = (timings->pixel_clock * 1000) / xtot;
3030 vt = (timings->pixel_clock * 1000) / xtot / ytot;
3031
3032 DSSDBG("pck %u\n", timings->pixel_clock);
3033 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303034 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303035 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3036 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3037 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003038
Archit Tanejac51d9212012-04-16 12:53:43 +05303039 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303040 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303041 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303042 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303043 }
Archit Taneja8f366162012-04-16 12:53:44 +05303044
Archit Taneja2aefad42012-05-18 14:36:54 +05303045 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003046}
3047
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003048static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003049 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003050{
3051 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003052 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003053
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003054 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003055 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003056}
3057
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003058static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003059 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003060{
3061 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003062 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003063 *lck_div = FLD_GET(l, 23, 16);
3064 *pck_div = FLD_GET(l, 7, 0);
3065}
3066
3067unsigned long dispc_fclk_rate(void)
3068{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303069 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003070 unsigned long r = 0;
3071
Taneja, Archit66534e82011-03-08 05:50:34 -06003072 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303073 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003074 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06003075 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303076 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303077 dsidev = dsi_get_dsidev_from_id(0);
3078 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06003079 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303080 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3081 dsidev = dsi_get_dsidev_from_id(1);
3082 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3083 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003084 default:
3085 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003086 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003087 }
3088
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003089 return r;
3090}
3091
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003092unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003093{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303094 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003095 int lcd;
3096 unsigned long r;
3097 u32 l;
3098
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003099 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003100
3101 lcd = FLD_GET(l, 23, 16);
3102
Taneja, Architea751592011-03-08 05:50:35 -06003103 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303104 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003105 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06003106 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303107 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303108 dsidev = dsi_get_dsidev_from_id(0);
3109 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06003110 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303111 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3112 dsidev = dsi_get_dsidev_from_id(1);
3113 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3114 break;
Taneja, Architea751592011-03-08 05:50:35 -06003115 default:
3116 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003117 return 0;
Taneja, Architea751592011-03-08 05:50:35 -06003118 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003119
3120 return r / lcd;
3121}
3122
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003123unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003124{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003125 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003126
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303127 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303128 int pcd;
3129 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003130
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303131 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003132
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303133 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003134
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303135 r = dispc_mgr_lclk_rate(channel);
3136
3137 return r / pcd;
3138 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303139 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303140
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303141 source = dss_get_hdmi_venc_clk_source();
3142
3143 switch (source) {
3144 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303145 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303146 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303147 return hdmi_get_pixel_clock();
3148 default:
3149 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003150 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303151 }
3152 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003153}
3154
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303155unsigned long dispc_core_clk_rate(void)
3156{
3157 int lcd;
3158 unsigned long fclk = dispc_fclk_rate();
3159
3160 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3161 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3162 else
3163 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3164
3165 return fclk / lcd;
3166}
3167
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303168static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3169{
3170 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3171
3172 return dispc_mgr_pclk_rate(channel);
3173}
3174
3175static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3176{
3177 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3178
3179 if (dss_mgr_is_lcd(channel))
3180 return dispc_mgr_lclk_rate(channel);
3181 else
3182 return dispc_fclk_rate();
3183
3184}
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303185static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003186{
3187 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303188 enum omap_dss_clk_source lcd_clk_src;
3189
3190 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3191
3192 lcd_clk_src = dss_get_lcd_clk_source(channel);
3193
3194 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3195 dss_get_generic_clk_source_name(lcd_clk_src),
3196 dss_feat_get_clk_source_name(lcd_clk_src));
3197
3198 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3199
3200 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3201 dispc_mgr_lclk_rate(channel), lcd);
3202 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3203 dispc_mgr_pclk_rate(channel), pcd);
3204}
3205
3206void dispc_dump_clocks(struct seq_file *s)
3207{
3208 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003209 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303210 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003211
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003212 if (dispc_runtime_get())
3213 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003214
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003215 seq_printf(s, "- DISPC -\n");
3216
Archit Taneja067a57e2011-03-02 11:57:25 +05303217 seq_printf(s, "dispc fclk source = %s (%s)\n",
3218 dss_get_generic_clk_source_name(dispc_clk_src),
3219 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003220
3221 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003222
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003223 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3224 seq_printf(s, "- DISPC-CORE-CLK -\n");
3225 l = dispc_read_reg(DISPC_DIVISOR);
3226 lcd = FLD_GET(l, 23, 16);
3227
3228 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3229 (dispc_fclk_rate()/lcd), lcd);
3230 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003231
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303232 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003233
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303234 if (dss_has_feature(FEAT_MGR_LCD2))
3235 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3236 if (dss_has_feature(FEAT_MGR_LCD3))
3237 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003238
3239 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003240}
3241
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003242#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3243void dispc_dump_irqs(struct seq_file *s)
3244{
3245 unsigned long flags;
3246 struct dispc_irq_stats stats;
3247
3248 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
3249
3250 stats = dispc.irq_stats;
3251 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
3252 dispc.irq_stats.last_reset = jiffies;
3253
3254 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
3255
3256 seq_printf(s, "period %u ms\n",
3257 jiffies_to_msecs(jiffies - stats.last_reset));
3258
3259 seq_printf(s, "irqs %d\n", stats.irq_count);
3260#define PIS(x) \
3261 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
3262
3263 PIS(FRAMEDONE);
3264 PIS(VSYNC);
3265 PIS(EVSYNC_EVEN);
3266 PIS(EVSYNC_ODD);
3267 PIS(ACBIAS_COUNT_STAT);
3268 PIS(PROG_LINE_NUM);
3269 PIS(GFX_FIFO_UNDERFLOW);
3270 PIS(GFX_END_WIN);
3271 PIS(PAL_GAMMA_MASK);
3272 PIS(OCP_ERR);
3273 PIS(VID1_FIFO_UNDERFLOW);
3274 PIS(VID1_END_WIN);
3275 PIS(VID2_FIFO_UNDERFLOW);
3276 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303277 if (dss_feat_get_num_ovls() > 3) {
3278 PIS(VID3_FIFO_UNDERFLOW);
3279 PIS(VID3_END_WIN);
3280 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003281 PIS(SYNC_LOST);
3282 PIS(SYNC_LOST_DIGIT);
3283 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003284 if (dss_has_feature(FEAT_MGR_LCD2)) {
3285 PIS(FRAMEDONE2);
3286 PIS(VSYNC2);
3287 PIS(ACBIAS_COUNT_STAT2);
3288 PIS(SYNC_LOST2);
3289 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303290 if (dss_has_feature(FEAT_MGR_LCD3)) {
3291 PIS(FRAMEDONE3);
3292 PIS(VSYNC3);
3293 PIS(ACBIAS_COUNT_STAT3);
3294 PIS(SYNC_LOST3);
3295 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003296#undef PIS
3297}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003298#endif
3299
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003300static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003301{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303302 int i, j;
3303 const char *mgr_names[] = {
3304 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3305 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3306 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303307 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303308 };
3309 const char *ovl_names[] = {
3310 [OMAP_DSS_GFX] = "GFX",
3311 [OMAP_DSS_VIDEO1] = "VID1",
3312 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303313 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303314 };
3315 const char **p_names;
3316
Archit Taneja9b372c22011-05-06 11:45:49 +05303317#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003318
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003319 if (dispc_runtime_get())
3320 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003321
Archit Taneja5010be82011-08-05 19:06:00 +05303322 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003323 DUMPREG(DISPC_REVISION);
3324 DUMPREG(DISPC_SYSCONFIG);
3325 DUMPREG(DISPC_SYSSTATUS);
3326 DUMPREG(DISPC_IRQSTATUS);
3327 DUMPREG(DISPC_IRQENABLE);
3328 DUMPREG(DISPC_CONTROL);
3329 DUMPREG(DISPC_CONFIG);
3330 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003331 DUMPREG(DISPC_LINE_STATUS);
3332 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303333 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3334 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003335 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003336 if (dss_has_feature(FEAT_MGR_LCD2)) {
3337 DUMPREG(DISPC_CONTROL2);
3338 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003339 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303340 if (dss_has_feature(FEAT_MGR_LCD3)) {
3341 DUMPREG(DISPC_CONTROL3);
3342 DUMPREG(DISPC_CONFIG3);
3343 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003344
Archit Taneja5010be82011-08-05 19:06:00 +05303345#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003346
Archit Taneja5010be82011-08-05 19:06:00 +05303347#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303348#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
3349 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303350 dispc_read_reg(DISPC_REG(i, r)))
3351
Archit Taneja4dd2da12011-08-05 19:06:01 +05303352 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303353
Archit Taneja4dd2da12011-08-05 19:06:01 +05303354 /* DISPC channel specific registers */
3355 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3356 DUMPREG(i, DISPC_DEFAULT_COLOR);
3357 DUMPREG(i, DISPC_TRANS_COLOR);
3358 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003359
Archit Taneja4dd2da12011-08-05 19:06:01 +05303360 if (i == OMAP_DSS_CHANNEL_DIGIT)
3361 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303362
Archit Taneja4dd2da12011-08-05 19:06:01 +05303363 DUMPREG(i, DISPC_DEFAULT_COLOR);
3364 DUMPREG(i, DISPC_TRANS_COLOR);
3365 DUMPREG(i, DISPC_TIMING_H);
3366 DUMPREG(i, DISPC_TIMING_V);
3367 DUMPREG(i, DISPC_POL_FREQ);
3368 DUMPREG(i, DISPC_DIVISORo);
3369 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303370
Archit Taneja4dd2da12011-08-05 19:06:01 +05303371 DUMPREG(i, DISPC_DATA_CYCLE1);
3372 DUMPREG(i, DISPC_DATA_CYCLE2);
3373 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003374
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003375 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303376 DUMPREG(i, DISPC_CPR_COEF_R);
3377 DUMPREG(i, DISPC_CPR_COEF_G);
3378 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003379 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003380 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003381
Archit Taneja4dd2da12011-08-05 19:06:01 +05303382 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003383
Archit Taneja4dd2da12011-08-05 19:06:01 +05303384 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3385 DUMPREG(i, DISPC_OVL_BA0);
3386 DUMPREG(i, DISPC_OVL_BA1);
3387 DUMPREG(i, DISPC_OVL_POSITION);
3388 DUMPREG(i, DISPC_OVL_SIZE);
3389 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3390 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3391 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3392 DUMPREG(i, DISPC_OVL_ROW_INC);
3393 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3394 if (dss_has_feature(FEAT_PRELOAD))
3395 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003396
Archit Taneja4dd2da12011-08-05 19:06:01 +05303397 if (i == OMAP_DSS_GFX) {
3398 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3399 DUMPREG(i, DISPC_OVL_TABLE_BA);
3400 continue;
3401 }
3402
3403 DUMPREG(i, DISPC_OVL_FIR);
3404 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3405 DUMPREG(i, DISPC_OVL_ACCU0);
3406 DUMPREG(i, DISPC_OVL_ACCU1);
3407 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3408 DUMPREG(i, DISPC_OVL_BA0_UV);
3409 DUMPREG(i, DISPC_OVL_BA1_UV);
3410 DUMPREG(i, DISPC_OVL_FIR2);
3411 DUMPREG(i, DISPC_OVL_ACCU2_0);
3412 DUMPREG(i, DISPC_OVL_ACCU2_1);
3413 }
3414 if (dss_has_feature(FEAT_ATTR2))
3415 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3416 if (dss_has_feature(FEAT_PRELOAD))
3417 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303418 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003419
Archit Taneja5010be82011-08-05 19:06:00 +05303420#undef DISPC_REG
3421#undef DUMPREG
3422
3423#define DISPC_REG(plane, name, i) name(plane, i)
3424#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303425 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
3426 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303427 dispc_read_reg(DISPC_REG(plane, name, i)))
3428
Archit Taneja4dd2da12011-08-05 19:06:01 +05303429 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303430
Archit Taneja4dd2da12011-08-05 19:06:01 +05303431 /* start from OMAP_DSS_VIDEO1 */
3432 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3433 for (j = 0; j < 8; j++)
3434 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303435
Archit Taneja4dd2da12011-08-05 19:06:01 +05303436 for (j = 0; j < 8; j++)
3437 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303438
Archit Taneja4dd2da12011-08-05 19:06:01 +05303439 for (j = 0; j < 5; j++)
3440 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003441
Archit Taneja4dd2da12011-08-05 19:06:01 +05303442 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3443 for (j = 0; j < 8; j++)
3444 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3445 }
Amber Jainab5ca072011-05-19 19:47:53 +05303446
Archit Taneja4dd2da12011-08-05 19:06:01 +05303447 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3448 for (j = 0; j < 8; j++)
3449 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303450
Archit Taneja4dd2da12011-08-05 19:06:01 +05303451 for (j = 0; j < 8; j++)
3452 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303453
Archit Taneja4dd2da12011-08-05 19:06:01 +05303454 for (j = 0; j < 8; j++)
3455 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3456 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003457 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003458
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003459 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303460
3461#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003462#undef DUMPREG
3463}
3464
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003465/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303466void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003467 struct dispc_clock_info *cinfo)
3468{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003469 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003470 unsigned long best_pck;
3471 u16 best_ld, cur_ld;
3472 u16 best_pd, cur_pd;
3473
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003474 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3475 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3476
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003477 best_pck = 0;
3478 best_ld = 0;
3479 best_pd = 0;
3480
3481 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3482 unsigned long lck = fck / cur_ld;
3483
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003484 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003485 unsigned long pck = lck / cur_pd;
3486 long old_delta = abs(best_pck - req_pck);
3487 long new_delta = abs(pck - req_pck);
3488
3489 if (best_pck == 0 || new_delta < old_delta) {
3490 best_pck = pck;
3491 best_ld = cur_ld;
3492 best_pd = cur_pd;
3493
3494 if (pck == req_pck)
3495 goto found;
3496 }
3497
3498 if (pck < req_pck)
3499 break;
3500 }
3501
3502 if (lck / pcd_min < req_pck)
3503 break;
3504 }
3505
3506found:
3507 cinfo->lck_div = best_ld;
3508 cinfo->pck_div = best_pd;
3509 cinfo->lck = fck / cinfo->lck_div;
3510 cinfo->pck = cinfo->lck / cinfo->pck_div;
3511}
3512
3513/* calculate clock rates using dividers in cinfo */
3514int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3515 struct dispc_clock_info *cinfo)
3516{
3517 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3518 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003519 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003520 return -EINVAL;
3521
3522 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3523 cinfo->pck = cinfo->lck / cinfo->pck_div;
3524
3525 return 0;
3526}
3527
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303528void dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003529 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003530{
3531 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3532 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3533
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003534 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003535}
3536
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003537int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003538 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003539{
3540 unsigned long fck;
3541
3542 fck = dispc_fclk_rate();
3543
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003544 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3545 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003546
3547 cinfo->lck = fck / cinfo->lck_div;
3548 cinfo->pck = cinfo->lck / cinfo->pck_div;
3549
3550 return 0;
3551}
3552
3553/* dispc.irq_lock has to be locked by the caller */
3554static void _omap_dispc_set_irqs(void)
3555{
3556 u32 mask;
3557 u32 old_mask;
3558 int i;
3559 struct omap_dispc_isr_data *isr_data;
3560
3561 mask = dispc.irq_error_mask;
3562
3563 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3564 isr_data = &dispc.registered_isr[i];
3565
3566 if (isr_data->isr == NULL)
3567 continue;
3568
3569 mask |= isr_data->mask;
3570 }
3571
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003572 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3573 /* clear the irqstatus for newly enabled irqs */
3574 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
3575
3576 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003577}
3578
3579int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3580{
3581 int i;
3582 int ret;
3583 unsigned long flags;
3584 struct omap_dispc_isr_data *isr_data;
3585
3586 if (isr == NULL)
3587 return -EINVAL;
3588
3589 spin_lock_irqsave(&dispc.irq_lock, flags);
3590
3591 /* check for duplicate entry */
3592 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3593 isr_data = &dispc.registered_isr[i];
3594 if (isr_data->isr == isr && isr_data->arg == arg &&
3595 isr_data->mask == mask) {
3596 ret = -EINVAL;
3597 goto err;
3598 }
3599 }
3600
3601 isr_data = NULL;
3602 ret = -EBUSY;
3603
3604 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3605 isr_data = &dispc.registered_isr[i];
3606
3607 if (isr_data->isr != NULL)
3608 continue;
3609
3610 isr_data->isr = isr;
3611 isr_data->arg = arg;
3612 isr_data->mask = mask;
3613 ret = 0;
3614
3615 break;
3616 }
3617
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003618 if (ret)
3619 goto err;
3620
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003621 _omap_dispc_set_irqs();
3622
3623 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3624
3625 return 0;
3626err:
3627 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3628
3629 return ret;
3630}
3631EXPORT_SYMBOL(omap_dispc_register_isr);
3632
3633int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3634{
3635 int i;
3636 unsigned long flags;
3637 int ret = -EINVAL;
3638 struct omap_dispc_isr_data *isr_data;
3639
3640 spin_lock_irqsave(&dispc.irq_lock, flags);
3641
3642 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3643 isr_data = &dispc.registered_isr[i];
3644 if (isr_data->isr != isr || isr_data->arg != arg ||
3645 isr_data->mask != mask)
3646 continue;
3647
3648 /* found the correct isr */
3649
3650 isr_data->isr = NULL;
3651 isr_data->arg = NULL;
3652 isr_data->mask = 0;
3653
3654 ret = 0;
3655 break;
3656 }
3657
3658 if (ret == 0)
3659 _omap_dispc_set_irqs();
3660
3661 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3662
3663 return ret;
3664}
3665EXPORT_SYMBOL(omap_dispc_unregister_isr);
3666
3667#ifdef DEBUG
3668static void print_irq_status(u32 status)
3669{
3670 if ((status & dispc.irq_error_mask) == 0)
3671 return;
3672
3673 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3674
3675#define PIS(x) \
3676 if (status & DISPC_IRQ_##x) \
3677 printk(#x " ");
3678 PIS(GFX_FIFO_UNDERFLOW);
3679 PIS(OCP_ERR);
3680 PIS(VID1_FIFO_UNDERFLOW);
3681 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303682 if (dss_feat_get_num_ovls() > 3)
3683 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003684 PIS(SYNC_LOST);
3685 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003686 if (dss_has_feature(FEAT_MGR_LCD2))
3687 PIS(SYNC_LOST2);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303688 if (dss_has_feature(FEAT_MGR_LCD3))
3689 PIS(SYNC_LOST3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003690#undef PIS
3691
3692 printk("\n");
3693}
3694#endif
3695
3696/* Called from dss.c. Note that we don't touch clocks here,
3697 * but we presume they are on because we got an IRQ. However,
3698 * an irq handler may turn the clocks off, so we may not have
3699 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003700static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003701{
3702 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003703 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003704 u32 handledirqs = 0;
3705 u32 unhandled_errors;
3706 struct omap_dispc_isr_data *isr_data;
3707 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3708
3709 spin_lock(&dispc.irq_lock);
3710
3711 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003712 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3713
3714 /* IRQ is not for us */
3715 if (!(irqstatus & irqenable)) {
3716 spin_unlock(&dispc.irq_lock);
3717 return IRQ_NONE;
3718 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003719
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003720#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3721 spin_lock(&dispc.irq_stats_lock);
3722 dispc.irq_stats.irq_count++;
3723 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3724 spin_unlock(&dispc.irq_stats_lock);
3725#endif
3726
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003727#ifdef DEBUG
3728 if (dss_debug)
3729 print_irq_status(irqstatus);
3730#endif
3731 /* Ack the interrupt. Do it here before clocks are possibly turned
3732 * off */
3733 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3734 /* flush posted write */
3735 dispc_read_reg(DISPC_IRQSTATUS);
3736
3737 /* make a copy and unlock, so that isrs can unregister
3738 * themselves */
3739 memcpy(registered_isr, dispc.registered_isr,
3740 sizeof(registered_isr));
3741
3742 spin_unlock(&dispc.irq_lock);
3743
3744 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3745 isr_data = &registered_isr[i];
3746
3747 if (!isr_data->isr)
3748 continue;
3749
3750 if (isr_data->mask & irqstatus) {
3751 isr_data->isr(isr_data->arg, irqstatus);
3752 handledirqs |= isr_data->mask;
3753 }
3754 }
3755
3756 spin_lock(&dispc.irq_lock);
3757
3758 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3759
3760 if (unhandled_errors) {
3761 dispc.error_irqs |= unhandled_errors;
3762
3763 dispc.irq_error_mask &= ~unhandled_errors;
3764 _omap_dispc_set_irqs();
3765
3766 schedule_work(&dispc.error_work);
3767 }
3768
3769 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003770
3771 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003772}
3773
3774static void dispc_error_worker(struct work_struct *work)
3775{
3776 int i;
3777 u32 errors;
3778 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003779 static const unsigned fifo_underflow_bits[] = {
3780 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3781 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3782 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303783 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003784 };
3785
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003786 spin_lock_irqsave(&dispc.irq_lock, flags);
3787 errors = dispc.error_irqs;
3788 dispc.error_irqs = 0;
3789 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3790
Dima Zavin13eae1f2011-06-27 10:31:05 -07003791 dispc_runtime_get();
3792
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003793 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3794 struct omap_overlay *ovl;
3795 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003796
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003797 ovl = omap_dss_get_overlay(i);
3798 bit = fifo_underflow_bits[i];
3799
3800 if (bit & errors) {
3801 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3802 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003803 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003804 dispc_mgr_go(ovl->manager->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303805 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003806 }
3807 }
3808
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003809 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3810 struct omap_overlay_manager *mgr;
3811 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003812
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003813 mgr = omap_dss_get_overlay_manager(i);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303814 bit = mgr_desc[i].sync_lost_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003815
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003816 if (bit & errors) {
Archit Taneja794bc4e2012-09-07 17:44:51 +05303817 struct omap_dss_device *dssdev = mgr->get_device(mgr);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003818 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003819
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003820 DSSERR("SYNC_LOST on channel %s, restarting the output "
3821 "with video overlays disabled\n",
3822 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003823
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003824 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3825 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003826
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003827 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3828 struct omap_overlay *ovl;
3829 ovl = omap_dss_get_overlay(i);
3830
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003831 if (ovl->id != OMAP_DSS_GFX &&
3832 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003833 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003834 }
3835
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003836 dispc_mgr_go(mgr->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303837 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003838
Sumit Semwal2a205f32010-12-02 11:27:12 +00003839 if (enable)
3840 dssdev->driver->enable(dssdev);
3841 }
3842 }
3843
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003844 if (errors & DISPC_IRQ_OCP_ERR) {
3845 DSSERR("OCP_ERR\n");
3846 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3847 struct omap_overlay_manager *mgr;
Archit Taneja794bc4e2012-09-07 17:44:51 +05303848 struct omap_dss_device *dssdev;
3849
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003850 mgr = omap_dss_get_overlay_manager(i);
Archit Taneja794bc4e2012-09-07 17:44:51 +05303851 dssdev = mgr->get_device(mgr);
3852
3853 if (dssdev && dssdev->driver)
3854 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003855 }
3856 }
3857
3858 spin_lock_irqsave(&dispc.irq_lock, flags);
3859 dispc.irq_error_mask |= errors;
3860 _omap_dispc_set_irqs();
3861 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003862
3863 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003864}
3865
3866int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3867{
3868 void dispc_irq_wait_handler(void *data, u32 mask)
3869 {
3870 complete((struct completion *)data);
3871 }
3872
3873 int r;
3874 DECLARE_COMPLETION_ONSTACK(completion);
3875
3876 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3877 irqmask);
3878
3879 if (r)
3880 return r;
3881
3882 timeout = wait_for_completion_timeout(&completion, timeout);
3883
3884 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3885
3886 if (timeout == 0)
3887 return -ETIMEDOUT;
3888
3889 if (timeout == -ERESTARTSYS)
3890 return -ERESTARTSYS;
3891
3892 return 0;
3893}
3894
3895int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3896 unsigned long timeout)
3897{
3898 void dispc_irq_wait_handler(void *data, u32 mask)
3899 {
3900 complete((struct completion *)data);
3901 }
3902
3903 int r;
3904 DECLARE_COMPLETION_ONSTACK(completion);
3905
3906 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3907 irqmask);
3908
3909 if (r)
3910 return r;
3911
3912 timeout = wait_for_completion_interruptible_timeout(&completion,
3913 timeout);
3914
3915 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3916
3917 if (timeout == 0)
3918 return -ETIMEDOUT;
3919
3920 if (timeout == -ERESTARTSYS)
3921 return -ERESTARTSYS;
3922
3923 return 0;
3924}
3925
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003926static void _omap_dispc_initialize_irq(void)
3927{
3928 unsigned long flags;
3929
3930 spin_lock_irqsave(&dispc.irq_lock, flags);
3931
3932 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3933
3934 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003935 if (dss_has_feature(FEAT_MGR_LCD2))
3936 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05303937 if (dss_has_feature(FEAT_MGR_LCD3))
3938 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303939 if (dss_feat_get_num_ovls() > 3)
3940 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003941
3942 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3943 * so clear it */
3944 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3945
3946 _omap_dispc_set_irqs();
3947
3948 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3949}
3950
3951void dispc_enable_sidle(void)
3952{
3953 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3954}
3955
3956void dispc_disable_sidle(void)
3957{
3958 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3959}
3960
3961static void _omap_dispc_initial_config(void)
3962{
3963 u32 l;
3964
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003965 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3966 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3967 l = dispc_read_reg(DISPC_DIVISOR);
3968 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3969 l = FLD_MOD(l, 1, 0, 0);
3970 l = FLD_MOD(l, 1, 23, 16);
3971 dispc_write_reg(DISPC_DIVISOR, l);
3972 }
3973
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003974 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003975 if (dss_has_feature(FEAT_FUNCGATED))
3976 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003977
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003978 _dispc_setup_color_conv_coef();
3979
3980 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3981
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003982 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003983
3984 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303985
3986 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003987}
3988
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303989static const struct dispc_features omap24xx_dispc_feats __initconst = {
3990 .sw_start = 5,
3991 .fp_start = 15,
3992 .bp_start = 27,
3993 .sw_max = 64,
3994 .vp_max = 255,
3995 .hp_max = 256,
3996 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3997 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003998 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303999};
4000
4001static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
4002 .sw_start = 5,
4003 .fp_start = 15,
4004 .bp_start = 27,
4005 .sw_max = 64,
4006 .vp_max = 255,
4007 .hp_max = 256,
4008 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4009 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004010 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304011};
4012
4013static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
4014 .sw_start = 7,
4015 .fp_start = 19,
4016 .bp_start = 31,
4017 .sw_max = 256,
4018 .vp_max = 4095,
4019 .hp_max = 4096,
4020 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4021 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004022 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304023};
4024
4025static const struct dispc_features omap44xx_dispc_feats __initconst = {
4026 .sw_start = 7,
4027 .fp_start = 19,
4028 .bp_start = 31,
4029 .sw_max = 256,
4030 .vp_max = 4095,
4031 .hp_max = 4096,
4032 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4033 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004034 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03004035 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304036};
4037
4038static int __init dispc_init_features(struct device *dev)
4039{
4040 const struct dispc_features *src;
4041 struct dispc_features *dst;
4042
4043 dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
4044 if (!dst) {
4045 dev_err(dev, "Failed to allocate DISPC Features\n");
4046 return -ENOMEM;
4047 }
4048
4049 if (cpu_is_omap24xx()) {
4050 src = &omap24xx_dispc_feats;
4051 } else if (cpu_is_omap34xx()) {
4052 if (omap_rev() < OMAP3430_REV_ES3_0)
4053 src = &omap34xx_rev1_0_dispc_feats;
4054 else
4055 src = &omap34xx_rev3_0_dispc_feats;
4056 } else if (cpu_is_omap44xx()) {
4057 src = &omap44xx_dispc_feats;
Archit Taneja23362832012-04-08 16:47:01 +05304058 } else if (soc_is_omap54xx()) {
4059 src = &omap44xx_dispc_feats;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304060 } else {
4061 return -ENODEV;
4062 }
4063
4064 memcpy(dst, src, sizeof(*dst));
4065 dispc.feat = dst;
4066
4067 return 0;
4068}
4069
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004070/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004071static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004072{
4073 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004074 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004075 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004076 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004077
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004078 dispc.pdev = pdev;
4079
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304080 r = dispc_init_features(&dispc.pdev->dev);
4081 if (r)
4082 return r;
4083
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004084 spin_lock_init(&dispc.irq_lock);
4085
4086#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4087 spin_lock_init(&dispc.irq_stats_lock);
4088 dispc.irq_stats.last_reset = jiffies;
4089#endif
4090
4091 INIT_WORK(&dispc.error_work, dispc_error_worker);
4092
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004093 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4094 if (!dispc_mem) {
4095 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004096 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004097 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004098
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004099 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4100 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004101 if (!dispc.base) {
4102 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004103 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004104 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004105
archit tanejaaffe3602011-02-23 08:41:03 +00004106 dispc.irq = platform_get_irq(dispc.pdev, 0);
4107 if (dispc.irq < 0) {
4108 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004109 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004110 }
4111
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004112 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
4113 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004114 if (r < 0) {
4115 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004116 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004117 }
4118
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004119 clk = clk_get(&pdev->dev, "fck");
4120 if (IS_ERR(clk)) {
4121 DSSERR("can't get fck\n");
4122 r = PTR_ERR(clk);
4123 return r;
4124 }
4125
4126 dispc.dss_clk = clk;
4127
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004128 pm_runtime_enable(&pdev->dev);
4129
4130 r = dispc_runtime_get();
4131 if (r)
4132 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004133
4134 _omap_dispc_initial_config();
4135
4136 _omap_dispc_initialize_irq();
4137
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004138 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004139 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004140 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4141
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004142 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004143
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004144 dss_debugfs_create_file("dispc", dispc_dump_regs);
4145
4146#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4147 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
4148#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004149 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004150
4151err_runtime_get:
4152 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004153 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00004154 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004155}
4156
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004157static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004158{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004159 pm_runtime_disable(&pdev->dev);
4160
4161 clk_put(dispc.dss_clk);
4162
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004163 return 0;
4164}
4165
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004166static int dispc_runtime_suspend(struct device *dev)
4167{
4168 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004169
4170 return 0;
4171}
4172
4173static int dispc_runtime_resume(struct device *dev)
4174{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03004175 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004176
4177 return 0;
4178}
4179
4180static const struct dev_pm_ops dispc_pm_ops = {
4181 .runtime_suspend = dispc_runtime_suspend,
4182 .runtime_resume = dispc_runtime_resume,
4183};
4184
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004185static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004186 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004187 .driver = {
4188 .name = "omapdss_dispc",
4189 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004190 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004191 },
4192};
4193
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004194int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004195{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02004196 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004197}
4198
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004199void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004200{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004201 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004202}