blob: f744f843bc72f8af7991be21037ea9f9325f4b86 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Björn Töpel0c8493d2017-05-24 07:55:34 +020029#include <linux/bpf_trace.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000030#include "i40e.h"
Scott Petersoned0980c2017-04-13 04:45:44 -040031#include "i40e_trace.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000032#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000033
34static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
35 u32 td_tag)
36{
37 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
38 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
39 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
40 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
41 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
42}
43
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000044#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Alexander Duyck5e02f282016-09-12 14:18:41 -070045/**
46 * i40e_fdir - Generate a Flow Director descriptor based on fdata
47 * @tx_ring: Tx ring to send buffer on
48 * @fdata: Flow director filter data
49 * @add: Indicate if we are adding a rule or deleting one
50 *
51 **/
52static void i40e_fdir(struct i40e_ring *tx_ring,
53 struct i40e_fdir_filter *fdata, bool add)
54{
55 struct i40e_filter_program_desc *fdir_desc;
56 struct i40e_pf *pf = tx_ring->vsi->back;
57 u32 flex_ptype, dtype_cmd;
58 u16 i;
59
60 /* grab the next descriptor */
61 i = tx_ring->next_to_use;
62 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
63
64 i++;
65 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
66
67 flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
68 (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);
69
70 flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
71 (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
72
73 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
74 (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
75
Jacob Keller0e588de2017-02-06 14:38:50 -080076 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
77 (fdata->flex_offset << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
78
Alexander Duyck5e02f282016-09-12 14:18:41 -070079 /* Use LAN VSI Id if not programmed by user */
80 flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
81 ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
82 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);
83
84 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
85
86 dtype_cmd |= add ?
87 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
88 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
89 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
90 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
91
92 dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
93 (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);
94
95 dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
96 (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);
97
98 if (fdata->cnt_index) {
99 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
100 dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
101 ((u32)fdata->cnt_index <<
102 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
103 }
104
105 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
106 fdir_desc->rsvd = cpu_to_le32(0);
107 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
108 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
109}
110
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000111#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000112/**
113 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000114 * @fdir_data: Packet data that will be filter parameters
115 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000116 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000117 * @add: True for add/update, False for remove
118 **/
Alexander Duyck1eb846a2016-09-12 14:18:42 -0700119static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
120 u8 *raw_packet, struct i40e_pf *pf,
121 bool add)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000122{
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000123 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 struct i40e_tx_desc *tx_desc;
125 struct i40e_ring *tx_ring;
126 struct i40e_vsi *vsi;
127 struct device *dev;
128 dma_addr_t dma;
129 u32 td_cmd = 0;
130 u16 i;
131
132 /* find existing FDIR VSI */
Alexander Duyck4b816442016-10-11 15:26:53 -0700133 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000134 if (!vsi)
135 return -ENOENT;
136
Alexander Duyck9f65e152013-09-28 06:00:58 +0000137 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000138 dev = tx_ring->dev;
139
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000140 /* we need two descriptors to add/del a filter and we can wait */
Alexander Duycked245402016-09-14 16:24:32 -0700141 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
142 if (!i)
143 return -EAGAIN;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000144 msleep_interruptible(1);
Alexander Duycked245402016-09-14 16:24:32 -0700145 }
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000146
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000147 dma = dma_map_single(dev, raw_packet,
148 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000149 if (dma_mapping_error(dev, dma))
150 goto dma_fail;
151
152 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000153 i = tx_ring->next_to_use;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000154 first = &tx_ring->tx_bi[i];
Alexander Duyck5e02f282016-09-12 14:18:41 -0700155 i40e_fdir(tx_ring, fdir_data, add);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000156
157 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000158 i = tx_ring->next_to_use;
159 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000160 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
163
164 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000166 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000167 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000168 dma_unmap_addr_set(tx_buf, dma, dma);
169
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000171 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000172
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000173 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
174 tx_buf->raw_buf = (void *)raw_packet;
175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000177 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000178
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000179 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000180 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000181 */
182 wmb();
183
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000184 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000185 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000186
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000187 writel(tx_ring->next_to_use, tx_ring->tail);
188 return 0;
189
190dma_fail:
191 return -1;
192}
193
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000194#define IP_HEADER_OFFSET 14
195#define I40E_UDPIP_DUMMY_PACKET_LEN 42
196/**
197 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
198 * @vsi: pointer to the targeted VSI
199 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000200 * @add: true adds a filter, false removes it
201 *
202 * Returns 0 if the filters were successfully added or removed
203 **/
204static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
205 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000206 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000207{
208 struct i40e_pf *pf = vsi->back;
209 struct udphdr *udp;
210 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000211 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000212 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000213 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
214 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
215 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
216
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000217 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
218 if (!raw_packet)
219 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000220 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
221
222 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
223 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
224 + sizeof(struct iphdr));
225
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800226 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000227 udp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800228 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000229 udp->source = fd_data->src_port;
230
Jacob Keller0e588de2017-02-06 14:38:50 -0800231 if (fd_data->flex_filter) {
232 u8 *payload = raw_packet + I40E_UDPIP_DUMMY_PACKET_LEN;
233 __be16 pattern = fd_data->flex_word;
234 u16 off = fd_data->flex_offset;
235
236 *((__force __be16 *)(payload + off)) = pattern;
237 }
238
Kevin Scottb2d36c02014-04-09 05:58:59 +0000239 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
240 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
241 if (ret) {
242 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000243 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
244 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800245 /* Free the packet buffer since it wasn't added to the ring */
246 kfree(raw_packet);
247 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000248 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000249 if (add)
250 dev_info(&pf->pdev->dev,
251 "Filter OK for PCTYPE %d loc = %d\n",
252 fd_data->pctype, fd_data->fd_id);
253 else
254 dev_info(&pf->pdev->dev,
255 "Filter deleted for PCTYPE %d loc = %d\n",
256 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000257 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800258
Jacob Keller097dbf52017-02-06 14:38:46 -0800259 if (add)
260 pf->fd_udp4_filter_cnt++;
261 else
262 pf->fd_udp4_filter_cnt--;
263
Jacob Kellere5187ee2017-02-06 14:38:41 -0800264 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000265}
266
267#define I40E_TCPIP_DUMMY_PACKET_LEN 54
268/**
269 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
270 * @vsi: pointer to the targeted VSI
271 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 * @add: true adds a filter, false removes it
273 *
274 * Returns 0 if the filters were successfully added or removed
275 **/
276static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
277 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000278 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000279{
280 struct i40e_pf *pf = vsi->back;
281 struct tcphdr *tcp;
282 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000283 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000284 int ret;
285 /* Dummy packet */
286 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
287 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
288 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
289 0x0, 0x72, 0, 0, 0, 0};
290
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000291 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
292 if (!raw_packet)
293 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000294 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
295
296 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
297 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
298 + sizeof(struct iphdr));
299
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800300 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000301 tcp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800302 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000303 tcp->source = fd_data->src_port;
304
Jacob Keller0e588de2017-02-06 14:38:50 -0800305 if (fd_data->flex_filter) {
306 u8 *payload = raw_packet + I40E_TCPIP_DUMMY_PACKET_LEN;
307 __be16 pattern = fd_data->flex_word;
308 u16 off = fd_data->flex_offset;
309
310 *((__force __be16 *)(payload + off)) = pattern;
311 }
312
Kevin Scottb2d36c02014-04-09 05:58:59 +0000313 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000314 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000315 if (ret) {
316 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000317 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
318 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800319 /* Free the packet buffer since it wasn't added to the ring */
320 kfree(raw_packet);
321 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000322 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000323 if (add)
324 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
325 fd_data->pctype, fd_data->fd_id);
326 else
327 dev_info(&pf->pdev->dev,
328 "Filter deleted for PCTYPE %d loc = %d\n",
329 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000330 }
331
Jacob Keller377cc242017-02-06 14:38:42 -0800332 if (add) {
Jacob Keller097dbf52017-02-06 14:38:46 -0800333 pf->fd_tcp4_filter_cnt++;
Jacob Keller377cc242017-02-06 14:38:42 -0800334 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
335 I40E_DEBUG_FD & pf->hw.debug_mask)
336 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Jacob Keller47994c12017-04-19 09:25:57 -0400337 pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED;
Jacob Keller377cc242017-02-06 14:38:42 -0800338 } else {
Jacob Keller097dbf52017-02-06 14:38:46 -0800339 pf->fd_tcp4_filter_cnt--;
Jacob Keller377cc242017-02-06 14:38:42 -0800340 }
341
Jacob Kellere5187ee2017-02-06 14:38:41 -0800342 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000343}
344
Jacob Kellerf223c872017-02-06 14:38:51 -0800345#define I40E_SCTPIP_DUMMY_PACKET_LEN 46
346/**
347 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
348 * a specific flow spec
349 * @vsi: pointer to the targeted VSI
350 * @fd_data: the flow director data required for the FDir descriptor
351 * @add: true adds a filter, false removes it
352 *
353 * Returns 0 if the filters were successfully added or removed
354 **/
355static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
356 struct i40e_fdir_filter *fd_data,
357 bool add)
358{
359 struct i40e_pf *pf = vsi->back;
360 struct sctphdr *sctp;
361 struct iphdr *ip;
362 u8 *raw_packet;
363 int ret;
364 /* Dummy packet */
365 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
366 0x45, 0, 0, 0x20, 0, 0, 0x40, 0, 0x40, 0x84, 0, 0, 0, 0, 0, 0,
367 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
368
369 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
370 if (!raw_packet)
371 return -ENOMEM;
372 memcpy(raw_packet, packet, I40E_SCTPIP_DUMMY_PACKET_LEN);
373
374 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
375 sctp = (struct sctphdr *)(raw_packet + IP_HEADER_OFFSET
376 + sizeof(struct iphdr));
377
378 ip->daddr = fd_data->dst_ip;
379 sctp->dest = fd_data->dst_port;
380 ip->saddr = fd_data->src_ip;
381 sctp->source = fd_data->src_port;
382
383 if (fd_data->flex_filter) {
384 u8 *payload = raw_packet + I40E_SCTPIP_DUMMY_PACKET_LEN;
385 __be16 pattern = fd_data->flex_word;
386 u16 off = fd_data->flex_offset;
387
388 *((__force __be16 *)(payload + off)) = pattern;
389 }
390
391 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_SCTP;
392 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
393 if (ret) {
394 dev_info(&pf->pdev->dev,
395 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
396 fd_data->pctype, fd_data->fd_id, ret);
397 /* Free the packet buffer since it wasn't added to the ring */
398 kfree(raw_packet);
399 return -EOPNOTSUPP;
400 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
401 if (add)
402 dev_info(&pf->pdev->dev,
403 "Filter OK for PCTYPE %d loc = %d\n",
404 fd_data->pctype, fd_data->fd_id);
405 else
406 dev_info(&pf->pdev->dev,
407 "Filter deleted for PCTYPE %d loc = %d\n",
408 fd_data->pctype, fd_data->fd_id);
409 }
410
411 if (add)
412 pf->fd_sctp4_filter_cnt++;
413 else
414 pf->fd_sctp4_filter_cnt--;
415
416 return 0;
417}
418
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000419#define I40E_IP_DUMMY_PACKET_LEN 34
420/**
421 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
422 * a specific flow spec
423 * @vsi: pointer to the targeted VSI
424 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000425 * @add: true adds a filter, false removes it
426 *
427 * Returns 0 if the filters were successfully added or removed
428 **/
429static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
430 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432{
433 struct i40e_pf *pf = vsi->back;
434 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000435 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000436 int ret;
437 int i;
438 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
439 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
440 0, 0, 0, 0};
441
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000442 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
443 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000444 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
445 if (!raw_packet)
446 return -ENOMEM;
447 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
448 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
449
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800450 ip->saddr = fd_data->src_ip;
451 ip->daddr = fd_data->dst_ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000452 ip->protocol = 0;
453
Jacob Keller0e588de2017-02-06 14:38:50 -0800454 if (fd_data->flex_filter) {
455 u8 *payload = raw_packet + I40E_IP_DUMMY_PACKET_LEN;
456 __be16 pattern = fd_data->flex_word;
457 u16 off = fd_data->flex_offset;
458
459 *((__force __be16 *)(payload + off)) = pattern;
460 }
461
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000462 fd_data->pctype = i;
463 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000464 if (ret) {
465 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000466 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
467 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800468 /* The packet buffer wasn't added to the ring so we
469 * need to free it now.
470 */
471 kfree(raw_packet);
472 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000473 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000474 if (add)
475 dev_info(&pf->pdev->dev,
476 "Filter OK for PCTYPE %d loc = %d\n",
477 fd_data->pctype, fd_data->fd_id);
478 else
479 dev_info(&pf->pdev->dev,
480 "Filter deleted for PCTYPE %d loc = %d\n",
481 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000482 }
483 }
484
Jacob Keller097dbf52017-02-06 14:38:46 -0800485 if (add)
486 pf->fd_ip4_filter_cnt++;
487 else
488 pf->fd_ip4_filter_cnt--;
489
Jacob Kellere5187ee2017-02-06 14:38:41 -0800490 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000491}
492
493/**
494 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
495 * @vsi: pointer to the targeted VSI
496 * @cmd: command to get or set RX flow classification rules
497 * @add: true adds a filter, false removes it
498 *
499 **/
500int i40e_add_del_fdir(struct i40e_vsi *vsi,
501 struct i40e_fdir_filter *input, bool add)
502{
503 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000504 int ret;
505
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000506 switch (input->flow_type & ~FLOW_EXT) {
507 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000508 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000509 break;
510 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000511 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000512 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800513 case SCTP_V4_FLOW:
514 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
515 break;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000516 case IP_USER_FLOW:
517 switch (input->ip4_proto) {
518 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000519 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000520 break;
521 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000522 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000523 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800524 case IPPROTO_SCTP:
525 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
526 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700527 case IPPROTO_IP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000528 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000529 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700530 default:
531 /* We cannot support masking based on protocol */
Jacob Kellera346fb82017-04-05 07:50:53 -0400532 dev_info(&pf->pdev->dev, "Unsupported IPv4 protocol 0x%02x\n",
533 input->ip4_proto);
534 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000535 }
536 break;
537 default:
Jacob Kellera346fb82017-04-05 07:50:53 -0400538 dev_info(&pf->pdev->dev, "Unsupported flow type 0x%02x\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000539 input->flow_type);
Jacob Kellera346fb82017-04-05 07:50:53 -0400540 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000541 }
542
Jacob Kellera158aea2017-02-09 23:44:27 -0800543 /* The buffer allocated here will be normally be freed by
544 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
545 * completion. In the event of an error adding the buffer to the FDIR
546 * ring, it will immediately be freed. It may also be freed by
547 * i40e_clean_tx_ring() when closing the VSI.
548 */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000549 return ret;
550}
551
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000552/**
553 * i40e_fd_handle_status - check the Programming Status for FD
554 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000555 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000556 * @prog_id: the id originally used for programming
557 *
558 * This is used to verify if the FD programming or invalidation
559 * requested by SW to the HW is successful or not and take actions accordingly.
560 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000561static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
562 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000563{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000564 struct i40e_pf *pf = rx_ring->vsi->back;
565 struct pci_dev *pdev = pf->pdev;
566 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000567 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000568 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000569
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000570 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000571 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
572 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
573
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400574 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400575 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000576 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
577 (I40E_DEBUG_FD & pf->hw.debug_mask))
578 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400579 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000580
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000581 /* Check if the programming error is for ATR.
582 * If so, auto disable ATR and set a state for
583 * flush in progress. Next time we come here if flush is in
584 * progress do nothing, once flush is complete the state will
585 * be cleared.
586 */
Jacob Keller0da36b92017-04-19 09:25:55 -0400587 if (test_bit(__I40E_FD_FLUSH_REQUESTED, pf->state))
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000588 return;
589
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000590 pf->fd_add_err++;
591 /* store the current atr filter count */
592 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
593
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000594 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
Jacob Keller47994c12017-04-19 09:25:57 -0400595 pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED) {
596 pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED;
Jacob Keller0da36b92017-04-19 09:25:55 -0400597 set_bit(__I40E_FD_FLUSH_REQUESTED, pf->state);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000598 }
599
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000600 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000601 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000602 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000603 /* If ATR is running fcnt_prog can quickly change,
604 * if we are very close to full, it makes sense to disable
605 * FD ATR/SB and then re-enable it when there is room.
606 */
607 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000608 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Jacob Keller47994c12017-04-19 09:25:57 -0400609 !(pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED)) {
610 pf->flags |= I40E_FLAG_FD_SB_AUTO_DISABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400611 if (I40E_DEBUG_FD & pf->hw.debug_mask)
612 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000613 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000614 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400615 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000616 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000617 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000618 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000619 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000620}
621
622/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000623 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000624 * @ring: the ring that owns the buffer
625 * @tx_buffer: the buffer to free
626 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000627static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
628 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000629{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000630 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700631 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
632 kfree(tx_buffer->raw_buf);
633 else
634 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000635 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000636 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000637 dma_unmap_addr(tx_buffer, dma),
638 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000639 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000640 } else if (dma_unmap_len(tx_buffer, len)) {
641 dma_unmap_page(ring->dev,
642 dma_unmap_addr(tx_buffer, dma),
643 dma_unmap_len(tx_buffer, len),
644 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000645 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800646
Alexander Duycka5e9c572013-09-28 06:00:27 +0000647 tx_buffer->next_to_watch = NULL;
648 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000649 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000650 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000651}
652
653/**
654 * i40e_clean_tx_ring - Free any empty Tx buffers
655 * @tx_ring: ring to be cleaned
656 **/
657void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
658{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000659 unsigned long bi_size;
660 u16 i;
661
662 /* ring already cleared, nothing to do */
663 if (!tx_ring->tx_bi)
664 return;
665
666 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000667 for (i = 0; i < tx_ring->count; i++)
668 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000669
670 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
671 memset(tx_ring->tx_bi, 0, bi_size);
672
673 /* Zero out the descriptor ring */
674 memset(tx_ring->desc, 0, tx_ring->size);
675
676 tx_ring->next_to_use = 0;
677 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000678
679 if (!tx_ring->netdev)
680 return;
681
682 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700683 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000684}
685
686/**
687 * i40e_free_tx_resources - Free Tx resources per queue
688 * @tx_ring: Tx descriptor ring for a specific queue
689 *
690 * Free all transmit software resources
691 **/
692void i40e_free_tx_resources(struct i40e_ring *tx_ring)
693{
694 i40e_clean_tx_ring(tx_ring);
695 kfree(tx_ring->tx_bi);
696 tx_ring->tx_bi = NULL;
697
698 if (tx_ring->desc) {
699 dma_free_coherent(tx_ring->dev, tx_ring->size,
700 tx_ring->desc, tx_ring->dma);
701 tx_ring->desc = NULL;
702 }
703}
704
Jesse Brandeburga68de582015-02-24 05:26:03 +0000705/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000706 * i40e_get_tx_pending - how many tx descriptors not processed
707 * @tx_ring: the ring of descriptors
708 *
709 * Since there is no access to the ring head register
710 * in XL710, we need to use our local copies
711 **/
Alan Brady17daabb2017-04-05 07:50:56 -0400712u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000713{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000714 u32 head, tail;
715
Alan Brady17daabb2017-04-05 07:50:56 -0400716 head = i40e_get_head(ring);
Jesse Brandeburga68de582015-02-24 05:26:03 +0000717 tail = readl(ring->tail);
718
719 if (head != tail)
720 return (head < tail) ?
721 tail - head : (tail + ring->count - head);
722
723 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000724}
725
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700726#define WB_STRIDE 4
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000727
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000728/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000729 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800730 * @vsi: the VSI we care about
731 * @tx_ring: Tx ring to clean
732 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000733 *
734 * Returns true if there's any budget left (e.g. the clean is finished)
735 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800736static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
737 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000738{
739 u16 i = tx_ring->next_to_clean;
740 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000741 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000742 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800743 unsigned int total_bytes = 0, total_packets = 0;
744 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000745
746 tx_buf = &tx_ring->tx_bi[i];
747 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000748 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000749
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000750 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
751
Alexander Duycka5e9c572013-09-28 06:00:27 +0000752 do {
753 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000754
755 /* if next_to_watch is not set then there is no work pending */
756 if (!eop_desc)
757 break;
758
Alexander Duycka5e9c572013-09-28 06:00:27 +0000759 /* prevent any other reads prior to eop_desc */
760 read_barrier_depends();
761
Scott Petersoned0980c2017-04-13 04:45:44 -0400762 i40e_trace(clean_tx_irq, tx_ring, tx_desc, tx_buf);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000763 /* we have caught up to head, no work left to do */
764 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000765 break;
766
Alexander Duyckc304fda2013-09-28 06:00:12 +0000767 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000768 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000769
Alexander Duycka5e9c572013-09-28 06:00:27 +0000770 /* update the statistics for this packet */
771 total_bytes += tx_buf->bytecount;
772 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000773
Alexander Duycka5e9c572013-09-28 06:00:27 +0000774 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800775 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000776
Alexander Duycka5e9c572013-09-28 06:00:27 +0000777 /* unmap skb header data */
778 dma_unmap_single(tx_ring->dev,
779 dma_unmap_addr(tx_buf, dma),
780 dma_unmap_len(tx_buf, len),
781 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000782
Alexander Duycka5e9c572013-09-28 06:00:27 +0000783 /* clear tx_buffer data */
784 tx_buf->skb = NULL;
785 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000786
Alexander Duycka5e9c572013-09-28 06:00:27 +0000787 /* unmap remaining buffers */
788 while (tx_desc != eop_desc) {
Scott Petersoned0980c2017-04-13 04:45:44 -0400789 i40e_trace(clean_tx_irq_unmap,
790 tx_ring, tx_desc, tx_buf);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000791
792 tx_buf++;
793 tx_desc++;
794 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000795 if (unlikely(!i)) {
796 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000797 tx_buf = tx_ring->tx_bi;
798 tx_desc = I40E_TX_DESC(tx_ring, 0);
799 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000800
Alexander Duycka5e9c572013-09-28 06:00:27 +0000801 /* unmap any remaining paged data */
802 if (dma_unmap_len(tx_buf, len)) {
803 dma_unmap_page(tx_ring->dev,
804 dma_unmap_addr(tx_buf, dma),
805 dma_unmap_len(tx_buf, len),
806 DMA_TO_DEVICE);
807 dma_unmap_len_set(tx_buf, len, 0);
808 }
809 }
810
811 /* move us one more past the eop_desc for start of next pkt */
812 tx_buf++;
813 tx_desc++;
814 i++;
815 if (unlikely(!i)) {
816 i -= tx_ring->count;
817 tx_buf = tx_ring->tx_bi;
818 tx_desc = I40E_TX_DESC(tx_ring, 0);
819 }
820
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000821 prefetch(tx_desc);
822
Alexander Duycka5e9c572013-09-28 06:00:27 +0000823 /* update budget accounting */
824 budget--;
825 } while (likely(budget));
826
827 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000828 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000829 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000830 tx_ring->stats.bytes += total_bytes;
831 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000832 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000833 tx_ring->q_vector->tx.total_bytes += total_bytes;
834 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000835
Anjali Singhai58044742015-09-25 18:26:13 -0700836 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700837 /* check to see if there are < 4 descriptors
838 * waiting to be written back, then kick the hardware to force
839 * them to be written back in case we stay in NAPI.
840 * In this mode on X722 we do not enable Interrupt.
841 */
Alan Brady17daabb2017-04-05 07:50:56 -0400842 unsigned int j = i40e_get_tx_pending(tx_ring);
Anjali Singhai58044742015-09-25 18:26:13 -0700843
844 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700845 ((j / WB_STRIDE) == 0) && (j > 0) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400846 !test_bit(__I40E_VSI_DOWN, vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700847 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
848 tx_ring->arm_wb = true;
849 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000850
Alexander Duycke486bdf2016-09-12 14:18:40 -0700851 /* notify netdev of completed buffers */
852 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000853 total_packets, total_bytes);
854
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000855#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
856 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
857 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
858 /* Make sure that anybody stopping the queue after this
859 * sees the new next_to_clean.
860 */
861 smp_mb();
862 if (__netif_subqueue_stopped(tx_ring->netdev,
863 tx_ring->queue_index) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400864 !test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000865 netif_wake_subqueue(tx_ring->netdev,
866 tx_ring->queue_index);
867 ++tx_ring->tx_stats.restart_queue;
868 }
869 }
870
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000871 return !!budget;
872}
873
874/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800875 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
876 * @vsi: the VSI we care about
877 * @q_vector: the vector on which to enable writeback
878 *
879 **/
880static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
881 struct i40e_q_vector *q_vector)
882{
883 u16 flags = q_vector->tx.ring[0].flags;
884 u32 val;
885
886 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
887 return;
888
889 if (q_vector->arm_wb_state)
890 return;
891
892 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
893 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
894 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
895
896 wr32(&vsi->back->hw,
897 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
898 val);
899 } else {
900 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
901 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
902
903 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
904 }
905 q_vector->arm_wb_state = true;
906}
907
908/**
909 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000910 * @vsi: the VSI we care about
911 * @q_vector: the vector on which to force writeback
912 *
913 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400914void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000915{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800916 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400917 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
918 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
919 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
920 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
921 /* allow 00 to be written to the index */
922
923 wr32(&vsi->back->hw,
924 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
925 vsi->base_vector - 1), val);
926 } else {
927 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
928 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
929 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
930 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
931 /* allow 00 to be written to the index */
932
933 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
934 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000935}
936
937/**
938 * i40e_set_new_dynamic_itr - Find new ITR level
939 * @rc: structure containing ring performance data
940 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400941 * Returns true if ITR changed, false if not
942 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000943 * Stores a new ITR value based on packets and byte counts during
944 * the last interrupt. The advantage of per interrupt computation
945 * is faster updates and more accurate ITR for the current traffic
946 * pattern. Constants in this function were computed based on
947 * theoretical maximum wire speed and thresholds were set based on
948 * testing data as well as attempting to minimize response time
949 * while increasing bulk throughput.
950 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400951static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000952{
953 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400954 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000955 u32 new_itr = rc->itr;
956 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400957 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000958
959 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400960 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000961
962 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400963 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000964 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400965 * 20-1249MB/s bulk (18000 ints/s)
966 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400967 *
968 * The math works out because the divisor is in 10^(-6) which
969 * turns the bytes/us input value into MB/s values, but
970 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400971 * are in 2 usec increments in the ITR registers, and make sure
972 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000973 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400974 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400975 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400976
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400977 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000978 case I40E_LOWEST_LATENCY:
979 if (bytes_per_int > 10)
980 new_latency_range = I40E_LOW_LATENCY;
981 break;
982 case I40E_LOW_LATENCY:
983 if (bytes_per_int > 20)
984 new_latency_range = I40E_BULK_LATENCY;
985 else if (bytes_per_int <= 10)
986 new_latency_range = I40E_LOWEST_LATENCY;
987 break;
988 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400989 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400990 default:
991 if (bytes_per_int <= 20)
992 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000993 break;
994 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400995
996 /* this is to adjust RX more aggressively when streaming small
997 * packets. The value of 40000 was picked as it is just beyond
998 * what the hardware can receive per second if in low latency
999 * mode.
1000 */
1001#define RX_ULTRA_PACKET_RATE 40000
1002
1003 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
1004 (&qv->rx == rc))
1005 new_latency_range = I40E_ULTRA_LATENCY;
1006
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001007 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001008
1009 switch (new_latency_range) {
1010 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001011 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001012 break;
1013 case I40E_LOW_LATENCY:
1014 new_itr = I40E_ITR_20K;
1015 break;
1016 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001017 new_itr = I40E_ITR_18K;
1018 break;
1019 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001020 new_itr = I40E_ITR_8K;
1021 break;
1022 default:
1023 break;
1024 }
1025
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001026 rc->total_bytes = 0;
1027 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001028
1029 if (new_itr != rc->itr) {
1030 rc->itr = new_itr;
1031 return true;
1032 }
1033
1034 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001035}
1036
1037/**
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001038 * i40e_rx_is_programming_status - check for programming status descriptor
1039 * @qw: qword representing status_error_len in CPU ordering
1040 *
1041 * The value of in the descriptor length field indicate if this
1042 * is a programming status descriptor for flow director or FCoE
1043 * by the value of I40E_RX_PROG_STATUS_DESC_LENGTH, otherwise
1044 * it is a packet descriptor.
1045 **/
1046static inline bool i40e_rx_is_programming_status(u64 qw)
1047{
1048 /* The Rx filter programming status and SPH bit occupy the same
1049 * spot in the descriptor. Since we don't support packet split we
1050 * can just reuse the bit as an indication that this is a
1051 * programming status descriptor.
1052 */
1053 return qw & I40E_RXD_QW1_LENGTH_SPH_MASK;
1054}
1055
1056/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001057 * i40e_clean_programming_status - clean the programming status descriptor
1058 * @rx_ring: the rx ring that has this descriptor
1059 * @rx_desc: the rx descriptor written back by HW
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001060 * @qw: qword representing status_error_len in CPU ordering
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001061 *
1062 * Flow director should handle FD_FILTER_STATUS to check its filter programming
1063 * status being successful or not and take actions accordingly. FCoE should
1064 * handle its context/filter programming/invalidation status and take actions.
1065 *
1066 **/
1067static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001068 union i40e_rx_desc *rx_desc,
1069 u64 qw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001070{
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001071 u32 ntc = rx_ring->next_to_clean + 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001072 u8 id;
1073
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001074 /* fetch, update, and store next to clean */
1075 ntc = (ntc < rx_ring->count) ? ntc : 0;
1076 rx_ring->next_to_clean = ntc;
1077
1078 prefetch(I40E_RX_DESC(rx_ring, ntc));
1079
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001080 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
1081 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
1082
1083 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001084 i40e_fd_handle_status(rx_ring, rx_desc, id);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001085}
1086
1087/**
1088 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
1089 * @tx_ring: the tx ring to set up
1090 *
1091 * Return 0 on success, negative on error
1092 **/
1093int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
1094{
1095 struct device *dev = tx_ring->dev;
1096 int bi_size;
1097
1098 if (!dev)
1099 return -ENOMEM;
1100
Jesse Brandeburge908f812015-07-23 16:54:42 -04001101 /* warn if we are about to overwrite the pointer */
1102 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001103 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1104 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1105 if (!tx_ring->tx_bi)
1106 goto err;
1107
1108 /* round up to nearest 4K */
1109 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00001110 /* add u32 for head writeback, align after this takes care of
1111 * guaranteeing this is at least one cache line in size
1112 */
1113 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001114 tx_ring->size = ALIGN(tx_ring->size, 4096);
1115 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1116 &tx_ring->dma, GFP_KERNEL);
1117 if (!tx_ring->desc) {
1118 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1119 tx_ring->size);
1120 goto err;
1121 }
1122
1123 tx_ring->next_to_use = 0;
1124 tx_ring->next_to_clean = 0;
1125 return 0;
1126
1127err:
1128 kfree(tx_ring->tx_bi);
1129 tx_ring->tx_bi = NULL;
1130 return -ENOMEM;
1131}
1132
1133/**
1134 * i40e_clean_rx_ring - Free Rx buffers
1135 * @rx_ring: ring to be cleaned
1136 **/
1137void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1138{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001139 unsigned long bi_size;
1140 u16 i;
1141
1142 /* ring already cleared, nothing to do */
1143 if (!rx_ring->rx_bi)
1144 return;
1145
Scott Petersone72e5652017-02-09 23:40:25 -08001146 if (rx_ring->skb) {
1147 dev_kfree_skb(rx_ring->skb);
1148 rx_ring->skb = NULL;
1149 }
1150
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001151 /* Free all the Rx ring sk_buffs */
1152 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001153 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1154
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001155 if (!rx_bi->page)
1156 continue;
1157
Alexander Duyck59605bc2017-01-30 12:29:35 -08001158 /* Invalidate cache lines that may have been written to by
1159 * device so that we avoid corrupting memory.
1160 */
1161 dma_sync_single_range_for_cpu(rx_ring->dev,
1162 rx_bi->dma,
1163 rx_bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001164 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001165 DMA_FROM_DEVICE);
1166
1167 /* free resources associated with mapping */
1168 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
Alexander Duyck98efd692017-04-05 07:51:01 -04001169 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001170 DMA_FROM_DEVICE,
1171 I40E_RX_DMA_ATTR);
Alexander Duyck98efd692017-04-05 07:51:01 -04001172
Alexander Duyck17936682017-02-21 15:55:39 -08001173 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001174
1175 rx_bi->page = NULL;
1176 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001177 }
1178
1179 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1180 memset(rx_ring->rx_bi, 0, bi_size);
1181
1182 /* Zero out the descriptor ring */
1183 memset(rx_ring->desc, 0, rx_ring->size);
1184
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001185 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001186 rx_ring->next_to_clean = 0;
1187 rx_ring->next_to_use = 0;
1188}
1189
1190/**
1191 * i40e_free_rx_resources - Free Rx resources
1192 * @rx_ring: ring to clean the resources from
1193 *
1194 * Free all receive software resources
1195 **/
1196void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1197{
1198 i40e_clean_rx_ring(rx_ring);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001199 rx_ring->xdp_prog = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001200 kfree(rx_ring->rx_bi);
1201 rx_ring->rx_bi = NULL;
1202
1203 if (rx_ring->desc) {
1204 dma_free_coherent(rx_ring->dev, rx_ring->size,
1205 rx_ring->desc, rx_ring->dma);
1206 rx_ring->desc = NULL;
1207 }
1208}
1209
1210/**
1211 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1212 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1213 *
1214 * Returns 0 on success, negative on failure
1215 **/
1216int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1217{
1218 struct device *dev = rx_ring->dev;
1219 int bi_size;
1220
Jesse Brandeburge908f812015-07-23 16:54:42 -04001221 /* warn if we are about to overwrite the pointer */
1222 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001223 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1224 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1225 if (!rx_ring->rx_bi)
1226 goto err;
1227
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001228 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001229
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001230 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001231 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001232 rx_ring->size = ALIGN(rx_ring->size, 4096);
1233 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1234 &rx_ring->dma, GFP_KERNEL);
1235
1236 if (!rx_ring->desc) {
1237 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1238 rx_ring->size);
1239 goto err;
1240 }
1241
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001242 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001243 rx_ring->next_to_clean = 0;
1244 rx_ring->next_to_use = 0;
1245
Björn Töpel0c8493d2017-05-24 07:55:34 +02001246 rx_ring->xdp_prog = rx_ring->vsi->xdp_prog;
1247
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001248 return 0;
1249err:
1250 kfree(rx_ring->rx_bi);
1251 rx_ring->rx_bi = NULL;
1252 return -ENOMEM;
1253}
1254
1255/**
1256 * i40e_release_rx_desc - Store the new tail and head values
1257 * @rx_ring: ring to bump
1258 * @val: new head index
1259 **/
1260static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1261{
1262 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001263
1264 /* update next to alloc since we have filled the ring */
1265 rx_ring->next_to_alloc = val;
1266
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001267 /* Force memory writes to complete before letting h/w
1268 * know there are new descriptors to fetch. (Only
1269 * applicable for weak-ordered memory model archs,
1270 * such as IA-64).
1271 */
1272 wmb();
1273 writel(val, rx_ring->tail);
1274}
1275
1276/**
Alexander Duyckca9ec082017-04-05 07:51:02 -04001277 * i40e_rx_offset - Return expected offset into page to access data
1278 * @rx_ring: Ring we are requesting offset of
1279 *
1280 * Returns the offset value for ring into the data buffer.
1281 */
1282static inline unsigned int i40e_rx_offset(struct i40e_ring *rx_ring)
1283{
1284 return ring_uses_build_skb(rx_ring) ? I40E_SKB_PAD : 0;
1285}
1286
1287/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001288 * i40e_alloc_mapped_page - recycle or make a new page
1289 * @rx_ring: ring to use
1290 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001291 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001292 * Returns true if the page was successfully allocated or
1293 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001294 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001295static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1296 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001297{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001298 struct page *page = bi->page;
1299 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001300
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001301 /* since we are recycling buffers we should seldom need to alloc */
1302 if (likely(page)) {
1303 rx_ring->rx_stats.page_reuse_count++;
1304 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001305 }
1306
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001307 /* alloc new page for storage */
Alexander Duyck98efd692017-04-05 07:51:01 -04001308 page = dev_alloc_pages(i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001309 if (unlikely(!page)) {
1310 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001311 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001312 }
1313
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001314 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001315 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
Alexander Duyck98efd692017-04-05 07:51:01 -04001316 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001317 DMA_FROM_DEVICE,
1318 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001319
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001320 /* if mapping failed free memory back to system since
1321 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001322 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001323 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyck98efd692017-04-05 07:51:01 -04001324 __free_pages(page, i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001325 rx_ring->rx_stats.alloc_page_failed++;
1326 return false;
1327 }
1328
1329 bi->dma = dma;
1330 bi->page = page;
Alexander Duyckca9ec082017-04-05 07:51:02 -04001331 bi->page_offset = i40e_rx_offset(rx_ring);
Alexander Duycka0cfc312017-03-14 10:15:24 -07001332
1333 /* initialize pagecnt_bias to 1 representing we fully own page */
Alexander Duyck17936682017-02-21 15:55:39 -08001334 bi->pagecnt_bias = 1;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001335
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001336 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001337}
1338
1339/**
1340 * i40e_receive_skb - Send a completed packet up the stack
1341 * @rx_ring: rx ring in play
1342 * @skb: packet to send up
1343 * @vlan_tag: vlan tag for packet
1344 **/
1345static void i40e_receive_skb(struct i40e_ring *rx_ring,
1346 struct sk_buff *skb, u16 vlan_tag)
1347{
1348 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001349
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001350 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1351 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001352 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1353
Alexander Duyck8b650352015-09-24 09:04:32 -07001354 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001355}
1356
1357/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001358 * i40e_alloc_rx_buffers - Replace used receive buffers
1359 * @rx_ring: ring to place buffers on
1360 * @cleaned_count: number of buffers to replace
1361 *
1362 * Returns false if all allocations were successful, true if any fail
1363 **/
1364bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1365{
1366 u16 ntu = rx_ring->next_to_use;
1367 union i40e_rx_desc *rx_desc;
1368 struct i40e_rx_buffer *bi;
1369
1370 /* do nothing if no valid netdev defined */
1371 if (!rx_ring->netdev || !cleaned_count)
1372 return false;
1373
1374 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1375 bi = &rx_ring->rx_bi[ntu];
1376
1377 do {
1378 if (!i40e_alloc_mapped_page(rx_ring, bi))
1379 goto no_buffers;
1380
Alexander Duyck59605bc2017-01-30 12:29:35 -08001381 /* sync the buffer for use by the device */
1382 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1383 bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001384 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001385 DMA_FROM_DEVICE);
1386
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001387 /* Refresh the desc even if buffer_addrs didn't change
1388 * because each write-back erases this info.
1389 */
1390 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001391
1392 rx_desc++;
1393 bi++;
1394 ntu++;
1395 if (unlikely(ntu == rx_ring->count)) {
1396 rx_desc = I40E_RX_DESC(rx_ring, 0);
1397 bi = rx_ring->rx_bi;
1398 ntu = 0;
1399 }
1400
1401 /* clear the status bits for the next_to_use descriptor */
1402 rx_desc->wb.qword1.status_error_len = 0;
1403
1404 cleaned_count--;
1405 } while (cleaned_count);
1406
1407 if (rx_ring->next_to_use != ntu)
1408 i40e_release_rx_desc(rx_ring, ntu);
1409
1410 return false;
1411
1412no_buffers:
1413 if (rx_ring->next_to_use != ntu)
1414 i40e_release_rx_desc(rx_ring, ntu);
1415
1416 /* make sure to come back via polling to try again after
1417 * allocation failure
1418 */
1419 return true;
1420}
1421
1422/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001423 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1424 * @vsi: the VSI we care about
1425 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001426 * @rx_desc: the receive descriptor
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001427 **/
1428static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1429 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001430 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001431{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001432 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001433 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001434 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001435 u8 ptype;
1436 u64 qword;
1437
1438 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1439 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1440 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1441 I40E_RXD_QW1_ERROR_SHIFT;
1442 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1443 I40E_RXD_QW1_STATUS_SHIFT;
1444 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001445
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001446 skb->ip_summed = CHECKSUM_NONE;
1447
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001448 skb_checksum_none_assert(skb);
1449
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001450 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001451 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001452 return;
1453
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001454 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001455 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001456 return;
1457
1458 /* both known and outer_ip must be set for the below code to work */
1459 if (!(decoded.known && decoded.outer_ip))
1460 return;
1461
Alexander Duyckfad57332016-01-24 21:17:22 -08001462 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1463 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1464 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1465 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001466
1467 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001468 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1469 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001470 goto checksum_fail;
1471
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001472 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001473 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001474 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001475 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001476 return;
1477
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001478 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001479 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001480 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001481
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001482 /* handle packets that were not able to be checksummed due
1483 * to arrival speed, in this case the stack can compute
1484 * the csum.
1485 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001486 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001487 return;
1488
Alexander Duyck858296c82016-06-14 15:45:42 -07001489 /* If there is an outer header present that might contain a checksum
1490 * we need to bump the checksum level by 1 to reflect the fact that
1491 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001492 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001493 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1494 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001495
Alexander Duyck858296c82016-06-14 15:45:42 -07001496 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1497 switch (decoded.inner_prot) {
1498 case I40E_RX_PTYPE_INNER_PROT_TCP:
1499 case I40E_RX_PTYPE_INNER_PROT_UDP:
1500 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1501 skb->ip_summed = CHECKSUM_UNNECESSARY;
1502 /* fall though */
1503 default:
1504 break;
1505 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001506
1507 return;
1508
1509checksum_fail:
1510 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001511}
1512
1513/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001514 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001515 * @ptype: the ptype value from the descriptor
1516 *
1517 * Returns a hash type to be used by skb_set_hash
1518 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001519static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001520{
1521 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1522
1523 if (!decoded.known)
1524 return PKT_HASH_TYPE_NONE;
1525
1526 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1527 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1528 return PKT_HASH_TYPE_L4;
1529 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1530 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1531 return PKT_HASH_TYPE_L3;
1532 else
1533 return PKT_HASH_TYPE_L2;
1534}
1535
1536/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001537 * i40e_rx_hash - set the hash value in the skb
1538 * @ring: descriptor ring
1539 * @rx_desc: specific descriptor
1540 **/
1541static inline void i40e_rx_hash(struct i40e_ring *ring,
1542 union i40e_rx_desc *rx_desc,
1543 struct sk_buff *skb,
1544 u8 rx_ptype)
1545{
1546 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001547 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001548 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1549 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1550
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001551 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001552 return;
1553
1554 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1555 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1556 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1557 }
1558}
1559
1560/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001561 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1562 * @rx_ring: rx descriptor ring packet is being transacted on
1563 * @rx_desc: pointer to the EOP Rx descriptor
1564 * @skb: pointer to current skb being populated
1565 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001566 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001567 * This function checks the ring, descriptor, and packet information in
1568 * order to populate the hash, checksum, VLAN, protocol, and
1569 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001570 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001571static inline
1572void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1573 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1574 u8 rx_ptype)
1575{
1576 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1577 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1578 I40E_RXD_QW1_STATUS_SHIFT;
Jacob Keller144ed172016-10-05 09:30:42 -07001579 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1580 u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001581 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1582
Jacob Keller12490502016-10-05 09:30:44 -07001583 if (unlikely(tsynvalid))
Jacob Keller144ed172016-10-05 09:30:42 -07001584 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001585
1586 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1587
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001588 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1589
1590 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duycka5b268e2017-02-21 15:55:46 -08001591
1592 /* modifies the skb - consumes the enet header */
1593 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001594}
1595
1596/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001597 * i40e_cleanup_headers - Correct empty headers
1598 * @rx_ring: rx descriptor ring packet is being transacted on
1599 * @skb: pointer to current skb being fixed
Björn Töpel0c8493d2017-05-24 07:55:34 +02001600 * @rx_desc: pointer to the EOP Rx descriptor
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001601 *
1602 * Also address the case where we are pulling data in on pages only
1603 * and as such no data is present in the skb header.
1604 *
1605 * In addition if skb is not at least 60 bytes we need to pad it so that
1606 * it is large enough to qualify as a valid Ethernet frame.
1607 *
1608 * Returns true if an error was encountered and skb was freed.
1609 **/
Björn Töpel0c8493d2017-05-24 07:55:34 +02001610static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb,
1611 union i40e_rx_desc *rx_desc)
1612
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001613{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001614 /* XDP packets use error pointer so abort at this point */
1615 if (IS_ERR(skb))
1616 return true;
1617
1618 /* ERR_MASK will only have valid bits if EOP set, and
1619 * what we are doing here is actually checking
1620 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1621 * the error field
1622 */
1623 if (unlikely(i40e_test_staterr(rx_desc,
1624 BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
1625 dev_kfree_skb_any(skb);
1626 return true;
1627 }
1628
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001629 /* if eth_skb_pad returns an error the skb was freed */
1630 if (eth_skb_pad(skb))
1631 return true;
1632
1633 return false;
1634}
1635
1636/**
1637 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1638 * @rx_ring: rx descriptor ring to store buffers on
1639 * @old_buff: donor buffer to have page reused
1640 *
1641 * Synchronizes page for reuse by the adapter
1642 **/
1643static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1644 struct i40e_rx_buffer *old_buff)
1645{
1646 struct i40e_rx_buffer *new_buff;
1647 u16 nta = rx_ring->next_to_alloc;
1648
1649 new_buff = &rx_ring->rx_bi[nta];
1650
1651 /* update, and store next to alloc */
1652 nta++;
1653 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1654
1655 /* transfer page from old buffer to new buffer */
Alexander Duyck17936682017-02-21 15:55:39 -08001656 new_buff->dma = old_buff->dma;
1657 new_buff->page = old_buff->page;
1658 new_buff->page_offset = old_buff->page_offset;
1659 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001660}
1661
1662/**
Scott Peterson9b37c932017-02-09 23:43:30 -08001663 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001664 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -08001665 *
1666 * A page is not reusable if it was allocated under low memory
1667 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001668 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001669static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001670{
Scott Peterson9b37c932017-02-09 23:43:30 -08001671 return (page_to_nid(page) == numa_mem_id()) &&
1672 !page_is_pfmemalloc(page);
1673}
1674
1675/**
1676 * i40e_can_reuse_rx_page - Determine if this page can be reused by
1677 * the adapter for another receive
1678 *
1679 * @rx_buffer: buffer containing the page
Scott Peterson9b37c932017-02-09 23:43:30 -08001680 *
1681 * If page is reusable, rx_buffer->page_offset is adjusted to point to
1682 * an unused region in the page.
1683 *
1684 * For small pages, @truesize will be a constant value, half the size
1685 * of the memory at page. We'll attempt to alternate between high and
1686 * low halves of the page, with one half ready for use by the hardware
1687 * and the other half being consumed by the stack. We use the page
1688 * ref count to determine whether the stack has finished consuming the
1689 * portion of this page that was passed up with a previous packet. If
1690 * the page ref count is >1, we'll assume the "other" half page is
1691 * still busy, and this page cannot be reused.
1692 *
1693 * For larger pages, @truesize will be the actual space used by the
1694 * received packet (adjusted upward to an even multiple of the cache
1695 * line size). This will advance through the page by the amount
1696 * actually consumed by the received packets while there is still
1697 * space for a buffer. Each region of larger pages will be used at
1698 * most once, after which the page will not be reused.
1699 *
1700 * In either case, if the page is reusable its refcount is increased.
1701 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001702static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer)
Scott Peterson9b37c932017-02-09 23:43:30 -08001703{
Alexander Duycka0cfc312017-03-14 10:15:24 -07001704 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
1705 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001706
1707 /* Is any reuse possible? */
1708 if (unlikely(!i40e_page_is_reusable(page)))
1709 return false;
1710
1711#if (PAGE_SIZE < 8192)
1712 /* if we are only owner of page we can reuse it */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001713 if (unlikely((page_count(page) - pagecnt_bias) > 1))
Scott Peterson9b37c932017-02-09 23:43:30 -08001714 return false;
Scott Peterson9b37c932017-02-09 23:43:30 -08001715#else
Alexander Duyck98efd692017-04-05 07:51:01 -04001716#define I40E_LAST_OFFSET \
1717 (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048)
1718 if (rx_buffer->page_offset > I40E_LAST_OFFSET)
Scott Peterson9b37c932017-02-09 23:43:30 -08001719 return false;
1720#endif
1721
Alexander Duyck17936682017-02-21 15:55:39 -08001722 /* If we have drained the page fragment pool we need to update
1723 * the pagecnt_bias and page count so that we fully restock the
1724 * number of references the driver holds.
1725 */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001726 if (unlikely(!pagecnt_bias)) {
Alexander Duyck17936682017-02-21 15:55:39 -08001727 page_ref_add(page, USHRT_MAX);
1728 rx_buffer->pagecnt_bias = USHRT_MAX;
1729 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001730
Scott Peterson9b37c932017-02-09 23:43:30 -08001731 return true;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001732}
1733
1734/**
1735 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1736 * @rx_ring: rx descriptor ring to transact packets on
1737 * @rx_buffer: buffer containing page to add
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001738 * @skb: sk_buff to place the data into
Alexander Duycka0cfc312017-03-14 10:15:24 -07001739 * @size: packet length from rx_desc
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001740 *
1741 * This function will add the data contained in rx_buffer->page to the skb.
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001742 * It will just attach the page as a frag to the skb.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001743 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001744 * The function will then update the page offset.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001745 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001746static void i40e_add_rx_frag(struct i40e_ring *rx_ring,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001747 struct i40e_rx_buffer *rx_buffer,
Alexander Duycka0cfc312017-03-14 10:15:24 -07001748 struct sk_buff *skb,
1749 unsigned int size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001750{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001751#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001752 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001753#else
Alexander Duyckca9ec082017-04-05 07:51:02 -04001754 unsigned int truesize = SKB_DATA_ALIGN(size + i40e_rx_offset(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001755#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001756
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001757 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
1758 rx_buffer->page_offset, size, truesize);
Scott Peterson9b37c932017-02-09 23:43:30 -08001759
Alexander Duycka0cfc312017-03-14 10:15:24 -07001760 /* page is being used so we must update the page offset */
1761#if (PAGE_SIZE < 8192)
1762 rx_buffer->page_offset ^= truesize;
1763#else
1764 rx_buffer->page_offset += truesize;
1765#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001766}
1767
1768/**
Alexander Duyck9a064122017-03-14 10:15:23 -07001769 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1770 * @rx_ring: rx descriptor ring to transact packets on
1771 * @size: size of buffer to add to skb
1772 *
1773 * This function will pull an Rx buffer from the ring and synchronize it
1774 * for use by the CPU.
1775 */
1776static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1777 const unsigned int size)
1778{
1779 struct i40e_rx_buffer *rx_buffer;
1780
1781 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1782 prefetchw(rx_buffer->page);
1783
1784 /* we are reusing so sync this buffer for CPU use */
1785 dma_sync_single_range_for_cpu(rx_ring->dev,
1786 rx_buffer->dma,
1787 rx_buffer->page_offset,
1788 size,
1789 DMA_FROM_DEVICE);
1790
Alexander Duycka0cfc312017-03-14 10:15:24 -07001791 /* We have pulled a buffer for use, so decrement pagecnt_bias */
1792 rx_buffer->pagecnt_bias--;
1793
Alexander Duyck9a064122017-03-14 10:15:23 -07001794 return rx_buffer;
1795}
1796
1797/**
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001798 * i40e_construct_skb - Allocate skb and populate it
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001799 * @rx_ring: rx descriptor ring to transact packets on
Alexander Duyck9a064122017-03-14 10:15:23 -07001800 * @rx_buffer: rx buffer to pull data from
Björn Töpel0c8493d2017-05-24 07:55:34 +02001801 * @xdp: xdp_buff pointing to the data
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001802 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001803 * This function allocates an skb. It then populates it with the page
1804 * data from the current receive descriptor, taking care to set up the
1805 * skb correctly.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001806 */
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001807static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring,
1808 struct i40e_rx_buffer *rx_buffer,
Björn Töpel0c8493d2017-05-24 07:55:34 +02001809 struct xdp_buff *xdp)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001810{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001811 unsigned int size = xdp->data_end - xdp->data;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001812#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001813 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001814#else
1815 unsigned int truesize = SKB_DATA_ALIGN(size);
1816#endif
1817 unsigned int headlen;
1818 struct sk_buff *skb;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001819
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001820 /* prefetch first cache line of first page */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001821 prefetch(xdp->data);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001822#if L1_CACHE_BYTES < 128
Björn Töpel0c8493d2017-05-24 07:55:34 +02001823 prefetch(xdp->data + L1_CACHE_BYTES);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001824#endif
1825
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001826 /* allocate a skb to store the frags */
1827 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1828 I40E_RX_HDR_SIZE,
1829 GFP_ATOMIC | __GFP_NOWARN);
1830 if (unlikely(!skb))
1831 return NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001832
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001833 /* Determine available headroom for copy */
1834 headlen = size;
1835 if (headlen > I40E_RX_HDR_SIZE)
Björn Töpel0c8493d2017-05-24 07:55:34 +02001836 headlen = eth_get_headlen(xdp->data, I40E_RX_HDR_SIZE);
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001837
1838 /* align pull length to size of long to optimize memcpy performance */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001839 memcpy(__skb_put(skb, headlen), xdp->data,
1840 ALIGN(headlen, sizeof(long)));
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001841
1842 /* update all of the pointers */
1843 size -= headlen;
1844 if (size) {
1845 skb_add_rx_frag(skb, 0, rx_buffer->page,
1846 rx_buffer->page_offset + headlen,
1847 size, truesize);
1848
1849 /* buffer is used by skb, update page_offset */
1850#if (PAGE_SIZE < 8192)
1851 rx_buffer->page_offset ^= truesize;
1852#else
1853 rx_buffer->page_offset += truesize;
1854#endif
1855 } else {
1856 /* buffer is unused, reset bias back to rx_buffer */
1857 rx_buffer->pagecnt_bias++;
1858 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001859
1860 return skb;
1861}
1862
1863/**
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001864 * i40e_build_skb - Build skb around an existing buffer
1865 * @rx_ring: Rx descriptor ring to transact packets on
1866 * @rx_buffer: Rx buffer to pull data from
Björn Töpel0c8493d2017-05-24 07:55:34 +02001867 * @xdp: xdp_buff pointing to the data
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001868 *
1869 * This function builds an skb around an existing Rx buffer, taking care
1870 * to set up the skb correctly and avoid any memcpy overhead.
1871 */
1872static struct sk_buff *i40e_build_skb(struct i40e_ring *rx_ring,
1873 struct i40e_rx_buffer *rx_buffer,
Björn Töpel0c8493d2017-05-24 07:55:34 +02001874 struct xdp_buff *xdp)
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001875{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001876 unsigned int size = xdp->data_end - xdp->data;
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001877#if (PAGE_SIZE < 8192)
1878 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
1879#else
Björn Töpel2aae9182017-05-15 06:52:00 +02001880 unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
1881 SKB_DATA_ALIGN(I40E_SKB_PAD + size);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001882#endif
1883 struct sk_buff *skb;
1884
1885 /* prefetch first cache line of first page */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001886 prefetch(xdp->data);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001887#if L1_CACHE_BYTES < 128
Björn Töpel0c8493d2017-05-24 07:55:34 +02001888 prefetch(xdp->data + L1_CACHE_BYTES);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001889#endif
1890 /* build an skb around the page buffer */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001891 skb = build_skb(xdp->data_hard_start, truesize);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001892 if (unlikely(!skb))
1893 return NULL;
1894
1895 /* update pointers within the skb to store the data */
1896 skb_reserve(skb, I40E_SKB_PAD);
1897 __skb_put(skb, size);
1898
1899 /* buffer is used by skb, update page_offset */
1900#if (PAGE_SIZE < 8192)
1901 rx_buffer->page_offset ^= truesize;
1902#else
1903 rx_buffer->page_offset += truesize;
1904#endif
1905
1906 return skb;
1907}
1908
1909/**
Alexander Duycka0cfc312017-03-14 10:15:24 -07001910 * i40e_put_rx_buffer - Clean up used buffer and either recycle or free
1911 * @rx_ring: rx descriptor ring to transact packets on
1912 * @rx_buffer: rx buffer to pull data from
1913 *
1914 * This function will clean up the contents of the rx_buffer. It will
1915 * either recycle the bufer or unmap it and free the associated resources.
1916 */
1917static void i40e_put_rx_buffer(struct i40e_ring *rx_ring,
1918 struct i40e_rx_buffer *rx_buffer)
1919{
1920 if (i40e_can_reuse_rx_page(rx_buffer)) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001921 /* hand second half of page back to the ring */
1922 i40e_reuse_rx_page(rx_ring, rx_buffer);
1923 rx_ring->rx_stats.page_reuse_count++;
1924 } else {
1925 /* we are not reusing the buffer so unmap it */
Alexander Duyck98efd692017-04-05 07:51:01 -04001926 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
1927 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001928 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08001929 __page_frag_cache_drain(rx_buffer->page,
1930 rx_buffer->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001931 }
1932
1933 /* clear contents of buffer_info */
1934 rx_buffer->page = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001935}
1936
1937/**
1938 * i40e_is_non_eop - process handling of non-EOP buffers
1939 * @rx_ring: Rx ring being processed
1940 * @rx_desc: Rx descriptor for current buffer
1941 * @skb: Current socket buffer containing buffer in progress
1942 *
1943 * This function updates next to clean. If the buffer is an EOP buffer
1944 * this function exits returning false, otherwise it will place the
1945 * sk_buff in the next buffer to be chained and return true indicating
1946 * that this is in fact a non-EOP buffer.
1947 **/
1948static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1949 union i40e_rx_desc *rx_desc,
1950 struct sk_buff *skb)
1951{
1952 u32 ntc = rx_ring->next_to_clean + 1;
1953
1954 /* fetch, update, and store next to clean */
1955 ntc = (ntc < rx_ring->count) ? ntc : 0;
1956 rx_ring->next_to_clean = ntc;
1957
1958 prefetch(I40E_RX_DESC(rx_ring, ntc));
1959
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001960 /* if we are the last buffer then there is nothing else to do */
1961#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1962 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1963 return false;
1964
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001965 rx_ring->rx_stats.non_eop_descs++;
1966
1967 return true;
1968}
1969
Björn Töpel0c8493d2017-05-24 07:55:34 +02001970#define I40E_XDP_PASS 0
1971#define I40E_XDP_CONSUMED 1
1972
1973/**
1974 * i40e_run_xdp - run an XDP program
1975 * @rx_ring: Rx ring being processed
1976 * @xdp: XDP buffer containing the frame
1977 **/
1978static struct sk_buff *i40e_run_xdp(struct i40e_ring *rx_ring,
1979 struct xdp_buff *xdp)
1980{
1981 int result = I40E_XDP_PASS;
1982 struct bpf_prog *xdp_prog;
1983 u32 act;
1984
1985 rcu_read_lock();
1986 xdp_prog = READ_ONCE(rx_ring->xdp_prog);
1987
1988 if (!xdp_prog)
1989 goto xdp_out;
1990
1991 act = bpf_prog_run_xdp(xdp_prog, xdp);
1992 switch (act) {
1993 case XDP_PASS:
1994 break;
1995 default:
1996 bpf_warn_invalid_xdp_action(act);
1997 case XDP_TX:
1998 case XDP_ABORTED:
1999 trace_xdp_exception(rx_ring->netdev, xdp_prog, act);
2000 /* fallthrough -- handle aborts by dropping packet */
2001 case XDP_DROP:
2002 result = I40E_XDP_CONSUMED;
2003 break;
2004 }
2005xdp_out:
2006 rcu_read_unlock();
2007 return ERR_PTR(-result);
2008}
2009
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002010/**
2011 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
2012 * @rx_ring: rx descriptor ring to transact packets on
2013 * @budget: Total limit on number of packets to process
2014 *
2015 * This function provides a "bounce buffer" approach to Rx interrupt
2016 * processing. The advantage to this is that on systems that have
2017 * expensive overhead for IOMMU access this provides a means of avoiding
2018 * it by maintaining the mapping of the page to the system.
2019 *
2020 * Returns amount of work completed
2021 **/
2022static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00002023{
2024 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08002025 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00002026 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08002027 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002028
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002029 while (likely(total_rx_packets < budget)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07002030 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002031 union i40e_rx_desc *rx_desc;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002032 struct xdp_buff xdp;
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002033 unsigned int size;
Mitch Williamsa132af22015-01-24 09:58:35 +00002034 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002035 u8 rx_ptype;
2036 u64 qword;
2037
Mitch Williamsa132af22015-01-24 09:58:35 +00002038 /* return some buffers to hardware, one at a time is too slow */
2039 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08002040 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002041 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00002042 cleaned_count = 0;
2043 }
2044
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002045 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
2046
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002047 /* status_error_len will always be zero for unused descriptors
2048 * because it's cleared in cleanup, and overlaps with hdr_addr
2049 * which is always zero because packet split isn't used, if the
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002050 * hardware wrote DD then the length will be non-zero
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002051 */
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002052 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002053
Mitch Williamsa132af22015-01-24 09:58:35 +00002054 /* This memory barrier is needed to keep us from reading
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002055 * any other fields out of the rx_desc until we have
2056 * verified the descriptor has been written back.
Mitch Williamsa132af22015-01-24 09:58:35 +00002057 */
Alexander Duyck67317162015-04-08 18:49:43 -07002058 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00002059
Alexander Duyck0e626ff2017-04-10 05:18:43 -04002060 if (unlikely(i40e_rx_is_programming_status(qword))) {
2061 i40e_clean_programming_status(rx_ring, rx_desc, qword);
2062 continue;
2063 }
2064 size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
2065 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
2066 if (!size)
2067 break;
2068
Scott Petersoned0980c2017-04-13 04:45:44 -04002069 i40e_trace(clean_rx_irq, rx_ring, rx_desc, skb);
Alexander Duyck9a064122017-03-14 10:15:23 -07002070 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
2071
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002072 /* retrieve a buffer from the ring */
Björn Töpel0c8493d2017-05-24 07:55:34 +02002073 if (!skb) {
2074 xdp.data = page_address(rx_buffer->page) +
2075 rx_buffer->page_offset;
2076 xdp.data_hard_start = xdp.data -
2077 i40e_rx_offset(rx_ring);
2078 xdp.data_end = xdp.data + size;
2079
2080 skb = i40e_run_xdp(rx_ring, &xdp);
2081 }
2082
2083 if (IS_ERR(skb)) {
2084 total_rx_bytes += size;
2085 total_rx_packets++;
2086 rx_buffer->pagecnt_bias++;
2087 } else if (skb) {
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002088 i40e_add_rx_frag(rx_ring, rx_buffer, skb, size);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002089 } else if (ring_uses_build_skb(rx_ring)) {
2090 skb = i40e_build_skb(rx_ring, rx_buffer, &xdp);
2091 } else {
2092 skb = i40e_construct_skb(rx_ring, rx_buffer, &xdp);
2093 }
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002094
2095 /* exit if we failed to retrieve a buffer */
2096 if (!skb) {
2097 rx_ring->rx_stats.alloc_buff_failed++;
2098 rx_buffer->pagecnt_bias++;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002099 break;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002100 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002101
Alexander Duycka0cfc312017-03-14 10:15:24 -07002102 i40e_put_rx_buffer(rx_ring, rx_buffer);
Mitch Williamsa132af22015-01-24 09:58:35 +00002103 cleaned_count++;
2104
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002105 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00002106 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00002107
Björn Töpel0c8493d2017-05-24 07:55:34 +02002108 if (i40e_cleanup_headers(rx_ring, skb, rx_desc)) {
Scott Petersone72e5652017-02-09 23:40:25 -08002109 skb = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002110 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08002111 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002112
2113 /* probably a little skewed due to removing CRC */
2114 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00002115
Alexander Duyck99dad8b2016-09-27 11:28:50 -07002116 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
2117 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
2118 I40E_RXD_QW1_PTYPE_SHIFT;
2119
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002120 /* populate checksum, VLAN, and protocol */
2121 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00002122
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002123 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
2124 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
2125
Scott Petersoned0980c2017-04-13 04:45:44 -04002126 i40e_trace(clean_rx_irq_rx, rx_ring, rx_desc, skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00002127 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08002128 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00002129
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002130 /* update budget accounting */
2131 total_rx_packets++;
2132 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002133
Scott Petersone72e5652017-02-09 23:40:25 -08002134 rx_ring->skb = skb;
2135
Mitch Williamsa132af22015-01-24 09:58:35 +00002136 u64_stats_update_begin(&rx_ring->syncp);
2137 rx_ring->stats.packets += total_rx_packets;
2138 rx_ring->stats.bytes += total_rx_bytes;
2139 u64_stats_update_end(&rx_ring->syncp);
2140 rx_ring->q_vector->rx.total_packets += total_rx_packets;
2141 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
2142
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002143 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08002144 return failure ? budget : total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002145}
2146
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002147static u32 i40e_buildreg_itr(const int type, const u16 itr)
2148{
2149 u32 val;
2150
2151 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002152 /* Don't clear PBA because that can cause lost interrupts that
2153 * came in while we were cleaning/polling
2154 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002155 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
2156 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
2157
2158 return val;
2159}
2160
2161/* a small macro to shorten up some long lines */
2162#define INTREG I40E_PFINT_DYN_CTLN
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002163static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002164{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002165 return vsi->rx_rings[idx]->rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002166}
2167
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002168static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002169{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002170 return vsi->tx_rings[idx]->tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002171}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002172
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002173/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002174 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
2175 * @vsi: the VSI we care about
2176 * @q_vector: q_vector for which itr is being updated and interrupt enabled
2177 *
2178 **/
2179static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
2180 struct i40e_q_vector *q_vector)
2181{
2182 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002183 bool rx = false, tx = false;
2184 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002185 int vector;
Kan Lianga75e8002016-02-19 09:24:04 -05002186 int idx = q_vector->v_idx;
Jacob Keller65e87c02016-09-12 14:18:44 -07002187 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002188
2189 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002190
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002191 /* avoid dynamic calculation if in countdown mode OR if
2192 * all dynamic is disabled
2193 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002194 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
2195
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002196 rx_itr_setting = get_rx_itr(vsi, idx);
2197 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07002198
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002199 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07002200 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
2201 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002202 goto enable_int;
2203 }
2204
Jacob Keller65e87c02016-09-12 14:18:44 -07002205 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002206 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
2207 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002208 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002209
Jacob Keller65e87c02016-09-12 14:18:44 -07002210 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002211 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
2212 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002213 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002214
2215 if (rx || tx) {
2216 /* get the higher of the two ITR adjustments and
2217 * use the same value for both ITR registers
2218 * when in adaptive mode (Rx and/or Tx)
2219 */
2220 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
2221
2222 q_vector->tx.itr = q_vector->rx.itr = itr;
2223 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
2224 tx = true;
2225 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
2226 rx = true;
2227 }
2228
2229 /* only need to enable the interrupt once, but need
2230 * to possibly update both ITR values
2231 */
2232 if (rx) {
2233 /* set the INTENA_MSK_MASK so that this first write
2234 * won't actually enable the interrupt, instead just
2235 * updating the ITR (it's bit 31 PF and VF)
2236 */
2237 rxval |= BIT(31);
2238 /* don't check _DOWN because interrupt isn't being enabled */
2239 wr32(hw, INTREG(vector - 1), rxval);
2240 }
2241
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002242enable_int:
Jacob Keller0da36b92017-04-19 09:25:55 -04002243 if (!test_bit(__I40E_VSI_DOWN, vsi->state))
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002244 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002245
2246 if (q_vector->itr_countdown)
2247 q_vector->itr_countdown--;
2248 else
2249 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002250}
2251
2252/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002253 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
2254 * @napi: napi struct with our devices info in it
2255 * @budget: amount of work driver is allowed to do this pass, in packets
2256 *
2257 * This function will clean all queues associated with a q_vector.
2258 *
2259 * Returns the amount of work done
2260 **/
2261int i40e_napi_poll(struct napi_struct *napi, int budget)
2262{
2263 struct i40e_q_vector *q_vector =
2264 container_of(napi, struct i40e_q_vector, napi);
2265 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002266 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002267 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002268 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002269 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002270 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002271
Jacob Keller0da36b92017-04-19 09:25:55 -04002272 if (test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002273 napi_complete(napi);
2274 return 0;
2275 }
2276
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002277 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002278 * budget and be more aggressive about cleaning up the Tx descriptors.
2279 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002280 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08002281 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002282 clean_complete = false;
2283 continue;
2284 }
2285 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04002286 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002287 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002288
Alexander Duyckc67cace2015-09-24 09:04:26 -07002289 /* Handle case where we are called by netpoll with a budget of 0 */
2290 if (budget <= 0)
2291 goto tx_only;
2292
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002293 /* We attempt to distribute budget to each Rx queue fairly, but don't
2294 * allow the budget to go below 1 because that would exit polling early.
2295 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002296 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002297
Mitch Williamsa132af22015-01-24 09:58:35 +00002298 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002299 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002300
2301 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002302 /* if we clean as many as budgeted, we must not be done */
2303 if (cleaned >= budget_per_ring)
2304 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002305 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002306
2307 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002308 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07002309 const cpumask_t *aff_mask = &q_vector->affinity_mask;
2310 int cpu_id = smp_processor_id();
2311
2312 /* It is possible that the interrupt affinity has changed but,
2313 * if the cpu is pegged at 100%, polling will never exit while
2314 * traffic continues and the interrupt will be stuck on this
2315 * cpu. We check to make sure affinity is correct before we
2316 * continue to poll, otherwise we must stop polling so the
2317 * interrupt can move to the correct cpu.
2318 */
2319 if (likely(cpumask_test_cpu(cpu_id, aff_mask) ||
2320 !(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07002321tx_only:
Alan Brady96db7762016-09-14 16:24:38 -07002322 if (arm_wb) {
2323 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2324 i40e_enable_wb_on_itr(vsi, q_vector);
2325 }
2326 return budget;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002327 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002328 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002329
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002330 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2331 q_vector->arm_wb_state = false;
2332
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002333 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002334 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07002335
2336 /* If we're prematurely stopping polling to fix the interrupt
2337 * affinity we want to make sure polling starts back up so we
2338 * issue a call to i40e_force_wb which triggers a SW interrupt.
2339 */
2340 if (!clean_complete)
2341 i40e_force_wb(vsi, q_vector);
2342 else if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002343 i40e_irq_dynamic_enable_icr0(vsi->back, false);
Alan Brady96db7762016-09-14 16:24:38 -07002344 else
2345 i40e_update_enable_itr(vsi, q_vector);
2346
Alexander Duyck6beb84a2016-11-08 13:05:16 -08002347 return min(work_done, budget - 1);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002348}
2349
2350/**
2351 * i40e_atr - Add a Flow Director ATR filter
2352 * @tx_ring: ring to add programming descriptor to
2353 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002354 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002355 **/
2356static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002357 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002358{
2359 struct i40e_filter_program_desc *fdir_desc;
2360 struct i40e_pf *pf = tx_ring->vsi->back;
2361 union {
2362 unsigned char *network;
2363 struct iphdr *ipv4;
2364 struct ipv6hdr *ipv6;
2365 } hdr;
2366 struct tcphdr *th;
2367 unsigned int hlen;
2368 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002369 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002370 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002371
2372 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002373 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002374 return;
2375
Jacob Keller47994c12017-04-19 09:25:57 -04002376 if (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED)
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002377 return;
2378
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002379 /* if sampling is disabled do nothing */
2380 if (!tx_ring->atr_sample_rate)
2381 return;
2382
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002383 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002384 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002385 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002386
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002387 /* snag network header to get L4 type and address */
2388 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2389 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002390
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002391 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002392 * tx_enable_csum function if encap is enabled.
2393 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002394 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2395 /* access ihl as u8 to avoid unaligned access on ia64 */
2396 hlen = (hdr.network[0] & 0x0F) << 2;
2397 l4_proto = hdr.ipv4->protocol;
2398 } else {
2399 hlen = hdr.network - skb->data;
2400 l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
2401 hlen -= hdr.network - skb->data;
2402 }
2403
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002404 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002405 return;
2406
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002407 th = (struct tcphdr *)(hdr.network + hlen);
2408
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002409 /* Due to lack of space, no more new filters can be programmed */
Jacob Keller47994c12017-04-19 09:25:57 -04002410 if (th->syn && (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED))
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002411 return;
Jacob Keller6964e532017-06-12 15:38:36 -07002412 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002413 /* HW ATR eviction will take care of removing filters on FIN
2414 * and RST packets.
2415 */
2416 if (th->fin || th->rst)
2417 return;
2418 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002419
2420 tx_ring->atr_count++;
2421
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002422 /* sample on all syn/fin/rst packets or once every atr sample rate */
2423 if (!th->fin &&
2424 !th->syn &&
2425 !th->rst &&
2426 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002427 return;
2428
2429 tx_ring->atr_count = 0;
2430
2431 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002432 i = tx_ring->next_to_use;
2433 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2434
2435 i++;
2436 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002437
2438 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2439 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002440 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002441 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2442 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2443 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2444 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2445
2446 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2447
2448 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2449
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002450 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002451 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2452 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2453 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2454 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2455
2456 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2457 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2458
2459 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2460 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2461
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002462 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002463 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002464 dtype_cmd |=
2465 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2466 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2467 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2468 else
2469 dtype_cmd |=
2470 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2471 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2472 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002473
Jacob Keller6964e532017-06-12 15:38:36 -07002474 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED)
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002475 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2476
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002477 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002478 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002479 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002480 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002481}
2482
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002483/**
2484 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2485 * @skb: send buffer
2486 * @tx_ring: ring to send buffer on
2487 * @flags: the tx flags to be set
2488 *
2489 * Checks the skb and set up correspondingly several generic transmit flags
2490 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2491 *
2492 * Returns error code indicate the frame should be dropped upon error and the
2493 * otherwise returns 0 to indicate the flags has been set properly.
2494 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002495static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2496 struct i40e_ring *tx_ring,
2497 u32 *flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002498{
2499 __be16 protocol = skb->protocol;
2500 u32 tx_flags = 0;
2501
Greg Rose31eaacc2015-03-31 00:45:03 -07002502 if (protocol == htons(ETH_P_8021Q) &&
2503 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2504 /* When HW VLAN acceleration is turned off by the user the
2505 * stack sets the protocol to 8021q so that the driver
2506 * can take any steps required to support the SW only
2507 * VLAN handling. In our case the driver doesn't need
2508 * to take any further steps so just set the protocol
2509 * to the encapsulated ethertype.
2510 */
2511 skb->protocol = vlan_get_protocol(skb);
2512 goto out;
2513 }
2514
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002515 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002516 if (skb_vlan_tag_present(skb)) {
2517 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002518 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2519 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002520 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002521 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002522
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002523 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2524 if (!vhdr)
2525 return -EINVAL;
2526
2527 protocol = vhdr->h_vlan_encapsulated_proto;
2528 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2529 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2530 }
2531
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002532 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2533 goto out;
2534
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002535 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002536 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2537 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002538 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2539 tx_flags |= (skb->priority & 0x7) <<
2540 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2541 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2542 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002543 int rc;
2544
2545 rc = skb_cow_head(skb, 0);
2546 if (rc < 0)
2547 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002548 vhdr = (struct vlan_ethhdr *)skb->data;
2549 vhdr->h_vlan_TCI = htons(tx_flags >>
2550 I40E_TX_FLAGS_VLAN_SHIFT);
2551 } else {
2552 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2553 }
2554 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002555
2556out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002557 *flags = tx_flags;
2558 return 0;
2559}
2560
2561/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002562 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002563 * @first: pointer to first Tx buffer for xmit
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002564 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002565 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002566 *
2567 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2568 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002569static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
2570 u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002571{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002572 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002573 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002574 union {
2575 struct iphdr *v4;
2576 struct ipv6hdr *v6;
2577 unsigned char *hdr;
2578 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002579 union {
2580 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002581 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002582 unsigned char *hdr;
2583 } l4;
2584 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002585 u16 gso_segs, gso_size;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002586 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002587
Shannon Nelsone9f65632016-01-04 10:33:04 -08002588 if (skb->ip_summed != CHECKSUM_PARTIAL)
2589 return 0;
2590
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002591 if (!skb_is_gso(skb))
2592 return 0;
2593
Francois Romieudd225bc2014-03-30 03:14:48 +00002594 err = skb_cow_head(skb, 0);
2595 if (err < 0)
2596 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002597
Alexander Duyckc7770192016-01-24 21:16:35 -08002598 ip.hdr = skb_network_header(skb);
2599 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002600
Alexander Duyckc7770192016-01-24 21:16:35 -08002601 /* initialize outer IP header fields */
2602 if (ip.v4->version == 4) {
2603 ip.v4->tot_len = 0;
2604 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002605 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002606 ip.v6->payload_len = 0;
2607 }
2608
Alexander Duyck577389a2016-04-02 00:06:56 -07002609 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002610 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002611 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002612 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002613 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002614 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002615 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2616 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2617 l4.udp->len = 0;
2618
Alexander Duyck54532052016-01-24 21:17:29 -08002619 /* determine offset of outer transport header */
2620 l4_offset = l4.hdr - skb->data;
2621
2622 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002623 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002624 csum_replace_by_diff(&l4.udp->check,
2625 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002626 }
2627
Alexander Duyckc7770192016-01-24 21:16:35 -08002628 /* reset pointers to inner headers */
2629 ip.hdr = skb_inner_network_header(skb);
2630 l4.hdr = skb_inner_transport_header(skb);
2631
2632 /* initialize inner IP header fields */
2633 if (ip.v4->version == 4) {
2634 ip.v4->tot_len = 0;
2635 ip.v4->check = 0;
2636 } else {
2637 ip.v6->payload_len = 0;
2638 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002639 }
2640
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002641 /* determine offset of inner transport header */
2642 l4_offset = l4.hdr - skb->data;
2643
2644 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002645 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002646 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002647
2648 /* compute length of segmentation header */
2649 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002650
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002651 /* pull values out of skb_shinfo */
2652 gso_size = skb_shinfo(skb)->gso_size;
2653 gso_segs = skb_shinfo(skb)->gso_segs;
2654
2655 /* update GSO size and bytecount with header size */
2656 first->gso_segs = gso_segs;
2657 first->bytecount += (first->gso_segs - 1) * *hdr_len;
2658
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002659 /* find the field values */
2660 cd_cmd = I40E_TX_CTX_DESC_TSO;
2661 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002662 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002663 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2664 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2665 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002666 return 1;
2667}
2668
2669/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002670 * i40e_tsyn - set up the tsyn context descriptor
2671 * @tx_ring: ptr to the ring to send
2672 * @skb: ptr to the skb we're sending
2673 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002674 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002675 *
2676 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2677 **/
2678static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2679 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2680{
2681 struct i40e_pf *pf;
2682
2683 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2684 return 0;
2685
2686 /* Tx timestamps cannot be sampled when doing TSO */
2687 if (tx_flags & I40E_TX_FLAGS_TSO)
2688 return 0;
2689
2690 /* only timestamp the outbound packet if the user has requested it and
2691 * we are not already transmitting a packet to be timestamped
2692 */
2693 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002694 if (!(pf->flags & I40E_FLAG_PTP))
2695 return 0;
2696
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002697 if (pf->ptp_tx &&
Jacob Keller0da36b92017-04-19 09:25:55 -04002698 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002699 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jacob Keller0bc07062017-05-03 10:29:02 -07002700 pf->ptp_tx_start = jiffies;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002701 pf->ptp_tx_skb = skb_get(skb);
2702 } else {
Jacob Keller2955fac2017-05-03 10:28:58 -07002703 pf->tx_hwtstamp_skipped++;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002704 return 0;
2705 }
2706
2707 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2708 I40E_TXD_CTX_QW1_CMD_SHIFT;
2709
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002710 return 1;
2711}
2712
2713/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002714 * i40e_tx_enable_csum - Enable Tx checksum offloads
2715 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002716 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002717 * @td_cmd: Tx descriptor command bits to set
2718 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002719 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002720 * @cd_tunneling: ptr to context desc bits
2721 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002722static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2723 u32 *td_cmd, u32 *td_offset,
2724 struct i40e_ring *tx_ring,
2725 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002726{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002727 union {
2728 struct iphdr *v4;
2729 struct ipv6hdr *v6;
2730 unsigned char *hdr;
2731 } ip;
2732 union {
2733 struct tcphdr *tcp;
2734 struct udphdr *udp;
2735 unsigned char *hdr;
2736 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002737 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002738 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002739 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002740 u8 l4_proto = 0;
2741
Alexander Duyck529f1f62016-01-24 21:17:10 -08002742 if (skb->ip_summed != CHECKSUM_PARTIAL)
2743 return 0;
2744
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002745 ip.hdr = skb_network_header(skb);
2746 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002747
Alexander Duyck475b4202016-01-24 21:17:01 -08002748 /* compute outer L2 header size */
2749 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2750
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002751 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002752 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002753 /* define outer network header type */
2754 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002755 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2756 I40E_TX_CTX_EXT_IP_IPV4 :
2757 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2758
Alexander Duycka0064722016-01-24 21:16:48 -08002759 l4_proto = ip.v4->protocol;
2760 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002761 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002762
2763 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002764 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002765 if (l4.hdr != exthdr)
2766 ipv6_skip_exthdr(skb, exthdr - skb->data,
2767 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002768 }
2769
2770 /* define outer transport */
2771 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002772 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002773 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002774 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002775 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002776 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002777 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002778 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002779 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002780 case IPPROTO_IPIP:
2781 case IPPROTO_IPV6:
2782 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2783 l4.hdr = skb_inner_network_header(skb);
2784 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002785 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002786 if (*tx_flags & I40E_TX_FLAGS_TSO)
2787 return -1;
2788
2789 skb_checksum_help(skb);
2790 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002791 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002792
Alexander Duyck577389a2016-04-02 00:06:56 -07002793 /* compute outer L3 header size */
2794 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2795 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2796
2797 /* switch IP header pointer from outer to inner header */
2798 ip.hdr = skb_inner_network_header(skb);
2799
Alexander Duyck475b4202016-01-24 21:17:01 -08002800 /* compute tunnel header size */
2801 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2802 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2803
Alexander Duyck54532052016-01-24 21:17:29 -08002804 /* indicate if we need to offload outer UDP header */
2805 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002806 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002807 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2808 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2809
Alexander Duyck475b4202016-01-24 21:17:01 -08002810 /* record tunnel offload values */
2811 *cd_tunneling |= tunnel;
2812
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002813 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002814 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002815 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002816
Alexander Duycka0064722016-01-24 21:16:48 -08002817 /* reset type as we transition from outer to inner headers */
2818 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2819 if (ip.v4->version == 4)
2820 *tx_flags |= I40E_TX_FLAGS_IPV4;
2821 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002822 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002823 }
2824
2825 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002826 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002827 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002828 /* the stack computes the IP header already, the only time we
2829 * need the hardware to recompute it is in the case of TSO.
2830 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002831 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2832 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2833 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002834 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002835 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002836
2837 exthdr = ip.hdr + sizeof(*ip.v6);
2838 l4_proto = ip.v6->nexthdr;
2839 if (l4.hdr != exthdr)
2840 ipv6_skip_exthdr(skb, exthdr - skb->data,
2841 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002842 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002843
Alexander Duyck475b4202016-01-24 21:17:01 -08002844 /* compute inner L3 header size */
2845 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002846
2847 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002848 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002849 case IPPROTO_TCP:
2850 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002851 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2852 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002853 break;
2854 case IPPROTO_SCTP:
2855 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002856 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2857 offset |= (sizeof(struct sctphdr) >> 2) <<
2858 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002859 break;
2860 case IPPROTO_UDP:
2861 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002862 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2863 offset |= (sizeof(struct udphdr) >> 2) <<
2864 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002865 break;
2866 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002867 if (*tx_flags & I40E_TX_FLAGS_TSO)
2868 return -1;
2869 skb_checksum_help(skb);
2870 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002871 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002872
2873 *td_cmd |= cmd;
2874 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002875
2876 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002877}
2878
2879/**
2880 * i40e_create_tx_ctx Build the Tx context descriptor
2881 * @tx_ring: ring to create the descriptor on
2882 * @cd_type_cmd_tso_mss: Quad Word 1
2883 * @cd_tunneling: Quad Word 0 - bits 0-31
2884 * @cd_l2tag2: Quad Word 0 - bits 32-63
2885 **/
2886static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2887 const u64 cd_type_cmd_tso_mss,
2888 const u32 cd_tunneling, const u32 cd_l2tag2)
2889{
2890 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002891 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002892
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002893 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2894 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002895 return;
2896
2897 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002898 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2899
2900 i++;
2901 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002902
2903 /* cpu_to_le32 and assign to struct fields */
2904 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2905 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002906 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002907 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2908}
2909
2910/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002911 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2912 * @tx_ring: the ring to be checked
2913 * @size: the size buffer we want to assure is available
2914 *
2915 * Returns -EBUSY if a stop is needed, else 0
2916 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002917int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002918{
2919 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2920 /* Memory barrier before checking head and tail */
2921 smp_mb();
2922
2923 /* Check again in a case another CPU has just made room available. */
2924 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2925 return -EBUSY;
2926
2927 /* A reprieve! - use start_queue because it doesn't call schedule */
2928 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2929 ++tx_ring->tx_stats.restart_queue;
2930 return 0;
2931}
2932
2933/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002934 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00002935 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00002936 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002937 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
2938 * and so we need to figure out the cases where we need to linearize the skb.
2939 *
2940 * For TSO we need to count the TSO header and segment payload separately.
2941 * As such we need to check cases where we have 7 fragments or more as we
2942 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
2943 * the segment payload in the first descriptor, and another 7 for the
2944 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00002945 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08002946bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00002947{
Alexander Duyck2d374902016-02-17 11:02:50 -08002948 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002949 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00002950
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002951 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08002952 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002953 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08002954 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002955
Alexander Duyck2d374902016-02-17 11:02:50 -08002956 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07002957 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08002958 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002959 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08002960 frag = &skb_shinfo(skb)->frags[0];
2961
2962 /* Initialize size to the negative value of gso_size minus 1. We
2963 * use this as the worst case scenerio in which the frag ahead
2964 * of us only provides one byte which is why we are limited to 6
2965 * descriptors for a single transmit as the header and previous
2966 * fragment are already consuming 2 descriptors.
2967 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002968 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08002969
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002970 /* Add size of frags 0 through 4 to create our initial sum */
2971 sum += skb_frag_size(frag++);
2972 sum += skb_frag_size(frag++);
2973 sum += skb_frag_size(frag++);
2974 sum += skb_frag_size(frag++);
2975 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002976
2977 /* Walk through fragments adding latest fragment, testing it, and
2978 * then removing stale fragments from the sum.
2979 */
2980 stale = &skb_shinfo(skb)->frags[0];
2981 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002982 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002983
2984 /* if sum is negative we failed to make sufficient progress */
2985 if (sum < 0)
2986 return true;
2987
Alexander Duyck841493a2016-09-06 18:05:04 -07002988 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08002989 break;
2990
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002991 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00002992 }
2993
Alexander Duyck2d374902016-02-17 11:02:50 -08002994 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002995}
2996
2997/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002998 * i40e_tx_map - Build the Tx descriptor
2999 * @tx_ring: ring to send buffer on
3000 * @skb: send buffer
3001 * @first: first buffer info buffer to use
3002 * @tx_flags: collected send information
3003 * @hdr_len: size of the packet header
3004 * @td_cmd: the command field in the descriptor
3005 * @td_offset: offset for checksum or crc
Jacob Keller69077572017-05-03 10:28:54 -07003006 *
3007 * Returns 0 on success, -1 on failure to DMA
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003008 **/
Jacob Keller69077572017-05-03 10:28:54 -07003009static inline int i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
3010 struct i40e_tx_buffer *first, u32 tx_flags,
3011 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003012{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003013 unsigned int data_len = skb->data_len;
3014 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003015 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003016 struct i40e_tx_buffer *tx_bi;
3017 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003018 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003019 u32 td_tag = 0;
3020 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003021 u16 desc_count = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003022
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003023 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
3024 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
3025 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
3026 I40E_TX_FLAGS_VLAN_SHIFT;
3027 }
3028
Alexander Duycka5e9c572013-09-28 06:00:27 +00003029 first->tx_flags = tx_flags;
3030
3031 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
3032
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003033 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003034 tx_bi = first;
3035
3036 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003037 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
3038
Alexander Duycka5e9c572013-09-28 06:00:27 +00003039 if (dma_mapping_error(tx_ring->dev, dma))
3040 goto dma_error;
3041
3042 /* record length, and DMA address */
3043 dma_unmap_len_set(tx_bi, len, size);
3044 dma_unmap_addr_set(tx_bi, dma, dma);
3045
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003046 /* align size to end of page */
3047 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003048 tx_desc->buffer_addr = cpu_to_le64(dma);
3049
3050 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003051 tx_desc->cmd_type_offset_bsz =
3052 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003053 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003054
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003055 tx_desc++;
3056 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003057 desc_count++;
3058
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003059 if (i == tx_ring->count) {
3060 tx_desc = I40E_TX_DESC(tx_ring, 0);
3061 i = 0;
3062 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00003063
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003064 dma += max_data;
3065 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003066
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003067 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003068 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003069 }
3070
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003071 if (likely(!data_len))
3072 break;
3073
Alexander Duycka5e9c572013-09-28 06:00:27 +00003074 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
3075 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003076
3077 tx_desc++;
3078 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003079 desc_count++;
3080
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003081 if (i == tx_ring->count) {
3082 tx_desc = I40E_TX_DESC(tx_ring, 0);
3083 i = 0;
3084 }
3085
Alexander Duycka5e9c572013-09-28 06:00:27 +00003086 size = skb_frag_size(frag);
3087 data_len -= size;
3088
3089 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
3090 DMA_TO_DEVICE);
3091
3092 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003093 }
3094
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003095 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003096
3097 i++;
3098 if (i == tx_ring->count)
3099 i = 0;
3100
3101 tx_ring->next_to_use = i;
3102
Eric Dumazet4567dc12014-10-07 13:30:23 -07003103 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07003104
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003105 /* write last descriptor with EOP bit */
3106 td_cmd |= I40E_TX_DESC_CMD_EOP;
3107
3108 /* We can OR these values together as they both are checked against
3109 * 4 below and at this point desc_count will be used as a boolean value
3110 * after this if/else block.
3111 */
3112 desc_count |= ++tx_ring->packet_stride;
3113
Anjali Singhai58044742015-09-25 18:26:13 -07003114 /* Algorithm to optimize tail and RS bit setting:
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003115 * if queue is stopped
3116 * mark RS bit
3117 * reset packet counter
3118 * else if xmit_more is supported and is true
3119 * advance packet counter to 4
3120 * reset desc_count to 0
Anjali Singhai58044742015-09-25 18:26:13 -07003121 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003122 * if desc_count >= 4
3123 * mark RS bit
3124 * reset packet counter
3125 * if desc_count > 0
3126 * update tail
Anjali Singhai58044742015-09-25 18:26:13 -07003127 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003128 * Note: If there are less than 4 descriptors
Anjali Singhai58044742015-09-25 18:26:13 -07003129 * pending and interrupts were disabled the service task will
3130 * trigger a force WB.
3131 */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003132 if (netif_xmit_stopped(txring_txq(tx_ring))) {
3133 goto do_rs;
3134 } else if (skb->xmit_more) {
3135 /* set stride to arm on next packet and reset desc_count */
3136 tx_ring->packet_stride = WB_STRIDE;
3137 desc_count = 0;
3138 } else if (desc_count >= WB_STRIDE) {
3139do_rs:
3140 /* write last descriptor with RS bit set */
3141 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai58044742015-09-25 18:26:13 -07003142 tx_ring->packet_stride = 0;
Anjali Singhai58044742015-09-25 18:26:13 -07003143 }
Anjali Singhai58044742015-09-25 18:26:13 -07003144
3145 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003146 build_ctob(td_cmd, td_offset, size, td_tag);
3147
3148 /* Force memory writes to complete before letting h/w know there
3149 * are new descriptors to fetch.
3150 *
3151 * We also use this memory barrier to make certain all of the
3152 * status bits have been updated before next_to_watch is written.
3153 */
3154 wmb();
3155
3156 /* set next_to_watch value indicating a packet is present */
3157 first->next_to_watch = tx_desc;
Anjali Singhai58044742015-09-25 18:26:13 -07003158
Alexander Duycka5e9c572013-09-28 06:00:27 +00003159 /* notify HW of packet */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003160 if (desc_count) {
Anjali Singhai58044742015-09-25 18:26:13 -07003161 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003162
3163 /* we need this if more than one processor can write to our tail
3164 * at a time, it synchronizes IO on IA64/Altix systems
3165 */
3166 mmiowb();
Anjali Singhai58044742015-09-25 18:26:13 -07003167 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003168
Jacob Keller69077572017-05-03 10:28:54 -07003169 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003170
3171dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00003172 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003173
3174 /* clear dma mappings for failed tx_bi map */
3175 for (;;) {
3176 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00003177 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003178 if (tx_bi == first)
3179 break;
3180 if (i == 0)
3181 i = tx_ring->count;
3182 i--;
3183 }
3184
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003185 tx_ring->next_to_use = i;
Jacob Keller69077572017-05-03 10:28:54 -07003186
3187 return -1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003188}
3189
3190/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003191 * i40e_xmit_frame_ring - Sends buffer on Tx ring
3192 * @skb: send buffer
3193 * @tx_ring: ring to send buffer on
3194 *
3195 * Returns NETDEV_TX_OK if sent, else an error code
3196 **/
3197static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
3198 struct i40e_ring *tx_ring)
3199{
3200 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
3201 u32 cd_tunneling = 0, cd_l2tag2 = 0;
3202 struct i40e_tx_buffer *first;
3203 u32 td_offset = 0;
3204 u32 tx_flags = 0;
3205 __be16 protocol;
3206 u32 td_cmd = 0;
3207 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003208 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003209 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04003210
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04003211 /* prefetch the data, we'll need it later */
3212 prefetch(skb->data);
3213
Scott Petersoned0980c2017-04-13 04:45:44 -04003214 i40e_trace(xmit_frame_ring, skb, tx_ring);
3215
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003216 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08003217 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003218 if (__skb_linearize(skb)) {
3219 dev_kfree_skb_any(skb);
3220 return NETDEV_TX_OK;
3221 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003222 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08003223 tx_ring->tx_stats.tx_linearize++;
3224 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003225
3226 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
3227 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
3228 * + 4 desc gap to avoid the cache line where head is,
3229 * + 1 desc for context descriptor,
3230 * otherwise try next time
3231 */
3232 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
3233 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003234 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003235 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003236
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003237 /* record the location of the first descriptor for this packet */
3238 first = &tx_ring->tx_bi[tx_ring->next_to_use];
3239 first->skb = skb;
3240 first->bytecount = skb->len;
3241 first->gso_segs = 1;
3242
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003243 /* prepare the xmit flags */
3244 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
3245 goto out_drop;
3246
3247 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04003248 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003249
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003250 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003251 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003252 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003253 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003254 tx_flags |= I40E_TX_FLAGS_IPV6;
3255
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003256 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003257
3258 if (tso < 0)
3259 goto out_drop;
3260 else if (tso)
3261 tx_flags |= I40E_TX_FLAGS_TSO;
3262
Alexander Duyck3bc67972016-02-17 11:02:56 -08003263 /* Always offload the checksum, since it's in the data descriptor */
3264 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
3265 tx_ring, &cd_tunneling);
3266 if (tso < 0)
3267 goto out_drop;
3268
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003269 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
3270
3271 if (tsyn)
3272 tx_flags |= I40E_TX_FLAGS_TSYN;
3273
Jakub Kicinski259afec2014-03-15 14:55:37 +00003274 skb_tx_timestamp(skb);
3275
Alexander Duyckb1941302013-09-28 06:00:32 +00003276 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003277 td_cmd |= I40E_TX_DESC_CMD_ICRC;
3278
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003279 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
3280 cd_tunneling, cd_l2tag2);
3281
3282 /* Add Flow Director ATR if it's enabled.
3283 *
3284 * NOTE: this must always be directly before the data descriptor.
3285 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08003286 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003287
Jacob Keller69077572017-05-03 10:28:54 -07003288 if (i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3289 td_cmd, td_offset))
3290 goto cleanup_tx_tstamp;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003291
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003292 return NETDEV_TX_OK;
3293
3294out_drop:
Scott Petersoned0980c2017-04-13 04:45:44 -04003295 i40e_trace(xmit_frame_ring_drop, first->skb, tx_ring);
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003296 dev_kfree_skb_any(first->skb);
3297 first->skb = NULL;
Jacob Keller69077572017-05-03 10:28:54 -07003298cleanup_tx_tstamp:
3299 if (unlikely(tx_flags & I40E_TX_FLAGS_TSYN)) {
3300 struct i40e_pf *pf = i40e_netdev_to_pf(tx_ring->netdev);
3301
3302 dev_kfree_skb_any(pf->ptp_tx_skb);
3303 pf->ptp_tx_skb = NULL;
3304 clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
3305 }
3306
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003307 return NETDEV_TX_OK;
3308}
3309
3310/**
3311 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3312 * @skb: send buffer
3313 * @netdev: network interface device structure
3314 *
3315 * Returns NETDEV_TX_OK if sent, else an error code
3316 **/
3317netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3318{
3319 struct i40e_netdev_priv *np = netdev_priv(netdev);
3320 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00003321 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003322
3323 /* hardware can't handle really short frames, hardware padding works
3324 * beyond this point
3325 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003326 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3327 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003328
3329 return i40e_xmit_frame_ring(skb, tx_ring);
3330}