blob: f2e5ab90f574313745bf9b83a069caa424610f79 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/types.h>
34#include <asm/byteorder.h>
35#include <linux/delay.h>
36#include <linux/errno.h>
37#include <linux/kernel.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020038#include <linux/slab.h>
Tomer Tayar5529bad2016-03-09 09:16:24 +020039#include <linux/spinlock.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020040#include <linux/string.h>
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +020041#include <linux/etherdevice.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020042#include "qed.h"
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040043#include "qed_dcbx.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020044#include "qed_hsi.h"
45#include "qed_hw.h"
46#include "qed_mcp.h"
47#include "qed_reg_addr.h"
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030048#include "qed_sriov.h"
49
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020050#define CHIP_MCP_RESP_ITER_US 10
51
52#define QED_DRV_MB_MAX_RETRIES (500 * 1000) /* Account for 5 sec */
53#define QED_MCP_RESET_RETRIES (50 * 1000) /* Account for 500 msec */
54
55#define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val) \
56 qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
57 _val)
58
59#define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
60 qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
61
62#define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val) \
63 DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
64 offsetof(struct public_drv_mb, _field), _val)
65
66#define DRV_MB_RD(_p_hwfn, _p_ptt, _field) \
67 DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
68 offsetof(struct public_drv_mb, _field))
69
70#define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
71 DRV_ID_PDA_COMP_VER_SHIFT)
72
73#define MCP_BYTES_PER_MBIT_SHIFT 17
74
75bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
76{
77 if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
78 return false;
79 return true;
80}
81
Yuval Mintz1a635e42016-08-15 10:42:43 +030082void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020083{
84 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
85 PUBLIC_PORT);
86 u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
87
88 p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
89 MFW_PORT(p_hwfn));
90 DP_VERBOSE(p_hwfn, QED_MSG_SP,
91 "port_addr = 0x%x, port_id 0x%02x\n",
92 p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
93}
94
Yuval Mintz1a635e42016-08-15 10:42:43 +030095void qed_mcp_read_mb(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020096{
97 u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
98 u32 tmp, i;
99
100 if (!p_hwfn->mcp_info->public_base)
101 return;
102
103 for (i = 0; i < length; i++) {
104 tmp = qed_rd(p_hwfn, p_ptt,
105 p_hwfn->mcp_info->mfw_mb_addr +
106 (i << 2) + sizeof(u32));
107
108 /* The MB data is actually BE; Need to force it to cpu */
109 ((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
110 be32_to_cpu((__force __be32)tmp);
111 }
112}
113
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200114struct qed_mcp_cmd_elem {
115 struct list_head list;
116 struct qed_mcp_mb_params *p_mb_params;
117 u16 expected_seq_num;
118 bool b_is_completed;
119};
120
121/* Must be called while cmd_lock is acquired */
122static struct qed_mcp_cmd_elem *
123qed_mcp_cmd_add_elem(struct qed_hwfn *p_hwfn,
124 struct qed_mcp_mb_params *p_mb_params,
125 u16 expected_seq_num)
126{
127 struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
128
129 p_cmd_elem = kzalloc(sizeof(*p_cmd_elem), GFP_ATOMIC);
130 if (!p_cmd_elem)
131 goto out;
132
133 p_cmd_elem->p_mb_params = p_mb_params;
134 p_cmd_elem->expected_seq_num = expected_seq_num;
135 list_add(&p_cmd_elem->list, &p_hwfn->mcp_info->cmd_list);
136out:
137 return p_cmd_elem;
138}
139
140/* Must be called while cmd_lock is acquired */
141static void qed_mcp_cmd_del_elem(struct qed_hwfn *p_hwfn,
142 struct qed_mcp_cmd_elem *p_cmd_elem)
143{
144 list_del(&p_cmd_elem->list);
145 kfree(p_cmd_elem);
146}
147
148/* Must be called while cmd_lock is acquired */
149static struct qed_mcp_cmd_elem *qed_mcp_cmd_get_elem(struct qed_hwfn *p_hwfn,
150 u16 seq_num)
151{
152 struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
153
154 list_for_each_entry(p_cmd_elem, &p_hwfn->mcp_info->cmd_list, list) {
155 if (p_cmd_elem->expected_seq_num == seq_num)
156 return p_cmd_elem;
157 }
158
159 return NULL;
160}
161
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200162int qed_mcp_free(struct qed_hwfn *p_hwfn)
163{
164 if (p_hwfn->mcp_info) {
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200165 struct qed_mcp_cmd_elem *p_cmd_elem, *p_tmp;
166
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200167 kfree(p_hwfn->mcp_info->mfw_mb_cur);
168 kfree(p_hwfn->mcp_info->mfw_mb_shadow);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200169
170 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
171 list_for_each_entry_safe(p_cmd_elem,
172 p_tmp,
173 &p_hwfn->mcp_info->cmd_list, list) {
174 qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
175 }
176 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200177 }
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200178
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200179 kfree(p_hwfn->mcp_info);
180
181 return 0;
182}
183
Yuval Mintz1a635e42016-08-15 10:42:43 +0300184static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200185{
186 struct qed_mcp_info *p_info = p_hwfn->mcp_info;
187 u32 drv_mb_offsize, mfw_mb_offsize;
188 u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
189
190 p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
191 if (!p_info->public_base)
192 return 0;
193
194 p_info->public_base |= GRCBASE_MCP;
195
196 /* Calculate the driver and MFW mailbox address */
197 drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
198 SECTION_OFFSIZE_ADDR(p_info->public_base,
199 PUBLIC_DRV_MB));
200 p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
201 DP_VERBOSE(p_hwfn, QED_MSG_SP,
202 "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
203 drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
204
205 /* Set the MFW MB address */
206 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
207 SECTION_OFFSIZE_ADDR(p_info->public_base,
208 PUBLIC_MFW_MB));
209 p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
210 p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt, p_info->mfw_mb_addr);
211
212 /* Get the current driver mailbox sequence before sending
213 * the first command
214 */
215 p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
216 DRV_MSG_SEQ_NUMBER_MASK;
217
218 /* Get current FW pulse sequence */
219 p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
220 DRV_PULSE_SEQ_MASK;
221
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200222 p_info->mcp_hist = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200223
224 return 0;
225}
226
Yuval Mintz1a635e42016-08-15 10:42:43 +0300227int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200228{
229 struct qed_mcp_info *p_info;
230 u32 size;
231
232 /* Allocate mcp_info structure */
Yuval Mintz60fffb32016-02-21 11:40:07 +0200233 p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200234 if (!p_hwfn->mcp_info)
235 goto err;
236 p_info = p_hwfn->mcp_info;
237
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200238 /* Initialize the MFW spinlock */
239 spin_lock_init(&p_info->cmd_lock);
240 spin_lock_init(&p_info->link_lock);
241
242 INIT_LIST_HEAD(&p_info->cmd_list);
243
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200244 if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
245 DP_NOTICE(p_hwfn, "MCP is not initialized\n");
246 /* Do not free mcp_info here, since public_base indicate that
247 * the MCP is not initialized
248 */
249 return 0;
250 }
251
252 size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
Yuval Mintz60fffb32016-02-21 11:40:07 +0200253 p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
Yuval Mintz83aeb932016-08-15 10:42:44 +0300254 p_info->mfw_mb_shadow = kzalloc(size, GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200255 if (!p_info->mfw_mb_shadow || !p_info->mfw_mb_addr)
256 goto err;
257
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200258 return 0;
259
260err:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200261 qed_mcp_free(p_hwfn);
262 return -ENOMEM;
263}
264
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200265static void qed_mcp_reread_offsets(struct qed_hwfn *p_hwfn,
266 struct qed_ptt *p_ptt)
Tomer Tayar5529bad2016-03-09 09:16:24 +0200267{
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200268 u32 generic_por_0 = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200269
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200270 /* Use MCP history register to check if MCP reset occurred between init
271 * time and now.
Tomer Tayar5529bad2016-03-09 09:16:24 +0200272 */
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200273 if (p_hwfn->mcp_info->mcp_hist != generic_por_0) {
274 DP_VERBOSE(p_hwfn,
275 QED_MSG_SP,
276 "Rereading MCP offsets [mcp_hist 0x%08x, generic_por_0 0x%08x]\n",
277 p_hwfn->mcp_info->mcp_hist, generic_por_0);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200278
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200279 qed_load_mcp_offsets(p_hwfn, p_ptt);
280 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200281 }
Tomer Tayar5529bad2016-03-09 09:16:24 +0200282}
283
Yuval Mintz1a635e42016-08-15 10:42:43 +0300284int qed_mcp_reset(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200285{
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200286 u32 org_mcp_reset_seq, seq, delay = CHIP_MCP_RESP_ITER_US, cnt = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200287 int rc = 0;
288
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200289 /* Ensure that only a single thread is accessing the mailbox */
290 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
291
292 org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200293
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200294 /* Set drv command along with the updated sequence */
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200295 qed_mcp_reread_offsets(p_hwfn, p_ptt);
296 seq = ++p_hwfn->mcp_info->drv_mb_seq;
297 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (DRV_MSG_CODE_MCP_RESET | seq));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200298
299 do {
300 /* Wait for MFW response */
301 udelay(delay);
302 /* Give the FW up to 500 second (50*1000*10usec) */
303 } while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
304 MISCS_REG_GENERIC_POR_0)) &&
305 (cnt++ < QED_MCP_RESET_RETRIES));
306
307 if (org_mcp_reset_seq !=
308 qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
309 DP_VERBOSE(p_hwfn, QED_MSG_SP,
310 "MCP was reset after %d usec\n", cnt * delay);
311 } else {
312 DP_ERR(p_hwfn, "Failed to reset MCP\n");
313 rc = -EAGAIN;
314 }
315
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200316 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200317
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200318 return rc;
319}
320
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200321/* Must be called while cmd_lock is acquired */
322static bool qed_mcp_has_pending_cmd(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200323{
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200324 struct qed_mcp_cmd_elem *p_cmd_elem;
325
326 /* There is at most one pending command at a certain time, and if it
327 * exists - it is placed at the HEAD of the list.
328 */
329 if (!list_empty(&p_hwfn->mcp_info->cmd_list)) {
330 p_cmd_elem = list_first_entry(&p_hwfn->mcp_info->cmd_list,
331 struct qed_mcp_cmd_elem, list);
332 return !p_cmd_elem->b_is_completed;
333 }
334
335 return false;
336}
337
338/* Must be called while cmd_lock is acquired */
339static int
340qed_mcp_update_pending_cmd(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
341{
342 struct qed_mcp_mb_params *p_mb_params;
343 struct qed_mcp_cmd_elem *p_cmd_elem;
344 u32 mcp_resp;
345 u16 seq_num;
346
347 mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
348 seq_num = (u16)(mcp_resp & FW_MSG_SEQ_NUMBER_MASK);
349
350 /* Return if no new non-handled response has been received */
351 if (seq_num != p_hwfn->mcp_info->drv_mb_seq)
352 return -EAGAIN;
353
354 p_cmd_elem = qed_mcp_cmd_get_elem(p_hwfn, seq_num);
355 if (!p_cmd_elem) {
356 DP_ERR(p_hwfn,
357 "Failed to find a pending mailbox cmd that expects sequence number %d\n",
358 seq_num);
359 return -EINVAL;
360 }
361
362 p_mb_params = p_cmd_elem->p_mb_params;
363
364 /* Get the MFW response along with the sequence number */
365 p_mb_params->mcp_resp = mcp_resp;
366
367 /* Get the MFW param */
368 p_mb_params->mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
369
370 /* Get the union data */
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200371 if (p_mb_params->p_data_dst != NULL && p_mb_params->data_dst_size) {
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200372 u32 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
373 offsetof(struct public_drv_mb,
374 union_data);
375 qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200376 union_data_addr, p_mb_params->data_dst_size);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200377 }
378
379 p_cmd_elem->b_is_completed = true;
380
381 return 0;
382}
383
384/* Must be called while cmd_lock is acquired */
385static void __qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
386 struct qed_ptt *p_ptt,
387 struct qed_mcp_mb_params *p_mb_params,
388 u16 seq_num)
389{
390 union drv_union_data union_data;
391 u32 union_data_addr;
392
393 /* Set the union data */
394 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
395 offsetof(struct public_drv_mb, union_data);
396 memset(&union_data, 0, sizeof(union_data));
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200397 if (p_mb_params->p_data_src != NULL && p_mb_params->data_src_size)
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200398 memcpy(&union_data, p_mb_params->p_data_src,
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200399 p_mb_params->data_src_size);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200400 qed_memcpy_to(p_hwfn, p_ptt, union_data_addr, &union_data,
401 sizeof(union_data));
402
403 /* Set the drv param */
404 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, p_mb_params->param);
405
406 /* Set the drv command along with the sequence number */
407 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (p_mb_params->cmd | seq_num));
408
409 DP_VERBOSE(p_hwfn, QED_MSG_SP,
410 "MFW mailbox: command 0x%08x param 0x%08x\n",
411 (p_mb_params->cmd | seq_num), p_mb_params->param);
412}
413
414static int
415_qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
416 struct qed_ptt *p_ptt,
417 struct qed_mcp_mb_params *p_mb_params,
418 u32 max_retries, u32 delay)
419{
420 struct qed_mcp_cmd_elem *p_cmd_elem;
421 u32 cnt = 0;
422 u16 seq_num;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200423 int rc = 0;
424
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200425 /* Wait until the mailbox is non-occupied */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200426 do {
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200427 /* Exit the loop if there is no pending command, or if the
428 * pending command is completed during this iteration.
429 * The spinlock stays locked until the command is sent.
430 */
431
432 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
433
434 if (!qed_mcp_has_pending_cmd(p_hwfn))
435 break;
436
437 rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
438 if (!rc)
439 break;
440 else if (rc != -EAGAIN)
441 goto err;
442
443 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200444 udelay(delay);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200445 } while (++cnt < max_retries);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200446
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200447 if (cnt >= max_retries) {
448 DP_NOTICE(p_hwfn,
449 "The MFW mailbox is occupied by an uncompleted command. Failed to send command 0x%08x [param 0x%08x].\n",
450 p_mb_params->cmd, p_mb_params->param);
451 return -EAGAIN;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200452 }
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200453
454 /* Send the mailbox command */
455 qed_mcp_reread_offsets(p_hwfn, p_ptt);
456 seq_num = ++p_hwfn->mcp_info->drv_mb_seq;
457 p_cmd_elem = qed_mcp_cmd_add_elem(p_hwfn, p_mb_params, seq_num);
458 if (!p_cmd_elem)
459 goto err;
460
461 __qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, seq_num);
462 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
463
464 /* Wait for the MFW response */
465 do {
466 /* Exit the loop if the command is already completed, or if the
467 * command is completed during this iteration.
468 * The spinlock stays locked until the list element is removed.
469 */
470
471 udelay(delay);
472 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
473
474 if (p_cmd_elem->b_is_completed)
475 break;
476
477 rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
478 if (!rc)
479 break;
480 else if (rc != -EAGAIN)
481 goto err;
482
483 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
484 } while (++cnt < max_retries);
485
486 if (cnt >= max_retries) {
487 DP_NOTICE(p_hwfn,
488 "The MFW failed to respond to command 0x%08x [param 0x%08x].\n",
489 p_mb_params->cmd, p_mb_params->param);
490
491 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
492 qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
493 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
494
495 return -EAGAIN;
496 }
497
498 qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
499 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
500
501 DP_VERBOSE(p_hwfn,
502 QED_MSG_SP,
503 "MFW mailbox: response 0x%08x param 0x%08x [after %d.%03d ms]\n",
504 p_mb_params->mcp_resp,
505 p_mb_params->mcp_param,
506 (cnt * delay) / 1000, (cnt * delay) % 1000);
507
508 /* Clear the sequence number from the MFW response */
509 p_mb_params->mcp_resp &= FW_MSG_CODE_MASK;
510
511 return 0;
512
513err:
514 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200515 return rc;
516}
517
Tomer Tayar5529bad2016-03-09 09:16:24 +0200518static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
519 struct qed_ptt *p_ptt,
520 struct qed_mcp_mb_params *p_mb_params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200521{
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200522 size_t union_data_size = sizeof(union drv_union_data);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200523 u32 max_retries = QED_DRV_MB_MAX_RETRIES;
524 u32 delay = CHIP_MCP_RESP_ITER_US;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200525
526 /* MCP not initialized */
527 if (!qed_mcp_is_init(p_hwfn)) {
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300528 DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200529 return -EBUSY;
530 }
531
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200532 if (p_mb_params->data_src_size > union_data_size ||
533 p_mb_params->data_dst_size > union_data_size) {
534 DP_ERR(p_hwfn,
535 "The provided size is larger than the union data size [src_size %u, dst_size %u, union_data_size %zu]\n",
536 p_mb_params->data_src_size,
537 p_mb_params->data_dst_size, union_data_size);
538 return -EINVAL;
539 }
540
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200541 return _qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, max_retries,
542 delay);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200543}
544
Tomer Tayar5529bad2016-03-09 09:16:24 +0200545int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
546 struct qed_ptt *p_ptt,
547 u32 cmd,
548 u32 param,
549 u32 *o_mcp_resp,
550 u32 *o_mcp_param)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200551{
Tomer Tayar5529bad2016-03-09 09:16:24 +0200552 struct qed_mcp_mb_params mb_params;
553 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200554
Tomer Tayar5529bad2016-03-09 09:16:24 +0200555 memset(&mb_params, 0, sizeof(mb_params));
556 mb_params.cmd = cmd;
557 mb_params.param = param;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200558
Tomer Tayar5529bad2016-03-09 09:16:24 +0200559 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
560 if (rc)
561 return rc;
562
563 *o_mcp_resp = mb_params.mcp_resp;
564 *o_mcp_param = mb_params.mcp_param;
565
566 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200567}
568
Tomer Tayar41024262016-09-05 14:35:10 +0300569int qed_mcp_nvm_rd_cmd(struct qed_hwfn *p_hwfn,
570 struct qed_ptt *p_ptt,
571 u32 cmd,
572 u32 param,
573 u32 *o_mcp_resp,
574 u32 *o_mcp_param, u32 *o_txn_size, u32 *o_buf)
575{
576 struct qed_mcp_mb_params mb_params;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200577 u8 raw_data[MCP_DRV_NVM_BUF_LEN];
Tomer Tayar41024262016-09-05 14:35:10 +0300578 int rc;
579
580 memset(&mb_params, 0, sizeof(mb_params));
581 mb_params.cmd = cmd;
582 mb_params.param = param;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200583 mb_params.p_data_dst = raw_data;
584
585 /* Use the maximal value since the actual one is part of the response */
586 mb_params.data_dst_size = MCP_DRV_NVM_BUF_LEN;
587
Tomer Tayar41024262016-09-05 14:35:10 +0300588 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
589 if (rc)
590 return rc;
591
592 *o_mcp_resp = mb_params.mcp_resp;
593 *o_mcp_param = mb_params.mcp_param;
594
595 *o_txn_size = *o_mcp_param;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200596 memcpy(o_buf, raw_data, *o_txn_size);
Tomer Tayar41024262016-09-05 14:35:10 +0300597
598 return 0;
599}
600
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200601int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300602 struct qed_ptt *p_ptt, u32 *p_load_code)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200603{
604 struct qed_dev *cdev = p_hwfn->cdev;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200605 struct qed_mcp_mb_params mb_params;
606 union drv_union_data union_data;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200607 int rc;
608
Tomer Tayar5529bad2016-03-09 09:16:24 +0200609 memset(&mb_params, 0, sizeof(mb_params));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200610 /* Load Request */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200611 mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
612 mb_params.param = PDA_COMP | DRV_ID_MCP_HSI_VER_CURRENT |
613 cdev->drv_type;
614 memcpy(&union_data.ver_str, cdev->ver_str, MCP_DRV_VER_STR_SIZE);
615 mb_params.p_data_src = &union_data;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200616 mb_params.data_src_size = sizeof(union_data.ver_str);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200617 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200618
619 /* if mcp fails to respond we must abort */
620 if (rc) {
621 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
622 return rc;
623 }
624
Tomer Tayar5529bad2016-03-09 09:16:24 +0200625 *p_load_code = mb_params.mcp_resp;
626
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200627 /* If MFW refused (e.g. other port is in diagnostic mode) we
628 * must abort. This can happen in the following cases:
629 * - Other port is in diagnostic mode
630 * - Previously loaded function on the engine is not compliant with
631 * the requester.
632 * - MFW cannot cope with the requester's DRV_MFW_HSI_VERSION.
633 * -
634 */
635 if (!(*p_load_code) ||
636 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI) ||
637 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_PDA) ||
638 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG)) {
639 DP_ERR(p_hwfn, "MCP refused load request, aborting\n");
640 return -EBUSY;
641 }
642
643 return 0;
644}
645
Tomer Tayar12263372017-03-28 15:12:50 +0300646int qed_mcp_unload_req(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
647{
648 u32 wol_param, mcp_resp, mcp_param;
649
650 switch (p_hwfn->cdev->wol_config) {
651 case QED_OV_WOL_DISABLED:
652 wol_param = DRV_MB_PARAM_UNLOAD_WOL_DISABLED;
653 break;
654 case QED_OV_WOL_ENABLED:
655 wol_param = DRV_MB_PARAM_UNLOAD_WOL_ENABLED;
656 break;
657 default:
658 DP_NOTICE(p_hwfn,
659 "Unknown WoL configuration %02x\n",
660 p_hwfn->cdev->wol_config);
661 /* Fallthrough */
662 case QED_OV_WOL_DEFAULT:
663 wol_param = DRV_MB_PARAM_UNLOAD_WOL_MCP;
664 }
665
666 return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_UNLOAD_REQ, wol_param,
667 &mcp_resp, &mcp_param);
668}
669
670int qed_mcp_unload_done(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
671{
672 struct qed_mcp_mb_params mb_params;
673 struct mcp_mac wol_mac;
674
675 memset(&mb_params, 0, sizeof(mb_params));
676 mb_params.cmd = DRV_MSG_CODE_UNLOAD_DONE;
677
678 /* Set the primary MAC if WoL is enabled */
679 if (p_hwfn->cdev->wol_config == QED_OV_WOL_ENABLED) {
680 u8 *p_mac = p_hwfn->cdev->wol_mac;
681
682 memset(&wol_mac, 0, sizeof(wol_mac));
683 wol_mac.mac_upper = p_mac[0] << 8 | p_mac[1];
684 wol_mac.mac_lower = p_mac[2] << 24 | p_mac[3] << 16 |
685 p_mac[4] << 8 | p_mac[5];
686
687 DP_VERBOSE(p_hwfn,
688 (QED_MSG_SP | NETIF_MSG_IFDOWN),
689 "Setting WoL MAC: %pM --> [%08x,%08x]\n",
690 p_mac, wol_mac.mac_upper, wol_mac.mac_lower);
691
692 mb_params.p_data_src = &wol_mac;
693 mb_params.data_src_size = sizeof(wol_mac);
694 }
695
696 return qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
697}
698
Yuval Mintz0b55e272016-05-11 16:36:15 +0300699static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
700 struct qed_ptt *p_ptt)
701{
702 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
703 PUBLIC_PATH);
704 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
705 u32 path_addr = SECTION_ADDR(mfw_path_offsize,
706 QED_PATH_ID(p_hwfn));
707 u32 disabled_vfs[VF_MAX_STATIC / 32];
708 int i;
709
710 DP_VERBOSE(p_hwfn,
711 QED_MSG_SP,
712 "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
713 mfw_path_offsize, path_addr);
714
715 for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
716 disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
717 path_addr +
718 offsetof(struct public_path,
719 mcp_vf_disabled) +
720 sizeof(u32) * i);
721 DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
722 "FLR-ed VFs [%08x,...,%08x] - %08x\n",
723 i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
724 }
725
726 if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
727 qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
728}
729
730int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
731 struct qed_ptt *p_ptt, u32 *vfs_to_ack)
732{
733 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
734 PUBLIC_FUNC);
735 u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
736 u32 func_addr = SECTION_ADDR(mfw_func_offsize,
737 MCP_PF_ID(p_hwfn));
738 struct qed_mcp_mb_params mb_params;
Yuval Mintz0b55e272016-05-11 16:36:15 +0300739 int rc;
740 int i;
741
742 for (i = 0; i < (VF_MAX_STATIC / 32); i++)
743 DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
744 "Acking VFs [%08x,...,%08x] - %08x\n",
745 i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
746
747 memset(&mb_params, 0, sizeof(mb_params));
748 mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200749 mb_params.p_data_src = vfs_to_ack;
750 mb_params.data_src_size = VF_MAX_STATIC / 8;
Yuval Mintz0b55e272016-05-11 16:36:15 +0300751 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
752 if (rc) {
753 DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
754 return -EBUSY;
755 }
756
757 /* Clear the ACK bits */
758 for (i = 0; i < (VF_MAX_STATIC / 32); i++)
759 qed_wr(p_hwfn, p_ptt,
760 func_addr +
761 offsetof(struct public_func, drv_ack_vf_disabled) +
762 i * sizeof(u32), 0);
763
764 return rc;
765}
766
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200767static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
768 struct qed_ptt *p_ptt)
769{
770 u32 transceiver_state;
771
772 transceiver_state = qed_rd(p_hwfn, p_ptt,
773 p_hwfn->mcp_info->port_addr +
774 offsetof(struct public_port,
775 transceiver_data));
776
777 DP_VERBOSE(p_hwfn,
778 (NETIF_MSG_HW | QED_MSG_SP),
779 "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
780 transceiver_state,
781 (u32)(p_hwfn->mcp_info->port_addr +
Yuval Mintz1a635e42016-08-15 10:42:43 +0300782 offsetof(struct public_port, transceiver_data)));
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200783
784 transceiver_state = GET_FIELD(transceiver_state,
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300785 ETH_TRANSCEIVER_STATE);
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200786
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300787 if (transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200788 DP_NOTICE(p_hwfn, "Transceiver is present.\n");
789 else
790 DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
791}
792
Yuval Mintzcc875c22015-10-26 11:02:31 +0200793static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300794 struct qed_ptt *p_ptt, bool b_reset)
Yuval Mintzcc875c22015-10-26 11:02:31 +0200795{
796 struct qed_mcp_link_state *p_link;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400797 u8 max_bw, min_bw;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200798 u32 status = 0;
799
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +0200800 /* Prevent SW/attentions from doing this at the same time */
801 spin_lock_bh(&p_hwfn->mcp_info->link_lock);
802
Yuval Mintzcc875c22015-10-26 11:02:31 +0200803 p_link = &p_hwfn->mcp_info->link_output;
804 memset(p_link, 0, sizeof(*p_link));
805 if (!b_reset) {
806 status = qed_rd(p_hwfn, p_ptt,
807 p_hwfn->mcp_info->port_addr +
808 offsetof(struct public_port, link_status));
809 DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
810 "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
811 status,
812 (u32)(p_hwfn->mcp_info->port_addr +
Yuval Mintz1a635e42016-08-15 10:42:43 +0300813 offsetof(struct public_port, link_status)));
Yuval Mintzcc875c22015-10-26 11:02:31 +0200814 } else {
815 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
816 "Resetting link indications\n");
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +0200817 goto out;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200818 }
819
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200820 if (p_hwfn->b_drv_link_init)
821 p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
822 else
823 p_link->link_up = false;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200824
825 p_link->full_duplex = true;
826 switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
827 case LINK_STATUS_SPEED_AND_DUPLEX_100G:
828 p_link->speed = 100000;
829 break;
830 case LINK_STATUS_SPEED_AND_DUPLEX_50G:
831 p_link->speed = 50000;
832 break;
833 case LINK_STATUS_SPEED_AND_DUPLEX_40G:
834 p_link->speed = 40000;
835 break;
836 case LINK_STATUS_SPEED_AND_DUPLEX_25G:
837 p_link->speed = 25000;
838 break;
839 case LINK_STATUS_SPEED_AND_DUPLEX_20G:
840 p_link->speed = 20000;
841 break;
842 case LINK_STATUS_SPEED_AND_DUPLEX_10G:
843 p_link->speed = 10000;
844 break;
845 case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
846 p_link->full_duplex = false;
847 /* Fall-through */
848 case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
849 p_link->speed = 1000;
850 break;
851 default:
852 p_link->speed = 0;
853 }
854
Manish Chopra4b01e512016-04-26 10:56:09 -0400855 if (p_link->link_up && p_link->speed)
856 p_link->line_speed = p_link->speed;
857 else
858 p_link->line_speed = 0;
859
860 max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400861 min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
Manish Chopra4b01e512016-04-26 10:56:09 -0400862
Manish Chopraa64b02d2016-04-26 10:56:10 -0400863 /* Max bandwidth configuration */
Manish Chopra4b01e512016-04-26 10:56:09 -0400864 __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200865
Manish Chopraa64b02d2016-04-26 10:56:10 -0400866 /* Min bandwidth configuration */
867 __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
Mintz, Yuval6f437d42017-02-27 11:06:33 +0200868 qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_ptt,
869 p_link->min_pf_rate);
Manish Chopraa64b02d2016-04-26 10:56:10 -0400870
Yuval Mintzcc875c22015-10-26 11:02:31 +0200871 p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
872 p_link->an_complete = !!(status &
873 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
874 p_link->parallel_detection = !!(status &
875 LINK_STATUS_PARALLEL_DETECTION_USED);
876 p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
877
878 p_link->partner_adv_speed |=
879 (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
880 QED_LINK_PARTNER_SPEED_1G_FD : 0;
881 p_link->partner_adv_speed |=
882 (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
883 QED_LINK_PARTNER_SPEED_1G_HD : 0;
884 p_link->partner_adv_speed |=
885 (status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
886 QED_LINK_PARTNER_SPEED_10G : 0;
887 p_link->partner_adv_speed |=
888 (status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
889 QED_LINK_PARTNER_SPEED_20G : 0;
890 p_link->partner_adv_speed |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -0400891 (status & LINK_STATUS_LINK_PARTNER_25G_CAPABLE) ?
892 QED_LINK_PARTNER_SPEED_25G : 0;
893 p_link->partner_adv_speed |=
Yuval Mintzcc875c22015-10-26 11:02:31 +0200894 (status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
895 QED_LINK_PARTNER_SPEED_40G : 0;
896 p_link->partner_adv_speed |=
897 (status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
898 QED_LINK_PARTNER_SPEED_50G : 0;
899 p_link->partner_adv_speed |=
900 (status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
901 QED_LINK_PARTNER_SPEED_100G : 0;
902
903 p_link->partner_tx_flow_ctrl_en =
904 !!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
905 p_link->partner_rx_flow_ctrl_en =
906 !!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
907
908 switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
909 case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
910 p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
911 break;
912 case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
913 p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
914 break;
915 case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
916 p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
917 break;
918 default:
919 p_link->partner_adv_pause = 0;
920 }
921
922 p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
923
924 qed_link_update(p_hwfn);
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +0200925out:
926 spin_unlock_bh(&p_hwfn->mcp_info->link_lock);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200927}
928
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300929int qed_mcp_set_link(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, bool b_up)
Yuval Mintzcc875c22015-10-26 11:02:31 +0200930{
931 struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200932 struct qed_mcp_mb_params mb_params;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200933 struct eth_phy_cfg phy_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200934 int rc = 0;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200935 u32 cmd;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200936
937 /* Set the shmem configuration according to params */
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200938 memset(&phy_cfg, 0, sizeof(phy_cfg));
Yuval Mintzcc875c22015-10-26 11:02:31 +0200939 cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
940 if (!params->speed.autoneg)
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200941 phy_cfg.speed = params->speed.forced_speed;
942 phy_cfg.pause |= (params->pause.autoneg) ? ETH_PAUSE_AUTONEG : 0;
943 phy_cfg.pause |= (params->pause.forced_rx) ? ETH_PAUSE_RX : 0;
944 phy_cfg.pause |= (params->pause.forced_tx) ? ETH_PAUSE_TX : 0;
945 phy_cfg.adv_speed = params->speed.advertised_speeds;
946 phy_cfg.loopback_mode = params->loopback_mode;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200947
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200948 p_hwfn->b_drv_link_init = b_up;
949
Yuval Mintzcc875c22015-10-26 11:02:31 +0200950 if (b_up) {
951 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
952 "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200953 phy_cfg.speed,
954 phy_cfg.pause,
955 phy_cfg.adv_speed,
956 phy_cfg.loopback_mode,
957 phy_cfg.feature_config_flags);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200958 } else {
959 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
960 "Resetting link\n");
961 }
962
Tomer Tayar5529bad2016-03-09 09:16:24 +0200963 memset(&mb_params, 0, sizeof(mb_params));
964 mb_params.cmd = cmd;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200965 mb_params.p_data_src = &phy_cfg;
966 mb_params.data_src_size = sizeof(phy_cfg);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200967 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200968
969 /* if mcp fails to respond we must abort */
970 if (rc) {
971 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
972 return rc;
973 }
974
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +0200975 /* Mimic link-change attention, done for several reasons:
976 * - On reset, there's no guarantee MFW would trigger
977 * an attention.
978 * - On initialization, older MFWs might not indicate link change
979 * during LFA, so we'll never get an UP indication.
980 */
981 qed_mcp_handle_link_change(p_hwfn, p_ptt, !b_up);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200982
983 return 0;
984}
985
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -0400986static void qed_mcp_send_protocol_stats(struct qed_hwfn *p_hwfn,
987 struct qed_ptt *p_ptt,
988 enum MFW_DRV_MSG_TYPE type)
989{
990 enum qed_mcp_protocol_type stats_type;
991 union qed_mcp_protocol_stats stats;
992 struct qed_mcp_mb_params mb_params;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -0400993 u32 hsi_param;
994
995 switch (type) {
996 case MFW_DRV_MSG_GET_LAN_STATS:
997 stats_type = QED_MCP_LAN_STATS;
998 hsi_param = DRV_MSG_CODE_STATS_TYPE_LAN;
999 break;
1000 case MFW_DRV_MSG_GET_FCOE_STATS:
1001 stats_type = QED_MCP_FCOE_STATS;
1002 hsi_param = DRV_MSG_CODE_STATS_TYPE_FCOE;
1003 break;
1004 case MFW_DRV_MSG_GET_ISCSI_STATS:
1005 stats_type = QED_MCP_ISCSI_STATS;
1006 hsi_param = DRV_MSG_CODE_STATS_TYPE_ISCSI;
1007 break;
1008 case MFW_DRV_MSG_GET_RDMA_STATS:
1009 stats_type = QED_MCP_RDMA_STATS;
1010 hsi_param = DRV_MSG_CODE_STATS_TYPE_RDMA;
1011 break;
1012 default:
1013 DP_NOTICE(p_hwfn, "Invalid protocol type %d\n", type);
1014 return;
1015 }
1016
1017 qed_get_protocol_stats(p_hwfn->cdev, stats_type, &stats);
1018
1019 memset(&mb_params, 0, sizeof(mb_params));
1020 mb_params.cmd = DRV_MSG_CODE_GET_STATS;
1021 mb_params.param = hsi_param;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001022 mb_params.p_data_src = &stats;
1023 mb_params.data_src_size = sizeof(stats);
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001024 qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1025}
1026
Manish Chopra4b01e512016-04-26 10:56:09 -04001027static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
1028 struct public_func *p_shmem_info)
1029{
1030 struct qed_mcp_function_info *p_info;
1031
1032 p_info = &p_hwfn->mcp_info->func_info;
1033
1034 p_info->bandwidth_min = (p_shmem_info->config &
1035 FUNC_MF_CFG_MIN_BW_MASK) >>
1036 FUNC_MF_CFG_MIN_BW_SHIFT;
1037 if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
1038 DP_INFO(p_hwfn,
1039 "bandwidth minimum out of bounds [%02x]. Set to 1\n",
1040 p_info->bandwidth_min);
1041 p_info->bandwidth_min = 1;
1042 }
1043
1044 p_info->bandwidth_max = (p_shmem_info->config &
1045 FUNC_MF_CFG_MAX_BW_MASK) >>
1046 FUNC_MF_CFG_MAX_BW_SHIFT;
1047 if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
1048 DP_INFO(p_hwfn,
1049 "bandwidth maximum out of bounds [%02x]. Set to 100\n",
1050 p_info->bandwidth_max);
1051 p_info->bandwidth_max = 100;
1052 }
1053}
1054
1055static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
1056 struct qed_ptt *p_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001057 struct public_func *p_data, int pfid)
Manish Chopra4b01e512016-04-26 10:56:09 -04001058{
1059 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
1060 PUBLIC_FUNC);
1061 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
1062 u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
1063 u32 i, size;
1064
1065 memset(p_data, 0, sizeof(*p_data));
1066
Yuval Mintz1a635e42016-08-15 10:42:43 +03001067 size = min_t(u32, sizeof(*p_data), QED_SECTION_SIZE(mfw_path_offsize));
Manish Chopra4b01e512016-04-26 10:56:09 -04001068 for (i = 0; i < size / sizeof(u32); i++)
1069 ((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
1070 func_addr + (i << 2));
1071 return size;
1072}
1073
Yuval Mintz1a635e42016-08-15 10:42:43 +03001074static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Manish Chopra4b01e512016-04-26 10:56:09 -04001075{
1076 struct qed_mcp_function_info *p_info;
1077 struct public_func shmem_info;
1078 u32 resp = 0, param = 0;
1079
Yuval Mintz1a635e42016-08-15 10:42:43 +03001080 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
Manish Chopra4b01e512016-04-26 10:56:09 -04001081
1082 qed_read_pf_bandwidth(p_hwfn, &shmem_info);
1083
1084 p_info = &p_hwfn->mcp_info->func_info;
1085
Manish Chopraa64b02d2016-04-26 10:56:10 -04001086 qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
Manish Chopra4b01e512016-04-26 10:56:09 -04001087 qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
1088
1089 /* Acknowledge the MFW */
1090 qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
1091 &param);
1092}
1093
Yuval Mintzcc875c22015-10-26 11:02:31 +02001094int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
1095 struct qed_ptt *p_ptt)
1096{
1097 struct qed_mcp_info *info = p_hwfn->mcp_info;
1098 int rc = 0;
1099 bool found = false;
1100 u16 i;
1101
1102 DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
1103
1104 /* Read Messages from MFW */
1105 qed_mcp_read_mb(p_hwfn, p_ptt);
1106
1107 /* Compare current messages to old ones */
1108 for (i = 0; i < info->mfw_mb_length; i++) {
1109 if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
1110 continue;
1111
1112 found = true;
1113
1114 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1115 "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
1116 i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
1117
1118 switch (i) {
1119 case MFW_DRV_MSG_LINK_CHANGE:
1120 qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
1121 break;
Yuval Mintz0b55e272016-05-11 16:36:15 +03001122 case MFW_DRV_MSG_VF_DISABLED:
1123 qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
1124 break;
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001125 case MFW_DRV_MSG_LLDP_DATA_UPDATED:
1126 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
1127 QED_DCBX_REMOTE_LLDP_MIB);
1128 break;
1129 case MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED:
1130 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
1131 QED_DCBX_REMOTE_MIB);
1132 break;
1133 case MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED:
1134 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
1135 QED_DCBX_OPERATIONAL_MIB);
1136 break;
Zvi Nachmani334c03b2016-03-09 09:16:25 +02001137 case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
1138 qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
1139 break;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001140 case MFW_DRV_MSG_GET_LAN_STATS:
1141 case MFW_DRV_MSG_GET_FCOE_STATS:
1142 case MFW_DRV_MSG_GET_ISCSI_STATS:
1143 case MFW_DRV_MSG_GET_RDMA_STATS:
1144 qed_mcp_send_protocol_stats(p_hwfn, p_ptt, i);
1145 break;
Manish Chopra4b01e512016-04-26 10:56:09 -04001146 case MFW_DRV_MSG_BW_UPDATE:
1147 qed_mcp_update_bw(p_hwfn, p_ptt);
1148 break;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001149 default:
Mintz, Yuval39815942017-03-23 15:50:18 +02001150 DP_INFO(p_hwfn, "Unimplemented MFW message %d\n", i);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001151 rc = -EINVAL;
1152 }
1153 }
1154
1155 /* ACK everything */
1156 for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
1157 __be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
1158
1159 /* MFW expect answer in BE, so we force write in that format */
1160 qed_wr(p_hwfn, p_ptt,
1161 info->mfw_mb_addr + sizeof(u32) +
1162 MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
1163 sizeof(u32) + i * sizeof(u32),
1164 (__force u32)val);
1165 }
1166
1167 if (!found) {
1168 DP_NOTICE(p_hwfn,
1169 "Received an MFW message indication but no new message!\n");
1170 rc = -EINVAL;
1171 }
1172
1173 /* Copy the new mfw messages into the shadow */
1174 memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
1175
1176 return rc;
1177}
1178
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001179int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
1180 struct qed_ptt *p_ptt,
1181 u32 *p_mfw_ver, u32 *p_running_bundle_id)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001182{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001183 u32 global_offsize;
1184
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001185 if (IS_VF(p_hwfn->cdev)) {
1186 if (p_hwfn->vf_iov_info) {
1187 struct pfvf_acquire_resp_tlv *p_resp;
1188
1189 p_resp = &p_hwfn->vf_iov_info->acquire_resp;
1190 *p_mfw_ver = p_resp->pfdev_info.mfw_ver;
1191 return 0;
1192 } else {
1193 DP_VERBOSE(p_hwfn,
1194 QED_MSG_IOV,
1195 "VF requested MFW version prior to ACQUIRE\n");
1196 return -EINVAL;
1197 }
1198 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001199
1200 global_offsize = qed_rd(p_hwfn, p_ptt,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001201 SECTION_OFFSIZE_ADDR(p_hwfn->
1202 mcp_info->public_base,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001203 PUBLIC_GLOBAL));
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001204 *p_mfw_ver =
1205 qed_rd(p_hwfn, p_ptt,
1206 SECTION_ADDR(global_offsize,
1207 0) + offsetof(struct public_global, mfw_ver));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001208
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001209 if (p_running_bundle_id != NULL) {
1210 *p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
1211 SECTION_ADDR(global_offsize, 0) +
1212 offsetof(struct public_global,
1213 running_bundle_id));
1214 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001215
1216 return 0;
1217}
1218
Yuval Mintz1a635e42016-08-15 10:42:43 +03001219int qed_mcp_get_media_type(struct qed_dev *cdev, u32 *p_media_type)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001220{
1221 struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
1222 struct qed_ptt *p_ptt;
1223
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001224 if (IS_VF(cdev))
1225 return -EINVAL;
1226
Yuval Mintzcc875c22015-10-26 11:02:31 +02001227 if (!qed_mcp_is_init(p_hwfn)) {
Yuval Mintz525ef5c2016-08-15 10:42:45 +03001228 DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
Yuval Mintzcc875c22015-10-26 11:02:31 +02001229 return -EBUSY;
1230 }
1231
1232 *p_media_type = MEDIA_UNSPECIFIED;
1233
1234 p_ptt = qed_ptt_acquire(p_hwfn);
1235 if (!p_ptt)
1236 return -EBUSY;
1237
1238 *p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
1239 offsetof(struct public_port, media_type));
1240
1241 qed_ptt_release(p_hwfn, p_ptt);
1242
1243 return 0;
1244}
1245
Mintz, Yuval6927e822016-10-31 07:14:25 +02001246/* Old MFW has a global configuration for all PFs regarding RDMA support */
1247static void
1248qed_mcp_get_shmem_proto_legacy(struct qed_hwfn *p_hwfn,
1249 enum qed_pci_personality *p_proto)
1250{
1251 /* There wasn't ever a legacy MFW that published iwarp.
1252 * So at this point, this is either plain l2 or RoCE.
1253 */
1254 if (test_bit(QED_DEV_CAP_ROCE, &p_hwfn->hw_info.device_capabilities))
1255 *p_proto = QED_PCI_ETH_ROCE;
1256 else
1257 *p_proto = QED_PCI_ETH;
1258
1259 DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
1260 "According to Legacy capabilities, L2 personality is %08x\n",
1261 (u32) *p_proto);
1262}
1263
1264static int
1265qed_mcp_get_shmem_proto_mfw(struct qed_hwfn *p_hwfn,
1266 struct qed_ptt *p_ptt,
1267 enum qed_pci_personality *p_proto)
1268{
1269 u32 resp = 0, param = 0;
1270 int rc;
1271
1272 rc = qed_mcp_cmd(p_hwfn, p_ptt,
1273 DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL, 0, &resp, &param);
1274 if (rc)
1275 return rc;
1276 if (resp != FW_MSG_CODE_OK) {
1277 DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
1278 "MFW lacks support for command; Returns %08x\n",
1279 resp);
1280 return -EINVAL;
1281 }
1282
1283 switch (param) {
1284 case FW_MB_PARAM_GET_PF_RDMA_NONE:
1285 *p_proto = QED_PCI_ETH;
1286 break;
1287 case FW_MB_PARAM_GET_PF_RDMA_ROCE:
1288 *p_proto = QED_PCI_ETH_ROCE;
1289 break;
1290 case FW_MB_PARAM_GET_PF_RDMA_BOTH:
1291 DP_NOTICE(p_hwfn,
1292 "Current day drivers don't support RoCE & iWARP. Default to RoCE-only\n");
1293 *p_proto = QED_PCI_ETH_ROCE;
1294 break;
1295 case FW_MB_PARAM_GET_PF_RDMA_IWARP:
1296 default:
1297 DP_NOTICE(p_hwfn,
1298 "MFW answers GET_PF_RDMA_PROTOCOL but param is %08x\n",
1299 param);
1300 return -EINVAL;
1301 }
1302
1303 DP_VERBOSE(p_hwfn,
1304 NETIF_MSG_IFUP,
1305 "According to capabilities, L2 personality is %08x [resp %08x param %08x]\n",
1306 (u32) *p_proto, resp, param);
1307 return 0;
1308}
1309
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001310static int
1311qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
1312 struct public_func *p_info,
Mintz, Yuval6927e822016-10-31 07:14:25 +02001313 struct qed_ptt *p_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001314 enum qed_pci_personality *p_proto)
1315{
1316 int rc = 0;
1317
1318 switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
1319 case FUNC_MF_CFG_PROTOCOL_ETHERNET:
Ram Amrani1fe582e2017-01-01 13:57:10 +02001320 if (!IS_ENABLED(CONFIG_QED_RDMA))
1321 *p_proto = QED_PCI_ETH;
1322 else if (qed_mcp_get_shmem_proto_mfw(p_hwfn, p_ptt, p_proto))
Mintz, Yuval6927e822016-10-31 07:14:25 +02001323 qed_mcp_get_shmem_proto_legacy(p_hwfn, p_proto);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001324 break;
1325 case FUNC_MF_CFG_PROTOCOL_ISCSI:
1326 *p_proto = QED_PCI_ISCSI;
1327 break;
Arun Easi1e128c82017-02-15 06:28:22 -08001328 case FUNC_MF_CFG_PROTOCOL_FCOE:
1329 *p_proto = QED_PCI_FCOE;
1330 break;
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001331 case FUNC_MF_CFG_PROTOCOL_ROCE:
1332 DP_NOTICE(p_hwfn, "RoCE personality is not a valid value!\n");
Mintz, Yuval6927e822016-10-31 07:14:25 +02001333 /* Fallthrough */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001334 default:
1335 rc = -EINVAL;
1336 }
1337
1338 return rc;
1339}
1340
1341int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
1342 struct qed_ptt *p_ptt)
1343{
1344 struct qed_mcp_function_info *info;
1345 struct public_func shmem_info;
1346
Yuval Mintz1a635e42016-08-15 10:42:43 +03001347 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001348 info = &p_hwfn->mcp_info->func_info;
1349
1350 info->pause_on_host = (shmem_info.config &
1351 FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
1352
Mintz, Yuval6927e822016-10-31 07:14:25 +02001353 if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info, p_ptt,
1354 &info->protocol)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001355 DP_ERR(p_hwfn, "Unknown personality %08x\n",
1356 (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
1357 return -EINVAL;
1358 }
1359
Manish Chopra4b01e512016-04-26 10:56:09 -04001360 qed_read_pf_bandwidth(p_hwfn, &shmem_info);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001361
1362 if (shmem_info.mac_upper || shmem_info.mac_lower) {
1363 info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
1364 info->mac[1] = (u8)(shmem_info.mac_upper);
1365 info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
1366 info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
1367 info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
1368 info->mac[5] = (u8)(shmem_info.mac_lower);
Mintz, Yuval14d39642016-10-31 07:14:23 +02001369
1370 /* Store primary MAC for later possible WoL */
1371 memcpy(&p_hwfn->cdev->wol_mac, info->mac, ETH_ALEN);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001372 } else {
1373 DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
1374 }
1375
1376 info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_upper |
1377 (((u64)shmem_info.fcoe_wwn_port_name_lower) << 32);
1378 info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_upper |
1379 (((u64)shmem_info.fcoe_wwn_node_name_lower) << 32);
1380
1381 info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
1382
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001383 info->mtu = (u16)shmem_info.mtu_size;
1384
Mintz, Yuval14d39642016-10-31 07:14:23 +02001385 p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_NONE;
1386 p_hwfn->cdev->wol_config = (u8)QED_OV_WOL_DEFAULT;
1387 if (qed_mcp_is_init(p_hwfn)) {
1388 u32 resp = 0, param = 0;
1389 int rc;
1390
1391 rc = qed_mcp_cmd(p_hwfn, p_ptt,
1392 DRV_MSG_CODE_OS_WOL, 0, &resp, &param);
1393 if (rc)
1394 return rc;
1395 if (resp == FW_MSG_CODE_OS_WOL_SUPPORTED)
1396 p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_PME;
1397 }
1398
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001399 DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
Mintz, Yuval14d39642016-10-31 07:14:23 +02001400 "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x wol %02x\n",
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001401 info->pause_on_host, info->protocol,
1402 info->bandwidth_min, info->bandwidth_max,
1403 info->mac[0], info->mac[1], info->mac[2],
1404 info->mac[3], info->mac[4], info->mac[5],
Mintz, Yuval14d39642016-10-31 07:14:23 +02001405 info->wwn_port, info->wwn_node,
1406 info->ovlan, (u8)p_hwfn->hw_info.b_wol_support);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001407
1408 return 0;
1409}
1410
Yuval Mintzcc875c22015-10-26 11:02:31 +02001411struct qed_mcp_link_params
1412*qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
1413{
1414 if (!p_hwfn || !p_hwfn->mcp_info)
1415 return NULL;
1416 return &p_hwfn->mcp_info->link_input;
1417}
1418
1419struct qed_mcp_link_state
1420*qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
1421{
1422 if (!p_hwfn || !p_hwfn->mcp_info)
1423 return NULL;
1424 return &p_hwfn->mcp_info->link_output;
1425}
1426
1427struct qed_mcp_link_capabilities
1428*qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
1429{
1430 if (!p_hwfn || !p_hwfn->mcp_info)
1431 return NULL;
1432 return &p_hwfn->mcp_info->link_capabilities;
1433}
1434
Yuval Mintz1a635e42016-08-15 10:42:43 +03001435int qed_mcp_drain(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001436{
1437 u32 resp = 0, param = 0;
1438 int rc;
1439
1440 rc = qed_mcp_cmd(p_hwfn, p_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001441 DRV_MSG_CODE_NIG_DRAIN, 1000, &resp, &param);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001442
1443 /* Wait for the drain to complete before returning */
Yuval Mintz8f60baf2016-03-09 09:16:26 +02001444 msleep(1020);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001445
1446 return rc;
1447}
1448
Manish Chopracee4d262015-10-26 11:02:28 +02001449int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001450 struct qed_ptt *p_ptt, u32 *p_flash_size)
Manish Chopracee4d262015-10-26 11:02:28 +02001451{
1452 u32 flash_size;
1453
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001454 if (IS_VF(p_hwfn->cdev))
1455 return -EINVAL;
1456
Manish Chopracee4d262015-10-26 11:02:28 +02001457 flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
1458 flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
1459 MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
1460 flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
1461
1462 *p_flash_size = flash_size;
1463
1464 return 0;
1465}
1466
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001467int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
1468 struct qed_ptt *p_ptt, u8 vf_id, u8 num)
1469{
1470 u32 resp = 0, param = 0, rc_param = 0;
1471 int rc;
1472
1473 /* Only Leader can configure MSIX, and need to take CMT into account */
1474 if (!IS_LEAD_HWFN(p_hwfn))
1475 return 0;
1476 num *= p_hwfn->cdev->num_hwfns;
1477
1478 param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
1479 DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
1480 param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
1481 DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
1482
1483 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
1484 &resp, &rc_param);
1485
1486 if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
1487 DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
1488 rc = -EINVAL;
1489 } else {
1490 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
1491 "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
1492 num, vf_id);
1493 }
1494
1495 return rc;
1496}
1497
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001498int
1499qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
1500 struct qed_ptt *p_ptt,
1501 struct qed_mcp_drv_version *p_ver)
1502{
Tomer Tayar5529bad2016-03-09 09:16:24 +02001503 struct qed_mcp_mb_params mb_params;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001504 struct drv_version_stc drv_version;
Tomer Tayar5529bad2016-03-09 09:16:24 +02001505 __be32 val;
1506 u32 i;
1507 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001508
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001509 memset(&drv_version, 0, sizeof(drv_version));
1510 drv_version.version = p_ver->version;
Yuval Mintz67a99b72016-09-19 17:47:41 +03001511 for (i = 0; i < (MCP_DRV_VER_STR_SIZE - 4) / sizeof(u32); i++) {
1512 val = cpu_to_be32(*((u32 *)&p_ver->name[i * sizeof(u32)]));
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001513 *(__be32 *)&drv_version.name[i * sizeof(u32)] = val;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001514 }
1515
Tomer Tayar5529bad2016-03-09 09:16:24 +02001516 memset(&mb_params, 0, sizeof(mb_params));
1517 mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001518 mb_params.p_data_src = &drv_version;
1519 mb_params.data_src_size = sizeof(drv_version);
Tomer Tayar5529bad2016-03-09 09:16:24 +02001520 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1521 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001522 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001523
Tomer Tayar5529bad2016-03-09 09:16:24 +02001524 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001525}
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001526
Tomer Tayar41024262016-09-05 14:35:10 +03001527int qed_mcp_halt(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1528{
1529 u32 resp = 0, param = 0;
1530 int rc;
1531
1532 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MCP_HALT, 0, &resp,
1533 &param);
1534 if (rc)
1535 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
1536
1537 return rc;
1538}
1539
1540int qed_mcp_resume(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1541{
1542 u32 value, cpu_mode;
1543
1544 qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_STATE, 0xffffffff);
1545
1546 value = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
1547 value &= ~MCP_REG_CPU_MODE_SOFT_HALT;
1548 qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_MODE, value);
1549 cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
1550
1551 return (cpu_mode & MCP_REG_CPU_MODE_SOFT_HALT) ? -EAGAIN : 0;
1552}
1553
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001554int qed_mcp_ov_update_current_config(struct qed_hwfn *p_hwfn,
1555 struct qed_ptt *p_ptt,
1556 enum qed_ov_client client)
1557{
1558 u32 resp = 0, param = 0;
1559 u32 drv_mb_param;
1560 int rc;
1561
1562 switch (client) {
1563 case QED_OV_CLIENT_DRV:
1564 drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OS;
1565 break;
1566 case QED_OV_CLIENT_USER:
1567 drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OTHER;
1568 break;
1569 case QED_OV_CLIENT_VENDOR_SPEC:
1570 drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC;
1571 break;
1572 default:
1573 DP_NOTICE(p_hwfn, "Invalid client type %d\n", client);
1574 return -EINVAL;
1575 }
1576
1577 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_CURR_CFG,
1578 drv_mb_param, &resp, &param);
1579 if (rc)
1580 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
1581
1582 return rc;
1583}
1584
1585int qed_mcp_ov_update_driver_state(struct qed_hwfn *p_hwfn,
1586 struct qed_ptt *p_ptt,
1587 enum qed_ov_driver_state drv_state)
1588{
1589 u32 resp = 0, param = 0;
1590 u32 drv_mb_param;
1591 int rc;
1592
1593 switch (drv_state) {
1594 case QED_OV_DRIVER_STATE_NOT_LOADED:
1595 drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED;
1596 break;
1597 case QED_OV_DRIVER_STATE_DISABLED:
1598 drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED;
1599 break;
1600 case QED_OV_DRIVER_STATE_ACTIVE:
1601 drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE;
1602 break;
1603 default:
1604 DP_NOTICE(p_hwfn, "Invalid driver state %d\n", drv_state);
1605 return -EINVAL;
1606 }
1607
1608 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE,
1609 drv_mb_param, &resp, &param);
1610 if (rc)
1611 DP_ERR(p_hwfn, "Failed to send driver state\n");
1612
1613 return rc;
1614}
1615
1616int qed_mcp_ov_update_mtu(struct qed_hwfn *p_hwfn,
1617 struct qed_ptt *p_ptt, u16 mtu)
1618{
1619 u32 resp = 0, param = 0;
1620 u32 drv_mb_param;
1621 int rc;
1622
1623 drv_mb_param = (u32)mtu << DRV_MB_PARAM_OV_MTU_SIZE_SHIFT;
1624 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_MTU,
1625 drv_mb_param, &resp, &param);
1626 if (rc)
1627 DP_ERR(p_hwfn, "Failed to send mtu value, rc = %d\n", rc);
1628
1629 return rc;
1630}
1631
1632int qed_mcp_ov_update_mac(struct qed_hwfn *p_hwfn,
1633 struct qed_ptt *p_ptt, u8 *mac)
1634{
1635 struct qed_mcp_mb_params mb_params;
Mintz, Yuval17991002017-03-23 15:50:17 +02001636 u32 mfw_mac[2];
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001637 int rc;
1638
1639 memset(&mb_params, 0, sizeof(mb_params));
1640 mb_params.cmd = DRV_MSG_CODE_SET_VMAC;
1641 mb_params.param = DRV_MSG_CODE_VMAC_TYPE_MAC <<
1642 DRV_MSG_CODE_VMAC_TYPE_SHIFT;
1643 mb_params.param |= MCP_PF_ID(p_hwfn);
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001644
Mintz, Yuval17991002017-03-23 15:50:17 +02001645 /* MCP is BE, and on LE platforms PCI would swap access to SHMEM
1646 * in 32-bit granularity.
1647 * So the MAC has to be set in native order [and not byte order],
1648 * otherwise it would be read incorrectly by MFW after swap.
1649 */
1650 mfw_mac[0] = mac[0] << 24 | mac[1] << 16 | mac[2] << 8 | mac[3];
1651 mfw_mac[1] = mac[4] << 24 | mac[5] << 16;
1652
1653 mb_params.p_data_src = (u8 *)mfw_mac;
1654 mb_params.data_src_size = 8;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001655 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1656 if (rc)
1657 DP_ERR(p_hwfn, "Failed to send mac address, rc = %d\n", rc);
1658
Mintz, Yuval14d39642016-10-31 07:14:23 +02001659 /* Store primary MAC for later possible WoL */
1660 memcpy(p_hwfn->cdev->wol_mac, mac, ETH_ALEN);
1661
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001662 return rc;
1663}
1664
1665int qed_mcp_ov_update_wol(struct qed_hwfn *p_hwfn,
1666 struct qed_ptt *p_ptt, enum qed_ov_wol wol)
1667{
1668 u32 resp = 0, param = 0;
1669 u32 drv_mb_param;
1670 int rc;
1671
Mintz, Yuval14d39642016-10-31 07:14:23 +02001672 if (p_hwfn->hw_info.b_wol_support == QED_WOL_SUPPORT_NONE) {
1673 DP_VERBOSE(p_hwfn, QED_MSG_SP,
1674 "Can't change WoL configuration when WoL isn't supported\n");
1675 return -EINVAL;
1676 }
1677
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001678 switch (wol) {
1679 case QED_OV_WOL_DEFAULT:
1680 drv_mb_param = DRV_MB_PARAM_WOL_DEFAULT;
1681 break;
1682 case QED_OV_WOL_DISABLED:
1683 drv_mb_param = DRV_MB_PARAM_WOL_DISABLED;
1684 break;
1685 case QED_OV_WOL_ENABLED:
1686 drv_mb_param = DRV_MB_PARAM_WOL_ENABLED;
1687 break;
1688 default:
1689 DP_ERR(p_hwfn, "Invalid wol state %d\n", wol);
1690 return -EINVAL;
1691 }
1692
1693 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_WOL,
1694 drv_mb_param, &resp, &param);
1695 if (rc)
1696 DP_ERR(p_hwfn, "Failed to send wol mode, rc = %d\n", rc);
1697
Mintz, Yuval14d39642016-10-31 07:14:23 +02001698 /* Store the WoL update for a future unload */
1699 p_hwfn->cdev->wol_config = (u8)wol;
1700
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001701 return rc;
1702}
1703
1704int qed_mcp_ov_update_eswitch(struct qed_hwfn *p_hwfn,
1705 struct qed_ptt *p_ptt,
1706 enum qed_ov_eswitch eswitch)
1707{
1708 u32 resp = 0, param = 0;
1709 u32 drv_mb_param;
1710 int rc;
1711
1712 switch (eswitch) {
1713 case QED_OV_ESWITCH_NONE:
1714 drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_NONE;
1715 break;
1716 case QED_OV_ESWITCH_VEB:
1717 drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEB;
1718 break;
1719 case QED_OV_ESWITCH_VEPA:
1720 drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEPA;
1721 break;
1722 default:
1723 DP_ERR(p_hwfn, "Invalid eswitch mode %d\n", eswitch);
1724 return -EINVAL;
1725 }
1726
1727 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE,
1728 drv_mb_param, &resp, &param);
1729 if (rc)
1730 DP_ERR(p_hwfn, "Failed to send eswitch mode, rc = %d\n", rc);
1731
1732 return rc;
1733}
1734
Yuval Mintz1a635e42016-08-15 10:42:43 +03001735int qed_mcp_set_led(struct qed_hwfn *p_hwfn,
1736 struct qed_ptt *p_ptt, enum qed_led_mode mode)
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001737{
1738 u32 resp = 0, param = 0, drv_mb_param;
1739 int rc;
1740
1741 switch (mode) {
1742 case QED_LED_MODE_ON:
1743 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
1744 break;
1745 case QED_LED_MODE_OFF:
1746 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
1747 break;
1748 case QED_LED_MODE_RESTORE:
1749 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
1750 break;
1751 default:
1752 DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
1753 return -EINVAL;
1754 }
1755
1756 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
1757 drv_mb_param, &resp, &param);
1758
1759 return rc;
1760}
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001761
Tomer Tayar41024262016-09-05 14:35:10 +03001762int qed_mcp_mask_parities(struct qed_hwfn *p_hwfn,
1763 struct qed_ptt *p_ptt, u32 mask_parities)
1764{
1765 u32 resp = 0, param = 0;
1766 int rc;
1767
1768 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MASK_PARITIES,
1769 mask_parities, &resp, &param);
1770
1771 if (rc) {
1772 DP_ERR(p_hwfn,
1773 "MCP response failure for mask parities, aborting\n");
1774 } else if (resp != FW_MSG_CODE_OK) {
1775 DP_ERR(p_hwfn,
1776 "MCP did not acknowledge mask parity request. Old MFW?\n");
1777 rc = -EINVAL;
1778 }
1779
1780 return rc;
1781}
1782
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02001783int qed_mcp_nvm_read(struct qed_dev *cdev, u32 addr, u8 *p_buf, u32 len)
1784{
1785 u32 bytes_left = len, offset = 0, bytes_to_copy, read_len = 0;
1786 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
1787 u32 resp = 0, resp_param = 0;
1788 struct qed_ptt *p_ptt;
1789 int rc = 0;
1790
1791 p_ptt = qed_ptt_acquire(p_hwfn);
1792 if (!p_ptt)
1793 return -EBUSY;
1794
1795 while (bytes_left > 0) {
1796 bytes_to_copy = min_t(u32, bytes_left, MCP_DRV_NVM_BUF_LEN);
1797
1798 rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
1799 DRV_MSG_CODE_NVM_READ_NVRAM,
1800 addr + offset +
1801 (bytes_to_copy <<
1802 DRV_MB_PARAM_NVM_LEN_SHIFT),
1803 &resp, &resp_param,
1804 &read_len,
1805 (u32 *)(p_buf + offset));
1806
1807 if (rc || (resp != FW_MSG_CODE_NVM_OK)) {
1808 DP_NOTICE(cdev, "MCP command rc = %d\n", rc);
1809 break;
1810 }
1811
1812 /* This can be a lengthy process, and it's possible scheduler
1813 * isn't preemptable. Sleep a bit to prevent CPU hogging.
1814 */
1815 if (bytes_left % 0x1000 <
1816 (bytes_left - read_len) % 0x1000)
1817 usleep_range(1000, 2000);
1818
1819 offset += read_len;
1820 bytes_left -= read_len;
1821 }
1822
1823 cdev->mcp_nvm_resp = resp;
1824 qed_ptt_release(p_hwfn, p_ptt);
1825
1826 return rc;
1827}
1828
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001829int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1830{
1831 u32 drv_mb_param = 0, rsp, param;
1832 int rc = 0;
1833
1834 drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
1835 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1836
1837 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1838 drv_mb_param, &rsp, &param);
1839
1840 if (rc)
1841 return rc;
1842
1843 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1844 (param != DRV_MB_PARAM_BIST_RC_PASSED))
1845 rc = -EAGAIN;
1846
1847 return rc;
1848}
1849
1850int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1851{
1852 u32 drv_mb_param, rsp, param;
1853 int rc = 0;
1854
1855 drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
1856 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1857
1858 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1859 drv_mb_param, &rsp, &param);
1860
1861 if (rc)
1862 return rc;
1863
1864 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1865 (param != DRV_MB_PARAM_BIST_RC_PASSED))
1866 rc = -EAGAIN;
1867
1868 return rc;
1869}
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02001870
1871int qed_mcp_bist_nvm_test_get_num_images(struct qed_hwfn *p_hwfn,
1872 struct qed_ptt *p_ptt,
1873 u32 *num_images)
1874{
1875 u32 drv_mb_param = 0, rsp;
1876 int rc = 0;
1877
1878 drv_mb_param = (DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES <<
1879 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1880
1881 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1882 drv_mb_param, &rsp, num_images);
1883 if (rc)
1884 return rc;
1885
1886 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK))
1887 rc = -EINVAL;
1888
1889 return rc;
1890}
1891
1892int qed_mcp_bist_nvm_test_get_image_att(struct qed_hwfn *p_hwfn,
1893 struct qed_ptt *p_ptt,
1894 struct bist_nvm_image_att *p_image_att,
1895 u32 image_index)
1896{
1897 u32 buf_size = 0, param, resp = 0, resp_param = 0;
1898 int rc;
1899
1900 param = DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX <<
1901 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT;
1902 param |= image_index << DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT;
1903
1904 rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
1905 DRV_MSG_CODE_BIST_TEST, param,
1906 &resp, &resp_param,
1907 &buf_size,
1908 (u32 *)p_image_att);
1909 if (rc)
1910 return rc;
1911
1912 if (((resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1913 (p_image_att->return_code != 1))
1914 rc = -EINVAL;
1915
1916 return rc;
1917}
Tomer Tayar2edbff82016-10-31 07:14:27 +02001918
1919#define QED_RESC_ALLOC_VERSION_MAJOR 1
1920#define QED_RESC_ALLOC_VERSION_MINOR 0
1921#define QED_RESC_ALLOC_VERSION \
1922 ((QED_RESC_ALLOC_VERSION_MAJOR << \
1923 DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT) | \
1924 (QED_RESC_ALLOC_VERSION_MINOR << \
1925 DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT))
1926int qed_mcp_get_resc_info(struct qed_hwfn *p_hwfn,
1927 struct qed_ptt *p_ptt,
1928 struct resource_info *p_resc_info,
1929 u32 *p_mcp_resp, u32 *p_mcp_param)
1930{
1931 struct qed_mcp_mb_params mb_params;
Tomer Tayar2edbff82016-10-31 07:14:27 +02001932 int rc;
1933
1934 memset(&mb_params, 0, sizeof(mb_params));
1935 mb_params.cmd = DRV_MSG_GET_RESOURCE_ALLOC_MSG;
1936 mb_params.param = QED_RESC_ALLOC_VERSION;
Mintz, Yuvalbb480242016-11-06 17:12:27 +02001937
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001938 mb_params.p_data_src = p_resc_info;
1939 mb_params.data_src_size = sizeof(*p_resc_info);
1940 mb_params.p_data_dst = p_resc_info;
1941 mb_params.data_dst_size = sizeof(*p_resc_info);
Tomer Tayar2edbff82016-10-31 07:14:27 +02001942 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1943 if (rc)
1944 return rc;
1945
Mintz, Yuvalbb480242016-11-06 17:12:27 +02001946 /* Copy the data back */
Tomer Tayar2edbff82016-10-31 07:14:27 +02001947 *p_mcp_resp = mb_params.mcp_resp;
1948 *p_mcp_param = mb_params.mcp_param;
1949
1950 DP_VERBOSE(p_hwfn,
1951 QED_MSG_SP,
1952 "MFW resource_info: version 0x%x, res_id 0x%x, size 0x%x, offset 0x%x, vf_size 0x%x, vf_offset 0x%x, flags 0x%x\n",
1953 *p_mcp_param,
1954 p_resc_info->res_id,
1955 p_resc_info->size,
1956 p_resc_info->offset,
1957 p_resc_info->vf_size,
1958 p_resc_info->vf_offset, p_resc_info->flags);
1959
1960 return 0;
1961}