blob: f8997521b14725bf53b14fc822b1adba4f0f1bdf [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000022/* Must be a power of 2 or else MODULO will BUG_ON */
Somnath Kotur3de09452011-09-30 07:25:05 +000023static int be_get_temp_freq = 64;
24
25static inline void *embedded_payload(struct be_mcc_wrb *wrb)
26{
27 return wrb->payload.embedded_payload;
28}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000029
Sathya Perla8788fdc2009-07-27 22:52:03 +000030static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000031{
Sathya Perla8788fdc2009-07-27 22:52:03 +000032 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000033 u32 val = 0;
34
Sathya Perla6589ade2011-11-10 19:18:00 +000035 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000036 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000037
Sathya Perla5fb379e2009-06-18 00:02:59 +000038 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
39 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000040
41 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000042 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000043}
44
45/* To check if valid bit is set, check the entire word as we don't know
46 * the endianness of the data (old entry is host endian while a new entry is
47 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000048static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000049{
50 if (compl->flags != 0) {
51 compl->flags = le32_to_cpu(compl->flags);
52 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
53 return true;
54 } else {
55 return false;
56 }
57}
58
59/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000060static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000061{
62 compl->flags = 0;
63}
64
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000065static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
66{
67 unsigned long addr;
68
69 addr = tag1;
70 addr = ((addr << 16) << 16) | tag0;
71 return (void *)addr;
72}
73
Sathya Perla8788fdc2009-07-27 22:52:03 +000074static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000075 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000076{
77 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000078 struct be_cmd_resp_hdr *resp_hdr;
79 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +000080
81 /* Just swap the status to host endian; mcc tag is opaquely copied
82 * from mcc_wrb */
83 be_dws_le_to_cpu(compl, 4);
84
85 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
86 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070087
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000088 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
89
90 if (resp_hdr) {
91 opcode = resp_hdr->opcode;
92 subsystem = resp_hdr->subsystem;
93 }
94
95 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
96 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
97 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070098 adapter->flash_status = compl_status;
99 complete(&adapter->flash_compl);
100 }
101
Sathya Perlab31c50a2009-09-17 10:30:13 -0700102 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000103 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
104 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
105 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000106 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000107 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700108 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000109 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
110 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000111 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000112 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000113 adapter->drv_stats.be_on_die_temperature =
114 resp->on_die_temperature;
115 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000116 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000117 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Somnath Kotur3de09452011-09-30 07:25:05 +0000118 be_get_temp_freq = 0;
119
Sathya Perla2b3f2912011-06-29 23:32:56 +0000120 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
121 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
122 goto done;
123
124 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
125 dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
126 "permitted to execute this cmd (opcode %d)\n",
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000127 opcode);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000128 } else {
129 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
130 CQE_STATUS_EXTD_MASK;
131 dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
132 "status %d, extd-status %d\n",
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000133 opcode, compl_status, extd_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000134 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000135 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000136done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700137 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000138}
139
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000140/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000141static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000142 struct be_async_event_link_state *evt)
143{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000144 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000145 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000146
147 /* For the initial link status do not rely on the ASYNC event as
148 * it may not be received in some cases.
149 */
150 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
151 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000152}
153
Somnath Koturcc4ce022010-10-21 07:11:14 -0700154/* Grp5 CoS Priority evt */
155static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
156 struct be_async_event_grp5_cos_priority *evt)
157{
158 if (evt->valid) {
159 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000160 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700161 adapter->recommended_prio =
162 evt->reco_default_priority << VLAN_PRIO_SHIFT;
163 }
164}
165
166/* Grp5 QOS Speed evt */
167static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
168 struct be_async_event_grp5_qos_link_speed *evt)
169{
170 if (evt->physical_port == adapter->port_num) {
171 /* qos_link_speed is in units of 10 Mbps */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000172 adapter->phy.link_speed = evt->qos_link_speed * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700173 }
174}
175
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000176/*Grp5 PVID evt*/
177static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
178 struct be_async_event_grp5_pvid_state *evt)
179{
180 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700181 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000182 else
183 adapter->pvid = 0;
184}
185
Somnath Koturcc4ce022010-10-21 07:11:14 -0700186static void be_async_grp5_evt_process(struct be_adapter *adapter,
187 u32 trailer, struct be_mcc_compl *evt)
188{
189 u8 event_type = 0;
190
191 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
192 ASYNC_TRAILER_EVENT_TYPE_MASK;
193
194 switch (event_type) {
195 case ASYNC_EVENT_COS_PRIORITY:
196 be_async_grp5_cos_priority_process(adapter,
197 (struct be_async_event_grp5_cos_priority *)evt);
198 break;
199 case ASYNC_EVENT_QOS_SPEED:
200 be_async_grp5_qos_speed_process(adapter,
201 (struct be_async_event_grp5_qos_link_speed *)evt);
202 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000203 case ASYNC_EVENT_PVID_STATE:
204 be_async_grp5_pvid_state_process(adapter,
205 (struct be_async_event_grp5_pvid_state *)evt);
206 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700207 default:
208 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
209 break;
210 }
211}
212
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000213static inline bool is_link_state_evt(u32 trailer)
214{
Eric Dumazet807540b2010-09-23 05:40:09 +0000215 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000216 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000217 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000218}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000219
Somnath Koturcc4ce022010-10-21 07:11:14 -0700220static inline bool is_grp5_evt(u32 trailer)
221{
222 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
223 ASYNC_TRAILER_EVENT_CODE_MASK) ==
224 ASYNC_EVENT_CODE_GRP_5);
225}
226
Sathya Perlaefd2e402009-07-27 22:53:10 +0000227static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000228{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000229 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000230 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000231
232 if (be_mcc_compl_is_new(compl)) {
233 queue_tail_inc(mcc_cq);
234 return compl;
235 }
236 return NULL;
237}
238
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000239void be_async_mcc_enable(struct be_adapter *adapter)
240{
241 spin_lock_bh(&adapter->mcc_cq_lock);
242
243 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
244 adapter->mcc_obj.rearm_cq = true;
245
246 spin_unlock_bh(&adapter->mcc_cq_lock);
247}
248
249void be_async_mcc_disable(struct be_adapter *adapter)
250{
251 adapter->mcc_obj.rearm_cq = false;
252}
253
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000254int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000255{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000256 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000257 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000258 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000259
Sathya Perla8788fdc2009-07-27 22:52:03 +0000260 spin_lock_bh(&adapter->mcc_cq_lock);
261 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000262 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
263 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000264 if (is_link_state_evt(compl->flags))
265 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000266 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700267 else if (is_grp5_evt(compl->flags))
268 be_async_grp5_evt_process(adapter,
269 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700270 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000271 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000272 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000273 }
274 be_mcc_compl_use(compl);
275 num++;
276 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700277
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000278 if (num)
279 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
280
Sathya Perla8788fdc2009-07-27 22:52:03 +0000281 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000282 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000283}
284
Sathya Perla6ac7b682009-06-18 00:05:54 +0000285/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700286static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000287{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700288#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000289 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800290 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700291
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800292 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000293 if (be_error(adapter))
294 return -EIO;
295
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000296 status = be_process_mcc(adapter);
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800297
298 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000299 break;
300 udelay(100);
301 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700302 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000303 dev_err(&adapter->pdev->dev, "FW not responding\n");
304 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000305 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700306 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800307 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000308}
309
310/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700311static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000312{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000313 int status;
314 struct be_mcc_wrb *wrb;
315 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
316 u16 index = mcc_obj->q.head;
317 struct be_cmd_resp_hdr *resp;
318
319 index_dec(&index, mcc_obj->q.len);
320 wrb = queue_index_node(&mcc_obj->q, index);
321
322 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
323
Sathya Perla8788fdc2009-07-27 22:52:03 +0000324 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000325
326 status = be_mcc_wait_compl(adapter);
327 if (status == -EIO)
328 goto out;
329
330 status = resp->status;
331out:
332 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000333}
334
Sathya Perla5f0b8492009-07-27 22:52:56 +0000335static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700336{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000337 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700338 u32 ready;
339
340 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000341 if (be_error(adapter))
342 return -EIO;
343
Sathya Perlacf588472010-02-14 21:22:01 +0000344 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000345 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000346 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000347
348 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700349 if (ready)
350 break;
351
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000352 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000353 dev_err(&adapter->pdev->dev, "FW not responding\n");
354 adapter->fw_timeout = true;
Padmanabh Ratnakare1cfb672011-11-03 01:50:08 +0000355 be_detect_dump_ue(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700356 return -1;
357 }
358
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000359 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000360 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700361 } while (true);
362
363 return 0;
364}
365
366/*
367 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000368 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700369 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700370static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700371{
372 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700373 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000374 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
375 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700376 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000377 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700378
Sathya Perlacf588472010-02-14 21:22:01 +0000379 /* wait for ready to be set */
380 status = be_mbox_db_ready_wait(adapter, db);
381 if (status != 0)
382 return status;
383
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700384 val |= MPU_MAILBOX_DB_HI_MASK;
385 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
386 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
387 iowrite32(val, db);
388
389 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000390 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700391 if (status != 0)
392 return status;
393
394 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700395 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
396 val |= (u32)(mbox_mem->dma >> 4) << 2;
397 iowrite32(val, db);
398
Sathya Perla5f0b8492009-07-27 22:52:56 +0000399 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700400 if (status != 0)
401 return status;
402
Sathya Perla5fb379e2009-06-18 00:02:59 +0000403 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000404 if (be_mcc_compl_is_new(compl)) {
405 status = be_mcc_compl_process(adapter, &mbox->compl);
406 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000407 if (status)
408 return status;
409 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000410 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700411 return -1;
412 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000413 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700414}
415
Sathya Perla8788fdc2009-07-27 22:52:03 +0000416static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700417{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000418 u32 sem;
419
420 if (lancer_chip(adapter))
421 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
422 else
423 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700424
425 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
426 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
427 return -1;
428 else
429 return 0;
430}
431
Sathya Perla8788fdc2009-07-27 22:52:03 +0000432int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700433{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000434 u16 stage;
435 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000436 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700437
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000438 do {
439 status = be_POST_stage_get(adapter, &stage);
440 if (status) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000441 dev_err(dev, "POST error; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000442 return -1;
443 } else if (stage != POST_STAGE_ARMFW_RDY) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000444 if (msleep_interruptible(2000)) {
445 dev_err(dev, "Waiting for POST aborted\n");
446 return -EINTR;
447 }
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000448 timeout += 2;
449 } else {
450 return 0;
451 }
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000452 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700453
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000454 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000455 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700456}
457
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700458
459static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
460{
461 return &wrb->payload.sgl[0];
462}
463
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700464
465/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000466/* mem will be NULL for embedded commands */
467static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
468 u8 subsystem, u8 opcode, int cmd_len,
469 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700470{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000471 struct be_sge *sge;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000472 unsigned long addr = (unsigned long)req_hdr;
473 u64 req_addr = addr;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000474
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700475 req_hdr->opcode = opcode;
476 req_hdr->subsystem = subsystem;
477 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000478 req_hdr->version = 0;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000479
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000480 wrb->tag0 = req_addr & 0xFFFFFFFF;
481 wrb->tag1 = upper_32_bits(req_addr);
482
Somnath Kotur106df1e2011-10-27 07:12:13 +0000483 wrb->payload_length = cmd_len;
484 if (mem) {
485 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
486 MCC_WRB_SGE_CNT_SHIFT;
487 sge = nonembedded_sgl(wrb);
488 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
489 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
490 sge->len = cpu_to_le32(mem->size);
491 } else
492 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
493 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700494}
495
496static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
497 struct be_dma_mem *mem)
498{
499 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
500 u64 dma = (u64)mem->dma;
501
502 for (i = 0; i < buf_pages; i++) {
503 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
504 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
505 dma += PAGE_SIZE_4K;
506 }
507}
508
509/* Converts interrupt delay in microseconds to multiplier value */
510static u32 eq_delay_to_mult(u32 usec_delay)
511{
512#define MAX_INTR_RATE 651042
513 const u32 round = 10;
514 u32 multiplier;
515
516 if (usec_delay == 0)
517 multiplier = 0;
518 else {
519 u32 interrupt_rate = 1000000 / usec_delay;
520 /* Max delay, corresponding to the lowest interrupt rate */
521 if (interrupt_rate == 0)
522 multiplier = 1023;
523 else {
524 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
525 multiplier /= interrupt_rate;
526 /* Round the multiplier to the closest value.*/
527 multiplier = (multiplier + round/2) / round;
528 multiplier = min(multiplier, (u32)1023);
529 }
530 }
531 return multiplier;
532}
533
Sathya Perlab31c50a2009-09-17 10:30:13 -0700534static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700535{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700536 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
537 struct be_mcc_wrb *wrb
538 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
539 memset(wrb, 0, sizeof(*wrb));
540 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700541}
542
Sathya Perlab31c50a2009-09-17 10:30:13 -0700543static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000544{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700545 struct be_queue_info *mccq = &adapter->mcc_obj.q;
546 struct be_mcc_wrb *wrb;
547
Sathya Perla713d03942009-11-22 22:02:45 +0000548 if (atomic_read(&mccq->used) >= mccq->len) {
549 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
550 return NULL;
551 }
552
Sathya Perlab31c50a2009-09-17 10:30:13 -0700553 wrb = queue_head_node(mccq);
554 queue_head_inc(mccq);
555 atomic_inc(&mccq->used);
556 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000557 return wrb;
558}
559
Sathya Perla2243e2e2009-11-22 22:02:03 +0000560/* Tell fw we're about to start firing cmds by writing a
561 * special pattern across the wrb hdr; uses mbox
562 */
563int be_cmd_fw_init(struct be_adapter *adapter)
564{
565 u8 *wrb;
566 int status;
567
Ivan Vecera29849612010-12-14 05:43:19 +0000568 if (mutex_lock_interruptible(&adapter->mbox_lock))
569 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000570
571 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000572 *wrb++ = 0xFF;
573 *wrb++ = 0x12;
574 *wrb++ = 0x34;
575 *wrb++ = 0xFF;
576 *wrb++ = 0xFF;
577 *wrb++ = 0x56;
578 *wrb++ = 0x78;
579 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000580
581 status = be_mbox_notify_wait(adapter);
582
Ivan Vecera29849612010-12-14 05:43:19 +0000583 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000584 return status;
585}
586
587/* Tell fw we're done with firing cmds by writing a
588 * special pattern across the wrb hdr; uses mbox
589 */
590int be_cmd_fw_clean(struct be_adapter *adapter)
591{
592 u8 *wrb;
593 int status;
594
Ivan Vecera29849612010-12-14 05:43:19 +0000595 if (mutex_lock_interruptible(&adapter->mbox_lock))
596 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000597
598 wrb = (u8 *)wrb_from_mbox(adapter);
599 *wrb++ = 0xFF;
600 *wrb++ = 0xAA;
601 *wrb++ = 0xBB;
602 *wrb++ = 0xFF;
603 *wrb++ = 0xFF;
604 *wrb++ = 0xCC;
605 *wrb++ = 0xDD;
606 *wrb = 0xFF;
607
608 status = be_mbox_notify_wait(adapter);
609
Ivan Vecera29849612010-12-14 05:43:19 +0000610 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000611 return status;
612}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000613int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700614 struct be_queue_info *eq, int eq_delay)
615{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700616 struct be_mcc_wrb *wrb;
617 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700618 struct be_dma_mem *q_mem = &eq->dma_mem;
619 int status;
620
Ivan Vecera29849612010-12-14 05:43:19 +0000621 if (mutex_lock_interruptible(&adapter->mbox_lock))
622 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700623
624 wrb = wrb_from_mbox(adapter);
625 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700626
Somnath Kotur106df1e2011-10-27 07:12:13 +0000627 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
628 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700629
630 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
631
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700632 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
633 /* 4byte eqe*/
634 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
635 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
636 __ilog2_u32(eq->len/256));
637 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
638 eq_delay_to_mult(eq_delay));
639 be_dws_cpu_to_le(req->context, sizeof(req->context));
640
641 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
642
Sathya Perlab31c50a2009-09-17 10:30:13 -0700643 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700644 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700645 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700646 eq->id = le16_to_cpu(resp->eq_id);
647 eq->created = true;
648 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700649
Ivan Vecera29849612010-12-14 05:43:19 +0000650 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651 return status;
652}
653
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000654/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000655int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000656 u8 type, bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700657{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700658 struct be_mcc_wrb *wrb;
659 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700660 int status;
661
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000662 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700663
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000664 wrb = wrb_from_mccq(adapter);
665 if (!wrb) {
666 status = -EBUSY;
667 goto err;
668 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700669 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700670
Somnath Kotur106df1e2011-10-27 07:12:13 +0000671 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
672 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700673 req->type = type;
674 if (permanent) {
675 req->permanent = 1;
676 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700677 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000678 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700679 req->permanent = 0;
680 }
681
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000682 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700683 if (!status) {
684 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700685 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700686 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700687
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000688err:
689 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700690 return status;
691}
692
Sathya Perlab31c50a2009-09-17 10:30:13 -0700693/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000694int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000695 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700696{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700697 struct be_mcc_wrb *wrb;
698 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700699 int status;
700
Sathya Perlab31c50a2009-09-17 10:30:13 -0700701 spin_lock_bh(&adapter->mcc_lock);
702
703 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000704 if (!wrb) {
705 status = -EBUSY;
706 goto err;
707 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700708 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700709
Somnath Kotur106df1e2011-10-27 07:12:13 +0000710 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
711 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700712
Ajit Khapardef8617e02011-02-11 13:36:37 +0000713 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700714 req->if_id = cpu_to_le32(if_id);
715 memcpy(req->mac_address, mac_addr, ETH_ALEN);
716
Sathya Perlab31c50a2009-09-17 10:30:13 -0700717 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700718 if (!status) {
719 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
720 *pmac_id = le32_to_cpu(resp->pmac_id);
721 }
722
Sathya Perla713d03942009-11-22 22:02:45 +0000723err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700724 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000725
726 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
727 status = -EPERM;
728
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700729 return status;
730}
731
Sathya Perlab31c50a2009-09-17 10:30:13 -0700732/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000733int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700734{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700735 struct be_mcc_wrb *wrb;
736 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700737 int status;
738
Sathya Perla30128032011-11-10 19:17:57 +0000739 if (pmac_id == -1)
740 return 0;
741
Sathya Perlab31c50a2009-09-17 10:30:13 -0700742 spin_lock_bh(&adapter->mcc_lock);
743
744 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000745 if (!wrb) {
746 status = -EBUSY;
747 goto err;
748 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700749 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700750
Somnath Kotur106df1e2011-10-27 07:12:13 +0000751 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
752 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700753
Ajit Khapardef8617e02011-02-11 13:36:37 +0000754 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700755 req->if_id = cpu_to_le32(if_id);
756 req->pmac_id = cpu_to_le32(pmac_id);
757
Sathya Perlab31c50a2009-09-17 10:30:13 -0700758 status = be_mcc_notify_wait(adapter);
759
Sathya Perla713d03942009-11-22 22:02:45 +0000760err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700761 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700762 return status;
763}
764
Sathya Perlab31c50a2009-09-17 10:30:13 -0700765/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000766int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
767 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700768{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700769 struct be_mcc_wrb *wrb;
770 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700771 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700772 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700773 int status;
774
Ivan Vecera29849612010-12-14 05:43:19 +0000775 if (mutex_lock_interruptible(&adapter->mbox_lock))
776 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700777
778 wrb = wrb_from_mbox(adapter);
779 req = embedded_payload(wrb);
780 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700781
Somnath Kotur106df1e2011-10-27 07:12:13 +0000782 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
783 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700784
785 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000786 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000787 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000788 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000789 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
790 no_delay);
791 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
792 __ilog2_u32(cq->len/256));
793 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
794 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
795 ctxt, 1);
796 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
797 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000798 } else {
799 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
800 coalesce_wm);
801 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
802 ctxt, no_delay);
803 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
804 __ilog2_u32(cq->len/256));
805 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000806 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
807 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000808 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700809
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700810 be_dws_cpu_to_le(ctxt, sizeof(req->context));
811
812 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
813
Sathya Perlab31c50a2009-09-17 10:30:13 -0700814 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700815 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700816 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700817 cq->id = le16_to_cpu(resp->cq_id);
818 cq->created = true;
819 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700820
Ivan Vecera29849612010-12-14 05:43:19 +0000821 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000822
823 return status;
824}
825
826static u32 be_encoded_q_len(int q_len)
827{
828 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
829 if (len_encoded == 16)
830 len_encoded = 0;
831 return len_encoded;
832}
833
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000834int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000835 struct be_queue_info *mccq,
836 struct be_queue_info *cq)
837{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700838 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000839 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000840 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700841 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000842 int status;
843
Ivan Vecera29849612010-12-14 05:43:19 +0000844 if (mutex_lock_interruptible(&adapter->mbox_lock))
845 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700846
847 wrb = wrb_from_mbox(adapter);
848 req = embedded_payload(wrb);
849 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000850
Somnath Kotur106df1e2011-10-27 07:12:13 +0000851 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
852 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000853
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000854 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000855 if (lancer_chip(adapter)) {
856 req->hdr.version = 1;
857 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000858
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000859 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
860 be_encoded_q_len(mccq->len));
861 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
862 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
863 ctxt, cq->id);
864 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
865 ctxt, 1);
866
867 } else {
868 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
869 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
870 be_encoded_q_len(mccq->len));
871 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
872 }
873
Somnath Koturcc4ce022010-10-21 07:11:14 -0700874 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000875 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000876 be_dws_cpu_to_le(ctxt, sizeof(req->context));
877
878 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
879
Sathya Perlab31c50a2009-09-17 10:30:13 -0700880 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000881 if (!status) {
882 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
883 mccq->id = le16_to_cpu(resp->id);
884 mccq->created = true;
885 }
Ivan Vecera29849612010-12-14 05:43:19 +0000886 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700887
888 return status;
889}
890
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000891int be_cmd_mccq_org_create(struct be_adapter *adapter,
892 struct be_queue_info *mccq,
893 struct be_queue_info *cq)
894{
895 struct be_mcc_wrb *wrb;
896 struct be_cmd_req_mcc_create *req;
897 struct be_dma_mem *q_mem = &mccq->dma_mem;
898 void *ctxt;
899 int status;
900
901 if (mutex_lock_interruptible(&adapter->mbox_lock))
902 return -1;
903
904 wrb = wrb_from_mbox(adapter);
905 req = embedded_payload(wrb);
906 ctxt = &req->context;
907
Somnath Kotur106df1e2011-10-27 07:12:13 +0000908 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
909 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000910
911 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
912
913 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
914 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
915 be_encoded_q_len(mccq->len));
916 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
917
918 be_dws_cpu_to_le(ctxt, sizeof(req->context));
919
920 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
921
922 status = be_mbox_notify_wait(adapter);
923 if (!status) {
924 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
925 mccq->id = le16_to_cpu(resp->id);
926 mccq->created = true;
927 }
928
929 mutex_unlock(&adapter->mbox_lock);
930 return status;
931}
932
933int be_cmd_mccq_create(struct be_adapter *adapter,
934 struct be_queue_info *mccq,
935 struct be_queue_info *cq)
936{
937 int status;
938
939 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
940 if (status && !lancer_chip(adapter)) {
941 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
942 "or newer to avoid conflicting priorities between NIC "
943 "and FCoE traffic");
944 status = be_cmd_mccq_org_create(adapter, mccq, cq);
945 }
946 return status;
947}
948
Sathya Perla8788fdc2009-07-27 22:52:03 +0000949int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700950 struct be_queue_info *txq,
951 struct be_queue_info *cq)
952{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700953 struct be_mcc_wrb *wrb;
954 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700956 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700957 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700958
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000959 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700960
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000961 wrb = wrb_from_mccq(adapter);
962 if (!wrb) {
963 status = -EBUSY;
964 goto err;
965 }
966
Sathya Perlab31c50a2009-09-17 10:30:13 -0700967 req = embedded_payload(wrb);
968 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700969
Somnath Kotur106df1e2011-10-27 07:12:13 +0000970 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
971 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700972
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000973 if (lancer_chip(adapter)) {
974 req->hdr.version = 1;
975 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
976 adapter->if_handle);
977 }
978
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700979 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
980 req->ulp_num = BE_ULP1_NUM;
981 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
982
Sathya Perlab31c50a2009-09-17 10:30:13 -0700983 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
984 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700985 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
986 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
987
988 be_dws_cpu_to_le(ctxt, sizeof(req->context));
989
990 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
991
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000992 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700993 if (!status) {
994 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
995 txq->id = le16_to_cpu(resp->cid);
996 txq->created = true;
997 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700998
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000999err:
1000 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001001
1002 return status;
1003}
1004
Sathya Perla482c9e72011-06-29 23:33:17 +00001005/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001006int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001007 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001008 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001009{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001010 struct be_mcc_wrb *wrb;
1011 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001012 struct be_dma_mem *q_mem = &rxq->dma_mem;
1013 int status;
1014
Sathya Perla482c9e72011-06-29 23:33:17 +00001015 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001016
Sathya Perla482c9e72011-06-29 23:33:17 +00001017 wrb = wrb_from_mccq(adapter);
1018 if (!wrb) {
1019 status = -EBUSY;
1020 goto err;
1021 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001022 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001023
Somnath Kotur106df1e2011-10-27 07:12:13 +00001024 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1025 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001026
1027 req->cq_id = cpu_to_le16(cq_id);
1028 req->frag_size = fls(frag_size) - 1;
1029 req->num_pages = 2;
1030 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1031 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001032 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001033 req->rss_queue = cpu_to_le32(rss);
1034
Sathya Perla482c9e72011-06-29 23:33:17 +00001035 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001036 if (!status) {
1037 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1038 rxq->id = le16_to_cpu(resp->id);
1039 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001040 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001041 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001042
Sathya Perla482c9e72011-06-29 23:33:17 +00001043err:
1044 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001045 return status;
1046}
1047
Sathya Perlab31c50a2009-09-17 10:30:13 -07001048/* Generic destroyer function for all types of queues
1049 * Uses Mbox
1050 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001051int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001052 int queue_type)
1053{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001054 struct be_mcc_wrb *wrb;
1055 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001056 u8 subsys = 0, opcode = 0;
1057 int status;
1058
Ivan Vecera29849612010-12-14 05:43:19 +00001059 if (mutex_lock_interruptible(&adapter->mbox_lock))
1060 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001061
Sathya Perlab31c50a2009-09-17 10:30:13 -07001062 wrb = wrb_from_mbox(adapter);
1063 req = embedded_payload(wrb);
1064
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001065 switch (queue_type) {
1066 case QTYPE_EQ:
1067 subsys = CMD_SUBSYSTEM_COMMON;
1068 opcode = OPCODE_COMMON_EQ_DESTROY;
1069 break;
1070 case QTYPE_CQ:
1071 subsys = CMD_SUBSYSTEM_COMMON;
1072 opcode = OPCODE_COMMON_CQ_DESTROY;
1073 break;
1074 case QTYPE_TXQ:
1075 subsys = CMD_SUBSYSTEM_ETH;
1076 opcode = OPCODE_ETH_TX_DESTROY;
1077 break;
1078 case QTYPE_RXQ:
1079 subsys = CMD_SUBSYSTEM_ETH;
1080 opcode = OPCODE_ETH_RX_DESTROY;
1081 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001082 case QTYPE_MCCQ:
1083 subsys = CMD_SUBSYSTEM_COMMON;
1084 opcode = OPCODE_COMMON_MCC_DESTROY;
1085 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001086 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001087 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001088 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001089
Somnath Kotur106df1e2011-10-27 07:12:13 +00001090 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1091 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001092 req->id = cpu_to_le16(q->id);
1093
Sathya Perlab31c50a2009-09-17 10:30:13 -07001094 status = be_mbox_notify_wait(adapter);
Sathya Perla482c9e72011-06-29 23:33:17 +00001095 if (!status)
1096 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001097
Ivan Vecera29849612010-12-14 05:43:19 +00001098 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001099 return status;
1100}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001101
Sathya Perla482c9e72011-06-29 23:33:17 +00001102/* Uses MCC */
1103int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1104{
1105 struct be_mcc_wrb *wrb;
1106 struct be_cmd_req_q_destroy *req;
1107 int status;
1108
1109 spin_lock_bh(&adapter->mcc_lock);
1110
1111 wrb = wrb_from_mccq(adapter);
1112 if (!wrb) {
1113 status = -EBUSY;
1114 goto err;
1115 }
1116 req = embedded_payload(wrb);
1117
Somnath Kotur106df1e2011-10-27 07:12:13 +00001118 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1119 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001120 req->id = cpu_to_le16(q->id);
1121
1122 status = be_mcc_notify_wait(adapter);
1123 if (!status)
1124 q->created = false;
1125
1126err:
1127 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001128 return status;
1129}
1130
Sathya Perlab31c50a2009-09-17 10:30:13 -07001131/* Create an rx filtering policy configuration on an i/f
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001132 * Uses MCCQ
Sathya Perlab31c50a2009-09-17 10:30:13 -07001133 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001134int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001135 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001136{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001137 struct be_mcc_wrb *wrb;
1138 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001139 int status;
1140
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001141 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001142
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001143 wrb = wrb_from_mccq(adapter);
1144 if (!wrb) {
1145 status = -EBUSY;
1146 goto err;
1147 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001148 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001149
Somnath Kotur106df1e2011-10-27 07:12:13 +00001150 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1151 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001152 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001153 req->capability_flags = cpu_to_le32(cap_flags);
1154 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001155
1156 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001157
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001158 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001159 if (!status) {
1160 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1161 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001162 }
1163
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001164err:
1165 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001166 return status;
1167}
1168
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001169/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001170int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001171{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001172 struct be_mcc_wrb *wrb;
1173 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001174 int status;
1175
Sathya Perla30128032011-11-10 19:17:57 +00001176 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001177 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001178
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001179 spin_lock_bh(&adapter->mcc_lock);
1180
1181 wrb = wrb_from_mccq(adapter);
1182 if (!wrb) {
1183 status = -EBUSY;
1184 goto err;
1185 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001186 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001187
Somnath Kotur106df1e2011-10-27 07:12:13 +00001188 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1189 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001190 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001191 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001192
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001193 status = be_mcc_notify_wait(adapter);
1194err:
1195 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001196 return status;
1197}
1198
1199/* Get stats is a non embedded command: the request is not embedded inside
1200 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001201 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001202 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001203int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001204{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001205 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001206 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001207 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001208
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001209 if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
1210 be_cmd_get_die_temperature(adapter);
1211
Sathya Perlab31c50a2009-09-17 10:30:13 -07001212 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001213
Sathya Perlab31c50a2009-09-17 10:30:13 -07001214 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001215 if (!wrb) {
1216 status = -EBUSY;
1217 goto err;
1218 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001219 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001220
Somnath Kotur106df1e2011-10-27 07:12:13 +00001221 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1222 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001223
1224 if (adapter->generation == BE_GEN3)
1225 hdr->version = 1;
1226
Sathya Perlab31c50a2009-09-17 10:30:13 -07001227 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001228 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001229
Sathya Perla713d03942009-11-22 22:02:45 +00001230err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001231 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001232 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001233}
1234
Selvin Xavier005d5692011-05-16 07:36:35 +00001235/* Lancer Stats */
1236int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1237 struct be_dma_mem *nonemb_cmd)
1238{
1239
1240 struct be_mcc_wrb *wrb;
1241 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001242 int status = 0;
1243
1244 spin_lock_bh(&adapter->mcc_lock);
1245
1246 wrb = wrb_from_mccq(adapter);
1247 if (!wrb) {
1248 status = -EBUSY;
1249 goto err;
1250 }
1251 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001252
Somnath Kotur106df1e2011-10-27 07:12:13 +00001253 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1254 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1255 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001256
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001257 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001258 req->cmd_params.params.reset_stats = 0;
1259
Selvin Xavier005d5692011-05-16 07:36:35 +00001260 be_mcc_notify(adapter);
1261 adapter->stats_cmd_sent = true;
1262
1263err:
1264 spin_unlock_bh(&adapter->mcc_lock);
1265 return status;
1266}
1267
Sathya Perlab31c50a2009-09-17 10:30:13 -07001268/* Uses synchronous mcc */
Sathya Perlaea172a02011-08-02 19:57:42 +00001269int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001270 u16 *link_speed, u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001271{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001272 struct be_mcc_wrb *wrb;
1273 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001274 int status;
1275
Sathya Perlab31c50a2009-09-17 10:30:13 -07001276 spin_lock_bh(&adapter->mcc_lock);
1277
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001278 if (link_status)
1279 *link_status = LINK_DOWN;
1280
Sathya Perlab31c50a2009-09-17 10:30:13 -07001281 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001282 if (!wrb) {
1283 status = -EBUSY;
1284 goto err;
1285 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001286 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001287
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001288 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1289 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1290
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001291 if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001292 req->hdr.version = 1;
1293
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001294 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001295
Sathya Perlab31c50a2009-09-17 10:30:13 -07001296 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001297 if (!status) {
1298 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001299 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001300 if (link_speed)
1301 *link_speed = le16_to_cpu(resp->link_speed);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001302 if (mac_speed)
1303 *mac_speed = resp->mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001304 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001305 if (link_status)
1306 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001307 }
1308
Sathya Perla713d03942009-11-22 22:02:45 +00001309err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001310 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001311 return status;
1312}
1313
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001314/* Uses synchronous mcc */
1315int be_cmd_get_die_temperature(struct be_adapter *adapter)
1316{
1317 struct be_mcc_wrb *wrb;
1318 struct be_cmd_req_get_cntl_addnl_attribs *req;
1319 int status;
1320
1321 spin_lock_bh(&adapter->mcc_lock);
1322
1323 wrb = wrb_from_mccq(adapter);
1324 if (!wrb) {
1325 status = -EBUSY;
1326 goto err;
1327 }
1328 req = embedded_payload(wrb);
1329
Somnath Kotur106df1e2011-10-27 07:12:13 +00001330 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1331 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1332 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001333
Somnath Kotur3de09452011-09-30 07:25:05 +00001334 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001335
1336err:
1337 spin_unlock_bh(&adapter->mcc_lock);
1338 return status;
1339}
1340
Somnath Kotur311fddc2011-03-16 21:22:43 +00001341/* Uses synchronous mcc */
1342int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1343{
1344 struct be_mcc_wrb *wrb;
1345 struct be_cmd_req_get_fat *req;
1346 int status;
1347
1348 spin_lock_bh(&adapter->mcc_lock);
1349
1350 wrb = wrb_from_mccq(adapter);
1351 if (!wrb) {
1352 status = -EBUSY;
1353 goto err;
1354 }
1355 req = embedded_payload(wrb);
1356
Somnath Kotur106df1e2011-10-27 07:12:13 +00001357 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1358 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001359 req->fat_operation = cpu_to_le32(QUERY_FAT);
1360 status = be_mcc_notify_wait(adapter);
1361 if (!status) {
1362 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1363 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001364 *log_size = le32_to_cpu(resp->log_size) -
1365 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001366 }
1367err:
1368 spin_unlock_bh(&adapter->mcc_lock);
1369 return status;
1370}
1371
1372void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1373{
1374 struct be_dma_mem get_fat_cmd;
1375 struct be_mcc_wrb *wrb;
1376 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001377 u32 offset = 0, total_size, buf_size,
1378 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001379 int status;
1380
1381 if (buf_len == 0)
1382 return;
1383
1384 total_size = buf_len;
1385
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001386 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1387 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1388 get_fat_cmd.size,
1389 &get_fat_cmd.dma);
1390 if (!get_fat_cmd.va) {
1391 status = -ENOMEM;
1392 dev_err(&adapter->pdev->dev,
1393 "Memory allocation failure while retrieving FAT data\n");
1394 return;
1395 }
1396
Somnath Kotur311fddc2011-03-16 21:22:43 +00001397 spin_lock_bh(&adapter->mcc_lock);
1398
Somnath Kotur311fddc2011-03-16 21:22:43 +00001399 while (total_size) {
1400 buf_size = min(total_size, (u32)60*1024);
1401 total_size -= buf_size;
1402
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001403 wrb = wrb_from_mccq(adapter);
1404 if (!wrb) {
1405 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001406 goto err;
1407 }
1408 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001409
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001410 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001411 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1412 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1413 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001414
1415 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1416 req->read_log_offset = cpu_to_le32(log_offset);
1417 req->read_log_length = cpu_to_le32(buf_size);
1418 req->data_buffer_size = cpu_to_le32(buf_size);
1419
1420 status = be_mcc_notify_wait(adapter);
1421 if (!status) {
1422 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1423 memcpy(buf + offset,
1424 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001425 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001426 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001427 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001428 goto err;
1429 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001430 offset += buf_size;
1431 log_offset += buf_size;
1432 }
1433err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001434 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1435 get_fat_cmd.va,
1436 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001437 spin_unlock_bh(&adapter->mcc_lock);
1438}
1439
Sathya Perla04b71172011-09-27 13:30:27 -04001440/* Uses synchronous mcc */
1441int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1442 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001443{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001444 struct be_mcc_wrb *wrb;
1445 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001446 int status;
1447
Sathya Perla04b71172011-09-27 13:30:27 -04001448 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001449
Sathya Perla04b71172011-09-27 13:30:27 -04001450 wrb = wrb_from_mccq(adapter);
1451 if (!wrb) {
1452 status = -EBUSY;
1453 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001454 }
1455
Sathya Perla04b71172011-09-27 13:30:27 -04001456 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001457
Somnath Kotur106df1e2011-10-27 07:12:13 +00001458 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1459 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001460 status = be_mcc_notify_wait(adapter);
1461 if (!status) {
1462 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1463 strcpy(fw_ver, resp->firmware_version_string);
1464 if (fw_on_flash)
1465 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1466 }
1467err:
1468 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001469 return status;
1470}
1471
Sathya Perlab31c50a2009-09-17 10:30:13 -07001472/* set the EQ delay interval of an EQ to specified value
1473 * Uses async mcc
1474 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001475int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001476{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001477 struct be_mcc_wrb *wrb;
1478 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001479 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001480
Sathya Perlab31c50a2009-09-17 10:30:13 -07001481 spin_lock_bh(&adapter->mcc_lock);
1482
1483 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001484 if (!wrb) {
1485 status = -EBUSY;
1486 goto err;
1487 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001488 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001489
Somnath Kotur106df1e2011-10-27 07:12:13 +00001490 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1491 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001492
1493 req->num_eq = cpu_to_le32(1);
1494 req->delay[0].eq_id = cpu_to_le32(eq_id);
1495 req->delay[0].phase = 0;
1496 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1497
Sathya Perlab31c50a2009-09-17 10:30:13 -07001498 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001499
Sathya Perla713d03942009-11-22 22:02:45 +00001500err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001501 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001502 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001503}
1504
Sathya Perlab31c50a2009-09-17 10:30:13 -07001505/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001506int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001507 u32 num, bool untagged, bool promiscuous)
1508{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001509 struct be_mcc_wrb *wrb;
1510 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001511 int status;
1512
Sathya Perlab31c50a2009-09-17 10:30:13 -07001513 spin_lock_bh(&adapter->mcc_lock);
1514
1515 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001516 if (!wrb) {
1517 status = -EBUSY;
1518 goto err;
1519 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001520 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001521
Somnath Kotur106df1e2011-10-27 07:12:13 +00001522 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1523 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001524
1525 req->interface_id = if_id;
1526 req->promiscuous = promiscuous;
1527 req->untagged = untagged;
1528 req->num_vlan = num;
1529 if (!promiscuous) {
1530 memcpy(req->normal_vlan, vtag_array,
1531 req->num_vlan * sizeof(vtag_array[0]));
1532 }
1533
Sathya Perlab31c50a2009-09-17 10:30:13 -07001534 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001535
Sathya Perla713d03942009-11-22 22:02:45 +00001536err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001537 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001538 return status;
1539}
1540
Sathya Perla5b8821b2011-08-02 19:57:44 +00001541int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001542{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001543 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001544 struct be_dma_mem *mem = &adapter->rx_filter;
1545 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001546 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001547
Sathya Perla8788fdc2009-07-27 22:52:03 +00001548 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001549
Sathya Perlab31c50a2009-09-17 10:30:13 -07001550 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001551 if (!wrb) {
1552 status = -EBUSY;
1553 goto err;
1554 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001555 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001556 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1557 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1558 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001559
Sathya Perla5b8821b2011-08-02 19:57:44 +00001560 req->if_id = cpu_to_le32(adapter->if_handle);
1561 if (flags & IFF_PROMISC) {
1562 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1563 BE_IF_FLAGS_VLAN_PROMISCUOUS);
1564 if (value == ON)
1565 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001566 BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001567 } else if (flags & IFF_ALLMULTI) {
1568 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001569 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001570 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001571 struct netdev_hw_addr *ha;
1572 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001573
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001574 req->if_flags_mask = req->if_flags =
1575 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001576
1577 /* Reset mcast promisc mode if already set by setting mask
1578 * and not setting flags field
1579 */
1580 req->if_flags_mask |=
1581 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1582
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001583 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001584 netdev_for_each_mc_addr(ha, adapter->netdev)
1585 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1586 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001587
Sathya Perla0d1d5872011-08-03 05:19:27 -07001588 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001589err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001590 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001591 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001592}
1593
Sathya Perlab31c50a2009-09-17 10:30:13 -07001594/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001595int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001596{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001597 struct be_mcc_wrb *wrb;
1598 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001599 int status;
1600
Sathya Perlab31c50a2009-09-17 10:30:13 -07001601 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001602
Sathya Perlab31c50a2009-09-17 10:30:13 -07001603 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001604 if (!wrb) {
1605 status = -EBUSY;
1606 goto err;
1607 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001608 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001609
Somnath Kotur106df1e2011-10-27 07:12:13 +00001610 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1611 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001612
1613 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1614 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1615
Sathya Perlab31c50a2009-09-17 10:30:13 -07001616 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001617
Sathya Perla713d03942009-11-22 22:02:45 +00001618err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001619 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001620 return status;
1621}
1622
Sathya Perlab31c50a2009-09-17 10:30:13 -07001623/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001624int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001625{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001626 struct be_mcc_wrb *wrb;
1627 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001628 int status;
1629
Sathya Perlab31c50a2009-09-17 10:30:13 -07001630 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001631
Sathya Perlab31c50a2009-09-17 10:30:13 -07001632 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001633 if (!wrb) {
1634 status = -EBUSY;
1635 goto err;
1636 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001637 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001638
Somnath Kotur106df1e2011-10-27 07:12:13 +00001639 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1640 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001641
Sathya Perlab31c50a2009-09-17 10:30:13 -07001642 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001643 if (!status) {
1644 struct be_cmd_resp_get_flow_control *resp =
1645 embedded_payload(wrb);
1646 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1647 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1648 }
1649
Sathya Perla713d03942009-11-22 22:02:45 +00001650err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001651 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001652 return status;
1653}
1654
Sathya Perlab31c50a2009-09-17 10:30:13 -07001655/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001656int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1657 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001658{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001659 struct be_mcc_wrb *wrb;
1660 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001661 int status;
1662
Ivan Vecera29849612010-12-14 05:43:19 +00001663 if (mutex_lock_interruptible(&adapter->mbox_lock))
1664 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001665
Sathya Perlab31c50a2009-09-17 10:30:13 -07001666 wrb = wrb_from_mbox(adapter);
1667 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001668
Somnath Kotur106df1e2011-10-27 07:12:13 +00001669 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1670 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001671
Sathya Perlab31c50a2009-09-17 10:30:13 -07001672 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001673 if (!status) {
1674 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1675 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001676 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001677 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001678 }
1679
Ivan Vecera29849612010-12-14 05:43:19 +00001680 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001681 return status;
1682}
sarveshwarb14074ea2009-08-05 13:05:24 -07001683
Sathya Perlab31c50a2009-09-17 10:30:13 -07001684/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001685int be_cmd_reset_function(struct be_adapter *adapter)
1686{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001687 struct be_mcc_wrb *wrb;
1688 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001689 int status;
1690
Ivan Vecera29849612010-12-14 05:43:19 +00001691 if (mutex_lock_interruptible(&adapter->mbox_lock))
1692 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001693
Sathya Perlab31c50a2009-09-17 10:30:13 -07001694 wrb = wrb_from_mbox(adapter);
1695 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001696
Somnath Kotur106df1e2011-10-27 07:12:13 +00001697 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1698 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001699
Sathya Perlab31c50a2009-09-17 10:30:13 -07001700 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001701
Ivan Vecera29849612010-12-14 05:43:19 +00001702 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001703 return status;
1704}
Ajit Khaparde84517482009-09-04 03:12:16 +00001705
Sathya Perla3abcded2010-10-03 22:12:27 -07001706int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1707{
1708 struct be_mcc_wrb *wrb;
1709 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00001710 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
1711 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
1712 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07001713 int status;
1714
Ivan Vecera29849612010-12-14 05:43:19 +00001715 if (mutex_lock_interruptible(&adapter->mbox_lock))
1716 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001717
1718 wrb = wrb_from_mbox(adapter);
1719 req = embedded_payload(wrb);
1720
Somnath Kotur106df1e2011-10-27 07:12:13 +00001721 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1722 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001723
1724 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perla1ca7ba92012-02-23 18:50:16 +00001725 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
1726 RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
Sathya Perla3abcded2010-10-03 22:12:27 -07001727 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1728 memcpy(req->cpu_table, rsstable, table_size);
1729 memcpy(req->hash, myhash, sizeof(myhash));
1730 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1731
1732 status = be_mbox_notify_wait(adapter);
1733
Ivan Vecera29849612010-12-14 05:43:19 +00001734 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001735 return status;
1736}
1737
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001738/* Uses sync mcc */
1739int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1740 u8 bcn, u8 sts, u8 state)
1741{
1742 struct be_mcc_wrb *wrb;
1743 struct be_cmd_req_enable_disable_beacon *req;
1744 int status;
1745
1746 spin_lock_bh(&adapter->mcc_lock);
1747
1748 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001749 if (!wrb) {
1750 status = -EBUSY;
1751 goto err;
1752 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001753 req = embedded_payload(wrb);
1754
Somnath Kotur106df1e2011-10-27 07:12:13 +00001755 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1756 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001757
1758 req->port_num = port_num;
1759 req->beacon_state = state;
1760 req->beacon_duration = bcn;
1761 req->status_duration = sts;
1762
1763 status = be_mcc_notify_wait(adapter);
1764
Sathya Perla713d03942009-11-22 22:02:45 +00001765err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001766 spin_unlock_bh(&adapter->mcc_lock);
1767 return status;
1768}
1769
1770/* Uses sync mcc */
1771int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1772{
1773 struct be_mcc_wrb *wrb;
1774 struct be_cmd_req_get_beacon_state *req;
1775 int status;
1776
1777 spin_lock_bh(&adapter->mcc_lock);
1778
1779 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001780 if (!wrb) {
1781 status = -EBUSY;
1782 goto err;
1783 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001784 req = embedded_payload(wrb);
1785
Somnath Kotur106df1e2011-10-27 07:12:13 +00001786 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1787 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001788
1789 req->port_num = port_num;
1790
1791 status = be_mcc_notify_wait(adapter);
1792 if (!status) {
1793 struct be_cmd_resp_get_beacon_state *resp =
1794 embedded_payload(wrb);
1795 *state = resp->beacon_state;
1796 }
1797
Sathya Perla713d03942009-11-22 22:02:45 +00001798err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001799 spin_unlock_bh(&adapter->mcc_lock);
1800 return status;
1801}
1802
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001803int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1804 u32 data_size, u32 data_offset, const char *obj_name,
1805 u32 *data_written, u8 *addn_status)
1806{
1807 struct be_mcc_wrb *wrb;
1808 struct lancer_cmd_req_write_object *req;
1809 struct lancer_cmd_resp_write_object *resp;
1810 void *ctxt = NULL;
1811 int status;
1812
1813 spin_lock_bh(&adapter->mcc_lock);
1814 adapter->flash_status = 0;
1815
1816 wrb = wrb_from_mccq(adapter);
1817 if (!wrb) {
1818 status = -EBUSY;
1819 goto err_unlock;
1820 }
1821
1822 req = embedded_payload(wrb);
1823
Somnath Kotur106df1e2011-10-27 07:12:13 +00001824 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001825 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00001826 sizeof(struct lancer_cmd_req_write_object), wrb,
1827 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001828
1829 ctxt = &req->context;
1830 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1831 write_length, ctxt, data_size);
1832
1833 if (data_size == 0)
1834 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1835 eof, ctxt, 1);
1836 else
1837 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1838 eof, ctxt, 0);
1839
1840 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1841 req->write_offset = cpu_to_le32(data_offset);
1842 strcpy(req->object_name, obj_name);
1843 req->descriptor_count = cpu_to_le32(1);
1844 req->buf_len = cpu_to_le32(data_size);
1845 req->addr_low = cpu_to_le32((cmd->dma +
1846 sizeof(struct lancer_cmd_req_write_object))
1847 & 0xFFFFFFFF);
1848 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
1849 sizeof(struct lancer_cmd_req_write_object)));
1850
1851 be_mcc_notify(adapter);
1852 spin_unlock_bh(&adapter->mcc_lock);
1853
1854 if (!wait_for_completion_timeout(&adapter->flash_compl,
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00001855 msecs_to_jiffies(30000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001856 status = -1;
1857 else
1858 status = adapter->flash_status;
1859
1860 resp = embedded_payload(wrb);
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00001861 if (!status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001862 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00001863 else
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001864 *addn_status = resp->additional_status;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001865
1866 return status;
1867
1868err_unlock:
1869 spin_unlock_bh(&adapter->mcc_lock);
1870 return status;
1871}
1872
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001873int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1874 u32 data_size, u32 data_offset, const char *obj_name,
1875 u32 *data_read, u32 *eof, u8 *addn_status)
1876{
1877 struct be_mcc_wrb *wrb;
1878 struct lancer_cmd_req_read_object *req;
1879 struct lancer_cmd_resp_read_object *resp;
1880 int status;
1881
1882 spin_lock_bh(&adapter->mcc_lock);
1883
1884 wrb = wrb_from_mccq(adapter);
1885 if (!wrb) {
1886 status = -EBUSY;
1887 goto err_unlock;
1888 }
1889
1890 req = embedded_payload(wrb);
1891
1892 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1893 OPCODE_COMMON_READ_OBJECT,
1894 sizeof(struct lancer_cmd_req_read_object), wrb,
1895 NULL);
1896
1897 req->desired_read_len = cpu_to_le32(data_size);
1898 req->read_offset = cpu_to_le32(data_offset);
1899 strcpy(req->object_name, obj_name);
1900 req->descriptor_count = cpu_to_le32(1);
1901 req->buf_len = cpu_to_le32(data_size);
1902 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
1903 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
1904
1905 status = be_mcc_notify_wait(adapter);
1906
1907 resp = embedded_payload(wrb);
1908 if (!status) {
1909 *data_read = le32_to_cpu(resp->actual_read_len);
1910 *eof = le32_to_cpu(resp->eof);
1911 } else {
1912 *addn_status = resp->additional_status;
1913 }
1914
1915err_unlock:
1916 spin_unlock_bh(&adapter->mcc_lock);
1917 return status;
1918}
1919
Ajit Khaparde84517482009-09-04 03:12:16 +00001920int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1921 u32 flash_type, u32 flash_opcode, u32 buf_size)
1922{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001923 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001924 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00001925 int status;
1926
Sathya Perlab31c50a2009-09-17 10:30:13 -07001927 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001928 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001929
1930 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001931 if (!wrb) {
1932 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001933 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00001934 }
1935 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001936
Somnath Kotur106df1e2011-10-27 07:12:13 +00001937 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1938 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00001939
1940 req->params.op_type = cpu_to_le32(flash_type);
1941 req->params.op_code = cpu_to_le32(flash_opcode);
1942 req->params.data_buf_size = cpu_to_le32(buf_size);
1943
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001944 be_mcc_notify(adapter);
1945 spin_unlock_bh(&adapter->mcc_lock);
1946
1947 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00001948 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001949 status = -1;
1950 else
1951 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00001952
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001953 return status;
1954
1955err_unlock:
1956 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001957 return status;
1958}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001959
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001960int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1961 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001962{
1963 struct be_mcc_wrb *wrb;
1964 struct be_cmd_write_flashrom *req;
1965 int status;
1966
1967 spin_lock_bh(&adapter->mcc_lock);
1968
1969 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001970 if (!wrb) {
1971 status = -EBUSY;
1972 goto err;
1973 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001974 req = embedded_payload(wrb);
1975
Somnath Kotur106df1e2011-10-27 07:12:13 +00001976 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1977 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001978
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00001979 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001980 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00001981 req->params.offset = cpu_to_le32(offset);
1982 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001983
1984 status = be_mcc_notify_wait(adapter);
1985 if (!status)
1986 memcpy(flashed_crc, req->params.data_buf, 4);
1987
Sathya Perla713d03942009-11-22 22:02:45 +00001988err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001989 spin_unlock_bh(&adapter->mcc_lock);
1990 return status;
1991}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001992
Dan Carpenterc196b022010-05-26 04:47:39 +00001993int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001994 struct be_dma_mem *nonemb_cmd)
1995{
1996 struct be_mcc_wrb *wrb;
1997 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001998 int status;
1999
2000 spin_lock_bh(&adapter->mcc_lock);
2001
2002 wrb = wrb_from_mccq(adapter);
2003 if (!wrb) {
2004 status = -EBUSY;
2005 goto err;
2006 }
2007 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002008
Somnath Kotur106df1e2011-10-27 07:12:13 +00002009 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2010 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2011 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002012 memcpy(req->magic_mac, mac, ETH_ALEN);
2013
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002014 status = be_mcc_notify_wait(adapter);
2015
2016err:
2017 spin_unlock_bh(&adapter->mcc_lock);
2018 return status;
2019}
Suresh Rff33a6e2009-12-03 16:15:52 -08002020
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002021int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2022 u8 loopback_type, u8 enable)
2023{
2024 struct be_mcc_wrb *wrb;
2025 struct be_cmd_req_set_lmode *req;
2026 int status;
2027
2028 spin_lock_bh(&adapter->mcc_lock);
2029
2030 wrb = wrb_from_mccq(adapter);
2031 if (!wrb) {
2032 status = -EBUSY;
2033 goto err;
2034 }
2035
2036 req = embedded_payload(wrb);
2037
Somnath Kotur106df1e2011-10-27 07:12:13 +00002038 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2039 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2040 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002041
2042 req->src_port = port_num;
2043 req->dest_port = port_num;
2044 req->loopback_type = loopback_type;
2045 req->loopback_state = enable;
2046
2047 status = be_mcc_notify_wait(adapter);
2048err:
2049 spin_unlock_bh(&adapter->mcc_lock);
2050 return status;
2051}
2052
Suresh Rff33a6e2009-12-03 16:15:52 -08002053int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2054 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2055{
2056 struct be_mcc_wrb *wrb;
2057 struct be_cmd_req_loopback_test *req;
2058 int status;
2059
2060 spin_lock_bh(&adapter->mcc_lock);
2061
2062 wrb = wrb_from_mccq(adapter);
2063 if (!wrb) {
2064 status = -EBUSY;
2065 goto err;
2066 }
2067
2068 req = embedded_payload(wrb);
2069
Somnath Kotur106df1e2011-10-27 07:12:13 +00002070 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2071 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002072 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002073
2074 req->pattern = cpu_to_le64(pattern);
2075 req->src_port = cpu_to_le32(port_num);
2076 req->dest_port = cpu_to_le32(port_num);
2077 req->pkt_size = cpu_to_le32(pkt_size);
2078 req->num_pkts = cpu_to_le32(num_pkts);
2079 req->loopback_type = cpu_to_le32(loopback_type);
2080
2081 status = be_mcc_notify_wait(adapter);
2082 if (!status) {
2083 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2084 status = le32_to_cpu(resp->status);
2085 }
2086
2087err:
2088 spin_unlock_bh(&adapter->mcc_lock);
2089 return status;
2090}
2091
2092int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2093 u32 byte_cnt, struct be_dma_mem *cmd)
2094{
2095 struct be_mcc_wrb *wrb;
2096 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002097 int status;
2098 int i, j = 0;
2099
2100 spin_lock_bh(&adapter->mcc_lock);
2101
2102 wrb = wrb_from_mccq(adapter);
2103 if (!wrb) {
2104 status = -EBUSY;
2105 goto err;
2106 }
2107 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002108 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2109 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002110
2111 req->pattern = cpu_to_le64(pattern);
2112 req->byte_count = cpu_to_le32(byte_cnt);
2113 for (i = 0; i < byte_cnt; i++) {
2114 req->snd_buff[i] = (u8)(pattern >> (j*8));
2115 j++;
2116 if (j > 7)
2117 j = 0;
2118 }
2119
2120 status = be_mcc_notify_wait(adapter);
2121
2122 if (!status) {
2123 struct be_cmd_resp_ddrdma_test *resp;
2124 resp = cmd->va;
2125 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2126 resp->snd_err) {
2127 status = -1;
2128 }
2129 }
2130
2131err:
2132 spin_unlock_bh(&adapter->mcc_lock);
2133 return status;
2134}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002135
Dan Carpenterc196b022010-05-26 04:47:39 +00002136int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002137 struct be_dma_mem *nonemb_cmd)
2138{
2139 struct be_mcc_wrb *wrb;
2140 struct be_cmd_req_seeprom_read *req;
2141 struct be_sge *sge;
2142 int status;
2143
2144 spin_lock_bh(&adapter->mcc_lock);
2145
2146 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002147 if (!wrb) {
2148 status = -EBUSY;
2149 goto err;
2150 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002151 req = nonemb_cmd->va;
2152 sge = nonembedded_sgl(wrb);
2153
Somnath Kotur106df1e2011-10-27 07:12:13 +00002154 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2155 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2156 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002157
2158 status = be_mcc_notify_wait(adapter);
2159
Ajit Khapardee45ff012011-02-04 17:18:28 +00002160err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002161 spin_unlock_bh(&adapter->mcc_lock);
2162 return status;
2163}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002164
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002165int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002166{
2167 struct be_mcc_wrb *wrb;
2168 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002169 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002170 int status;
2171
2172 spin_lock_bh(&adapter->mcc_lock);
2173
2174 wrb = wrb_from_mccq(adapter);
2175 if (!wrb) {
2176 status = -EBUSY;
2177 goto err;
2178 }
Sathya Perla306f1342011-08-02 19:57:45 +00002179 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2180 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2181 &cmd.dma);
2182 if (!cmd.va) {
2183 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2184 status = -ENOMEM;
2185 goto err;
2186 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002187
Sathya Perla306f1342011-08-02 19:57:45 +00002188 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002189
Somnath Kotur106df1e2011-10-27 07:12:13 +00002190 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2191 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2192 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002193
2194 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002195 if (!status) {
2196 struct be_phy_info *resp_phy_info =
2197 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002198 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2199 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002200 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002201 adapter->phy.auto_speeds_supported =
2202 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2203 adapter->phy.fixed_speeds_supported =
2204 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2205 adapter->phy.misc_params =
2206 le32_to_cpu(resp_phy_info->misc_params);
Sathya Perla306f1342011-08-02 19:57:45 +00002207 }
2208 pci_free_consistent(adapter->pdev, cmd.size,
2209 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002210err:
2211 spin_unlock_bh(&adapter->mcc_lock);
2212 return status;
2213}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002214
2215int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2216{
2217 struct be_mcc_wrb *wrb;
2218 struct be_cmd_req_set_qos *req;
2219 int status;
2220
2221 spin_lock_bh(&adapter->mcc_lock);
2222
2223 wrb = wrb_from_mccq(adapter);
2224 if (!wrb) {
2225 status = -EBUSY;
2226 goto err;
2227 }
2228
2229 req = embedded_payload(wrb);
2230
Somnath Kotur106df1e2011-10-27 07:12:13 +00002231 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2232 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002233
2234 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002235 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2236 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002237
2238 status = be_mcc_notify_wait(adapter);
2239
2240err:
2241 spin_unlock_bh(&adapter->mcc_lock);
2242 return status;
2243}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002244
2245int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2246{
2247 struct be_mcc_wrb *wrb;
2248 struct be_cmd_req_cntl_attribs *req;
2249 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002250 int status;
2251 int payload_len = max(sizeof(*req), sizeof(*resp));
2252 struct mgmt_controller_attrib *attribs;
2253 struct be_dma_mem attribs_cmd;
2254
2255 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2256 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2257 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2258 &attribs_cmd.dma);
2259 if (!attribs_cmd.va) {
2260 dev_err(&adapter->pdev->dev,
2261 "Memory allocation failure\n");
2262 return -ENOMEM;
2263 }
2264
2265 if (mutex_lock_interruptible(&adapter->mbox_lock))
2266 return -1;
2267
2268 wrb = wrb_from_mbox(adapter);
2269 if (!wrb) {
2270 status = -EBUSY;
2271 goto err;
2272 }
2273 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002274
Somnath Kotur106df1e2011-10-27 07:12:13 +00002275 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2276 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2277 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002278
2279 status = be_mbox_notify_wait(adapter);
2280 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002281 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002282 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2283 }
2284
2285err:
2286 mutex_unlock(&adapter->mbox_lock);
2287 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2288 attribs_cmd.dma);
2289 return status;
2290}
Sathya Perla2e588f82011-03-11 02:49:26 +00002291
2292/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002293int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002294{
2295 struct be_mcc_wrb *wrb;
2296 struct be_cmd_req_set_func_cap *req;
2297 int status;
2298
2299 if (mutex_lock_interruptible(&adapter->mbox_lock))
2300 return -1;
2301
2302 wrb = wrb_from_mbox(adapter);
2303 if (!wrb) {
2304 status = -EBUSY;
2305 goto err;
2306 }
2307
2308 req = embedded_payload(wrb);
2309
Somnath Kotur106df1e2011-10-27 07:12:13 +00002310 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2311 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002312
2313 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2314 CAPABILITY_BE3_NATIVE_ERX_API);
2315 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2316
2317 status = be_mbox_notify_wait(adapter);
2318 if (!status) {
2319 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2320 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2321 CAPABILITY_BE3_NATIVE_ERX_API;
2322 }
2323err:
2324 mutex_unlock(&adapter->mbox_lock);
2325 return status;
2326}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002327
2328/* Uses synchronous MCCQ */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002329int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
2330 bool *pmac_id_active, u32 *pmac_id, u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002331{
2332 struct be_mcc_wrb *wrb;
2333 struct be_cmd_req_get_mac_list *req;
2334 int status;
2335 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002336 struct be_dma_mem get_mac_list_cmd;
2337 int i;
2338
2339 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2340 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2341 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2342 get_mac_list_cmd.size,
2343 &get_mac_list_cmd.dma);
2344
2345 if (!get_mac_list_cmd.va) {
2346 dev_err(&adapter->pdev->dev,
2347 "Memory allocation failure during GET_MAC_LIST\n");
2348 return -ENOMEM;
2349 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002350
2351 spin_lock_bh(&adapter->mcc_lock);
2352
2353 wrb = wrb_from_mccq(adapter);
2354 if (!wrb) {
2355 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002356 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002357 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002358
2359 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002360
2361 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2362 OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002363 wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002364
2365 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002366 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
2367 req->perm_override = 1;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002368
2369 status = be_mcc_notify_wait(adapter);
2370 if (!status) {
2371 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002372 get_mac_list_cmd.va;
2373 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2374 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002375 * or one or more true or pseudo permanant mac addresses.
2376 * If an active mac_id is present, return first active mac_id
2377 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002378 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002379 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002380 struct get_list_macaddr *mac_entry;
2381 u16 mac_addr_size;
2382 u32 mac_id;
2383
2384 mac_entry = &resp->macaddr_list[i];
2385 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2386 /* mac_id is a 32 bit value and mac_addr size
2387 * is 6 bytes
2388 */
2389 if (mac_addr_size == sizeof(u32)) {
2390 *pmac_id_active = true;
2391 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2392 *pmac_id = le32_to_cpu(mac_id);
2393 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002394 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002395 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002396 /* If no active mac_id found, return first mac addr */
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002397 *pmac_id_active = false;
2398 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2399 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002400 }
2401
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002402out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002403 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002404 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2405 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002406 return status;
2407}
2408
2409/* Uses synchronous MCCQ */
2410int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2411 u8 mac_count, u32 domain)
2412{
2413 struct be_mcc_wrb *wrb;
2414 struct be_cmd_req_set_mac_list *req;
2415 int status;
2416 struct be_dma_mem cmd;
2417
2418 memset(&cmd, 0, sizeof(struct be_dma_mem));
2419 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2420 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2421 &cmd.dma, GFP_KERNEL);
2422 if (!cmd.va) {
2423 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2424 return -ENOMEM;
2425 }
2426
2427 spin_lock_bh(&adapter->mcc_lock);
2428
2429 wrb = wrb_from_mccq(adapter);
2430 if (!wrb) {
2431 status = -EBUSY;
2432 goto err;
2433 }
2434
2435 req = cmd.va;
2436 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2437 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2438 wrb, &cmd);
2439
2440 req->hdr.domain = domain;
2441 req->mac_count = mac_count;
2442 if (mac_count)
2443 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2444
2445 status = be_mcc_notify_wait(adapter);
2446
2447err:
2448 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2449 cmd.va, cmd.dma);
2450 spin_unlock_bh(&adapter->mcc_lock);
2451 return status;
2452}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002453
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002454int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
2455 u32 domain, u16 intf_id)
2456{
2457 struct be_mcc_wrb *wrb;
2458 struct be_cmd_req_set_hsw_config *req;
2459 void *ctxt;
2460 int status;
2461
2462 spin_lock_bh(&adapter->mcc_lock);
2463
2464 wrb = wrb_from_mccq(adapter);
2465 if (!wrb) {
2466 status = -EBUSY;
2467 goto err;
2468 }
2469
2470 req = embedded_payload(wrb);
2471 ctxt = &req->context;
2472
2473 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2474 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2475
2476 req->hdr.domain = domain;
2477 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2478 if (pvid) {
2479 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2480 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2481 }
2482
2483 be_dws_cpu_to_le(req->context, sizeof(req->context));
2484 status = be_mcc_notify_wait(adapter);
2485
2486err:
2487 spin_unlock_bh(&adapter->mcc_lock);
2488 return status;
2489}
2490
2491/* Get Hyper switch config */
2492int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
2493 u32 domain, u16 intf_id)
2494{
2495 struct be_mcc_wrb *wrb;
2496 struct be_cmd_req_get_hsw_config *req;
2497 void *ctxt;
2498 int status;
2499 u16 vid;
2500
2501 spin_lock_bh(&adapter->mcc_lock);
2502
2503 wrb = wrb_from_mccq(adapter);
2504 if (!wrb) {
2505 status = -EBUSY;
2506 goto err;
2507 }
2508
2509 req = embedded_payload(wrb);
2510 ctxt = &req->context;
2511
2512 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2513 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2514
2515 req->hdr.domain = domain;
2516 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
2517 intf_id);
2518 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
2519 be_dws_cpu_to_le(req->context, sizeof(req->context));
2520
2521 status = be_mcc_notify_wait(adapter);
2522 if (!status) {
2523 struct be_cmd_resp_get_hsw_config *resp =
2524 embedded_payload(wrb);
2525 be_dws_le_to_cpu(&resp->context,
2526 sizeof(resp->context));
2527 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2528 pvid, &resp->context);
2529 *pvid = le16_to_cpu(vid);
2530 }
2531
2532err:
2533 spin_unlock_bh(&adapter->mcc_lock);
2534 return status;
2535}
2536
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002537int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
2538{
2539 struct be_mcc_wrb *wrb;
2540 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
2541 int status;
2542 int payload_len = sizeof(*req);
2543 struct be_dma_mem cmd;
2544
2545 memset(&cmd, 0, sizeof(struct be_dma_mem));
2546 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
2547 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2548 &cmd.dma);
2549 if (!cmd.va) {
2550 dev_err(&adapter->pdev->dev,
2551 "Memory allocation failure\n");
2552 return -ENOMEM;
2553 }
2554
2555 if (mutex_lock_interruptible(&adapter->mbox_lock))
2556 return -1;
2557
2558 wrb = wrb_from_mbox(adapter);
2559 if (!wrb) {
2560 status = -EBUSY;
2561 goto err;
2562 }
2563
2564 req = cmd.va;
2565
2566 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2567 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2568 payload_len, wrb, &cmd);
2569
2570 req->hdr.version = 1;
2571 req->query_options = BE_GET_WOL_CAP;
2572
2573 status = be_mbox_notify_wait(adapter);
2574 if (!status) {
2575 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
2576 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
2577
2578 /* the command could succeed misleadingly on old f/w
2579 * which is not aware of the V1 version. fake an error. */
2580 if (resp->hdr.response_length < payload_len) {
2581 status = -1;
2582 goto err;
2583 }
2584 adapter->wol_cap = resp->wol_settings;
2585 }
2586err:
2587 mutex_unlock(&adapter->mbox_lock);
2588 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2589 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00002590
2591}
2592int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2593 struct be_dma_mem *cmd)
2594{
2595 struct be_mcc_wrb *wrb;
2596 struct be_cmd_req_get_ext_fat_caps *req;
2597 int status;
2598
2599 if (mutex_lock_interruptible(&adapter->mbox_lock))
2600 return -1;
2601
2602 wrb = wrb_from_mbox(adapter);
2603 if (!wrb) {
2604 status = -EBUSY;
2605 goto err;
2606 }
2607
2608 req = cmd->va;
2609 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2610 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
2611 cmd->size, wrb, cmd);
2612 req->parameter_type = cpu_to_le32(1);
2613
2614 status = be_mbox_notify_wait(adapter);
2615err:
2616 mutex_unlock(&adapter->mbox_lock);
2617 return status;
2618}
2619
2620int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2621 struct be_dma_mem *cmd,
2622 struct be_fat_conf_params *configs)
2623{
2624 struct be_mcc_wrb *wrb;
2625 struct be_cmd_req_set_ext_fat_caps *req;
2626 int status;
2627
2628 spin_lock_bh(&adapter->mcc_lock);
2629
2630 wrb = wrb_from_mccq(adapter);
2631 if (!wrb) {
2632 status = -EBUSY;
2633 goto err;
2634 }
2635
2636 req = cmd->va;
2637 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
2638 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2639 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
2640 cmd->size, wrb, cmd);
2641
2642 status = be_mcc_notify_wait(adapter);
2643err:
2644 spin_unlock_bh(&adapter->mcc_lock);
2645 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002646}
Parav Pandit6a4ab662012-03-26 14:27:12 +00002647
2648int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
2649 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
2650{
2651 struct be_adapter *adapter = netdev_priv(netdev_handle);
2652 struct be_mcc_wrb *wrb;
2653 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
2654 struct be_cmd_req_hdr *req;
2655 struct be_cmd_resp_hdr *resp;
2656 int status;
2657
2658 spin_lock_bh(&adapter->mcc_lock);
2659
2660 wrb = wrb_from_mccq(adapter);
2661 if (!wrb) {
2662 status = -EBUSY;
2663 goto err;
2664 }
2665 req = embedded_payload(wrb);
2666 resp = embedded_payload(wrb);
2667
2668 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
2669 hdr->opcode, wrb_payload_size, wrb, NULL);
2670 memcpy(req, wrb_payload, wrb_payload_size);
2671 be_dws_cpu_to_le(req, wrb_payload_size);
2672
2673 status = be_mcc_notify_wait(adapter);
2674 if (cmd_status)
2675 *cmd_status = (status & 0xffff);
2676 if (ext_status)
2677 *ext_status = 0;
2678 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
2679 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
2680err:
2681 spin_unlock_bh(&adapter->mcc_lock);
2682 return status;
2683}
2684EXPORT_SYMBOL(be_roce_mcc_cmd);