blob: 45a7a6ba76449513369440a88198e8a52cd77849 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03006 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000043#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000044#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000045#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070046
47#include "sh_eth.h"
48
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000049#define SH_ETH_DEF_MSG_ENABLE \
50 (NETIF_MSG_LINK | \
51 NETIF_MSG_TIMER | \
52 NETIF_MSG_RX_ERR| \
53 NETIF_MSG_TX_ERR)
54
Sergei Shtylyov2274d372015-12-13 01:44:50 +030055#define SH_ETH_OFFSET_INVALID ((u16)~0)
56
Ben Hutchings33657112015-02-26 20:34:14 +000057#define SH_ETH_OFFSET_DEFAULTS \
58 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
59
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000060static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000061 SH_ETH_OFFSET_DEFAULTS,
62
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000063 [EDSR] = 0x0000,
64 [EDMR] = 0x0400,
65 [EDTRR] = 0x0408,
66 [EDRRR] = 0x0410,
67 [EESR] = 0x0428,
68 [EESIPR] = 0x0430,
69 [TDLAR] = 0x0010,
70 [TDFAR] = 0x0014,
71 [TDFXR] = 0x0018,
72 [TDFFR] = 0x001c,
73 [RDLAR] = 0x0030,
74 [RDFAR] = 0x0034,
75 [RDFXR] = 0x0038,
76 [RDFFR] = 0x003c,
77 [TRSCER] = 0x0438,
78 [RMFCR] = 0x0440,
79 [TFTR] = 0x0448,
80 [FDR] = 0x0450,
81 [RMCR] = 0x0458,
82 [RPADIR] = 0x0460,
83 [FCFTR] = 0x0468,
84 [CSMR] = 0x04E4,
85
86 [ECMR] = 0x0500,
87 [ECSR] = 0x0510,
88 [ECSIPR] = 0x0518,
89 [PIR] = 0x0520,
90 [PSR] = 0x0528,
91 [PIPR] = 0x052c,
92 [RFLR] = 0x0508,
93 [APR] = 0x0554,
94 [MPR] = 0x0558,
95 [PFTCR] = 0x055c,
96 [PFRCR] = 0x0560,
97 [TPAUSER] = 0x0564,
98 [GECMR] = 0x05b0,
99 [BCULR] = 0x05b4,
100 [MAHR] = 0x05c0,
101 [MALR] = 0x05c8,
102 [TROCR] = 0x0700,
103 [CDCR] = 0x0708,
104 [LCCR] = 0x0710,
105 [CEFCR] = 0x0740,
106 [FRECR] = 0x0748,
107 [TSFRCR] = 0x0750,
108 [TLFRCR] = 0x0758,
109 [RFCR] = 0x0760,
110 [CERCR] = 0x0768,
111 [CEECR] = 0x0770,
112 [MAFCR] = 0x0778,
113 [RMII_MII] = 0x0790,
114
115 [ARSTR] = 0x0000,
116 [TSU_CTRST] = 0x0004,
117 [TSU_FWEN0] = 0x0010,
118 [TSU_FWEN1] = 0x0014,
119 [TSU_FCM] = 0x0018,
120 [TSU_BSYSL0] = 0x0020,
121 [TSU_BSYSL1] = 0x0024,
122 [TSU_PRISL0] = 0x0028,
123 [TSU_PRISL1] = 0x002c,
124 [TSU_FWSL0] = 0x0030,
125 [TSU_FWSL1] = 0x0034,
126 [TSU_FWSLC] = 0x0038,
127 [TSU_QTAG0] = 0x0040,
128 [TSU_QTAG1] = 0x0044,
129 [TSU_FWSR] = 0x0050,
130 [TSU_FWINMK] = 0x0054,
131 [TSU_ADQT0] = 0x0048,
132 [TSU_ADQT1] = 0x004c,
133 [TSU_VTAG0] = 0x0058,
134 [TSU_VTAG1] = 0x005c,
135 [TSU_ADSBSY] = 0x0060,
136 [TSU_TEN] = 0x0064,
137 [TSU_POST1] = 0x0070,
138 [TSU_POST2] = 0x0074,
139 [TSU_POST3] = 0x0078,
140 [TSU_POST4] = 0x007c,
141 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000142
143 [TXNLCR0] = 0x0080,
144 [TXALCR0] = 0x0084,
145 [RXNLCR0] = 0x0088,
146 [RXALCR0] = 0x008c,
147 [FWNLCR0] = 0x0090,
148 [FWALCR0] = 0x0094,
149 [TXNLCR1] = 0x00a0,
150 [TXALCR1] = 0x00a0,
151 [RXNLCR1] = 0x00a8,
152 [RXALCR1] = 0x00ac,
153 [FWNLCR1] = 0x00b0,
154 [FWALCR1] = 0x00b4,
155};
156
Simon Hormandb893472014-01-17 09:22:28 +0900157static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000158 SH_ETH_OFFSET_DEFAULTS,
159
Simon Hormandb893472014-01-17 09:22:28 +0900160 [EDSR] = 0x0000,
161 [EDMR] = 0x0400,
162 [EDTRR] = 0x0408,
163 [EDRRR] = 0x0410,
164 [EESR] = 0x0428,
165 [EESIPR] = 0x0430,
166 [TDLAR] = 0x0010,
167 [TDFAR] = 0x0014,
168 [TDFXR] = 0x0018,
169 [TDFFR] = 0x001c,
170 [RDLAR] = 0x0030,
171 [RDFAR] = 0x0034,
172 [RDFXR] = 0x0038,
173 [RDFFR] = 0x003c,
174 [TRSCER] = 0x0438,
175 [RMFCR] = 0x0440,
176 [TFTR] = 0x0448,
177 [FDR] = 0x0450,
178 [RMCR] = 0x0458,
179 [RPADIR] = 0x0460,
180 [FCFTR] = 0x0468,
181 [CSMR] = 0x04E4,
182
183 [ECMR] = 0x0500,
184 [RFLR] = 0x0508,
185 [ECSR] = 0x0510,
186 [ECSIPR] = 0x0518,
187 [PIR] = 0x0520,
188 [APR] = 0x0554,
189 [MPR] = 0x0558,
190 [PFTCR] = 0x055c,
191 [PFRCR] = 0x0560,
192 [TPAUSER] = 0x0564,
193 [MAHR] = 0x05c0,
194 [MALR] = 0x05c8,
195 [CEFCR] = 0x0740,
196 [FRECR] = 0x0748,
197 [TSFRCR] = 0x0750,
198 [TLFRCR] = 0x0758,
199 [RFCR] = 0x0760,
200 [MAFCR] = 0x0778,
201
202 [ARSTR] = 0x0000,
203 [TSU_CTRST] = 0x0004,
Chris Brandte1487882016-09-07 14:57:09 -0400204 [TSU_FWSLC] = 0x0038,
Simon Hormandb893472014-01-17 09:22:28 +0900205 [TSU_VTAG0] = 0x0058,
206 [TSU_ADSBSY] = 0x0060,
207 [TSU_TEN] = 0x0064,
Chris Brandte1487882016-09-07 14:57:09 -0400208 [TSU_POST1] = 0x0070,
209 [TSU_POST2] = 0x0074,
210 [TSU_POST3] = 0x0078,
211 [TSU_POST4] = 0x007c,
Simon Hormandb893472014-01-17 09:22:28 +0900212 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900213
214 [TXNLCR0] = 0x0080,
215 [TXALCR0] = 0x0084,
216 [RXNLCR0] = 0x0088,
217 [RXALCR0] = 0x008C,
218};
219
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000220static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000221 SH_ETH_OFFSET_DEFAULTS,
222
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000223 [ECMR] = 0x0300,
224 [RFLR] = 0x0308,
225 [ECSR] = 0x0310,
226 [ECSIPR] = 0x0318,
227 [PIR] = 0x0320,
228 [PSR] = 0x0328,
229 [RDMLR] = 0x0340,
230 [IPGR] = 0x0350,
231 [APR] = 0x0354,
232 [MPR] = 0x0358,
233 [RFCF] = 0x0360,
234 [TPAUSER] = 0x0364,
235 [TPAUSECR] = 0x0368,
236 [MAHR] = 0x03c0,
237 [MALR] = 0x03c8,
238 [TROCR] = 0x03d0,
239 [CDCR] = 0x03d4,
240 [LCCR] = 0x03d8,
241 [CNDCR] = 0x03dc,
242 [CEFCR] = 0x03e4,
243 [FRECR] = 0x03e8,
244 [TSFRCR] = 0x03ec,
245 [TLFRCR] = 0x03f0,
246 [RFCR] = 0x03f4,
247 [MAFCR] = 0x03f8,
248
249 [EDMR] = 0x0200,
250 [EDTRR] = 0x0208,
251 [EDRRR] = 0x0210,
252 [TDLAR] = 0x0218,
253 [RDLAR] = 0x0220,
254 [EESR] = 0x0228,
255 [EESIPR] = 0x0230,
256 [TRSCER] = 0x0238,
257 [RMFCR] = 0x0240,
258 [TFTR] = 0x0248,
259 [FDR] = 0x0250,
260 [RMCR] = 0x0258,
261 [TFUCR] = 0x0264,
262 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900263 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000264 [FCFTR] = 0x0270,
265 [TRIMD] = 0x027c,
266};
267
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000268static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000269 SH_ETH_OFFSET_DEFAULTS,
270
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000271 [ECMR] = 0x0100,
272 [RFLR] = 0x0108,
273 [ECSR] = 0x0110,
274 [ECSIPR] = 0x0118,
275 [PIR] = 0x0120,
276 [PSR] = 0x0128,
277 [RDMLR] = 0x0140,
278 [IPGR] = 0x0150,
279 [APR] = 0x0154,
280 [MPR] = 0x0158,
281 [TPAUSER] = 0x0164,
282 [RFCF] = 0x0160,
283 [TPAUSECR] = 0x0168,
284 [BCFRR] = 0x016c,
285 [MAHR] = 0x01c0,
286 [MALR] = 0x01c8,
287 [TROCR] = 0x01d0,
288 [CDCR] = 0x01d4,
289 [LCCR] = 0x01d8,
290 [CNDCR] = 0x01dc,
291 [CEFCR] = 0x01e4,
292 [FRECR] = 0x01e8,
293 [TSFRCR] = 0x01ec,
294 [TLFRCR] = 0x01f0,
295 [RFCR] = 0x01f4,
296 [MAFCR] = 0x01f8,
297 [RTRATE] = 0x01fc,
298
299 [EDMR] = 0x0000,
300 [EDTRR] = 0x0008,
301 [EDRRR] = 0x0010,
302 [TDLAR] = 0x0018,
303 [RDLAR] = 0x0020,
304 [EESR] = 0x0028,
305 [EESIPR] = 0x0030,
306 [TRSCER] = 0x0038,
307 [RMFCR] = 0x0040,
308 [TFTR] = 0x0048,
309 [FDR] = 0x0050,
310 [RMCR] = 0x0058,
311 [TFUCR] = 0x0064,
312 [RFOCR] = 0x0068,
313 [FCFTR] = 0x0070,
314 [RPADIR] = 0x0078,
315 [TRIMD] = 0x007c,
316 [RBWAR] = 0x00c8,
317 [RDFAR] = 0x00cc,
318 [TBRAR] = 0x00d4,
319 [TDFAR] = 0x00d8,
320};
321
322static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000323 SH_ETH_OFFSET_DEFAULTS,
324
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400325 [EDMR] = 0x0000,
326 [EDTRR] = 0x0004,
327 [EDRRR] = 0x0008,
328 [TDLAR] = 0x000c,
329 [RDLAR] = 0x0010,
330 [EESR] = 0x0014,
331 [EESIPR] = 0x0018,
332 [TRSCER] = 0x001c,
333 [RMFCR] = 0x0020,
334 [TFTR] = 0x0024,
335 [FDR] = 0x0028,
336 [RMCR] = 0x002c,
337 [EDOCR] = 0x0030,
338 [FCFTR] = 0x0034,
339 [RPADIR] = 0x0038,
340 [TRIMD] = 0x003c,
341 [RBWAR] = 0x0040,
342 [RDFAR] = 0x0044,
343 [TBRAR] = 0x004c,
344 [TDFAR] = 0x0050,
345
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000346 [ECMR] = 0x0160,
347 [ECSR] = 0x0164,
348 [ECSIPR] = 0x0168,
349 [PIR] = 0x016c,
350 [MAHR] = 0x0170,
351 [MALR] = 0x0174,
352 [RFLR] = 0x0178,
353 [PSR] = 0x017c,
354 [TROCR] = 0x0180,
355 [CDCR] = 0x0184,
356 [LCCR] = 0x0188,
357 [CNDCR] = 0x018c,
358 [CEFCR] = 0x0194,
359 [FRECR] = 0x0198,
360 [TSFRCR] = 0x019c,
361 [TLFRCR] = 0x01a0,
362 [RFCR] = 0x01a4,
363 [MAFCR] = 0x01a8,
364 [IPGR] = 0x01b4,
365 [APR] = 0x01b8,
366 [MPR] = 0x01bc,
367 [TPAUSER] = 0x01c4,
368 [BCFR] = 0x01cc,
369
370 [ARSTR] = 0x0000,
371 [TSU_CTRST] = 0x0004,
372 [TSU_FWEN0] = 0x0010,
373 [TSU_FWEN1] = 0x0014,
374 [TSU_FCM] = 0x0018,
375 [TSU_BSYSL0] = 0x0020,
376 [TSU_BSYSL1] = 0x0024,
377 [TSU_PRISL0] = 0x0028,
378 [TSU_PRISL1] = 0x002c,
379 [TSU_FWSL0] = 0x0030,
380 [TSU_FWSL1] = 0x0034,
381 [TSU_FWSLC] = 0x0038,
382 [TSU_QTAGM0] = 0x0040,
383 [TSU_QTAGM1] = 0x0044,
384 [TSU_ADQT0] = 0x0048,
385 [TSU_ADQT1] = 0x004c,
386 [TSU_FWSR] = 0x0050,
387 [TSU_FWINMK] = 0x0054,
388 [TSU_ADSBSY] = 0x0060,
389 [TSU_TEN] = 0x0064,
390 [TSU_POST1] = 0x0070,
391 [TSU_POST2] = 0x0074,
392 [TSU_POST3] = 0x0078,
393 [TSU_POST4] = 0x007c,
394
395 [TXNLCR0] = 0x0080,
396 [TXALCR0] = 0x0084,
397 [RXNLCR0] = 0x0088,
398 [RXALCR0] = 0x008c,
399 [FWNLCR0] = 0x0090,
400 [FWALCR0] = 0x0094,
401 [TXNLCR1] = 0x00a0,
402 [TXALCR1] = 0x00a0,
403 [RXNLCR1] = 0x00a8,
404 [RXALCR1] = 0x00ac,
405 [FWNLCR1] = 0x00b0,
406 [FWALCR1] = 0x00b4,
407
408 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000409};
410
Ben Hutchings740c7f32015-01-27 00:49:32 +0000411static void sh_eth_rcv_snd_disable(struct net_device *ndev);
412static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
413
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300414static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
415{
416 struct sh_eth_private *mdp = netdev_priv(ndev);
417 u16 offset = mdp->reg_offset[enum_index];
418
419 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
420 return;
421
422 iowrite32(data, mdp->addr + offset);
423}
424
425static u32 sh_eth_read(struct net_device *ndev, int enum_index)
426{
427 struct sh_eth_private *mdp = netdev_priv(ndev);
428 u16 offset = mdp->reg_offset[enum_index];
429
430 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
431 return ~0U;
432
433 return ioread32(mdp->addr + offset);
434}
435
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300436static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
437 u32 set)
438{
439 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
440 enum_index);
441}
442
Simon Horman504c8ca2014-01-17 09:22:27 +0900443static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000444{
Simon Horman504c8ca2014-01-17 09:22:27 +0900445 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000446}
447
Simon Hormandb893472014-01-17 09:22:28 +0900448static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
449{
450 return mdp->reg_offset == sh_eth_offset_fast_rz;
451}
452
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400453static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000454{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000455 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300456 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000457
458 switch (mdp->phy_interface) {
459 case PHY_INTERFACE_MODE_GMII:
460 value = 0x2;
461 break;
462 case PHY_INTERFACE_MODE_MII:
463 value = 0x1;
464 break;
465 case PHY_INTERFACE_MODE_RMII:
466 value = 0x0;
467 break;
468 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300469 netdev_warn(ndev,
470 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000471 value = 0x1;
472 break;
473 }
474
475 sh_eth_write(ndev, value, RMII_MII);
476}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000477
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400478static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000479{
480 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000481
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300482 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000483}
484
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100485static void sh_eth_chip_reset(struct net_device *ndev)
486{
487 struct sh_eth_private *mdp = netdev_priv(ndev);
488
489 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300490 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100491 mdelay(1);
492}
493
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100494static void sh_eth_set_rate_gether(struct net_device *ndev)
495{
496 struct sh_eth_private *mdp = netdev_priv(ndev);
497
498 switch (mdp->speed) {
499 case 10: /* 10BASE */
500 sh_eth_write(ndev, GECMR_10, GECMR);
501 break;
502 case 100:/* 100BASE */
503 sh_eth_write(ndev, GECMR_100, GECMR);
504 break;
505 case 1000: /* 1000BASE */
506 sh_eth_write(ndev, GECMR_1000, GECMR);
507 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100508 }
509}
510
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100511#ifdef CONFIG_OF
512/* R7S72100 */
513static struct sh_eth_cpu_data r7s72100_data = {
514 .chip_reset = sh_eth_chip_reset,
515 .set_duplex = sh_eth_set_duplex,
516
517 .register_type = SH_ETH_REG_FAST_RZ,
518
519 .ecsr_value = ECSR_ICD,
520 .ecsipr_value = ECSIPR_ICDIP,
Chris Brandt33d446d2016-12-01 13:32:14 -0500521 .eesipr_value = 0xe77f009f,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100522
523 .tx_check = EESR_TC1 | EESR_FTC,
524 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
525 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300526 EESR_TDE,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100527 .fdr_value = 0x0000070f,
528
529 .no_psr = 1,
530 .apr = 1,
531 .mpr = 1,
532 .tpauser = 1,
533 .hw_swap = 1,
534 .rpadir = 1,
535 .rpadir_value = 2 << 16,
536 .no_trimd = 1,
537 .no_ade = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300538 .hw_checksum = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100539 .tsu = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100540};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100541
542static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
543{
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700544 sh_eth_chip_reset(ndev);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100545
546 sh_eth_select_mii(ndev);
547}
548
549/* R8A7740 */
550static struct sh_eth_cpu_data r8a7740_data = {
551 .chip_reset = sh_eth_chip_reset_r8a7740,
552 .set_duplex = sh_eth_set_duplex,
553 .set_rate = sh_eth_set_rate_gether,
554
555 .register_type = SH_ETH_REG_GIGABIT,
556
557 .ecsr_value = ECSR_ICD | ECSR_MPD,
558 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
559 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
560
561 .tx_check = EESR_TC1 | EESR_FTC,
562 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
563 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300564 EESR_TDE,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100565 .fdr_value = 0x0000070f,
566
567 .apr = 1,
568 .mpr = 1,
569 .tpauser = 1,
570 .bculr = 1,
571 .hw_swap = 1,
572 .rpadir = 1,
573 .rpadir_value = 2 << 16,
574 .no_trimd = 1,
575 .no_ade = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300576 .hw_checksum = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100577 .tsu = 1,
578 .select_mii = 1,
Niklas Söderlund33017e22017-01-09 16:34:07 +0100579 .magic = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100580};
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100581
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000582/* There is CPU dependent code */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000583static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000584{
585 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000586
587 switch (mdp->speed) {
588 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300589 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000590 break;
591 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300592 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000593 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000594 }
595}
596
Sergei Shtylyov674853b2013-04-27 10:44:24 +0000597/* R8A7778/9 */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000598static struct sh_eth_cpu_data r8a777x_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000599 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000600 .set_rate = sh_eth_set_rate_r8a777x,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000601
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400602 .register_type = SH_ETH_REG_FAST_RCAR,
603
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000604 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
605 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
606 .eesipr_value = 0x01ff009f,
607
608 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400609 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300610 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900611 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000612
613 .apr = 1,
614 .mpr = 1,
615 .tpauser = 1,
616 .hw_swap = 1,
617};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000618
Sergei Shtylyov94a12b12013-12-08 02:59:18 +0300619/* R8A7790/1 */
620static struct sh_eth_cpu_data r8a779x_data = {
Simon Hormane18dbf72013-07-23 10:18:05 +0900621 .set_duplex = sh_eth_set_duplex,
622 .set_rate = sh_eth_set_rate_r8a777x,
623
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400624 .register_type = SH_ETH_REG_FAST_RCAR,
625
Niklas Söderlunde410d862017-01-09 16:34:06 +0100626 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
627 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
628 ECSIPR_MPDIP,
Simon Hormane18dbf72013-07-23 10:18:05 +0900629 .eesipr_value = 0x01ff009f,
630
631 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900632 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300633 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900634 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900635
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100636 .trscer_err_mask = DESC_I_RINT8,
637
Simon Hormane18dbf72013-07-23 10:18:05 +0900638 .apr = 1,
639 .mpr = 1,
640 .tpauser = 1,
641 .hw_swap = 1,
642 .rmiimode = 1,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100643 .magic = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900644};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100645#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900646
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000647static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000648{
649 struct sh_eth_private *mdp = netdev_priv(ndev);
650
651 switch (mdp->speed) {
652 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300653 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000654 break;
655 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300656 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000657 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000658 }
659}
660
661/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000662static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000663 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000664 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000665
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400666 .register_type = SH_ETH_REG_FAST_SH4,
667
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000668 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
669 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyova80c3de2013-06-20 02:24:54 +0400670 .eesipr_value = 0x01ff009f,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000671
672 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400673 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300674 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000675
676 .apr = 1,
677 .mpr = 1,
678 .tpauser = 1,
679 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800680 .rpadir = 1,
681 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000682};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000683
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000684static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000685{
686 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000687
688 switch (mdp->speed) {
689 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000690 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000691 break;
692 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000693 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000694 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000695 }
696}
697
698/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000699static struct sh_eth_cpu_data sh7757_data = {
700 .set_duplex = sh_eth_set_duplex,
701 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000702
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400703 .register_type = SH_ETH_REG_FAST_SH4,
704
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000705 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000706
707 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400708 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300709 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000710
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000711 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000712 .apr = 1,
713 .mpr = 1,
714 .tpauser = 1,
715 .hw_swap = 1,
716 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000717 .rpadir = 1,
718 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000719 .rtrate = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000720};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000721
David S. Millere403d292013-06-07 23:40:41 -0700722#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000723#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
724#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
725static void sh_eth_chip_reset_giga(struct net_device *ndev)
726{
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100727 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300728 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000729
730 /* save MAHR and MALR */
731 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000732 malr[i] = ioread32((void *)GIGA_MALR(i));
733 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000734 }
735
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700736 sh_eth_chip_reset(ndev);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000737
738 /* restore MAHR and MALR */
739 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000740 iowrite32(malr[i], (void *)GIGA_MALR(i));
741 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000742 }
743}
744
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000745static void sh_eth_set_rate_giga(struct net_device *ndev)
746{
747 struct sh_eth_private *mdp = netdev_priv(ndev);
748
749 switch (mdp->speed) {
750 case 10: /* 10BASE */
751 sh_eth_write(ndev, 0x00000000, GECMR);
752 break;
753 case 100:/* 100BASE */
754 sh_eth_write(ndev, 0x00000010, GECMR);
755 break;
756 case 1000: /* 1000BASE */
757 sh_eth_write(ndev, 0x00000020, GECMR);
758 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000759 }
760}
761
762/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000763static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000764 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000765 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000766 .set_rate = sh_eth_set_rate_giga,
767
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400768 .register_type = SH_ETH_REG_GIGABIT,
769
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000770 .ecsr_value = ECSR_ICD | ECSR_MPD,
771 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
772 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
773
774 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400775 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
776 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300777 EESR_TDE,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000778 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000779
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000780 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000781 .apr = 1,
782 .mpr = 1,
783 .tpauser = 1,
784 .bculr = 1,
785 .hw_swap = 1,
786 .rpadir = 1,
787 .rpadir_value = 2 << 16,
788 .no_trimd = 1,
789 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000790 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000791};
792
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000793/* SH7734 */
794static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000795 .chip_reset = sh_eth_chip_reset,
796 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000797 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000798
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400799 .register_type = SH_ETH_REG_GIGABIT,
800
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000801 .ecsr_value = ECSR_ICD | ECSR_MPD,
802 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov978d3632017-01-04 22:18:24 +0300803 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003f07ff,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000804
805 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400806 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
807 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300808 EESR_TDE,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000809
810 .apr = 1,
811 .mpr = 1,
812 .tpauser = 1,
813 .bculr = 1,
814 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000815 .no_trimd = 1,
816 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000817 .tsu = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300818 .hw_checksum = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000819 .select_mii = 1,
Niklas Söderlund159c2a92017-01-09 16:34:08 +0100820 .magic = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000821};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000822
823/* SH7763 */
824static struct sh_eth_cpu_data sh7763_data = {
825 .chip_reset = sh_eth_chip_reset,
826 .set_duplex = sh_eth_set_duplex,
827 .set_rate = sh_eth_set_rate_gether,
828
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400829 .register_type = SH_ETH_REG_GIGABIT,
830
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000831 .ecsr_value = ECSR_ICD | ECSR_MPD,
832 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov978d3632017-01-04 22:18:24 +0300833 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003f07ff,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000834
835 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300836 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300837 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000838
839 .apr = 1,
840 .mpr = 1,
841 .tpauser = 1,
842 .bculr = 1,
843 .hw_swap = 1,
844 .no_trimd = 1,
845 .no_ade = 1,
846 .tsu = 1,
847 .irq_flags = IRQF_SHARED,
Niklas Söderlund267e1d52017-01-09 16:34:09 +0100848 .magic = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000849};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000850
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000851static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400852 .register_type = SH_ETH_REG_FAST_SH3_SH2,
853
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000854 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
855
856 .apr = 1,
857 .mpr = 1,
858 .tpauser = 1,
859 .hw_swap = 1,
860};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000861
862static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400863 .register_type = SH_ETH_REG_FAST_SH3_SH2,
864
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000865 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000866 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000867};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000868
869static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
870{
871 if (!cd->ecsr_value)
872 cd->ecsr_value = DEFAULT_ECSR_INIT;
873
874 if (!cd->ecsipr_value)
875 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
876
877 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300878 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000879 DEFAULT_FIFO_F_D_RFD;
880
881 if (!cd->fdr_value)
882 cd->fdr_value = DEFAULT_FDR_INIT;
883
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000884 if (!cd->tx_check)
885 cd->tx_check = DEFAULT_TX_CHECK;
886
887 if (!cd->eesr_err_check)
888 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +0900889
890 if (!cd->trscer_err_mask)
891 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000892}
893
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000894static int sh_eth_check_reset(struct net_device *ndev)
895{
896 int ret = 0;
897 int cnt = 100;
898
899 while (cnt > 0) {
Sergei Shtylyov97717ed2016-04-24 23:45:23 +0300900 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000901 break;
902 mdelay(1);
903 cnt--;
904 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400905 if (cnt <= 0) {
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300906 netdev_err(ndev, "Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000907 ret = -ETIMEDOUT;
908 }
909 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000910}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000911
912static int sh_eth_reset(struct net_device *ndev)
913{
914 struct sh_eth_private *mdp = netdev_priv(ndev);
915 int ret = 0;
916
Simon Hormandb893472014-01-17 09:22:28 +0900917 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000918 sh_eth_write(ndev, EDSR_ENALL, EDSR);
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300919 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000920
921 ret = sh_eth_check_reset(ndev);
922 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +0100923 return ret;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000924
925 /* Table Init */
926 sh_eth_write(ndev, 0x0, TDLAR);
927 sh_eth_write(ndev, 0x0, TDFAR);
928 sh_eth_write(ndev, 0x0, TDFXR);
929 sh_eth_write(ndev, 0x0, TDFFR);
930 sh_eth_write(ndev, 0x0, RDLAR);
931 sh_eth_write(ndev, 0x0, RDFAR);
932 sh_eth_write(ndev, 0x0, RDFXR);
933 sh_eth_write(ndev, 0x0, RDFFR);
934
935 /* Reset HW CRC register */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300936 if (mdp->cd->hw_checksum)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000937 sh_eth_write(ndev, 0x0, CSMR);
938
939 /* Select MII mode */
940 if (mdp->cd->select_mii)
941 sh_eth_select_mii(ndev);
942 } else {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300943 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000944 mdelay(3);
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300945 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000946 }
947
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000948 return ret;
949}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000950
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000951static void sh_eth_set_receive_align(struct sk_buff *skb)
952{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900953 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000954
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000955 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900956 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000957}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000958
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300959/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700960static void update_mac_address(struct net_device *ndev)
961{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000962 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300963 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
964 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000965 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300966 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700967}
968
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300969/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700970 *
971 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
972 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
973 * When you want use this device, you must set MAC address in bootloader.
974 *
975 */
Magnus Damm748031f2009-10-09 00:17:14 +0000976static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700977{
Magnus Damm748031f2009-10-09 00:17:14 +0000978 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -0700979 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +0000980 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +0300981 u32 mahr = sh_eth_read(ndev, MAHR);
982 u32 malr = sh_eth_read(ndev, MALR);
983
984 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
985 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
986 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
987 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
988 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
989 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +0000990 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700991}
992
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100993static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000994{
Simon Hormandb893472014-01-17 09:22:28 +0900995 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000996 return EDTRR_TRNS_GETHER;
997 else
998 return EDTRR_TRNS_ETHER;
999}
1000
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001001struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001002 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001003 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001004 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001005};
1006
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001007static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001008{
1009 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001010 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001011
1012 if (bitbang->set_gate)
1013 bitbang->set_gate(bitbang->addr);
1014
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001015 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001016 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001017 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001018 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001019 pir &= ~mask;
1020 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001021}
1022
1023/* Data I/O pin control */
1024static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1025{
1026 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001027}
1028
1029/* Set bit data*/
1030static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1031{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001032 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001033}
1034
1035/* Get bit data*/
1036static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1037{
1038 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001039
1040 if (bitbang->set_gate)
1041 bitbang->set_gate(bitbang->addr);
1042
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001043 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001044}
1045
1046/* MDC pin control */
1047static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1048{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001049 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001050}
1051
1052/* mdio bus control struct */
1053static struct mdiobb_ops bb_ops = {
1054 .owner = THIS_MODULE,
1055 .set_mdc = sh_mdc_ctrl,
1056 .set_mdio_dir = sh_mmd_ctrl,
1057 .set_mdio_data = sh_set_mdio,
1058 .get_mdio_data = sh_get_mdio,
1059};
1060
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001061/* free skb and descriptor buffer */
1062static void sh_eth_ring_free(struct net_device *ndev)
1063{
1064 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001065 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001066
1067 /* Free Rx skb ringbuffer */
1068 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001069 for (i = 0; i < mdp->num_rx_ring; i++)
1070 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001071 }
1072 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001073 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001074
1075 /* Free Tx skb ringbuffer */
1076 if (mdp->tx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001077 for (i = 0; i < mdp->num_tx_ring; i++)
1078 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001079 }
1080 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001081 mdp->tx_skbuff = NULL;
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001082
1083 if (mdp->rx_ring) {
1084 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1085 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1086 mdp->rx_desc_dma);
1087 mdp->rx_ring = NULL;
1088 }
1089
1090 if (mdp->tx_ring) {
1091 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1092 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1093 mdp->tx_desc_dma);
1094 mdp->tx_ring = NULL;
1095 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001096}
1097
1098/* format skb and descriptor buffer */
1099static void sh_eth_ring_format(struct net_device *ndev)
1100{
1101 struct sh_eth_private *mdp = netdev_priv(ndev);
1102 int i;
1103 struct sk_buff *skb;
1104 struct sh_eth_rxdesc *rxdesc = NULL;
1105 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001106 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1107 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001108 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001109 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001110 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001111
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001112 mdp->cur_rx = 0;
1113 mdp->cur_tx = 0;
1114 mdp->dirty_rx = 0;
1115 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001116
1117 memset(mdp->rx_ring, 0, rx_ringsize);
1118
1119 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001120 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001121 /* skb */
1122 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001123 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001124 if (skb == NULL)
1125 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001126 sh_eth_set_receive_align(skb);
1127
Sergei Shtylyovab857912015-10-24 00:46:03 +03001128 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001129 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001130 dma_addr = dma_map_single(&ndev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001131 DMA_FROM_DEVICE);
1132 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1133 kfree_skb(skb);
1134 break;
1135 }
1136 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001137
1138 /* RX descriptor */
1139 rxdesc = &mdp->rx_ring[i];
1140 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001141 rxdesc->addr = cpu_to_le32(dma_addr);
1142 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001143
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001144 /* Rx descriptor address set */
1145 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001146 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001147 if (sh_eth_is_gether(mdp) ||
1148 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001149 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001150 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001151 }
1152
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001153 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001154
1155 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001156 if (rxdesc)
1157 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001158
1159 memset(mdp->tx_ring, 0, tx_ringsize);
1160
1161 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001162 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001163 mdp->tx_skbuff[i] = NULL;
1164 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001165 txdesc->status = cpu_to_le32(TD_TFP);
1166 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001167 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001168 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001169 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001170 if (sh_eth_is_gether(mdp) ||
1171 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001172 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001173 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001174 }
1175
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001176 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001177}
1178
1179/* Get skb and descriptor buffer */
1180static int sh_eth_ring_init(struct net_device *ndev)
1181{
1182 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001183 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001184
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001185 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001186 * card needs room to do 8 byte alignment, +2 so we can reserve
1187 * the first 2 bytes, and +16 gets room for the status word from the
1188 * card.
1189 */
1190 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1191 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001192 if (mdp->cd->rpadir)
1193 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001194
1195 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001196 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1197 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001198 if (!mdp->rx_skbuff)
1199 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001200
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001201 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1202 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001203 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001204 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001205
1206 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001207 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001208 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001209 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001210 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001211 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001212
1213 mdp->dirty_rx = 0;
1214
1215 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001216 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001217 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001218 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001219 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001220 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001221 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001222
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001223ring_free:
1224 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001225 sh_eth_ring_free(ndev);
1226
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001227 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001228}
1229
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001230static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001231{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001232 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001233 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001234
1235 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001236 ret = sh_eth_reset(ndev);
1237 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001238 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001239
Simon Horman55754f12013-07-23 10:18:04 +09001240 if (mdp->cd->rmiimode)
1241 sh_eth_write(ndev, 0x1, RMIIMODE);
1242
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001243 /* Descriptor format */
1244 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001245 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001246 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001247
1248 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001249 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001250
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001251#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001252 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001253 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001254 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001255#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001256 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001257
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001258 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001259 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1260 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001261
Ben Dooks530aa2d2014-06-03 12:21:13 +01001262 /* Frame recv control (enable multiple-packets per rx irq) */
1263 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001264
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001265 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001266
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001267 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001268 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001269
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001270 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001271
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001272 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001273 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001274
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001275 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001276 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1277 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001279 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001280 mdp->irq_enabled = true;
1281 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001282
1283 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001284 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1285 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001286
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001287 if (mdp->cd->set_rate)
1288 mdp->cd->set_rate(ndev);
1289
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001290 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001291 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001292
1293 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001294 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001295
1296 /* Set MAC address */
1297 update_mac_address(ndev);
1298
1299 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001300 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001301 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001302 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001303 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001304 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001305 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001306
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001307 /* Setting the Rx mode will start the Rx process. */
1308 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001309
1310 return ret;
1311}
1312
Ben Hutchings740c7f32015-01-27 00:49:32 +00001313static void sh_eth_dev_exit(struct net_device *ndev)
1314{
1315 struct sh_eth_private *mdp = netdev_priv(ndev);
1316 int i;
1317
1318 /* Deactivate all TX descriptors, so DMA should stop at next
1319 * packet boundary if it's currently running
1320 */
1321 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001322 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001323
1324 /* Disable TX FIFO egress to MAC */
1325 sh_eth_rcv_snd_disable(ndev);
1326
1327 /* Stop RX DMA at next packet boundary */
1328 sh_eth_write(ndev, 0, EDRRR);
1329
1330 /* Aside from TX DMA, we can't tell when the hardware is
1331 * really stopped, so we need to reset to make sure.
1332 * Before doing that, wait for long enough to *probably*
1333 * finish transmitting the last packet and poll stats.
1334 */
1335 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1336 sh_eth_get_stats(ndev);
1337 sh_eth_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001338
1339 /* Set MAC address again */
1340 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001341}
1342
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001343/* free Tx skb function */
1344static int sh_eth_txfree(struct net_device *ndev)
1345{
1346 struct sh_eth_private *mdp = netdev_priv(ndev);
1347 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001348 int free_num = 0;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001349 int entry;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001350
1351 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001352 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001353 txdesc = &mdp->tx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001354 if (txdesc->status & cpu_to_le32(TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001355 break;
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001356 /* TACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001357 dma_rmb();
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001358 netif_info(mdp, tx_done, ndev,
1359 "tx entry %d status 0x%08x\n",
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001360 entry, le32_to_cpu(txdesc->status));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001361 /* Free the original skb. */
1362 if (mdp->tx_skbuff[entry]) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001363 dma_unmap_single(&ndev->dev, le32_to_cpu(txdesc->addr),
1364 le32_to_cpu(txdesc->len) >> 16,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001365 DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001366 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1367 mdp->tx_skbuff[entry] = NULL;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001368 free_num++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001369 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001370 txdesc->status = cpu_to_le32(TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001371 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001372 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001373
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001374 ndev->stats.tx_packets++;
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001375 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001376 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001377 return free_num;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001378}
1379
1380/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001381static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001382{
1383 struct sh_eth_private *mdp = netdev_priv(ndev);
1384 struct sh_eth_rxdesc *rxdesc;
1385
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001386 int entry = mdp->cur_rx % mdp->num_rx_ring;
1387 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001388 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001389 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001390 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001391 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001392 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001393 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001394 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001395
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001396 boguscnt = min(boguscnt, *quota);
1397 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001398 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001399 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001400 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001401 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001402 desc_status = le32_to_cpu(rxdesc->status);
1403 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001404
1405 if (--boguscnt < 0)
1406 break;
1407
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001408 netif_info(mdp, rx_status, ndev,
1409 "rx entry %d status 0x%08x len %d\n",
1410 entry, desc_status, pkt_len);
1411
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001412 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001413 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001414
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001415 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001416 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001417 * bit 0. However, in case of the R8A7740 and R7S72100
1418 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001419 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001420 */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001421 if (mdp->cd->hw_checksum)
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001422 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001423
Sergei Shtylyov248be832015-12-04 01:45:40 +03001424 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001425 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1426 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001427 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001428 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001429 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001430 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001431 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001432 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001433 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001434 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001435 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001436 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001437 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001438 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001439 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001440 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001441 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001442 if (!mdp->cd->hw_swap)
1443 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001444 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001445 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001446 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001447 if (mdp->cd->rpadir)
1448 skb_reserve(skb, NET_IP_ALIGN);
Sergei Shtylyov12996532015-12-13 23:05:07 +03001449 dma_unmap_single(&ndev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001450 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001451 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001452 skb_put(skb, pkt_len);
1453 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001454 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001455 ndev->stats.rx_packets++;
1456 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001457 if (desc_status & RD_RFS8)
1458 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001459 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001460 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001461 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001462 }
1463
1464 /* Refill the Rx ring buffers. */
1465 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001466 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001467 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001468 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001469 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001470 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001471
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001472 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001473 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001474 if (skb == NULL)
1475 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001476 sh_eth_set_receive_align(skb);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001477 dma_addr = dma_map_single(&ndev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001478 buf_len, DMA_FROM_DEVICE);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001479 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1480 kfree_skb(skb);
1481 break;
1482 }
1483 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001484
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001485 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001486 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001487 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001488 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001489 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001490 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001491 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001492 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001493 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001494 }
1495
1496 /* Restart Rx engine if stopped. */
1497 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001498 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001499 /* fix the values for the next receiving if RDE is set */
Ben Hutchings33657112015-02-26 20:34:14 +00001500 if (intr_status & EESR_RDE &&
1501 mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001502 u32 count = (sh_eth_read(ndev, RDFAR) -
1503 sh_eth_read(ndev, RDLAR)) >> 4;
1504
1505 mdp->cur_rx = count;
1506 mdp->dirty_rx = count;
1507 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001508 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001509 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001510
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001511 *quota -= limit - boguscnt - 1;
1512
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001513 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001514}
1515
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001516static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001517{
1518 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001519 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001520}
1521
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001522static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001523{
1524 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001525 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001526}
1527
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001528/* E-MAC interrupt handler */
1529static void sh_eth_emac_interrupt(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001530{
1531 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001532 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001533 u32 link_stat;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001534
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001535 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1536 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1537 if (felic_stat & ECSR_ICD)
1538 ndev->stats.tx_carrier_errors++;
1539 if (felic_stat & ECSR_LCHNG) {
1540 /* Link Changed */
1541 if (mdp->cd->no_psr || mdp->no_ether_link)
1542 return;
1543 link_stat = sh_eth_read(ndev, PSR);
1544 if (mdp->ether_link_active_low)
1545 link_stat = ~link_stat;
1546 if (!(link_stat & PHY_ST_LINK)) {
1547 sh_eth_rcv_snd_disable(ndev);
1548 } else {
1549 /* Link Up */
1550 sh_eth_modify(ndev, EESIPR, DMAC_M_ECI, 0);
1551 /* clear int */
1552 sh_eth_modify(ndev, ECSR, 0, 0);
1553 sh_eth_modify(ndev, EESIPR, DMAC_M_ECI, DMAC_M_ECI);
1554 /* enable tx and rx */
1555 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001556 }
1557 }
Niklas Söderlundd8981d02017-01-09 16:34:05 +01001558 if (felic_stat & ECSR_MPD)
1559 pm_wakeup_event(&mdp->pdev->dev, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001560}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001561
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001562/* error control function */
1563static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1564{
1565 struct sh_eth_private *mdp = netdev_priv(ndev);
1566 u32 mask;
1567
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001568 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001569 /* Unused write back interrupt */
1570 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001571 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001572 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001573 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001574 }
1575
1576 if (intr_status & EESR_RABT) {
1577 /* Receive Abort int */
1578 if (intr_status & EESR_RFRMER) {
1579 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001580 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001581 }
1582 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001583
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001584 if (intr_status & EESR_TDE) {
1585 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001586 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001587 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001588 }
1589
1590 if (intr_status & EESR_TFE) {
1591 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001592 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001593 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001594 }
1595
1596 if (intr_status & EESR_RDE) {
1597 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001598 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001599 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001600
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001601 if (intr_status & EESR_RFE) {
1602 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001603 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001604 }
1605
1606 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1607 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001608 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001609 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001610 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001611
1612 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1613 if (mdp->cd->no_ade)
1614 mask &= ~EESR_ADE;
1615 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001616 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001617 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001618
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001619 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001620 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1621 intr_status, mdp->cur_tx, mdp->dirty_tx,
1622 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001623 /* dirty buffer free */
1624 sh_eth_txfree(ndev);
1625
1626 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001627 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001628 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001629 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001630 }
1631 /* wakeup */
1632 netif_wake_queue(ndev);
1633 }
1634}
1635
1636static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1637{
1638 struct net_device *ndev = netdev;
1639 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001640 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001641 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001642 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001643
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001644 spin_lock(&mdp->lock);
1645
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001646 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001647 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001648 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1649 * enabled since it's the one that comes thru regardless of the mask,
1650 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1651 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1652 * bit...
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001653 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001654 intr_enable = sh_eth_read(ndev, EESIPR);
1655 intr_status &= intr_enable | DMAC_M_ECI;
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001656 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1657 cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001658 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001659 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001660 goto out;
1661
Sergei Shtylyov2344ef32016-12-30 00:07:38 +03001662 if (unlikely(!mdp->irq_enabled)) {
Ben Hutchings283e38d2015-01-22 12:44:08 +00001663 sh_eth_write(ndev, 0, EESIPR);
1664 goto out;
1665 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001666
Sergei Shtylyov37191092013-06-19 23:30:23 +04001667 if (intr_status & EESR_RX_CHECK) {
1668 if (napi_schedule_prep(&mdp->napi)) {
1669 /* Mask Rx interrupts */
1670 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1671 EESIPR);
1672 __napi_schedule(&mdp->napi);
1673 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001674 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001675 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001676 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001677 }
1678 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001679
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001680 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001681 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001682 /* Clear Tx interrupts */
1683 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1684
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001685 sh_eth_txfree(ndev);
1686 netif_wake_queue(ndev);
1687 }
1688
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001689 /* E-MAC interrupt */
1690 if (intr_status & EESR_ECI)
1691 sh_eth_emac_interrupt(ndev);
1692
Sergei Shtylyov37191092013-06-19 23:30:23 +04001693 if (intr_status & cd->eesr_err_check) {
1694 /* Clear error interrupts */
1695 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1696
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001697 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001698 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001699
Ben Hutchings283e38d2015-01-22 12:44:08 +00001700out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001701 spin_unlock(&mdp->lock);
1702
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001703 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001704}
1705
Sergei Shtylyov37191092013-06-19 23:30:23 +04001706static int sh_eth_poll(struct napi_struct *napi, int budget)
1707{
1708 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1709 napi);
1710 struct net_device *ndev = napi->dev;
1711 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001712 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001713
1714 for (;;) {
1715 intr_status = sh_eth_read(ndev, EESR);
1716 if (!(intr_status & EESR_RX_CHECK))
1717 break;
1718 /* Clear Rx interrupts */
1719 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1720
1721 if (sh_eth_rx(ndev, intr_status, &quota))
1722 goto out;
1723 }
1724
1725 napi_complete(napi);
1726
1727 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001728 if (mdp->irq_enabled)
1729 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001730out:
1731 return budget - quota;
1732}
1733
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001734/* PHY state control function */
1735static void sh_eth_adjust_link(struct net_device *ndev)
1736{
1737 struct sh_eth_private *mdp = netdev_priv(ndev);
Philippe Reynes9fd03752016-08-10 00:04:48 +02001738 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001739 int new_state = 0;
1740
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001741 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001742 if (phydev->duplex != mdp->duplex) {
1743 new_state = 1;
1744 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001745 if (mdp->cd->set_duplex)
1746 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001747 }
1748
1749 if (phydev->speed != mdp->speed) {
1750 new_state = 1;
1751 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001752 if (mdp->cd->set_rate)
1753 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001754 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001755 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001756 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001757 new_state = 1;
1758 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001759 if (mdp->cd->no_psr || mdp->no_ether_link)
1760 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001761 }
1762 } else if (mdp->link) {
1763 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001764 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001765 mdp->speed = 0;
1766 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001767 if (mdp->cd->no_psr || mdp->no_ether_link)
1768 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001769 }
1770
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001771 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001772 phy_print_status(phydev);
1773}
1774
1775/* PHY init function */
1776static int sh_eth_phy_init(struct net_device *ndev)
1777{
Ben Dooks702eca02014-03-12 17:47:40 +00001778 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001779 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001780 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001781
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001782 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001783 mdp->speed = 0;
1784 mdp->duplex = -1;
1785
1786 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001787 if (np) {
1788 struct device_node *pn;
1789
1790 pn = of_parse_phandle(np, "phy-handle", 0);
1791 phydev = of_phy_connect(ndev, pn,
1792 sh_eth_adjust_link, 0,
1793 mdp->phy_interface);
1794
Peter Chen8da703d2016-08-01 15:02:40 +08001795 of_node_put(pn);
Ben Dooks702eca02014-03-12 17:47:40 +00001796 if (!phydev)
1797 phydev = ERR_PTR(-ENOENT);
1798 } else {
1799 char phy_id[MII_BUS_ID_SIZE + 3];
1800
1801 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1802 mdp->mii_bus->id, mdp->phy_id);
1803
1804 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1805 mdp->phy_interface);
1806 }
1807
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001808 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001809 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001810 return PTR_ERR(phydev);
1811 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001812
Andrew Lunn22209432016-01-06 20:11:13 +01001813 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001814
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001815 return 0;
1816}
1817
1818/* PHY control start function */
1819static int sh_eth_phy_start(struct net_device *ndev)
1820{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001821 int ret;
1822
1823 ret = sh_eth_phy_init(ndev);
1824 if (ret)
1825 return ret;
1826
Philippe Reynes9fd03752016-08-10 00:04:48 +02001827 phy_start(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001828
1829 return 0;
1830}
1831
Philippe Reynesf08aff42016-08-10 00:04:49 +02001832static int sh_eth_get_link_ksettings(struct net_device *ndev,
1833 struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001834{
1835 struct sh_eth_private *mdp = netdev_priv(ndev);
1836 unsigned long flags;
1837 int ret;
1838
Philippe Reynes9fd03752016-08-10 00:04:48 +02001839 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001840 return -ENODEV;
1841
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001842 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynesf08aff42016-08-10 00:04:49 +02001843 ret = phy_ethtool_ksettings_get(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001844 spin_unlock_irqrestore(&mdp->lock, flags);
1845
1846 return ret;
1847}
1848
Philippe Reynesf08aff42016-08-10 00:04:49 +02001849static int sh_eth_set_link_ksettings(struct net_device *ndev,
1850 const struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001851{
1852 struct sh_eth_private *mdp = netdev_priv(ndev);
1853 unsigned long flags;
1854 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001855
Philippe Reynes9fd03752016-08-10 00:04:48 +02001856 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001857 return -ENODEV;
1858
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001859 spin_lock_irqsave(&mdp->lock, flags);
1860
1861 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001862 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001863
Philippe Reynesf08aff42016-08-10 00:04:49 +02001864 ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001865 if (ret)
1866 goto error_exit;
1867
Philippe Reynesf08aff42016-08-10 00:04:49 +02001868 if (cmd->base.duplex == DUPLEX_FULL)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001869 mdp->duplex = 1;
1870 else
1871 mdp->duplex = 0;
1872
1873 if (mdp->cd->set_duplex)
1874 mdp->cd->set_duplex(ndev);
1875
1876error_exit:
1877 mdelay(1);
1878
1879 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001880 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001881
1882 spin_unlock_irqrestore(&mdp->lock, flags);
1883
1884 return ret;
1885}
1886
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00001887/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
1888 * version must be bumped as well. Just adding registers up to that
1889 * limit is fine, as long as the existing register indices don't
1890 * change.
1891 */
1892#define SH_ETH_REG_DUMP_VERSION 1
1893#define SH_ETH_REG_DUMP_MAX_REGS 256
1894
1895static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
1896{
1897 struct sh_eth_private *mdp = netdev_priv(ndev);
1898 struct sh_eth_cpu_data *cd = mdp->cd;
1899 u32 *valid_map;
1900 size_t len;
1901
1902 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
1903
1904 /* Dump starts with a bitmap that tells ethtool which
1905 * registers are defined for this chip.
1906 */
1907 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
1908 if (buf) {
1909 valid_map = buf;
1910 buf += len;
1911 } else {
1912 valid_map = NULL;
1913 }
1914
1915 /* Add a register to the dump, if it has a defined offset.
1916 * This automatically skips most undefined registers, but for
1917 * some it is also necessary to check a capability flag in
1918 * struct sh_eth_cpu_data.
1919 */
1920#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
1921#define add_reg_from(reg, read_expr) do { \
1922 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
1923 if (buf) { \
1924 mark_reg_valid(reg); \
1925 *buf++ = read_expr; \
1926 } \
1927 ++len; \
1928 } \
1929 } while (0)
1930#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
1931#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
1932
1933 add_reg(EDSR);
1934 add_reg(EDMR);
1935 add_reg(EDTRR);
1936 add_reg(EDRRR);
1937 add_reg(EESR);
1938 add_reg(EESIPR);
1939 add_reg(TDLAR);
1940 add_reg(TDFAR);
1941 add_reg(TDFXR);
1942 add_reg(TDFFR);
1943 add_reg(RDLAR);
1944 add_reg(RDFAR);
1945 add_reg(RDFXR);
1946 add_reg(RDFFR);
1947 add_reg(TRSCER);
1948 add_reg(RMFCR);
1949 add_reg(TFTR);
1950 add_reg(FDR);
1951 add_reg(RMCR);
1952 add_reg(TFUCR);
1953 add_reg(RFOCR);
1954 if (cd->rmiimode)
1955 add_reg(RMIIMODE);
1956 add_reg(FCFTR);
1957 if (cd->rpadir)
1958 add_reg(RPADIR);
1959 if (!cd->no_trimd)
1960 add_reg(TRIMD);
1961 add_reg(ECMR);
1962 add_reg(ECSR);
1963 add_reg(ECSIPR);
1964 add_reg(PIR);
1965 if (!cd->no_psr)
1966 add_reg(PSR);
1967 add_reg(RDMLR);
1968 add_reg(RFLR);
1969 add_reg(IPGR);
1970 if (cd->apr)
1971 add_reg(APR);
1972 if (cd->mpr)
1973 add_reg(MPR);
1974 add_reg(RFCR);
1975 add_reg(RFCF);
1976 if (cd->tpauser)
1977 add_reg(TPAUSER);
1978 add_reg(TPAUSECR);
1979 add_reg(GECMR);
1980 if (cd->bculr)
1981 add_reg(BCULR);
1982 add_reg(MAHR);
1983 add_reg(MALR);
1984 add_reg(TROCR);
1985 add_reg(CDCR);
1986 add_reg(LCCR);
1987 add_reg(CNDCR);
1988 add_reg(CEFCR);
1989 add_reg(FRECR);
1990 add_reg(TSFRCR);
1991 add_reg(TLFRCR);
1992 add_reg(CERCR);
1993 add_reg(CEECR);
1994 add_reg(MAFCR);
1995 if (cd->rtrate)
1996 add_reg(RTRATE);
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001997 if (cd->hw_checksum)
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00001998 add_reg(CSMR);
1999 if (cd->select_mii)
2000 add_reg(RMII_MII);
2001 add_reg(ARSTR);
2002 if (cd->tsu) {
2003 add_tsu_reg(TSU_CTRST);
2004 add_tsu_reg(TSU_FWEN0);
2005 add_tsu_reg(TSU_FWEN1);
2006 add_tsu_reg(TSU_FCM);
2007 add_tsu_reg(TSU_BSYSL0);
2008 add_tsu_reg(TSU_BSYSL1);
2009 add_tsu_reg(TSU_PRISL0);
2010 add_tsu_reg(TSU_PRISL1);
2011 add_tsu_reg(TSU_FWSL0);
2012 add_tsu_reg(TSU_FWSL1);
2013 add_tsu_reg(TSU_FWSLC);
2014 add_tsu_reg(TSU_QTAG0);
2015 add_tsu_reg(TSU_QTAG1);
2016 add_tsu_reg(TSU_QTAGM0);
2017 add_tsu_reg(TSU_QTAGM1);
2018 add_tsu_reg(TSU_FWSR);
2019 add_tsu_reg(TSU_FWINMK);
2020 add_tsu_reg(TSU_ADQT0);
2021 add_tsu_reg(TSU_ADQT1);
2022 add_tsu_reg(TSU_VTAG0);
2023 add_tsu_reg(TSU_VTAG1);
2024 add_tsu_reg(TSU_ADSBSY);
2025 add_tsu_reg(TSU_TEN);
2026 add_tsu_reg(TSU_POST1);
2027 add_tsu_reg(TSU_POST2);
2028 add_tsu_reg(TSU_POST3);
2029 add_tsu_reg(TSU_POST4);
2030 if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
2031 /* This is the start of a table, not just a single
2032 * register.
2033 */
2034 if (buf) {
2035 unsigned int i;
2036
2037 mark_reg_valid(TSU_ADRH0);
2038 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2039 *buf++ = ioread32(
2040 mdp->tsu_addr +
2041 mdp->reg_offset[TSU_ADRH0] +
2042 i * 4);
2043 }
2044 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2045 }
2046 }
2047
2048#undef mark_reg_valid
2049#undef add_reg_from
2050#undef add_reg
2051#undef add_tsu_reg
2052
2053 return len * 4;
2054}
2055
2056static int sh_eth_get_regs_len(struct net_device *ndev)
2057{
2058 return __sh_eth_get_regs(ndev, NULL);
2059}
2060
2061static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2062 void *buf)
2063{
2064 struct sh_eth_private *mdp = netdev_priv(ndev);
2065
2066 regs->version = SH_ETH_REG_DUMP_VERSION;
2067
2068 pm_runtime_get_sync(&mdp->pdev->dev);
2069 __sh_eth_get_regs(ndev, buf);
2070 pm_runtime_put_sync(&mdp->pdev->dev);
2071}
2072
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002073static int sh_eth_nway_reset(struct net_device *ndev)
2074{
2075 struct sh_eth_private *mdp = netdev_priv(ndev);
2076 unsigned long flags;
2077 int ret;
2078
Philippe Reynes9fd03752016-08-10 00:04:48 +02002079 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002080 return -ENODEV;
2081
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002082 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynes9fd03752016-08-10 00:04:48 +02002083 ret = phy_start_aneg(ndev->phydev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002084 spin_unlock_irqrestore(&mdp->lock, flags);
2085
2086 return ret;
2087}
2088
2089static u32 sh_eth_get_msglevel(struct net_device *ndev)
2090{
2091 struct sh_eth_private *mdp = netdev_priv(ndev);
2092 return mdp->msg_enable;
2093}
2094
2095static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2096{
2097 struct sh_eth_private *mdp = netdev_priv(ndev);
2098 mdp->msg_enable = value;
2099}
2100
2101static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2102 "rx_current", "tx_current",
2103 "rx_dirty", "tx_dirty",
2104};
2105#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2106
2107static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2108{
2109 switch (sset) {
2110 case ETH_SS_STATS:
2111 return SH_ETH_STATS_LEN;
2112 default:
2113 return -EOPNOTSUPP;
2114 }
2115}
2116
2117static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002118 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002119{
2120 struct sh_eth_private *mdp = netdev_priv(ndev);
2121 int i = 0;
2122
2123 /* device-specific stats */
2124 data[i++] = mdp->cur_rx;
2125 data[i++] = mdp->cur_tx;
2126 data[i++] = mdp->dirty_rx;
2127 data[i++] = mdp->dirty_tx;
2128}
2129
2130static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2131{
2132 switch (stringset) {
2133 case ETH_SS_STATS:
2134 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002135 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002136 break;
2137 }
2138}
2139
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002140static void sh_eth_get_ringparam(struct net_device *ndev,
2141 struct ethtool_ringparam *ring)
2142{
2143 struct sh_eth_private *mdp = netdev_priv(ndev);
2144
2145 ring->rx_max_pending = RX_RING_MAX;
2146 ring->tx_max_pending = TX_RING_MAX;
2147 ring->rx_pending = mdp->num_rx_ring;
2148 ring->tx_pending = mdp->num_tx_ring;
2149}
2150
2151static int sh_eth_set_ringparam(struct net_device *ndev,
2152 struct ethtool_ringparam *ring)
2153{
2154 struct sh_eth_private *mdp = netdev_priv(ndev);
2155 int ret;
2156
2157 if (ring->tx_pending > TX_RING_MAX ||
2158 ring->rx_pending > RX_RING_MAX ||
2159 ring->tx_pending < TX_RING_MIN ||
2160 ring->rx_pending < RX_RING_MIN)
2161 return -EINVAL;
2162 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2163 return -EINVAL;
2164
2165 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002166 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002167 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002168
Ben Hutchings283e38d2015-01-22 12:44:08 +00002169 /* Serialise with the interrupt handler and NAPI, then
2170 * disable interrupts. We have to clear the
2171 * irq_enabled flag first to ensure that interrupts
2172 * won't be re-enabled.
2173 */
2174 mdp->irq_enabled = false;
2175 synchronize_irq(ndev->irq);
2176 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002177 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002178
Ben Hutchings740c7f32015-01-27 00:49:32 +00002179 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002180
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002181 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002182 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002183 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002184
2185 /* Set new parameters */
2186 mdp->num_rx_ring = ring->rx_pending;
2187 mdp->num_tx_ring = ring->tx_pending;
2188
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002189 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002190 ret = sh_eth_ring_init(ndev);
2191 if (ret < 0) {
2192 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2193 __func__);
2194 return ret;
2195 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002196 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002197 if (ret < 0) {
2198 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2199 __func__);
2200 return ret;
2201 }
2202
Ben Hutchingsbd888912015-01-22 12:40:25 +00002203 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002204 }
2205
2206 return 0;
2207}
2208
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002209static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2210{
2211 struct sh_eth_private *mdp = netdev_priv(ndev);
2212
2213 wol->supported = 0;
2214 wol->wolopts = 0;
2215
2216 if (mdp->cd->magic && mdp->clk) {
2217 wol->supported = WAKE_MAGIC;
2218 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2219 }
2220}
2221
2222static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2223{
2224 struct sh_eth_private *mdp = netdev_priv(ndev);
2225
2226 if (!mdp->cd->magic || !mdp->clk || wol->wolopts & ~WAKE_MAGIC)
2227 return -EOPNOTSUPP;
2228
2229 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2230
2231 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2232
2233 return 0;
2234}
2235
stephen hemminger9b07be42012-01-04 12:59:49 +00002236static const struct ethtool_ops sh_eth_ethtool_ops = {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002237 .get_regs_len = sh_eth_get_regs_len,
2238 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002239 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002240 .get_msglevel = sh_eth_get_msglevel,
2241 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002242 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002243 .get_strings = sh_eth_get_strings,
2244 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2245 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002246 .get_ringparam = sh_eth_get_ringparam,
2247 .set_ringparam = sh_eth_set_ringparam,
Philippe Reynesf08aff42016-08-10 00:04:49 +02002248 .get_link_ksettings = sh_eth_get_link_ksettings,
2249 .set_link_ksettings = sh_eth_set_link_ksettings,
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002250 .get_wol = sh_eth_get_wol,
2251 .set_wol = sh_eth_set_wol,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002252};
2253
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002254/* network device open function */
2255static int sh_eth_open(struct net_device *ndev)
2256{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002257 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002258 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002259
Magnus Dammbcd51492009-10-09 00:20:04 +00002260 pm_runtime_get_sync(&mdp->pdev->dev);
2261
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002262 napi_enable(&mdp->napi);
2263
Joe Perchesa0607fd2009-11-18 23:29:17 -08002264 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002265 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002266 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002267 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002268 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002269 }
2270
2271 /* Descriptor set */
2272 ret = sh_eth_ring_init(ndev);
2273 if (ret)
2274 goto out_free_irq;
2275
2276 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002277 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002278 if (ret)
2279 goto out_free_irq;
2280
2281 /* PHY control start*/
2282 ret = sh_eth_phy_start(ndev);
2283 if (ret)
2284 goto out_free_irq;
2285
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002286 netif_start_queue(ndev);
2287
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002288 mdp->is_opened = 1;
2289
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002290 return ret;
2291
2292out_free_irq:
2293 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002294out_napi_off:
2295 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002296 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002297 return ret;
2298}
2299
2300/* Timeout function */
2301static void sh_eth_tx_timeout(struct net_device *ndev)
2302{
2303 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002304 struct sh_eth_rxdesc *rxdesc;
2305 int i;
2306
2307 netif_stop_queue(ndev);
2308
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002309 netif_err(mdp, timer, ndev,
2310 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002311 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002312
2313 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002314 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002315
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002316 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002317 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002318 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002319 rxdesc->status = cpu_to_le32(0);
2320 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002321 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002322 mdp->rx_skbuff[i] = NULL;
2323 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002324 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002325 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002326 mdp->tx_skbuff[i] = NULL;
2327 }
2328
2329 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002330 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002331
2332 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002333}
2334
2335/* Packet transmit function */
2336static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2337{
2338 struct sh_eth_private *mdp = netdev_priv(ndev);
2339 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002340 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002341 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002342 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002343
2344 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002345 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002346 if (!sh_eth_txfree(ndev)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002347 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002348 netif_stop_queue(ndev);
2349 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002350 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002351 }
2352 }
2353 spin_unlock_irqrestore(&mdp->lock, flags);
2354
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002355 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002356 return NETDEV_TX_OK;
2357
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002358 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002359 mdp->tx_skbuff[entry] = skb;
2360 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002361 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002362 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002363 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Sergei Shtylyov12996532015-12-13 23:05:07 +03002364 dma_addr = dma_map_single(&ndev->dev, skb->data, skb->len,
2365 DMA_TO_DEVICE);
2366 if (dma_mapping_error(&ndev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002367 kfree_skb(skb);
2368 return NETDEV_TX_OK;
2369 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002370 txdesc->addr = cpu_to_le32(dma_addr);
2371 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002372
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002373 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002374 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002375 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002376 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002377 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002378
2379 mdp->cur_tx++;
2380
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002381 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2382 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002383
Patrick McHardy6ed10652009-06-23 06:03:08 +00002384 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002385}
2386
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002387/* The statistics registers have write-clear behaviour, which means we
2388 * will lose any increment between the read and write. We mitigate
2389 * this by only clearing when we read a non-zero value, so we will
2390 * never falsely report a total of zero.
2391 */
2392static void
2393sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2394{
2395 u32 delta = sh_eth_read(ndev, reg);
2396
2397 if (delta) {
2398 *stat += delta;
2399 sh_eth_write(ndev, 0, reg);
2400 }
2401}
2402
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002403static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2404{
2405 struct sh_eth_private *mdp = netdev_priv(ndev);
2406
2407 if (sh_eth_is_rz_fast_ether(mdp))
2408 return &ndev->stats;
2409
2410 if (!mdp->is_opened)
2411 return &ndev->stats;
2412
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002413 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2414 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2415 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002416
2417 if (sh_eth_is_gether(mdp)) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002418 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2419 CERCR);
2420 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2421 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002422 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002423 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2424 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002425 }
2426
2427 return &ndev->stats;
2428}
2429
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002430/* device close function */
2431static int sh_eth_close(struct net_device *ndev)
2432{
2433 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002434
2435 netif_stop_queue(ndev);
2436
Ben Hutchings283e38d2015-01-22 12:44:08 +00002437 /* Serialise with the interrupt handler and NAPI, then disable
2438 * interrupts. We have to clear the irq_enabled flag first to
2439 * ensure that interrupts won't be re-enabled.
2440 */
2441 mdp->irq_enabled = false;
2442 synchronize_irq(ndev->irq);
2443 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002444 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002445
Ben Hutchings740c7f32015-01-27 00:49:32 +00002446 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002447
2448 /* PHY Disconnect */
Philippe Reynes9fd03752016-08-10 00:04:48 +02002449 if (ndev->phydev) {
2450 phy_stop(ndev->phydev);
2451 phy_disconnect(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002452 }
2453
2454 free_irq(ndev->irq, ndev);
2455
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002456 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002457 sh_eth_ring_free(ndev);
2458
Magnus Dammbcd51492009-10-09 00:20:04 +00002459 pm_runtime_put_sync(&mdp->pdev->dev);
2460
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002461 mdp->is_opened = 0;
2462
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002463 return 0;
2464}
2465
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002466/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002467static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002468{
Philippe Reynes9fd03752016-08-10 00:04:48 +02002469 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002470
2471 if (!netif_running(ndev))
2472 return -EINVAL;
2473
2474 if (!phydev)
2475 return -ENODEV;
2476
Richard Cochran28b04112010-07-17 08:48:55 +00002477 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002478}
2479
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002480/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2481static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2482 int entry)
2483{
2484 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2485}
2486
2487static u32 sh_eth_tsu_get_post_mask(int entry)
2488{
2489 return 0x0f << (28 - ((entry % 8) * 4));
2490}
2491
2492static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2493{
2494 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2495}
2496
2497static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2498 int entry)
2499{
2500 struct sh_eth_private *mdp = netdev_priv(ndev);
2501 u32 tmp;
2502 void *reg_offset;
2503
2504 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2505 tmp = ioread32(reg_offset);
2506 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2507}
2508
2509static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2510 int entry)
2511{
2512 struct sh_eth_private *mdp = netdev_priv(ndev);
2513 u32 post_mask, ref_mask, tmp;
2514 void *reg_offset;
2515
2516 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2517 post_mask = sh_eth_tsu_get_post_mask(entry);
2518 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2519
2520 tmp = ioread32(reg_offset);
2521 iowrite32(tmp & ~post_mask, reg_offset);
2522
2523 /* If other port enables, the function returns "true" */
2524 return tmp & ref_mask;
2525}
2526
2527static int sh_eth_tsu_busy(struct net_device *ndev)
2528{
2529 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2530 struct sh_eth_private *mdp = netdev_priv(ndev);
2531
2532 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2533 udelay(10);
2534 timeout--;
2535 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002536 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002537 return -ETIMEDOUT;
2538 }
2539 }
2540
2541 return 0;
2542}
2543
2544static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2545 const u8 *addr)
2546{
2547 u32 val;
2548
2549 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2550 iowrite32(val, reg);
2551 if (sh_eth_tsu_busy(ndev) < 0)
2552 return -EBUSY;
2553
2554 val = addr[4] << 8 | addr[5];
2555 iowrite32(val, reg + 4);
2556 if (sh_eth_tsu_busy(ndev) < 0)
2557 return -EBUSY;
2558
2559 return 0;
2560}
2561
2562static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2563{
2564 u32 val;
2565
2566 val = ioread32(reg);
2567 addr[0] = (val >> 24) & 0xff;
2568 addr[1] = (val >> 16) & 0xff;
2569 addr[2] = (val >> 8) & 0xff;
2570 addr[3] = val & 0xff;
2571 val = ioread32(reg + 4);
2572 addr[4] = (val >> 8) & 0xff;
2573 addr[5] = val & 0xff;
2574}
2575
2576
2577static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2578{
2579 struct sh_eth_private *mdp = netdev_priv(ndev);
2580 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2581 int i;
2582 u8 c_addr[ETH_ALEN];
2583
2584 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2585 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002586 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002587 return i;
2588 }
2589
2590 return -ENOENT;
2591}
2592
2593static int sh_eth_tsu_find_empty(struct net_device *ndev)
2594{
2595 u8 blank[ETH_ALEN];
2596 int entry;
2597
2598 memset(blank, 0, sizeof(blank));
2599 entry = sh_eth_tsu_find_entry(ndev, blank);
2600 return (entry < 0) ? -ENOMEM : entry;
2601}
2602
2603static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2604 int entry)
2605{
2606 struct sh_eth_private *mdp = netdev_priv(ndev);
2607 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2608 int ret;
2609 u8 blank[ETH_ALEN];
2610
2611 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2612 ~(1 << (31 - entry)), TSU_TEN);
2613
2614 memset(blank, 0, sizeof(blank));
2615 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2616 if (ret < 0)
2617 return ret;
2618 return 0;
2619}
2620
2621static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2622{
2623 struct sh_eth_private *mdp = netdev_priv(ndev);
2624 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2625 int i, ret;
2626
2627 if (!mdp->cd->tsu)
2628 return 0;
2629
2630 i = sh_eth_tsu_find_entry(ndev, addr);
2631 if (i < 0) {
2632 /* No entry found, create one */
2633 i = sh_eth_tsu_find_empty(ndev);
2634 if (i < 0)
2635 return -ENOMEM;
2636 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2637 if (ret < 0)
2638 return ret;
2639
2640 /* Enable the entry */
2641 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2642 (1 << (31 - i)), TSU_TEN);
2643 }
2644
2645 /* Entry found or created, enable POST */
2646 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2647
2648 return 0;
2649}
2650
2651static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2652{
2653 struct sh_eth_private *mdp = netdev_priv(ndev);
2654 int i, ret;
2655
2656 if (!mdp->cd->tsu)
2657 return 0;
2658
2659 i = sh_eth_tsu_find_entry(ndev, addr);
2660 if (i) {
2661 /* Entry found */
2662 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2663 goto done;
2664
2665 /* Disable the entry if both ports was disabled */
2666 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2667 if (ret < 0)
2668 return ret;
2669 }
2670done:
2671 return 0;
2672}
2673
2674static int sh_eth_tsu_purge_all(struct net_device *ndev)
2675{
2676 struct sh_eth_private *mdp = netdev_priv(ndev);
2677 int i, ret;
2678
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002679 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002680 return 0;
2681
2682 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2683 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2684 continue;
2685
2686 /* Disable the entry if both ports was disabled */
2687 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2688 if (ret < 0)
2689 return ret;
2690 }
2691
2692 return 0;
2693}
2694
2695static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2696{
2697 struct sh_eth_private *mdp = netdev_priv(ndev);
2698 u8 addr[ETH_ALEN];
2699 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2700 int i;
2701
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002702 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002703 return;
2704
2705 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2706 sh_eth_tsu_read_entry(reg_offset, addr);
2707 if (is_multicast_ether_addr(addr))
2708 sh_eth_tsu_del_entry(ndev, addr);
2709 }
2710}
2711
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002712/* Update promiscuous flag and multicast filter */
2713static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002714{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002715 struct sh_eth_private *mdp = netdev_priv(ndev);
2716 u32 ecmr_bits;
2717 int mcast_all = 0;
2718 unsigned long flags;
2719
2720 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002721 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002722 * Depending on ndev->flags, set PRM or clear MCT
2723 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002724 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2725 if (mdp->cd->tsu)
2726 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002727
2728 if (!(ndev->flags & IFF_MULTICAST)) {
2729 sh_eth_tsu_purge_mcast(ndev);
2730 mcast_all = 1;
2731 }
2732 if (ndev->flags & IFF_ALLMULTI) {
2733 sh_eth_tsu_purge_mcast(ndev);
2734 ecmr_bits &= ~ECMR_MCT;
2735 mcast_all = 1;
2736 }
2737
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002738 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002739 sh_eth_tsu_purge_all(ndev);
2740 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2741 } else if (mdp->cd->tsu) {
2742 struct netdev_hw_addr *ha;
2743 netdev_for_each_mc_addr(ha, ndev) {
2744 if (mcast_all && is_multicast_ether_addr(ha->addr))
2745 continue;
2746
2747 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2748 if (!mcast_all) {
2749 sh_eth_tsu_purge_mcast(ndev);
2750 ecmr_bits &= ~ECMR_MCT;
2751 mcast_all = 1;
2752 }
2753 }
2754 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002755 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002756
2757 /* update the ethernet mode */
2758 sh_eth_write(ndev, ecmr_bits, ECMR);
2759
2760 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002761}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002762
2763static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2764{
2765 if (!mdp->port)
2766 return TSU_VTAG0;
2767 else
2768 return TSU_VTAG1;
2769}
2770
Patrick McHardy80d5c362013-04-19 02:04:28 +00002771static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2772 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002773{
2774 struct sh_eth_private *mdp = netdev_priv(ndev);
2775 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2776
2777 if (unlikely(!mdp->cd->tsu))
2778 return -EPERM;
2779
2780 /* No filtering if vid = 0 */
2781 if (!vid)
2782 return 0;
2783
2784 mdp->vlan_num_ids++;
2785
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002786 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002787 * already enabled, the driver disables it and the filte
2788 */
2789 if (mdp->vlan_num_ids > 1) {
2790 /* disable VLAN filter */
2791 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2792 return 0;
2793 }
2794
2795 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2796 vtag_reg_index);
2797
2798 return 0;
2799}
2800
Patrick McHardy80d5c362013-04-19 02:04:28 +00002801static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2802 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002803{
2804 struct sh_eth_private *mdp = netdev_priv(ndev);
2805 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2806
2807 if (unlikely(!mdp->cd->tsu))
2808 return -EPERM;
2809
2810 /* No filtering if vid = 0 */
2811 if (!vid)
2812 return 0;
2813
2814 mdp->vlan_num_ids--;
2815 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2816
2817 return 0;
2818}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002819
2820/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002821static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002822{
Simon Hormandb893472014-01-17 09:22:28 +09002823 if (sh_eth_is_rz_fast_ether(mdp)) {
2824 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
Chris Brandte1487882016-09-07 14:57:09 -04002825 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
2826 TSU_FWSLC); /* Enable POST registers */
Simon Hormandb893472014-01-17 09:22:28 +09002827 return;
2828 }
2829
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002830 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2831 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2832 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2833 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2834 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2835 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2836 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2837 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2838 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2839 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002840 if (sh_eth_is_gether(mdp)) {
2841 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2842 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2843 } else {
2844 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2845 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2846 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002847 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2848 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2849 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2850 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2851 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2852 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2853 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002854}
2855
2856/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002857static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002858{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002859 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002860 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002861
2862 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002863 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002864
2865 return 0;
2866}
2867
2868/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002869static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002870 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002871{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01002872 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002873 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002874 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002875 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002876
2877 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002878 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002879 if (!bitbang)
2880 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002881
2882 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002883 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002884 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002885 bitbang->ctrl.ops = &bb_ops;
2886
Stefan Weilc2e07b32010-08-03 19:44:52 +02002887 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002888 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002889 if (!mdp->mii_bus)
2890 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002891
2892 /* Hook up MII support for ethtool */
2893 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01002894 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002895 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002896 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002897
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002898 /* register MDIO bus */
2899 if (dev->of_node) {
2900 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00002901 } else {
Ben Dooks702eca02014-03-12 17:47:40 +00002902 if (pd->phy_irq > 0)
2903 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
2904
2905 ret = mdiobus_register(mdp->mii_bus);
2906 }
2907
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002908 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002909 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002910
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002911 return 0;
2912
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002913out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002914 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002915 return ret;
2916}
2917
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002918static const u16 *sh_eth_get_register_offset(int register_type)
2919{
2920 const u16 *reg_offset = NULL;
2921
2922 switch (register_type) {
2923 case SH_ETH_REG_GIGABIT:
2924 reg_offset = sh_eth_offset_gigabit;
2925 break;
Simon Hormandb893472014-01-17 09:22:28 +09002926 case SH_ETH_REG_FAST_RZ:
2927 reg_offset = sh_eth_offset_fast_rz;
2928 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00002929 case SH_ETH_REG_FAST_RCAR:
2930 reg_offset = sh_eth_offset_fast_rcar;
2931 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002932 case SH_ETH_REG_FAST_SH4:
2933 reg_offset = sh_eth_offset_fast_sh4;
2934 break;
2935 case SH_ETH_REG_FAST_SH3_SH2:
2936 reg_offset = sh_eth_offset_fast_sh3_sh2;
2937 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002938 }
2939
2940 return reg_offset;
2941}
2942
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002943static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002944 .ndo_open = sh_eth_open,
2945 .ndo_stop = sh_eth_close,
2946 .ndo_start_xmit = sh_eth_start_xmit,
2947 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002948 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002949 .ndo_tx_timeout = sh_eth_tx_timeout,
2950 .ndo_do_ioctl = sh_eth_do_ioctl,
2951 .ndo_validate_addr = eth_validate_addr,
2952 .ndo_set_mac_address = eth_mac_addr,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002953};
2954
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002955static const struct net_device_ops sh_eth_netdev_ops_tsu = {
2956 .ndo_open = sh_eth_open,
2957 .ndo_stop = sh_eth_close,
2958 .ndo_start_xmit = sh_eth_start_xmit,
2959 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002960 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002961 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2962 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
2963 .ndo_tx_timeout = sh_eth_tx_timeout,
2964 .ndo_do_ioctl = sh_eth_do_ioctl,
2965 .ndo_validate_addr = eth_validate_addr,
2966 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002967};
2968
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002969#ifdef CONFIG_OF
2970static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2971{
2972 struct device_node *np = dev->of_node;
2973 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002974 const char *mac_addr;
2975
2976 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
2977 if (!pdata)
2978 return NULL;
2979
2980 pdata->phy_interface = of_get_phy_mode(np);
2981
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002982 mac_addr = of_get_mac_address(np);
2983 if (mac_addr)
2984 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
2985
2986 pdata->no_ether_link =
2987 of_property_read_bool(np, "renesas,no-ether-link");
2988 pdata->ether_link_active_low =
2989 of_property_read_bool(np, "renesas,ether-link-active-low");
2990
2991 return pdata;
2992}
2993
2994static const struct of_device_id sh_eth_match_table[] = {
2995 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
Sergei Shtylyovc099ff32016-09-27 01:23:26 +03002996 { .compatible = "renesas,ether-r8a7743", .data = &r8a779x_data },
2997 { .compatible = "renesas,ether-r8a7745", .data = &r8a779x_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002998 { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
2999 { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
3000 { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
3001 { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
Hisashi Nakamura9488e1e2014-11-13 15:59:07 +09003002 { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
Hisashi Nakamura0f76b9d2014-08-01 17:03:00 +02003003 { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003004 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
3005 { }
3006};
3007MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3008#else
3009static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3010{
3011 return NULL;
3012}
3013#endif
3014
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003015static int sh_eth_drv_probe(struct platform_device *pdev)
3016{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003017 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09003018 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003019 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03003020 struct sh_eth_private *mdp;
3021 struct net_device *ndev;
3022 int ret, devno;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003023
3024 /* get base addr */
3025 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003026
3027 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003028 if (!ndev)
3029 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003030
Ben Dooksb5893a02014-03-21 12:09:14 +01003031 pm_runtime_enable(&pdev->dev);
3032 pm_runtime_get_sync(&pdev->dev);
3033
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003034 devno = pdev->id;
3035 if (devno < 0)
3036 devno = 0;
3037
roel kluincc3c0802008-09-10 19:22:44 +02003038 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003039 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003040 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003041 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003042
3043 SET_NETDEV_DEV(ndev, &pdev->dev);
3044
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003045 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003046 mdp->num_tx_ring = TX_RING_SIZE;
3047 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003048 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3049 if (IS_ERR(mdp->addr)) {
3050 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003051 goto out_release;
3052 }
3053
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003054 /* Get clock, if not found that's OK but Wake-On-Lan is unavailable */
3055 mdp->clk = devm_clk_get(&pdev->dev, NULL);
3056 if (IS_ERR(mdp->clk))
3057 mdp->clk = NULL;
3058
Varka Bhadramc9608042014-10-24 07:42:09 +05303059 ndev->base_addr = res->start;
3060
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003061 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003062 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003063
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003064 if (pdev->dev.of_node)
3065 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003066 if (!pd) {
3067 dev_err(&pdev->dev, "no platform data\n");
3068 ret = -EINVAL;
3069 goto out_release;
3070 }
3071
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003072 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003073 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003074 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003075 mdp->no_ether_link = pd->no_ether_link;
3076 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003077
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003078 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003079 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003080 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003081 else
3082 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003083
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003084 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003085 if (!mdp->reg_offset) {
3086 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3087 mdp->cd->register_type);
3088 ret = -EINVAL;
3089 goto out_release;
3090 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003091 sh_eth_set_default_cpu_data(mdp->cd);
3092
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003093 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003094 if (mdp->cd->tsu)
3095 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3096 else
3097 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003098 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003099 ndev->watchdog_timeo = TX_TIMEOUT;
3100
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003101 /* debug message level */
3102 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003103
3104 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003105 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003106 if (!is_valid_ether_addr(ndev->dev_addr)) {
3107 dev_warn(&pdev->dev,
3108 "no valid MAC address supplied, using a random one.\n");
3109 eth_hw_addr_random(ndev);
3110 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003111
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003112 /* ioremap the TSU registers */
3113 if (mdp->cd->tsu) {
3114 struct resource *rtsu;
3115 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003116 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
3117 if (IS_ERR(mdp->tsu_addr)) {
3118 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003119 goto out_release;
3120 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00003121 mdp->port = devno % 2;
Patrick McHardyf6469682013-04-19 02:04:27 +00003122 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003123 }
3124
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00003125 /* initialize first or needed device */
3126 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003127 if (mdp->cd->chip_reset)
3128 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003129
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003130 if (mdp->cd->tsu) {
3131 /* TSU init (Init only)*/
3132 sh_eth_tsu_init(mdp);
3133 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003134 }
3135
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003136 if (mdp->cd->rmiimode)
3137 sh_eth_write(ndev, 0x1, RMIIMODE);
3138
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003139 /* MDIO bus init */
3140 ret = sh_mdio_init(mdp, pd);
3141 if (ret) {
3142 dev_err(&ndev->dev, "failed to initialise MDIO\n");
3143 goto out_release;
3144 }
3145
Sergei Shtylyov37191092013-06-19 23:30:23 +04003146 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3147
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003148 /* network device register */
3149 ret = register_netdev(ndev);
3150 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003151 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003152
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003153 if (mdp->cd->magic && mdp->clk)
3154 device_set_wakeup_capable(&pdev->dev, 1);
3155
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003156 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003157 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3158 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003159
Ben Dooksb5893a02014-03-21 12:09:14 +01003160 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003161 platform_set_drvdata(pdev, ndev);
3162
3163 return ret;
3164
Sergei Shtylyov37191092013-06-19 23:30:23 +04003165out_napi_del:
3166 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003167 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003168
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003169out_release:
3170 /* net_dev free */
3171 if (ndev)
3172 free_netdev(ndev);
3173
Ben Dooksb5893a02014-03-21 12:09:14 +01003174 pm_runtime_put(&pdev->dev);
3175 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003176 return ret;
3177}
3178
3179static int sh_eth_drv_remove(struct platform_device *pdev)
3180{
3181 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003182 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003183
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003184 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003185 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003186 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003187 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003188 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003189
3190 return 0;
3191}
3192
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003193#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003194#ifdef CONFIG_PM_SLEEP
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003195static int sh_eth_wol_setup(struct net_device *ndev)
3196{
3197 struct sh_eth_private *mdp = netdev_priv(ndev);
3198
3199 /* Only allow ECI interrupts */
3200 synchronize_irq(ndev->irq);
3201 napi_disable(&mdp->napi);
3202 sh_eth_write(ndev, DMAC_M_ECI, EESIPR);
3203
3204 /* Enable MagicPacket */
3205 sh_eth_modify(ndev, ECMR, 0, ECMR_MPDE);
3206
3207 /* Increased clock usage so device won't be suspended */
3208 clk_enable(mdp->clk);
3209
3210 return enable_irq_wake(ndev->irq);
3211}
3212
3213static int sh_eth_wol_restore(struct net_device *ndev)
3214{
3215 struct sh_eth_private *mdp = netdev_priv(ndev);
3216 int ret;
3217
3218 napi_enable(&mdp->napi);
3219
3220 /* Disable MagicPacket */
3221 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3222
3223 /* The device needs to be reset to restore MagicPacket logic
3224 * for next wakeup. If we close and open the device it will
3225 * both be reset and all registers restored. This is what
3226 * happens during suspend and resume without WoL enabled.
3227 */
3228 ret = sh_eth_close(ndev);
3229 if (ret < 0)
3230 return ret;
3231 ret = sh_eth_open(ndev);
3232 if (ret < 0)
3233 return ret;
3234
3235 /* Restore clock usage count */
3236 clk_disable(mdp->clk);
3237
3238 return disable_irq_wake(ndev->irq);
3239}
3240
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003241static int sh_eth_suspend(struct device *dev)
3242{
3243 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003244 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003245 int ret = 0;
3246
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003247 if (!netif_running(ndev))
3248 return 0;
3249
3250 netif_device_detach(ndev);
3251
3252 if (mdp->wol_enabled)
3253 ret = sh_eth_wol_setup(ndev);
3254 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003255 ret = sh_eth_close(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003256
3257 return ret;
3258}
3259
3260static int sh_eth_resume(struct device *dev)
3261{
3262 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003263 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003264 int ret = 0;
3265
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003266 if (!netif_running(ndev))
3267 return 0;
3268
3269 if (mdp->wol_enabled)
3270 ret = sh_eth_wol_restore(ndev);
3271 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003272 ret = sh_eth_open(ndev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003273
3274 if (ret < 0)
3275 return ret;
3276
3277 netif_device_attach(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003278
3279 return ret;
3280}
3281#endif
3282
Magnus Dammbcd51492009-10-09 00:20:04 +00003283static int sh_eth_runtime_nop(struct device *dev)
3284{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003285 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003286 * and ->runtime_resume(). Simply returns success.
3287 *
3288 * This driver re-initializes all registers after
3289 * pm_runtime_get_sync() anyway so there is no need
3290 * to save and restore registers here.
3291 */
3292 return 0;
3293}
3294
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003295static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003296 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003297 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003298};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003299#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3300#else
3301#define SH_ETH_PM_OPS NULL
3302#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003303
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003304static struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003305 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003306 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003307 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003308 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003309 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3310 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003311 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003312 { }
3313};
3314MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3315
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003316static struct platform_driver sh_eth_driver = {
3317 .probe = sh_eth_drv_probe,
3318 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003319 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003320 .driver = {
3321 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003322 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003323 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003324 },
3325};
3326
Axel Lindb62f682011-11-27 16:44:17 +00003327module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003328
3329MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3330MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3331MODULE_LICENSE("GPL v2");