blob: f2af5ee84b77bd7d474152eda02c5c8d2a71e11f [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03006 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000043#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000044#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000045#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070046
47#include "sh_eth.h"
48
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000049#define SH_ETH_DEF_MSG_ENABLE \
50 (NETIF_MSG_LINK | \
51 NETIF_MSG_TIMER | \
52 NETIF_MSG_RX_ERR| \
53 NETIF_MSG_TX_ERR)
54
Sergei Shtylyov2274d372015-12-13 01:44:50 +030055#define SH_ETH_OFFSET_INVALID ((u16)~0)
56
Ben Hutchings33657112015-02-26 20:34:14 +000057#define SH_ETH_OFFSET_DEFAULTS \
58 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
59
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000060static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000061 SH_ETH_OFFSET_DEFAULTS,
62
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000063 [EDSR] = 0x0000,
64 [EDMR] = 0x0400,
65 [EDTRR] = 0x0408,
66 [EDRRR] = 0x0410,
67 [EESR] = 0x0428,
68 [EESIPR] = 0x0430,
69 [TDLAR] = 0x0010,
70 [TDFAR] = 0x0014,
71 [TDFXR] = 0x0018,
72 [TDFFR] = 0x001c,
73 [RDLAR] = 0x0030,
74 [RDFAR] = 0x0034,
75 [RDFXR] = 0x0038,
76 [RDFFR] = 0x003c,
77 [TRSCER] = 0x0438,
78 [RMFCR] = 0x0440,
79 [TFTR] = 0x0448,
80 [FDR] = 0x0450,
81 [RMCR] = 0x0458,
82 [RPADIR] = 0x0460,
83 [FCFTR] = 0x0468,
84 [CSMR] = 0x04E4,
85
86 [ECMR] = 0x0500,
87 [ECSR] = 0x0510,
88 [ECSIPR] = 0x0518,
89 [PIR] = 0x0520,
90 [PSR] = 0x0528,
91 [PIPR] = 0x052c,
92 [RFLR] = 0x0508,
93 [APR] = 0x0554,
94 [MPR] = 0x0558,
95 [PFTCR] = 0x055c,
96 [PFRCR] = 0x0560,
97 [TPAUSER] = 0x0564,
98 [GECMR] = 0x05b0,
99 [BCULR] = 0x05b4,
100 [MAHR] = 0x05c0,
101 [MALR] = 0x05c8,
102 [TROCR] = 0x0700,
103 [CDCR] = 0x0708,
104 [LCCR] = 0x0710,
105 [CEFCR] = 0x0740,
106 [FRECR] = 0x0748,
107 [TSFRCR] = 0x0750,
108 [TLFRCR] = 0x0758,
109 [RFCR] = 0x0760,
110 [CERCR] = 0x0768,
111 [CEECR] = 0x0770,
112 [MAFCR] = 0x0778,
113 [RMII_MII] = 0x0790,
114
115 [ARSTR] = 0x0000,
116 [TSU_CTRST] = 0x0004,
117 [TSU_FWEN0] = 0x0010,
118 [TSU_FWEN1] = 0x0014,
119 [TSU_FCM] = 0x0018,
120 [TSU_BSYSL0] = 0x0020,
121 [TSU_BSYSL1] = 0x0024,
122 [TSU_PRISL0] = 0x0028,
123 [TSU_PRISL1] = 0x002c,
124 [TSU_FWSL0] = 0x0030,
125 [TSU_FWSL1] = 0x0034,
126 [TSU_FWSLC] = 0x0038,
127 [TSU_QTAG0] = 0x0040,
128 [TSU_QTAG1] = 0x0044,
129 [TSU_FWSR] = 0x0050,
130 [TSU_FWINMK] = 0x0054,
131 [TSU_ADQT0] = 0x0048,
132 [TSU_ADQT1] = 0x004c,
133 [TSU_VTAG0] = 0x0058,
134 [TSU_VTAG1] = 0x005c,
135 [TSU_ADSBSY] = 0x0060,
136 [TSU_TEN] = 0x0064,
137 [TSU_POST1] = 0x0070,
138 [TSU_POST2] = 0x0074,
139 [TSU_POST3] = 0x0078,
140 [TSU_POST4] = 0x007c,
141 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000142
143 [TXNLCR0] = 0x0080,
144 [TXALCR0] = 0x0084,
145 [RXNLCR0] = 0x0088,
146 [RXALCR0] = 0x008c,
147 [FWNLCR0] = 0x0090,
148 [FWALCR0] = 0x0094,
149 [TXNLCR1] = 0x00a0,
150 [TXALCR1] = 0x00a0,
151 [RXNLCR1] = 0x00a8,
152 [RXALCR1] = 0x00ac,
153 [FWNLCR1] = 0x00b0,
154 [FWALCR1] = 0x00b4,
155};
156
Simon Hormandb893472014-01-17 09:22:28 +0900157static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000158 SH_ETH_OFFSET_DEFAULTS,
159
Simon Hormandb893472014-01-17 09:22:28 +0900160 [EDSR] = 0x0000,
161 [EDMR] = 0x0400,
162 [EDTRR] = 0x0408,
163 [EDRRR] = 0x0410,
164 [EESR] = 0x0428,
165 [EESIPR] = 0x0430,
166 [TDLAR] = 0x0010,
167 [TDFAR] = 0x0014,
168 [TDFXR] = 0x0018,
169 [TDFFR] = 0x001c,
170 [RDLAR] = 0x0030,
171 [RDFAR] = 0x0034,
172 [RDFXR] = 0x0038,
173 [RDFFR] = 0x003c,
174 [TRSCER] = 0x0438,
175 [RMFCR] = 0x0440,
176 [TFTR] = 0x0448,
177 [FDR] = 0x0450,
178 [RMCR] = 0x0458,
179 [RPADIR] = 0x0460,
180 [FCFTR] = 0x0468,
181 [CSMR] = 0x04E4,
182
183 [ECMR] = 0x0500,
184 [RFLR] = 0x0508,
185 [ECSR] = 0x0510,
186 [ECSIPR] = 0x0518,
187 [PIR] = 0x0520,
188 [APR] = 0x0554,
189 [MPR] = 0x0558,
190 [PFTCR] = 0x055c,
191 [PFRCR] = 0x0560,
192 [TPAUSER] = 0x0564,
193 [MAHR] = 0x05c0,
194 [MALR] = 0x05c8,
195 [CEFCR] = 0x0740,
196 [FRECR] = 0x0748,
197 [TSFRCR] = 0x0750,
198 [TLFRCR] = 0x0758,
199 [RFCR] = 0x0760,
200 [MAFCR] = 0x0778,
201
202 [ARSTR] = 0x0000,
203 [TSU_CTRST] = 0x0004,
Chris Brandte1487882016-09-07 14:57:09 -0400204 [TSU_FWSLC] = 0x0038,
Simon Hormandb893472014-01-17 09:22:28 +0900205 [TSU_VTAG0] = 0x0058,
206 [TSU_ADSBSY] = 0x0060,
207 [TSU_TEN] = 0x0064,
Chris Brandte1487882016-09-07 14:57:09 -0400208 [TSU_POST1] = 0x0070,
209 [TSU_POST2] = 0x0074,
210 [TSU_POST3] = 0x0078,
211 [TSU_POST4] = 0x007c,
Simon Hormandb893472014-01-17 09:22:28 +0900212 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900213
214 [TXNLCR0] = 0x0080,
215 [TXALCR0] = 0x0084,
216 [RXNLCR0] = 0x0088,
217 [RXALCR0] = 0x008C,
218};
219
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000220static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000221 SH_ETH_OFFSET_DEFAULTS,
222
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000223 [ECMR] = 0x0300,
224 [RFLR] = 0x0308,
225 [ECSR] = 0x0310,
226 [ECSIPR] = 0x0318,
227 [PIR] = 0x0320,
228 [PSR] = 0x0328,
229 [RDMLR] = 0x0340,
230 [IPGR] = 0x0350,
231 [APR] = 0x0354,
232 [MPR] = 0x0358,
233 [RFCF] = 0x0360,
234 [TPAUSER] = 0x0364,
235 [TPAUSECR] = 0x0368,
236 [MAHR] = 0x03c0,
237 [MALR] = 0x03c8,
238 [TROCR] = 0x03d0,
239 [CDCR] = 0x03d4,
240 [LCCR] = 0x03d8,
241 [CNDCR] = 0x03dc,
242 [CEFCR] = 0x03e4,
243 [FRECR] = 0x03e8,
244 [TSFRCR] = 0x03ec,
245 [TLFRCR] = 0x03f0,
246 [RFCR] = 0x03f4,
247 [MAFCR] = 0x03f8,
248
249 [EDMR] = 0x0200,
250 [EDTRR] = 0x0208,
251 [EDRRR] = 0x0210,
252 [TDLAR] = 0x0218,
253 [RDLAR] = 0x0220,
254 [EESR] = 0x0228,
255 [EESIPR] = 0x0230,
256 [TRSCER] = 0x0238,
257 [RMFCR] = 0x0240,
258 [TFTR] = 0x0248,
259 [FDR] = 0x0250,
260 [RMCR] = 0x0258,
261 [TFUCR] = 0x0264,
262 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900263 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000264 [FCFTR] = 0x0270,
265 [TRIMD] = 0x027c,
266};
267
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000268static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000269 SH_ETH_OFFSET_DEFAULTS,
270
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000271 [ECMR] = 0x0100,
272 [RFLR] = 0x0108,
273 [ECSR] = 0x0110,
274 [ECSIPR] = 0x0118,
275 [PIR] = 0x0120,
276 [PSR] = 0x0128,
277 [RDMLR] = 0x0140,
278 [IPGR] = 0x0150,
279 [APR] = 0x0154,
280 [MPR] = 0x0158,
281 [TPAUSER] = 0x0164,
282 [RFCF] = 0x0160,
283 [TPAUSECR] = 0x0168,
284 [BCFRR] = 0x016c,
285 [MAHR] = 0x01c0,
286 [MALR] = 0x01c8,
287 [TROCR] = 0x01d0,
288 [CDCR] = 0x01d4,
289 [LCCR] = 0x01d8,
290 [CNDCR] = 0x01dc,
291 [CEFCR] = 0x01e4,
292 [FRECR] = 0x01e8,
293 [TSFRCR] = 0x01ec,
294 [TLFRCR] = 0x01f0,
295 [RFCR] = 0x01f4,
296 [MAFCR] = 0x01f8,
297 [RTRATE] = 0x01fc,
298
299 [EDMR] = 0x0000,
300 [EDTRR] = 0x0008,
301 [EDRRR] = 0x0010,
302 [TDLAR] = 0x0018,
303 [RDLAR] = 0x0020,
304 [EESR] = 0x0028,
305 [EESIPR] = 0x0030,
306 [TRSCER] = 0x0038,
307 [RMFCR] = 0x0040,
308 [TFTR] = 0x0048,
309 [FDR] = 0x0050,
310 [RMCR] = 0x0058,
311 [TFUCR] = 0x0064,
312 [RFOCR] = 0x0068,
313 [FCFTR] = 0x0070,
314 [RPADIR] = 0x0078,
315 [TRIMD] = 0x007c,
316 [RBWAR] = 0x00c8,
317 [RDFAR] = 0x00cc,
318 [TBRAR] = 0x00d4,
319 [TDFAR] = 0x00d8,
320};
321
322static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000323 SH_ETH_OFFSET_DEFAULTS,
324
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400325 [EDMR] = 0x0000,
326 [EDTRR] = 0x0004,
327 [EDRRR] = 0x0008,
328 [TDLAR] = 0x000c,
329 [RDLAR] = 0x0010,
330 [EESR] = 0x0014,
331 [EESIPR] = 0x0018,
332 [TRSCER] = 0x001c,
333 [RMFCR] = 0x0020,
334 [TFTR] = 0x0024,
335 [FDR] = 0x0028,
336 [RMCR] = 0x002c,
337 [EDOCR] = 0x0030,
338 [FCFTR] = 0x0034,
339 [RPADIR] = 0x0038,
340 [TRIMD] = 0x003c,
341 [RBWAR] = 0x0040,
342 [RDFAR] = 0x0044,
343 [TBRAR] = 0x004c,
344 [TDFAR] = 0x0050,
345
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000346 [ECMR] = 0x0160,
347 [ECSR] = 0x0164,
348 [ECSIPR] = 0x0168,
349 [PIR] = 0x016c,
350 [MAHR] = 0x0170,
351 [MALR] = 0x0174,
352 [RFLR] = 0x0178,
353 [PSR] = 0x017c,
354 [TROCR] = 0x0180,
355 [CDCR] = 0x0184,
356 [LCCR] = 0x0188,
357 [CNDCR] = 0x018c,
358 [CEFCR] = 0x0194,
359 [FRECR] = 0x0198,
360 [TSFRCR] = 0x019c,
361 [TLFRCR] = 0x01a0,
362 [RFCR] = 0x01a4,
363 [MAFCR] = 0x01a8,
364 [IPGR] = 0x01b4,
365 [APR] = 0x01b8,
366 [MPR] = 0x01bc,
367 [TPAUSER] = 0x01c4,
368 [BCFR] = 0x01cc,
369
370 [ARSTR] = 0x0000,
371 [TSU_CTRST] = 0x0004,
372 [TSU_FWEN0] = 0x0010,
373 [TSU_FWEN1] = 0x0014,
374 [TSU_FCM] = 0x0018,
375 [TSU_BSYSL0] = 0x0020,
376 [TSU_BSYSL1] = 0x0024,
377 [TSU_PRISL0] = 0x0028,
378 [TSU_PRISL1] = 0x002c,
379 [TSU_FWSL0] = 0x0030,
380 [TSU_FWSL1] = 0x0034,
381 [TSU_FWSLC] = 0x0038,
382 [TSU_QTAGM0] = 0x0040,
383 [TSU_QTAGM1] = 0x0044,
384 [TSU_ADQT0] = 0x0048,
385 [TSU_ADQT1] = 0x004c,
386 [TSU_FWSR] = 0x0050,
387 [TSU_FWINMK] = 0x0054,
388 [TSU_ADSBSY] = 0x0060,
389 [TSU_TEN] = 0x0064,
390 [TSU_POST1] = 0x0070,
391 [TSU_POST2] = 0x0074,
392 [TSU_POST3] = 0x0078,
393 [TSU_POST4] = 0x007c,
394
395 [TXNLCR0] = 0x0080,
396 [TXALCR0] = 0x0084,
397 [RXNLCR0] = 0x0088,
398 [RXALCR0] = 0x008c,
399 [FWNLCR0] = 0x0090,
400 [FWALCR0] = 0x0094,
401 [TXNLCR1] = 0x00a0,
402 [TXALCR1] = 0x00a0,
403 [RXNLCR1] = 0x00a8,
404 [RXALCR1] = 0x00ac,
405 [FWNLCR1] = 0x00b0,
406 [FWALCR1] = 0x00b4,
407
408 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000409};
410
Ben Hutchings740c7f32015-01-27 00:49:32 +0000411static void sh_eth_rcv_snd_disable(struct net_device *ndev);
412static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
413
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300414static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
415{
416 struct sh_eth_private *mdp = netdev_priv(ndev);
417 u16 offset = mdp->reg_offset[enum_index];
418
419 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
420 return;
421
422 iowrite32(data, mdp->addr + offset);
423}
424
425static u32 sh_eth_read(struct net_device *ndev, int enum_index)
426{
427 struct sh_eth_private *mdp = netdev_priv(ndev);
428 u16 offset = mdp->reg_offset[enum_index];
429
430 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
431 return ~0U;
432
433 return ioread32(mdp->addr + offset);
434}
435
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300436static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
437 u32 set)
438{
439 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
440 enum_index);
441}
442
Simon Horman504c8ca2014-01-17 09:22:27 +0900443static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000444{
Simon Horman504c8ca2014-01-17 09:22:27 +0900445 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000446}
447
Simon Hormandb893472014-01-17 09:22:28 +0900448static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
449{
450 return mdp->reg_offset == sh_eth_offset_fast_rz;
451}
452
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400453static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000454{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000455 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300456 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000457
458 switch (mdp->phy_interface) {
459 case PHY_INTERFACE_MODE_GMII:
460 value = 0x2;
461 break;
462 case PHY_INTERFACE_MODE_MII:
463 value = 0x1;
464 break;
465 case PHY_INTERFACE_MODE_RMII:
466 value = 0x0;
467 break;
468 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300469 netdev_warn(ndev,
470 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000471 value = 0x1;
472 break;
473 }
474
475 sh_eth_write(ndev, value, RMII_MII);
476}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000477
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400478static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000479{
480 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000481
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300482 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000483}
484
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100485static void sh_eth_chip_reset(struct net_device *ndev)
486{
487 struct sh_eth_private *mdp = netdev_priv(ndev);
488
489 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300490 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100491 mdelay(1);
492}
493
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100494static void sh_eth_set_rate_gether(struct net_device *ndev)
495{
496 struct sh_eth_private *mdp = netdev_priv(ndev);
497
498 switch (mdp->speed) {
499 case 10: /* 10BASE */
500 sh_eth_write(ndev, GECMR_10, GECMR);
501 break;
502 case 100:/* 100BASE */
503 sh_eth_write(ndev, GECMR_100, GECMR);
504 break;
505 case 1000: /* 1000BASE */
506 sh_eth_write(ndev, GECMR_1000, GECMR);
507 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100508 }
509}
510
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100511#ifdef CONFIG_OF
512/* R7S72100 */
513static struct sh_eth_cpu_data r7s72100_data = {
514 .chip_reset = sh_eth_chip_reset,
515 .set_duplex = sh_eth_set_duplex,
516
517 .register_type = SH_ETH_REG_FAST_RZ,
518
519 .ecsr_value = ECSR_ICD,
520 .ecsipr_value = ECSIPR_ICDIP,
Chris Brandt33d446d2016-12-01 13:32:14 -0500521 .eesipr_value = 0xe77f009f,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100522
523 .tx_check = EESR_TC1 | EESR_FTC,
524 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
525 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300526 EESR_TDE,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100527 .fdr_value = 0x0000070f,
528
529 .no_psr = 1,
530 .apr = 1,
531 .mpr = 1,
532 .tpauser = 1,
533 .hw_swap = 1,
534 .rpadir = 1,
535 .rpadir_value = 2 << 16,
536 .no_trimd = 1,
537 .no_ade = 1,
538 .hw_crc = 1,
539 .tsu = 1,
540 .shift_rd0 = 1,
541};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100542
543static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
544{
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700545 sh_eth_chip_reset(ndev);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100546
547 sh_eth_select_mii(ndev);
548}
549
550/* R8A7740 */
551static struct sh_eth_cpu_data r8a7740_data = {
552 .chip_reset = sh_eth_chip_reset_r8a7740,
553 .set_duplex = sh_eth_set_duplex,
554 .set_rate = sh_eth_set_rate_gether,
555
556 .register_type = SH_ETH_REG_GIGABIT,
557
558 .ecsr_value = ECSR_ICD | ECSR_MPD,
559 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
560 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
561
562 .tx_check = EESR_TC1 | EESR_FTC,
563 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
564 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300565 EESR_TDE,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100566 .fdr_value = 0x0000070f,
567
568 .apr = 1,
569 .mpr = 1,
570 .tpauser = 1,
571 .bculr = 1,
572 .hw_swap = 1,
573 .rpadir = 1,
574 .rpadir_value = 2 << 16,
575 .no_trimd = 1,
576 .no_ade = 1,
577 .tsu = 1,
578 .select_mii = 1,
579 .shift_rd0 = 1,
580};
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100581
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000582/* There is CPU dependent code */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000583static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000584{
585 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000586
587 switch (mdp->speed) {
588 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300589 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000590 break;
591 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300592 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000593 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000594 }
595}
596
Sergei Shtylyov674853b2013-04-27 10:44:24 +0000597/* R8A7778/9 */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000598static struct sh_eth_cpu_data r8a777x_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000599 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000600 .set_rate = sh_eth_set_rate_r8a777x,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000601
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400602 .register_type = SH_ETH_REG_FAST_RCAR,
603
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000604 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
605 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
606 .eesipr_value = 0x01ff009f,
607
608 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400609 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300610 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900611 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000612
613 .apr = 1,
614 .mpr = 1,
615 .tpauser = 1,
616 .hw_swap = 1,
617};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000618
Sergei Shtylyov94a12b12013-12-08 02:59:18 +0300619/* R8A7790/1 */
620static struct sh_eth_cpu_data r8a779x_data = {
Simon Hormane18dbf72013-07-23 10:18:05 +0900621 .set_duplex = sh_eth_set_duplex,
622 .set_rate = sh_eth_set_rate_r8a777x,
623
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400624 .register_type = SH_ETH_REG_FAST_RCAR,
625
Simon Hormane18dbf72013-07-23 10:18:05 +0900626 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
627 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
628 .eesipr_value = 0x01ff009f,
629
630 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900631 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300632 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900633 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900634
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100635 .trscer_err_mask = DESC_I_RINT8,
636
Simon Hormane18dbf72013-07-23 10:18:05 +0900637 .apr = 1,
638 .mpr = 1,
639 .tpauser = 1,
640 .hw_swap = 1,
641 .rmiimode = 1,
642};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100643#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900644
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000645static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000646{
647 struct sh_eth_private *mdp = netdev_priv(ndev);
648
649 switch (mdp->speed) {
650 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300651 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000652 break;
653 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300654 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000655 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000656 }
657}
658
659/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000660static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000661 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000662 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000663
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400664 .register_type = SH_ETH_REG_FAST_SH4,
665
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000666 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
667 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyova80c3de2013-06-20 02:24:54 +0400668 .eesipr_value = 0x01ff009f,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000669
670 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400671 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300672 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000673
674 .apr = 1,
675 .mpr = 1,
676 .tpauser = 1,
677 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800678 .rpadir = 1,
679 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000680};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000681
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000682static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000683{
684 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000685
686 switch (mdp->speed) {
687 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000688 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000689 break;
690 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000691 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000692 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000693 }
694}
695
696/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000697static struct sh_eth_cpu_data sh7757_data = {
698 .set_duplex = sh_eth_set_duplex,
699 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000700
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400701 .register_type = SH_ETH_REG_FAST_SH4,
702
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000703 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000704
705 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400706 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300707 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000708
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000709 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000710 .apr = 1,
711 .mpr = 1,
712 .tpauser = 1,
713 .hw_swap = 1,
714 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000715 .rpadir = 1,
716 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000717 .rtrate = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000718};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000719
David S. Millere403d292013-06-07 23:40:41 -0700720#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000721#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
722#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
723static void sh_eth_chip_reset_giga(struct net_device *ndev)
724{
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100725 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300726 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000727
728 /* save MAHR and MALR */
729 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000730 malr[i] = ioread32((void *)GIGA_MALR(i));
731 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000732 }
733
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700734 sh_eth_chip_reset(ndev);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000735
736 /* restore MAHR and MALR */
737 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000738 iowrite32(malr[i], (void *)GIGA_MALR(i));
739 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000740 }
741}
742
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000743static void sh_eth_set_rate_giga(struct net_device *ndev)
744{
745 struct sh_eth_private *mdp = netdev_priv(ndev);
746
747 switch (mdp->speed) {
748 case 10: /* 10BASE */
749 sh_eth_write(ndev, 0x00000000, GECMR);
750 break;
751 case 100:/* 100BASE */
752 sh_eth_write(ndev, 0x00000010, GECMR);
753 break;
754 case 1000: /* 1000BASE */
755 sh_eth_write(ndev, 0x00000020, GECMR);
756 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000757 }
758}
759
760/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000761static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000762 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000763 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000764 .set_rate = sh_eth_set_rate_giga,
765
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400766 .register_type = SH_ETH_REG_GIGABIT,
767
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000768 .ecsr_value = ECSR_ICD | ECSR_MPD,
769 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
770 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
771
772 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400773 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
774 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300775 EESR_TDE,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000776 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000777
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000778 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000779 .apr = 1,
780 .mpr = 1,
781 .tpauser = 1,
782 .bculr = 1,
783 .hw_swap = 1,
784 .rpadir = 1,
785 .rpadir_value = 2 << 16,
786 .no_trimd = 1,
787 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000788 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000789};
790
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000791/* SH7734 */
792static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000793 .chip_reset = sh_eth_chip_reset,
794 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000795 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000796
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400797 .register_type = SH_ETH_REG_GIGABIT,
798
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000799 .ecsr_value = ECSR_ICD | ECSR_MPD,
800 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
801 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
802
803 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400804 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
805 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300806 EESR_TDE,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000807
808 .apr = 1,
809 .mpr = 1,
810 .tpauser = 1,
811 .bculr = 1,
812 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000813 .no_trimd = 1,
814 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000815 .tsu = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000816 .hw_crc = 1,
817 .select_mii = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000818};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000819
820/* SH7763 */
821static struct sh_eth_cpu_data sh7763_data = {
822 .chip_reset = sh_eth_chip_reset,
823 .set_duplex = sh_eth_set_duplex,
824 .set_rate = sh_eth_set_rate_gether,
825
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400826 .register_type = SH_ETH_REG_GIGABIT,
827
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000828 .ecsr_value = ECSR_ICD | ECSR_MPD,
829 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
830 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
831
832 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300833 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300834 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000835
836 .apr = 1,
837 .mpr = 1,
838 .tpauser = 1,
839 .bculr = 1,
840 .hw_swap = 1,
841 .no_trimd = 1,
842 .no_ade = 1,
843 .tsu = 1,
844 .irq_flags = IRQF_SHARED,
845};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000846
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000847static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400848 .register_type = SH_ETH_REG_FAST_SH3_SH2,
849
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000850 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
851
852 .apr = 1,
853 .mpr = 1,
854 .tpauser = 1,
855 .hw_swap = 1,
856};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000857
858static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400859 .register_type = SH_ETH_REG_FAST_SH3_SH2,
860
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000861 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000862 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000863};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000864
865static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
866{
867 if (!cd->ecsr_value)
868 cd->ecsr_value = DEFAULT_ECSR_INIT;
869
870 if (!cd->ecsipr_value)
871 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
872
873 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300874 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000875 DEFAULT_FIFO_F_D_RFD;
876
877 if (!cd->fdr_value)
878 cd->fdr_value = DEFAULT_FDR_INIT;
879
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000880 if (!cd->tx_check)
881 cd->tx_check = DEFAULT_TX_CHECK;
882
883 if (!cd->eesr_err_check)
884 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +0900885
886 if (!cd->trscer_err_mask)
887 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000888}
889
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000890static int sh_eth_check_reset(struct net_device *ndev)
891{
892 int ret = 0;
893 int cnt = 100;
894
895 while (cnt > 0) {
Sergei Shtylyov97717ed2016-04-24 23:45:23 +0300896 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000897 break;
898 mdelay(1);
899 cnt--;
900 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400901 if (cnt <= 0) {
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300902 netdev_err(ndev, "Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000903 ret = -ETIMEDOUT;
904 }
905 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000906}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000907
908static int sh_eth_reset(struct net_device *ndev)
909{
910 struct sh_eth_private *mdp = netdev_priv(ndev);
911 int ret = 0;
912
Simon Hormandb893472014-01-17 09:22:28 +0900913 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000914 sh_eth_write(ndev, EDSR_ENALL, EDSR);
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300915 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000916
917 ret = sh_eth_check_reset(ndev);
918 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +0100919 return ret;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000920
921 /* Table Init */
922 sh_eth_write(ndev, 0x0, TDLAR);
923 sh_eth_write(ndev, 0x0, TDFAR);
924 sh_eth_write(ndev, 0x0, TDFXR);
925 sh_eth_write(ndev, 0x0, TDFFR);
926 sh_eth_write(ndev, 0x0, RDLAR);
927 sh_eth_write(ndev, 0x0, RDFAR);
928 sh_eth_write(ndev, 0x0, RDFXR);
929 sh_eth_write(ndev, 0x0, RDFFR);
930
931 /* Reset HW CRC register */
932 if (mdp->cd->hw_crc)
933 sh_eth_write(ndev, 0x0, CSMR);
934
935 /* Select MII mode */
936 if (mdp->cd->select_mii)
937 sh_eth_select_mii(ndev);
938 } else {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300939 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000940 mdelay(3);
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300941 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000942 }
943
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000944 return ret;
945}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000946
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000947static void sh_eth_set_receive_align(struct sk_buff *skb)
948{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900949 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000950
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000951 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900952 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000953}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000954
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300955/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700956static void update_mac_address(struct net_device *ndev)
957{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000958 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300959 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
960 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000961 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300962 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700963}
964
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300965/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700966 *
967 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
968 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
969 * When you want use this device, you must set MAC address in bootloader.
970 *
971 */
Magnus Damm748031f2009-10-09 00:17:14 +0000972static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700973{
Magnus Damm748031f2009-10-09 00:17:14 +0000974 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -0700975 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +0000976 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +0300977 u32 mahr = sh_eth_read(ndev, MAHR);
978 u32 malr = sh_eth_read(ndev, MALR);
979
980 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
981 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
982 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
983 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
984 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
985 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +0000986 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700987}
988
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100989static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000990{
Simon Hormandb893472014-01-17 09:22:28 +0900991 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000992 return EDTRR_TRNS_GETHER;
993 else
994 return EDTRR_TRNS_ETHER;
995}
996
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700997struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000998 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700999 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001000 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001001};
1002
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001003static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001004{
1005 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001006 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001007
1008 if (bitbang->set_gate)
1009 bitbang->set_gate(bitbang->addr);
1010
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001011 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001012 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001013 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001014 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001015 pir &= ~mask;
1016 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001017}
1018
1019/* Data I/O pin control */
1020static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1021{
1022 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001023}
1024
1025/* Set bit data*/
1026static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1027{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001028 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001029}
1030
1031/* Get bit data*/
1032static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1033{
1034 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001035
1036 if (bitbang->set_gate)
1037 bitbang->set_gate(bitbang->addr);
1038
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001039 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001040}
1041
1042/* MDC pin control */
1043static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1044{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001045 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001046}
1047
1048/* mdio bus control struct */
1049static struct mdiobb_ops bb_ops = {
1050 .owner = THIS_MODULE,
1051 .set_mdc = sh_mdc_ctrl,
1052 .set_mdio_dir = sh_mmd_ctrl,
1053 .set_mdio_data = sh_set_mdio,
1054 .get_mdio_data = sh_get_mdio,
1055};
1056
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001057/* free skb and descriptor buffer */
1058static void sh_eth_ring_free(struct net_device *ndev)
1059{
1060 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001061 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001062
1063 /* Free Rx skb ringbuffer */
1064 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001065 for (i = 0; i < mdp->num_rx_ring; i++)
1066 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001067 }
1068 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001069 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001070
1071 /* Free Tx skb ringbuffer */
1072 if (mdp->tx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001073 for (i = 0; i < mdp->num_tx_ring; i++)
1074 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001075 }
1076 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001077 mdp->tx_skbuff = NULL;
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001078
1079 if (mdp->rx_ring) {
1080 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1081 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1082 mdp->rx_desc_dma);
1083 mdp->rx_ring = NULL;
1084 }
1085
1086 if (mdp->tx_ring) {
1087 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1088 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1089 mdp->tx_desc_dma);
1090 mdp->tx_ring = NULL;
1091 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001092}
1093
1094/* format skb and descriptor buffer */
1095static void sh_eth_ring_format(struct net_device *ndev)
1096{
1097 struct sh_eth_private *mdp = netdev_priv(ndev);
1098 int i;
1099 struct sk_buff *skb;
1100 struct sh_eth_rxdesc *rxdesc = NULL;
1101 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001102 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1103 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001104 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001105 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001106 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001107
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001108 mdp->cur_rx = 0;
1109 mdp->cur_tx = 0;
1110 mdp->dirty_rx = 0;
1111 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001112
1113 memset(mdp->rx_ring, 0, rx_ringsize);
1114
1115 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001116 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001117 /* skb */
1118 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001119 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001120 if (skb == NULL)
1121 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001122 sh_eth_set_receive_align(skb);
1123
Sergei Shtylyovab857912015-10-24 00:46:03 +03001124 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001125 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001126 dma_addr = dma_map_single(&ndev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001127 DMA_FROM_DEVICE);
1128 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1129 kfree_skb(skb);
1130 break;
1131 }
1132 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001133
1134 /* RX descriptor */
1135 rxdesc = &mdp->rx_ring[i];
1136 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001137 rxdesc->addr = cpu_to_le32(dma_addr);
1138 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001139
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001140 /* Rx descriptor address set */
1141 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001142 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001143 if (sh_eth_is_gether(mdp) ||
1144 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001145 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001146 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001147 }
1148
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001149 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001150
1151 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001152 if (rxdesc)
1153 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001154
1155 memset(mdp->tx_ring, 0, tx_ringsize);
1156
1157 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001158 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001159 mdp->tx_skbuff[i] = NULL;
1160 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001161 txdesc->status = cpu_to_le32(TD_TFP);
1162 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001163 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001164 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001165 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001166 if (sh_eth_is_gether(mdp) ||
1167 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001168 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001169 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001170 }
1171
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001172 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001173}
1174
1175/* Get skb and descriptor buffer */
1176static int sh_eth_ring_init(struct net_device *ndev)
1177{
1178 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001179 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001180
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001181 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001182 * card needs room to do 8 byte alignment, +2 so we can reserve
1183 * the first 2 bytes, and +16 gets room for the status word from the
1184 * card.
1185 */
1186 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1187 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001188 if (mdp->cd->rpadir)
1189 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001190
1191 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001192 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1193 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001194 if (!mdp->rx_skbuff)
1195 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001196
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001197 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1198 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001199 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001200 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001201
1202 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001203 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001204 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001205 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001206 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001207 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001208
1209 mdp->dirty_rx = 0;
1210
1211 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001212 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001213 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001214 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001215 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001216 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001217 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001218
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001219ring_free:
1220 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001221 sh_eth_ring_free(ndev);
1222
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001223 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001224}
1225
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001226static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001227{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001228 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001229 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001230
1231 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001232 ret = sh_eth_reset(ndev);
1233 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001234 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001235
Simon Horman55754f12013-07-23 10:18:04 +09001236 if (mdp->cd->rmiimode)
1237 sh_eth_write(ndev, 0x1, RMIIMODE);
1238
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001239 /* Descriptor format */
1240 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001241 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001242 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001243
1244 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001245 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001246
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001247#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001248 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001249 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001250 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001251#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001252 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001253
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001254 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001255 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1256 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001257
Ben Dooks530aa2d2014-06-03 12:21:13 +01001258 /* Frame recv control (enable multiple-packets per rx irq) */
1259 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001260
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001261 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001262
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001263 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001264 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001265
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001266 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001267
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001268 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001269 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001270
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001271 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001272 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1273 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001274
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001275 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001276 mdp->irq_enabled = true;
1277 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278
1279 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001280 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1281 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001282
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001283 if (mdp->cd->set_rate)
1284 mdp->cd->set_rate(ndev);
1285
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001286 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001287 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001288
1289 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001290 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001291
1292 /* Set MAC address */
1293 update_mac_address(ndev);
1294
1295 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001296 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001297 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001298 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001299 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001300 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001301 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001302
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001303 /* Setting the Rx mode will start the Rx process. */
1304 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001305
1306 return ret;
1307}
1308
Ben Hutchings740c7f32015-01-27 00:49:32 +00001309static void sh_eth_dev_exit(struct net_device *ndev)
1310{
1311 struct sh_eth_private *mdp = netdev_priv(ndev);
1312 int i;
1313
1314 /* Deactivate all TX descriptors, so DMA should stop at next
1315 * packet boundary if it's currently running
1316 */
1317 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001318 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001319
1320 /* Disable TX FIFO egress to MAC */
1321 sh_eth_rcv_snd_disable(ndev);
1322
1323 /* Stop RX DMA at next packet boundary */
1324 sh_eth_write(ndev, 0, EDRRR);
1325
1326 /* Aside from TX DMA, we can't tell when the hardware is
1327 * really stopped, so we need to reset to make sure.
1328 * Before doing that, wait for long enough to *probably*
1329 * finish transmitting the last packet and poll stats.
1330 */
1331 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1332 sh_eth_get_stats(ndev);
1333 sh_eth_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001334
1335 /* Set MAC address again */
1336 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001337}
1338
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001339/* free Tx skb function */
1340static int sh_eth_txfree(struct net_device *ndev)
1341{
1342 struct sh_eth_private *mdp = netdev_priv(ndev);
1343 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001344 int free_num = 0;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001345 int entry;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001346
1347 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001348 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001349 txdesc = &mdp->tx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001350 if (txdesc->status & cpu_to_le32(TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001351 break;
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001352 /* TACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001353 dma_rmb();
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001354 netif_info(mdp, tx_done, ndev,
1355 "tx entry %d status 0x%08x\n",
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001356 entry, le32_to_cpu(txdesc->status));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001357 /* Free the original skb. */
1358 if (mdp->tx_skbuff[entry]) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001359 dma_unmap_single(&ndev->dev, le32_to_cpu(txdesc->addr),
1360 le32_to_cpu(txdesc->len) >> 16,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001361 DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001362 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1363 mdp->tx_skbuff[entry] = NULL;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001364 free_num++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001365 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001366 txdesc->status = cpu_to_le32(TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001367 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001368 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001369
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001370 ndev->stats.tx_packets++;
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001371 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001372 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001373 return free_num;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001374}
1375
1376/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001377static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001378{
1379 struct sh_eth_private *mdp = netdev_priv(ndev);
1380 struct sh_eth_rxdesc *rxdesc;
1381
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001382 int entry = mdp->cur_rx % mdp->num_rx_ring;
1383 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001384 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001385 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001386 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001387 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001388 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001389 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001390 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001391
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001392 boguscnt = min(boguscnt, *quota);
1393 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001394 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001395 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001396 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001397 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001398 desc_status = le32_to_cpu(rxdesc->status);
1399 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001400
1401 if (--boguscnt < 0)
1402 break;
1403
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001404 netif_info(mdp, rx_status, ndev,
1405 "rx entry %d status 0x%08x len %d\n",
1406 entry, desc_status, pkt_len);
1407
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001408 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001409 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001410
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001411 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001412 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001413 * bit 0. However, in case of the R8A7740 and R7S72100
1414 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001415 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001416 */
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001417 if (mdp->cd->shift_rd0)
1418 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001419
Sergei Shtylyov248be832015-12-04 01:45:40 +03001420 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001421 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1422 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001423 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001424 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001425 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001426 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001427 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001428 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001429 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001430 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001431 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001432 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001433 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001434 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001435 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001436 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001437 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001438 if (!mdp->cd->hw_swap)
1439 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001440 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001441 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001442 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001443 if (mdp->cd->rpadir)
1444 skb_reserve(skb, NET_IP_ALIGN);
Sergei Shtylyov12996532015-12-13 23:05:07 +03001445 dma_unmap_single(&ndev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001446 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001447 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001448 skb_put(skb, pkt_len);
1449 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001450 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001451 ndev->stats.rx_packets++;
1452 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001453 if (desc_status & RD_RFS8)
1454 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001455 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001456 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001457 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001458 }
1459
1460 /* Refill the Rx ring buffers. */
1461 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001462 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001463 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001464 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001465 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001466 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001467
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001468 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001469 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001470 if (skb == NULL)
1471 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001472 sh_eth_set_receive_align(skb);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001473 dma_addr = dma_map_single(&ndev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001474 buf_len, DMA_FROM_DEVICE);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001475 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1476 kfree_skb(skb);
1477 break;
1478 }
1479 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001480
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001481 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001482 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001483 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001484 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001485 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001486 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001487 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001488 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001489 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001490 }
1491
1492 /* Restart Rx engine if stopped. */
1493 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001494 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001495 /* fix the values for the next receiving if RDE is set */
Ben Hutchings33657112015-02-26 20:34:14 +00001496 if (intr_status & EESR_RDE &&
1497 mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001498 u32 count = (sh_eth_read(ndev, RDFAR) -
1499 sh_eth_read(ndev, RDLAR)) >> 4;
1500
1501 mdp->cur_rx = count;
1502 mdp->dirty_rx = count;
1503 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001504 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001505 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001506
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001507 *quota -= limit - boguscnt - 1;
1508
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001509 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001510}
1511
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001512static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001513{
1514 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001515 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001516}
1517
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001518static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001519{
1520 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001521 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001522}
1523
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001524/* E-MAC interrupt handler */
1525static void sh_eth_emac_interrupt(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001526{
1527 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001528 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001529 u32 link_stat;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001530
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001531 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1532 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1533 if (felic_stat & ECSR_ICD)
1534 ndev->stats.tx_carrier_errors++;
1535 if (felic_stat & ECSR_LCHNG) {
1536 /* Link Changed */
1537 if (mdp->cd->no_psr || mdp->no_ether_link)
1538 return;
1539 link_stat = sh_eth_read(ndev, PSR);
1540 if (mdp->ether_link_active_low)
1541 link_stat = ~link_stat;
1542 if (!(link_stat & PHY_ST_LINK)) {
1543 sh_eth_rcv_snd_disable(ndev);
1544 } else {
1545 /* Link Up */
1546 sh_eth_modify(ndev, EESIPR, DMAC_M_ECI, 0);
1547 /* clear int */
1548 sh_eth_modify(ndev, ECSR, 0, 0);
1549 sh_eth_modify(ndev, EESIPR, DMAC_M_ECI, DMAC_M_ECI);
1550 /* enable tx and rx */
1551 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001552 }
1553 }
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001554}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001555
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001556/* error control function */
1557static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1558{
1559 struct sh_eth_private *mdp = netdev_priv(ndev);
1560 u32 mask;
1561
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001562 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001563 /* Unused write back interrupt */
1564 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001565 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001566 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001567 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001568 }
1569
1570 if (intr_status & EESR_RABT) {
1571 /* Receive Abort int */
1572 if (intr_status & EESR_RFRMER) {
1573 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001574 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001575 }
1576 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001577
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001578 if (intr_status & EESR_TDE) {
1579 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001580 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001581 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001582 }
1583
1584 if (intr_status & EESR_TFE) {
1585 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001586 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001587 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001588 }
1589
1590 if (intr_status & EESR_RDE) {
1591 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001592 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001593 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001594
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001595 if (intr_status & EESR_RFE) {
1596 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001597 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001598 }
1599
1600 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1601 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001602 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001603 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001604 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001605
1606 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1607 if (mdp->cd->no_ade)
1608 mask &= ~EESR_ADE;
1609 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001610 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001611 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001612
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001613 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001614 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1615 intr_status, mdp->cur_tx, mdp->dirty_tx,
1616 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001617 /* dirty buffer free */
1618 sh_eth_txfree(ndev);
1619
1620 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001621 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001622 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001623 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001624 }
1625 /* wakeup */
1626 netif_wake_queue(ndev);
1627 }
1628}
1629
1630static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1631{
1632 struct net_device *ndev = netdev;
1633 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001634 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001635 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001636 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001637
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001638 spin_lock(&mdp->lock);
1639
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001640 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001641 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001642 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1643 * enabled since it's the one that comes thru regardless of the mask,
1644 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1645 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1646 * bit...
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001647 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001648 intr_enable = sh_eth_read(ndev, EESIPR);
1649 intr_status &= intr_enable | DMAC_M_ECI;
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001650 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1651 cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001652 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001653 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001654 goto out;
1655
1656 if (!likely(mdp->irq_enabled)) {
1657 sh_eth_write(ndev, 0, EESIPR);
1658 goto out;
1659 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001660
Sergei Shtylyov37191092013-06-19 23:30:23 +04001661 if (intr_status & EESR_RX_CHECK) {
1662 if (napi_schedule_prep(&mdp->napi)) {
1663 /* Mask Rx interrupts */
1664 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1665 EESIPR);
1666 __napi_schedule(&mdp->napi);
1667 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001668 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001669 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001670 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001671 }
1672 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001673
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001674 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001675 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001676 /* Clear Tx interrupts */
1677 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1678
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001679 sh_eth_txfree(ndev);
1680 netif_wake_queue(ndev);
1681 }
1682
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001683 /* E-MAC interrupt */
1684 if (intr_status & EESR_ECI)
1685 sh_eth_emac_interrupt(ndev);
1686
Sergei Shtylyov37191092013-06-19 23:30:23 +04001687 if (intr_status & cd->eesr_err_check) {
1688 /* Clear error interrupts */
1689 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1690
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001691 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001692 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001693
Ben Hutchings283e38d2015-01-22 12:44:08 +00001694out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001695 spin_unlock(&mdp->lock);
1696
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001697 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001698}
1699
Sergei Shtylyov37191092013-06-19 23:30:23 +04001700static int sh_eth_poll(struct napi_struct *napi, int budget)
1701{
1702 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1703 napi);
1704 struct net_device *ndev = napi->dev;
1705 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001706 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001707
1708 for (;;) {
1709 intr_status = sh_eth_read(ndev, EESR);
1710 if (!(intr_status & EESR_RX_CHECK))
1711 break;
1712 /* Clear Rx interrupts */
1713 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1714
1715 if (sh_eth_rx(ndev, intr_status, &quota))
1716 goto out;
1717 }
1718
1719 napi_complete(napi);
1720
1721 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001722 if (mdp->irq_enabled)
1723 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001724out:
1725 return budget - quota;
1726}
1727
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001728/* PHY state control function */
1729static void sh_eth_adjust_link(struct net_device *ndev)
1730{
1731 struct sh_eth_private *mdp = netdev_priv(ndev);
Philippe Reynes9fd03752016-08-10 00:04:48 +02001732 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001733 int new_state = 0;
1734
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001735 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001736 if (phydev->duplex != mdp->duplex) {
1737 new_state = 1;
1738 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001739 if (mdp->cd->set_duplex)
1740 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001741 }
1742
1743 if (phydev->speed != mdp->speed) {
1744 new_state = 1;
1745 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001746 if (mdp->cd->set_rate)
1747 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001748 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001749 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001750 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001751 new_state = 1;
1752 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001753 if (mdp->cd->no_psr || mdp->no_ether_link)
1754 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001755 }
1756 } else if (mdp->link) {
1757 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001758 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001759 mdp->speed = 0;
1760 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001761 if (mdp->cd->no_psr || mdp->no_ether_link)
1762 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001763 }
1764
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001765 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001766 phy_print_status(phydev);
1767}
1768
1769/* PHY init function */
1770static int sh_eth_phy_init(struct net_device *ndev)
1771{
Ben Dooks702eca02014-03-12 17:47:40 +00001772 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001773 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001774 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001775
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001776 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001777 mdp->speed = 0;
1778 mdp->duplex = -1;
1779
1780 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001781 if (np) {
1782 struct device_node *pn;
1783
1784 pn = of_parse_phandle(np, "phy-handle", 0);
1785 phydev = of_phy_connect(ndev, pn,
1786 sh_eth_adjust_link, 0,
1787 mdp->phy_interface);
1788
Peter Chen8da703d2016-08-01 15:02:40 +08001789 of_node_put(pn);
Ben Dooks702eca02014-03-12 17:47:40 +00001790 if (!phydev)
1791 phydev = ERR_PTR(-ENOENT);
1792 } else {
1793 char phy_id[MII_BUS_ID_SIZE + 3];
1794
1795 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1796 mdp->mii_bus->id, mdp->phy_id);
1797
1798 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1799 mdp->phy_interface);
1800 }
1801
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001802 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001803 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001804 return PTR_ERR(phydev);
1805 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001806
Andrew Lunn22209432016-01-06 20:11:13 +01001807 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001808
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001809 return 0;
1810}
1811
1812/* PHY control start function */
1813static int sh_eth_phy_start(struct net_device *ndev)
1814{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001815 int ret;
1816
1817 ret = sh_eth_phy_init(ndev);
1818 if (ret)
1819 return ret;
1820
Philippe Reynes9fd03752016-08-10 00:04:48 +02001821 phy_start(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001822
1823 return 0;
1824}
1825
Philippe Reynesf08aff42016-08-10 00:04:49 +02001826static int sh_eth_get_link_ksettings(struct net_device *ndev,
1827 struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001828{
1829 struct sh_eth_private *mdp = netdev_priv(ndev);
1830 unsigned long flags;
1831 int ret;
1832
Philippe Reynes9fd03752016-08-10 00:04:48 +02001833 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001834 return -ENODEV;
1835
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001836 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynesf08aff42016-08-10 00:04:49 +02001837 ret = phy_ethtool_ksettings_get(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001838 spin_unlock_irqrestore(&mdp->lock, flags);
1839
1840 return ret;
1841}
1842
Philippe Reynesf08aff42016-08-10 00:04:49 +02001843static int sh_eth_set_link_ksettings(struct net_device *ndev,
1844 const struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001845{
1846 struct sh_eth_private *mdp = netdev_priv(ndev);
1847 unsigned long flags;
1848 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001849
Philippe Reynes9fd03752016-08-10 00:04:48 +02001850 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001851 return -ENODEV;
1852
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001853 spin_lock_irqsave(&mdp->lock, flags);
1854
1855 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001856 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001857
Philippe Reynesf08aff42016-08-10 00:04:49 +02001858 ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001859 if (ret)
1860 goto error_exit;
1861
Philippe Reynesf08aff42016-08-10 00:04:49 +02001862 if (cmd->base.duplex == DUPLEX_FULL)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001863 mdp->duplex = 1;
1864 else
1865 mdp->duplex = 0;
1866
1867 if (mdp->cd->set_duplex)
1868 mdp->cd->set_duplex(ndev);
1869
1870error_exit:
1871 mdelay(1);
1872
1873 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001874 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001875
1876 spin_unlock_irqrestore(&mdp->lock, flags);
1877
1878 return ret;
1879}
1880
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00001881/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
1882 * version must be bumped as well. Just adding registers up to that
1883 * limit is fine, as long as the existing register indices don't
1884 * change.
1885 */
1886#define SH_ETH_REG_DUMP_VERSION 1
1887#define SH_ETH_REG_DUMP_MAX_REGS 256
1888
1889static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
1890{
1891 struct sh_eth_private *mdp = netdev_priv(ndev);
1892 struct sh_eth_cpu_data *cd = mdp->cd;
1893 u32 *valid_map;
1894 size_t len;
1895
1896 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
1897
1898 /* Dump starts with a bitmap that tells ethtool which
1899 * registers are defined for this chip.
1900 */
1901 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
1902 if (buf) {
1903 valid_map = buf;
1904 buf += len;
1905 } else {
1906 valid_map = NULL;
1907 }
1908
1909 /* Add a register to the dump, if it has a defined offset.
1910 * This automatically skips most undefined registers, but for
1911 * some it is also necessary to check a capability flag in
1912 * struct sh_eth_cpu_data.
1913 */
1914#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
1915#define add_reg_from(reg, read_expr) do { \
1916 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
1917 if (buf) { \
1918 mark_reg_valid(reg); \
1919 *buf++ = read_expr; \
1920 } \
1921 ++len; \
1922 } \
1923 } while (0)
1924#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
1925#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
1926
1927 add_reg(EDSR);
1928 add_reg(EDMR);
1929 add_reg(EDTRR);
1930 add_reg(EDRRR);
1931 add_reg(EESR);
1932 add_reg(EESIPR);
1933 add_reg(TDLAR);
1934 add_reg(TDFAR);
1935 add_reg(TDFXR);
1936 add_reg(TDFFR);
1937 add_reg(RDLAR);
1938 add_reg(RDFAR);
1939 add_reg(RDFXR);
1940 add_reg(RDFFR);
1941 add_reg(TRSCER);
1942 add_reg(RMFCR);
1943 add_reg(TFTR);
1944 add_reg(FDR);
1945 add_reg(RMCR);
1946 add_reg(TFUCR);
1947 add_reg(RFOCR);
1948 if (cd->rmiimode)
1949 add_reg(RMIIMODE);
1950 add_reg(FCFTR);
1951 if (cd->rpadir)
1952 add_reg(RPADIR);
1953 if (!cd->no_trimd)
1954 add_reg(TRIMD);
1955 add_reg(ECMR);
1956 add_reg(ECSR);
1957 add_reg(ECSIPR);
1958 add_reg(PIR);
1959 if (!cd->no_psr)
1960 add_reg(PSR);
1961 add_reg(RDMLR);
1962 add_reg(RFLR);
1963 add_reg(IPGR);
1964 if (cd->apr)
1965 add_reg(APR);
1966 if (cd->mpr)
1967 add_reg(MPR);
1968 add_reg(RFCR);
1969 add_reg(RFCF);
1970 if (cd->tpauser)
1971 add_reg(TPAUSER);
1972 add_reg(TPAUSECR);
1973 add_reg(GECMR);
1974 if (cd->bculr)
1975 add_reg(BCULR);
1976 add_reg(MAHR);
1977 add_reg(MALR);
1978 add_reg(TROCR);
1979 add_reg(CDCR);
1980 add_reg(LCCR);
1981 add_reg(CNDCR);
1982 add_reg(CEFCR);
1983 add_reg(FRECR);
1984 add_reg(TSFRCR);
1985 add_reg(TLFRCR);
1986 add_reg(CERCR);
1987 add_reg(CEECR);
1988 add_reg(MAFCR);
1989 if (cd->rtrate)
1990 add_reg(RTRATE);
1991 if (cd->hw_crc)
1992 add_reg(CSMR);
1993 if (cd->select_mii)
1994 add_reg(RMII_MII);
1995 add_reg(ARSTR);
1996 if (cd->tsu) {
1997 add_tsu_reg(TSU_CTRST);
1998 add_tsu_reg(TSU_FWEN0);
1999 add_tsu_reg(TSU_FWEN1);
2000 add_tsu_reg(TSU_FCM);
2001 add_tsu_reg(TSU_BSYSL0);
2002 add_tsu_reg(TSU_BSYSL1);
2003 add_tsu_reg(TSU_PRISL0);
2004 add_tsu_reg(TSU_PRISL1);
2005 add_tsu_reg(TSU_FWSL0);
2006 add_tsu_reg(TSU_FWSL1);
2007 add_tsu_reg(TSU_FWSLC);
2008 add_tsu_reg(TSU_QTAG0);
2009 add_tsu_reg(TSU_QTAG1);
2010 add_tsu_reg(TSU_QTAGM0);
2011 add_tsu_reg(TSU_QTAGM1);
2012 add_tsu_reg(TSU_FWSR);
2013 add_tsu_reg(TSU_FWINMK);
2014 add_tsu_reg(TSU_ADQT0);
2015 add_tsu_reg(TSU_ADQT1);
2016 add_tsu_reg(TSU_VTAG0);
2017 add_tsu_reg(TSU_VTAG1);
2018 add_tsu_reg(TSU_ADSBSY);
2019 add_tsu_reg(TSU_TEN);
2020 add_tsu_reg(TSU_POST1);
2021 add_tsu_reg(TSU_POST2);
2022 add_tsu_reg(TSU_POST3);
2023 add_tsu_reg(TSU_POST4);
2024 if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
2025 /* This is the start of a table, not just a single
2026 * register.
2027 */
2028 if (buf) {
2029 unsigned int i;
2030
2031 mark_reg_valid(TSU_ADRH0);
2032 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2033 *buf++ = ioread32(
2034 mdp->tsu_addr +
2035 mdp->reg_offset[TSU_ADRH0] +
2036 i * 4);
2037 }
2038 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2039 }
2040 }
2041
2042#undef mark_reg_valid
2043#undef add_reg_from
2044#undef add_reg
2045#undef add_tsu_reg
2046
2047 return len * 4;
2048}
2049
2050static int sh_eth_get_regs_len(struct net_device *ndev)
2051{
2052 return __sh_eth_get_regs(ndev, NULL);
2053}
2054
2055static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2056 void *buf)
2057{
2058 struct sh_eth_private *mdp = netdev_priv(ndev);
2059
2060 regs->version = SH_ETH_REG_DUMP_VERSION;
2061
2062 pm_runtime_get_sync(&mdp->pdev->dev);
2063 __sh_eth_get_regs(ndev, buf);
2064 pm_runtime_put_sync(&mdp->pdev->dev);
2065}
2066
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002067static int sh_eth_nway_reset(struct net_device *ndev)
2068{
2069 struct sh_eth_private *mdp = netdev_priv(ndev);
2070 unsigned long flags;
2071 int ret;
2072
Philippe Reynes9fd03752016-08-10 00:04:48 +02002073 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002074 return -ENODEV;
2075
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002076 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynes9fd03752016-08-10 00:04:48 +02002077 ret = phy_start_aneg(ndev->phydev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002078 spin_unlock_irqrestore(&mdp->lock, flags);
2079
2080 return ret;
2081}
2082
2083static u32 sh_eth_get_msglevel(struct net_device *ndev)
2084{
2085 struct sh_eth_private *mdp = netdev_priv(ndev);
2086 return mdp->msg_enable;
2087}
2088
2089static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2090{
2091 struct sh_eth_private *mdp = netdev_priv(ndev);
2092 mdp->msg_enable = value;
2093}
2094
2095static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2096 "rx_current", "tx_current",
2097 "rx_dirty", "tx_dirty",
2098};
2099#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2100
2101static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2102{
2103 switch (sset) {
2104 case ETH_SS_STATS:
2105 return SH_ETH_STATS_LEN;
2106 default:
2107 return -EOPNOTSUPP;
2108 }
2109}
2110
2111static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002112 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002113{
2114 struct sh_eth_private *mdp = netdev_priv(ndev);
2115 int i = 0;
2116
2117 /* device-specific stats */
2118 data[i++] = mdp->cur_rx;
2119 data[i++] = mdp->cur_tx;
2120 data[i++] = mdp->dirty_rx;
2121 data[i++] = mdp->dirty_tx;
2122}
2123
2124static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2125{
2126 switch (stringset) {
2127 case ETH_SS_STATS:
2128 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002129 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002130 break;
2131 }
2132}
2133
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002134static void sh_eth_get_ringparam(struct net_device *ndev,
2135 struct ethtool_ringparam *ring)
2136{
2137 struct sh_eth_private *mdp = netdev_priv(ndev);
2138
2139 ring->rx_max_pending = RX_RING_MAX;
2140 ring->tx_max_pending = TX_RING_MAX;
2141 ring->rx_pending = mdp->num_rx_ring;
2142 ring->tx_pending = mdp->num_tx_ring;
2143}
2144
2145static int sh_eth_set_ringparam(struct net_device *ndev,
2146 struct ethtool_ringparam *ring)
2147{
2148 struct sh_eth_private *mdp = netdev_priv(ndev);
2149 int ret;
2150
2151 if (ring->tx_pending > TX_RING_MAX ||
2152 ring->rx_pending > RX_RING_MAX ||
2153 ring->tx_pending < TX_RING_MIN ||
2154 ring->rx_pending < RX_RING_MIN)
2155 return -EINVAL;
2156 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2157 return -EINVAL;
2158
2159 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002160 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002161 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002162
Ben Hutchings283e38d2015-01-22 12:44:08 +00002163 /* Serialise with the interrupt handler and NAPI, then
2164 * disable interrupts. We have to clear the
2165 * irq_enabled flag first to ensure that interrupts
2166 * won't be re-enabled.
2167 */
2168 mdp->irq_enabled = false;
2169 synchronize_irq(ndev->irq);
2170 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002171 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002172
Ben Hutchings740c7f32015-01-27 00:49:32 +00002173 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002174
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002175 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002176 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002177 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002178
2179 /* Set new parameters */
2180 mdp->num_rx_ring = ring->rx_pending;
2181 mdp->num_tx_ring = ring->tx_pending;
2182
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002183 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002184 ret = sh_eth_ring_init(ndev);
2185 if (ret < 0) {
2186 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2187 __func__);
2188 return ret;
2189 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002190 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002191 if (ret < 0) {
2192 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2193 __func__);
2194 return ret;
2195 }
2196
Ben Hutchingsbd888912015-01-22 12:40:25 +00002197 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002198 }
2199
2200 return 0;
2201}
2202
stephen hemminger9b07be42012-01-04 12:59:49 +00002203static const struct ethtool_ops sh_eth_ethtool_ops = {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002204 .get_regs_len = sh_eth_get_regs_len,
2205 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002206 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002207 .get_msglevel = sh_eth_get_msglevel,
2208 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002209 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002210 .get_strings = sh_eth_get_strings,
2211 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2212 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002213 .get_ringparam = sh_eth_get_ringparam,
2214 .set_ringparam = sh_eth_set_ringparam,
Philippe Reynesf08aff42016-08-10 00:04:49 +02002215 .get_link_ksettings = sh_eth_get_link_ksettings,
2216 .set_link_ksettings = sh_eth_set_link_ksettings,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002217};
2218
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002219/* network device open function */
2220static int sh_eth_open(struct net_device *ndev)
2221{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002222 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002223 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002224
Magnus Dammbcd51492009-10-09 00:20:04 +00002225 pm_runtime_get_sync(&mdp->pdev->dev);
2226
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002227 napi_enable(&mdp->napi);
2228
Joe Perchesa0607fd2009-11-18 23:29:17 -08002229 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002230 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002231 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002232 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002233 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002234 }
2235
2236 /* Descriptor set */
2237 ret = sh_eth_ring_init(ndev);
2238 if (ret)
2239 goto out_free_irq;
2240
2241 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002242 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002243 if (ret)
2244 goto out_free_irq;
2245
2246 /* PHY control start*/
2247 ret = sh_eth_phy_start(ndev);
2248 if (ret)
2249 goto out_free_irq;
2250
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002251 netif_start_queue(ndev);
2252
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002253 mdp->is_opened = 1;
2254
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002255 return ret;
2256
2257out_free_irq:
2258 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002259out_napi_off:
2260 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002261 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002262 return ret;
2263}
2264
2265/* Timeout function */
2266static void sh_eth_tx_timeout(struct net_device *ndev)
2267{
2268 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002269 struct sh_eth_rxdesc *rxdesc;
2270 int i;
2271
2272 netif_stop_queue(ndev);
2273
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002274 netif_err(mdp, timer, ndev,
2275 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002276 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002277
2278 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002279 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002280
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002281 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002282 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002283 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002284 rxdesc->status = cpu_to_le32(0);
2285 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002286 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002287 mdp->rx_skbuff[i] = NULL;
2288 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002289 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002290 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002291 mdp->tx_skbuff[i] = NULL;
2292 }
2293
2294 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002295 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002296
2297 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002298}
2299
2300/* Packet transmit function */
2301static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2302{
2303 struct sh_eth_private *mdp = netdev_priv(ndev);
2304 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002305 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002306 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002307 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002308
2309 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002310 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002311 if (!sh_eth_txfree(ndev)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002312 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002313 netif_stop_queue(ndev);
2314 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002315 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002316 }
2317 }
2318 spin_unlock_irqrestore(&mdp->lock, flags);
2319
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002320 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002321 return NETDEV_TX_OK;
2322
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002323 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002324 mdp->tx_skbuff[entry] = skb;
2325 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002326 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002327 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002328 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Sergei Shtylyov12996532015-12-13 23:05:07 +03002329 dma_addr = dma_map_single(&ndev->dev, skb->data, skb->len,
2330 DMA_TO_DEVICE);
2331 if (dma_mapping_error(&ndev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002332 kfree_skb(skb);
2333 return NETDEV_TX_OK;
2334 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002335 txdesc->addr = cpu_to_le32(dma_addr);
2336 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002337
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002338 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002339 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002340 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002341 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002342 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002343
2344 mdp->cur_tx++;
2345
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002346 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2347 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002348
Patrick McHardy6ed10652009-06-23 06:03:08 +00002349 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002350}
2351
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002352/* The statistics registers have write-clear behaviour, which means we
2353 * will lose any increment between the read and write. We mitigate
2354 * this by only clearing when we read a non-zero value, so we will
2355 * never falsely report a total of zero.
2356 */
2357static void
2358sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2359{
2360 u32 delta = sh_eth_read(ndev, reg);
2361
2362 if (delta) {
2363 *stat += delta;
2364 sh_eth_write(ndev, 0, reg);
2365 }
2366}
2367
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002368static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2369{
2370 struct sh_eth_private *mdp = netdev_priv(ndev);
2371
2372 if (sh_eth_is_rz_fast_ether(mdp))
2373 return &ndev->stats;
2374
2375 if (!mdp->is_opened)
2376 return &ndev->stats;
2377
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002378 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2379 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2380 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002381
2382 if (sh_eth_is_gether(mdp)) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002383 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2384 CERCR);
2385 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2386 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002387 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002388 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2389 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002390 }
2391
2392 return &ndev->stats;
2393}
2394
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002395/* device close function */
2396static int sh_eth_close(struct net_device *ndev)
2397{
2398 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002399
2400 netif_stop_queue(ndev);
2401
Ben Hutchings283e38d2015-01-22 12:44:08 +00002402 /* Serialise with the interrupt handler and NAPI, then disable
2403 * interrupts. We have to clear the irq_enabled flag first to
2404 * ensure that interrupts won't be re-enabled.
2405 */
2406 mdp->irq_enabled = false;
2407 synchronize_irq(ndev->irq);
2408 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002409 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002410
Ben Hutchings740c7f32015-01-27 00:49:32 +00002411 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002412
2413 /* PHY Disconnect */
Philippe Reynes9fd03752016-08-10 00:04:48 +02002414 if (ndev->phydev) {
2415 phy_stop(ndev->phydev);
2416 phy_disconnect(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002417 }
2418
2419 free_irq(ndev->irq, ndev);
2420
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002421 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002422 sh_eth_ring_free(ndev);
2423
Magnus Dammbcd51492009-10-09 00:20:04 +00002424 pm_runtime_put_sync(&mdp->pdev->dev);
2425
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002426 mdp->is_opened = 0;
2427
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002428 return 0;
2429}
2430
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002431/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002432static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002433{
Philippe Reynes9fd03752016-08-10 00:04:48 +02002434 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002435
2436 if (!netif_running(ndev))
2437 return -EINVAL;
2438
2439 if (!phydev)
2440 return -ENODEV;
2441
Richard Cochran28b04112010-07-17 08:48:55 +00002442 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002443}
2444
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002445/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2446static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2447 int entry)
2448{
2449 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2450}
2451
2452static u32 sh_eth_tsu_get_post_mask(int entry)
2453{
2454 return 0x0f << (28 - ((entry % 8) * 4));
2455}
2456
2457static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2458{
2459 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2460}
2461
2462static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2463 int entry)
2464{
2465 struct sh_eth_private *mdp = netdev_priv(ndev);
2466 u32 tmp;
2467 void *reg_offset;
2468
2469 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2470 tmp = ioread32(reg_offset);
2471 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2472}
2473
2474static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2475 int entry)
2476{
2477 struct sh_eth_private *mdp = netdev_priv(ndev);
2478 u32 post_mask, ref_mask, tmp;
2479 void *reg_offset;
2480
2481 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2482 post_mask = sh_eth_tsu_get_post_mask(entry);
2483 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2484
2485 tmp = ioread32(reg_offset);
2486 iowrite32(tmp & ~post_mask, reg_offset);
2487
2488 /* If other port enables, the function returns "true" */
2489 return tmp & ref_mask;
2490}
2491
2492static int sh_eth_tsu_busy(struct net_device *ndev)
2493{
2494 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2495 struct sh_eth_private *mdp = netdev_priv(ndev);
2496
2497 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2498 udelay(10);
2499 timeout--;
2500 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002501 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002502 return -ETIMEDOUT;
2503 }
2504 }
2505
2506 return 0;
2507}
2508
2509static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2510 const u8 *addr)
2511{
2512 u32 val;
2513
2514 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2515 iowrite32(val, reg);
2516 if (sh_eth_tsu_busy(ndev) < 0)
2517 return -EBUSY;
2518
2519 val = addr[4] << 8 | addr[5];
2520 iowrite32(val, reg + 4);
2521 if (sh_eth_tsu_busy(ndev) < 0)
2522 return -EBUSY;
2523
2524 return 0;
2525}
2526
2527static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2528{
2529 u32 val;
2530
2531 val = ioread32(reg);
2532 addr[0] = (val >> 24) & 0xff;
2533 addr[1] = (val >> 16) & 0xff;
2534 addr[2] = (val >> 8) & 0xff;
2535 addr[3] = val & 0xff;
2536 val = ioread32(reg + 4);
2537 addr[4] = (val >> 8) & 0xff;
2538 addr[5] = val & 0xff;
2539}
2540
2541
2542static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2543{
2544 struct sh_eth_private *mdp = netdev_priv(ndev);
2545 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2546 int i;
2547 u8 c_addr[ETH_ALEN];
2548
2549 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2550 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002551 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002552 return i;
2553 }
2554
2555 return -ENOENT;
2556}
2557
2558static int sh_eth_tsu_find_empty(struct net_device *ndev)
2559{
2560 u8 blank[ETH_ALEN];
2561 int entry;
2562
2563 memset(blank, 0, sizeof(blank));
2564 entry = sh_eth_tsu_find_entry(ndev, blank);
2565 return (entry < 0) ? -ENOMEM : entry;
2566}
2567
2568static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2569 int entry)
2570{
2571 struct sh_eth_private *mdp = netdev_priv(ndev);
2572 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2573 int ret;
2574 u8 blank[ETH_ALEN];
2575
2576 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2577 ~(1 << (31 - entry)), TSU_TEN);
2578
2579 memset(blank, 0, sizeof(blank));
2580 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2581 if (ret < 0)
2582 return ret;
2583 return 0;
2584}
2585
2586static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2587{
2588 struct sh_eth_private *mdp = netdev_priv(ndev);
2589 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2590 int i, ret;
2591
2592 if (!mdp->cd->tsu)
2593 return 0;
2594
2595 i = sh_eth_tsu_find_entry(ndev, addr);
2596 if (i < 0) {
2597 /* No entry found, create one */
2598 i = sh_eth_tsu_find_empty(ndev);
2599 if (i < 0)
2600 return -ENOMEM;
2601 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2602 if (ret < 0)
2603 return ret;
2604
2605 /* Enable the entry */
2606 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2607 (1 << (31 - i)), TSU_TEN);
2608 }
2609
2610 /* Entry found or created, enable POST */
2611 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2612
2613 return 0;
2614}
2615
2616static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2617{
2618 struct sh_eth_private *mdp = netdev_priv(ndev);
2619 int i, ret;
2620
2621 if (!mdp->cd->tsu)
2622 return 0;
2623
2624 i = sh_eth_tsu_find_entry(ndev, addr);
2625 if (i) {
2626 /* Entry found */
2627 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2628 goto done;
2629
2630 /* Disable the entry if both ports was disabled */
2631 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2632 if (ret < 0)
2633 return ret;
2634 }
2635done:
2636 return 0;
2637}
2638
2639static int sh_eth_tsu_purge_all(struct net_device *ndev)
2640{
2641 struct sh_eth_private *mdp = netdev_priv(ndev);
2642 int i, ret;
2643
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002644 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002645 return 0;
2646
2647 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2648 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2649 continue;
2650
2651 /* Disable the entry if both ports was disabled */
2652 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2653 if (ret < 0)
2654 return ret;
2655 }
2656
2657 return 0;
2658}
2659
2660static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2661{
2662 struct sh_eth_private *mdp = netdev_priv(ndev);
2663 u8 addr[ETH_ALEN];
2664 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2665 int i;
2666
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002667 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002668 return;
2669
2670 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2671 sh_eth_tsu_read_entry(reg_offset, addr);
2672 if (is_multicast_ether_addr(addr))
2673 sh_eth_tsu_del_entry(ndev, addr);
2674 }
2675}
2676
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002677/* Update promiscuous flag and multicast filter */
2678static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002679{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002680 struct sh_eth_private *mdp = netdev_priv(ndev);
2681 u32 ecmr_bits;
2682 int mcast_all = 0;
2683 unsigned long flags;
2684
2685 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002686 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002687 * Depending on ndev->flags, set PRM or clear MCT
2688 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002689 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2690 if (mdp->cd->tsu)
2691 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002692
2693 if (!(ndev->flags & IFF_MULTICAST)) {
2694 sh_eth_tsu_purge_mcast(ndev);
2695 mcast_all = 1;
2696 }
2697 if (ndev->flags & IFF_ALLMULTI) {
2698 sh_eth_tsu_purge_mcast(ndev);
2699 ecmr_bits &= ~ECMR_MCT;
2700 mcast_all = 1;
2701 }
2702
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002703 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002704 sh_eth_tsu_purge_all(ndev);
2705 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2706 } else if (mdp->cd->tsu) {
2707 struct netdev_hw_addr *ha;
2708 netdev_for_each_mc_addr(ha, ndev) {
2709 if (mcast_all && is_multicast_ether_addr(ha->addr))
2710 continue;
2711
2712 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2713 if (!mcast_all) {
2714 sh_eth_tsu_purge_mcast(ndev);
2715 ecmr_bits &= ~ECMR_MCT;
2716 mcast_all = 1;
2717 }
2718 }
2719 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002720 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002721
2722 /* update the ethernet mode */
2723 sh_eth_write(ndev, ecmr_bits, ECMR);
2724
2725 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002726}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002727
2728static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2729{
2730 if (!mdp->port)
2731 return TSU_VTAG0;
2732 else
2733 return TSU_VTAG1;
2734}
2735
Patrick McHardy80d5c362013-04-19 02:04:28 +00002736static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2737 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002738{
2739 struct sh_eth_private *mdp = netdev_priv(ndev);
2740 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2741
2742 if (unlikely(!mdp->cd->tsu))
2743 return -EPERM;
2744
2745 /* No filtering if vid = 0 */
2746 if (!vid)
2747 return 0;
2748
2749 mdp->vlan_num_ids++;
2750
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002751 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002752 * already enabled, the driver disables it and the filte
2753 */
2754 if (mdp->vlan_num_ids > 1) {
2755 /* disable VLAN filter */
2756 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2757 return 0;
2758 }
2759
2760 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2761 vtag_reg_index);
2762
2763 return 0;
2764}
2765
Patrick McHardy80d5c362013-04-19 02:04:28 +00002766static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2767 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002768{
2769 struct sh_eth_private *mdp = netdev_priv(ndev);
2770 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2771
2772 if (unlikely(!mdp->cd->tsu))
2773 return -EPERM;
2774
2775 /* No filtering if vid = 0 */
2776 if (!vid)
2777 return 0;
2778
2779 mdp->vlan_num_ids--;
2780 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2781
2782 return 0;
2783}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002784
2785/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002786static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002787{
Simon Hormandb893472014-01-17 09:22:28 +09002788 if (sh_eth_is_rz_fast_ether(mdp)) {
2789 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
Chris Brandte1487882016-09-07 14:57:09 -04002790 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
2791 TSU_FWSLC); /* Enable POST registers */
Simon Hormandb893472014-01-17 09:22:28 +09002792 return;
2793 }
2794
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002795 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2796 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2797 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2798 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2799 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2800 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2801 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2802 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2803 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2804 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002805 if (sh_eth_is_gether(mdp)) {
2806 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2807 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2808 } else {
2809 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2810 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2811 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002812 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2813 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2814 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2815 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2816 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2817 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2818 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002819}
2820
2821/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002822static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002823{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002824 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002825 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002826
2827 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002828 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002829
2830 return 0;
2831}
2832
2833/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002834static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002835 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002836{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01002837 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002838 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002839 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002840 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002841
2842 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002843 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002844 if (!bitbang)
2845 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002846
2847 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002848 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002849 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002850 bitbang->ctrl.ops = &bb_ops;
2851
Stefan Weilc2e07b32010-08-03 19:44:52 +02002852 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002853 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002854 if (!mdp->mii_bus)
2855 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002856
2857 /* Hook up MII support for ethtool */
2858 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01002859 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002860 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002861 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002862
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002863 /* register MDIO bus */
2864 if (dev->of_node) {
2865 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00002866 } else {
Ben Dooks702eca02014-03-12 17:47:40 +00002867 if (pd->phy_irq > 0)
2868 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
2869
2870 ret = mdiobus_register(mdp->mii_bus);
2871 }
2872
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002873 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002874 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002875
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002876 return 0;
2877
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002878out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002879 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002880 return ret;
2881}
2882
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002883static const u16 *sh_eth_get_register_offset(int register_type)
2884{
2885 const u16 *reg_offset = NULL;
2886
2887 switch (register_type) {
2888 case SH_ETH_REG_GIGABIT:
2889 reg_offset = sh_eth_offset_gigabit;
2890 break;
Simon Hormandb893472014-01-17 09:22:28 +09002891 case SH_ETH_REG_FAST_RZ:
2892 reg_offset = sh_eth_offset_fast_rz;
2893 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00002894 case SH_ETH_REG_FAST_RCAR:
2895 reg_offset = sh_eth_offset_fast_rcar;
2896 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002897 case SH_ETH_REG_FAST_SH4:
2898 reg_offset = sh_eth_offset_fast_sh4;
2899 break;
2900 case SH_ETH_REG_FAST_SH3_SH2:
2901 reg_offset = sh_eth_offset_fast_sh3_sh2;
2902 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002903 }
2904
2905 return reg_offset;
2906}
2907
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002908static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002909 .ndo_open = sh_eth_open,
2910 .ndo_stop = sh_eth_close,
2911 .ndo_start_xmit = sh_eth_start_xmit,
2912 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002913 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002914 .ndo_tx_timeout = sh_eth_tx_timeout,
2915 .ndo_do_ioctl = sh_eth_do_ioctl,
2916 .ndo_validate_addr = eth_validate_addr,
2917 .ndo_set_mac_address = eth_mac_addr,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002918};
2919
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002920static const struct net_device_ops sh_eth_netdev_ops_tsu = {
2921 .ndo_open = sh_eth_open,
2922 .ndo_stop = sh_eth_close,
2923 .ndo_start_xmit = sh_eth_start_xmit,
2924 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002925 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002926 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2927 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
2928 .ndo_tx_timeout = sh_eth_tx_timeout,
2929 .ndo_do_ioctl = sh_eth_do_ioctl,
2930 .ndo_validate_addr = eth_validate_addr,
2931 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002932};
2933
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002934#ifdef CONFIG_OF
2935static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2936{
2937 struct device_node *np = dev->of_node;
2938 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002939 const char *mac_addr;
2940
2941 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
2942 if (!pdata)
2943 return NULL;
2944
2945 pdata->phy_interface = of_get_phy_mode(np);
2946
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002947 mac_addr = of_get_mac_address(np);
2948 if (mac_addr)
2949 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
2950
2951 pdata->no_ether_link =
2952 of_property_read_bool(np, "renesas,no-ether-link");
2953 pdata->ether_link_active_low =
2954 of_property_read_bool(np, "renesas,ether-link-active-low");
2955
2956 return pdata;
2957}
2958
2959static const struct of_device_id sh_eth_match_table[] = {
2960 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
Sergei Shtylyovc099ff32016-09-27 01:23:26 +03002961 { .compatible = "renesas,ether-r8a7743", .data = &r8a779x_data },
2962 { .compatible = "renesas,ether-r8a7745", .data = &r8a779x_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002963 { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
2964 { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
2965 { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
2966 { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
Hisashi Nakamura9488e1e2014-11-13 15:59:07 +09002967 { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
Hisashi Nakamura0f76b9d2014-08-01 17:03:00 +02002968 { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002969 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
2970 { }
2971};
2972MODULE_DEVICE_TABLE(of, sh_eth_match_table);
2973#else
2974static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2975{
2976 return NULL;
2977}
2978#endif
2979
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002980static int sh_eth_drv_probe(struct platform_device *pdev)
2981{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002982 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09002983 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002984 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002985 struct sh_eth_private *mdp;
2986 struct net_device *ndev;
2987 int ret, devno;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002988
2989 /* get base addr */
2990 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002991
2992 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01002993 if (!ndev)
2994 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002995
Ben Dooksb5893a02014-03-21 12:09:14 +01002996 pm_runtime_enable(&pdev->dev);
2997 pm_runtime_get_sync(&pdev->dev);
2998
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002999 devno = pdev->id;
3000 if (devno < 0)
3001 devno = 0;
3002
roel kluincc3c0802008-09-10 19:22:44 +02003003 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003004 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003005 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003006 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003007
3008 SET_NETDEV_DEV(ndev, &pdev->dev);
3009
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003010 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003011 mdp->num_tx_ring = TX_RING_SIZE;
3012 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003013 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3014 if (IS_ERR(mdp->addr)) {
3015 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003016 goto out_release;
3017 }
3018
Varka Bhadramc9608042014-10-24 07:42:09 +05303019 ndev->base_addr = res->start;
3020
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003021 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003022 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003023
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003024 if (pdev->dev.of_node)
3025 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003026 if (!pd) {
3027 dev_err(&pdev->dev, "no platform data\n");
3028 ret = -EINVAL;
3029 goto out_release;
3030 }
3031
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003032 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003033 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003034 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003035 mdp->no_ether_link = pd->no_ether_link;
3036 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003037
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003038 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003039 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003040 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003041 else
3042 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003043
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003044 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003045 if (!mdp->reg_offset) {
3046 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3047 mdp->cd->register_type);
3048 ret = -EINVAL;
3049 goto out_release;
3050 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003051 sh_eth_set_default_cpu_data(mdp->cd);
3052
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003053 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003054 if (mdp->cd->tsu)
3055 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3056 else
3057 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003058 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003059 ndev->watchdog_timeo = TX_TIMEOUT;
3060
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003061 /* debug message level */
3062 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003063
3064 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003065 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003066 if (!is_valid_ether_addr(ndev->dev_addr)) {
3067 dev_warn(&pdev->dev,
3068 "no valid MAC address supplied, using a random one.\n");
3069 eth_hw_addr_random(ndev);
3070 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003071
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003072 /* ioremap the TSU registers */
3073 if (mdp->cd->tsu) {
3074 struct resource *rtsu;
3075 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003076 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
3077 if (IS_ERR(mdp->tsu_addr)) {
3078 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003079 goto out_release;
3080 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00003081 mdp->port = devno % 2;
Patrick McHardyf6469682013-04-19 02:04:27 +00003082 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003083 }
3084
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00003085 /* initialize first or needed device */
3086 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003087 if (mdp->cd->chip_reset)
3088 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003089
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003090 if (mdp->cd->tsu) {
3091 /* TSU init (Init only)*/
3092 sh_eth_tsu_init(mdp);
3093 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003094 }
3095
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003096 if (mdp->cd->rmiimode)
3097 sh_eth_write(ndev, 0x1, RMIIMODE);
3098
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003099 /* MDIO bus init */
3100 ret = sh_mdio_init(mdp, pd);
3101 if (ret) {
3102 dev_err(&ndev->dev, "failed to initialise MDIO\n");
3103 goto out_release;
3104 }
3105
Sergei Shtylyov37191092013-06-19 23:30:23 +04003106 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3107
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003108 /* network device register */
3109 ret = register_netdev(ndev);
3110 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003111 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003112
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003113 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003114 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3115 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003116
Ben Dooksb5893a02014-03-21 12:09:14 +01003117 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003118 platform_set_drvdata(pdev, ndev);
3119
3120 return ret;
3121
Sergei Shtylyov37191092013-06-19 23:30:23 +04003122out_napi_del:
3123 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003124 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003125
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003126out_release:
3127 /* net_dev free */
3128 if (ndev)
3129 free_netdev(ndev);
3130
Ben Dooksb5893a02014-03-21 12:09:14 +01003131 pm_runtime_put(&pdev->dev);
3132 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003133 return ret;
3134}
3135
3136static int sh_eth_drv_remove(struct platform_device *pdev)
3137{
3138 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003139 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003140
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003141 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003142 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003143 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003144 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003145 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003146
3147 return 0;
3148}
3149
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003150#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003151#ifdef CONFIG_PM_SLEEP
3152static int sh_eth_suspend(struct device *dev)
3153{
3154 struct net_device *ndev = dev_get_drvdata(dev);
3155 int ret = 0;
3156
3157 if (netif_running(ndev)) {
3158 netif_device_detach(ndev);
3159 ret = sh_eth_close(ndev);
3160 }
3161
3162 return ret;
3163}
3164
3165static int sh_eth_resume(struct device *dev)
3166{
3167 struct net_device *ndev = dev_get_drvdata(dev);
3168 int ret = 0;
3169
3170 if (netif_running(ndev)) {
3171 ret = sh_eth_open(ndev);
3172 if (ret < 0)
3173 return ret;
3174 netif_device_attach(ndev);
3175 }
3176
3177 return ret;
3178}
3179#endif
3180
Magnus Dammbcd51492009-10-09 00:20:04 +00003181static int sh_eth_runtime_nop(struct device *dev)
3182{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003183 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003184 * and ->runtime_resume(). Simply returns success.
3185 *
3186 * This driver re-initializes all registers after
3187 * pm_runtime_get_sync() anyway so there is no need
3188 * to save and restore registers here.
3189 */
3190 return 0;
3191}
3192
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003193static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003194 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003195 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003196};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003197#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3198#else
3199#define SH_ETH_PM_OPS NULL
3200#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003201
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003202static struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003203 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003204 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003205 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003206 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003207 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3208 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003209 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003210 { }
3211};
3212MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3213
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003214static struct platform_driver sh_eth_driver = {
3215 .probe = sh_eth_drv_probe,
3216 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003217 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003218 .driver = {
3219 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003220 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003221 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003222 },
3223};
3224
Axel Lindb62f682011-11-27 16:44:17 +00003225module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003226
3227MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3228MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3229MODULE_LICENSE("GPL v2");