blob: 21b06cf1f15bc642dd73857e16dc9667301a62ea [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Laurent Pincharte095ee62017-01-11 16:43:34 +0200104struct plat_sci_reg {
105 u8 offset, size;
106};
107
108struct sci_port_params {
109 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200110 unsigned int fifosize;
111 unsigned int overrun_reg;
112 unsigned int overrun_mask;
113 unsigned int sampling_rate_mask;
114 unsigned int error_mask;
115 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200116};
117
Paul Mundte108b2c2006-09-27 16:32:13 +0900118struct sci_port {
119 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Paul Mundtce6738b2011-01-19 15:24:40 +0900121 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200122 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200123 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100124 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900125 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200126 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900127
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100128 /* Clocks */
129 struct clk *clks[SCI_NUM_CLKS];
130 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900131
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100132 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900133 char *irqstr[SCIx_NR_IRQS];
134
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900135 struct dma_chan *chan_tx;
136 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900137
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900138#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 dma_cookie_t cookie_tx;
140 dma_cookie_t cookie_rx[2];
141 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200142 dma_addr_t tx_dma_addr;
143 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900144 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200145 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900147 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900148 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000149 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150#endif
Ulrich Hecht03940372017-02-03 11:38:18 +0100151 unsigned int rx_frame;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100152 int rx_trigger;
Ulrich Hecht03940372017-02-03 11:38:18 +0100153 struct timer_list rx_fifo_timer;
154 int rx_fifo_timeout;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200155
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200156 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200157 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900158};
159
Paul Mundte108b2c2006-09-27 16:32:13 +0900160#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
161
162static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163static struct uart_driver sci_uart_driver;
164
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900165static inline struct sci_port *
166to_sci_port(struct uart_port *uart)
167{
168 return container_of(uart, struct sci_port, port);
169}
170
Laurent Pincharte095ee62017-01-11 16:43:34 +0200171static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900172 /*
173 * Common SCI definitions, dependent on the port's regshift
174 * value.
175 */
176 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200177 .regs = {
178 [SCSMR] = { 0x00, 8 },
179 [SCBRR] = { 0x01, 8 },
180 [SCSCR] = { 0x02, 8 },
181 [SCxTDR] = { 0x03, 8 },
182 [SCxSR] = { 0x04, 8 },
183 [SCxRDR] = { 0x05, 8 },
184 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200185 .fifosize = 1,
186 .overrun_reg = SCxSR,
187 .overrun_mask = SCI_ORER,
188 .sampling_rate_mask = SCI_SR(32),
189 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
190 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900191 },
192
193 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200194 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900195 */
196 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200197 .regs = {
198 [SCSMR] = { 0x00, 8 },
199 [SCBRR] = { 0x02, 8 },
200 [SCSCR] = { 0x04, 8 },
201 [SCxTDR] = { 0x06, 8 },
202 [SCxSR] = { 0x08, 16 },
203 [SCxRDR] = { 0x0a, 8 },
204 [SCFCR] = { 0x0c, 8 },
205 [SCFDR] = { 0x0e, 16 },
206 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200207 .fifosize = 1,
208 .overrun_reg = SCxSR,
209 .overrun_mask = SCI_ORER,
210 .sampling_rate_mask = SCI_SR(32),
211 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
212 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900213 },
214
215 /*
216 * Common SCIFA definitions.
217 */
218 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200219 .regs = {
220 [SCSMR] = { 0x00, 16 },
221 [SCBRR] = { 0x04, 8 },
222 [SCSCR] = { 0x08, 16 },
223 [SCxTDR] = { 0x20, 8 },
224 [SCxSR] = { 0x14, 16 },
225 [SCxRDR] = { 0x24, 8 },
226 [SCFCR] = { 0x18, 16 },
227 [SCFDR] = { 0x1c, 16 },
228 [SCPCR] = { 0x30, 16 },
229 [SCPDR] = { 0x34, 16 },
230 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200231 .fifosize = 64,
232 .overrun_reg = SCxSR,
233 .overrun_mask = SCIFA_ORER,
234 .sampling_rate_mask = SCI_SR_SCIFAB,
235 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
236 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900237 },
238
239 /*
240 * Common SCIFB definitions.
241 */
242 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200243 .regs = {
244 [SCSMR] = { 0x00, 16 },
245 [SCBRR] = { 0x04, 8 },
246 [SCSCR] = { 0x08, 16 },
247 [SCxTDR] = { 0x40, 8 },
248 [SCxSR] = { 0x14, 16 },
249 [SCxRDR] = { 0x60, 8 },
250 [SCFCR] = { 0x18, 16 },
251 [SCTFDR] = { 0x38, 16 },
252 [SCRFDR] = { 0x3c, 16 },
253 [SCPCR] = { 0x30, 16 },
254 [SCPDR] = { 0x34, 16 },
255 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200256 .fifosize = 256,
257 .overrun_reg = SCxSR,
258 .overrun_mask = SCIFA_ORER,
259 .sampling_rate_mask = SCI_SR_SCIFAB,
260 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
261 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900262 },
263
264 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100265 * Common SH-2(A) SCIF definitions for ports with FIFO data
266 * count registers.
267 */
268 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200269 .regs = {
270 [SCSMR] = { 0x00, 16 },
271 [SCBRR] = { 0x04, 8 },
272 [SCSCR] = { 0x08, 16 },
273 [SCxTDR] = { 0x0c, 8 },
274 [SCxSR] = { 0x10, 16 },
275 [SCxRDR] = { 0x14, 8 },
276 [SCFCR] = { 0x18, 16 },
277 [SCFDR] = { 0x1c, 16 },
278 [SCSPTR] = { 0x20, 16 },
279 [SCLSR] = { 0x24, 16 },
280 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200281 .fifosize = 16,
282 .overrun_reg = SCLSR,
283 .overrun_mask = SCLSR_ORER,
284 .sampling_rate_mask = SCI_SR(32),
285 .error_mask = SCIF_DEFAULT_ERROR_MASK,
286 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100287 },
288
289 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900290 * Common SH-3 SCIF definitions.
291 */
292 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200293 .regs = {
294 [SCSMR] = { 0x00, 8 },
295 [SCBRR] = { 0x02, 8 },
296 [SCSCR] = { 0x04, 8 },
297 [SCxTDR] = { 0x06, 8 },
298 [SCxSR] = { 0x08, 16 },
299 [SCxRDR] = { 0x0a, 8 },
300 [SCFCR] = { 0x0c, 8 },
301 [SCFDR] = { 0x0e, 16 },
302 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200303 .fifosize = 16,
304 .overrun_reg = SCLSR,
305 .overrun_mask = SCLSR_ORER,
306 .sampling_rate_mask = SCI_SR(32),
307 .error_mask = SCIF_DEFAULT_ERROR_MASK,
308 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900309 },
310
311 /*
312 * Common SH-4(A) SCIF(B) definitions.
313 */
314 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200315 .regs = {
316 [SCSMR] = { 0x00, 16 },
317 [SCBRR] = { 0x04, 8 },
318 [SCSCR] = { 0x08, 16 },
319 [SCxTDR] = { 0x0c, 8 },
320 [SCxSR] = { 0x10, 16 },
321 [SCxRDR] = { 0x14, 8 },
322 [SCFCR] = { 0x18, 16 },
323 [SCFDR] = { 0x1c, 16 },
324 [SCSPTR] = { 0x20, 16 },
325 [SCLSR] = { 0x24, 16 },
326 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200327 .fifosize = 16,
328 .overrun_reg = SCLSR,
329 .overrun_mask = SCLSR_ORER,
330 .sampling_rate_mask = SCI_SR(32),
331 .error_mask = SCIF_DEFAULT_ERROR_MASK,
332 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100333 },
334
335 /*
336 * Common SCIF definitions for ports with a Baud Rate Generator for
337 * External Clock (BRG).
338 */
339 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200340 .regs = {
341 [SCSMR] = { 0x00, 16 },
342 [SCBRR] = { 0x04, 8 },
343 [SCSCR] = { 0x08, 16 },
344 [SCxTDR] = { 0x0c, 8 },
345 [SCxSR] = { 0x10, 16 },
346 [SCxRDR] = { 0x14, 8 },
347 [SCFCR] = { 0x18, 16 },
348 [SCFDR] = { 0x1c, 16 },
349 [SCSPTR] = { 0x20, 16 },
350 [SCLSR] = { 0x24, 16 },
351 [SCDL] = { 0x30, 16 },
352 [SCCKS] = { 0x34, 16 },
353 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200354 .fifosize = 16,
355 .overrun_reg = SCLSR,
356 .overrun_mask = SCLSR_ORER,
357 .sampling_rate_mask = SCI_SR(32),
358 .error_mask = SCIF_DEFAULT_ERROR_MASK,
359 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200360 },
361
362 /*
363 * Common HSCIF definitions.
364 */
365 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200366 .regs = {
367 [SCSMR] = { 0x00, 16 },
368 [SCBRR] = { 0x04, 8 },
369 [SCSCR] = { 0x08, 16 },
370 [SCxTDR] = { 0x0c, 8 },
371 [SCxSR] = { 0x10, 16 },
372 [SCxRDR] = { 0x14, 8 },
373 [SCFCR] = { 0x18, 16 },
374 [SCFDR] = { 0x1c, 16 },
375 [SCSPTR] = { 0x20, 16 },
376 [SCLSR] = { 0x24, 16 },
377 [HSSRR] = { 0x40, 16 },
378 [SCDL] = { 0x30, 16 },
379 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100380 [HSRTRGR] = { 0x54, 16 },
381 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200382 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200383 .fifosize = 128,
384 .overrun_reg = SCLSR,
385 .overrun_mask = SCLSR_ORER,
386 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
387 .error_mask = SCIF_DEFAULT_ERROR_MASK,
388 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900389 },
390
391 /*
392 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
393 * register.
394 */
395 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200396 .regs = {
397 [SCSMR] = { 0x00, 16 },
398 [SCBRR] = { 0x04, 8 },
399 [SCSCR] = { 0x08, 16 },
400 [SCxTDR] = { 0x0c, 8 },
401 [SCxSR] = { 0x10, 16 },
402 [SCxRDR] = { 0x14, 8 },
403 [SCFCR] = { 0x18, 16 },
404 [SCFDR] = { 0x1c, 16 },
405 [SCLSR] = { 0x24, 16 },
406 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200407 .fifosize = 16,
408 .overrun_reg = SCLSR,
409 .overrun_mask = SCLSR_ORER,
410 .sampling_rate_mask = SCI_SR(32),
411 .error_mask = SCIF_DEFAULT_ERROR_MASK,
412 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900413 },
414
415 /*
416 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
417 * count registers.
418 */
419 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200420 .regs = {
421 [SCSMR] = { 0x00, 16 },
422 [SCBRR] = { 0x04, 8 },
423 [SCSCR] = { 0x08, 16 },
424 [SCxTDR] = { 0x0c, 8 },
425 [SCxSR] = { 0x10, 16 },
426 [SCxRDR] = { 0x14, 8 },
427 [SCFCR] = { 0x18, 16 },
428 [SCFDR] = { 0x1c, 16 },
429 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
430 [SCRFDR] = { 0x20, 16 },
431 [SCSPTR] = { 0x24, 16 },
432 [SCLSR] = { 0x28, 16 },
433 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200434 .fifosize = 16,
435 .overrun_reg = SCLSR,
436 .overrun_mask = SCLSR_ORER,
437 .sampling_rate_mask = SCI_SR(32),
438 .error_mask = SCIF_DEFAULT_ERROR_MASK,
439 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900440 },
441
442 /*
443 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
444 * registers.
445 */
446 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200447 .regs = {
448 [SCSMR] = { 0x00, 16 },
449 [SCBRR] = { 0x04, 8 },
450 [SCSCR] = { 0x08, 16 },
451 [SCxTDR] = { 0x20, 8 },
452 [SCxSR] = { 0x14, 16 },
453 [SCxRDR] = { 0x24, 8 },
454 [SCFCR] = { 0x18, 16 },
455 [SCFDR] = { 0x1c, 16 },
456 },
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100457 .fifosize = 64,
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200458 .overrun_reg = SCxSR,
459 .overrun_mask = SCIFA_ORER,
460 .sampling_rate_mask = SCI_SR(16),
461 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
462 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900463 },
464};
465
Laurent Pincharte095ee62017-01-11 16:43:34 +0200466#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900467
Paul Mundt61a69762011-06-14 12:40:19 +0900468/*
469 * The "offset" here is rather misleading, in that it refers to an enum
470 * value relative to the port mapping rather than the fixed offset
471 * itself, which needs to be manually retrieved from the platform's
472 * register map for the given port.
473 */
474static unsigned int sci_serial_in(struct uart_port *p, int offset)
475{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200476 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900477
478 if (reg->size == 8)
479 return ioread8(p->membase + (reg->offset << p->regshift));
480 else if (reg->size == 16)
481 return ioread16(p->membase + (reg->offset << p->regshift));
482 else
483 WARN(1, "Invalid register access\n");
484
485 return 0;
486}
487
488static void sci_serial_out(struct uart_port *p, int offset, int value)
489{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200490 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900491
492 if (reg->size == 8)
493 iowrite8(value, p->membase + (reg->offset << p->regshift));
494 else if (reg->size == 16)
495 iowrite16(value, p->membase + (reg->offset << p->regshift));
496 else
497 WARN(1, "Invalid register access\n");
498}
499
Paul Mundt23241d42011-06-28 13:55:31 +0900500static void sci_port_enable(struct sci_port *sci_port)
501{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100502 unsigned int i;
503
Paul Mundt23241d42011-06-28 13:55:31 +0900504 if (!sci_port->port.dev)
505 return;
506
507 pm_runtime_get_sync(sci_port->port.dev);
508
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100509 for (i = 0; i < SCI_NUM_CLKS; i++) {
510 clk_prepare_enable(sci_port->clks[i]);
511 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
512 }
513 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900514}
515
516static void sci_port_disable(struct sci_port *sci_port)
517{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100518 unsigned int i;
519
Paul Mundt23241d42011-06-28 13:55:31 +0900520 if (!sci_port->port.dev)
521 return;
522
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100523 for (i = SCI_NUM_CLKS; i-- > 0; )
524 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900525
526 pm_runtime_put_sync(sci_port->port.dev);
527}
528
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200529static inline unsigned long port_rx_irq_mask(struct uart_port *port)
530{
531 /*
532 * Not all ports (such as SCIFA) will support REIE. Rather than
533 * special-casing the port type, we check the port initialization
534 * IRQ enable mask to see whether the IRQ is desired at all. If
535 * it's unset, it's logically inferred that there's no point in
536 * testing for it.
537 */
538 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
539}
540
541static void sci_start_tx(struct uart_port *port)
542{
543 struct sci_port *s = to_sci_port(port);
544 unsigned short ctrl;
545
546#ifdef CONFIG_SERIAL_SH_SCI_DMA
547 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
548 u16 new, scr = serial_port_in(port, SCSCR);
549 if (s->chan_tx)
550 new = scr | SCSCR_TDRQE;
551 else
552 new = scr & ~SCSCR_TDRQE;
553 if (new != scr)
554 serial_port_out(port, SCSCR, new);
555 }
556
557 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
558 dma_submit_error(s->cookie_tx)) {
559 s->cookie_tx = 0;
560 schedule_work(&s->work_tx);
561 }
562#endif
563
564 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
565 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
566 ctrl = serial_port_in(port, SCSCR);
567 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
568 }
569}
570
571static void sci_stop_tx(struct uart_port *port)
572{
573 unsigned short ctrl;
574
575 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
576 ctrl = serial_port_in(port, SCSCR);
577
578 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
579 ctrl &= ~SCSCR_TDRQE;
580
581 ctrl &= ~SCSCR_TIE;
582
583 serial_port_out(port, SCSCR, ctrl);
584}
585
586static void sci_start_rx(struct uart_port *port)
587{
588 unsigned short ctrl;
589
590 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
591
592 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
593 ctrl &= ~SCSCR_RDRQE;
594
595 serial_port_out(port, SCSCR, ctrl);
596}
597
598static void sci_stop_rx(struct uart_port *port)
599{
600 unsigned short ctrl;
601
602 ctrl = serial_port_in(port, SCSCR);
603
604 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
605 ctrl &= ~SCSCR_RDRQE;
606
607 ctrl &= ~port_rx_irq_mask(port);
608
609 serial_port_out(port, SCSCR, ctrl);
610}
611
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200612static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
613{
614 if (port->type == PORT_SCI) {
615 /* Just store the mask */
616 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200617 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200618 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
619 /* Only clear the status bits we want to clear */
620 serial_port_out(port, SCxSR,
621 serial_port_in(port, SCxSR) & mask);
622 } else {
623 /* Store the mask, clear parity/framing errors */
624 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
625 }
626}
627
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100628#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
629 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900630
631#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900632static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 unsigned short status;
635 int c;
636
Paul Mundte108b2c2006-09-27 16:32:13 +0900637 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900638 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200640 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 continue;
642 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500643 break;
644 } while (1);
645
646 if (!(status & SCxSR_RDxF(port)))
647 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900648
Paul Mundtb12bb292012-03-30 19:50:15 +0900649 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900650
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900651 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900652 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200653 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
655 return c;
656}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900657#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900659static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 unsigned short status;
662
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900664 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 } while (!(status & SCxSR_TDxE(port)));
666
Paul Mundtb12bb292012-03-30 19:50:15 +0900667 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200668 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100670#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
671 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Paul Mundt61a69762011-06-14 12:40:19 +0900673static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900674{
Paul Mundt61a69762011-06-14 12:40:19 +0900675 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900676
Paul Mundt61a69762011-06-14 12:40:19 +0900677 /*
678 * Use port-specific handler if provided.
679 */
680 if (s->cfg->ops && s->cfg->ops->init_pins) {
681 s->cfg->ops->init_pins(port, cflag);
682 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900683 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200685 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200686 u16 data = serial_port_in(port, SCPDR);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200687 u16 ctrl = serial_port_in(port, SCPCR);
688
689 /* Enable RXD and TXD pin functions */
690 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200691 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200692 /* RTS# is output, active low, unless autorts */
693 if (!(port->mctrl & TIOCM_RTS)) {
694 ctrl |= SCPCR_RTSC;
695 data |= SCPDR_RTSD;
696 } else if (!s->autorts) {
697 ctrl |= SCPCR_RTSC;
698 data &= ~SCPDR_RTSD;
699 } else {
700 /* Enable RTS# pin function */
701 ctrl &= ~SCPCR_RTSC;
702 }
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200703 /* Enable CTS# pin function */
704 ctrl &= ~SCPCR_CTSC;
705 }
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200706 serial_port_out(port, SCPDR, data);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200707 serial_port_out(port, SCPCR, ctrl);
708 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200709 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800710
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200711 /* RTS# is always output; and active low, unless autorts */
712 status |= SCSPTR_RTSIO;
713 if (!(port->mctrl & TIOCM_RTS))
714 status |= SCSPTR_RTSDT;
715 else if (!s->autorts)
716 status &= ~SCSPTR_RTSDT;
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200717 /* CTS# and SCK are inputs */
718 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
719 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900720 }
Paul Mundtd5701642008-12-16 20:07:27 +0900721}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900723static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900724{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200725 struct sci_port *s = to_sci_port(port);
726 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200727 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900728
729 reg = sci_getreg(port, SCTFDR);
730 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200731 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900732
733 reg = sci_getreg(port, SCFDR);
734 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900735 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900736
Paul Mundtb12bb292012-03-30 19:50:15 +0900737 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900738}
739
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900740static int sci_txroom(struct uart_port *port)
741{
Paul Mundt72b294c2011-06-14 17:38:19 +0900742 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900743}
744
745static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900746{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200747 struct sci_port *s = to_sci_port(port);
748 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200749 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900750
751 reg = sci_getreg(port, SCRFDR);
752 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200753 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900754
755 reg = sci_getreg(port, SCFDR);
756 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200757 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900758
Paul Mundtb12bb292012-03-30 19:50:15 +0900759 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900760}
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762/* ********************************************************************** *
763 * the interrupt related routines *
764 * ********************************************************************** */
765
766static void sci_transmit_chars(struct uart_port *port)
767{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700768 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 unsigned short status;
771 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900772 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
Paul Mundtb12bb292012-03-30 19:50:15 +0900774 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900776 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900777 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900778 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900779 else
Paul Mundt8e698612009-06-24 19:44:32 +0900780 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900781 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 return;
783 }
784
Paul Mundt72b294c2011-06-14 17:38:19 +0900785 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
787 do {
788 unsigned char c;
789
790 if (port->x_char) {
791 c = port->x_char;
792 port->x_char = 0;
793 } else if (!uart_circ_empty(xmit) && !stopped) {
794 c = xmit->buf[xmit->tail];
795 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
796 } else {
797 break;
798 }
799
Paul Mundtb12bb292012-03-30 19:50:15 +0900800 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
802 port->icount.tx++;
803 } while (--count > 0);
804
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200805 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
808 uart_write_wakeup(port);
809 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100810 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900812 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900814 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900815 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200816 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Paul Mundt8e698612009-06-24 19:44:32 +0900819 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900820 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 }
822}
823
824/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900825#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900827static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828{
Jiri Slaby227434f2013-01-03 15:53:01 +0100829 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 int i, count, copied = 0;
831 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800832 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Paul Mundtb12bb292012-03-30 19:50:15 +0900834 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 if (!(status & SCxSR_RDxF(port)))
836 return;
837
838 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100840 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 /* If for any reason we can't copy more data, we're done! */
843 if (count == 0)
844 break;
845
846 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900847 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200848 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900850 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100851 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900853 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900854 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900855
Paul Mundtb12bb292012-03-30 19:50:15 +0900856 status = serial_port_in(port, SCxSR);
David Howells7d12e782006-10-05 14:55:46 +0100857 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 count--; i--;
859 continue;
860 }
861
862 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900863 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800864 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900865 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900866 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900867 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800868 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900869 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900870 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800871 } else
872 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900873
Jiri Slaby92a19f92013-01-03 15:53:03 +0100874 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 }
876 }
877
Paul Mundtb12bb292012-03-30 19:50:15 +0900878 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200879 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 copied += count;
882 port->icount.rx += count;
883 }
884
885 if (copied) {
886 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100887 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900889 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200890 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 }
892}
893
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900894static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895{
896 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900897 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100898 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900899 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100901 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200902 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100903 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900904
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100905 /* overrun error */
906 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
907 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900908
Joe Perches9b971cd2014-03-11 10:10:46 -0700909 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 }
911
Paul Mundte108b2c2006-09-27 16:32:13 +0900912 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200913 /* frame error */
914 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900915
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200916 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
917 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900918
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200919 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 }
921
Paul Mundte108b2c2006-09-27 16:32:13 +0900922 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900924 port->icount.parity++;
925
Jiri Slaby92a19f92013-01-03 15:53:03 +0100926 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900927 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900928
Joe Perches9b971cd2014-03-11 10:10:46 -0700929 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 }
931
Alan Cox33f0f882006-01-09 20:54:13 -0800932 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100933 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934
935 return copied;
936}
937
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900938static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900939{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100940 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900941 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200942 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200943 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200944 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900945
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200946 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900947 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900948 return 0;
949
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200950 status = serial_port_in(port, s->params->overrun_reg);
951 if (status & s->params->overrun_mask) {
952 status &= ~s->params->overrun_mask;
953 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900954
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900955 port->icount.overrun++;
956
Jiri Slaby92a19f92013-01-03 15:53:03 +0100957 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100958 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900959
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900960 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900961 copied++;
962 }
963
964 return copied;
965}
966
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900967static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968{
969 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900970 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100971 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900973 if (uart_handle_break(port))
974 return 0;
975
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200976 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900977 port->icount.brk++;
978
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +0100980 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -0800981 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900982
983 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 }
985
Alan Cox33f0f882006-01-09 20:54:13 -0800986 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100987 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +0900988
Paul Mundtd830fa42008-12-16 19:29:38 +0900989 copied += sci_handle_fifo_overrun(port);
990
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 return copied;
992}
993
Ulrich Hechta380ed42017-02-02 18:10:16 +0100994static int scif_set_rtrg(struct uart_port *port, int rx_trig)
995{
996 unsigned int bits;
997
998 if (rx_trig < 1)
999 rx_trig = 1;
1000 if (rx_trig >= port->fifosize)
1001 rx_trig = port->fifosize;
1002
1003 /* HSCIF can be set to an arbitrary level. */
1004 if (sci_getreg(port, HSRTRGR)->size) {
1005 serial_port_out(port, HSRTRGR, rx_trig);
1006 return rx_trig;
1007 }
1008
1009 switch (port->type) {
1010 case PORT_SCIF:
1011 if (rx_trig < 4) {
1012 bits = 0;
1013 rx_trig = 1;
1014 } else if (rx_trig < 8) {
1015 bits = SCFCR_RTRG0;
1016 rx_trig = 4;
1017 } else if (rx_trig < 14) {
1018 bits = SCFCR_RTRG1;
1019 rx_trig = 8;
1020 } else {
1021 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1022 rx_trig = 14;
1023 }
1024 break;
1025 case PORT_SCIFA:
1026 case PORT_SCIFB:
1027 if (rx_trig < 16) {
1028 bits = 0;
1029 rx_trig = 1;
1030 } else if (rx_trig < 32) {
1031 bits = SCFCR_RTRG0;
1032 rx_trig = 16;
1033 } else if (rx_trig < 48) {
1034 bits = SCFCR_RTRG1;
1035 rx_trig = 32;
1036 } else {
1037 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1038 rx_trig = 48;
1039 }
1040 break;
1041 default:
1042 WARN(1, "unknown FIFO configuration");
1043 return 1;
1044 }
1045
1046 serial_port_out(port, SCFCR,
1047 (serial_port_in(port, SCFCR) &
1048 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1049
1050 return rx_trig;
1051}
1052
Ulrich Hecht03940372017-02-03 11:38:18 +01001053static int scif_rtrg_enabled(struct uart_port *port)
1054{
1055 if (sci_getreg(port, HSRTRGR)->size)
1056 return serial_port_in(port, HSRTRGR) != 0;
1057 else
1058 return (serial_port_in(port, SCFCR) &
1059 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1060}
1061
1062static void rx_fifo_timer_fn(unsigned long arg)
1063{
1064 struct sci_port *s = (struct sci_port *)arg;
1065 struct uart_port *port = &s->port;
1066
1067 dev_dbg(port->dev, "Rx timed out\n");
1068 scif_set_rtrg(port, 1);
1069}
1070
Ulrich Hecht5d231882017-02-03 11:38:19 +01001071static ssize_t rx_trigger_show(struct device *dev,
1072 struct device_attribute *attr,
1073 char *buf)
1074{
1075 struct uart_port *port = dev_get_drvdata(dev);
1076 struct sci_port *sci = to_sci_port(port);
1077
1078 return sprintf(buf, "%d\n", sci->rx_trigger);
1079}
1080
1081static ssize_t rx_trigger_store(struct device *dev,
1082 struct device_attribute *attr,
1083 const char *buf,
1084 size_t count)
1085{
1086 struct uart_port *port = dev_get_drvdata(dev);
1087 struct sci_port *sci = to_sci_port(port);
1088 long r;
1089
1090 if (kstrtol(buf, 0, &r) == -EINVAL)
1091 return -EINVAL;
Ulrich Hecht90afa522017-02-08 18:31:14 +01001092
Ulrich Hecht5d231882017-02-03 11:38:19 +01001093 sci->rx_trigger = scif_set_rtrg(port, r);
Ulrich Hecht90afa522017-02-08 18:31:14 +01001094 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1095 scif_set_rtrg(port, 1);
1096
Ulrich Hecht5d231882017-02-03 11:38:19 +01001097 return count;
1098}
1099
1100static DEVICE_ATTR(rx_fifo_trigger, 0644, rx_trigger_show, rx_trigger_store);
1101
1102static ssize_t rx_fifo_timeout_show(struct device *dev,
1103 struct device_attribute *attr,
1104 char *buf)
1105{
1106 struct uart_port *port = dev_get_drvdata(dev);
1107 struct sci_port *sci = to_sci_port(port);
1108
1109 return sprintf(buf, "%d\n", sci->rx_fifo_timeout);
1110}
1111
1112static ssize_t rx_fifo_timeout_store(struct device *dev,
1113 struct device_attribute *attr,
1114 const char *buf,
1115 size_t count)
1116{
1117 struct uart_port *port = dev_get_drvdata(dev);
1118 struct sci_port *sci = to_sci_port(port);
1119 long r;
1120
1121 if (kstrtol(buf, 0, &r) == -EINVAL)
1122 return -EINVAL;
1123 sci->rx_fifo_timeout = r;
1124 scif_set_rtrg(port, 1);
1125 if (r > 0)
1126 setup_timer(&sci->rx_fifo_timer, rx_fifo_timer_fn,
1127 (unsigned long)sci);
1128 return count;
1129}
1130
1131static DEVICE_ATTR(rx_fifo_timeout, 0644, rx_fifo_timeout_show, rx_fifo_timeout_store);
1132
1133
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001134#ifdef CONFIG_SERIAL_SH_SCI_DMA
1135static void sci_dma_tx_complete(void *arg)
1136{
1137 struct sci_port *s = arg;
1138 struct uart_port *port = &s->port;
1139 struct circ_buf *xmit = &port->state->xmit;
1140 unsigned long flags;
1141
1142 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1143
1144 spin_lock_irqsave(&port->lock, flags);
1145
1146 xmit->tail += s->tx_dma_len;
1147 xmit->tail &= UART_XMIT_SIZE - 1;
1148
1149 port->icount.tx += s->tx_dma_len;
1150
1151 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1152 uart_write_wakeup(port);
1153
1154 if (!uart_circ_empty(xmit)) {
1155 s->cookie_tx = 0;
1156 schedule_work(&s->work_tx);
1157 } else {
1158 s->cookie_tx = -EINVAL;
1159 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1160 u16 ctrl = serial_port_in(port, SCSCR);
1161 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1162 }
1163 }
1164
1165 spin_unlock_irqrestore(&port->lock, flags);
1166}
1167
1168/* Locking: called with port lock held */
1169static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1170{
1171 struct uart_port *port = &s->port;
1172 struct tty_port *tport = &port->state->port;
1173 int copied;
1174
1175 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001176 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001177 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001178
1179 port->icount.rx += copied;
1180
1181 return copied;
1182}
1183
1184static int sci_dma_rx_find_active(struct sci_port *s)
1185{
1186 unsigned int i;
1187
1188 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1189 if (s->active_rx == s->cookie_rx[i])
1190 return i;
1191
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001192 return -1;
1193}
1194
1195static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1196{
1197 struct dma_chan *chan = s->chan_rx;
1198 struct uart_port *port = &s->port;
1199 unsigned long flags;
1200
1201 spin_lock_irqsave(&port->lock, flags);
1202 s->chan_rx = NULL;
1203 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1204 spin_unlock_irqrestore(&port->lock, flags);
1205 dmaengine_terminate_all(chan);
1206 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1207 sg_dma_address(&s->sg_rx[0]));
1208 dma_release_channel(chan);
1209 if (enable_pio)
1210 sci_start_rx(port);
1211}
1212
1213static void sci_dma_rx_complete(void *arg)
1214{
1215 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001216 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001217 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001218 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001219 unsigned long flags;
1220 int active, count = 0;
1221
1222 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1223 s->active_rx);
1224
1225 spin_lock_irqsave(&port->lock, flags);
1226
1227 active = sci_dma_rx_find_active(s);
1228 if (active >= 0)
1229 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1230
1231 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1232
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001233 if (count)
1234 tty_flip_buffer_push(&port->state->port);
1235
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001236 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1237 DMA_DEV_TO_MEM,
1238 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1239 if (!desc)
1240 goto fail;
1241
1242 desc->callback = sci_dma_rx_complete;
1243 desc->callback_param = s;
1244 s->cookie_rx[active] = dmaengine_submit(desc);
1245 if (dma_submit_error(s->cookie_rx[active]))
1246 goto fail;
1247
1248 s->active_rx = s->cookie_rx[!active];
1249
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001250 dma_async_issue_pending(chan);
1251
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001252 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001253 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1254 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001255 return;
1256
1257fail:
1258 spin_unlock_irqrestore(&port->lock, flags);
1259 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1260 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001261}
1262
1263static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1264{
1265 struct dma_chan *chan = s->chan_tx;
1266 struct uart_port *port = &s->port;
1267 unsigned long flags;
1268
1269 spin_lock_irqsave(&port->lock, flags);
1270 s->chan_tx = NULL;
1271 s->cookie_tx = -EINVAL;
1272 spin_unlock_irqrestore(&port->lock, flags);
1273 dmaengine_terminate_all(chan);
1274 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1275 DMA_TO_DEVICE);
1276 dma_release_channel(chan);
1277 if (enable_pio)
1278 sci_start_tx(port);
1279}
1280
1281static void sci_submit_rx(struct sci_port *s)
1282{
1283 struct dma_chan *chan = s->chan_rx;
1284 int i;
1285
1286 for (i = 0; i < 2; i++) {
1287 struct scatterlist *sg = &s->sg_rx[i];
1288 struct dma_async_tx_descriptor *desc;
1289
1290 desc = dmaengine_prep_slave_sg(chan,
1291 sg, 1, DMA_DEV_TO_MEM,
1292 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1293 if (!desc)
1294 goto fail;
1295
1296 desc->callback = sci_dma_rx_complete;
1297 desc->callback_param = s;
1298 s->cookie_rx[i] = dmaengine_submit(desc);
1299 if (dma_submit_error(s->cookie_rx[i]))
1300 goto fail;
1301
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001302 }
1303
1304 s->active_rx = s->cookie_rx[0];
1305
1306 dma_async_issue_pending(chan);
1307 return;
1308
1309fail:
1310 if (i)
1311 dmaengine_terminate_all(chan);
1312 for (i = 0; i < 2; i++)
1313 s->cookie_rx[i] = -EINVAL;
1314 s->active_rx = -EINVAL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001315 sci_rx_dma_release(s, true);
1316}
1317
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001318static void work_fn_tx(struct work_struct *work)
1319{
1320 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1321 struct dma_async_tx_descriptor *desc;
1322 struct dma_chan *chan = s->chan_tx;
1323 struct uart_port *port = &s->port;
1324 struct circ_buf *xmit = &port->state->xmit;
1325 dma_addr_t buf;
1326
1327 /*
1328 * DMA is idle now.
1329 * Port xmit buffer is already mapped, and it is one page... Just adjust
1330 * offsets and lengths. Since it is a circular buffer, we have to
1331 * transmit till the end, and then the rest. Take the port lock to get a
1332 * consistent xmit buffer state.
1333 */
1334 spin_lock_irq(&port->lock);
1335 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1336 s->tx_dma_len = min_t(unsigned int,
1337 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1338 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1339 spin_unlock_irq(&port->lock);
1340
1341 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1342 DMA_MEM_TO_DEV,
1343 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1344 if (!desc) {
1345 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1346 /* switch to PIO */
1347 sci_tx_dma_release(s, true);
1348 return;
1349 }
1350
1351 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1352 DMA_TO_DEVICE);
1353
1354 spin_lock_irq(&port->lock);
1355 desc->callback = sci_dma_tx_complete;
1356 desc->callback_param = s;
1357 spin_unlock_irq(&port->lock);
1358 s->cookie_tx = dmaengine_submit(desc);
1359 if (dma_submit_error(s->cookie_tx)) {
1360 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1361 /* switch to PIO */
1362 sci_tx_dma_release(s, true);
1363 return;
1364 }
1365
1366 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1367 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1368
1369 dma_async_issue_pending(chan);
1370}
1371
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001372static void rx_timer_fn(unsigned long arg)
1373{
1374 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001375 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001376 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001377 struct dma_tx_state state;
1378 enum dma_status status;
1379 unsigned long flags;
1380 unsigned int read;
1381 int active, count;
1382 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001383
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001384 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001385
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001386 spin_lock_irqsave(&port->lock, flags);
1387
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001388 active = sci_dma_rx_find_active(s);
1389 if (active < 0) {
1390 spin_unlock_irqrestore(&port->lock, flags);
1391 return;
1392 }
1393
1394 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001395 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001396 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001397 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1398 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001399
1400 /* Let packet complete handler take care of the packet */
1401 return;
1402 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001403
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001404 dmaengine_pause(chan);
1405
1406 /*
1407 * sometimes DMA transfer doesn't stop even if it is stopped and
1408 * data keeps on coming until transaction is complete so check
1409 * for DMA_COMPLETE again
1410 * Let packet complete handler take care of the packet
1411 */
1412 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1413 if (status == DMA_COMPLETE) {
1414 spin_unlock_irqrestore(&port->lock, flags);
1415 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1416 return;
1417 }
1418
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001419 /* Handle incomplete DMA receive */
1420 dmaengine_terminate_all(s->chan_rx);
1421 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001422
1423 if (read) {
1424 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1425 if (count)
1426 tty_flip_buffer_push(&port->state->port);
1427 }
1428
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001429 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1430 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001431
1432 /* Direct new serial port interrupts back to CPU */
1433 scr = serial_port_in(port, SCSCR);
1434 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1435 scr &= ~SCSCR_RDRQE;
1436 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1437 }
1438 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1439
1440 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001441}
1442
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001443static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001444 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001445{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001446 struct dma_chan *chan;
1447 struct dma_slave_config cfg;
1448 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001449
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001450 chan = dma_request_slave_channel(port->dev,
1451 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001452 if (!chan) {
1453 dev_warn(port->dev,
1454 "dma_request_slave_channel_compat failed\n");
1455 return NULL;
1456 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001457
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001458 memset(&cfg, 0, sizeof(cfg));
1459 cfg.direction = dir;
1460 if (dir == DMA_MEM_TO_DEV) {
1461 cfg.dst_addr = port->mapbase +
1462 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1463 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1464 } else {
1465 cfg.src_addr = port->mapbase +
1466 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1467 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1468 }
1469
1470 ret = dmaengine_slave_config(chan, &cfg);
1471 if (ret) {
1472 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1473 dma_release_channel(chan);
1474 return NULL;
1475 }
1476
1477 return chan;
1478}
1479
1480static void sci_request_dma(struct uart_port *port)
1481{
1482 struct sci_port *s = to_sci_port(port);
1483 struct dma_chan *chan;
1484
1485 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1486
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001487 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001488 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001489
1490 s->cookie_tx = -EINVAL;
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001491 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001492 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1493 if (chan) {
1494 s->chan_tx = chan;
1495 /* UART circular tx buffer is an aligned page. */
1496 s->tx_dma_addr = dma_map_single(chan->device->dev,
1497 port->state->xmit.buf,
1498 UART_XMIT_SIZE,
1499 DMA_TO_DEVICE);
1500 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1501 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1502 dma_release_channel(chan);
1503 s->chan_tx = NULL;
1504 } else {
1505 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1506 __func__, UART_XMIT_SIZE,
1507 port->state->xmit.buf, &s->tx_dma_addr);
1508 }
1509
1510 INIT_WORK(&s->work_tx, work_fn_tx);
1511 }
1512
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001513 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001514 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1515 if (chan) {
1516 unsigned int i;
1517 dma_addr_t dma;
1518 void *buf;
1519
1520 s->chan_rx = chan;
1521
1522 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1523 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1524 &dma, GFP_KERNEL);
1525 if (!buf) {
1526 dev_warn(port->dev,
1527 "Failed to allocate Rx dma buffer, using PIO\n");
1528 dma_release_channel(chan);
1529 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001530 return;
1531 }
1532
1533 for (i = 0; i < 2; i++) {
1534 struct scatterlist *sg = &s->sg_rx[i];
1535
1536 sg_init_table(sg, 1);
1537 s->rx_buf[i] = buf;
1538 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001539 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001540
1541 buf += s->buf_len_rx;
1542 dma += s->buf_len_rx;
1543 }
1544
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001545 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1546
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001547 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1548 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001549 }
1550}
1551
1552static void sci_free_dma(struct uart_port *port)
1553{
1554 struct sci_port *s = to_sci_port(port);
1555
1556 if (s->chan_tx)
1557 sci_tx_dma_release(s, false);
1558 if (s->chan_rx)
1559 sci_rx_dma_release(s, false);
1560}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001561
1562static void sci_flush_buffer(struct uart_port *port)
1563{
1564 /*
1565 * In uart_flush_buffer(), the xmit circular buffer has just been
1566 * cleared, so we have to reset tx_dma_len accordingly.
1567 */
1568 to_sci_port(port)->tx_dma_len = 0;
1569}
1570#else /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001571static inline void sci_request_dma(struct uart_port *port)
1572{
1573}
1574
1575static inline void sci_free_dma(struct uart_port *port)
1576{
1577}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001578
1579#define sci_flush_buffer NULL
1580#endif /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001581
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001582static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001584 struct uart_port *port = ptr;
1585 struct sci_port *s = to_sci_port(port);
1586
Ulrich Hecht03940372017-02-03 11:38:18 +01001587#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001588 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001589 u16 scr = serial_port_in(port, SCSCR);
1590 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001591
1592 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001593 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001594 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001595 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001596 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001597 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001598 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001599 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001600 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001601 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001602 serial_port_out(port, SCxSR,
1603 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001604 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1605 jiffies, s->rx_timeout);
1606 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001607
1608 return IRQ_HANDLED;
1609 }
1610#endif
1611
Ulrich Hecht03940372017-02-03 11:38:18 +01001612 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1613 if (!scif_rtrg_enabled(port))
1614 scif_set_rtrg(port, s->rx_trigger);
1615
1616 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
1617 s->rx_frame * s->rx_fifo_timeout, 1000));
1618 }
1619
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 /* I think sci_receive_chars has to be called irrespective
1621 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1622 * to be disabled?
1623 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001624 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625
1626 return IRQ_HANDLED;
1627}
1628
David Howells7d12e782006-10-05 14:55:46 +01001629static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630{
1631 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001632 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633
Stuart Menefyfd78a762009-07-29 23:01:24 +09001634 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001636 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637
1638 return IRQ_HANDLED;
1639}
1640
David Howells7d12e782006-10-05 14:55:46 +01001641static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642{
1643 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001644 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645
1646 /* Handle errors */
1647 if (port->type == PORT_SCI) {
1648 if (sci_handle_errors(port)) {
1649 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001650 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001651 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 }
1653 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001654 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001655 if (!s->chan_rx)
1656 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 }
1658
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001659 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660
1661 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001662 if (!s->chan_tx)
1663 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
1665 return IRQ_HANDLED;
1666}
1667
David Howells7d12e782006-10-05 14:55:46 +01001668static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669{
1670 struct uart_port *port = ptr;
1671
1672 /* Handle BREAKs */
1673 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001674 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675
1676 return IRQ_HANDLED;
1677}
1678
David Howells7d12e782006-10-05 14:55:46 +01001679static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001681 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001682 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001683 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001684 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685
Paul Mundtb12bb292012-03-30 19:50:15 +09001686 ssr_status = serial_port_in(port, SCxSR);
1687 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001688 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001689 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001690 else if (sci_getreg(port, s->params->overrun_reg)->size)
1691 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001692
Paul Mundtf43dc232011-01-13 15:06:28 +09001693 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
1695 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001696 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001697 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001698 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001699
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001700 /*
1701 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1702 * DR flags
1703 */
1704 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001705 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001706 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001707
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001709 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001710 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001711
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001713 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001714 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001716 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001717 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001718 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001719 ret = IRQ_HANDLED;
1720 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001721
Michael Trimarchia8884e32008-10-31 16:10:23 +09001722 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723}
1724
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001725static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001726 const char *desc;
1727 irq_handler_t handler;
1728} sci_irq_desc[] = {
1729 /*
1730 * Split out handlers, the default case.
1731 */
1732 [SCIx_ERI_IRQ] = {
1733 .desc = "rx err",
1734 .handler = sci_er_interrupt,
1735 },
1736
1737 [SCIx_RXI_IRQ] = {
1738 .desc = "rx full",
1739 .handler = sci_rx_interrupt,
1740 },
1741
1742 [SCIx_TXI_IRQ] = {
1743 .desc = "tx empty",
1744 .handler = sci_tx_interrupt,
1745 },
1746
1747 [SCIx_BRI_IRQ] = {
1748 .desc = "break",
1749 .handler = sci_br_interrupt,
1750 },
1751
1752 /*
1753 * Special muxed handler.
1754 */
1755 [SCIx_MUX_IRQ] = {
1756 .desc = "mux",
1757 .handler = sci_mpxed_interrupt,
1758 },
1759};
1760
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761static int sci_request_irq(struct sci_port *port)
1762{
Paul Mundt9174fc82011-06-28 15:25:36 +09001763 struct uart_port *up = &port->port;
1764 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765
Paul Mundt9174fc82011-06-28 15:25:36 +09001766 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001767 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001768 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001769
Paul Mundt9174fc82011-06-28 15:25:36 +09001770 if (SCIx_IRQ_IS_MUXED(port)) {
1771 i = SCIx_MUX_IRQ;
1772 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001773 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001774 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001775
Paul Mundt0e8963d2012-05-18 18:21:06 +09001776 /*
1777 * Certain port types won't support all of the
1778 * available interrupt sources.
1779 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001780 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001781 continue;
1782 }
1783
Paul Mundt9174fc82011-06-28 15:25:36 +09001784 desc = sci_irq_desc + i;
1785 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1786 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001787 if (!port->irqstr[j]) {
1788 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001789 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001790 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001791
Paul Mundt9174fc82011-06-28 15:25:36 +09001792 ret = request_irq(irq, desc->handler, up->irqflags,
1793 port->irqstr[j], port);
1794 if (unlikely(ret)) {
1795 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1796 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 }
1798 }
1799
1800 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001801
1802out_noirq:
1803 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001804 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001805
1806out_nomem:
1807 while (--j >= 0)
1808 kfree(port->irqstr[j]);
1809
1810 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811}
1812
1813static void sci_free_irq(struct sci_port *port)
1814{
1815 int i;
1816
Paul Mundt9174fc82011-06-28 15:25:36 +09001817 /*
1818 * Intentionally in reverse order so we iterate over the muxed
1819 * IRQ first.
1820 */
1821 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001822 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001823
1824 /*
1825 * Certain port types won't support all of the available
1826 * interrupt sources.
1827 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001828 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001829 continue;
1830
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001831 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001832 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833
Paul Mundt9174fc82011-06-28 15:25:36 +09001834 if (SCIx_IRQ_IS_MUXED(port)) {
1835 /* If there's only one IRQ, we're done. */
1836 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 }
1838 }
1839}
1840
1841static unsigned int sci_tx_empty(struct uart_port *port)
1842{
Paul Mundtb12bb292012-03-30 19:50:15 +09001843 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001844 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001845
1846 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847}
1848
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001849static void sci_set_rts(struct uart_port *port, bool state)
1850{
1851 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1852 u16 data = serial_port_in(port, SCPDR);
1853
1854 /* Active low */
1855 if (state)
1856 data &= ~SCPDR_RTSD;
1857 else
1858 data |= SCPDR_RTSD;
1859 serial_port_out(port, SCPDR, data);
1860
1861 /* RTS# is output */
1862 serial_port_out(port, SCPCR,
1863 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1864 } else if (sci_getreg(port, SCSPTR)->size) {
1865 u16 ctrl = serial_port_in(port, SCSPTR);
1866
1867 /* Active low */
1868 if (state)
1869 ctrl &= ~SCSPTR_RTSDT;
1870 else
1871 ctrl |= SCSPTR_RTSDT;
1872 serial_port_out(port, SCSPTR, ctrl);
1873 }
1874}
1875
1876static bool sci_get_cts(struct uart_port *port)
1877{
1878 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1879 /* Active low */
1880 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1881 } else if (sci_getreg(port, SCSPTR)->size) {
1882 /* Active low */
1883 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1884 }
1885
1886 return true;
1887}
1888
Paul Mundtcdf7c422011-11-24 20:18:32 +09001889/*
1890 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1891 * CTS/RTS is supported in hardware by at least one port and controlled
1892 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1893 * handled via the ->init_pins() op, which is a bit of a one-way street,
1894 * lacking any ability to defer pin control -- this will later be
1895 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001896 *
1897 * Other modes (such as loopback) are supported generically on certain
1898 * port types, but not others. For these it's sufficient to test for the
1899 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001900 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1902{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001903 struct sci_port *s = to_sci_port(port);
1904
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001905 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001906 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001907
1908 /*
1909 * Standard loopback mode for SCFCR ports.
1910 */
1911 reg = sci_getreg(port, SCFCR);
1912 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001913 serial_port_out(port, SCFCR,
1914 serial_port_in(port, SCFCR) |
1915 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001916 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001917
1918 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001919
Laurent Pinchart97ed9792017-01-11 16:43:39 +02001920 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001921 return;
1922
1923 if (!(mctrl & TIOCM_RTS)) {
1924 /* Disable Auto RTS */
1925 serial_port_out(port, SCFCR,
1926 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1927
1928 /* Clear RTS */
1929 sci_set_rts(port, 0);
1930 } else if (s->autorts) {
1931 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1932 /* Enable RTS# pin function */
1933 serial_port_out(port, SCPCR,
1934 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1935 }
1936
1937 /* Enable Auto RTS */
1938 serial_port_out(port, SCFCR,
1939 serial_port_in(port, SCFCR) | SCFCR_MCE);
1940 } else {
1941 /* Set RTS */
1942 sci_set_rts(port, 1);
1943 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944}
1945
1946static unsigned int sci_get_mctrl(struct uart_port *port)
1947{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001948 struct sci_port *s = to_sci_port(port);
1949 struct mctrl_gpios *gpios = s->gpios;
1950 unsigned int mctrl = 0;
1951
1952 mctrl_gpio_get(gpios, &mctrl);
1953
Paul Mundtcdf7c422011-11-24 20:18:32 +09001954 /*
1955 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001956 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001957 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001958 if (s->autorts) {
1959 if (sci_get_cts(port))
1960 mctrl |= TIOCM_CTS;
1961 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001962 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001963 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001964 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1965 mctrl |= TIOCM_DSR;
1966 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1967 mctrl |= TIOCM_CAR;
1968
1969 return mctrl;
1970}
1971
1972static void sci_enable_ms(struct uart_port *port)
1973{
1974 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975}
1976
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977static void sci_break_ctl(struct uart_port *port, int break_state)
1978{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001979 unsigned short scscr, scsptr;
1980
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001981 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001982 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001983 /*
1984 * Not supported by hardware. Most parts couple break and rx
1985 * interrupts together, with break detection always enabled.
1986 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001987 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001988 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001989
1990 scsptr = serial_port_in(port, SCSPTR);
1991 scscr = serial_port_in(port, SCSCR);
1992
1993 if (break_state == -1) {
1994 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1995 scscr &= ~SCSCR_TE;
1996 } else {
1997 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1998 scscr |= SCSCR_TE;
1999 }
2000
2001 serial_port_out(port, SCSPTR, scsptr);
2002 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003}
2004
2005static int sci_startup(struct uart_port *port)
2006{
Magnus Damma5660ad2009-01-21 15:14:38 +00002007 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002008 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002010 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2011
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002012 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002013
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002014 ret = sci_request_irq(s);
2015 if (unlikely(ret < 0)) {
2016 sci_free_dma(port);
2017 return ret;
2018 }
2019
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020 return 0;
2021}
2022
2023static void sci_shutdown(struct uart_port *port)
2024{
Magnus Damma5660ad2009-01-21 15:14:38 +00002025 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002026 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002027 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002029 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2030
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002031 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002032 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2033
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002034 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01002036 sci_stop_tx(port);
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002037 /* Stop RX and TX, disable related interrupts, keep clock source */
2038 scr = serial_port_in(port, SCSCR);
2039 serial_port_out(port, SCSCR, scr & (SCSCR_CKE1 | SCSCR_CKE0));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002040 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09002041
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002042#ifdef CONFIG_SERIAL_SH_SCI_DMA
2043 if (s->chan_rx) {
2044 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2045 port->line);
2046 del_timer_sync(&s->rx_timer);
2047 }
2048#endif
2049
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 sci_free_irq(s);
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002051 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052}
2053
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002054static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2055 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09002056{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002057 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002058 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002059 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002060
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002061 if (s->port.type != PORT_HSCIF)
2062 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09002063
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002064 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002065 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2066 if (abs(err) >= abs(min_err))
2067 continue;
2068
2069 min_err = err;
2070 *srr = sr - 1;
2071
2072 if (!err)
2073 break;
2074 }
2075
2076 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2077 *srr + 1);
2078 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09002079}
2080
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002081static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2082 unsigned long freq, unsigned int *dlr,
2083 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002084{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002085 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002086 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002087
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002088 if (s->port.type != PORT_HSCIF)
2089 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002090
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002091 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002092 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2093 dl = clamp(dl, 1U, 65535U);
2094
2095 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2096 if (abs(err) >= abs(min_err))
2097 continue;
2098
2099 min_err = err;
2100 *dlr = dl;
2101 *srr = sr - 1;
2102
2103 if (!err)
2104 break;
2105 }
2106
2107 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2108 min_err, *dlr, *srr + 1);
2109 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002110}
2111
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002112/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002113static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2114 unsigned int *brr, unsigned int *srr,
2115 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002116{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002117 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002118 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002119 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002120
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002121 if (s->port.type != PORT_HSCIF)
2122 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002123
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002124 /*
2125 * Find the combination of sample rate and clock select with the
2126 * smallest deviation from the desired baud rate.
2127 * Prefer high sample rates to maximise the receive margin.
2128 *
2129 * M: Receive margin (%)
2130 * N: Ratio of bit rate to clock (N = sampling rate)
2131 * D: Clock duty (D = 0 to 1.0)
2132 * L: Frame length (L = 9 to 12)
2133 * F: Absolute value of clock frequency deviation
2134 *
2135 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2136 * (|D - 0.5| / N * (1 + F))|
2137 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2138 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002139 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002140 for (c = 0; c <= 3; c++) {
2141 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002142 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002143
2144 /*
2145 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002146 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002147 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002148 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002149 *
2150 * Watch out for overflow when calculating the desired
2151 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002152 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002153 if (bps > UINT_MAX / prediv)
2154 break;
2155
2156 scrate = prediv * bps;
2157 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002158 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002159
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002160 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002161 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002162 continue;
2163
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002164 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002165 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002166 *srr = sr - 1;
2167 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002168
2169 if (!err)
2170 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002171 }
2172 }
2173
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002174found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002175 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2176 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002177 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002178}
2179
Magnus Damm1ba76222011-08-03 03:47:36 +00002180static void sci_reset(struct uart_port *port)
2181{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002182 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002183 unsigned int status;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002184 struct sci_port *s = to_sci_port(port);
Magnus Damm1ba76222011-08-03 03:47:36 +00002185
Paul Mundtb12bb292012-03-30 19:50:15 +09002186 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002187
Paul Mundt0979e0e2011-11-24 18:35:49 +09002188 reg = sci_getreg(port, SCFCR);
2189 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002190 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002191
2192 sci_clear_SCxSR(port,
2193 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2194 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002195 if (sci_getreg(port, SCLSR)->size) {
2196 status = serial_port_in(port, SCLSR);
2197 status &= ~(SCLSR_TO | SCLSR_ORER);
2198 serial_port_out(port, SCLSR, status);
2199 }
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002200
Ulrich Hecht03940372017-02-03 11:38:18 +01002201 if (s->rx_trigger > 1) {
2202 if (s->rx_fifo_timeout) {
2203 scif_set_rtrg(port, 1);
2204 setup_timer(&s->rx_fifo_timer, rx_fifo_timer_fn,
2205 (unsigned long)s);
2206 } else {
Ulrich Hecht90afa522017-02-08 18:31:14 +01002207 if (port->type == PORT_SCIFA ||
2208 port->type == PORT_SCIFB)
2209 scif_set_rtrg(port, 1);
2210 else
2211 scif_set_rtrg(port, s->rx_trigger);
Ulrich Hecht03940372017-02-03 11:38:18 +01002212 }
2213 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002214}
2215
Alan Cox606d0992006-12-08 02:38:45 -08002216static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2217 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218{
Ulrich Hecht03940372017-02-03 11:38:18 +01002219 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002220 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2221 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002222 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002223 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002224 int min_err = INT_MAX, err;
2225 unsigned long max_freq = 0;
2226 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002228 if ((termios->c_cflag & CSIZE) == CS7)
2229 smr_val |= SCSMR_CHR;
2230 if (termios->c_cflag & PARENB)
2231 smr_val |= SCSMR_PE;
2232 if (termios->c_cflag & PARODD)
2233 smr_val |= SCSMR_PE | SCSMR_ODD;
2234 if (termios->c_cflag & CSTOPB)
2235 smr_val |= SCSMR_STOP;
2236
Magnus Damm154280f2009-12-22 03:37:28 +00002237 /*
2238 * earlyprintk comes here early on with port->uartclk set to zero.
2239 * the clock framework is not up and running at this point so here
2240 * we assume that 115200 is the maximum baud rate. please note that
2241 * the baud rate is not programmed during earlyprintk - it is assumed
2242 * that the previous boot loader has enabled required clocks and
2243 * setup the baud rate generator hardware for us already.
2244 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002245 if (!port->uartclk) {
2246 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2247 goto done;
2248 }
Magnus Damm154280f2009-12-22 03:37:28 +00002249
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002250 for (i = 0; i < SCI_NUM_CLKS; i++)
2251 max_freq = max(max_freq, s->clk_rates[i]);
2252
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002253 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002254 if (!baud)
2255 goto done;
2256
2257 /*
2258 * There can be multiple sources for the sampling clock. Find the one
2259 * that gives us the smallest deviation from the desired baud rate.
2260 */
2261
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002262 /* Optional Undivided External Clock */
2263 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2264 port->type != PORT_SCIFB) {
2265 err = sci_sck_calc(s, baud, &srr1);
2266 if (abs(err) < abs(min_err)) {
2267 best_clk = SCI_SCK;
2268 scr_val = SCSCR_CKE1;
2269 sccks = SCCKS_CKS;
2270 min_err = err;
2271 srr = srr1;
2272 if (!err)
2273 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002274 }
2275 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002277 /* Optional BRG Frequency Divided External Clock */
2278 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2279 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2280 &srr1);
2281 if (abs(err) < abs(min_err)) {
2282 best_clk = SCI_SCIF_CLK;
2283 scr_val = SCSCR_CKE1;
2284 sccks = 0;
2285 min_err = err;
2286 dl = dl1;
2287 srr = srr1;
2288 if (!err)
2289 goto done;
2290 }
2291 }
2292
2293 /* Optional BRG Frequency Divided Internal Clock */
2294 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2295 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2296 &srr1);
2297 if (abs(err) < abs(min_err)) {
2298 best_clk = SCI_BRG_INT;
2299 scr_val = SCSCR_CKE1;
2300 sccks = SCCKS_XIN;
2301 min_err = err;
2302 dl = dl1;
2303 srr = srr1;
2304 if (!min_err)
2305 goto done;
2306 }
2307 }
2308
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002309 /* Divided Functional Clock using standard Bit Rate Register */
2310 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2311 if (abs(err) < abs(min_err)) {
2312 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002313 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002314 min_err = err;
2315 brr = brr1;
2316 srr = srr1;
2317 cks = cks1;
2318 }
2319
2320done:
2321 if (best_clk >= 0)
2322 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2323 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324
Paul Mundt23241d42011-06-28 13:55:31 +09002325 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002326
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002327 /*
2328 * Program the optional External Baud Rate Generator (BRG) first.
2329 * It controls the mux to select (H)SCK or frequency divided clock.
2330 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002331 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2332 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002333 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002334 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002335
Magnus Damm1ba76222011-08-03 03:47:36 +00002336 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002337
Paul Mundte108b2c2006-09-27 16:32:13 +09002338 uart_update_timeout(port, termios->c_cflag, baud);
2339
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002340 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002341 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2342 switch (srr + 1) {
2343 case 5: smr_val |= SCSMR_SRC_5; break;
2344 case 7: smr_val |= SCSMR_SRC_7; break;
2345 case 11: smr_val |= SCSMR_SRC_11; break;
2346 case 13: smr_val |= SCSMR_SRC_13; break;
2347 case 16: smr_val |= SCSMR_SRC_16; break;
2348 case 17: smr_val |= SCSMR_SRC_17; break;
2349 case 19: smr_val |= SCSMR_SRC_19; break;
2350 case 27: smr_val |= SCSMR_SRC_27; break;
2351 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002352 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002353 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002354 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2355 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002356 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002357 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002358 serial_port_out(port, SCBRR, brr);
2359 if (sci_getreg(port, HSSRR)->size)
2360 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2361
2362 /* Wait one bit interval */
2363 udelay((1000000 + (baud - 1)) / baud);
2364 } else {
2365 /* Don't touch the bit rate configuration */
2366 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002367 smr_val |= serial_port_in(port, SCSMR) &
2368 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002369 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2370 serial_port_out(port, SCSCR, scr_val);
2371 serial_port_out(port, SCSMR, smr_val);
2372 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373
Paul Mundtd5701642008-12-16 20:07:27 +09002374 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002375
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002376 port->status &= ~UPSTAT_AUTOCTS;
2377 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002378 reg = sci_getreg(port, SCFCR);
2379 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002380 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002381
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002382 if ((port->flags & UPF_HARD_FLOW) &&
2383 (termios->c_cflag & CRTSCTS)) {
2384 /* There is no CTS interrupt to restart the hardware */
2385 port->status |= UPSTAT_AUTOCTS;
2386 /* MCE is enabled when RTS is raised */
2387 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002388 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002389
2390 /*
2391 * As we've done a sci_reset() above, ensure we don't
2392 * interfere with the FIFOs while toggling MCE. As the
2393 * reset values could still be set, simply mask them out.
2394 */
2395 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2396
Paul Mundtb12bb292012-03-30 19:50:15 +09002397 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002398 }
Geert Uytterhoeven5f768952017-03-28 11:13:45 +02002399 if (port->flags & UPF_HARD_FLOW) {
2400 /* Refresh (Auto) RTS */
2401 sci_set_mctrl(port, port->mctrl);
2402 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002403
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002404 scr_val |= SCSCR_RE | SCSCR_TE |
2405 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002406 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2407 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002408 if ((srr + 1 == 5) &&
2409 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2410 /*
2411 * In asynchronous mode, when the sampling rate is 1/5, first
2412 * received data may become invalid on some SCIFA and SCIFB.
2413 * To avoid this problem wait more than 1 serial data time (1
2414 * bit time x serial data number) after setting SCSCR.RE = 1.
2415 */
2416 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2417 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002419 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002420 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002421 * See serial_core.c::uart_update_timeout().
2422 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2423 * function calculates 1 jiffie for the data plus 5 jiffies for the
2424 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2425 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2426 * value obtained by this formula is too small. Therefore, if the value
2427 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002428 */
Ulrich Hecht03940372017-02-03 11:38:18 +01002429 /* byte size and parity */
2430 switch (termios->c_cflag & CSIZE) {
2431 case CS5:
2432 bits = 7;
2433 break;
2434 case CS6:
2435 bits = 8;
2436 break;
2437 case CS7:
2438 bits = 9;
2439 break;
2440 default:
2441 bits = 10;
2442 break;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002443 }
Ulrich Hecht03940372017-02-03 11:38:18 +01002444
2445 if (termios->c_cflag & CSTOPB)
2446 bits++;
2447 if (termios->c_cflag & PARENB)
2448 bits++;
2449
2450 s->rx_frame = (100 * bits * HZ) / (baud / 10);
2451#ifdef CONFIG_SERIAL_SH_SCI_DMA
2452 s->rx_timeout = DIV_ROUND_UP(s->buf_len_rx * 2 * s->rx_frame, 1000);
2453 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
2454 s->rx_timeout * 1000 / HZ, port->timeout);
2455 if (s->rx_timeout < msecs_to_jiffies(20))
2456 s->rx_timeout = msecs_to_jiffies(20);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002457#endif
2458
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002460 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002461
Paul Mundt23241d42011-06-28 13:55:31 +09002462 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002463
2464 if (UART_ENABLE_MS(port, termios->c_cflag))
2465 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466}
2467
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002468static void sci_pm(struct uart_port *port, unsigned int state,
2469 unsigned int oldstate)
2470{
2471 struct sci_port *sci_port = to_sci_port(port);
2472
2473 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002474 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002475 sci_port_disable(sci_port);
2476 break;
2477 default:
2478 sci_port_enable(sci_port);
2479 break;
2480 }
2481}
2482
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483static const char *sci_type(struct uart_port *port)
2484{
2485 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002486 case PORT_IRDA:
2487 return "irda";
2488 case PORT_SCI:
2489 return "sci";
2490 case PORT_SCIF:
2491 return "scif";
2492 case PORT_SCIFA:
2493 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002494 case PORT_SCIFB:
2495 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002496 case PORT_HSCIF:
2497 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 }
2499
Paul Mundtfa439722008-09-04 18:53:58 +09002500 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501}
2502
Paul Mundtf6e94952011-01-21 15:25:36 +09002503static int sci_remap_port(struct uart_port *port)
2504{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002505 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002506
2507 /*
2508 * Nothing to do if there's already an established membase.
2509 */
2510 if (port->membase)
2511 return 0;
2512
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002513 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002514 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002515 if (unlikely(!port->membase)) {
2516 dev_err(port->dev, "can't remap port#%d\n", port->line);
2517 return -ENXIO;
2518 }
2519 } else {
2520 /*
2521 * For the simple (and majority of) cases where we don't
2522 * need to do any remapping, just cast the cookie
2523 * directly.
2524 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002525 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002526 }
2527
2528 return 0;
2529}
2530
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531static void sci_release_port(struct uart_port *port)
2532{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002533 struct sci_port *sport = to_sci_port(port);
2534
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002535 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002536 iounmap(port->membase);
2537 port->membase = NULL;
2538 }
2539
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002540 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541}
2542
2543static int sci_request_port(struct uart_port *port)
2544{
Paul Mundte2651642011-01-20 21:24:03 +09002545 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002546 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002547 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002549 res = request_mem_region(port->mapbase, sport->reg_size,
2550 dev_name(port->dev));
2551 if (unlikely(res == NULL)) {
2552 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002553 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002554 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555
Paul Mundtf6e94952011-01-21 15:25:36 +09002556 ret = sci_remap_port(port);
2557 if (unlikely(ret != 0)) {
2558 release_resource(res);
2559 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002560 }
Paul Mundte2651642011-01-20 21:24:03 +09002561
2562 return 0;
2563}
2564
2565static void sci_config_port(struct uart_port *port, int flags)
2566{
2567 if (flags & UART_CONFIG_TYPE) {
2568 struct sci_port *sport = to_sci_port(port);
2569
2570 port->type = sport->cfg->type;
2571 sci_request_port(port);
2572 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573}
2574
2575static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2576{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002577 if (ser->baud_base < 2400)
2578 /* No paper tape reader for Mitch.. */
2579 return -EINVAL;
2580
2581 return 0;
2582}
2583
Julia Lawall069a47e2016-09-01 19:51:35 +02002584static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585 .tx_empty = sci_tx_empty,
2586 .set_mctrl = sci_set_mctrl,
2587 .get_mctrl = sci_get_mctrl,
2588 .start_tx = sci_start_tx,
2589 .stop_tx = sci_stop_tx,
2590 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002591 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592 .break_ctl = sci_break_ctl,
2593 .startup = sci_startup,
2594 .shutdown = sci_shutdown,
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02002595 .flush_buffer = sci_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002597 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598 .type = sci_type,
2599 .release_port = sci_release_port,
2600 .request_port = sci_request_port,
2601 .config_port = sci_config_port,
2602 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002603#ifdef CONFIG_CONSOLE_POLL
2604 .poll_get_char = sci_poll_get_char,
2605 .poll_put_char = sci_poll_put_char,
2606#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607};
2608
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002609static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2610{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002611 const char *clk_names[] = {
2612 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002613 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002614 [SCI_BRG_INT] = "brg_int",
2615 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002616 };
2617 struct clk *clk;
2618 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002619
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002620 if (sci_port->cfg->type == PORT_HSCIF)
2621 clk_names[SCI_SCK] = "hsck";
2622
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002623 for (i = 0; i < SCI_NUM_CLKS; i++) {
2624 clk = devm_clk_get(dev, clk_names[i]);
2625 if (PTR_ERR(clk) == -EPROBE_DEFER)
2626 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002627
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002628 if (IS_ERR(clk) && i == SCI_FCK) {
2629 /*
2630 * "fck" used to be called "sci_ick", and we need to
2631 * maintain DT backward compatibility.
2632 */
2633 clk = devm_clk_get(dev, "sci_ick");
2634 if (PTR_ERR(clk) == -EPROBE_DEFER)
2635 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002636
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002637 if (!IS_ERR(clk))
2638 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002639
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002640 /*
2641 * Not all SH platforms declare a clock lookup entry
2642 * for SCI devices, in which case we need to get the
2643 * global "peripheral_clk" clock.
2644 */
2645 clk = devm_clk_get(dev, "peripheral_clk");
2646 if (!IS_ERR(clk))
2647 goto found;
2648
2649 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2650 PTR_ERR(clk));
2651 return PTR_ERR(clk);
2652 }
2653
2654found:
2655 if (IS_ERR(clk))
2656 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2657 PTR_ERR(clk));
2658 else
2659 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2660 clk, clk);
2661 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2662 }
2663 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002664}
2665
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002666static const struct sci_port_params *
2667sci_probe_regmap(const struct plat_sci_port *cfg)
2668{
2669 unsigned int regtype;
2670
2671 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2672 return &sci_port_params[cfg->regtype];
2673
2674 switch (cfg->type) {
2675 case PORT_SCI:
2676 regtype = SCIx_SCI_REGTYPE;
2677 break;
2678 case PORT_IRDA:
2679 regtype = SCIx_IRDA_REGTYPE;
2680 break;
2681 case PORT_SCIFA:
2682 regtype = SCIx_SCIFA_REGTYPE;
2683 break;
2684 case PORT_SCIFB:
2685 regtype = SCIx_SCIFB_REGTYPE;
2686 break;
2687 case PORT_SCIF:
2688 /*
2689 * The SH-4 is a bit of a misnomer here, although that's
2690 * where this particular port layout originated. This
2691 * configuration (or some slight variation thereof)
2692 * remains the dominant model for all SCIFs.
2693 */
2694 regtype = SCIx_SH4_SCIF_REGTYPE;
2695 break;
2696 case PORT_HSCIF:
2697 regtype = SCIx_HSCIF_REGTYPE;
2698 break;
2699 default:
2700 pr_err("Can't probe register map for given port\n");
2701 return NULL;
2702 }
2703
2704 return &sci_port_params[regtype];
2705}
2706
Bill Pemberton9671f092012-11-19 13:21:50 -05002707static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002708 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002709 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002710{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002711 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002712 const struct resource *res;
2713 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002714 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002715
Paul Mundt50f09592011-12-02 20:09:48 +09002716 sci_port->cfg = p;
2717
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002718 port->ops = &sci_uart_ops;
2719 port->iotype = UPIO_MEM;
2720 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002721
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002722 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2723 if (res == NULL)
2724 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002725
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002726 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002727 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002728
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002729 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2730 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002731
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002732 /* The SCI generates several interrupts. They can be muxed together or
2733 * connected to different interrupt lines. In the muxed case only one
2734 * interrupt resource is specified. In the non-muxed case three or four
2735 * interrupt resources are specified, as the BRI interrupt is optional.
2736 */
2737 if (sci_port->irqs[0] < 0)
2738 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002739
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002740 if (sci_port->irqs[1] < 0) {
2741 sci_port->irqs[1] = sci_port->irqs[0];
2742 sci_port->irqs[2] = sci_port->irqs[0];
2743 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002744 }
2745
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002746 sci_port->params = sci_probe_regmap(p);
2747 if (unlikely(sci_port->params == NULL))
2748 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002749
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002750 switch (p->type) {
2751 case PORT_SCIFB:
2752 sci_port->rx_trigger = 48;
2753 break;
2754 case PORT_HSCIF:
2755 sci_port->rx_trigger = 64;
2756 break;
2757 case PORT_SCIFA:
2758 sci_port->rx_trigger = 32;
2759 break;
2760 case PORT_SCIF:
2761 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2762 /* RX triggering not implemented for this IP */
2763 sci_port->rx_trigger = 1;
2764 else
2765 sci_port->rx_trigger = 8;
2766 break;
2767 default:
2768 sci_port->rx_trigger = 1;
2769 break;
2770 }
2771
Ulrich Hecht03940372017-02-03 11:38:18 +01002772 sci_port->rx_fifo_timeout = 0;
2773
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002774 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2775 * match the SoC datasheet, this should be investigated. Let platform
2776 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002777 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002778 sci_port->sampling_rate_mask = p->sampling_rate
2779 ? SCI_SR(p->sampling_rate)
2780 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002781
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002782 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002783 ret = sci_init_clocks(sci_port, &dev->dev);
2784 if (ret < 0)
2785 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002786
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002787 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002788
2789 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002790 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002791
Paul Mundtce6738b2011-01-19 15:24:40 +09002792 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002793 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002794 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002795
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002796 if (port->type == PORT_SCI) {
2797 if (sci_port->reg_size >= 0x20)
2798 port->regshift = 2;
2799 else
2800 port->regshift = 1;
2801 }
2802
Paul Mundtce6738b2011-01-19 15:24:40 +09002803 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002804 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002805 * for the multi-IRQ ports, which is where we are primarily
2806 * concerned with the shutdown path synchronization.
2807 *
2808 * For the muxed case there's nothing more to do.
2809 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002810 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002811 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002812
Paul Mundt61a69762011-06-14 12:40:19 +09002813 port->serial_in = sci_serial_in;
2814 port->serial_out = sci_serial_out;
2815
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002816 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002817}
2818
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002819static void sci_cleanup_single(struct sci_port *port)
2820{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002821 pm_runtime_disable(port->port.dev);
2822}
2823
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002824#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2825 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002826static void serial_console_putchar(struct uart_port *port, int ch)
2827{
2828 sci_poll_put_char(port, ch);
2829}
2830
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831/*
2832 * Print a string to the serial port trying not to disturb
2833 * any possible real use of the port...
2834 */
2835static void serial_console_write(struct console *co, const char *s,
2836 unsigned count)
2837{
Paul Mundt906b17d2011-01-21 16:19:53 +09002838 struct sci_port *sci_port = &sci_ports[co->index];
2839 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002840 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002841 unsigned long flags;
2842 int locked = 1;
2843
2844 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002845#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002846 if (port->sysrq)
2847 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002848 else
2849#endif
2850 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002851 locked = spin_trylock(&port->lock);
2852 else
2853 spin_lock(&port->lock);
2854
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002855 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002856 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002857 ctrl_temp = SCSCR_RE | SCSCR_TE |
2858 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002859 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2860 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002861
Magnus Damm501b8252009-01-21 15:14:30 +00002862 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002863
2864 /* wait until fifo is empty and last bit has been transmitted */
2865 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002866 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002867 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002868
2869 /* restore the SCSCR */
2870 serial_port_out(port, SCSCR, ctrl);
2871
2872 if (locked)
2873 spin_unlock(&port->lock);
2874 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875}
2876
Bill Pemberton9671f092012-11-19 13:21:50 -05002877static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002879 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880 struct uart_port *port;
2881 int baud = 115200;
2882 int bits = 8;
2883 int parity = 'n';
2884 int flow = 'n';
2885 int ret;
2886
Paul Mundte108b2c2006-09-27 16:32:13 +09002887 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002888 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002889 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002890 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002891 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002892
Paul Mundt906b17d2011-01-21 16:19:53 +09002893 sci_port = &sci_ports[co->index];
2894 port = &sci_port->port;
2895
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002896 /*
2897 * Refuse to handle uninitialized ports.
2898 */
2899 if (!port->ops)
2900 return -ENODEV;
2901
Paul Mundtf6e94952011-01-21 15:25:36 +09002902 ret = sci_remap_port(port);
2903 if (unlikely(ret != 0))
2904 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002905
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906 if (options)
2907 uart_parse_options(options, &baud, &parity, &bits, &flow);
2908
Paul Mundtab7cfb52011-06-01 14:47:42 +09002909 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002910}
2911
2912static struct console serial_console = {
2913 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002914 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915 .write = serial_console_write,
2916 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002917 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002919 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002920};
2921
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002922static struct console early_serial_console = {
2923 .name = "early_ttySC",
2924 .write = serial_console_write,
2925 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002926 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002927};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002928
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002929static char early_serial_buf[32];
2930
Bill Pemberton9671f092012-11-19 13:21:50 -05002931static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002932{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002933 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002934
2935 if (early_serial_console.data)
2936 return -EEXIST;
2937
2938 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002939
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002940 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002941
2942 serial_console_setup(&early_serial_console, early_serial_buf);
2943
2944 if (!strstr(early_serial_buf, "keep"))
2945 early_serial_console.flags |= CON_BOOT;
2946
2947 register_console(&early_serial_console);
2948 return 0;
2949}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002950
2951#define SCI_CONSOLE (&serial_console)
2952
Paul Mundtecdf8a42011-01-21 00:05:48 +09002953#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002954static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002955{
2956 return -EINVAL;
2957}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002959#define SCI_CONSOLE NULL
2960
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002961#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002962
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002963static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964
2965static struct uart_driver sci_uart_driver = {
2966 .owner = THIS_MODULE,
2967 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002968 .dev_name = "ttySC",
2969 .major = SCI_MAJOR,
2970 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002971 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002972 .cons = SCI_CONSOLE,
2973};
2974
Paul Mundt54507f62009-05-08 23:48:33 +09002975static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002976{
Paul Mundtd535a232011-01-19 17:19:35 +09002977 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002978
Paul Mundtd535a232011-01-19 17:19:35 +09002979 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002980
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002981 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002982
Ulrich Hecht5d231882017-02-03 11:38:19 +01002983 if (port->port.fifosize > 1) {
2984 sysfs_remove_file(&dev->dev.kobj,
2985 &dev_attr_rx_fifo_trigger.attr);
2986 }
2987 if (port->port.type == PORT_SCIFA || port->port.type == PORT_SCIFB) {
2988 sysfs_remove_file(&dev->dev.kobj,
2989 &dev_attr_rx_fifo_timeout.attr);
2990 }
2991
Magnus Damme552de22009-01-21 15:13:42 +00002992 return 0;
2993}
2994
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002995
2996#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2997#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2998#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002999
3000static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003001 /* SoC-specific types */
3002 {
3003 .compatible = "renesas,scif-r7s72100",
3004 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
3005 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01003006 /* Family-specific types */
3007 {
3008 .compatible = "renesas,rcar-gen1-scif",
3009 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3010 }, {
3011 .compatible = "renesas,rcar-gen2-scif",
3012 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3013 }, {
3014 .compatible = "renesas,rcar-gen3-scif",
3015 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3016 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003017 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003018 {
3019 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003020 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003021 }, {
3022 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003023 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003024 }, {
3025 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003026 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003027 }, {
3028 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003029 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003030 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003031 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003032 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003033 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003034 /* Terminator */
3035 },
3036};
3037MODULE_DEVICE_TABLE(of, of_sci_match);
3038
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01003039static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
3040 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003041{
3042 struct device_node *np = pdev->dev.of_node;
3043 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003044 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003045 struct sci_port *sp;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003046 int id;
3047
3048 if (!IS_ENABLED(CONFIG_OF) || !np)
3049 return NULL;
3050
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01003051 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003052 if (!match)
3053 return NULL;
3054
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003055 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02003056 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003057 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003058
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01003059 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003060 id = of_alias_get_id(np, "serial");
3061 if (id < 0) {
3062 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3063 return NULL;
3064 }
3065
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003066 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003067 *dev_id = id;
3068
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003069 p->type = SCI_OF_TYPE(match->data);
3070 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003071
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003072 if (of_find_property(np, "uart-has-rtscts", NULL))
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003073 sp->has_rtscts = true;
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003074
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003075 return p;
3076}
3077
Bill Pemberton9671f092012-11-19 13:21:50 -05003078static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00003079 unsigned int index,
3080 struct plat_sci_port *p,
3081 struct sci_port *sciport)
3082{
Magnus Damm0ee70712009-01-21 15:13:50 +00003083 int ret;
3084
3085 /* Sanity check */
3086 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07003087 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00003088 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07003089 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02003090 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00003091 }
3092
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003093 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09003094 if (ret)
3095 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00003096
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003097 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
3098 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
3099 return PTR_ERR(sciport->gpios);
3100
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003101 if (sciport->has_rtscts) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003102 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3103 UART_GPIO_CTS)) ||
3104 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3105 UART_GPIO_RTS))) {
3106 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3107 return -EINVAL;
3108 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02003109 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003110 }
3111
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003112 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3113 if (ret) {
3114 sci_cleanup_single(sciport);
3115 return ret;
3116 }
3117
3118 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00003119}
3120
Bill Pemberton9671f092012-11-19 13:21:50 -05003121static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003123 struct plat_sci_port *p;
3124 struct sci_port *sp;
3125 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003126 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003127
Paul Mundtecdf8a42011-01-21 00:05:48 +09003128 /*
3129 * If we've come here via earlyprintk initialization, head off to
3130 * the special early probe. We don't have sufficient device state
3131 * to make it beyond this yet.
3132 */
3133 if (is_early_platform_device(dev))
3134 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003135
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003136 if (dev->dev.of_node) {
3137 p = sci_parse_dt(dev, &dev_id);
3138 if (p == NULL)
3139 return -EINVAL;
3140 } else {
3141 p = dev->dev.platform_data;
3142 if (p == NULL) {
3143 dev_err(&dev->dev, "no platform data supplied\n");
3144 return -EINVAL;
3145 }
3146
3147 dev_id = dev->id;
3148 }
3149
3150 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003151 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003152
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003153 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003154 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003155 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003156
Ulrich Hecht5d231882017-02-03 11:38:19 +01003157 if (sp->port.fifosize > 1) {
3158 ret = sysfs_create_file(&dev->dev.kobj,
3159 &dev_attr_rx_fifo_trigger.attr);
3160 if (ret)
3161 return ret;
3162 }
3163 if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB) {
3164 ret = sysfs_create_file(&dev->dev.kobj,
3165 &dev_attr_rx_fifo_timeout.attr);
3166 if (ret) {
3167 if (sp->port.fifosize > 1) {
3168 sysfs_remove_file(&dev->dev.kobj,
3169 &dev_attr_rx_fifo_trigger.attr);
3170 }
3171 return ret;
3172 }
3173 }
3174
Linus Torvalds1da177e2005-04-16 15:20:36 -07003175#ifdef CONFIG_SH_STANDARD_BIOS
3176 sh_bios_gdb_detach();
3177#endif
3178
Paul Mundte108b2c2006-09-27 16:32:13 +09003179 return 0;
3180}
3181
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003182static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003183{
Paul Mundtd535a232011-01-19 17:19:35 +09003184 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003185
Paul Mundtd535a232011-01-19 17:19:35 +09003186 if (sport)
3187 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003188
3189 return 0;
3190}
3191
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003192static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003193{
Paul Mundtd535a232011-01-19 17:19:35 +09003194 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003195
Paul Mundtd535a232011-01-19 17:19:35 +09003196 if (sport)
3197 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003198
3199 return 0;
3200}
3201
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003202static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003203
Paul Mundte108b2c2006-09-27 16:32:13 +09003204static struct platform_driver sci_driver = {
3205 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003206 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003207 .driver = {
3208 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003209 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003210 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003211 },
3212};
3213
3214static int __init sci_init(void)
3215{
3216 int ret;
3217
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003218 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003219
Paul Mundte108b2c2006-09-27 16:32:13 +09003220 ret = uart_register_driver(&sci_uart_driver);
3221 if (likely(ret == 0)) {
3222 ret = platform_driver_register(&sci_driver);
3223 if (unlikely(ret))
3224 uart_unregister_driver(&sci_uart_driver);
3225 }
3226
Linus Torvalds1da177e2005-04-16 15:20:36 -07003227 return ret;
3228}
3229
3230static void __exit sci_exit(void)
3231{
Paul Mundte108b2c2006-09-27 16:32:13 +09003232 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003233 uart_unregister_driver(&sci_uart_driver);
3234}
3235
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003236#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3237early_platform_init_buffer("earlyprintk", &sci_driver,
3238 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3239#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003240#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3241static struct __init plat_sci_port port_cfg;
3242
3243static int __init early_console_setup(struct earlycon_device *device,
3244 int type)
3245{
3246 if (!device->port.membase)
3247 return -ENODEV;
3248
3249 device->port.serial_in = sci_serial_in;
3250 device->port.serial_out = sci_serial_out;
3251 device->port.type = type;
3252 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003253 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003254 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003255 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003256 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3257 sci_serial_out(&sci_ports[0].port, SCSCR,
3258 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003259
3260 device->con->write = serial_console_write;
3261 return 0;
3262}
3263static int __init sci_early_console_setup(struct earlycon_device *device,
3264 const char *opt)
3265{
3266 return early_console_setup(device, PORT_SCI);
3267}
3268static int __init scif_early_console_setup(struct earlycon_device *device,
3269 const char *opt)
3270{
3271 return early_console_setup(device, PORT_SCIF);
3272}
3273static int __init scifa_early_console_setup(struct earlycon_device *device,
3274 const char *opt)
3275{
3276 return early_console_setup(device, PORT_SCIFA);
3277}
3278static int __init scifb_early_console_setup(struct earlycon_device *device,
3279 const char *opt)
3280{
3281 return early_console_setup(device, PORT_SCIFB);
3282}
3283static int __init hscif_early_console_setup(struct earlycon_device *device,
3284 const char *opt)
3285{
3286 return early_console_setup(device, PORT_HSCIF);
3287}
3288
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003289OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003290OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003291OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003292OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003293OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3294#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3295
Linus Torvalds1da177e2005-04-16 15:20:36 -07003296module_init(sci_init);
3297module_exit(sci_exit);
3298
Paul Mundte108b2c2006-09-27 16:32:13 +09003299MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003300MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003301MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003302MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");