blob: f5ace924e76a0ff82293cdf1389c2980d3443063 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Liad Kaufman553452e2015-04-16 17:21:12 +03008 * Copyright(c) 2007 - 2015 Intel Corporation. All rights reserved.
9 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbach62d74762016-01-05 15:25:43 +020010 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of version 2 of the GNU General Public License as
14 * published by the Free Software Foundation.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
24 * USA
25 *
26 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020027 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030028 *
29 * Contact Information:
Emmanuel Grumbachcb2f8272015-11-17 15:39:56 +020030 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030031 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
32 *
33 * BSD LICENSE
34 *
Liad Kaufman553452e2015-04-16 17:21:12 +030035 * Copyright(c) 2005 - 2015 Intel Corporation. All rights reserved.
36 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbach62d74762016-01-05 15:25:43 +020037 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030038 * All rights reserved.
39 *
40 * Redistribution and use in source and binary forms, with or without
41 * modification, are permitted provided that the following conditions
42 * are met:
43 *
44 * * Redistributions of source code must retain the above copyright
45 * notice, this list of conditions and the following disclaimer.
46 * * Redistributions in binary form must reproduce the above copyright
47 * notice, this list of conditions and the following disclaimer in
48 * the documentation and/or other materials provided with the
49 * distribution.
50 * * Neither the name Intel Corporation nor the names of its
51 * contributors may be used to endorse or promote products derived
52 * from this software without specific prior written permission.
53 *
54 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
55 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
56 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
57 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
58 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
60 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
64 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 *
66 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080067#include <linux/pci.h>
68#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070069#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070070#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020071#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070072#include <linux/bitops.h>
73#include <linux/gfp.h>
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +030074#include <linux/vmalloc.h>
Luca Coelhob3ff1272016-01-06 18:40:38 -020075#include <linux/pm_runtime.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070076
Johannes Berg82575102012-04-03 16:44:37 -070077#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030078#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070079#include "iwl-csr.h"
80#include "iwl-prph.h"
Emmanuel Grumbachcb6bb122015-01-25 10:36:31 +020081#include "iwl-scd.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070082#include "iwl-agn-hw.h"
Johannes Berg4d075002014-04-24 10:41:31 +020083#include "iwl-fw-error-dump.h"
Johannes Berg6468a012012-05-16 19:13:54 +020084#include "internal.h"
Liad Kaufman06d51e02014-11-23 13:56:21 +020085#include "iwl-fh.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080086
Arik Nemtsovfe457732014-11-17 15:46:37 +020087/* extended range in FW SRAM */
88#define IWL_FW_MEM_EXTENDED_START 0x40000
89#define IWL_FW_MEM_EXTENDED_END 0x57FFF
90
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +030091static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
92{
93 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
94
95 if (!trans_pcie->fw_mon_page)
96 return;
97
98 dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
99 trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
100 __free_pages(trans_pcie->fw_mon_page,
101 get_order(trans_pcie->fw_mon_size));
102 trans_pcie->fw_mon_page = NULL;
103 trans_pcie->fw_mon_phys = 0;
104 trans_pcie->fw_mon_size = 0;
105}
106
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300107static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power)
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300108{
109 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Liad Kaufman553452e2015-04-16 17:21:12 +0300110 struct page *page = NULL;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300111 dma_addr_t phys;
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300112 u32 size = 0;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300113 u8 power;
114
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300115 if (!max_power) {
116 /* default max_power is maximum */
117 max_power = 26;
118 } else {
119 max_power += 11;
120 }
121
122 if (WARN(max_power > 26,
123 "External buffer size for monitor is too big %d, check the FW TLV\n",
124 max_power))
125 return;
126
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300127 if (trans_pcie->fw_mon_page) {
128 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
129 trans_pcie->fw_mon_size,
130 DMA_FROM_DEVICE);
131 return;
132 }
133
134 phys = 0;
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300135 for (power = max_power; power >= 11; power--) {
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300136 int order;
137
138 size = BIT(power);
139 order = get_order(size);
140 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
141 order);
142 if (!page)
143 continue;
144
145 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
146 DMA_FROM_DEVICE);
147 if (dma_mapping_error(trans->dev, phys)) {
148 __free_pages(page, order);
Liad Kaufman553452e2015-04-16 17:21:12 +0300149 page = NULL;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300150 continue;
151 }
152 IWL_INFO(trans,
153 "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
154 size, order);
155 break;
156 }
157
Emmanuel Grumbach40a76902014-09-18 15:44:04 +0300158 if (WARN_ON_ONCE(!page))
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300159 return;
160
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300161 if (power != max_power)
162 IWL_ERR(trans,
163 "Sorry - debug buffer is only %luK while you requested %luK\n",
164 (unsigned long)BIT(power - 10),
165 (unsigned long)BIT(max_power - 10));
166
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300167 trans_pcie->fw_mon_page = page;
168 trans_pcie->fw_mon_phys = phys;
169 trans_pcie->fw_mon_size = size;
170}
171
Alexander Bondara812cba2014-02-18 16:45:00 +0100172static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
173{
174 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
175 ((reg & 0x0000ffff) | (2 << 28)));
176 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
177}
178
179static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
180{
181 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
182 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
183 ((reg & 0x0000ffff) | (3 << 28)));
184}
185
Johannes Bergddaf5a52013-01-08 11:25:44 +0100186static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300187{
Dreyfuss, Haim66337b72015-06-04 11:45:33 +0300188 if (trans->cfg->apmg_not_supported)
Avri Altman95411d02015-05-11 11:04:34 +0300189 return;
190
Johannes Bergddaf5a52013-01-08 11:25:44 +0100191 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
192 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
193 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
194 ~APMG_PS_CTRL_MSK_PWR_SRC);
195 else
196 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
197 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
198 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300199}
200
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200201/* PCI registers */
202#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200203
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200204static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200205{
Johannes Berg20d3b642012-05-16 22:54:29 +0200206 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200207 u16 lctl;
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300208 u16 cap;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200209
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200210 /*
211 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
212 * Check if BIOS (or OS) enabled L1-ASPM on this device.
213 * If so (likely), disable L0S, so device moves directly L0->L1;
214 * costs negligible amount of power savings.
215 * If not (unlikely), enable L0S, so there is at least some
216 * power savings, even without L1.
217 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200218 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300219 if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200220 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300221 else
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200222 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700223 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300224
225 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
226 trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
227 dev_info(trans->dev, "L1 %sabled - LTR %sabled\n",
228 (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
229 trans->ltr_enabled ? "En" : "Dis");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200230}
231
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200232/*
233 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200234 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200235 * NOTE: This does not load uCode nor start the embedded processor
236 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200237static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200238{
239 int ret = 0;
240 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
241
242 /*
243 * Use "set_bit" below rather than "write", to preserve any hardware
244 * bits already set by default after reset.
245 */
246
247 /* Disable L0S exit timer (platform NMI Work/Around) */
Eran Hararye4a9f8c2013-12-22 08:06:34 +0200248 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
249 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
250 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200251
252 /*
253 * Disable L0s without affecting L1;
254 * don't wait for ICH L0s (ICH bug W/A)
255 */
256 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200257 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200258
259 /* Set FH wait threshold to maximum (HW error during stress W/A) */
260 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
261
262 /*
263 * Enable HAP INTA (interrupt from management bus) to
264 * wake device's PCI Express link L1a -> L0s
265 */
266 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200267 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200268
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200269 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200270
271 /* Configure analog phase-lock-loop before activating to D0A */
Johannes Berg77d76932016-04-12 12:36:01 +0200272 if (trans->cfg->base_params->pll_cfg)
273 iwl_set_bit(trans, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200274
275 /*
276 * Set "initialization complete" bit to move adapter from
277 * D0U* --> D0A* (powered-up active) state.
278 */
279 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
280
281 /*
282 * Wait for clock stabilization; once stabilized, access to
283 * device-internal resources is supported, e.g. iwl_write_prph()
284 * and accesses to uCode SRAM.
285 */
286 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200287 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
288 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200289 if (ret < 0) {
290 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
291 goto out;
292 }
293
Emmanuel Grumbach2d93aee2013-12-24 14:15:41 +0200294 if (trans->cfg->host_interrupt_operation_mode) {
295 /*
296 * This is a bit of an abuse - This is needed for 7260 / 3160
297 * only check host_interrupt_operation_mode even if this is
298 * not related to host_interrupt_operation_mode.
299 *
300 * Enable the oscillator to count wake up time for L1 exit. This
301 * consumes slightly more power (100uA) - but allows to be sure
302 * that we wake up from L1 on time.
303 *
304 * This looks weird: read twice the same register, discard the
305 * value, set a bit, and yet again, read that same register
306 * just to discard the value. But that's the way the hardware
307 * seems to like it.
308 */
309 iwl_read_prph(trans, OSC_CLK);
310 iwl_read_prph(trans, OSC_CLK);
311 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
312 iwl_read_prph(trans, OSC_CLK);
313 iwl_read_prph(trans, OSC_CLK);
314 }
315
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200316 /*
317 * Enable DMA clock and wait for it to stabilize.
318 *
Eran Harary3073d8c2013-12-29 14:09:59 +0200319 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
320 * bits do not disable clocks. This preserves any hardware
321 * bits already set by default in "CLK_CTRL_REG" after reset.
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200322 */
Avri Altman95411d02015-05-11 11:04:34 +0300323 if (!trans->cfg->apmg_not_supported) {
Eran Harary3073d8c2013-12-29 14:09:59 +0200324 iwl_write_prph(trans, APMG_CLK_EN_REG,
325 APMG_CLK_VAL_DMA_CLK_RQT);
326 udelay(20);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200327
Eran Harary3073d8c2013-12-29 14:09:59 +0200328 /* Disable L1-Active */
329 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
330 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200331
Eran Harary3073d8c2013-12-29 14:09:59 +0200332 /* Clear the interrupt in APMG if the NIC is in RFKILL */
333 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
334 APMG_RTC_INT_STT_RFKILL);
335 }
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300336
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200337 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200338
339out:
340 return ret;
341}
342
Alexander Bondara812cba2014-02-18 16:45:00 +0100343/*
344 * Enable LP XTAL to avoid HW bug where device may consume much power if
345 * FW is not loaded after device reset. LP XTAL is disabled by default
346 * after device HW reset. Do it only if XTAL is fed by internal source.
347 * Configure device's "persistence" mode to avoid resetting XTAL again when
348 * SHRD_HW_RST occurs in S3.
349 */
350static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
351{
352 int ret;
353 u32 apmg_gp1_reg;
354 u32 apmg_xtal_cfg_reg;
355 u32 dl_cfg_reg;
356
357 /* Force XTAL ON */
358 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
359 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
360
361 /* Reset entire device - do controller reset (results in SHRD_HW_RST) */
362 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +0200363 usleep_range(1000, 2000);
Alexander Bondara812cba2014-02-18 16:45:00 +0100364
365 /*
366 * Set "initialization complete" bit to move adapter from
367 * D0U* --> D0A* (powered-up active) state.
368 */
369 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
370
371 /*
372 * Wait for clock stabilization; once stabilized, access to
373 * device-internal resources is possible.
374 */
375 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
376 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
377 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
378 25000);
379 if (WARN_ON(ret < 0)) {
380 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
381 /* Release XTAL ON request */
382 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
383 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
384 return;
385 }
386
387 /*
388 * Clear "disable persistence" to avoid LP XTAL resetting when
389 * SHRD_HW_RST is applied in S3.
390 */
391 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
392 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
393
394 /*
395 * Force APMG XTAL to be active to prevent its disabling by HW
396 * caused by APMG idle state.
397 */
398 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
399 SHR_APMG_XTAL_CFG_REG);
400 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
401 apmg_xtal_cfg_reg |
402 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
403
404 /*
405 * Reset entire device again - do controller reset (results in
406 * SHRD_HW_RST). Turn MAC off before proceeding.
407 */
408 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +0200409 usleep_range(1000, 2000);
Alexander Bondara812cba2014-02-18 16:45:00 +0100410
411 /* Enable LP XTAL by indirect access through CSR */
412 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
413 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
414 SHR_APMG_GP1_WF_XTAL_LP_EN |
415 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
416
417 /* Clear delay line clock power up */
418 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
419 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
420 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
421
422 /*
423 * Enable persistence mode to avoid LP XTAL resetting when
424 * SHRD_HW_RST is applied in S3.
425 */
426 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
427 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
428
429 /*
430 * Clear "initialization complete" bit to move adapter from
431 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
432 */
433 iwl_clear_bit(trans, CSR_GP_CNTRL,
434 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
435
436 /* Activates XTAL resources monitor */
437 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
438 CSR_MONITOR_XTAL_RESOURCES);
439
440 /* Release XTAL ON request */
441 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
442 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
443 udelay(10);
444
445 /* Release APMG XTAL */
446 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
447 apmg_xtal_cfg_reg &
448 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
449}
450
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200451static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200452{
453 int ret = 0;
454
455 /* stop device's busmaster DMA activity */
456 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
457
458 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200459 CSR_RESET_REG_FLAG_MASTER_DISABLED,
460 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300461 if (ret < 0)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200462 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
463
464 IWL_DEBUG_INFO(trans, "stop master\n");
465
466 return ret;
467}
468
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200469static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200470{
471 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
472
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200473 if (op_mode_leave) {
474 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
475 iwl_pcie_apm_init(trans);
476
477 /* inform ME that we are leaving */
478 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000)
479 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
480 APMG_PCIDEV_STT_VAL_WAKE_ME);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300481 else if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
482 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
483 CSR_RESET_LINK_PWR_MGMT_DISABLED);
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200484 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
485 CSR_HW_IF_CONFIG_REG_PREPARE |
486 CSR_HW_IF_CONFIG_REG_ENABLE_PME);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300487 mdelay(1);
488 iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
489 CSR_RESET_LINK_PWR_MGMT_DISABLED);
490 }
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200491 mdelay(5);
492 }
493
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200494 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200495
496 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200497 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200498
Alexander Bondara812cba2014-02-18 16:45:00 +0100499 if (trans->cfg->lp_xtal_workaround) {
500 iwl_pcie_apm_lp_xtal_enable(trans);
501 return;
502 }
503
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200504 /* Reset the entire device */
505 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +0200506 usleep_range(1000, 2000);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200507
508 /*
509 * Clear "initialization complete" bit to move adapter from
510 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
511 */
512 iwl_clear_bit(trans, CSR_GP_CNTRL,
513 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
514}
515
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200516static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300517{
Johannes Berg7b114882012-02-05 13:55:11 -0800518 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300519
520 /* nic_init */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200521 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200522 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300523
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200524 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300525
Avri Altman95411d02015-05-11 11:04:34 +0300526 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300527
Johannes Bergecdb9752012-03-06 13:31:03 -0800528 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300529
530 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200531 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300532
533 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200534 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300535 return -ENOMEM;
536
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700537 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300538 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200539 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200540 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300541 }
542
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300543 return 0;
544}
545
546#define HW_READY_TIMEOUT (50)
547
548/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200549static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300550{
551 int ret;
552
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200553 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200554 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300555
556 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200557 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200558 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
559 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
560 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300561
Emmanuel Grumbach6a08f512014-11-04 20:16:00 +0200562 if (ret >= 0)
563 iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
564
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700565 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300566 return ret;
567}
568
569/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200570static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300571{
572 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300573 int t = 0;
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300574 int iter;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300575
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700576 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300577
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200578 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200579 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300580 if (ret >= 0)
581 return 0;
582
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300583 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
584 CSR_RESET_LINK_PWR_MGMT_DISABLED);
Johannes Berg192185d2016-04-13 10:31:14 +0200585 usleep_range(1000, 2000);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300586
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300587 for (iter = 0; iter < 10; iter++) {
588 /* If HW is not ready, prepare the conditions to check again */
589 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
590 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300591
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300592 do {
593 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach03a19cb2015-10-21 19:55:32 +0300594 if (ret >= 0)
595 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300596
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300597 usleep_range(200, 1000);
598 t += 200;
599 } while (t < 150000);
600 msleep(25);
601 }
602
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300603 IWL_ERR(trans, "Couldn't prepare the card\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300604
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300605 return ret;
606}
607
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200608/*
609 * ucode
610 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200611static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200612 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200613{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800614 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200615 unsigned long flags;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200616 int ret;
617
Johannes Berg13df1aa2012-03-06 13:31:00 -0800618 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200619
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200620 if (!iwl_trans_grab_nic_access(trans, &flags))
621 return -EIO;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200622
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200623 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
624 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200625
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200626 iwl_write32(trans, FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
627 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200628
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200629 iwl_write32(trans, FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
630 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200631
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200632 iwl_write32(trans, FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
633 (iwl_get_dma_hi_addr(phy_addr)
634 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200635
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200636 iwl_write32(trans, FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
637 BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM) |
638 BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX) |
639 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
640
641 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
642 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
643 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
644 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
645
646 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200647
Johannes Berg13df1aa2012-03-06 13:31:00 -0800648 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
649 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200650 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200651 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200652 return -ETIMEDOUT;
653 }
654
655 return 0;
656}
657
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200658static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200659 const struct fw_desc *section)
660{
661 u8 *v_addr;
662 dma_addr_t p_addr;
Liad Kaufmanbaa21e82014-12-02 14:28:45 +0200663 u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
Johannes Berg83f84d72012-09-10 11:50:18 +0200664 int ret = 0;
665
666 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
667 section_num);
668
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300669 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
670 GFP_KERNEL | __GFP_NOWARN);
671 if (!v_addr) {
672 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
673 chunk_sz = PAGE_SIZE;
674 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
675 &p_addr, GFP_KERNEL);
676 if (!v_addr)
677 return -ENOMEM;
678 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200679
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300680 for (offset = 0; offset < section->len; offset += chunk_sz) {
Arik Nemtsovfe457732014-11-17 15:46:37 +0200681 u32 copy_size, dst_addr;
682 bool extended_addr = false;
Johannes Berg83f84d72012-09-10 11:50:18 +0200683
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300684 copy_size = min_t(u32, chunk_sz, section->len - offset);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200685 dst_addr = section->offset + offset;
686
687 if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
688 dst_addr <= IWL_FW_MEM_EXTENDED_END)
689 extended_addr = true;
690
691 if (extended_addr)
692 iwl_set_bits_prph(trans, LMPM_CHICK,
693 LMPM_CHICK_EXTENDED_ADDR_SPACE);
Johannes Berg83f84d72012-09-10 11:50:18 +0200694
695 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200696 ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
697 copy_size);
698
699 if (extended_addr)
700 iwl_clear_bits_prph(trans, LMPM_CHICK,
701 LMPM_CHICK_EXTENDED_ADDR_SPACE);
702
Johannes Berg83f84d72012-09-10 11:50:18 +0200703 if (ret) {
704 IWL_ERR(trans,
705 "Could not load the [%d] uCode section\n",
706 section_num);
707 break;
708 }
709 }
710
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300711 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200712 return ret;
713}
714
Eran Harary16bc1192015-03-03 13:53:28 +0200715/*
716 * Driver Takes the ownership on secure machine before FW load
717 * and prevent race with the BT load.
718 * W/A for ROM bug. (should be remove in the next Si step)
719 */
720static int iwl_pcie_rsa_race_bug_wa(struct iwl_trans *trans)
721{
722 u32 val, loop = 1000;
723
Eran Harary1e167072015-03-19 13:01:07 +0200724 /*
725 * Check the RSA semaphore is accessible.
726 * If the HW isn't locked and the rsa semaphore isn't accessible,
727 * we are in trouble.
728 */
Eran Harary16bc1192015-03-03 13:53:28 +0200729 val = iwl_read_prph(trans, PREG_AUX_BUS_WPROT_0);
730 if (val & (BIT(1) | BIT(17))) {
Emmanuel Grumbach9fc515b2016-03-10 13:07:17 +0200731 IWL_DEBUG_INFO(trans,
732 "can't access the RSA semaphore it is write protected\n");
Eran Harary16bc1192015-03-03 13:53:28 +0200733 return 0;
734 }
735
736 /* take ownership on the AUX IF */
737 iwl_write_prph(trans, WFPM_CTRL_REG, WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK);
738 iwl_write_prph(trans, AUX_MISC_MASTER1_EN, AUX_MISC_MASTER1_EN_SBE_MSK);
739
740 do {
741 iwl_write_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS, 0x1);
742 val = iwl_read_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS);
743 if (val == 0x1) {
744 iwl_write_prph(trans, RSA_ENABLE, 0);
745 return 0;
746 }
747
748 udelay(10);
749 loop--;
750 } while (loop > 0);
751
752 IWL_ERR(trans, "Failed to take ownership on secure machine\n");
753 return -EIO;
754}
755
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200756static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
757 const struct fw_img *image,
758 int cpu,
759 int *first_ucode_section)
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300760{
761 int shift_param;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200762 int i, ret = 0, sec_num = 0x1;
763 u32 val, last_read_idx = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300764
765 if (cpu == 1) {
766 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200767 *first_ucode_section = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300768 } else {
769 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200770 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300771 }
772
Eran Harary034846c2014-01-29 08:10:17 +0200773 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
774 last_read_idx = i;
775
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300776 /*
777 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
778 * CPU1 to CPU2.
779 * PAGING_SEPARATOR_SECTION delimiter - separate between
780 * CPU2 non paged to CPU2 paging sec.
781 */
Eran Harary034846c2014-01-29 08:10:17 +0200782 if (!image->sec[i].data ||
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300783 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
784 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
Eran Harary034846c2014-01-29 08:10:17 +0200785 IWL_DEBUG_FW(trans,
786 "Break since Data not valid or Empty section, sec = %d\n",
787 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200788 break;
Eran Harary034846c2014-01-29 08:10:17 +0200789 }
790
Eran Harary189fa2f2014-01-23 16:26:32 +0200791 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
792 if (ret)
793 return ret;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200794
795 /* Notify the ucode of the loaded section number and status */
796 val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
797 val = val | (sec_num << shift_param);
798 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
799 sec_num = (sec_num << 1) | 0x1;
Eran Harary189fa2f2014-01-23 16:26:32 +0200800 }
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300801
Eran Harary034846c2014-01-29 08:10:17 +0200802 *first_ucode_section = last_read_idx;
803
Emmanuel Grumbach2aabdbd2016-06-08 23:07:31 +0300804 iwl_enable_interrupts(trans);
805
Eran Hararyafb88912015-01-20 15:37:34 +0200806 if (cpu == 1)
807 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFF);
808 else
809 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFFFFFF);
810
Eran Harary189fa2f2014-01-23 16:26:32 +0200811 return 0;
812}
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300813
Eran Harary189fa2f2014-01-23 16:26:32 +0200814static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
815 const struct fw_img *image,
Eran Harary034846c2014-01-29 08:10:17 +0200816 int cpu,
817 int *first_ucode_section)
Eran Harary189fa2f2014-01-23 16:26:32 +0200818{
819 int shift_param;
Eran Harary189fa2f2014-01-23 16:26:32 +0200820 int i, ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200821 u32 last_read_idx = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200822
823 if (cpu == 1) {
824 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200825 *first_ucode_section = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200826 } else {
827 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200828 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300829 }
830
Eran Harary034846c2014-01-29 08:10:17 +0200831 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
832 last_read_idx = i;
833
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300834 /*
835 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
836 * CPU1 to CPU2.
837 * PAGING_SEPARATOR_SECTION delimiter - separate between
838 * CPU2 non paged to CPU2 paging sec.
839 */
Eran Harary034846c2014-01-29 08:10:17 +0200840 if (!image->sec[i].data ||
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300841 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
842 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
Eran Harary034846c2014-01-29 08:10:17 +0200843 IWL_DEBUG_FW(trans,
844 "Break since Data not valid or Empty section, sec = %d\n",
845 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200846 break;
Eran Harary034846c2014-01-29 08:10:17 +0200847 }
848
Eran Harary189fa2f2014-01-23 16:26:32 +0200849 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
850 if (ret)
851 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300852 }
853
Eran Harary189fa2f2014-01-23 16:26:32 +0200854 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
855 iwl_set_bits_prph(trans,
856 CSR_UCODE_LOAD_STATUS_ADDR,
857 (LMPM_CPU_UCODE_LOADING_COMPLETED |
858 LMPM_CPU_HDRS_LOADING_COMPLETED |
859 LMPM_CPU_UCODE_LOADING_STARTED) <<
860 shift_param);
861
Eran Harary034846c2014-01-29 08:10:17 +0200862 *first_ucode_section = last_read_idx;
863
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300864 return 0;
865}
866
Liad Kaufman09e350f2014-11-17 11:41:07 +0200867static void iwl_pcie_apply_destination(struct iwl_trans *trans)
868{
869 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
870 const struct iwl_fw_dbg_dest_tlv *dest = trans->dbg_dest_tlv;
871 int i;
872
873 if (dest->version)
874 IWL_ERR(trans,
875 "DBG DEST version is %d - expect issues\n",
876 dest->version);
877
878 IWL_INFO(trans, "Applying debug destination %s\n",
879 get_fw_dbg_mode_string(dest->monitor_mode));
880
881 if (dest->monitor_mode == EXTERNAL_MODE)
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300882 iwl_pcie_alloc_fw_monitor(trans, dest->size_power);
Liad Kaufman09e350f2014-11-17 11:41:07 +0200883 else
884 IWL_WARN(trans, "PCI should have external buffer debug\n");
885
886 for (i = 0; i < trans->dbg_dest_reg_num; i++) {
887 u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
888 u32 val = le32_to_cpu(dest->reg_ops[i].val);
889
890 switch (dest->reg_ops[i].op) {
891 case CSR_ASSIGN:
892 iwl_write32(trans, addr, val);
893 break;
894 case CSR_SETBIT:
895 iwl_set_bit(trans, addr, BIT(val));
896 break;
897 case CSR_CLEARBIT:
898 iwl_clear_bit(trans, addr, BIT(val));
899 break;
900 case PRPH_ASSIGN:
901 iwl_write_prph(trans, addr, val);
902 break;
903 case PRPH_SETBIT:
904 iwl_set_bits_prph(trans, addr, BIT(val));
905 break;
906 case PRPH_CLEARBIT:
907 iwl_clear_bits_prph(trans, addr, BIT(val));
908 break;
Haim Dreyfuss869f3b12015-07-20 14:16:21 +0300909 case PRPH_BLOCKBIT:
910 if (iwl_read_prph(trans, addr) & BIT(val)) {
911 IWL_ERR(trans,
912 "BIT(%u) in address 0x%x is 1, stopping FW configuration\n",
913 val, addr);
914 goto monitor;
915 }
916 break;
Liad Kaufman09e350f2014-11-17 11:41:07 +0200917 default:
918 IWL_ERR(trans, "FW debug - unknown OP %d\n",
919 dest->reg_ops[i].op);
920 break;
921 }
922 }
923
Haim Dreyfuss869f3b12015-07-20 14:16:21 +0300924monitor:
Liad Kaufman09e350f2014-11-17 11:41:07 +0200925 if (dest->monitor_mode == EXTERNAL_MODE && trans_pcie->fw_mon_size) {
926 iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
927 trans_pcie->fw_mon_phys >> dest->base_shift);
Emmanuel Grumbach62d74762016-01-05 15:25:43 +0200928 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
929 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
930 (trans_pcie->fw_mon_phys +
931 trans_pcie->fw_mon_size - 256) >>
932 dest->end_shift);
933 else
934 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
935 (trans_pcie->fw_mon_phys +
936 trans_pcie->fw_mon_size) >>
937 dest->end_shift);
Liad Kaufman09e350f2014-11-17 11:41:07 +0200938 }
939}
940
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200941static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800942 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200943{
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300944 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eran Harary189fa2f2014-01-23 16:26:32 +0200945 int ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200946 int first_ucode_section;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200947
Eran Hararydcab8ec2014-10-19 12:20:14 +0200948 IWL_DEBUG_FW(trans, "working with %s CPU\n",
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300949 image->is_dual_cpus ? "Dual" : "Single");
950
Eran Hararydcab8ec2014-10-19 12:20:14 +0200951 /* load to FW the binary non secured sections of CPU1 */
952 ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
953 if (ret)
954 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300955
956 if (image->is_dual_cpus) {
Eran Harary189fa2f2014-01-23 16:26:32 +0200957 /* set CPU2 header address */
958 iwl_write_prph(trans,
959 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
960 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300961
Eran Harary189fa2f2014-01-23 16:26:32 +0200962 /* load to FW the binary sections of CPU2 */
Eran Hararydcab8ec2014-10-19 12:20:14 +0200963 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
964 &first_ucode_section);
Eran Harary189fa2f2014-01-23 16:26:32 +0200965 if (ret)
966 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300967 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200968
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300969 /* supported for 7000 only for the moment */
970 if (iwlwifi_mod_params.fw_monitor &&
971 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300972 iwl_pcie_alloc_fw_monitor(trans, 0);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300973
974 if (trans_pcie->fw_mon_size) {
975 iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
976 trans_pcie->fw_mon_phys >> 4);
977 iwl_write_prph(trans, MON_BUFF_END_ADDR,
978 (trans_pcie->fw_mon_phys +
979 trans_pcie->fw_mon_size) >> 4);
980 }
Liad Kaufman09e350f2014-11-17 11:41:07 +0200981 } else if (trans->dbg_dest_tlv) {
982 iwl_pcie_apply_destination(trans);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300983 }
984
Emmanuel Grumbach2aabdbd2016-06-08 23:07:31 +0300985 iwl_enable_interrupts(trans);
986
Eran Hararye12ba842013-12-02 12:18:10 +0200987 /* release CPU reset */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200988 iwl_write32(trans, CSR_RESET, 0);
Eran Hararye12ba842013-12-02 12:18:10 +0200989
Eran Hararydcab8ec2014-10-19 12:20:14 +0200990 return 0;
991}
Eran Harary189fa2f2014-01-23 16:26:32 +0200992
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200993static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
994 const struct fw_img *image)
Eran Hararydcab8ec2014-10-19 12:20:14 +0200995{
996 int ret = 0;
997 int first_ucode_section;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200998
999 IWL_DEBUG_FW(trans, "working with %s CPU\n",
1000 image->is_dual_cpus ? "Dual" : "Single");
1001
Emmanuel Grumbacha2227ce2015-02-04 16:35:03 +02001002 if (trans->dbg_dest_tlv)
1003 iwl_pcie_apply_destination(trans);
1004
Eran Harary16bc1192015-03-03 13:53:28 +02001005 /* TODO: remove in the next Si step */
1006 ret = iwl_pcie_rsa_race_bug_wa(trans);
1007 if (ret)
1008 return ret;
1009
Eran Hararydcab8ec2014-10-19 12:20:14 +02001010 /* configure the ucode to be ready to get the secured image */
1011 /* release CPU reset */
1012 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
1013
1014 /* load to FW the binary Secured sections of CPU1 */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +02001015 ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
1016 &first_ucode_section);
Eran Hararydcab8ec2014-10-19 12:20:14 +02001017 if (ret)
1018 return ret;
1019
1020 /* load to FW the binary sections of CPU2 */
Emmanuel Grumbach47dbab22015-04-28 21:32:47 +03001021 return iwl_pcie_load_cpu_sections_8000(trans, image, 2,
1022 &first_ucode_section);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001023}
1024
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001025static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001026{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001027 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001028 bool hw_rfkill, was_hw_rfkill;
1029
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001030 lockdep_assert_held(&trans_pcie->mutex);
1031
1032 if (trans_pcie->is_down)
1033 return;
1034
1035 trans_pcie->is_down = true;
1036
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001037 was_hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001038
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001039 /* tell the device to stop sending interrupts */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001040 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001041 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001042 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001043
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001044 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001045 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001046
1047 /*
1048 * If a HW restart happens during firmware loading,
1049 * then the firmware loading might call this function
1050 * and later it might be called again due to the
1051 * restart. So don't process again if the device is
1052 * already dead.
1053 */
Emmanuel Grumbach31b8b342014-11-02 15:48:09 +02001054 if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001055 IWL_DEBUG_INFO(trans,
1056 "DEVICE_ENABLED bit was set and is now cleared\n");
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001057 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001058 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001059
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001060 /* Power-down device's busmaster DMA clocks */
Avri Altman95411d02015-05-11 11:04:34 +03001061 if (!trans->cfg->apmg_not_supported) {
Avri Altman1aa02b52015-04-29 05:11:10 +03001062 iwl_write_prph(trans, APMG_CLK_DIS_REG,
1063 APMG_CLK_VAL_DMA_CLK_RQT);
1064 udelay(5);
1065 }
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001066 }
1067
1068 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001069 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001070 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001071
1072 /* Stop the device, and put it in low power state */
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001073 iwl_pcie_apm_stop(trans, false);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001074
Emmanuel Grumbach03d6c3b2014-12-03 10:39:07 +02001075 /* stop and reset the on-board processor */
1076 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +02001077 usleep_range(1000, 2000);
Emmanuel Grumbach03d6c3b2014-12-03 10:39:07 +02001078
1079 /*
1080 * Upon stop, the APM issues an interrupt if HW RF kill is set.
1081 * This is a bug in certain verions of the hardware.
1082 * Certain devices also keep sending HW RF kill interrupt all
1083 * the time, unless the interrupt is ACKed even if the interrupt
1084 * should be masked. Re-ACK all the interrupts here.
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001085 */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001086 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001087 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001088 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001089
Don Fry74fda972012-03-20 16:36:54 -07001090 /* clear all status bits */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001091 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1092 clear_bit(STATUS_INT_ENABLED, &trans->status);
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001093 clear_bit(STATUS_TPOWER_PMI, &trans->status);
1094 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001095
1096 /*
1097 * Even if we stop the HW, we still want the RF kill
1098 * interrupt
1099 */
1100 iwl_enable_rfkill_int(trans);
1101
1102 /*
1103 * Check again since the RF kill state may have changed while
1104 * all the interrupts were disabled, in this case we couldn't
1105 * receive the RF kill interrupt and update the state in the
1106 * op_mode.
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001107 * Don't call the op_mode if the rkfill state hasn't changed.
1108 * This allows the op_mode to call stop_device from the rfkill
1109 * notification without endless recursion. Under very rare
1110 * circumstances, we might have a small recursion if the rfkill
1111 * state changed exactly now while we were called from stop_device.
1112 * This is very unlikely but can happen and is supported.
Arik Nemtsova4082842013-11-24 19:10:46 +02001113 */
1114 hw_rfkill = iwl_is_rfkill_set(trans);
1115 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001116 set_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001117 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001118 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001119 if (hw_rfkill != was_hw_rfkill)
Johannes Berg14cfca72014-02-25 20:50:53 +01001120 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbach655e5cf2014-11-30 17:06:11 +02001121
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001122 /* re-take ownership to prevent other users from stealing the device */
Emmanuel Grumbach655e5cf2014-11-30 17:06:11 +02001123 iwl_pcie_prepare_card_hw(trans);
Johannes Berg14cfca72014-02-25 20:50:53 +01001124}
1125
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001126static void iwl_pcie_synchronize_irqs(struct iwl_trans *trans)
1127{
1128 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1129
1130 if (trans_pcie->msix_enabled) {
1131 int i;
1132
1133 for (i = 0; i < trans_pcie->allocated_vector; i++)
1134 synchronize_irq(trans_pcie->msix_entries[i].vector);
1135 } else {
1136 synchronize_irq(trans_pcie->pci_dev->irq);
1137 }
1138}
1139
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001140static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1141 const struct fw_img *fw, bool run_in_rfkill)
1142{
1143 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1144 bool hw_rfkill;
1145 int ret;
1146
1147 /* This may fail if AMT took ownership of the device */
1148 if (iwl_pcie_prepare_card_hw(trans)) {
1149 IWL_WARN(trans, "Exit HW not ready\n");
1150 ret = -EIO;
1151 goto out;
1152 }
1153
1154 iwl_enable_rfkill_int(trans);
1155
1156 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1157
1158 /*
1159 * We enabled the RF-Kill interrupt and the handler may very
1160 * well be running. Disable the interrupts to make sure no other
1161 * interrupt can be fired.
1162 */
1163 iwl_disable_interrupts(trans);
1164
1165 /* Make sure it finished running */
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001166 iwl_pcie_synchronize_irqs(trans);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001167
1168 mutex_lock(&trans_pcie->mutex);
1169
1170 /* If platform's RF_KILL switch is NOT set to KILL */
1171 hw_rfkill = iwl_is_rfkill_set(trans);
1172 if (hw_rfkill)
1173 set_bit(STATUS_RFKILL, &trans->status);
1174 else
1175 clear_bit(STATUS_RFKILL, &trans->status);
1176 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1177 if (hw_rfkill && !run_in_rfkill) {
1178 ret = -ERFKILL;
1179 goto out;
1180 }
1181
1182 /* Someone called stop_device, don't try to start_fw */
1183 if (trans_pcie->is_down) {
1184 IWL_WARN(trans,
1185 "Can't start_fw since the HW hasn't been started\n");
Anton Protopopov20aa99b2016-02-11 08:35:15 +02001186 ret = -EIO;
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001187 goto out;
1188 }
1189
1190 /* make sure rfkill handshake bits are cleared */
1191 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1192 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
1193 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1194
1195 /* clear (again), then enable host interrupts */
1196 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1197
1198 ret = iwl_pcie_nic_init(trans);
1199 if (ret) {
1200 IWL_ERR(trans, "Unable to init nic\n");
1201 goto out;
1202 }
1203
1204 /*
1205 * Now, we load the firmware and don't want to be interrupted, even
1206 * by the RF-Kill interrupt (hence mask all the interrupt besides the
1207 * FH_TX interrupt which is needed to load the firmware). If the
1208 * RF-Kill switch is toggled, we will find out after having loaded
1209 * the firmware and return the proper value to the caller.
1210 */
1211 iwl_enable_fw_load_int(trans);
1212
1213 /* really make sure rfkill handshake bits are cleared */
1214 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1215 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1216
1217 /* Load the given image to the HW */
1218 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1219 ret = iwl_pcie_load_given_ucode_8000(trans, fw);
1220 else
1221 ret = iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001222
1223 /* re-check RF-Kill state since we may have missed the interrupt */
1224 hw_rfkill = iwl_is_rfkill_set(trans);
1225 if (hw_rfkill)
1226 set_bit(STATUS_RFKILL, &trans->status);
1227 else
1228 clear_bit(STATUS_RFKILL, &trans->status);
1229
1230 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1231 if (hw_rfkill && !run_in_rfkill)
1232 ret = -ERFKILL;
1233
1234out:
1235 mutex_unlock(&trans_pcie->mutex);
1236 return ret;
1237}
1238
1239static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
1240{
1241 iwl_pcie_reset_ict(trans);
1242 iwl_pcie_tx_start(trans, scd_addr);
1243}
1244
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001245static void iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
1246{
1247 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1248
1249 mutex_lock(&trans_pcie->mutex);
1250 _iwl_trans_pcie_stop_device(trans, low_power);
1251 mutex_unlock(&trans_pcie->mutex);
1252}
1253
Johannes Berg14cfca72014-02-25 20:50:53 +01001254void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
1255{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001256 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1257 IWL_TRANS_GET_PCIE_TRANS(trans);
1258
1259 lockdep_assert_held(&trans_pcie->mutex);
1260
Johannes Berg14cfca72014-02-25 20:50:53 +01001261 if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001262 _iwl_trans_pcie_stop_device(trans, true);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001263}
1264
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001265static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test,
1266 bool reset)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001267{
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001268 if (!reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001269 /* Enable persistence mode to avoid reset */
1270 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
1271 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
1272 }
1273
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001274 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +02001275
1276 /*
1277 * in testing mode, the host stays awake and the
1278 * hardware won't be reset (not even partially)
1279 */
1280 if (test)
1281 return;
1282
Johannes Bergddaf5a52013-01-08 11:25:44 +01001283 iwl_pcie_disable_ict(trans);
1284
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001285 iwl_pcie_synchronize_irqs(trans);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001286
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001287 iwl_clear_bit(trans, CSR_GP_CNTRL,
1288 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001289 iwl_clear_bit(trans, CSR_GP_CNTRL,
1290 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1291
Sara Sharon1316d592016-04-17 16:28:18 +03001292 iwl_pcie_enable_rx_wake(trans, false);
1293
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001294 if (reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001295 /*
1296 * reset TX queues -- some of their registers reset during S3
1297 * so if we don't reset everything here the D3 image would try
1298 * to execute some invalid memory upon resume
1299 */
1300 iwl_trans_pcie_tx_reset(trans);
1301 }
Johannes Bergddaf5a52013-01-08 11:25:44 +01001302
1303 iwl_pcie_set_pwr(trans, true);
1304}
1305
1306static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +02001307 enum iwl_d3_status *status,
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001308 bool test, bool reset)
Johannes Bergddaf5a52013-01-08 11:25:44 +01001309{
1310 u32 val;
1311 int ret;
1312
Johannes Bergdebff612013-05-14 13:53:45 +02001313 if (test) {
1314 iwl_enable_interrupts(trans);
1315 *status = IWL_D3_STATUS_ALIVE;
1316 return 0;
1317 }
1318
Sara Sharon1316d592016-04-17 16:28:18 +03001319 iwl_pcie_enable_rx_wake(trans, true);
1320
Johannes Bergddaf5a52013-01-08 11:25:44 +01001321 /*
1322 * Also enables interrupts - none will happen as the device doesn't
1323 * know we're waking it up, only when the opmode actually tells it
1324 * after this call.
1325 */
1326 iwl_pcie_reset_ict(trans);
Sara Sharon18dcb9a2016-03-13 21:48:35 +02001327 iwl_enable_interrupts(trans);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001328
1329 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1330 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1331
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001332 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1333 udelay(2);
1334
Johannes Bergddaf5a52013-01-08 11:25:44 +01001335 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1336 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1337 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1338 25000);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +03001339 if (ret < 0) {
Johannes Bergddaf5a52013-01-08 11:25:44 +01001340 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1341 return ret;
1342 }
1343
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001344 iwl_pcie_set_pwr(trans, false);
1345
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001346 if (!reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001347 iwl_clear_bit(trans, CSR_GP_CNTRL,
1348 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1349 } else {
1350 iwl_trans_pcie_tx_reset(trans);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001351
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001352 ret = iwl_pcie_rx_init(trans);
1353 if (ret) {
1354 IWL_ERR(trans,
1355 "Failed to resume the device (RX reset)\n");
1356 return ret;
1357 }
Johannes Bergddaf5a52013-01-08 11:25:44 +01001358 }
1359
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001360 val = iwl_read32(trans, CSR_RESET);
1361 if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1362 *status = IWL_D3_STATUS_RESET;
1363 else
1364 *status = IWL_D3_STATUS_ALIVE;
1365
Johannes Bergddaf5a52013-01-08 11:25:44 +01001366 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001367}
1368
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001369struct iwl_causes_list {
1370 u32 cause_num;
1371 u32 mask_reg;
1372 u8 addr;
1373};
1374
1375static struct iwl_causes_list causes_list[] = {
1376 {MSIX_FH_INT_CAUSES_D2S_CH0_NUM, CSR_MSIX_FH_INT_MASK_AD, 0},
1377 {MSIX_FH_INT_CAUSES_D2S_CH1_NUM, CSR_MSIX_FH_INT_MASK_AD, 0x1},
1378 {MSIX_FH_INT_CAUSES_S2D, CSR_MSIX_FH_INT_MASK_AD, 0x3},
1379 {MSIX_FH_INT_CAUSES_FH_ERR, CSR_MSIX_FH_INT_MASK_AD, 0x5},
1380 {MSIX_HW_INT_CAUSES_REG_ALIVE, CSR_MSIX_HW_INT_MASK_AD, 0x10},
1381 {MSIX_HW_INT_CAUSES_REG_WAKEUP, CSR_MSIX_HW_INT_MASK_AD, 0x11},
1382 {MSIX_HW_INT_CAUSES_REG_CT_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x16},
1383 {MSIX_HW_INT_CAUSES_REG_RF_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x17},
1384 {MSIX_HW_INT_CAUSES_REG_PERIODIC, CSR_MSIX_HW_INT_MASK_AD, 0x18},
1385 {MSIX_HW_INT_CAUSES_REG_SW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x29},
1386 {MSIX_HW_INT_CAUSES_REG_SCD, CSR_MSIX_HW_INT_MASK_AD, 0x2A},
1387 {MSIX_HW_INT_CAUSES_REG_FH_TX, CSR_MSIX_HW_INT_MASK_AD, 0x2B},
1388 {MSIX_HW_INT_CAUSES_REG_HW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x2D},
1389 {MSIX_HW_INT_CAUSES_REG_HAP, CSR_MSIX_HW_INT_MASK_AD, 0x2E},
1390};
1391
1392static void iwl_pcie_init_msix(struct iwl_trans_pcie *trans_pcie)
1393{
1394 u32 val, max_rx_vector, i;
1395 struct iwl_trans *trans = trans_pcie->trans;
1396
1397 max_rx_vector = trans_pcie->allocated_vector - 1;
1398
Ido Yariv54f315c2016-06-14 10:27:57 -04001399 if (!trans_pcie->msix_enabled) {
1400 if (trans->cfg->mq_rx_supported)
1401 iwl_write_prph(trans, UREG_CHICK,
1402 UREG_CHICK_MSI_ENABLE);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001403 return;
Ido Yariv54f315c2016-06-14 10:27:57 -04001404 }
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001405
1406 iwl_write_prph(trans, UREG_CHICK, UREG_CHICK_MSIX_ENABLE);
1407
1408 /*
1409 * Each cause from the list above and the RX causes is represented as
1410 * a byte in the IVAR table. We access the first (N - 1) bytes and map
1411 * them to the (N - 1) vectors so these vectors will be used as rx
1412 * vectors. Then access all non rx causes and map them to the
1413 * default queue (N'th queue).
1414 */
1415 for (i = 0; i < max_rx_vector; i++) {
1416 iwl_write8(trans, CSR_MSIX_RX_IVAR(i), MSIX_FH_INT_CAUSES_Q(i));
1417 iwl_clear_bit(trans, CSR_MSIX_FH_INT_MASK_AD,
1418 BIT(MSIX_FH_INT_CAUSES_Q(i)));
1419 }
1420
1421 for (i = 0; i < ARRAY_SIZE(causes_list); i++) {
1422 val = trans_pcie->default_irq_num |
1423 MSIX_NON_AUTO_CLEAR_CAUSE;
1424 iwl_write8(trans, CSR_MSIX_IVAR(causes_list[i].addr), val);
1425 iwl_clear_bit(trans, causes_list[i].mask_reg,
1426 causes_list[i].cause_num);
1427 }
1428 trans_pcie->fh_init_mask =
1429 ~iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD);
1430 trans_pcie->fh_mask = trans_pcie->fh_init_mask;
1431 trans_pcie->hw_init_mask =
1432 ~iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD);
1433 trans_pcie->hw_mask = trans_pcie->hw_init_mask;
1434}
1435
1436static void iwl_pcie_set_interrupt_capa(struct pci_dev *pdev,
1437 struct iwl_trans *trans)
1438{
1439 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1440 u16 pci_cmd;
1441 int max_vector;
1442 int ret, i;
1443
1444 if (trans->cfg->mq_rx_supported) {
Sara Sharon013a67e2016-03-22 16:04:53 +02001445 max_vector = min_t(u32, (num_possible_cpus() + 2),
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001446 IWL_MAX_RX_HW_QUEUES);
1447 for (i = 0; i < max_vector; i++)
1448 trans_pcie->msix_entries[i].entry = i;
1449
1450 ret = pci_enable_msix_range(pdev, trans_pcie->msix_entries,
1451 MSIX_MIN_INTERRUPT_VECTORS,
1452 max_vector);
1453 if (ret > 1) {
1454 IWL_DEBUG_INFO(trans,
1455 "Enable MSI-X allocate %d interrupt vector\n",
1456 ret);
1457 trans_pcie->allocated_vector = ret;
1458 trans_pcie->default_irq_num =
1459 trans_pcie->allocated_vector - 1;
1460 trans_pcie->trans->num_rx_queues =
1461 trans_pcie->allocated_vector - 1;
1462 trans_pcie->msix_enabled = true;
1463
1464 return;
1465 }
1466 IWL_DEBUG_INFO(trans,
1467 "ret = %d %s move to msi mode\n", ret,
1468 (ret == 1) ?
1469 "can't allocate more than 1 interrupt vector" :
1470 "failed to enable msi-x mode");
1471 pci_disable_msix(pdev);
1472 }
1473
1474 ret = pci_enable_msi(pdev);
1475 if (ret) {
Emmanuel Grumbach6ed5e4d2016-03-14 19:53:57 +02001476 dev_err(&pdev->dev, "pci_enable_msi failed - %d\n", ret);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001477 /* enable rfkill interrupt: hw bug w/a */
1478 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1479 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1480 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1481 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1482 }
1483 }
1484}
1485
1486static int iwl_pcie_init_msix_handler(struct pci_dev *pdev,
1487 struct iwl_trans_pcie *trans_pcie)
1488{
1489 int i, last_vector;
1490
1491 last_vector = trans_pcie->trans->num_rx_queues;
1492
1493 for (i = 0; i < trans_pcie->allocated_vector; i++) {
1494 int ret;
1495
1496 ret = request_threaded_irq(trans_pcie->msix_entries[i].vector,
1497 iwl_pcie_msix_isr,
1498 (i == last_vector) ?
1499 iwl_pcie_irq_msix_handler :
1500 iwl_pcie_irq_rx_msix_handler,
1501 IRQF_SHARED,
1502 DRV_NAME,
1503 &trans_pcie->msix_entries[i]);
1504 if (ret) {
1505 int j;
1506
1507 IWL_ERR(trans_pcie->trans,
1508 "Error allocating IRQ %d\n", i);
1509 for (j = 0; j < i; j++)
Haim Dreyfuss8d807172016-03-27 12:56:13 +03001510 free_irq(trans_pcie->msix_entries[j].vector,
1511 &trans_pcie->msix_entries[j]);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001512 pci_disable_msix(pdev);
1513 return ret;
1514 }
1515 }
1516
1517 return 0;
1518}
1519
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001520static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001521{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001522 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001523 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +01001524 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001525
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001526 lockdep_assert_held(&trans_pcie->mutex);
1527
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001528 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001529 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02001530 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +01001531 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001532 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001533
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001534 /* Reset the entire device */
Eran Hararyce836c72013-12-11 08:13:50 +02001535 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +02001536 usleep_range(1000, 2000);
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001537
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001538 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001539
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001540 iwl_pcie_init_msix(trans_pcie);
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001541 /* From now on, the op_mode will be kept updated about RF kill state */
1542 iwl_enable_rfkill_int(trans);
1543
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001544 /* Set is_down to false here so that...*/
1545 trans_pcie->is_down = false;
1546
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001547 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001548 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001549 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001550 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001551 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001552 /* ... rfkill can call stop_device and set it false if needed */
Johannes Berg14cfca72014-02-25 20:50:53 +01001553 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001554
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03001555 /* Make sure we sync here, because we'll need full access later */
1556 if (low_power)
1557 pm_runtime_resume(trans->dev);
1558
Johannes Berga8b691e2012-12-27 23:08:06 +01001559 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001560}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001561
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001562static int iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
1563{
1564 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1565 int ret;
1566
1567 mutex_lock(&trans_pcie->mutex);
1568 ret = _iwl_trans_pcie_start_hw(trans, low_power);
1569 mutex_unlock(&trans_pcie->mutex);
1570
1571 return ret;
1572}
1573
Arik Nemtsova4082842013-11-24 19:10:46 +02001574static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001575{
Johannes Berg20d3b642012-05-16 22:54:29 +02001576 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001577
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001578 mutex_lock(&trans_pcie->mutex);
1579
Arik Nemtsova4082842013-11-24 19:10:46 +02001580 /* disable interrupts - don't enable HW RF kill interrupt */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001581 spin_lock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +03001582 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001583 spin_unlock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +03001584
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001585 iwl_pcie_apm_stop(trans, true);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001586
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001587 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001588 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001589 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001590
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +02001591 iwl_pcie_disable_ict(trans);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001592
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001593 mutex_unlock(&trans_pcie->mutex);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001594
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001595 iwl_pcie_synchronize_irqs(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001596}
1597
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001598static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1599{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001600 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001601}
1602
1603static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1604{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001605 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001606}
1607
1608static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1609{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001610 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001611}
1612
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001613static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1614{
Amnon Pazf9477c12013-02-27 11:28:16 +02001615 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1616 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001617 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1618}
1619
1620static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1621 u32 val)
1622{
1623 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +02001624 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001625 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1626}
1627
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001628static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001629 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001630{
1631 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1632
1633 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +03001634 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001635 trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -08001636 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1637 trans_pcie->n_no_reclaim_cmds = 0;
1638 else
1639 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1640 if (trans_pcie->n_no_reclaim_cmds)
1641 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1642 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001643
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +02001644 trans_pcie->rx_buf_size = trans_cfg->rx_buf_size;
1645 trans_pcie->rx_page_order =
1646 iwl_trans_get_rb_size_order(trans_pcie->rx_buf_size);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001647
Aviya Erenfeldab021652015-06-09 16:45:52 +03001648 trans_pcie->wide_cmd_header = trans_cfg->wide_cmd_header;
Emmanuel Grumbach046db342012-12-05 15:07:54 +02001649 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001650 trans_pcie->scd_set_active = trans_cfg->scd_set_active;
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +03001651 trans_pcie->sw_csum_tx = trans_cfg->sw_csum_tx;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001652
Sharon Dvir39bdb172015-10-15 18:18:09 +03001653 trans->command_groups = trans_cfg->command_groups;
1654 trans->command_groups_size = trans_cfg->command_groups_size;
1655
Johannes Bergf14d6b32014-03-21 13:30:03 +01001656 /* Initialize NAPI here - it should be before registering to mac80211
1657 * in the opmode but after the HW struct is allocated.
1658 * As this function may be called again in some corner cases don't
1659 * do anything if NAPI was already initialized.
1660 */
Sara Sharonbce97732016-01-25 18:14:49 +02001661 if (trans_pcie->napi_dev.reg_state != NETREG_DUMMY)
Johannes Bergf14d6b32014-03-21 13:30:03 +01001662 init_dummy_netdev(&trans_pcie->napi_dev);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001663}
1664
Johannes Bergd1ff5252012-04-12 06:24:30 -07001665void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001666{
Johannes Berg20d3b642012-05-16 22:54:29 +02001667 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001668 int i;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001669
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001670 iwl_pcie_synchronize_irqs(trans);
Johannes Berg0aa86df2012-12-27 22:58:21 +01001671
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001672 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001673 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001674
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001675 if (trans_pcie->msix_enabled) {
1676 for (i = 0; i < trans_pcie->allocated_vector; i++)
1677 free_irq(trans_pcie->msix_entries[i].vector,
1678 &trans_pcie->msix_entries[i]);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001679
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001680 pci_disable_msix(trans_pcie->pci_dev);
1681 trans_pcie->msix_enabled = false;
1682 } else {
1683 free_irq(trans_pcie->pci_dev->irq, trans);
1684
1685 iwl_pcie_free_ict(trans);
1686
1687 pci_disable_msi(trans_pcie->pci_dev);
1688 }
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001689 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001690 pci_release_regions(trans_pcie->pci_dev);
1691 pci_disable_device(trans_pcie->pci_dev);
1692
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001693 iwl_pcie_free_fw_monitor(trans);
1694
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001695 for_each_possible_cpu(i) {
1696 struct iwl_tso_hdr_page *p =
1697 per_cpu_ptr(trans_pcie->tso_hdr_page, i);
1698
1699 if (p->page)
1700 __free_page(p->page);
1701 }
1702
1703 free_percpu(trans_pcie->tso_hdr_page);
Emmanuel Grumbacha2a57a32016-03-15 15:36:36 +02001704 mutex_destroy(&trans_pcie->mutex);
Johannes Berg7b501d12015-05-22 11:28:58 +02001705 iwl_trans_free(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001706}
1707
Don Fry47107e82012-03-15 13:27:06 -07001708static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1709{
Don Fry47107e82012-03-15 13:27:06 -07001710 if (state)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001711 set_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001712 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001713 clear_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001714}
1715
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001716static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans,
1717 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001718{
1719 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +02001720 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1721
1722 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001723
Ilan Peerfc8a3502015-05-13 14:34:07 +03001724 if (trans_pcie->cmd_hold_nic_awake)
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001725 goto out;
1726
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001727 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001728 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1729 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001730 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1731 udelay(2);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001732
1733 /*
1734 * These bits say the device is running, and should keep running for
1735 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1736 * but they do not indicate that embedded SRAM is restored yet;
1737 * 3945 and 4965 have volatile SRAM, and must save/restore contents
1738 * to/from host DRAM when sleeping/waking for power-saving.
1739 * Each direction takes approximately 1/4 millisecond; with this
1740 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1741 * series of register accesses are expected (e.g. reading Event Log),
1742 * to keep device from sleeping.
1743 *
1744 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1745 * SRAM is okay/restored. We don't check that here because this call
1746 * is just for hardware register access; but GP1 MAC_SLEEP check is a
1747 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
1748 *
1749 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1750 * and do not save/restore SRAM when power cycling.
1751 */
1752 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1753 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1754 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1755 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1756 if (unlikely(ret < 0)) {
1757 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001758 WARN_ONCE(1,
1759 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1760 iwl_read32(trans, CSR_GP_CNTRL));
1761 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1762 return false;
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001763 }
1764
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001765out:
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001766 /*
1767 * Fool sparse by faking we release the lock - sparse will
1768 * track nic_access anyway.
1769 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001770 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001771 return true;
1772}
1773
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001774static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1775 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001776{
Johannes Bergcfb4e622013-06-20 22:02:05 +02001777 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001778
Johannes Bergcfb4e622013-06-20 22:02:05 +02001779 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001780
1781 /*
1782 * Fool sparse by faking we acquiring the lock - sparse will
1783 * track nic_access anyway.
1784 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001785 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001786
Ilan Peerfc8a3502015-05-13 14:34:07 +03001787 if (trans_pcie->cmd_hold_nic_awake)
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001788 goto out;
1789
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001790 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1791 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001792 /*
1793 * Above we read the CSR_GP_CNTRL register, which will flush
1794 * any previous writes, but we need the write that clears the
1795 * MAC_ACCESS_REQ bit to be performed before any other writes
1796 * scheduled on different CPUs (after we drop reg_lock).
1797 */
1798 mmiowb();
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001799out:
Johannes Bergcfb4e622013-06-20 22:02:05 +02001800 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001801}
1802
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001803static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1804 void *buf, int dwords)
1805{
1806 unsigned long flags;
1807 int offs, ret = 0;
1808 u32 *vals = buf;
1809
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001810 if (iwl_trans_grab_nic_access(trans, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001811 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1812 for (offs = 0; offs < dwords; offs++)
1813 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001814 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001815 } else {
1816 ret = -EBUSY;
1817 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001818 return ret;
1819}
1820
1821static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001822 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001823{
1824 unsigned long flags;
1825 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001826 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001827
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001828 if (iwl_trans_grab_nic_access(trans, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001829 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1830 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001831 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1832 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001833 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001834 } else {
1835 ret = -EBUSY;
1836 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001837 return ret;
1838}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001839
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001840static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans,
1841 unsigned long txqs,
1842 bool freeze)
1843{
1844 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1845 int queue;
1846
1847 for_each_set_bit(queue, &txqs, BITS_PER_LONG) {
1848 struct iwl_txq *txq = &trans_pcie->txq[queue];
1849 unsigned long now;
1850
1851 spin_lock_bh(&txq->lock);
1852
1853 now = jiffies;
1854
1855 if (txq->frozen == freeze)
1856 goto next_queue;
1857
1858 IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n",
1859 freeze ? "Freezing" : "Waking", queue);
1860
1861 txq->frozen = freeze;
1862
1863 if (txq->q.read_ptr == txq->q.write_ptr)
1864 goto next_queue;
1865
1866 if (freeze) {
1867 if (unlikely(time_after(now,
1868 txq->stuck_timer.expires))) {
1869 /*
1870 * The timer should have fired, maybe it is
1871 * spinning right now on the lock.
1872 */
1873 goto next_queue;
1874 }
1875 /* remember how long until the timer fires */
1876 txq->frozen_expiry_remainder =
1877 txq->stuck_timer.expires - now;
1878 del_timer(&txq->stuck_timer);
1879 goto next_queue;
1880 }
1881
1882 /*
1883 * Wake a non-empty queue -> arm timer with the
1884 * remainder before it froze
1885 */
1886 mod_timer(&txq->stuck_timer,
1887 now + txq->frozen_expiry_remainder);
1888
1889next_queue:
1890 spin_unlock_bh(&txq->lock);
1891 }
1892}
1893
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +02001894static void iwl_trans_pcie_block_txq_ptrs(struct iwl_trans *trans, bool block)
1895{
1896 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1897 int i;
1898
1899 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
1900 struct iwl_txq *txq = &trans_pcie->txq[i];
1901
1902 if (i == trans_pcie->cmd_queue)
1903 continue;
1904
1905 spin_lock_bh(&txq->lock);
1906
1907 if (!block && !(WARN_ON_ONCE(!txq->block))) {
1908 txq->block--;
1909 if (!txq->block) {
1910 iwl_write32(trans, HBUS_TARG_WRPTR,
1911 txq->q.write_ptr | (i << 8));
1912 }
1913 } else if (block) {
1914 txq->block++;
1915 }
1916
1917 spin_unlock_bh(&txq->lock);
1918 }
1919}
1920
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001921#define IWL_FLUSH_WAIT_MS 2000
1922
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02001923static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001924{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001925 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001926 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001927 struct iwl_queue *q;
1928 int cnt;
1929 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001930 u32 scd_sram_addr;
1931 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001932 int ret = 0;
1933
1934 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001935 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001936 u8 wr_ptr;
1937
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001938 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001939 continue;
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02001940 if (!test_bit(cnt, trans_pcie->queue_used))
1941 continue;
1942 if (!(BIT(cnt) & txq_bm))
1943 continue;
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02001944
1945 IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001946 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001947 q = &txq->q;
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001948 wr_ptr = ACCESS_ONCE(q->write_ptr);
1949
1950 while (q->read_ptr != ACCESS_ONCE(q->write_ptr) &&
1951 !time_after(jiffies,
1952 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
1953 u8 write_ptr = ACCESS_ONCE(q->write_ptr);
1954
1955 if (WARN_ONCE(wr_ptr != write_ptr,
1956 "WR pointer moved while flushing %d -> %d\n",
1957 wr_ptr, write_ptr))
1958 return -ETIMEDOUT;
Johannes Berg192185d2016-04-13 10:31:14 +02001959 usleep_range(1000, 2000);
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001960 }
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001961
1962 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001963 IWL_ERR(trans,
1964 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001965 ret = -ETIMEDOUT;
1966 break;
1967 }
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02001968 IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001969 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001970
1971 if (!ret)
1972 return 0;
1973
1974 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1975 txq->q.read_ptr, txq->q.write_ptr);
1976
1977 scd_sram_addr = trans_pcie->scd_base_addr +
1978 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1979 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1980
1981 iwl_print_hex_error(trans, buf, sizeof(buf));
1982
1983 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1984 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1985 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1986
1987 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1988 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1989 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1990 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1991 u32 tbl_dw =
1992 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1993 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1994
1995 if (cnt & 0x1)
1996 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1997 else
1998 tbl_dw = tbl_dw & 0x0000FFFF;
1999
2000 IWL_ERR(trans,
2001 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
2002 cnt, active ? "" : "in", fifo, tbl_dw,
Johannes Berg83f32a42014-04-24 09:57:40 +02002003 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) &
2004 (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02002005 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
2006 }
2007
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002008 return ret;
2009}
2010
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002011static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
2012 u32 mask, u32 value)
2013{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002014 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002015 unsigned long flags;
2016
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002017 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002018 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002019 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002020}
2021
Luca Coelhoc24c7f52016-03-30 20:59:27 +03002022static void iwl_trans_pcie_ref(struct iwl_trans *trans)
Eliad Peller7616f332014-11-20 17:33:43 +02002023{
2024 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eliad Peller7616f332014-11-20 17:33:43 +02002025
2026 if (iwlwifi_mod_params.d0i3_disable)
2027 return;
2028
Luca Coelhob3ff1272016-01-06 18:40:38 -02002029 pm_runtime_get(&trans_pcie->pci_dev->dev);
Luca Coelho5d93f3a2016-03-04 15:25:47 +02002030
2031#ifdef CONFIG_PM
2032 IWL_DEBUG_RPM(trans, "runtime usage count: %d\n",
2033 atomic_read(&trans_pcie->pci_dev->dev.power.usage_count));
2034#endif /* CONFIG_PM */
Eliad Peller7616f332014-11-20 17:33:43 +02002035}
2036
Luca Coelhoc24c7f52016-03-30 20:59:27 +03002037static void iwl_trans_pcie_unref(struct iwl_trans *trans)
Eliad Peller7616f332014-11-20 17:33:43 +02002038{
2039 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eliad Peller7616f332014-11-20 17:33:43 +02002040
2041 if (iwlwifi_mod_params.d0i3_disable)
2042 return;
2043
Luca Coelhob3ff1272016-01-06 18:40:38 -02002044 pm_runtime_mark_last_busy(&trans_pcie->pci_dev->dev);
2045 pm_runtime_put_autosuspend(&trans_pcie->pci_dev->dev);
Luca Coelhob3ff1272016-01-06 18:40:38 -02002046
Luca Coelho5d93f3a2016-03-04 15:25:47 +02002047#ifdef CONFIG_PM
2048 IWL_DEBUG_RPM(trans, "runtime usage count: %d\n",
2049 atomic_read(&trans_pcie->pci_dev->dev.power.usage_count));
2050#endif /* CONFIG_PM */
Eliad Peller7616f332014-11-20 17:33:43 +02002051}
2052
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002053static const char *get_csr_string(int cmd)
2054{
Johannes Bergd9fb6462012-03-26 08:23:39 -07002055#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002056 switch (cmd) {
2057 IWL_CMD(CSR_HW_IF_CONFIG_REG);
2058 IWL_CMD(CSR_INT_COALESCING);
2059 IWL_CMD(CSR_INT);
2060 IWL_CMD(CSR_INT_MASK);
2061 IWL_CMD(CSR_FH_INT_STATUS);
2062 IWL_CMD(CSR_GPIO_IN);
2063 IWL_CMD(CSR_RESET);
2064 IWL_CMD(CSR_GP_CNTRL);
2065 IWL_CMD(CSR_HW_REV);
2066 IWL_CMD(CSR_EEPROM_REG);
2067 IWL_CMD(CSR_EEPROM_GP);
2068 IWL_CMD(CSR_OTP_GP_REG);
2069 IWL_CMD(CSR_GIO_REG);
2070 IWL_CMD(CSR_GP_UCODE_REG);
2071 IWL_CMD(CSR_GP_DRIVER_REG);
2072 IWL_CMD(CSR_UCODE_DRV_GP1);
2073 IWL_CMD(CSR_UCODE_DRV_GP2);
2074 IWL_CMD(CSR_LED_REG);
2075 IWL_CMD(CSR_DRAM_INT_TBL_REG);
2076 IWL_CMD(CSR_GIO_CHICKEN_BITS);
2077 IWL_CMD(CSR_ANA_PLL_CFG);
2078 IWL_CMD(CSR_HW_REV_WA_REG);
Alexander Bondara812cba2014-02-18 16:45:00 +01002079 IWL_CMD(CSR_MONITOR_STATUS_REG);
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002080 IWL_CMD(CSR_DBG_HPET_MEM_REG);
2081 default:
2082 return "UNKNOWN";
2083 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07002084#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002085}
2086
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002087void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002088{
2089 int i;
2090 static const u32 csr_tbl[] = {
2091 CSR_HW_IF_CONFIG_REG,
2092 CSR_INT_COALESCING,
2093 CSR_INT,
2094 CSR_INT_MASK,
2095 CSR_FH_INT_STATUS,
2096 CSR_GPIO_IN,
2097 CSR_RESET,
2098 CSR_GP_CNTRL,
2099 CSR_HW_REV,
2100 CSR_EEPROM_REG,
2101 CSR_EEPROM_GP,
2102 CSR_OTP_GP_REG,
2103 CSR_GIO_REG,
2104 CSR_GP_UCODE_REG,
2105 CSR_GP_DRIVER_REG,
2106 CSR_UCODE_DRV_GP1,
2107 CSR_UCODE_DRV_GP2,
2108 CSR_LED_REG,
2109 CSR_DRAM_INT_TBL_REG,
2110 CSR_GIO_CHICKEN_BITS,
2111 CSR_ANA_PLL_CFG,
Alexander Bondara812cba2014-02-18 16:45:00 +01002112 CSR_MONITOR_STATUS_REG,
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002113 CSR_HW_REV_WA_REG,
2114 CSR_DBG_HPET_MEM_REG
2115 };
2116 IWL_ERR(trans, "CSR values:\n");
2117 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
2118 "CSR_INT_PERIODIC_REG)\n");
2119 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
2120 IWL_ERR(trans, " %25s: 0X%08x\n",
2121 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02002122 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002123 }
2124}
2125
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002126#ifdef CONFIG_IWLWIFI_DEBUGFS
2127/* create and remove of files */
2128#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002129 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002130 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07002131 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002132} while (0)
2133
2134/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002135#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002136static const struct file_operations iwl_dbgfs_##name##_ops = { \
2137 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07002138 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002139 .llseek = generic_file_llseek, \
2140};
2141
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002142#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002143static const struct file_operations iwl_dbgfs_##name##_ops = { \
2144 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07002145 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002146 .llseek = generic_file_llseek, \
2147};
2148
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002149#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002150static const struct file_operations iwl_dbgfs_##name##_ops = { \
2151 .write = iwl_dbgfs_##name##_write, \
2152 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07002153 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002154 .llseek = generic_file_llseek, \
2155};
2156
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002157static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002158 char __user *user_buf,
2159 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002160{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002161 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002162 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002163 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002164 struct iwl_queue *q;
2165 char *buf;
2166 int pos = 0;
2167 int cnt;
2168 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08002169 size_t bufsz;
2170
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002171 bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002172
Johannes Bergf9e75442012-03-30 09:37:39 +02002173 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002174 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02002175
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002176 buf = kzalloc(bufsz, GFP_KERNEL);
2177 if (!buf)
2178 return -ENOMEM;
2179
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002180 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002181 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002182 q = &txq->q;
2183 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002184 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002185 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07002186 !!test_bit(cnt, trans_pcie->queue_used),
Andy Lutomirskif40faf62014-06-07 09:13:44 -07002187 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002188 txq->need_update, txq->frozen,
Andy Lutomirskif40faf62014-06-07 09:13:44 -07002189 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002190 }
2191 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2192 kfree(buf);
2193 return ret;
2194}
2195
2196static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002197 char __user *user_buf,
2198 size_t count, loff_t *ppos)
2199{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002200 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002201 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +02002202 char *buf;
2203 int pos = 0, i, ret;
2204 size_t bufsz = sizeof(buf);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002205
Sara Sharon78485052015-12-14 17:44:11 +02002206 bufsz = sizeof(char) * 121 * trans->num_rx_queues;
2207
2208 if (!trans_pcie->rxq)
2209 return -EAGAIN;
2210
2211 buf = kzalloc(bufsz, GFP_KERNEL);
2212 if (!buf)
2213 return -ENOMEM;
2214
2215 for (i = 0; i < trans->num_rx_queues && pos < bufsz; i++) {
2216 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
2217
2218 pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n",
2219 i);
2220 pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n",
2221 rxq->read);
2222 pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n",
2223 rxq->write);
2224 pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n",
2225 rxq->write_actual);
2226 pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n",
2227 rxq->need_update);
2228 pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n",
2229 rxq->free_count);
2230 if (rxq->rb_stts) {
2231 pos += scnprintf(buf + pos, bufsz - pos,
2232 "\tclosed_rb_num: %u\n",
2233 le16_to_cpu(rxq->rb_stts->closed_rb_num) &
2234 0x0FFF);
2235 } else {
2236 pos += scnprintf(buf + pos, bufsz - pos,
2237 "\tclosed_rb_num: Not Allocated\n");
Emmanuel Grumbach60c0a882016-02-07 10:28:13 +02002238 }
Sara Sharon78485052015-12-14 17:44:11 +02002239 }
2240 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2241 kfree(buf);
2242
2243 return ret;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002244}
2245
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002246static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2247 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02002248 size_t count, loff_t *ppos)
2249{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002250 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002251 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002252 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2253
2254 int pos = 0;
2255 char *buf;
2256 int bufsz = 24 * 64; /* 24 items * 64 char per item */
2257 ssize_t ret;
2258
2259 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02002260 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002261 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002262
2263 pos += scnprintf(buf + pos, bufsz - pos,
2264 "Interrupt Statistics Report:\n");
2265
2266 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2267 isr_stats->hw);
2268 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2269 isr_stats->sw);
2270 if (isr_stats->sw || isr_stats->hw) {
2271 pos += scnprintf(buf + pos, bufsz - pos,
2272 "\tLast Restarting Code: 0x%X\n",
2273 isr_stats->err_code);
2274 }
2275#ifdef CONFIG_IWLWIFI_DEBUG
2276 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2277 isr_stats->sch);
2278 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2279 isr_stats->alive);
2280#endif
2281 pos += scnprintf(buf + pos, bufsz - pos,
2282 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2283
2284 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2285 isr_stats->ctkill);
2286
2287 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2288 isr_stats->wakeup);
2289
2290 pos += scnprintf(buf + pos, bufsz - pos,
2291 "Rx command responses:\t\t %u\n", isr_stats->rx);
2292
2293 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2294 isr_stats->tx);
2295
2296 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2297 isr_stats->unhandled);
2298
2299 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2300 kfree(buf);
2301 return ret;
2302}
2303
2304static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2305 const char __user *user_buf,
2306 size_t count, loff_t *ppos)
2307{
2308 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002309 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002310 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2311
2312 char buf[8];
2313 int buf_size;
2314 u32 reset_flag;
2315
2316 memset(buf, 0, sizeof(buf));
2317 buf_size = min(count, sizeof(buf) - 1);
2318 if (copy_from_user(buf, user_buf, buf_size))
2319 return -EFAULT;
2320 if (sscanf(buf, "%x", &reset_flag) != 1)
2321 return -EFAULT;
2322 if (reset_flag == 0)
2323 memset(isr_stats, 0, sizeof(*isr_stats));
2324
2325 return count;
2326}
2327
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002328static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002329 const char __user *user_buf,
2330 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002331{
2332 struct iwl_trans *trans = file->private_data;
2333 char buf[8];
2334 int buf_size;
2335 int csr;
2336
2337 memset(buf, 0, sizeof(buf));
2338 buf_size = min(count, sizeof(buf) - 1);
2339 if (copy_from_user(buf, user_buf, buf_size))
2340 return -EFAULT;
2341 if (sscanf(buf, "%d", &csr) != 1)
2342 return -EFAULT;
2343
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002344 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002345
2346 return count;
2347}
2348
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002349static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002350 char __user *user_buf,
2351 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002352{
2353 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02002354 char *buf = NULL;
Johannes Berg56c24772014-01-21 21:19:18 +01002355 ssize_t ret;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002356
Johannes Berg56c24772014-01-21 21:19:18 +01002357 ret = iwl_dump_fh(trans, &buf);
2358 if (ret < 0)
2359 return ret;
2360 if (!buf)
2361 return -EINVAL;
2362 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
2363 kfree(buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002364 return ret;
2365}
2366
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002367DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002368DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002369DEBUGFS_READ_FILE_OPS(rx_queue);
2370DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002371DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002372
Johannes Bergf8a1edb2015-11-11 11:53:32 +01002373/* Create the debugfs files and directories */
2374int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002375{
Johannes Bergf8a1edb2015-11-11 11:53:32 +01002376 struct dentry *dir = trans->dbgfs_dir;
2377
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002378 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2379 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002380 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002381 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2382 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002383 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07002384
2385err:
2386 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
2387 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002388}
Johannes Bergaadede62014-10-09 17:01:36 +02002389#endif /*CONFIG_IWLWIFI_DEBUGFS */
Johannes Berg4d075002014-04-24 10:41:31 +02002390
2391static u32 iwl_trans_pcie_get_cmdlen(struct iwl_tfd *tfd)
2392{
2393 u32 cmdlen = 0;
2394 int i;
2395
2396 for (i = 0; i < IWL_NUM_OF_TBS; i++)
2397 cmdlen += iwl_pcie_tfd_tb_get_len(tfd, i);
2398
2399 return cmdlen;
2400}
2401
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002402static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans,
2403 struct iwl_fw_error_dump_data **data,
2404 int allocated_rb_nums)
2405{
2406 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2407 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Sara Sharon78485052015-12-14 17:44:11 +02002408 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2409 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002410 u32 i, r, j, rb_len = 0;
2411
2412 spin_lock(&rxq->lock);
2413
2414 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
2415
2416 for (i = rxq->read, j = 0;
2417 i != r && j < allocated_rb_nums;
2418 i = (i + 1) & RX_QUEUE_MASK, j++) {
2419 struct iwl_rx_mem_buffer *rxb = rxq->queue[i];
2420 struct iwl_fw_error_dump_rb *rb;
2421
2422 dma_unmap_page(trans->dev, rxb->page_dma, max_len,
2423 DMA_FROM_DEVICE);
2424
2425 rb_len += sizeof(**data) + sizeof(*rb) + max_len;
2426
2427 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB);
2428 (*data)->len = cpu_to_le32(sizeof(*rb) + max_len);
2429 rb = (void *)(*data)->data;
2430 rb->index = cpu_to_le32(i);
2431 memcpy(rb->data, page_address(rxb->page), max_len);
2432 /* remap the page for the free benefit */
2433 rxb->page_dma = dma_map_page(trans->dev, rxb->page, 0,
2434 max_len,
2435 DMA_FROM_DEVICE);
2436
2437 *data = iwl_fw_error_next_data(*data);
2438 }
2439
2440 spin_unlock(&rxq->lock);
2441
2442 return rb_len;
2443}
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002444#define IWL_CSR_TO_DUMP (0x250)
2445
2446static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
2447 struct iwl_fw_error_dump_data **data)
2448{
2449 u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
2450 __le32 *val;
2451 int i;
2452
2453 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
2454 (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
2455 val = (void *)(*data)->data;
2456
2457 for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
2458 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2459
2460 *data = iwl_fw_error_next_data(*data);
2461
2462 return csr_len;
2463}
2464
Liad Kaufman06d51e02014-11-23 13:56:21 +02002465static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
2466 struct iwl_fw_error_dump_data **data)
2467{
2468 u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
2469 unsigned long flags;
2470 __le32 *val;
2471 int i;
2472
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002473 if (!iwl_trans_grab_nic_access(trans, &flags))
Liad Kaufman06d51e02014-11-23 13:56:21 +02002474 return 0;
2475
2476 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
2477 (*data)->len = cpu_to_le32(fh_regs_len);
2478 val = (void *)(*data)->data;
2479
2480 for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND; i += sizeof(u32))
2481 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2482
2483 iwl_trans_release_nic_access(trans, &flags);
2484
2485 *data = iwl_fw_error_next_data(*data);
2486
2487 return sizeof(**data) + fh_regs_len;
2488}
2489
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002490static u32
2491iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans,
2492 struct iwl_fw_error_dump_fw_mon *fw_mon_data,
2493 u32 monitor_len)
2494{
2495 u32 buf_size_in_dwords = (monitor_len >> 2);
2496 u32 *buffer = (u32 *)fw_mon_data->data;
2497 unsigned long flags;
2498 u32 i;
2499
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002500 if (!iwl_trans_grab_nic_access(trans, &flags))
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002501 return 0;
2502
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002503 iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1);
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002504 for (i = 0; i < buf_size_in_dwords; i++)
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002505 buffer[i] = iwl_read_prph_no_grab(trans,
2506 MON_DMARB_RD_DATA_ADDR);
2507 iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0);
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002508
2509 iwl_trans_release_nic_access(trans, &flags);
2510
2511 return monitor_len;
2512}
2513
Oren Givon36fb9012015-07-15 15:47:28 +03002514static u32
2515iwl_trans_pcie_dump_monitor(struct iwl_trans *trans,
2516 struct iwl_fw_error_dump_data **data,
2517 u32 monitor_len)
2518{
2519 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2520 u32 len = 0;
2521
2522 if ((trans_pcie->fw_mon_page &&
2523 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) ||
2524 trans->dbg_dest_tlv) {
2525 struct iwl_fw_error_dump_fw_mon *fw_mon_data;
2526 u32 base, write_ptr, wrap_cnt;
2527
2528 /* If there was a dest TLV - use the values from there */
2529 if (trans->dbg_dest_tlv) {
2530 write_ptr =
2531 le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg);
2532 wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count);
2533 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2534 } else {
2535 base = MON_BUFF_BASE_ADDR;
2536 write_ptr = MON_BUFF_WRPTR;
2537 wrap_cnt = MON_BUFF_CYCLE_CNT;
2538 }
2539
2540 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
2541 fw_mon_data = (void *)(*data)->data;
2542 fw_mon_data->fw_mon_wr_ptr =
2543 cpu_to_le32(iwl_read_prph(trans, write_ptr));
2544 fw_mon_data->fw_mon_cycle_cnt =
2545 cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
2546 fw_mon_data->fw_mon_base_ptr =
2547 cpu_to_le32(iwl_read_prph(trans, base));
2548
2549 len += sizeof(**data) + sizeof(*fw_mon_data);
2550 if (trans_pcie->fw_mon_page) {
2551 /*
2552 * The firmware is now asserted, it won't write anything
2553 * to the buffer. CPU can take ownership to fetch the
2554 * data. The buffer will be handed back to the device
2555 * before the firmware will be restarted.
2556 */
2557 dma_sync_single_for_cpu(trans->dev,
2558 trans_pcie->fw_mon_phys,
2559 trans_pcie->fw_mon_size,
2560 DMA_FROM_DEVICE);
2561 memcpy(fw_mon_data->data,
2562 page_address(trans_pcie->fw_mon_page),
2563 trans_pcie->fw_mon_size);
2564
2565 monitor_len = trans_pcie->fw_mon_size;
2566 } else if (trans->dbg_dest_tlv->monitor_mode == SMEM_MODE) {
2567 /*
2568 * Update pointers to reflect actual values after
2569 * shifting
2570 */
2571 base = iwl_read_prph(trans, base) <<
2572 trans->dbg_dest_tlv->base_shift;
2573 iwl_trans_read_mem(trans, base, fw_mon_data->data,
2574 monitor_len / sizeof(u32));
2575 } else if (trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) {
2576 monitor_len =
2577 iwl_trans_pci_dump_marbh_monitor(trans,
2578 fw_mon_data,
2579 monitor_len);
2580 } else {
2581 /* Didn't match anything - output no monitor data */
2582 monitor_len = 0;
2583 }
2584
2585 len += monitor_len;
2586 (*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data));
2587 }
2588
2589 return len;
2590}
2591
2592static struct iwl_trans_dump_data
2593*iwl_trans_pcie_dump_data(struct iwl_trans *trans,
Emmanuel Grumbacha80c7a62016-01-05 09:14:08 +02002594 const struct iwl_fw_dbg_trigger_tlv *trigger)
Johannes Berg4d075002014-04-24 10:41:31 +02002595{
2596 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2597 struct iwl_fw_error_dump_data *data;
2598 struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue];
2599 struct iwl_fw_error_dump_txcmd *txcmd;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002600 struct iwl_trans_dump_data *dump_data;
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002601 u32 len, num_rbs;
Liad Kaufman99684ae2014-11-17 11:44:03 +02002602 u32 monitor_len;
Johannes Berg4d075002014-04-24 10:41:31 +02002603 int i, ptr;
Sara Sharon96a64972015-12-23 15:10:03 +02002604 bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) &&
2605 !trans->cfg->mq_rx_supported;
Johannes Berg4d075002014-04-24 10:41:31 +02002606
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002607 /* transport dump header */
2608 len = sizeof(*dump_data);
2609
2610 /* host commands */
2611 len += sizeof(*data) +
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002612 cmdq->q.n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
2613
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002614 /* FW monitor */
Liad Kaufman99684ae2014-11-17 11:44:03 +02002615 if (trans_pcie->fw_mon_page) {
Emmanuel Grumbachc544e9c2014-06-26 09:54:23 +03002616 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
Liad Kaufman99684ae2014-11-17 11:44:03 +02002617 trans_pcie->fw_mon_size;
2618 monitor_len = trans_pcie->fw_mon_size;
2619 } else if (trans->dbg_dest_tlv) {
2620 u32 base, end;
2621
2622 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2623 end = le32_to_cpu(trans->dbg_dest_tlv->end_reg);
2624
2625 base = iwl_read_prph(trans, base) <<
2626 trans->dbg_dest_tlv->base_shift;
2627 end = iwl_read_prph(trans, end) <<
2628 trans->dbg_dest_tlv->end_shift;
2629
2630 /* Make "end" point to the actual end */
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002631 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000 ||
2632 trans->dbg_dest_tlv->monitor_mode == MARBH_MODE)
Liad Kaufman99684ae2014-11-17 11:44:03 +02002633 end += (1 << trans->dbg_dest_tlv->end_shift);
2634 monitor_len = end - base;
2635 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2636 monitor_len;
2637 } else {
2638 monitor_len = 0;
2639 }
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002640
Oren Givon36fb9012015-07-15 15:47:28 +03002641 if (trigger && (trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY)) {
2642 dump_data = vzalloc(len);
2643 if (!dump_data)
2644 return NULL;
2645
2646 data = (void *)dump_data->data;
2647 len = iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
2648 dump_data->len = len;
2649
2650 return dump_data;
2651 }
2652
2653 /* CSR registers */
2654 len += sizeof(*data) + IWL_CSR_TO_DUMP;
2655
Oren Givon36fb9012015-07-15 15:47:28 +03002656 /* FH registers */
2657 len += sizeof(*data) + (FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND);
2658
2659 if (dump_rbs) {
Sara Sharon78485052015-12-14 17:44:11 +02002660 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2661 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
Oren Givon36fb9012015-07-15 15:47:28 +03002662 /* RBs */
Sara Sharon78485052015-12-14 17:44:11 +02002663 num_rbs = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num))
Oren Givon36fb9012015-07-15 15:47:28 +03002664 & 0x0FFF;
Sara Sharon78485052015-12-14 17:44:11 +02002665 num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK;
Oren Givon36fb9012015-07-15 15:47:28 +03002666 len += num_rbs * (sizeof(*data) +
2667 sizeof(struct iwl_fw_error_dump_rb) +
2668 (PAGE_SIZE << trans_pcie->rx_page_order));
2669 }
2670
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002671 dump_data = vzalloc(len);
2672 if (!dump_data)
2673 return NULL;
Johannes Berg4d075002014-04-24 10:41:31 +02002674
2675 len = 0;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002676 data = (void *)dump_data->data;
Johannes Berg4d075002014-04-24 10:41:31 +02002677 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
2678 txcmd = (void *)data->data;
2679 spin_lock_bh(&cmdq->lock);
2680 ptr = cmdq->q.write_ptr;
2681 for (i = 0; i < cmdq->q.n_window; i++) {
2682 u8 idx = get_cmd_index(&cmdq->q, ptr);
2683 u32 caplen, cmdlen;
2684
2685 cmdlen = iwl_trans_pcie_get_cmdlen(&cmdq->tfds[ptr]);
2686 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
2687
2688 if (cmdlen) {
2689 len += sizeof(*txcmd) + caplen;
2690 txcmd->cmdlen = cpu_to_le32(cmdlen);
2691 txcmd->caplen = cpu_to_le32(caplen);
2692 memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
2693 txcmd = (void *)((u8 *)txcmd->data + caplen);
2694 }
2695
2696 ptr = iwl_queue_dec_wrap(ptr);
2697 }
2698 spin_unlock_bh(&cmdq->lock);
2699
2700 data->len = cpu_to_le32(len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002701 len += sizeof(*data);
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002702 data = iwl_fw_error_next_data(data);
2703
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002704 len += iwl_trans_pcie_dump_csr(trans, &data);
Liad Kaufman06d51e02014-11-23 13:56:21 +02002705 len += iwl_trans_pcie_fh_regs_dump(trans, &data);
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002706 if (dump_rbs)
2707 len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002708
Oren Givon36fb9012015-07-15 15:47:28 +03002709 len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002710
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002711 dump_data->len = len;
2712
2713 return dump_data;
Johannes Berg4d075002014-04-24 10:41:31 +02002714}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002715
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002716#ifdef CONFIG_PM_SLEEP
2717static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
2718{
2719 if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3)
2720 return iwl_pci_fw_enter_d0i3(trans);
2721
2722 return 0;
2723}
2724
2725static void iwl_trans_pcie_resume(struct iwl_trans *trans)
2726{
2727 if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3)
2728 iwl_pci_fw_exit_d0i3(trans);
2729}
2730#endif /* CONFIG_PM_SLEEP */
2731
Johannes Bergd1ff5252012-04-12 06:24:30 -07002732static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002733 .start_hw = iwl_trans_pcie_start_hw,
Arik Nemtsova4082842013-11-24 19:10:46 +02002734 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002735 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002736 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002737 .stop_device = iwl_trans_pcie_stop_device,
2738
Johannes Bergddaf5a52013-01-08 11:25:44 +01002739 .d3_suspend = iwl_trans_pcie_d3_suspend,
2740 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002741
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002742#ifdef CONFIG_PM_SLEEP
2743 .suspend = iwl_trans_pcie_suspend,
2744 .resume = iwl_trans_pcie_resume,
2745#endif /* CONFIG_PM_SLEEP */
2746
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002747 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002748
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002749 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002750 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002751
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03002752 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03002753 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002754
Liad Kaufman42db09c2016-05-02 14:01:14 +03002755 .txq_set_shared_mode = iwl_trans_pcie_txq_set_shared_mode,
2756
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002757 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002758 .freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +02002759 .block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002760
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002761 .write8 = iwl_trans_pcie_write8,
2762 .write32 = iwl_trans_pcie_write32,
2763 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02002764 .read_prph = iwl_trans_pcie_read_prph,
2765 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02002766 .read_mem = iwl_trans_pcie_read_mem,
2767 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002768 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002769 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02002770 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002771 .release_nic_access = iwl_trans_pcie_release_nic_access,
2772 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Johannes Berg4d075002014-04-24 10:41:31 +02002773
Eliad Peller7616f332014-11-20 17:33:43 +02002774 .ref = iwl_trans_pcie_ref,
2775 .unref = iwl_trans_pcie_unref,
2776
Johannes Berg4d075002014-04-24 10:41:31 +02002777 .dump_data = iwl_trans_pcie_dump_data,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002778};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002779
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002780struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002781 const struct pci_device_id *ent,
2782 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002783{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002784 struct iwl_trans_pcie *trans_pcie;
2785 struct iwl_trans *trans;
Sara Sharon96a64972015-12-23 15:10:03 +02002786 int ret, addr_size;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002787
Johannes Berg7b501d12015-05-22 11:28:58 +02002788 trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
2789 &pdev->dev, cfg, &trans_ops_pcie, 0);
2790 if (!trans)
2791 return ERR_PTR(-ENOMEM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002792
Johannes Berg206eea72015-04-17 16:38:31 +02002793 trans->max_skb_frags = IWL_PCIE_MAX_FRAGS;
2794
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002795 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2796
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002797 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002798 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002799 spin_lock_init(&trans_pcie->reg_lock);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03002800 mutex_init(&trans_pcie->mutex);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002801 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002802 trans_pcie->tso_hdr_page = alloc_percpu(struct iwl_tso_hdr_page);
2803 if (!trans_pcie->tso_hdr_page) {
2804 ret = -ENOMEM;
2805 goto out_no_pci;
2806 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002807
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002808 ret = pci_enable_device(pdev);
2809 if (ret)
Johannes Bergd819c6c2013-09-30 11:02:46 +02002810 goto out_no_pci;
2811
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03002812 if (!cfg->base_params->pcie_l1_allowed) {
2813 /*
2814 * W/A - seems to solve weird behavior. We need to remove this
2815 * if we don't want to stay in L1 all the time. This wastes a
2816 * lot of power.
2817 */
2818 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
2819 PCIE_LINK_STATE_L1 |
2820 PCIE_LINK_STATE_CLKPM);
2821 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002822
Sara Sharon96a64972015-12-23 15:10:03 +02002823 if (cfg->mq_rx_supported)
2824 addr_size = 64;
2825 else
2826 addr_size = 36;
2827
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002828 pci_set_master(pdev);
2829
Sara Sharon96a64972015-12-23 15:10:03 +02002830 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(addr_size));
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002831 if (!ret)
Sara Sharon96a64972015-12-23 15:10:03 +02002832 ret = pci_set_consistent_dma_mask(pdev,
2833 DMA_BIT_MASK(addr_size));
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002834 if (ret) {
2835 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2836 if (!ret)
2837 ret = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002838 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002839 /* both attempts failed: */
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002840 if (ret) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002841 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002842 goto out_pci_disable_device;
2843 }
2844 }
2845
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002846 ret = pci_request_regions(pdev, DRV_NAME);
2847 if (ret) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002848 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002849 goto out_pci_disable_device;
2850 }
2851
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002852 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002853 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002854 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002855 ret = -ENODEV;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002856 goto out_pci_release_regions;
2857 }
2858
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002859 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2860 * PCI Tx retries from interfering with C3 CPU state */
2861 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2862
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002863 trans->dev = &pdev->dev;
2864 trans_pcie->pci_dev = pdev;
2865 iwl_disable_interrupts(trans);
2866
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02002867 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002868 /*
2869 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
2870 * changed, and now the revision step also includes bit 0-1 (no more
2871 * "dash" value). To keep hw_rev backwards compatible - we'll store it
2872 * in the old format.
2873 */
Eran Harary7a42baa2015-02-25 14:24:51 +02002874 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
2875 unsigned long flags;
Eran Harary7a42baa2015-02-25 14:24:51 +02002876
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002877 trans->hw_rev = (trans->hw_rev & 0xfff0) |
Liad Kaufman1fc0e222014-09-17 13:28:50 +03002878 (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002879
Emmanuel Grumbachf9e55542015-06-04 11:09:47 +03002880 ret = iwl_pcie_prepare_card_hw(trans);
2881 if (ret) {
2882 IWL_WARN(trans, "Exit HW not ready\n");
2883 goto out_pci_disable_msi;
2884 }
2885
Eran Harary7a42baa2015-02-25 14:24:51 +02002886 /*
2887 * in-order to recognize C step driver should read chip version
2888 * id located at the AUX bus MISC address space.
2889 */
2890 iwl_set_bit(trans, CSR_GP_CNTRL,
2891 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
2892 udelay(2);
2893
2894 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
2895 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
2896 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
2897 25000);
2898 if (ret < 0) {
2899 IWL_DEBUG_INFO(trans, "Failed to wake up the nic\n");
2900 goto out_pci_disable_msi;
2901 }
2902
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002903 if (iwl_trans_grab_nic_access(trans, &flags)) {
Eran Harary7a42baa2015-02-25 14:24:51 +02002904 u32 hw_step;
2905
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002906 hw_step = iwl_read_prph_no_grab(trans, WFPM_CTRL_REG);
Eran Harary7a42baa2015-02-25 14:24:51 +02002907 hw_step |= ENABLE_WFPM;
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002908 iwl_write_prph_no_grab(trans, WFPM_CTRL_REG, hw_step);
2909 hw_step = iwl_read_prph_no_grab(trans, AUX_MISC_REG);
Eran Harary7a42baa2015-02-25 14:24:51 +02002910 hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF;
2911 if (hw_step == 0x3)
2912 trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) |
2913 (SILICON_C_STEP << 2);
2914 iwl_trans_release_nic_access(trans, &flags);
2915 }
2916 }
2917
Haim Dreyfuss1afb0ae2016-04-03 19:55:59 +03002918 trans->hw_rf_id = iwl_read32(trans, CSR_HW_RF_ID);
2919
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02002920 iwl_pcie_set_interrupt_capa(pdev, trans);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002921 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002922 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2923 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002924
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002925 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02002926 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002927
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002928 init_waitqueue_head(&trans_pcie->d0i3_waitq);
2929
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02002930 if (trans_pcie->msix_enabled) {
2931 if (iwl_pcie_init_msix_handler(pdev, trans_pcie))
2932 goto out_pci_release_regions;
2933 } else {
2934 ret = iwl_pcie_alloc_ict(trans);
2935 if (ret)
2936 goto out_pci_disable_msi;
Johannes Berga8b691e2012-12-27 23:08:06 +01002937
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02002938 ret = request_threaded_irq(pdev->irq, iwl_pcie_isr,
2939 iwl_pcie_irq_handler,
2940 IRQF_SHARED, DRV_NAME, trans);
2941 if (ret) {
2942 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
2943 goto out_free_ict;
2944 }
2945 trans_pcie->inta_mask = CSR_INI_SET_MASK;
2946 }
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002947
Luca Coelhob3ff1272016-01-06 18:40:38 -02002948#ifdef CONFIG_IWLWIFI_PCIE_RTPM
2949 trans->runtime_pm_mode = IWL_PLAT_PM_MODE_D0I3;
2950#else
2951 trans->runtime_pm_mode = IWL_PLAT_PM_MODE_DISABLED;
2952#endif /* CONFIG_IWLWIFI_PCIE_RTPM */
2953
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002954 return trans;
2955
Johannes Berga8b691e2012-12-27 23:08:06 +01002956out_free_ict:
2957 iwl_pcie_free_ict(trans);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002958out_pci_disable_msi:
2959 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002960out_pci_release_regions:
2961 pci_release_regions(pdev);
2962out_pci_disable_device:
2963 pci_disable_device(pdev);
2964out_no_pci:
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002965 free_percpu(trans_pcie->tso_hdr_page);
Johannes Berg7b501d12015-05-22 11:28:58 +02002966 iwl_trans_free(trans);
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002967 return ERR_PTR(ret);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002968}