blob: d4a11ff2449675bca78bef7e5fc162b011518306 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03006 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000043#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000044#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070045
46#include "sh_eth.h"
47
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000048#define SH_ETH_DEF_MSG_ENABLE \
49 (NETIF_MSG_LINK | \
50 NETIF_MSG_TIMER | \
51 NETIF_MSG_RX_ERR| \
52 NETIF_MSG_TX_ERR)
53
Sergei Shtylyov2274d372015-12-13 01:44:50 +030054#define SH_ETH_OFFSET_INVALID ((u16)~0)
55
Ben Hutchings33657112015-02-26 20:34:14 +000056#define SH_ETH_OFFSET_DEFAULTS \
57 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
58
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000059static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000060 SH_ETH_OFFSET_DEFAULTS,
61
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000062 [EDSR] = 0x0000,
63 [EDMR] = 0x0400,
64 [EDTRR] = 0x0408,
65 [EDRRR] = 0x0410,
66 [EESR] = 0x0428,
67 [EESIPR] = 0x0430,
68 [TDLAR] = 0x0010,
69 [TDFAR] = 0x0014,
70 [TDFXR] = 0x0018,
71 [TDFFR] = 0x001c,
72 [RDLAR] = 0x0030,
73 [RDFAR] = 0x0034,
74 [RDFXR] = 0x0038,
75 [RDFFR] = 0x003c,
76 [TRSCER] = 0x0438,
77 [RMFCR] = 0x0440,
78 [TFTR] = 0x0448,
79 [FDR] = 0x0450,
80 [RMCR] = 0x0458,
81 [RPADIR] = 0x0460,
82 [FCFTR] = 0x0468,
83 [CSMR] = 0x04E4,
84
85 [ECMR] = 0x0500,
86 [ECSR] = 0x0510,
87 [ECSIPR] = 0x0518,
88 [PIR] = 0x0520,
89 [PSR] = 0x0528,
90 [PIPR] = 0x052c,
91 [RFLR] = 0x0508,
92 [APR] = 0x0554,
93 [MPR] = 0x0558,
94 [PFTCR] = 0x055c,
95 [PFRCR] = 0x0560,
96 [TPAUSER] = 0x0564,
97 [GECMR] = 0x05b0,
98 [BCULR] = 0x05b4,
99 [MAHR] = 0x05c0,
100 [MALR] = 0x05c8,
101 [TROCR] = 0x0700,
102 [CDCR] = 0x0708,
103 [LCCR] = 0x0710,
104 [CEFCR] = 0x0740,
105 [FRECR] = 0x0748,
106 [TSFRCR] = 0x0750,
107 [TLFRCR] = 0x0758,
108 [RFCR] = 0x0760,
109 [CERCR] = 0x0768,
110 [CEECR] = 0x0770,
111 [MAFCR] = 0x0778,
112 [RMII_MII] = 0x0790,
113
114 [ARSTR] = 0x0000,
115 [TSU_CTRST] = 0x0004,
116 [TSU_FWEN0] = 0x0010,
117 [TSU_FWEN1] = 0x0014,
118 [TSU_FCM] = 0x0018,
119 [TSU_BSYSL0] = 0x0020,
120 [TSU_BSYSL1] = 0x0024,
121 [TSU_PRISL0] = 0x0028,
122 [TSU_PRISL1] = 0x002c,
123 [TSU_FWSL0] = 0x0030,
124 [TSU_FWSL1] = 0x0034,
125 [TSU_FWSLC] = 0x0038,
Sergei Shtylyov4869a142018-02-24 20:28:16 +0300126 [TSU_QTAGM0] = 0x0040,
127 [TSU_QTAGM1] = 0x0044,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000128 [TSU_FWSR] = 0x0050,
129 [TSU_FWINMK] = 0x0054,
130 [TSU_ADQT0] = 0x0048,
131 [TSU_ADQT1] = 0x004c,
132 [TSU_VTAG0] = 0x0058,
133 [TSU_VTAG1] = 0x005c,
134 [TSU_ADSBSY] = 0x0060,
135 [TSU_TEN] = 0x0064,
136 [TSU_POST1] = 0x0070,
137 [TSU_POST2] = 0x0074,
138 [TSU_POST3] = 0x0078,
139 [TSU_POST4] = 0x007c,
140 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000141
142 [TXNLCR0] = 0x0080,
143 [TXALCR0] = 0x0084,
144 [RXNLCR0] = 0x0088,
145 [RXALCR0] = 0x008c,
146 [FWNLCR0] = 0x0090,
147 [FWALCR0] = 0x0094,
148 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300149 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000150 [RXNLCR1] = 0x00a8,
151 [RXALCR1] = 0x00ac,
152 [FWNLCR1] = 0x00b0,
153 [FWALCR1] = 0x00b4,
154};
155
Simon Hormandb893472014-01-17 09:22:28 +0900156static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000157 SH_ETH_OFFSET_DEFAULTS,
158
Simon Hormandb893472014-01-17 09:22:28 +0900159 [EDSR] = 0x0000,
160 [EDMR] = 0x0400,
161 [EDTRR] = 0x0408,
162 [EDRRR] = 0x0410,
163 [EESR] = 0x0428,
164 [EESIPR] = 0x0430,
165 [TDLAR] = 0x0010,
166 [TDFAR] = 0x0014,
167 [TDFXR] = 0x0018,
168 [TDFFR] = 0x001c,
169 [RDLAR] = 0x0030,
170 [RDFAR] = 0x0034,
171 [RDFXR] = 0x0038,
172 [RDFFR] = 0x003c,
173 [TRSCER] = 0x0438,
174 [RMFCR] = 0x0440,
175 [TFTR] = 0x0448,
176 [FDR] = 0x0450,
177 [RMCR] = 0x0458,
178 [RPADIR] = 0x0460,
179 [FCFTR] = 0x0468,
180 [CSMR] = 0x04E4,
181
182 [ECMR] = 0x0500,
183 [RFLR] = 0x0508,
184 [ECSR] = 0x0510,
185 [ECSIPR] = 0x0518,
186 [PIR] = 0x0520,
187 [APR] = 0x0554,
188 [MPR] = 0x0558,
189 [PFTCR] = 0x055c,
190 [PFRCR] = 0x0560,
191 [TPAUSER] = 0x0564,
192 [MAHR] = 0x05c0,
193 [MALR] = 0x05c8,
194 [CEFCR] = 0x0740,
195 [FRECR] = 0x0748,
196 [TSFRCR] = 0x0750,
197 [TLFRCR] = 0x0758,
198 [RFCR] = 0x0760,
199 [MAFCR] = 0x0778,
200
201 [ARSTR] = 0x0000,
202 [TSU_CTRST] = 0x0004,
Chris Brandte1487882016-09-07 14:57:09 -0400203 [TSU_FWSLC] = 0x0038,
Simon Hormandb893472014-01-17 09:22:28 +0900204 [TSU_VTAG0] = 0x0058,
205 [TSU_ADSBSY] = 0x0060,
206 [TSU_TEN] = 0x0064,
Chris Brandte1487882016-09-07 14:57:09 -0400207 [TSU_POST1] = 0x0070,
208 [TSU_POST2] = 0x0074,
209 [TSU_POST3] = 0x0078,
210 [TSU_POST4] = 0x007c,
Simon Hormandb893472014-01-17 09:22:28 +0900211 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900212
213 [TXNLCR0] = 0x0080,
214 [TXALCR0] = 0x0084,
215 [RXNLCR0] = 0x0088,
216 [RXALCR0] = 0x008C,
217};
218
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000219static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000220 SH_ETH_OFFSET_DEFAULTS,
221
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000222 [ECMR] = 0x0300,
223 [RFLR] = 0x0308,
224 [ECSR] = 0x0310,
225 [ECSIPR] = 0x0318,
226 [PIR] = 0x0320,
227 [PSR] = 0x0328,
228 [RDMLR] = 0x0340,
229 [IPGR] = 0x0350,
230 [APR] = 0x0354,
231 [MPR] = 0x0358,
232 [RFCF] = 0x0360,
233 [TPAUSER] = 0x0364,
234 [TPAUSECR] = 0x0368,
235 [MAHR] = 0x03c0,
236 [MALR] = 0x03c8,
237 [TROCR] = 0x03d0,
238 [CDCR] = 0x03d4,
239 [LCCR] = 0x03d8,
240 [CNDCR] = 0x03dc,
241 [CEFCR] = 0x03e4,
242 [FRECR] = 0x03e8,
243 [TSFRCR] = 0x03ec,
244 [TLFRCR] = 0x03f0,
245 [RFCR] = 0x03f4,
246 [MAFCR] = 0x03f8,
247
248 [EDMR] = 0x0200,
249 [EDTRR] = 0x0208,
250 [EDRRR] = 0x0210,
251 [TDLAR] = 0x0218,
252 [RDLAR] = 0x0220,
253 [EESR] = 0x0228,
254 [EESIPR] = 0x0230,
255 [TRSCER] = 0x0238,
256 [RMFCR] = 0x0240,
257 [TFTR] = 0x0248,
258 [FDR] = 0x0250,
259 [RMCR] = 0x0258,
260 [TFUCR] = 0x0264,
261 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900262 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000263 [FCFTR] = 0x0270,
264 [TRIMD] = 0x027c,
265};
266
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000267static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000268 SH_ETH_OFFSET_DEFAULTS,
269
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000270 [ECMR] = 0x0100,
271 [RFLR] = 0x0108,
272 [ECSR] = 0x0110,
273 [ECSIPR] = 0x0118,
274 [PIR] = 0x0120,
275 [PSR] = 0x0128,
276 [RDMLR] = 0x0140,
277 [IPGR] = 0x0150,
278 [APR] = 0x0154,
279 [MPR] = 0x0158,
280 [TPAUSER] = 0x0164,
281 [RFCF] = 0x0160,
282 [TPAUSECR] = 0x0168,
283 [BCFRR] = 0x016c,
284 [MAHR] = 0x01c0,
285 [MALR] = 0x01c8,
286 [TROCR] = 0x01d0,
287 [CDCR] = 0x01d4,
288 [LCCR] = 0x01d8,
289 [CNDCR] = 0x01dc,
290 [CEFCR] = 0x01e4,
291 [FRECR] = 0x01e8,
292 [TSFRCR] = 0x01ec,
293 [TLFRCR] = 0x01f0,
294 [RFCR] = 0x01f4,
295 [MAFCR] = 0x01f8,
296 [RTRATE] = 0x01fc,
297
298 [EDMR] = 0x0000,
299 [EDTRR] = 0x0008,
300 [EDRRR] = 0x0010,
301 [TDLAR] = 0x0018,
302 [RDLAR] = 0x0020,
303 [EESR] = 0x0028,
304 [EESIPR] = 0x0030,
305 [TRSCER] = 0x0038,
306 [RMFCR] = 0x0040,
307 [TFTR] = 0x0048,
308 [FDR] = 0x0050,
309 [RMCR] = 0x0058,
310 [TFUCR] = 0x0064,
311 [RFOCR] = 0x0068,
312 [FCFTR] = 0x0070,
313 [RPADIR] = 0x0078,
314 [TRIMD] = 0x007c,
315 [RBWAR] = 0x00c8,
316 [RDFAR] = 0x00cc,
317 [TBRAR] = 0x00d4,
318 [TDFAR] = 0x00d8,
319};
320
321static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000322 SH_ETH_OFFSET_DEFAULTS,
323
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400324 [EDMR] = 0x0000,
325 [EDTRR] = 0x0004,
326 [EDRRR] = 0x0008,
327 [TDLAR] = 0x000c,
328 [RDLAR] = 0x0010,
329 [EESR] = 0x0014,
330 [EESIPR] = 0x0018,
331 [TRSCER] = 0x001c,
332 [RMFCR] = 0x0020,
333 [TFTR] = 0x0024,
334 [FDR] = 0x0028,
335 [RMCR] = 0x002c,
336 [EDOCR] = 0x0030,
337 [FCFTR] = 0x0034,
338 [RPADIR] = 0x0038,
339 [TRIMD] = 0x003c,
340 [RBWAR] = 0x0040,
341 [RDFAR] = 0x0044,
342 [TBRAR] = 0x004c,
343 [TDFAR] = 0x0050,
344
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000345 [ECMR] = 0x0160,
346 [ECSR] = 0x0164,
347 [ECSIPR] = 0x0168,
348 [PIR] = 0x016c,
349 [MAHR] = 0x0170,
350 [MALR] = 0x0174,
351 [RFLR] = 0x0178,
352 [PSR] = 0x017c,
353 [TROCR] = 0x0180,
354 [CDCR] = 0x0184,
355 [LCCR] = 0x0188,
356 [CNDCR] = 0x018c,
357 [CEFCR] = 0x0194,
358 [FRECR] = 0x0198,
359 [TSFRCR] = 0x019c,
360 [TLFRCR] = 0x01a0,
361 [RFCR] = 0x01a4,
362 [MAFCR] = 0x01a8,
363 [IPGR] = 0x01b4,
364 [APR] = 0x01b8,
365 [MPR] = 0x01bc,
366 [TPAUSER] = 0x01c4,
367 [BCFR] = 0x01cc,
368
369 [ARSTR] = 0x0000,
370 [TSU_CTRST] = 0x0004,
371 [TSU_FWEN0] = 0x0010,
372 [TSU_FWEN1] = 0x0014,
373 [TSU_FCM] = 0x0018,
374 [TSU_BSYSL0] = 0x0020,
375 [TSU_BSYSL1] = 0x0024,
376 [TSU_PRISL0] = 0x0028,
377 [TSU_PRISL1] = 0x002c,
378 [TSU_FWSL0] = 0x0030,
379 [TSU_FWSL1] = 0x0034,
380 [TSU_FWSLC] = 0x0038,
381 [TSU_QTAGM0] = 0x0040,
382 [TSU_QTAGM1] = 0x0044,
383 [TSU_ADQT0] = 0x0048,
384 [TSU_ADQT1] = 0x004c,
385 [TSU_FWSR] = 0x0050,
386 [TSU_FWINMK] = 0x0054,
387 [TSU_ADSBSY] = 0x0060,
388 [TSU_TEN] = 0x0064,
389 [TSU_POST1] = 0x0070,
390 [TSU_POST2] = 0x0074,
391 [TSU_POST3] = 0x0078,
392 [TSU_POST4] = 0x007c,
393
394 [TXNLCR0] = 0x0080,
395 [TXALCR0] = 0x0084,
396 [RXNLCR0] = 0x0088,
397 [RXALCR0] = 0x008c,
398 [FWNLCR0] = 0x0090,
399 [FWALCR0] = 0x0094,
400 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300401 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000402 [RXNLCR1] = 0x00a8,
403 [RXALCR1] = 0x00ac,
404 [FWNLCR1] = 0x00b0,
405 [FWALCR1] = 0x00b4,
406
407 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000408};
409
Ben Hutchings740c7f32015-01-27 00:49:32 +0000410static void sh_eth_rcv_snd_disable(struct net_device *ndev);
411static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
412
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300413static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
414{
415 struct sh_eth_private *mdp = netdev_priv(ndev);
416 u16 offset = mdp->reg_offset[enum_index];
417
418 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
419 return;
420
421 iowrite32(data, mdp->addr + offset);
422}
423
424static u32 sh_eth_read(struct net_device *ndev, int enum_index)
425{
426 struct sh_eth_private *mdp = netdev_priv(ndev);
427 u16 offset = mdp->reg_offset[enum_index];
428
429 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
430 return ~0U;
431
432 return ioread32(mdp->addr + offset);
433}
434
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300435static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
436 u32 set)
437{
438 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
439 enum_index);
440}
441
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300442static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
443 int enum_index)
444{
445 iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
446}
447
448static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
449{
450 return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
451}
452
Simon Horman504c8ca2014-01-17 09:22:27 +0900453static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000454{
Simon Horman504c8ca2014-01-17 09:22:27 +0900455 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000456}
457
Simon Hormandb893472014-01-17 09:22:28 +0900458static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
459{
460 return mdp->reg_offset == sh_eth_offset_fast_rz;
461}
462
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400463static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000464{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000465 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300466 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000467
468 switch (mdp->phy_interface) {
469 case PHY_INTERFACE_MODE_GMII:
470 value = 0x2;
471 break;
472 case PHY_INTERFACE_MODE_MII:
473 value = 0x1;
474 break;
475 case PHY_INTERFACE_MODE_RMII:
476 value = 0x0;
477 break;
478 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300479 netdev_warn(ndev,
480 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000481 value = 0x1;
482 break;
483 }
484
485 sh_eth_write(ndev, value, RMII_MII);
486}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000487
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400488static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000489{
490 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000491
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300492 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000493}
494
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100495static void sh_eth_chip_reset(struct net_device *ndev)
496{
497 struct sh_eth_private *mdp = netdev_priv(ndev);
498
499 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300500 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100501 mdelay(1);
502}
503
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300504static int sh_eth_soft_reset(struct net_device *ndev)
505{
506 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
507 mdelay(3);
508 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
509
510 return 0;
511}
512
513static int sh_eth_check_soft_reset(struct net_device *ndev)
514{
515 int cnt;
516
517 for (cnt = 100; cnt > 0; cnt--) {
518 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
519 return 0;
520 mdelay(1);
521 }
522
523 netdev_err(ndev, "Device reset failed\n");
524 return -ETIMEDOUT;
525}
526
527static int sh_eth_soft_reset_gether(struct net_device *ndev)
528{
529 struct sh_eth_private *mdp = netdev_priv(ndev);
530 int ret;
531
532 sh_eth_write(ndev, EDSR_ENALL, EDSR);
533 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
534
535 ret = sh_eth_check_soft_reset(ndev);
536 if (ret)
537 return ret;
538
539 /* Table Init */
540 sh_eth_write(ndev, 0, TDLAR);
541 sh_eth_write(ndev, 0, TDFAR);
542 sh_eth_write(ndev, 0, TDFXR);
543 sh_eth_write(ndev, 0, TDFFR);
544 sh_eth_write(ndev, 0, RDLAR);
545 sh_eth_write(ndev, 0, RDFAR);
546 sh_eth_write(ndev, 0, RDFXR);
547 sh_eth_write(ndev, 0, RDFFR);
548
549 /* Reset HW CRC register */
550 if (mdp->cd->hw_checksum)
551 sh_eth_write(ndev, 0, CSMR);
552
553 /* Select MII mode */
554 if (mdp->cd->select_mii)
555 sh_eth_select_mii(ndev);
556
557 return ret;
558}
559
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100560static void sh_eth_set_rate_gether(struct net_device *ndev)
561{
562 struct sh_eth_private *mdp = netdev_priv(ndev);
563
564 switch (mdp->speed) {
565 case 10: /* 10BASE */
566 sh_eth_write(ndev, GECMR_10, GECMR);
567 break;
568 case 100:/* 100BASE */
569 sh_eth_write(ndev, GECMR_100, GECMR);
570 break;
571 case 1000: /* 1000BASE */
572 sh_eth_write(ndev, GECMR_1000, GECMR);
573 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100574 }
575}
576
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100577#ifdef CONFIG_OF
578/* R7S72100 */
579static struct sh_eth_cpu_data r7s72100_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300580 .soft_reset = sh_eth_soft_reset_gether,
581
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100582 .chip_reset = sh_eth_chip_reset,
583 .set_duplex = sh_eth_set_duplex,
584
585 .register_type = SH_ETH_REG_FAST_RZ,
586
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300587 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100588 .ecsr_value = ECSR_ICD,
589 .ecsipr_value = ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300590 .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
591 EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
592 EESIPR_ECIIP |
593 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
594 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
595 EESIPR_RMAFIP | EESIPR_RRFIP |
596 EESIPR_RTLFIP | EESIPR_RTSFIP |
597 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100598
599 .tx_check = EESR_TC1 | EESR_FTC,
600 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
601 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300602 EESR_TDE,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100603 .fdr_value = 0x0000070f,
604
605 .no_psr = 1,
606 .apr = 1,
607 .mpr = 1,
608 .tpauser = 1,
609 .hw_swap = 1,
610 .rpadir = 1,
611 .rpadir_value = 2 << 16,
612 .no_trimd = 1,
613 .no_ade = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300614 .hw_checksum = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100615 .tsu = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100616};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100617
618static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
619{
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700620 sh_eth_chip_reset(ndev);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100621
622 sh_eth_select_mii(ndev);
623}
624
625/* R8A7740 */
626static struct sh_eth_cpu_data r8a7740_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300627 .soft_reset = sh_eth_soft_reset_gether,
628
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100629 .chip_reset = sh_eth_chip_reset_r8a7740,
630 .set_duplex = sh_eth_set_duplex,
631 .set_rate = sh_eth_set_rate_gether,
632
633 .register_type = SH_ETH_REG_GIGABIT,
634
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300635 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100636 .ecsr_value = ECSR_ICD | ECSR_MPD,
637 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300638 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
639 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
640 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
641 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
642 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
643 EESIPR_CEEFIP | EESIPR_CELFIP |
644 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
645 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100646
647 .tx_check = EESR_TC1 | EESR_FTC,
648 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
649 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300650 EESR_TDE,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100651 .fdr_value = 0x0000070f,
652
653 .apr = 1,
654 .mpr = 1,
655 .tpauser = 1,
656 .bculr = 1,
657 .hw_swap = 1,
658 .rpadir = 1,
659 .rpadir_value = 2 << 16,
660 .no_trimd = 1,
661 .no_ade = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300662 .hw_checksum = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100663 .tsu = 1,
664 .select_mii = 1,
Niklas Söderlund33017e22017-01-09 16:34:07 +0100665 .magic = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100666};
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100667
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000668/* There is CPU dependent code */
Simon Horman6c4b2f72017-10-18 09:21:27 +0200669static void sh_eth_set_rate_rcar(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000670{
671 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000672
673 switch (mdp->speed) {
674 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300675 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000676 break;
677 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300678 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000679 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000680 }
681}
682
Simon Horman6c4b2f72017-10-18 09:21:27 +0200683/* R-Car Gen1 */
684static struct sh_eth_cpu_data rcar_gen1_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300685 .soft_reset = sh_eth_soft_reset,
686
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000687 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200688 .set_rate = sh_eth_set_rate_rcar,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000689
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400690 .register_type = SH_ETH_REG_FAST_RCAR,
691
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300692 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000693 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
694 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300695 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
696 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
697 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
698 EESIPR_RMAFIP | EESIPR_RRFIP |
699 EESIPR_RTLFIP | EESIPR_RTSFIP |
700 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000701
702 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400703 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300704 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900705 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000706
707 .apr = 1,
708 .mpr = 1,
709 .tpauser = 1,
710 .hw_swap = 1,
711};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000712
Simon Horman6c4b2f72017-10-18 09:21:27 +0200713/* R-Car Gen2 and RZ/G1 */
714static struct sh_eth_cpu_data rcar_gen2_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300715 .soft_reset = sh_eth_soft_reset,
716
Simon Hormane18dbf72013-07-23 10:18:05 +0900717 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200718 .set_rate = sh_eth_set_rate_rcar,
Simon Hormane18dbf72013-07-23 10:18:05 +0900719
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400720 .register_type = SH_ETH_REG_FAST_RCAR,
721
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300722 .edtrr_trns = EDTRR_TRNS_ETHER,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100723 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
724 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
725 ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300726 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
727 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
728 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
729 EESIPR_RMAFIP | EESIPR_RRFIP |
730 EESIPR_RTLFIP | EESIPR_RTSFIP |
731 EESIPR_PREIP | EESIPR_CERFIP,
Simon Hormane18dbf72013-07-23 10:18:05 +0900732
733 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900734 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300735 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900736 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900737
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100738 .trscer_err_mask = DESC_I_RINT8,
739
Simon Hormane18dbf72013-07-23 10:18:05 +0900740 .apr = 1,
741 .mpr = 1,
742 .tpauser = 1,
743 .hw_swap = 1,
744 .rmiimode = 1,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100745 .magic = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900746};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100747#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900748
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000749static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000750{
751 struct sh_eth_private *mdp = netdev_priv(ndev);
752
753 switch (mdp->speed) {
754 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300755 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000756 break;
757 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300758 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000759 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000760 }
761}
762
763/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000764static struct sh_eth_cpu_data sh7724_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300765 .soft_reset = sh_eth_soft_reset,
766
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000767 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000768 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000769
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400770 .register_type = SH_ETH_REG_FAST_SH4,
771
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300772 .edtrr_trns = EDTRR_TRNS_ETHER,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000773 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
774 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300775 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
776 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
777 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
778 EESIPR_RMAFIP | EESIPR_RRFIP |
779 EESIPR_RTLFIP | EESIPR_RTSFIP |
780 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000781
782 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400783 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300784 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000785
786 .apr = 1,
787 .mpr = 1,
788 .tpauser = 1,
789 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800790 .rpadir = 1,
791 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000792};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000793
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000794static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000795{
796 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000797
798 switch (mdp->speed) {
799 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000800 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000801 break;
802 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000803 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000804 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000805 }
806}
807
808/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000809static struct sh_eth_cpu_data sh7757_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300810 .soft_reset = sh_eth_soft_reset,
811
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000812 .set_duplex = sh_eth_set_duplex,
813 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000814
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400815 .register_type = SH_ETH_REG_FAST_SH4,
816
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300817 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300818 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
819 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
820 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
821 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
822 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
823 EESIPR_CEEFIP | EESIPR_CELFIP |
824 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
825 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000826
827 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400828 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300829 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000830
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000831 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000832 .apr = 1,
833 .mpr = 1,
834 .tpauser = 1,
835 .hw_swap = 1,
836 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000837 .rpadir = 1,
838 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000839 .rtrate = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300840 .dual_port = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000841};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000842
David S. Millere403d292013-06-07 23:40:41 -0700843#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000844#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
845#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
846static void sh_eth_chip_reset_giga(struct net_device *ndev)
847{
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100848 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300849 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000850
851 /* save MAHR and MALR */
852 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000853 malr[i] = ioread32((void *)GIGA_MALR(i));
854 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000855 }
856
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700857 sh_eth_chip_reset(ndev);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000858
859 /* restore MAHR and MALR */
860 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000861 iowrite32(malr[i], (void *)GIGA_MALR(i));
862 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000863 }
864}
865
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000866static void sh_eth_set_rate_giga(struct net_device *ndev)
867{
868 struct sh_eth_private *mdp = netdev_priv(ndev);
869
870 switch (mdp->speed) {
871 case 10: /* 10BASE */
872 sh_eth_write(ndev, 0x00000000, GECMR);
873 break;
874 case 100:/* 100BASE */
875 sh_eth_write(ndev, 0x00000010, GECMR);
876 break;
877 case 1000: /* 1000BASE */
878 sh_eth_write(ndev, 0x00000020, GECMR);
879 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000880 }
881}
882
883/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000884static struct sh_eth_cpu_data sh7757_data_giga = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300885 .soft_reset = sh_eth_soft_reset_gether,
886
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000887 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000888 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000889 .set_rate = sh_eth_set_rate_giga,
890
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400891 .register_type = SH_ETH_REG_GIGABIT,
892
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300893 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000894 .ecsr_value = ECSR_ICD | ECSR_MPD,
895 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300896 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
897 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
898 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
899 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
900 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
901 EESIPR_CEEFIP | EESIPR_CELFIP |
902 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
903 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000904
905 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400906 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
907 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300908 EESR_TDE,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000909 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000910
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000911 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000912 .apr = 1,
913 .mpr = 1,
914 .tpauser = 1,
915 .bculr = 1,
916 .hw_swap = 1,
917 .rpadir = 1,
918 .rpadir_value = 2 << 16,
919 .no_trimd = 1,
920 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000921 .tsu = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300922 .dual_port = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000923};
924
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000925/* SH7734 */
926static struct sh_eth_cpu_data sh7734_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300927 .soft_reset = sh_eth_soft_reset_gether,
928
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000929 .chip_reset = sh_eth_chip_reset,
930 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000931 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000932
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400933 .register_type = SH_ETH_REG_GIGABIT,
934
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300935 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000936 .ecsr_value = ECSR_ICD | ECSR_MPD,
937 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300938 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
939 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
940 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
941 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
942 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
943 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
944 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000945
946 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400947 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
948 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300949 EESR_TDE,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000950
951 .apr = 1,
952 .mpr = 1,
953 .tpauser = 1,
954 .bculr = 1,
955 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000956 .no_trimd = 1,
957 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000958 .tsu = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300959 .hw_checksum = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000960 .select_mii = 1,
Niklas Söderlund159c2a92017-01-09 16:34:08 +0100961 .magic = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000962};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000963
964/* SH7763 */
965static struct sh_eth_cpu_data sh7763_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300966 .soft_reset = sh_eth_soft_reset_gether,
967
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000968 .chip_reset = sh_eth_chip_reset,
969 .set_duplex = sh_eth_set_duplex,
970 .set_rate = sh_eth_set_rate_gether,
971
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400972 .register_type = SH_ETH_REG_GIGABIT,
973
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300974 .edtrr_trns = EDTRR_TRNS_GETHER,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000975 .ecsr_value = ECSR_ICD | ECSR_MPD,
976 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300977 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
978 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
979 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
980 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
981 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
982 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
983 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000984
985 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300986 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300987 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000988
989 .apr = 1,
990 .mpr = 1,
991 .tpauser = 1,
992 .bculr = 1,
993 .hw_swap = 1,
994 .no_trimd = 1,
995 .no_ade = 1,
996 .tsu = 1,
997 .irq_flags = IRQF_SHARED,
Niklas Söderlund267e1d52017-01-09 16:34:09 +0100998 .magic = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300999 .dual_port = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001000};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001001
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00001002static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001003 .soft_reset = sh_eth_soft_reset,
1004
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001005 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1006
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001007 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001008 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1009 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1010 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1011 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1012 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1013 EESIPR_CEEFIP | EESIPR_CELFIP |
1014 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1015 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001016
1017 .apr = 1,
1018 .mpr = 1,
1019 .tpauser = 1,
1020 .hw_swap = 1,
1021};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00001022
1023static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001024 .soft_reset = sh_eth_soft_reset,
1025
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001026 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1027
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001028 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001029 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1030 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1031 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1032 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1033 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1034 EESIPR_CEEFIP | EESIPR_CELFIP |
1035 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1036 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00001037 .tsu = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001038 .dual_port = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001039};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001040
1041static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
1042{
1043 if (!cd->ecsr_value)
1044 cd->ecsr_value = DEFAULT_ECSR_INIT;
1045
1046 if (!cd->ecsipr_value)
1047 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
1048
1049 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001050 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001051 DEFAULT_FIFO_F_D_RFD;
1052
1053 if (!cd->fdr_value)
1054 cd->fdr_value = DEFAULT_FDR_INIT;
1055
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001056 if (!cd->tx_check)
1057 cd->tx_check = DEFAULT_TX_CHECK;
1058
1059 if (!cd->eesr_err_check)
1060 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001061
1062 if (!cd->trscer_err_mask)
1063 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001064}
1065
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001066static void sh_eth_set_receive_align(struct sk_buff *skb)
1067{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001068 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001069
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001070 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001071 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001072}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001073
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001074/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001075static void update_mac_address(struct net_device *ndev)
1076{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001077 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001078 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
1079 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001080 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001081 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001082}
1083
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001084/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001085 *
1086 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
1087 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
1088 * When you want use this device, you must set MAC address in bootloader.
1089 *
1090 */
Magnus Damm748031f2009-10-09 00:17:14 +00001091static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001092{
Magnus Damm748031f2009-10-09 00:17:14 +00001093 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -07001094 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +00001095 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +03001096 u32 mahr = sh_eth_read(ndev, MAHR);
1097 u32 malr = sh_eth_read(ndev, MALR);
1098
1099 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
1100 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
1101 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
1102 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
1103 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
1104 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +00001105 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001106}
1107
1108struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001109 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001110 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001111 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001112};
1113
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001114static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001115{
1116 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001117 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001118
1119 if (bitbang->set_gate)
1120 bitbang->set_gate(bitbang->addr);
1121
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001122 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001123 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001124 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001125 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001126 pir &= ~mask;
1127 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001128}
1129
1130/* Data I/O pin control */
1131static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1132{
1133 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001134}
1135
1136/* Set bit data*/
1137static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1138{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001139 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001140}
1141
1142/* Get bit data*/
1143static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1144{
1145 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001146
1147 if (bitbang->set_gate)
1148 bitbang->set_gate(bitbang->addr);
1149
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001150 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001151}
1152
1153/* MDC pin control */
1154static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1155{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001156 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001157}
1158
1159/* mdio bus control struct */
1160static struct mdiobb_ops bb_ops = {
1161 .owner = THIS_MODULE,
1162 .set_mdc = sh_mdc_ctrl,
1163 .set_mdio_dir = sh_mmd_ctrl,
1164 .set_mdio_data = sh_set_mdio,
1165 .get_mdio_data = sh_get_mdio,
1166};
1167
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001168/* free Tx skb function */
1169static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
1170{
1171 struct sh_eth_private *mdp = netdev_priv(ndev);
1172 struct sh_eth_txdesc *txdesc;
1173 int free_num = 0;
1174 int entry;
1175 bool sent;
1176
1177 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1178 entry = mdp->dirty_tx % mdp->num_tx_ring;
1179 txdesc = &mdp->tx_ring[entry];
1180 sent = !(txdesc->status & cpu_to_le32(TD_TACT));
1181 if (sent_only && !sent)
1182 break;
1183 /* TACT bit must be checked before all the following reads */
1184 dma_rmb();
1185 netif_info(mdp, tx_done, ndev,
1186 "tx entry %d status 0x%08x\n",
1187 entry, le32_to_cpu(txdesc->status));
1188 /* Free the original skb. */
1189 if (mdp->tx_skbuff[entry]) {
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001190 dma_unmap_single(&mdp->pdev->dev,
1191 le32_to_cpu(txdesc->addr),
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001192 le32_to_cpu(txdesc->len) >> 16,
1193 DMA_TO_DEVICE);
1194 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1195 mdp->tx_skbuff[entry] = NULL;
1196 free_num++;
1197 }
1198 txdesc->status = cpu_to_le32(TD_TFP);
1199 if (entry >= mdp->num_tx_ring - 1)
1200 txdesc->status |= cpu_to_le32(TD_TDLE);
1201
1202 if (sent) {
1203 ndev->stats.tx_packets++;
1204 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
1205 }
1206 }
1207 return free_num;
1208}
1209
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001210/* free skb and descriptor buffer */
1211static void sh_eth_ring_free(struct net_device *ndev)
1212{
1213 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001214 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001215
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001216 if (mdp->rx_ring) {
1217 for (i = 0; i < mdp->num_rx_ring; i++) {
1218 if (mdp->rx_skbuff[i]) {
1219 struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
1220
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001221 dma_unmap_single(&mdp->pdev->dev,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001222 le32_to_cpu(rxdesc->addr),
1223 ALIGN(mdp->rx_buf_sz, 32),
1224 DMA_FROM_DEVICE);
1225 }
1226 }
1227 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001228 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001229 mdp->rx_desc_dma);
1230 mdp->rx_ring = NULL;
1231 }
1232
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001233 /* Free Rx skb ringbuffer */
1234 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001235 for (i = 0; i < mdp->num_rx_ring; i++)
1236 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001237 }
1238 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001239 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001240
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001241 if (mdp->tx_ring) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001242 sh_eth_tx_free(ndev, false);
1243
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001244 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001245 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001246 mdp->tx_desc_dma);
1247 mdp->tx_ring = NULL;
1248 }
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001249
1250 /* Free Tx skb ringbuffer */
1251 kfree(mdp->tx_skbuff);
1252 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001253}
1254
1255/* format skb and descriptor buffer */
1256static void sh_eth_ring_format(struct net_device *ndev)
1257{
1258 struct sh_eth_private *mdp = netdev_priv(ndev);
1259 int i;
1260 struct sk_buff *skb;
1261 struct sh_eth_rxdesc *rxdesc = NULL;
1262 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001263 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1264 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001265 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001266 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001267 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001268
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001269 mdp->cur_rx = 0;
1270 mdp->cur_tx = 0;
1271 mdp->dirty_rx = 0;
1272 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001273
1274 memset(mdp->rx_ring, 0, rx_ringsize);
1275
1276 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001277 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278 /* skb */
1279 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001280 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001281 if (skb == NULL)
1282 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001283 sh_eth_set_receive_align(skb);
1284
Sergei Shtylyovab857912015-10-24 00:46:03 +03001285 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001286 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001287 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001288 DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001289 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001290 kfree_skb(skb);
1291 break;
1292 }
1293 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001294
1295 /* RX descriptor */
1296 rxdesc = &mdp->rx_ring[i];
1297 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001298 rxdesc->addr = cpu_to_le32(dma_addr);
1299 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001300
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001301 /* Rx descriptor address set */
1302 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001303 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001304 if (sh_eth_is_gether(mdp) ||
1305 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001306 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001307 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001308 }
1309
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001310 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001311
1312 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001313 if (rxdesc)
1314 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001315
1316 memset(mdp->tx_ring, 0, tx_ringsize);
1317
1318 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001319 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001320 mdp->tx_skbuff[i] = NULL;
1321 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001322 txdesc->status = cpu_to_le32(TD_TFP);
1323 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001324 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001325 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001326 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001327 if (sh_eth_is_gether(mdp) ||
1328 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001329 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001330 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001331 }
1332
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001333 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001334}
1335
1336/* Get skb and descriptor buffer */
1337static int sh_eth_ring_init(struct net_device *ndev)
1338{
1339 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001340 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001341
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001342 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001343 * card needs room to do 8 byte alignment, +2 so we can reserve
1344 * the first 2 bytes, and +16 gets room for the status word from the
1345 * card.
1346 */
1347 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1348 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001349 if (mdp->cd->rpadir)
1350 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001351
1352 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001353 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1354 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001355 if (!mdp->rx_skbuff)
1356 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001357
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001358 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1359 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001360 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001361 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001362
1363 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001364 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001365 mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
1366 &mdp->rx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001367 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001368 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001369
1370 mdp->dirty_rx = 0;
1371
1372 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001373 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001374 mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
1375 &mdp->tx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001376 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001377 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001378 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001379
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001380ring_free:
1381 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001382 sh_eth_ring_free(ndev);
1383
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001384 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001385}
1386
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001387static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001388{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001389 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001390 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001391
1392 /* Soft Reset */
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001393 ret = mdp->cd->soft_reset(ndev);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001394 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001395 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001396
Simon Horman55754f12013-07-23 10:18:04 +09001397 if (mdp->cd->rmiimode)
1398 sh_eth_write(ndev, 0x1, RMIIMODE);
1399
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001400 /* Descriptor format */
1401 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001402 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001403 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001404
1405 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001406 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001407
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001408#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001409 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001410 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001411 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001412#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001413 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001414
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001415 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001416 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1417 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001418
Ben Dooks530aa2d2014-06-03 12:21:13 +01001419 /* Frame recv control (enable multiple-packets per rx irq) */
1420 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001421
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001422 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001423
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001424 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001425 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001426
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001427 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001428
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001429 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001430 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001431
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001432 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001433 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1434 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001435
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001436 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001437 mdp->irq_enabled = true;
1438 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001439
1440 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001441 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1442 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001443
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001444 if (mdp->cd->set_rate)
1445 mdp->cd->set_rate(ndev);
1446
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001447 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001448 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001449
1450 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001451 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001452
1453 /* Set MAC address */
1454 update_mac_address(ndev);
1455
1456 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001457 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001458 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001459 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001460 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001461 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001462 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001463
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001464 /* Setting the Rx mode will start the Rx process. */
1465 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001466
1467 return ret;
1468}
1469
Ben Hutchings740c7f32015-01-27 00:49:32 +00001470static void sh_eth_dev_exit(struct net_device *ndev)
1471{
1472 struct sh_eth_private *mdp = netdev_priv(ndev);
1473 int i;
1474
1475 /* Deactivate all TX descriptors, so DMA should stop at next
1476 * packet boundary if it's currently running
1477 */
1478 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001479 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001480
1481 /* Disable TX FIFO egress to MAC */
1482 sh_eth_rcv_snd_disable(ndev);
1483
1484 /* Stop RX DMA at next packet boundary */
1485 sh_eth_write(ndev, 0, EDRRR);
1486
1487 /* Aside from TX DMA, we can't tell when the hardware is
1488 * really stopped, so we need to reset to make sure.
1489 * Before doing that, wait for long enough to *probably*
1490 * finish transmitting the last packet and poll stats.
1491 */
1492 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1493 sh_eth_get_stats(ndev);
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001494 mdp->cd->soft_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001495
1496 /* Set MAC address again */
1497 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001498}
1499
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001500/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001501static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001502{
1503 struct sh_eth_private *mdp = netdev_priv(ndev);
1504 struct sh_eth_rxdesc *rxdesc;
1505
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001506 int entry = mdp->cur_rx % mdp->num_rx_ring;
1507 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001508 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001509 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001510 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001511 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001512 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001513 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001514 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001515
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001516 boguscnt = min(boguscnt, *quota);
1517 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001518 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001519 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001520 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001521 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001522 desc_status = le32_to_cpu(rxdesc->status);
1523 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001524
1525 if (--boguscnt < 0)
1526 break;
1527
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001528 netif_info(mdp, rx_status, ndev,
1529 "rx entry %d status 0x%08x len %d\n",
1530 entry, desc_status, pkt_len);
1531
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001532 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001533 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001534
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001535 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001536 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001537 * bit 0. However, in case of the R8A7740 and R7S72100
1538 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001539 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001540 */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001541 if (mdp->cd->hw_checksum)
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001542 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001543
Sergei Shtylyov248be832015-12-04 01:45:40 +03001544 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001545 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1546 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001547 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001548 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001549 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001550 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001551 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001552 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001553 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001554 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001555 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001556 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001557 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001558 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001559 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001560 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001561 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001562 if (!mdp->cd->hw_swap)
1563 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001564 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001565 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001566 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001567 if (mdp->cd->rpadir)
1568 skb_reserve(skb, NET_IP_ALIGN);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001569 dma_unmap_single(&mdp->pdev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001570 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001571 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001572 skb_put(skb, pkt_len);
1573 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001574 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001575 ndev->stats.rx_packets++;
1576 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001577 if (desc_status & RD_RFS8)
1578 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001579 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001580 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001581 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001582 }
1583
1584 /* Refill the Rx ring buffers. */
1585 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001586 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001587 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001588 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001589 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001590 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001591
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001592 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001593 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001594 if (skb == NULL)
1595 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001596 sh_eth_set_receive_align(skb);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001597 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001598 buf_len, DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001599 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001600 kfree_skb(skb);
1601 break;
1602 }
1603 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001604
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001605 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001606 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001607 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001608 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001609 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001610 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001611 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001612 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001613 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001614 }
1615
1616 /* Restart Rx engine if stopped. */
1617 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001618 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001619 /* fix the values for the next receiving if RDE is set */
Ben Hutchings33657112015-02-26 20:34:14 +00001620 if (intr_status & EESR_RDE &&
1621 mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001622 u32 count = (sh_eth_read(ndev, RDFAR) -
1623 sh_eth_read(ndev, RDLAR)) >> 4;
1624
1625 mdp->cur_rx = count;
1626 mdp->dirty_rx = count;
1627 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001628 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001629 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001630
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001631 *quota -= limit - boguscnt - 1;
1632
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001633 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001634}
1635
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001636static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001637{
1638 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001639 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001640}
1641
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001642static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001643{
1644 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001645 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001646}
1647
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001648/* E-MAC interrupt handler */
1649static void sh_eth_emac_interrupt(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001650{
1651 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001652 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001653 u32 link_stat;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001654
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001655 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1656 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1657 if (felic_stat & ECSR_ICD)
1658 ndev->stats.tx_carrier_errors++;
Niklas Söderlund0cf45a32017-02-01 15:41:55 +01001659 if (felic_stat & ECSR_MPD)
1660 pm_wakeup_event(&mdp->pdev->dev, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001661 if (felic_stat & ECSR_LCHNG) {
1662 /* Link Changed */
1663 if (mdp->cd->no_psr || mdp->no_ether_link)
1664 return;
1665 link_stat = sh_eth_read(ndev, PSR);
1666 if (mdp->ether_link_active_low)
1667 link_stat = ~link_stat;
1668 if (!(link_stat & PHY_ST_LINK)) {
1669 sh_eth_rcv_snd_disable(ndev);
1670 } else {
1671 /* Link Up */
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001672 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001673 /* clear int */
1674 sh_eth_modify(ndev, ECSR, 0, 0);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001675 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001676 /* enable tx and rx */
1677 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001678 }
1679 }
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001680}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001681
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001682/* error control function */
1683static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1684{
1685 struct sh_eth_private *mdp = netdev_priv(ndev);
1686 u32 mask;
1687
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001688 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001689 /* Unused write back interrupt */
1690 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001691 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001692 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001693 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001694 }
1695
1696 if (intr_status & EESR_RABT) {
1697 /* Receive Abort int */
1698 if (intr_status & EESR_RFRMER) {
1699 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001700 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001701 }
1702 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001703
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001704 if (intr_status & EESR_TDE) {
1705 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001706 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001707 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001708 }
1709
1710 if (intr_status & EESR_TFE) {
1711 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001712 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001713 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001714 }
1715
1716 if (intr_status & EESR_RDE) {
1717 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001718 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001719 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001720
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001721 if (intr_status & EESR_RFE) {
1722 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001723 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001724 }
1725
1726 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1727 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001728 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001729 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001730 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001731
1732 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1733 if (mdp->cd->no_ade)
1734 mask &= ~EESR_ADE;
1735 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001736 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001737 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001738
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001739 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001740 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1741 intr_status, mdp->cur_tx, mdp->dirty_tx,
1742 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001743 /* dirty buffer free */
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001744 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001745
1746 /* SH7712 BUG */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001747 if (edtrr ^ mdp->cd->edtrr_trns) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001748 /* tx dma start */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001749 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001750 }
1751 /* wakeup */
1752 netif_wake_queue(ndev);
1753 }
1754}
1755
1756static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1757{
1758 struct net_device *ndev = netdev;
1759 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001760 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001761 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001762 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001763
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001764 spin_lock(&mdp->lock);
1765
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001766 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001767 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001768 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1769 * enabled since it's the one that comes thru regardless of the mask,
1770 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1771 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1772 * bit...
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001773 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001774 intr_enable = sh_eth_read(ndev, EESIPR);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001775 intr_status &= intr_enable | EESIPR_ECIIP;
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001776 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1777 cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001778 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001779 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001780 goto out;
1781
Sergei Shtylyov2344ef32016-12-30 00:07:38 +03001782 if (unlikely(!mdp->irq_enabled)) {
Ben Hutchings283e38d2015-01-22 12:44:08 +00001783 sh_eth_write(ndev, 0, EESIPR);
1784 goto out;
1785 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001786
Sergei Shtylyov37191092013-06-19 23:30:23 +04001787 if (intr_status & EESR_RX_CHECK) {
1788 if (napi_schedule_prep(&mdp->napi)) {
1789 /* Mask Rx interrupts */
1790 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1791 EESIPR);
1792 __napi_schedule(&mdp->napi);
1793 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001794 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001795 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001796 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001797 }
1798 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001799
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001800 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001801 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001802 /* Clear Tx interrupts */
1803 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1804
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001805 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001806 netif_wake_queue(ndev);
1807 }
1808
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001809 /* E-MAC interrupt */
1810 if (intr_status & EESR_ECI)
1811 sh_eth_emac_interrupt(ndev);
1812
Sergei Shtylyov37191092013-06-19 23:30:23 +04001813 if (intr_status & cd->eesr_err_check) {
1814 /* Clear error interrupts */
1815 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1816
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001817 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001818 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001819
Ben Hutchings283e38d2015-01-22 12:44:08 +00001820out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001821 spin_unlock(&mdp->lock);
1822
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001823 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001824}
1825
Sergei Shtylyov37191092013-06-19 23:30:23 +04001826static int sh_eth_poll(struct napi_struct *napi, int budget)
1827{
1828 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1829 napi);
1830 struct net_device *ndev = napi->dev;
1831 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001832 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001833
1834 for (;;) {
1835 intr_status = sh_eth_read(ndev, EESR);
1836 if (!(intr_status & EESR_RX_CHECK))
1837 break;
1838 /* Clear Rx interrupts */
1839 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1840
1841 if (sh_eth_rx(ndev, intr_status, &quota))
1842 goto out;
1843 }
1844
1845 napi_complete(napi);
1846
1847 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001848 if (mdp->irq_enabled)
1849 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001850out:
1851 return budget - quota;
1852}
1853
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001854/* PHY state control function */
1855static void sh_eth_adjust_link(struct net_device *ndev)
1856{
1857 struct sh_eth_private *mdp = netdev_priv(ndev);
Philippe Reynes9fd03752016-08-10 00:04:48 +02001858 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001859 int new_state = 0;
1860
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001861 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001862 if (phydev->duplex != mdp->duplex) {
1863 new_state = 1;
1864 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001865 if (mdp->cd->set_duplex)
1866 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001867 }
1868
1869 if (phydev->speed != mdp->speed) {
1870 new_state = 1;
1871 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001872 if (mdp->cd->set_rate)
1873 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001874 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001875 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001876 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001877 new_state = 1;
1878 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001879 if (mdp->cd->no_psr || mdp->no_ether_link)
1880 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001881 }
1882 } else if (mdp->link) {
1883 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001884 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001885 mdp->speed = 0;
1886 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001887 if (mdp->cd->no_psr || mdp->no_ether_link)
1888 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001889 }
1890
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001891 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001892 phy_print_status(phydev);
1893}
1894
1895/* PHY init function */
1896static int sh_eth_phy_init(struct net_device *ndev)
1897{
Ben Dooks702eca02014-03-12 17:47:40 +00001898 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001899 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001900 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001901
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001902 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001903 mdp->speed = 0;
1904 mdp->duplex = -1;
1905
1906 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001907 if (np) {
1908 struct device_node *pn;
1909
1910 pn = of_parse_phandle(np, "phy-handle", 0);
1911 phydev = of_phy_connect(ndev, pn,
1912 sh_eth_adjust_link, 0,
1913 mdp->phy_interface);
1914
Peter Chen8da703d2016-08-01 15:02:40 +08001915 of_node_put(pn);
Ben Dooks702eca02014-03-12 17:47:40 +00001916 if (!phydev)
1917 phydev = ERR_PTR(-ENOENT);
1918 } else {
1919 char phy_id[MII_BUS_ID_SIZE + 3];
1920
1921 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1922 mdp->mii_bus->id, mdp->phy_id);
1923
1924 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1925 mdp->phy_interface);
1926 }
1927
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001928 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001929 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001930 return PTR_ERR(phydev);
1931 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001932
Thomas Petazzoni2aab6b42017-12-08 16:35:40 +01001933 /* mask with MAC supported features */
1934 if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
1935 int err = phy_set_max_speed(phydev, SPEED_100);
1936 if (err) {
1937 netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
1938 phy_disconnect(phydev);
1939 return err;
1940 }
1941 }
1942
Andrew Lunn22209432016-01-06 20:11:13 +01001943 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001944
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001945 return 0;
1946}
1947
1948/* PHY control start function */
1949static int sh_eth_phy_start(struct net_device *ndev)
1950{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001951 int ret;
1952
1953 ret = sh_eth_phy_init(ndev);
1954 if (ret)
1955 return ret;
1956
Philippe Reynes9fd03752016-08-10 00:04:48 +02001957 phy_start(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001958
1959 return 0;
1960}
1961
Philippe Reynesf08aff42016-08-10 00:04:49 +02001962static int sh_eth_get_link_ksettings(struct net_device *ndev,
1963 struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001964{
1965 struct sh_eth_private *mdp = netdev_priv(ndev);
1966 unsigned long flags;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001967
Philippe Reynes9fd03752016-08-10 00:04:48 +02001968 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001969 return -ENODEV;
1970
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001971 spin_lock_irqsave(&mdp->lock, flags);
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001972 phy_ethtool_ksettings_get(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001973 spin_unlock_irqrestore(&mdp->lock, flags);
1974
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001975 return 0;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001976}
1977
Philippe Reynesf08aff42016-08-10 00:04:49 +02001978static int sh_eth_set_link_ksettings(struct net_device *ndev,
1979 const struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001980{
1981 struct sh_eth_private *mdp = netdev_priv(ndev);
1982 unsigned long flags;
1983 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001984
Philippe Reynes9fd03752016-08-10 00:04:48 +02001985 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001986 return -ENODEV;
1987
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001988 spin_lock_irqsave(&mdp->lock, flags);
1989
1990 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001991 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001992
Philippe Reynesf08aff42016-08-10 00:04:49 +02001993 ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001994 if (ret)
1995 goto error_exit;
1996
Philippe Reynesf08aff42016-08-10 00:04:49 +02001997 if (cmd->base.duplex == DUPLEX_FULL)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001998 mdp->duplex = 1;
1999 else
2000 mdp->duplex = 0;
2001
2002 if (mdp->cd->set_duplex)
2003 mdp->cd->set_duplex(ndev);
2004
2005error_exit:
2006 mdelay(1);
2007
2008 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002009 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002010
2011 spin_unlock_irqrestore(&mdp->lock, flags);
2012
2013 return ret;
2014}
2015
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002016/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
2017 * version must be bumped as well. Just adding registers up to that
2018 * limit is fine, as long as the existing register indices don't
2019 * change.
2020 */
2021#define SH_ETH_REG_DUMP_VERSION 1
2022#define SH_ETH_REG_DUMP_MAX_REGS 256
2023
2024static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
2025{
2026 struct sh_eth_private *mdp = netdev_priv(ndev);
2027 struct sh_eth_cpu_data *cd = mdp->cd;
2028 u32 *valid_map;
2029 size_t len;
2030
2031 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
2032
2033 /* Dump starts with a bitmap that tells ethtool which
2034 * registers are defined for this chip.
2035 */
2036 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
2037 if (buf) {
2038 valid_map = buf;
2039 buf += len;
2040 } else {
2041 valid_map = NULL;
2042 }
2043
2044 /* Add a register to the dump, if it has a defined offset.
2045 * This automatically skips most undefined registers, but for
2046 * some it is also necessary to check a capability flag in
2047 * struct sh_eth_cpu_data.
2048 */
2049#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
2050#define add_reg_from(reg, read_expr) do { \
2051 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
2052 if (buf) { \
2053 mark_reg_valid(reg); \
2054 *buf++ = read_expr; \
2055 } \
2056 ++len; \
2057 } \
2058 } while (0)
2059#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
2060#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
2061
2062 add_reg(EDSR);
2063 add_reg(EDMR);
2064 add_reg(EDTRR);
2065 add_reg(EDRRR);
2066 add_reg(EESR);
2067 add_reg(EESIPR);
2068 add_reg(TDLAR);
2069 add_reg(TDFAR);
2070 add_reg(TDFXR);
2071 add_reg(TDFFR);
2072 add_reg(RDLAR);
2073 add_reg(RDFAR);
2074 add_reg(RDFXR);
2075 add_reg(RDFFR);
2076 add_reg(TRSCER);
2077 add_reg(RMFCR);
2078 add_reg(TFTR);
2079 add_reg(FDR);
2080 add_reg(RMCR);
2081 add_reg(TFUCR);
2082 add_reg(RFOCR);
2083 if (cd->rmiimode)
2084 add_reg(RMIIMODE);
2085 add_reg(FCFTR);
2086 if (cd->rpadir)
2087 add_reg(RPADIR);
2088 if (!cd->no_trimd)
2089 add_reg(TRIMD);
2090 add_reg(ECMR);
2091 add_reg(ECSR);
2092 add_reg(ECSIPR);
2093 add_reg(PIR);
2094 if (!cd->no_psr)
2095 add_reg(PSR);
2096 add_reg(RDMLR);
2097 add_reg(RFLR);
2098 add_reg(IPGR);
2099 if (cd->apr)
2100 add_reg(APR);
2101 if (cd->mpr)
2102 add_reg(MPR);
2103 add_reg(RFCR);
2104 add_reg(RFCF);
2105 if (cd->tpauser)
2106 add_reg(TPAUSER);
2107 add_reg(TPAUSECR);
2108 add_reg(GECMR);
2109 if (cd->bculr)
2110 add_reg(BCULR);
2111 add_reg(MAHR);
2112 add_reg(MALR);
2113 add_reg(TROCR);
2114 add_reg(CDCR);
2115 add_reg(LCCR);
2116 add_reg(CNDCR);
2117 add_reg(CEFCR);
2118 add_reg(FRECR);
2119 add_reg(TSFRCR);
2120 add_reg(TLFRCR);
2121 add_reg(CERCR);
2122 add_reg(CEECR);
2123 add_reg(MAFCR);
2124 if (cd->rtrate)
2125 add_reg(RTRATE);
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03002126 if (cd->hw_checksum)
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002127 add_reg(CSMR);
2128 if (cd->select_mii)
2129 add_reg(RMII_MII);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002130 if (cd->tsu) {
Sergei Shtylyov17d0fb02018-01-13 20:22:01 +03002131 add_tsu_reg(ARSTR);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002132 add_tsu_reg(TSU_CTRST);
2133 add_tsu_reg(TSU_FWEN0);
2134 add_tsu_reg(TSU_FWEN1);
2135 add_tsu_reg(TSU_FCM);
2136 add_tsu_reg(TSU_BSYSL0);
2137 add_tsu_reg(TSU_BSYSL1);
2138 add_tsu_reg(TSU_PRISL0);
2139 add_tsu_reg(TSU_PRISL1);
2140 add_tsu_reg(TSU_FWSL0);
2141 add_tsu_reg(TSU_FWSL1);
2142 add_tsu_reg(TSU_FWSLC);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002143 add_tsu_reg(TSU_QTAGM0);
2144 add_tsu_reg(TSU_QTAGM1);
2145 add_tsu_reg(TSU_FWSR);
2146 add_tsu_reg(TSU_FWINMK);
2147 add_tsu_reg(TSU_ADQT0);
2148 add_tsu_reg(TSU_ADQT1);
2149 add_tsu_reg(TSU_VTAG0);
2150 add_tsu_reg(TSU_VTAG1);
2151 add_tsu_reg(TSU_ADSBSY);
2152 add_tsu_reg(TSU_TEN);
2153 add_tsu_reg(TSU_POST1);
2154 add_tsu_reg(TSU_POST2);
2155 add_tsu_reg(TSU_POST3);
2156 add_tsu_reg(TSU_POST4);
2157 if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
2158 /* This is the start of a table, not just a single
2159 * register.
2160 */
2161 if (buf) {
2162 unsigned int i;
2163
2164 mark_reg_valid(TSU_ADRH0);
2165 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2166 *buf++ = ioread32(
2167 mdp->tsu_addr +
2168 mdp->reg_offset[TSU_ADRH0] +
2169 i * 4);
2170 }
2171 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2172 }
2173 }
2174
2175#undef mark_reg_valid
2176#undef add_reg_from
2177#undef add_reg
2178#undef add_tsu_reg
2179
2180 return len * 4;
2181}
2182
2183static int sh_eth_get_regs_len(struct net_device *ndev)
2184{
2185 return __sh_eth_get_regs(ndev, NULL);
2186}
2187
2188static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2189 void *buf)
2190{
2191 struct sh_eth_private *mdp = netdev_priv(ndev);
2192
2193 regs->version = SH_ETH_REG_DUMP_VERSION;
2194
2195 pm_runtime_get_sync(&mdp->pdev->dev);
2196 __sh_eth_get_regs(ndev, buf);
2197 pm_runtime_put_sync(&mdp->pdev->dev);
2198}
2199
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002200static int sh_eth_nway_reset(struct net_device *ndev)
2201{
2202 struct sh_eth_private *mdp = netdev_priv(ndev);
2203 unsigned long flags;
2204 int ret;
2205
Philippe Reynes9fd03752016-08-10 00:04:48 +02002206 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002207 return -ENODEV;
2208
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002209 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynes9fd03752016-08-10 00:04:48 +02002210 ret = phy_start_aneg(ndev->phydev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002211 spin_unlock_irqrestore(&mdp->lock, flags);
2212
2213 return ret;
2214}
2215
2216static u32 sh_eth_get_msglevel(struct net_device *ndev)
2217{
2218 struct sh_eth_private *mdp = netdev_priv(ndev);
2219 return mdp->msg_enable;
2220}
2221
2222static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2223{
2224 struct sh_eth_private *mdp = netdev_priv(ndev);
2225 mdp->msg_enable = value;
2226}
2227
2228static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2229 "rx_current", "tx_current",
2230 "rx_dirty", "tx_dirty",
2231};
2232#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2233
2234static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2235{
2236 switch (sset) {
2237 case ETH_SS_STATS:
2238 return SH_ETH_STATS_LEN;
2239 default:
2240 return -EOPNOTSUPP;
2241 }
2242}
2243
2244static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002245 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002246{
2247 struct sh_eth_private *mdp = netdev_priv(ndev);
2248 int i = 0;
2249
2250 /* device-specific stats */
2251 data[i++] = mdp->cur_rx;
2252 data[i++] = mdp->cur_tx;
2253 data[i++] = mdp->dirty_rx;
2254 data[i++] = mdp->dirty_tx;
2255}
2256
2257static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2258{
2259 switch (stringset) {
2260 case ETH_SS_STATS:
2261 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002262 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002263 break;
2264 }
2265}
2266
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002267static void sh_eth_get_ringparam(struct net_device *ndev,
2268 struct ethtool_ringparam *ring)
2269{
2270 struct sh_eth_private *mdp = netdev_priv(ndev);
2271
2272 ring->rx_max_pending = RX_RING_MAX;
2273 ring->tx_max_pending = TX_RING_MAX;
2274 ring->rx_pending = mdp->num_rx_ring;
2275 ring->tx_pending = mdp->num_tx_ring;
2276}
2277
2278static int sh_eth_set_ringparam(struct net_device *ndev,
2279 struct ethtool_ringparam *ring)
2280{
2281 struct sh_eth_private *mdp = netdev_priv(ndev);
2282 int ret;
2283
2284 if (ring->tx_pending > TX_RING_MAX ||
2285 ring->rx_pending > RX_RING_MAX ||
2286 ring->tx_pending < TX_RING_MIN ||
2287 ring->rx_pending < RX_RING_MIN)
2288 return -EINVAL;
2289 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2290 return -EINVAL;
2291
2292 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002293 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002294 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002295
Ben Hutchings283e38d2015-01-22 12:44:08 +00002296 /* Serialise with the interrupt handler and NAPI, then
2297 * disable interrupts. We have to clear the
2298 * irq_enabled flag first to ensure that interrupts
2299 * won't be re-enabled.
2300 */
2301 mdp->irq_enabled = false;
2302 synchronize_irq(ndev->irq);
2303 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002304 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002305
Ben Hutchings740c7f32015-01-27 00:49:32 +00002306 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002307
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002308 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002309 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002310 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002311
2312 /* Set new parameters */
2313 mdp->num_rx_ring = ring->rx_pending;
2314 mdp->num_tx_ring = ring->tx_pending;
2315
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002316 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002317 ret = sh_eth_ring_init(ndev);
2318 if (ret < 0) {
2319 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2320 __func__);
2321 return ret;
2322 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002323 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002324 if (ret < 0) {
2325 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2326 __func__);
2327 return ret;
2328 }
2329
Ben Hutchingsbd888912015-01-22 12:40:25 +00002330 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002331 }
2332
2333 return 0;
2334}
2335
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002336static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2337{
2338 struct sh_eth_private *mdp = netdev_priv(ndev);
2339
2340 wol->supported = 0;
2341 wol->wolopts = 0;
2342
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002343 if (mdp->cd->magic) {
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002344 wol->supported = WAKE_MAGIC;
2345 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2346 }
2347}
2348
2349static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2350{
2351 struct sh_eth_private *mdp = netdev_priv(ndev);
2352
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002353 if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002354 return -EOPNOTSUPP;
2355
2356 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2357
2358 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2359
2360 return 0;
2361}
2362
stephen hemminger9b07be42012-01-04 12:59:49 +00002363static const struct ethtool_ops sh_eth_ethtool_ops = {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002364 .get_regs_len = sh_eth_get_regs_len,
2365 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002366 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002367 .get_msglevel = sh_eth_get_msglevel,
2368 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002369 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002370 .get_strings = sh_eth_get_strings,
2371 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2372 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002373 .get_ringparam = sh_eth_get_ringparam,
2374 .set_ringparam = sh_eth_set_ringparam,
Philippe Reynesf08aff42016-08-10 00:04:49 +02002375 .get_link_ksettings = sh_eth_get_link_ksettings,
2376 .set_link_ksettings = sh_eth_set_link_ksettings,
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002377 .get_wol = sh_eth_get_wol,
2378 .set_wol = sh_eth_set_wol,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002379};
2380
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002381/* network device open function */
2382static int sh_eth_open(struct net_device *ndev)
2383{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002384 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002385 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002386
Magnus Dammbcd51492009-10-09 00:20:04 +00002387 pm_runtime_get_sync(&mdp->pdev->dev);
2388
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002389 napi_enable(&mdp->napi);
2390
Joe Perchesa0607fd2009-11-18 23:29:17 -08002391 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002392 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002393 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002394 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002395 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002396 }
2397
2398 /* Descriptor set */
2399 ret = sh_eth_ring_init(ndev);
2400 if (ret)
2401 goto out_free_irq;
2402
2403 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002404 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002405 if (ret)
2406 goto out_free_irq;
2407
2408 /* PHY control start*/
2409 ret = sh_eth_phy_start(ndev);
2410 if (ret)
2411 goto out_free_irq;
2412
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002413 netif_start_queue(ndev);
2414
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002415 mdp->is_opened = 1;
2416
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002417 return ret;
2418
2419out_free_irq:
2420 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002421out_napi_off:
2422 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002423 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002424 return ret;
2425}
2426
2427/* Timeout function */
2428static void sh_eth_tx_timeout(struct net_device *ndev)
2429{
2430 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002431 struct sh_eth_rxdesc *rxdesc;
2432 int i;
2433
2434 netif_stop_queue(ndev);
2435
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002436 netif_err(mdp, timer, ndev,
2437 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002438 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002439
2440 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002441 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002442
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002443 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002444 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002445 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002446 rxdesc->status = cpu_to_le32(0);
2447 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002448 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002449 mdp->rx_skbuff[i] = NULL;
2450 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002451 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002452 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002453 mdp->tx_skbuff[i] = NULL;
2454 }
2455
2456 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002457 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002458
2459 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002460}
2461
2462/* Packet transmit function */
2463static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2464{
2465 struct sh_eth_private *mdp = netdev_priv(ndev);
2466 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002467 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002468 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002469 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002470
2471 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002472 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03002473 if (!sh_eth_tx_free(ndev, true)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002474 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002475 netif_stop_queue(ndev);
2476 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002477 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002478 }
2479 }
2480 spin_unlock_irqrestore(&mdp->lock, flags);
2481
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002482 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002483 return NETDEV_TX_OK;
2484
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002485 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002486 mdp->tx_skbuff[entry] = skb;
2487 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002488 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002489 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002490 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002491 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
Sergei Shtylyov12996532015-12-13 23:05:07 +03002492 DMA_TO_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002493 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002494 kfree_skb(skb);
2495 return NETDEV_TX_OK;
2496 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002497 txdesc->addr = cpu_to_le32(dma_addr);
2498 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002499
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002500 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002501 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002502 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002503 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002504 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002505
2506 mdp->cur_tx++;
2507
Sergei Shtylyov3e416992018-03-24 23:08:42 +03002508 if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
2509 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002510
Patrick McHardy6ed10652009-06-23 06:03:08 +00002511 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002512}
2513
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002514/* The statistics registers have write-clear behaviour, which means we
2515 * will lose any increment between the read and write. We mitigate
2516 * this by only clearing when we read a non-zero value, so we will
2517 * never falsely report a total of zero.
2518 */
2519static void
2520sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2521{
2522 u32 delta = sh_eth_read(ndev, reg);
2523
2524 if (delta) {
2525 *stat += delta;
2526 sh_eth_write(ndev, 0, reg);
2527 }
2528}
2529
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002530static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2531{
2532 struct sh_eth_private *mdp = netdev_priv(ndev);
2533
2534 if (sh_eth_is_rz_fast_ether(mdp))
2535 return &ndev->stats;
2536
2537 if (!mdp->is_opened)
2538 return &ndev->stats;
2539
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002540 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2541 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2542 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002543
2544 if (sh_eth_is_gether(mdp)) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002545 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2546 CERCR);
2547 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2548 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002549 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002550 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2551 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002552 }
2553
2554 return &ndev->stats;
2555}
2556
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002557/* device close function */
2558static int sh_eth_close(struct net_device *ndev)
2559{
2560 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002561
2562 netif_stop_queue(ndev);
2563
Ben Hutchings283e38d2015-01-22 12:44:08 +00002564 /* Serialise with the interrupt handler and NAPI, then disable
2565 * interrupts. We have to clear the irq_enabled flag first to
2566 * ensure that interrupts won't be re-enabled.
2567 */
2568 mdp->irq_enabled = false;
2569 synchronize_irq(ndev->irq);
2570 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002571 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002572
Ben Hutchings740c7f32015-01-27 00:49:32 +00002573 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002574
2575 /* PHY Disconnect */
Philippe Reynes9fd03752016-08-10 00:04:48 +02002576 if (ndev->phydev) {
2577 phy_stop(ndev->phydev);
2578 phy_disconnect(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002579 }
2580
2581 free_irq(ndev->irq, ndev);
2582
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002583 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002584 sh_eth_ring_free(ndev);
2585
Magnus Dammbcd51492009-10-09 00:20:04 +00002586 pm_runtime_put_sync(&mdp->pdev->dev);
2587
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002588 mdp->is_opened = 0;
2589
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002590 return 0;
2591}
2592
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002593/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002594static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002595{
Philippe Reynes9fd03752016-08-10 00:04:48 +02002596 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002597
2598 if (!netif_running(ndev))
2599 return -EINVAL;
2600
2601 if (!phydev)
2602 return -ENODEV;
2603
Richard Cochran28b04112010-07-17 08:48:55 +00002604 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002605}
2606
Niklas Söderlund78d61022017-06-12 10:39:03 +02002607static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
2608{
2609 if (netif_running(ndev))
2610 return -EBUSY;
2611
2612 ndev->mtu = new_mtu;
2613 netdev_update_features(ndev);
2614
2615 return 0;
2616}
2617
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002618/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2619static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2620 int entry)
2621{
2622 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2623}
2624
2625static u32 sh_eth_tsu_get_post_mask(int entry)
2626{
2627 return 0x0f << (28 - ((entry % 8) * 4));
2628}
2629
2630static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2631{
2632 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2633}
2634
2635static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2636 int entry)
2637{
2638 struct sh_eth_private *mdp = netdev_priv(ndev);
2639 u32 tmp;
2640 void *reg_offset;
2641
2642 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2643 tmp = ioread32(reg_offset);
2644 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2645}
2646
2647static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2648 int entry)
2649{
2650 struct sh_eth_private *mdp = netdev_priv(ndev);
2651 u32 post_mask, ref_mask, tmp;
2652 void *reg_offset;
2653
2654 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2655 post_mask = sh_eth_tsu_get_post_mask(entry);
2656 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2657
2658 tmp = ioread32(reg_offset);
2659 iowrite32(tmp & ~post_mask, reg_offset);
2660
2661 /* If other port enables, the function returns "true" */
2662 return tmp & ref_mask;
2663}
2664
2665static int sh_eth_tsu_busy(struct net_device *ndev)
2666{
2667 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2668 struct sh_eth_private *mdp = netdev_priv(ndev);
2669
2670 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2671 udelay(10);
2672 timeout--;
2673 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002674 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002675 return -ETIMEDOUT;
2676 }
2677 }
2678
2679 return 0;
2680}
2681
2682static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2683 const u8 *addr)
2684{
2685 u32 val;
2686
2687 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2688 iowrite32(val, reg);
2689 if (sh_eth_tsu_busy(ndev) < 0)
2690 return -EBUSY;
2691
2692 val = addr[4] << 8 | addr[5];
2693 iowrite32(val, reg + 4);
2694 if (sh_eth_tsu_busy(ndev) < 0)
2695 return -EBUSY;
2696
2697 return 0;
2698}
2699
2700static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2701{
2702 u32 val;
2703
2704 val = ioread32(reg);
2705 addr[0] = (val >> 24) & 0xff;
2706 addr[1] = (val >> 16) & 0xff;
2707 addr[2] = (val >> 8) & 0xff;
2708 addr[3] = val & 0xff;
2709 val = ioread32(reg + 4);
2710 addr[4] = (val >> 8) & 0xff;
2711 addr[5] = val & 0xff;
2712}
2713
2714
2715static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2716{
2717 struct sh_eth_private *mdp = netdev_priv(ndev);
2718 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2719 int i;
2720 u8 c_addr[ETH_ALEN];
2721
2722 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2723 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002724 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002725 return i;
2726 }
2727
2728 return -ENOENT;
2729}
2730
2731static int sh_eth_tsu_find_empty(struct net_device *ndev)
2732{
2733 u8 blank[ETH_ALEN];
2734 int entry;
2735
2736 memset(blank, 0, sizeof(blank));
2737 entry = sh_eth_tsu_find_entry(ndev, blank);
2738 return (entry < 0) ? -ENOMEM : entry;
2739}
2740
2741static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2742 int entry)
2743{
2744 struct sh_eth_private *mdp = netdev_priv(ndev);
2745 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2746 int ret;
2747 u8 blank[ETH_ALEN];
2748
2749 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2750 ~(1 << (31 - entry)), TSU_TEN);
2751
2752 memset(blank, 0, sizeof(blank));
2753 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2754 if (ret < 0)
2755 return ret;
2756 return 0;
2757}
2758
2759static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2760{
2761 struct sh_eth_private *mdp = netdev_priv(ndev);
2762 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2763 int i, ret;
2764
2765 if (!mdp->cd->tsu)
2766 return 0;
2767
2768 i = sh_eth_tsu_find_entry(ndev, addr);
2769 if (i < 0) {
2770 /* No entry found, create one */
2771 i = sh_eth_tsu_find_empty(ndev);
2772 if (i < 0)
2773 return -ENOMEM;
2774 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2775 if (ret < 0)
2776 return ret;
2777
2778 /* Enable the entry */
2779 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2780 (1 << (31 - i)), TSU_TEN);
2781 }
2782
2783 /* Entry found or created, enable POST */
2784 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2785
2786 return 0;
2787}
2788
2789static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2790{
2791 struct sh_eth_private *mdp = netdev_priv(ndev);
2792 int i, ret;
2793
2794 if (!mdp->cd->tsu)
2795 return 0;
2796
2797 i = sh_eth_tsu_find_entry(ndev, addr);
2798 if (i) {
2799 /* Entry found */
2800 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2801 goto done;
2802
2803 /* Disable the entry if both ports was disabled */
2804 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2805 if (ret < 0)
2806 return ret;
2807 }
2808done:
2809 return 0;
2810}
2811
2812static int sh_eth_tsu_purge_all(struct net_device *ndev)
2813{
2814 struct sh_eth_private *mdp = netdev_priv(ndev);
2815 int i, ret;
2816
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002817 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002818 return 0;
2819
2820 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2821 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2822 continue;
2823
2824 /* Disable the entry if both ports was disabled */
2825 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2826 if (ret < 0)
2827 return ret;
2828 }
2829
2830 return 0;
2831}
2832
2833static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2834{
2835 struct sh_eth_private *mdp = netdev_priv(ndev);
2836 u8 addr[ETH_ALEN];
2837 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2838 int i;
2839
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002840 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002841 return;
2842
2843 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2844 sh_eth_tsu_read_entry(reg_offset, addr);
2845 if (is_multicast_ether_addr(addr))
2846 sh_eth_tsu_del_entry(ndev, addr);
2847 }
2848}
2849
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002850/* Update promiscuous flag and multicast filter */
2851static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002852{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002853 struct sh_eth_private *mdp = netdev_priv(ndev);
2854 u32 ecmr_bits;
2855 int mcast_all = 0;
2856 unsigned long flags;
2857
2858 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002859 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002860 * Depending on ndev->flags, set PRM or clear MCT
2861 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002862 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2863 if (mdp->cd->tsu)
2864 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002865
2866 if (!(ndev->flags & IFF_MULTICAST)) {
2867 sh_eth_tsu_purge_mcast(ndev);
2868 mcast_all = 1;
2869 }
2870 if (ndev->flags & IFF_ALLMULTI) {
2871 sh_eth_tsu_purge_mcast(ndev);
2872 ecmr_bits &= ~ECMR_MCT;
2873 mcast_all = 1;
2874 }
2875
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002876 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002877 sh_eth_tsu_purge_all(ndev);
2878 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2879 } else if (mdp->cd->tsu) {
2880 struct netdev_hw_addr *ha;
2881 netdev_for_each_mc_addr(ha, ndev) {
2882 if (mcast_all && is_multicast_ether_addr(ha->addr))
2883 continue;
2884
2885 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2886 if (!mcast_all) {
2887 sh_eth_tsu_purge_mcast(ndev);
2888 ecmr_bits &= ~ECMR_MCT;
2889 mcast_all = 1;
2890 }
2891 }
2892 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002893 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002894
2895 /* update the ethernet mode */
2896 sh_eth_write(ndev, ecmr_bits, ECMR);
2897
2898 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002899}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002900
2901static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2902{
2903 if (!mdp->port)
2904 return TSU_VTAG0;
2905 else
2906 return TSU_VTAG1;
2907}
2908
Patrick McHardy80d5c362013-04-19 02:04:28 +00002909static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2910 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002911{
2912 struct sh_eth_private *mdp = netdev_priv(ndev);
2913 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2914
2915 if (unlikely(!mdp->cd->tsu))
2916 return -EPERM;
2917
2918 /* No filtering if vid = 0 */
2919 if (!vid)
2920 return 0;
2921
2922 mdp->vlan_num_ids++;
2923
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002924 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002925 * already enabled, the driver disables it and the filte
2926 */
2927 if (mdp->vlan_num_ids > 1) {
2928 /* disable VLAN filter */
2929 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2930 return 0;
2931 }
2932
2933 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2934 vtag_reg_index);
2935
2936 return 0;
2937}
2938
Patrick McHardy80d5c362013-04-19 02:04:28 +00002939static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2940 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002941{
2942 struct sh_eth_private *mdp = netdev_priv(ndev);
2943 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2944
2945 if (unlikely(!mdp->cd->tsu))
2946 return -EPERM;
2947
2948 /* No filtering if vid = 0 */
2949 if (!vid)
2950 return 0;
2951
2952 mdp->vlan_num_ids--;
2953 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2954
2955 return 0;
2956}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002957
2958/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002959static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002960{
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03002961 if (!mdp->cd->dual_port) {
Simon Hormandb893472014-01-17 09:22:28 +09002962 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
Chris Brandte1487882016-09-07 14:57:09 -04002963 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
2964 TSU_FWSLC); /* Enable POST registers */
Simon Hormandb893472014-01-17 09:22:28 +09002965 return;
2966 }
2967
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002968 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2969 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2970 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2971 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2972 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2973 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2974 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2975 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2976 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2977 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Sergei Shtylyov4869a142018-02-24 20:28:16 +03002978 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2979 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002980 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2981 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2982 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2983 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2984 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2985 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2986 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002987}
2988
2989/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002990static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002991{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002992 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002993 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002994
2995 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002996 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002997
2998 return 0;
2999}
3000
3001/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003002static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003003 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003004{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01003005 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003006 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003007 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003008 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003009
3010 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003011 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003012 if (!bitbang)
3013 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003014
3015 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003016 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003017 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003018 bitbang->ctrl.ops = &bb_ops;
3019
Stefan Weilc2e07b32010-08-03 19:44:52 +02003020 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003021 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003022 if (!mdp->mii_bus)
3023 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003024
3025 /* Hook up MII support for ethtool */
3026 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01003027 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00003028 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003029 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003030
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003031 /* register MDIO bus */
3032 if (dev->of_node) {
3033 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00003034 } else {
Ben Dooks702eca02014-03-12 17:47:40 +00003035 if (pd->phy_irq > 0)
3036 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
3037
3038 ret = mdiobus_register(mdp->mii_bus);
3039 }
3040
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003041 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003042 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003043
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003044 return 0;
3045
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003046out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07003047 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003048 return ret;
3049}
3050
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003051static const u16 *sh_eth_get_register_offset(int register_type)
3052{
3053 const u16 *reg_offset = NULL;
3054
3055 switch (register_type) {
3056 case SH_ETH_REG_GIGABIT:
3057 reg_offset = sh_eth_offset_gigabit;
3058 break;
Simon Hormandb893472014-01-17 09:22:28 +09003059 case SH_ETH_REG_FAST_RZ:
3060 reg_offset = sh_eth_offset_fast_rz;
3061 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00003062 case SH_ETH_REG_FAST_RCAR:
3063 reg_offset = sh_eth_offset_fast_rcar;
3064 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003065 case SH_ETH_REG_FAST_SH4:
3066 reg_offset = sh_eth_offset_fast_sh4;
3067 break;
3068 case SH_ETH_REG_FAST_SH3_SH2:
3069 reg_offset = sh_eth_offset_fast_sh3_sh2;
3070 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003071 }
3072
3073 return reg_offset;
3074}
3075
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003076static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003077 .ndo_open = sh_eth_open,
3078 .ndo_stop = sh_eth_close,
3079 .ndo_start_xmit = sh_eth_start_xmit,
3080 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003081 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003082 .ndo_tx_timeout = sh_eth_tx_timeout,
3083 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003084 .ndo_change_mtu = sh_eth_change_mtu,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003085 .ndo_validate_addr = eth_validate_addr,
3086 .ndo_set_mac_address = eth_mac_addr,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003087};
3088
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003089static const struct net_device_ops sh_eth_netdev_ops_tsu = {
3090 .ndo_open = sh_eth_open,
3091 .ndo_stop = sh_eth_close,
3092 .ndo_start_xmit = sh_eth_start_xmit,
3093 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003094 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003095 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
3096 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
3097 .ndo_tx_timeout = sh_eth_tx_timeout,
3098 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003099 .ndo_change_mtu = sh_eth_change_mtu,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003100 .ndo_validate_addr = eth_validate_addr,
3101 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003102};
3103
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003104#ifdef CONFIG_OF
3105static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3106{
3107 struct device_node *np = dev->of_node;
3108 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003109 const char *mac_addr;
3110
3111 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3112 if (!pdata)
3113 return NULL;
3114
3115 pdata->phy_interface = of_get_phy_mode(np);
3116
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003117 mac_addr = of_get_mac_address(np);
3118 if (mac_addr)
3119 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
3120
3121 pdata->no_ether_link =
3122 of_property_read_bool(np, "renesas,no-ether-link");
3123 pdata->ether_link_active_low =
3124 of_property_read_bool(np, "renesas,ether-link-active-low");
3125
3126 return pdata;
3127}
3128
3129static const struct of_device_id sh_eth_match_table[] = {
3130 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
Simon Horman6c4b2f72017-10-18 09:21:27 +02003131 { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
3132 { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
3133 { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
3134 { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
3135 { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
3136 { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
3137 { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
3138 { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003139 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
Simon Hormanb4804e02017-10-18 09:21:28 +02003140 { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
3141 { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003142 { }
3143};
3144MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3145#else
3146static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3147{
3148 return NULL;
3149}
3150#endif
3151
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003152static int sh_eth_drv_probe(struct platform_device *pdev)
3153{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003154 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09003155 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003156 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03003157 struct sh_eth_private *mdp;
3158 struct net_device *ndev;
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003159 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003160
3161 /* get base addr */
3162 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003163
3164 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003165 if (!ndev)
3166 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003167
Ben Dooksb5893a02014-03-21 12:09:14 +01003168 pm_runtime_enable(&pdev->dev);
3169 pm_runtime_get_sync(&pdev->dev);
3170
roel kluincc3c0802008-09-10 19:22:44 +02003171 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003172 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003173 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003174 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003175
3176 SET_NETDEV_DEV(ndev, &pdev->dev);
3177
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003178 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003179 mdp->num_tx_ring = TX_RING_SIZE;
3180 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003181 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3182 if (IS_ERR(mdp->addr)) {
3183 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003184 goto out_release;
3185 }
3186
Varka Bhadramc9608042014-10-24 07:42:09 +05303187 ndev->base_addr = res->start;
3188
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003189 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003190 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003191
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003192 if (pdev->dev.of_node)
3193 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003194 if (!pd) {
3195 dev_err(&pdev->dev, "no platform data\n");
3196 ret = -EINVAL;
3197 goto out_release;
3198 }
3199
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003200 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003201 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003202 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003203 mdp->no_ether_link = pd->no_ether_link;
3204 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003205
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003206 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003207 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003208 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003209 else
3210 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003211
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003212 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003213 if (!mdp->reg_offset) {
3214 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3215 mdp->cd->register_type);
3216 ret = -EINVAL;
3217 goto out_release;
3218 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003219 sh_eth_set_default_cpu_data(mdp->cd);
3220
Niklas Söderlund78d61022017-06-12 10:39:03 +02003221 /* User's manual states max MTU should be 2048 but due to the
3222 * alignment calculations in sh_eth_ring_init() the practical
3223 * MTU is a bit less. Maybe this can be optimized some more.
3224 */
3225 ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
3226 ndev->min_mtu = ETH_MIN_MTU;
3227
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003228 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003229 if (mdp->cd->tsu)
3230 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3231 else
3232 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003233 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003234 ndev->watchdog_timeo = TX_TIMEOUT;
3235
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003236 /* debug message level */
3237 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003238
3239 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003240 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003241 if (!is_valid_ether_addr(ndev->dev_addr)) {
3242 dev_warn(&pdev->dev,
3243 "no valid MAC address supplied, using a random one.\n");
3244 eth_hw_addr_random(ndev);
3245 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003246
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003247 if (mdp->cd->tsu) {
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003248 int port = pdev->id < 0 ? 0 : pdev->id % 2;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003249 struct resource *rtsu;
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003250
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003251 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003252 if (!rtsu) {
3253 dev_err(&pdev->dev, "no TSU resource\n");
3254 ret = -ENODEV;
3255 goto out_release;
3256 }
3257 /* We can only request the TSU region for the first port
3258 * of the two sharing this TSU for the probe to succeed...
3259 */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003260 if (port == 0 &&
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003261 !devm_request_mem_region(&pdev->dev, rtsu->start,
3262 resource_size(rtsu),
3263 dev_name(&pdev->dev))) {
3264 dev_err(&pdev->dev, "can't request TSU resource.\n");
3265 ret = -EBUSY;
3266 goto out_release;
3267 }
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003268 /* ioremap the TSU registers */
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003269 mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
3270 resource_size(rtsu));
3271 if (!mdp->tsu_addr) {
3272 dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
3273 ret = -ENOMEM;
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003274 goto out_release;
3275 }
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003276 mdp->port = port;
Patrick McHardyf6469682013-04-19 02:04:27 +00003277 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003278
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003279 /* Need to init only the first port of the two sharing a TSU */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003280 if (port == 0) {
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003281 if (mdp->cd->chip_reset)
3282 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003283
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003284 /* TSU init (Init only)*/
3285 sh_eth_tsu_init(mdp);
3286 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003287 }
3288
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003289 if (mdp->cd->rmiimode)
3290 sh_eth_write(ndev, 0x1, RMIIMODE);
3291
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003292 /* MDIO bus init */
3293 ret = sh_mdio_init(mdp, pd);
3294 if (ret) {
Geert Uytterhoevenb7ce5202017-05-18 15:01:35 +02003295 if (ret != -EPROBE_DEFER)
3296 dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003297 goto out_release;
3298 }
3299
Sergei Shtylyov37191092013-06-19 23:30:23 +04003300 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3301
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003302 /* network device register */
3303 ret = register_netdev(ndev);
3304 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003305 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003306
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01003307 if (mdp->cd->magic)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003308 device_set_wakeup_capable(&pdev->dev, 1);
3309
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003310 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003311 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3312 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003313
Ben Dooksb5893a02014-03-21 12:09:14 +01003314 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003315 platform_set_drvdata(pdev, ndev);
3316
3317 return ret;
3318
Sergei Shtylyov37191092013-06-19 23:30:23 +04003319out_napi_del:
3320 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003321 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003322
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003323out_release:
3324 /* net_dev free */
Sergei Shtylyov4282fc42017-12-31 21:41:36 +03003325 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003326
Ben Dooksb5893a02014-03-21 12:09:14 +01003327 pm_runtime_put(&pdev->dev);
3328 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003329 return ret;
3330}
3331
3332static int sh_eth_drv_remove(struct platform_device *pdev)
3333{
3334 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003335 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003336
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003337 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003338 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003339 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003340 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003341 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003342
3343 return 0;
3344}
3345
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003346#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003347#ifdef CONFIG_PM_SLEEP
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003348static int sh_eth_wol_setup(struct net_device *ndev)
3349{
3350 struct sh_eth_private *mdp = netdev_priv(ndev);
3351
3352 /* Only allow ECI interrupts */
3353 synchronize_irq(ndev->irq);
3354 napi_disable(&mdp->napi);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03003355 sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003356
3357 /* Enable MagicPacket */
Niklas Söderlund5e2ed132017-02-01 15:41:54 +01003358 sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003359
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003360 return enable_irq_wake(ndev->irq);
3361}
3362
3363static int sh_eth_wol_restore(struct net_device *ndev)
3364{
3365 struct sh_eth_private *mdp = netdev_priv(ndev);
3366 int ret;
3367
3368 napi_enable(&mdp->napi);
3369
3370 /* Disable MagicPacket */
3371 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3372
3373 /* The device needs to be reset to restore MagicPacket logic
3374 * for next wakeup. If we close and open the device it will
3375 * both be reset and all registers restored. This is what
3376 * happens during suspend and resume without WoL enabled.
3377 */
3378 ret = sh_eth_close(ndev);
3379 if (ret < 0)
3380 return ret;
3381 ret = sh_eth_open(ndev);
3382 if (ret < 0)
3383 return ret;
3384
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003385 return disable_irq_wake(ndev->irq);
3386}
3387
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003388static int sh_eth_suspend(struct device *dev)
3389{
3390 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003391 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003392 int ret = 0;
3393
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003394 if (!netif_running(ndev))
3395 return 0;
3396
3397 netif_device_detach(ndev);
3398
3399 if (mdp->wol_enabled)
3400 ret = sh_eth_wol_setup(ndev);
3401 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003402 ret = sh_eth_close(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003403
3404 return ret;
3405}
3406
3407static int sh_eth_resume(struct device *dev)
3408{
3409 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003410 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003411 int ret = 0;
3412
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003413 if (!netif_running(ndev))
3414 return 0;
3415
3416 if (mdp->wol_enabled)
3417 ret = sh_eth_wol_restore(ndev);
3418 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003419 ret = sh_eth_open(ndev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003420
3421 if (ret < 0)
3422 return ret;
3423
3424 netif_device_attach(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003425
3426 return ret;
3427}
3428#endif
3429
Magnus Dammbcd51492009-10-09 00:20:04 +00003430static int sh_eth_runtime_nop(struct device *dev)
3431{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003432 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003433 * and ->runtime_resume(). Simply returns success.
3434 *
3435 * This driver re-initializes all registers after
3436 * pm_runtime_get_sync() anyway so there is no need
3437 * to save and restore registers here.
3438 */
3439 return 0;
3440}
3441
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003442static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003443 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003444 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003445};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003446#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3447#else
3448#define SH_ETH_PM_OPS NULL
3449#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003450
Arvind Yadavef00df82017-08-13 16:42:42 +05303451static const struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003452 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003453 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003454 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003455 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003456 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3457 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003458 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003459 { }
3460};
3461MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3462
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003463static struct platform_driver sh_eth_driver = {
3464 .probe = sh_eth_drv_probe,
3465 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003466 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003467 .driver = {
3468 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003469 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003470 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003471 },
3472};
3473
Axel Lindb62f682011-11-27 16:44:17 +00003474module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003475
3476MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3477MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3478MODULE_LICENSE("GPL v2");