blob: 55274398b957ffa572057f8750c0ae89ff53aeb5 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03006 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000043#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000044#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000045#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070046
47#include "sh_eth.h"
48
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000049#define SH_ETH_DEF_MSG_ENABLE \
50 (NETIF_MSG_LINK | \
51 NETIF_MSG_TIMER | \
52 NETIF_MSG_RX_ERR| \
53 NETIF_MSG_TX_ERR)
54
Sergei Shtylyov2274d372015-12-13 01:44:50 +030055#define SH_ETH_OFFSET_INVALID ((u16)~0)
56
Ben Hutchings33657112015-02-26 20:34:14 +000057#define SH_ETH_OFFSET_DEFAULTS \
58 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
59
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000060static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000061 SH_ETH_OFFSET_DEFAULTS,
62
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000063 [EDSR] = 0x0000,
64 [EDMR] = 0x0400,
65 [EDTRR] = 0x0408,
66 [EDRRR] = 0x0410,
67 [EESR] = 0x0428,
68 [EESIPR] = 0x0430,
69 [TDLAR] = 0x0010,
70 [TDFAR] = 0x0014,
71 [TDFXR] = 0x0018,
72 [TDFFR] = 0x001c,
73 [RDLAR] = 0x0030,
74 [RDFAR] = 0x0034,
75 [RDFXR] = 0x0038,
76 [RDFFR] = 0x003c,
77 [TRSCER] = 0x0438,
78 [RMFCR] = 0x0440,
79 [TFTR] = 0x0448,
80 [FDR] = 0x0450,
81 [RMCR] = 0x0458,
82 [RPADIR] = 0x0460,
83 [FCFTR] = 0x0468,
84 [CSMR] = 0x04E4,
85
86 [ECMR] = 0x0500,
87 [ECSR] = 0x0510,
88 [ECSIPR] = 0x0518,
89 [PIR] = 0x0520,
90 [PSR] = 0x0528,
91 [PIPR] = 0x052c,
92 [RFLR] = 0x0508,
93 [APR] = 0x0554,
94 [MPR] = 0x0558,
95 [PFTCR] = 0x055c,
96 [PFRCR] = 0x0560,
97 [TPAUSER] = 0x0564,
98 [GECMR] = 0x05b0,
99 [BCULR] = 0x05b4,
100 [MAHR] = 0x05c0,
101 [MALR] = 0x05c8,
102 [TROCR] = 0x0700,
103 [CDCR] = 0x0708,
104 [LCCR] = 0x0710,
105 [CEFCR] = 0x0740,
106 [FRECR] = 0x0748,
107 [TSFRCR] = 0x0750,
108 [TLFRCR] = 0x0758,
109 [RFCR] = 0x0760,
110 [CERCR] = 0x0768,
111 [CEECR] = 0x0770,
112 [MAFCR] = 0x0778,
113 [RMII_MII] = 0x0790,
114
115 [ARSTR] = 0x0000,
116 [TSU_CTRST] = 0x0004,
117 [TSU_FWEN0] = 0x0010,
118 [TSU_FWEN1] = 0x0014,
119 [TSU_FCM] = 0x0018,
120 [TSU_BSYSL0] = 0x0020,
121 [TSU_BSYSL1] = 0x0024,
122 [TSU_PRISL0] = 0x0028,
123 [TSU_PRISL1] = 0x002c,
124 [TSU_FWSL0] = 0x0030,
125 [TSU_FWSL1] = 0x0034,
126 [TSU_FWSLC] = 0x0038,
127 [TSU_QTAG0] = 0x0040,
128 [TSU_QTAG1] = 0x0044,
129 [TSU_FWSR] = 0x0050,
130 [TSU_FWINMK] = 0x0054,
131 [TSU_ADQT0] = 0x0048,
132 [TSU_ADQT1] = 0x004c,
133 [TSU_VTAG0] = 0x0058,
134 [TSU_VTAG1] = 0x005c,
135 [TSU_ADSBSY] = 0x0060,
136 [TSU_TEN] = 0x0064,
137 [TSU_POST1] = 0x0070,
138 [TSU_POST2] = 0x0074,
139 [TSU_POST3] = 0x0078,
140 [TSU_POST4] = 0x007c,
141 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000142
143 [TXNLCR0] = 0x0080,
144 [TXALCR0] = 0x0084,
145 [RXNLCR0] = 0x0088,
146 [RXALCR0] = 0x008c,
147 [FWNLCR0] = 0x0090,
148 [FWALCR0] = 0x0094,
149 [TXNLCR1] = 0x00a0,
150 [TXALCR1] = 0x00a0,
151 [RXNLCR1] = 0x00a8,
152 [RXALCR1] = 0x00ac,
153 [FWNLCR1] = 0x00b0,
154 [FWALCR1] = 0x00b4,
155};
156
Simon Hormandb893472014-01-17 09:22:28 +0900157static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000158 SH_ETH_OFFSET_DEFAULTS,
159
Simon Hormandb893472014-01-17 09:22:28 +0900160 [EDSR] = 0x0000,
161 [EDMR] = 0x0400,
162 [EDTRR] = 0x0408,
163 [EDRRR] = 0x0410,
164 [EESR] = 0x0428,
165 [EESIPR] = 0x0430,
166 [TDLAR] = 0x0010,
167 [TDFAR] = 0x0014,
168 [TDFXR] = 0x0018,
169 [TDFFR] = 0x001c,
170 [RDLAR] = 0x0030,
171 [RDFAR] = 0x0034,
172 [RDFXR] = 0x0038,
173 [RDFFR] = 0x003c,
174 [TRSCER] = 0x0438,
175 [RMFCR] = 0x0440,
176 [TFTR] = 0x0448,
177 [FDR] = 0x0450,
178 [RMCR] = 0x0458,
179 [RPADIR] = 0x0460,
180 [FCFTR] = 0x0468,
181 [CSMR] = 0x04E4,
182
183 [ECMR] = 0x0500,
184 [RFLR] = 0x0508,
185 [ECSR] = 0x0510,
186 [ECSIPR] = 0x0518,
187 [PIR] = 0x0520,
188 [APR] = 0x0554,
189 [MPR] = 0x0558,
190 [PFTCR] = 0x055c,
191 [PFRCR] = 0x0560,
192 [TPAUSER] = 0x0564,
193 [MAHR] = 0x05c0,
194 [MALR] = 0x05c8,
195 [CEFCR] = 0x0740,
196 [FRECR] = 0x0748,
197 [TSFRCR] = 0x0750,
198 [TLFRCR] = 0x0758,
199 [RFCR] = 0x0760,
200 [MAFCR] = 0x0778,
201
202 [ARSTR] = 0x0000,
203 [TSU_CTRST] = 0x0004,
Chris Brandte1487882016-09-07 14:57:09 -0400204 [TSU_FWSLC] = 0x0038,
Simon Hormandb893472014-01-17 09:22:28 +0900205 [TSU_VTAG0] = 0x0058,
206 [TSU_ADSBSY] = 0x0060,
207 [TSU_TEN] = 0x0064,
Chris Brandte1487882016-09-07 14:57:09 -0400208 [TSU_POST1] = 0x0070,
209 [TSU_POST2] = 0x0074,
210 [TSU_POST3] = 0x0078,
211 [TSU_POST4] = 0x007c,
Simon Hormandb893472014-01-17 09:22:28 +0900212 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900213
214 [TXNLCR0] = 0x0080,
215 [TXALCR0] = 0x0084,
216 [RXNLCR0] = 0x0088,
217 [RXALCR0] = 0x008C,
218};
219
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000220static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000221 SH_ETH_OFFSET_DEFAULTS,
222
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000223 [ECMR] = 0x0300,
224 [RFLR] = 0x0308,
225 [ECSR] = 0x0310,
226 [ECSIPR] = 0x0318,
227 [PIR] = 0x0320,
228 [PSR] = 0x0328,
229 [RDMLR] = 0x0340,
230 [IPGR] = 0x0350,
231 [APR] = 0x0354,
232 [MPR] = 0x0358,
233 [RFCF] = 0x0360,
234 [TPAUSER] = 0x0364,
235 [TPAUSECR] = 0x0368,
236 [MAHR] = 0x03c0,
237 [MALR] = 0x03c8,
238 [TROCR] = 0x03d0,
239 [CDCR] = 0x03d4,
240 [LCCR] = 0x03d8,
241 [CNDCR] = 0x03dc,
242 [CEFCR] = 0x03e4,
243 [FRECR] = 0x03e8,
244 [TSFRCR] = 0x03ec,
245 [TLFRCR] = 0x03f0,
246 [RFCR] = 0x03f4,
247 [MAFCR] = 0x03f8,
248
249 [EDMR] = 0x0200,
250 [EDTRR] = 0x0208,
251 [EDRRR] = 0x0210,
252 [TDLAR] = 0x0218,
253 [RDLAR] = 0x0220,
254 [EESR] = 0x0228,
255 [EESIPR] = 0x0230,
256 [TRSCER] = 0x0238,
257 [RMFCR] = 0x0240,
258 [TFTR] = 0x0248,
259 [FDR] = 0x0250,
260 [RMCR] = 0x0258,
261 [TFUCR] = 0x0264,
262 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900263 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000264 [FCFTR] = 0x0270,
265 [TRIMD] = 0x027c,
266};
267
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000268static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000269 SH_ETH_OFFSET_DEFAULTS,
270
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000271 [ECMR] = 0x0100,
272 [RFLR] = 0x0108,
273 [ECSR] = 0x0110,
274 [ECSIPR] = 0x0118,
275 [PIR] = 0x0120,
276 [PSR] = 0x0128,
277 [RDMLR] = 0x0140,
278 [IPGR] = 0x0150,
279 [APR] = 0x0154,
280 [MPR] = 0x0158,
281 [TPAUSER] = 0x0164,
282 [RFCF] = 0x0160,
283 [TPAUSECR] = 0x0168,
284 [BCFRR] = 0x016c,
285 [MAHR] = 0x01c0,
286 [MALR] = 0x01c8,
287 [TROCR] = 0x01d0,
288 [CDCR] = 0x01d4,
289 [LCCR] = 0x01d8,
290 [CNDCR] = 0x01dc,
291 [CEFCR] = 0x01e4,
292 [FRECR] = 0x01e8,
293 [TSFRCR] = 0x01ec,
294 [TLFRCR] = 0x01f0,
295 [RFCR] = 0x01f4,
296 [MAFCR] = 0x01f8,
297 [RTRATE] = 0x01fc,
298
299 [EDMR] = 0x0000,
300 [EDTRR] = 0x0008,
301 [EDRRR] = 0x0010,
302 [TDLAR] = 0x0018,
303 [RDLAR] = 0x0020,
304 [EESR] = 0x0028,
305 [EESIPR] = 0x0030,
306 [TRSCER] = 0x0038,
307 [RMFCR] = 0x0040,
308 [TFTR] = 0x0048,
309 [FDR] = 0x0050,
310 [RMCR] = 0x0058,
311 [TFUCR] = 0x0064,
312 [RFOCR] = 0x0068,
313 [FCFTR] = 0x0070,
314 [RPADIR] = 0x0078,
315 [TRIMD] = 0x007c,
316 [RBWAR] = 0x00c8,
317 [RDFAR] = 0x00cc,
318 [TBRAR] = 0x00d4,
319 [TDFAR] = 0x00d8,
320};
321
322static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000323 SH_ETH_OFFSET_DEFAULTS,
324
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400325 [EDMR] = 0x0000,
326 [EDTRR] = 0x0004,
327 [EDRRR] = 0x0008,
328 [TDLAR] = 0x000c,
329 [RDLAR] = 0x0010,
330 [EESR] = 0x0014,
331 [EESIPR] = 0x0018,
332 [TRSCER] = 0x001c,
333 [RMFCR] = 0x0020,
334 [TFTR] = 0x0024,
335 [FDR] = 0x0028,
336 [RMCR] = 0x002c,
337 [EDOCR] = 0x0030,
338 [FCFTR] = 0x0034,
339 [RPADIR] = 0x0038,
340 [TRIMD] = 0x003c,
341 [RBWAR] = 0x0040,
342 [RDFAR] = 0x0044,
343 [TBRAR] = 0x004c,
344 [TDFAR] = 0x0050,
345
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000346 [ECMR] = 0x0160,
347 [ECSR] = 0x0164,
348 [ECSIPR] = 0x0168,
349 [PIR] = 0x016c,
350 [MAHR] = 0x0170,
351 [MALR] = 0x0174,
352 [RFLR] = 0x0178,
353 [PSR] = 0x017c,
354 [TROCR] = 0x0180,
355 [CDCR] = 0x0184,
356 [LCCR] = 0x0188,
357 [CNDCR] = 0x018c,
358 [CEFCR] = 0x0194,
359 [FRECR] = 0x0198,
360 [TSFRCR] = 0x019c,
361 [TLFRCR] = 0x01a0,
362 [RFCR] = 0x01a4,
363 [MAFCR] = 0x01a8,
364 [IPGR] = 0x01b4,
365 [APR] = 0x01b8,
366 [MPR] = 0x01bc,
367 [TPAUSER] = 0x01c4,
368 [BCFR] = 0x01cc,
369
370 [ARSTR] = 0x0000,
371 [TSU_CTRST] = 0x0004,
372 [TSU_FWEN0] = 0x0010,
373 [TSU_FWEN1] = 0x0014,
374 [TSU_FCM] = 0x0018,
375 [TSU_BSYSL0] = 0x0020,
376 [TSU_BSYSL1] = 0x0024,
377 [TSU_PRISL0] = 0x0028,
378 [TSU_PRISL1] = 0x002c,
379 [TSU_FWSL0] = 0x0030,
380 [TSU_FWSL1] = 0x0034,
381 [TSU_FWSLC] = 0x0038,
382 [TSU_QTAGM0] = 0x0040,
383 [TSU_QTAGM1] = 0x0044,
384 [TSU_ADQT0] = 0x0048,
385 [TSU_ADQT1] = 0x004c,
386 [TSU_FWSR] = 0x0050,
387 [TSU_FWINMK] = 0x0054,
388 [TSU_ADSBSY] = 0x0060,
389 [TSU_TEN] = 0x0064,
390 [TSU_POST1] = 0x0070,
391 [TSU_POST2] = 0x0074,
392 [TSU_POST3] = 0x0078,
393 [TSU_POST4] = 0x007c,
394
395 [TXNLCR0] = 0x0080,
396 [TXALCR0] = 0x0084,
397 [RXNLCR0] = 0x0088,
398 [RXALCR0] = 0x008c,
399 [FWNLCR0] = 0x0090,
400 [FWALCR0] = 0x0094,
401 [TXNLCR1] = 0x00a0,
402 [TXALCR1] = 0x00a0,
403 [RXNLCR1] = 0x00a8,
404 [RXALCR1] = 0x00ac,
405 [FWNLCR1] = 0x00b0,
406 [FWALCR1] = 0x00b4,
407
408 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000409};
410
Ben Hutchings740c7f32015-01-27 00:49:32 +0000411static void sh_eth_rcv_snd_disable(struct net_device *ndev);
412static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
413
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300414static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
415{
416 struct sh_eth_private *mdp = netdev_priv(ndev);
417 u16 offset = mdp->reg_offset[enum_index];
418
419 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
420 return;
421
422 iowrite32(data, mdp->addr + offset);
423}
424
425static u32 sh_eth_read(struct net_device *ndev, int enum_index)
426{
427 struct sh_eth_private *mdp = netdev_priv(ndev);
428 u16 offset = mdp->reg_offset[enum_index];
429
430 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
431 return ~0U;
432
433 return ioread32(mdp->addr + offset);
434}
435
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300436static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
437 u32 set)
438{
439 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
440 enum_index);
441}
442
Simon Horman504c8ca2014-01-17 09:22:27 +0900443static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000444{
Simon Horman504c8ca2014-01-17 09:22:27 +0900445 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000446}
447
Simon Hormandb893472014-01-17 09:22:28 +0900448static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
449{
450 return mdp->reg_offset == sh_eth_offset_fast_rz;
451}
452
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400453static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000454{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000455 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300456 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000457
458 switch (mdp->phy_interface) {
459 case PHY_INTERFACE_MODE_GMII:
460 value = 0x2;
461 break;
462 case PHY_INTERFACE_MODE_MII:
463 value = 0x1;
464 break;
465 case PHY_INTERFACE_MODE_RMII:
466 value = 0x0;
467 break;
468 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300469 netdev_warn(ndev,
470 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000471 value = 0x1;
472 break;
473 }
474
475 sh_eth_write(ndev, value, RMII_MII);
476}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000477
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400478static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000479{
480 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000481
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300482 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000483}
484
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100485static void sh_eth_chip_reset(struct net_device *ndev)
486{
487 struct sh_eth_private *mdp = netdev_priv(ndev);
488
489 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300490 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100491 mdelay(1);
492}
493
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100494static void sh_eth_set_rate_gether(struct net_device *ndev)
495{
496 struct sh_eth_private *mdp = netdev_priv(ndev);
497
498 switch (mdp->speed) {
499 case 10: /* 10BASE */
500 sh_eth_write(ndev, GECMR_10, GECMR);
501 break;
502 case 100:/* 100BASE */
503 sh_eth_write(ndev, GECMR_100, GECMR);
504 break;
505 case 1000: /* 1000BASE */
506 sh_eth_write(ndev, GECMR_1000, GECMR);
507 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100508 }
509}
510
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100511#ifdef CONFIG_OF
512/* R7S72100 */
513static struct sh_eth_cpu_data r7s72100_data = {
514 .chip_reset = sh_eth_chip_reset,
515 .set_duplex = sh_eth_set_duplex,
516
517 .register_type = SH_ETH_REG_FAST_RZ,
518
519 .ecsr_value = ECSR_ICD,
520 .ecsipr_value = ECSIPR_ICDIP,
Chris Brandt33d446d2016-12-01 13:32:14 -0500521 .eesipr_value = 0xe77f009f,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100522
523 .tx_check = EESR_TC1 | EESR_FTC,
524 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
525 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300526 EESR_TDE,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100527 .fdr_value = 0x0000070f,
528
529 .no_psr = 1,
530 .apr = 1,
531 .mpr = 1,
532 .tpauser = 1,
533 .hw_swap = 1,
534 .rpadir = 1,
535 .rpadir_value = 2 << 16,
536 .no_trimd = 1,
537 .no_ade = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300538 .hw_checksum = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100539 .tsu = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100540};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100541
542static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
543{
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700544 sh_eth_chip_reset(ndev);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100545
546 sh_eth_select_mii(ndev);
547}
548
549/* R8A7740 */
550static struct sh_eth_cpu_data r8a7740_data = {
551 .chip_reset = sh_eth_chip_reset_r8a7740,
552 .set_duplex = sh_eth_set_duplex,
553 .set_rate = sh_eth_set_rate_gether,
554
555 .register_type = SH_ETH_REG_GIGABIT,
556
557 .ecsr_value = ECSR_ICD | ECSR_MPD,
558 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
559 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
560
561 .tx_check = EESR_TC1 | EESR_FTC,
562 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
563 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300564 EESR_TDE,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100565 .fdr_value = 0x0000070f,
566
567 .apr = 1,
568 .mpr = 1,
569 .tpauser = 1,
570 .bculr = 1,
571 .hw_swap = 1,
572 .rpadir = 1,
573 .rpadir_value = 2 << 16,
574 .no_trimd = 1,
575 .no_ade = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300576 .hw_checksum = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100577 .tsu = 1,
578 .select_mii = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100579};
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100580
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000581/* There is CPU dependent code */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000582static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000583{
584 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000585
586 switch (mdp->speed) {
587 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300588 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000589 break;
590 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300591 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000592 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000593 }
594}
595
Sergei Shtylyov674853b2013-04-27 10:44:24 +0000596/* R8A7778/9 */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000597static struct sh_eth_cpu_data r8a777x_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000598 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000599 .set_rate = sh_eth_set_rate_r8a777x,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000600
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400601 .register_type = SH_ETH_REG_FAST_RCAR,
602
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000603 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
604 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
605 .eesipr_value = 0x01ff009f,
606
607 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400608 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300609 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900610 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000611
612 .apr = 1,
613 .mpr = 1,
614 .tpauser = 1,
615 .hw_swap = 1,
616};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000617
Sergei Shtylyov94a12b12013-12-08 02:59:18 +0300618/* R8A7790/1 */
619static struct sh_eth_cpu_data r8a779x_data = {
Simon Hormane18dbf72013-07-23 10:18:05 +0900620 .set_duplex = sh_eth_set_duplex,
621 .set_rate = sh_eth_set_rate_r8a777x,
622
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400623 .register_type = SH_ETH_REG_FAST_RCAR,
624
Niklas Söderlunde410d862017-01-09 16:34:06 +0100625 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
626 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
627 ECSIPR_MPDIP,
Simon Hormane18dbf72013-07-23 10:18:05 +0900628 .eesipr_value = 0x01ff009f,
629
630 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900631 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300632 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900633 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900634
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100635 .trscer_err_mask = DESC_I_RINT8,
636
Simon Hormane18dbf72013-07-23 10:18:05 +0900637 .apr = 1,
638 .mpr = 1,
639 .tpauser = 1,
640 .hw_swap = 1,
641 .rmiimode = 1,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100642 .magic = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900643};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100644#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900645
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000646static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000647{
648 struct sh_eth_private *mdp = netdev_priv(ndev);
649
650 switch (mdp->speed) {
651 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300652 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000653 break;
654 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300655 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000656 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000657 }
658}
659
660/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000661static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000662 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000663 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000664
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400665 .register_type = SH_ETH_REG_FAST_SH4,
666
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000667 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
668 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyova80c3de2013-06-20 02:24:54 +0400669 .eesipr_value = 0x01ff009f,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000670
671 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400672 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300673 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000674
675 .apr = 1,
676 .mpr = 1,
677 .tpauser = 1,
678 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800679 .rpadir = 1,
680 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000681};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000682
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000683static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000684{
685 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000686
687 switch (mdp->speed) {
688 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000689 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000690 break;
691 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000692 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000693 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000694 }
695}
696
697/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000698static struct sh_eth_cpu_data sh7757_data = {
699 .set_duplex = sh_eth_set_duplex,
700 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000701
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400702 .register_type = SH_ETH_REG_FAST_SH4,
703
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000704 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000705
706 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400707 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300708 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000709
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000710 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000711 .apr = 1,
712 .mpr = 1,
713 .tpauser = 1,
714 .hw_swap = 1,
715 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000716 .rpadir = 1,
717 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000718 .rtrate = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000719};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000720
David S. Millere403d292013-06-07 23:40:41 -0700721#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000722#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
723#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
724static void sh_eth_chip_reset_giga(struct net_device *ndev)
725{
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100726 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300727 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000728
729 /* save MAHR and MALR */
730 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000731 malr[i] = ioread32((void *)GIGA_MALR(i));
732 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000733 }
734
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700735 sh_eth_chip_reset(ndev);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000736
737 /* restore MAHR and MALR */
738 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000739 iowrite32(malr[i], (void *)GIGA_MALR(i));
740 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000741 }
742}
743
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000744static void sh_eth_set_rate_giga(struct net_device *ndev)
745{
746 struct sh_eth_private *mdp = netdev_priv(ndev);
747
748 switch (mdp->speed) {
749 case 10: /* 10BASE */
750 sh_eth_write(ndev, 0x00000000, GECMR);
751 break;
752 case 100:/* 100BASE */
753 sh_eth_write(ndev, 0x00000010, GECMR);
754 break;
755 case 1000: /* 1000BASE */
756 sh_eth_write(ndev, 0x00000020, GECMR);
757 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000758 }
759}
760
761/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000762static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000763 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000764 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000765 .set_rate = sh_eth_set_rate_giga,
766
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400767 .register_type = SH_ETH_REG_GIGABIT,
768
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000769 .ecsr_value = ECSR_ICD | ECSR_MPD,
770 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
771 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
772
773 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400774 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
775 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300776 EESR_TDE,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000777 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000778
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000779 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000780 .apr = 1,
781 .mpr = 1,
782 .tpauser = 1,
783 .bculr = 1,
784 .hw_swap = 1,
785 .rpadir = 1,
786 .rpadir_value = 2 << 16,
787 .no_trimd = 1,
788 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000789 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000790};
791
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000792/* SH7734 */
793static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000794 .chip_reset = sh_eth_chip_reset,
795 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000796 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000797
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400798 .register_type = SH_ETH_REG_GIGABIT,
799
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000800 .ecsr_value = ECSR_ICD | ECSR_MPD,
801 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov978d3632017-01-04 22:18:24 +0300802 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003f07ff,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000803
804 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400805 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
806 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300807 EESR_TDE,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000808
809 .apr = 1,
810 .mpr = 1,
811 .tpauser = 1,
812 .bculr = 1,
813 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000814 .no_trimd = 1,
815 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000816 .tsu = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300817 .hw_checksum = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000818 .select_mii = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000819};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000820
821/* SH7763 */
822static struct sh_eth_cpu_data sh7763_data = {
823 .chip_reset = sh_eth_chip_reset,
824 .set_duplex = sh_eth_set_duplex,
825 .set_rate = sh_eth_set_rate_gether,
826
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400827 .register_type = SH_ETH_REG_GIGABIT,
828
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000829 .ecsr_value = ECSR_ICD | ECSR_MPD,
830 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov978d3632017-01-04 22:18:24 +0300831 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003f07ff,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000832
833 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300834 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300835 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000836
837 .apr = 1,
838 .mpr = 1,
839 .tpauser = 1,
840 .bculr = 1,
841 .hw_swap = 1,
842 .no_trimd = 1,
843 .no_ade = 1,
844 .tsu = 1,
845 .irq_flags = IRQF_SHARED,
846};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000847
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000848static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400849 .register_type = SH_ETH_REG_FAST_SH3_SH2,
850
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000851 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
852
853 .apr = 1,
854 .mpr = 1,
855 .tpauser = 1,
856 .hw_swap = 1,
857};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000858
859static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400860 .register_type = SH_ETH_REG_FAST_SH3_SH2,
861
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000862 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000863 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000864};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000865
866static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
867{
868 if (!cd->ecsr_value)
869 cd->ecsr_value = DEFAULT_ECSR_INIT;
870
871 if (!cd->ecsipr_value)
872 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
873
874 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300875 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000876 DEFAULT_FIFO_F_D_RFD;
877
878 if (!cd->fdr_value)
879 cd->fdr_value = DEFAULT_FDR_INIT;
880
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000881 if (!cd->tx_check)
882 cd->tx_check = DEFAULT_TX_CHECK;
883
884 if (!cd->eesr_err_check)
885 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +0900886
887 if (!cd->trscer_err_mask)
888 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000889}
890
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000891static int sh_eth_check_reset(struct net_device *ndev)
892{
893 int ret = 0;
894 int cnt = 100;
895
896 while (cnt > 0) {
Sergei Shtylyov97717ed2016-04-24 23:45:23 +0300897 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000898 break;
899 mdelay(1);
900 cnt--;
901 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400902 if (cnt <= 0) {
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300903 netdev_err(ndev, "Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000904 ret = -ETIMEDOUT;
905 }
906 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000907}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000908
909static int sh_eth_reset(struct net_device *ndev)
910{
911 struct sh_eth_private *mdp = netdev_priv(ndev);
912 int ret = 0;
913
Simon Hormandb893472014-01-17 09:22:28 +0900914 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000915 sh_eth_write(ndev, EDSR_ENALL, EDSR);
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300916 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000917
918 ret = sh_eth_check_reset(ndev);
919 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +0100920 return ret;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000921
922 /* Table Init */
923 sh_eth_write(ndev, 0x0, TDLAR);
924 sh_eth_write(ndev, 0x0, TDFAR);
925 sh_eth_write(ndev, 0x0, TDFXR);
926 sh_eth_write(ndev, 0x0, TDFFR);
927 sh_eth_write(ndev, 0x0, RDLAR);
928 sh_eth_write(ndev, 0x0, RDFAR);
929 sh_eth_write(ndev, 0x0, RDFXR);
930 sh_eth_write(ndev, 0x0, RDFFR);
931
932 /* Reset HW CRC register */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300933 if (mdp->cd->hw_checksum)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000934 sh_eth_write(ndev, 0x0, CSMR);
935
936 /* Select MII mode */
937 if (mdp->cd->select_mii)
938 sh_eth_select_mii(ndev);
939 } else {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300940 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000941 mdelay(3);
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300942 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000943 }
944
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000945 return ret;
946}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000947
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000948static void sh_eth_set_receive_align(struct sk_buff *skb)
949{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900950 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000951
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000952 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900953 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000954}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000955
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300956/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700957static void update_mac_address(struct net_device *ndev)
958{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000959 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300960 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
961 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000962 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300963 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700964}
965
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300966/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700967 *
968 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
969 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
970 * When you want use this device, you must set MAC address in bootloader.
971 *
972 */
Magnus Damm748031f2009-10-09 00:17:14 +0000973static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700974{
Magnus Damm748031f2009-10-09 00:17:14 +0000975 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -0700976 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +0000977 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +0300978 u32 mahr = sh_eth_read(ndev, MAHR);
979 u32 malr = sh_eth_read(ndev, MALR);
980
981 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
982 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
983 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
984 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
985 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
986 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +0000987 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700988}
989
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100990static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000991{
Simon Hormandb893472014-01-17 09:22:28 +0900992 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000993 return EDTRR_TRNS_GETHER;
994 else
995 return EDTRR_TRNS_ETHER;
996}
997
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700998struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000999 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001000 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001001 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001002};
1003
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001004static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001005{
1006 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001007 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001008
1009 if (bitbang->set_gate)
1010 bitbang->set_gate(bitbang->addr);
1011
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001012 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001013 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001014 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001015 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001016 pir &= ~mask;
1017 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001018}
1019
1020/* Data I/O pin control */
1021static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1022{
1023 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001024}
1025
1026/* Set bit data*/
1027static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1028{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001029 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001030}
1031
1032/* Get bit data*/
1033static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1034{
1035 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001036
1037 if (bitbang->set_gate)
1038 bitbang->set_gate(bitbang->addr);
1039
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001040 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001041}
1042
1043/* MDC pin control */
1044static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1045{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001046 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001047}
1048
1049/* mdio bus control struct */
1050static struct mdiobb_ops bb_ops = {
1051 .owner = THIS_MODULE,
1052 .set_mdc = sh_mdc_ctrl,
1053 .set_mdio_dir = sh_mmd_ctrl,
1054 .set_mdio_data = sh_set_mdio,
1055 .get_mdio_data = sh_get_mdio,
1056};
1057
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001058/* free skb and descriptor buffer */
1059static void sh_eth_ring_free(struct net_device *ndev)
1060{
1061 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001062 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001063
1064 /* Free Rx skb ringbuffer */
1065 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001066 for (i = 0; i < mdp->num_rx_ring; i++)
1067 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001068 }
1069 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001070 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001071
1072 /* Free Tx skb ringbuffer */
1073 if (mdp->tx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001074 for (i = 0; i < mdp->num_tx_ring; i++)
1075 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001076 }
1077 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001078 mdp->tx_skbuff = NULL;
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001079
1080 if (mdp->rx_ring) {
1081 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1082 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1083 mdp->rx_desc_dma);
1084 mdp->rx_ring = NULL;
1085 }
1086
1087 if (mdp->tx_ring) {
1088 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1089 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1090 mdp->tx_desc_dma);
1091 mdp->tx_ring = NULL;
1092 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001093}
1094
1095/* format skb and descriptor buffer */
1096static void sh_eth_ring_format(struct net_device *ndev)
1097{
1098 struct sh_eth_private *mdp = netdev_priv(ndev);
1099 int i;
1100 struct sk_buff *skb;
1101 struct sh_eth_rxdesc *rxdesc = NULL;
1102 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001103 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1104 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001105 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001106 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001107 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001108
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001109 mdp->cur_rx = 0;
1110 mdp->cur_tx = 0;
1111 mdp->dirty_rx = 0;
1112 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001113
1114 memset(mdp->rx_ring, 0, rx_ringsize);
1115
1116 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001117 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001118 /* skb */
1119 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001120 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001121 if (skb == NULL)
1122 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001123 sh_eth_set_receive_align(skb);
1124
Sergei Shtylyovab857912015-10-24 00:46:03 +03001125 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001126 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001127 dma_addr = dma_map_single(&ndev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001128 DMA_FROM_DEVICE);
1129 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1130 kfree_skb(skb);
1131 break;
1132 }
1133 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001134
1135 /* RX descriptor */
1136 rxdesc = &mdp->rx_ring[i];
1137 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001138 rxdesc->addr = cpu_to_le32(dma_addr);
1139 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001140
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001141 /* Rx descriptor address set */
1142 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001143 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001144 if (sh_eth_is_gether(mdp) ||
1145 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001146 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001147 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001148 }
1149
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001150 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001151
1152 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001153 if (rxdesc)
1154 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001155
1156 memset(mdp->tx_ring, 0, tx_ringsize);
1157
1158 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001159 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001160 mdp->tx_skbuff[i] = NULL;
1161 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001162 txdesc->status = cpu_to_le32(TD_TFP);
1163 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001164 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001165 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001166 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001167 if (sh_eth_is_gether(mdp) ||
1168 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001169 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001170 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001171 }
1172
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001173 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001174}
1175
1176/* Get skb and descriptor buffer */
1177static int sh_eth_ring_init(struct net_device *ndev)
1178{
1179 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001180 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001181
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001182 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001183 * card needs room to do 8 byte alignment, +2 so we can reserve
1184 * the first 2 bytes, and +16 gets room for the status word from the
1185 * card.
1186 */
1187 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1188 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001189 if (mdp->cd->rpadir)
1190 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001191
1192 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001193 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1194 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001195 if (!mdp->rx_skbuff)
1196 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001197
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001198 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1199 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001200 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001201 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001202
1203 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001204 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001205 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001206 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001207 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001208 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001209
1210 mdp->dirty_rx = 0;
1211
1212 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001213 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001214 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001215 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001216 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001217 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001218 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001219
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001220ring_free:
1221 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001222 sh_eth_ring_free(ndev);
1223
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001224 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001225}
1226
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001227static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001228{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001229 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001230 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001231
1232 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001233 ret = sh_eth_reset(ndev);
1234 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001235 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001236
Simon Horman55754f12013-07-23 10:18:04 +09001237 if (mdp->cd->rmiimode)
1238 sh_eth_write(ndev, 0x1, RMIIMODE);
1239
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001240 /* Descriptor format */
1241 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001242 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001243 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001244
1245 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001246 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001247
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001248#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001249 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001250 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001251 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001252#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001253 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001254
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001255 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001256 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1257 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001258
Ben Dooks530aa2d2014-06-03 12:21:13 +01001259 /* Frame recv control (enable multiple-packets per rx irq) */
1260 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001261
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001262 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001263
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001264 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001265 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001266
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001267 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001268
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001269 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001270 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001271
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001272 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001273 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1274 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001275
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001276 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001277 mdp->irq_enabled = true;
1278 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001279
1280 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001281 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1282 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001283
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001284 if (mdp->cd->set_rate)
1285 mdp->cd->set_rate(ndev);
1286
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001287 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001288 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001289
1290 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001291 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001292
1293 /* Set MAC address */
1294 update_mac_address(ndev);
1295
1296 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001297 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001298 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001299 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001300 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001301 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001302 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001303
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001304 /* Setting the Rx mode will start the Rx process. */
1305 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001306
1307 return ret;
1308}
1309
Ben Hutchings740c7f32015-01-27 00:49:32 +00001310static void sh_eth_dev_exit(struct net_device *ndev)
1311{
1312 struct sh_eth_private *mdp = netdev_priv(ndev);
1313 int i;
1314
1315 /* Deactivate all TX descriptors, so DMA should stop at next
1316 * packet boundary if it's currently running
1317 */
1318 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001319 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001320
1321 /* Disable TX FIFO egress to MAC */
1322 sh_eth_rcv_snd_disable(ndev);
1323
1324 /* Stop RX DMA at next packet boundary */
1325 sh_eth_write(ndev, 0, EDRRR);
1326
1327 /* Aside from TX DMA, we can't tell when the hardware is
1328 * really stopped, so we need to reset to make sure.
1329 * Before doing that, wait for long enough to *probably*
1330 * finish transmitting the last packet and poll stats.
1331 */
1332 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1333 sh_eth_get_stats(ndev);
1334 sh_eth_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001335
1336 /* Set MAC address again */
1337 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001338}
1339
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001340/* free Tx skb function */
1341static int sh_eth_txfree(struct net_device *ndev)
1342{
1343 struct sh_eth_private *mdp = netdev_priv(ndev);
1344 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001345 int free_num = 0;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001346 int entry;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001347
1348 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001349 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001350 txdesc = &mdp->tx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001351 if (txdesc->status & cpu_to_le32(TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001352 break;
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001353 /* TACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001354 dma_rmb();
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001355 netif_info(mdp, tx_done, ndev,
1356 "tx entry %d status 0x%08x\n",
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001357 entry, le32_to_cpu(txdesc->status));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001358 /* Free the original skb. */
1359 if (mdp->tx_skbuff[entry]) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001360 dma_unmap_single(&ndev->dev, le32_to_cpu(txdesc->addr),
1361 le32_to_cpu(txdesc->len) >> 16,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001362 DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001363 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1364 mdp->tx_skbuff[entry] = NULL;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001365 free_num++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001366 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001367 txdesc->status = cpu_to_le32(TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001368 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001369 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001370
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001371 ndev->stats.tx_packets++;
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001372 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001373 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001374 return free_num;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001375}
1376
1377/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001378static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001379{
1380 struct sh_eth_private *mdp = netdev_priv(ndev);
1381 struct sh_eth_rxdesc *rxdesc;
1382
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001383 int entry = mdp->cur_rx % mdp->num_rx_ring;
1384 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001385 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001386 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001387 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001388 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001389 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001390 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001391 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001392
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001393 boguscnt = min(boguscnt, *quota);
1394 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001395 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001396 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001397 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001398 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001399 desc_status = le32_to_cpu(rxdesc->status);
1400 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001401
1402 if (--boguscnt < 0)
1403 break;
1404
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001405 netif_info(mdp, rx_status, ndev,
1406 "rx entry %d status 0x%08x len %d\n",
1407 entry, desc_status, pkt_len);
1408
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001409 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001410 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001411
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001412 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001413 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001414 * bit 0. However, in case of the R8A7740 and R7S72100
1415 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001416 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001417 */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001418 if (mdp->cd->hw_checksum)
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001419 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001420
Sergei Shtylyov248be832015-12-04 01:45:40 +03001421 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001422 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1423 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001424 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001425 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001426 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001427 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001428 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001429 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001430 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001431 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001432 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001433 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001434 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001435 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001436 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001437 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001438 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001439 if (!mdp->cd->hw_swap)
1440 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001441 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001442 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001443 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001444 if (mdp->cd->rpadir)
1445 skb_reserve(skb, NET_IP_ALIGN);
Sergei Shtylyov12996532015-12-13 23:05:07 +03001446 dma_unmap_single(&ndev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001447 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001448 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001449 skb_put(skb, pkt_len);
1450 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001451 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001452 ndev->stats.rx_packets++;
1453 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001454 if (desc_status & RD_RFS8)
1455 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001456 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001457 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001458 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001459 }
1460
1461 /* Refill the Rx ring buffers. */
1462 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001463 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001464 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001465 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001466 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001467 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001468
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001469 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001470 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001471 if (skb == NULL)
1472 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001473 sh_eth_set_receive_align(skb);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001474 dma_addr = dma_map_single(&ndev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001475 buf_len, DMA_FROM_DEVICE);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001476 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1477 kfree_skb(skb);
1478 break;
1479 }
1480 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001481
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001482 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001483 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001484 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001485 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001486 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001487 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001488 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001489 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001490 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001491 }
1492
1493 /* Restart Rx engine if stopped. */
1494 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001495 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001496 /* fix the values for the next receiving if RDE is set */
Ben Hutchings33657112015-02-26 20:34:14 +00001497 if (intr_status & EESR_RDE &&
1498 mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001499 u32 count = (sh_eth_read(ndev, RDFAR) -
1500 sh_eth_read(ndev, RDLAR)) >> 4;
1501
1502 mdp->cur_rx = count;
1503 mdp->dirty_rx = count;
1504 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001505 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001506 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001507
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001508 *quota -= limit - boguscnt - 1;
1509
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001510 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001511}
1512
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001513static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001514{
1515 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001516 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001517}
1518
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001519static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001520{
1521 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001522 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001523}
1524
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001525/* E-MAC interrupt handler */
1526static void sh_eth_emac_interrupt(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001527{
1528 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001529 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001530 u32 link_stat;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001531
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001532 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1533 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1534 if (felic_stat & ECSR_ICD)
1535 ndev->stats.tx_carrier_errors++;
1536 if (felic_stat & ECSR_LCHNG) {
1537 /* Link Changed */
1538 if (mdp->cd->no_psr || mdp->no_ether_link)
1539 return;
1540 link_stat = sh_eth_read(ndev, PSR);
1541 if (mdp->ether_link_active_low)
1542 link_stat = ~link_stat;
1543 if (!(link_stat & PHY_ST_LINK)) {
1544 sh_eth_rcv_snd_disable(ndev);
1545 } else {
1546 /* Link Up */
1547 sh_eth_modify(ndev, EESIPR, DMAC_M_ECI, 0);
1548 /* clear int */
1549 sh_eth_modify(ndev, ECSR, 0, 0);
1550 sh_eth_modify(ndev, EESIPR, DMAC_M_ECI, DMAC_M_ECI);
1551 /* enable tx and rx */
1552 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001553 }
1554 }
Niklas Söderlundd8981d02017-01-09 16:34:05 +01001555 if (felic_stat & ECSR_MPD)
1556 pm_wakeup_event(&mdp->pdev->dev, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001557}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001558
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001559/* error control function */
1560static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1561{
1562 struct sh_eth_private *mdp = netdev_priv(ndev);
1563 u32 mask;
1564
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001565 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001566 /* Unused write back interrupt */
1567 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001568 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001569 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001570 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001571 }
1572
1573 if (intr_status & EESR_RABT) {
1574 /* Receive Abort int */
1575 if (intr_status & EESR_RFRMER) {
1576 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001577 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001578 }
1579 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001580
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001581 if (intr_status & EESR_TDE) {
1582 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001583 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001584 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001585 }
1586
1587 if (intr_status & EESR_TFE) {
1588 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001589 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001590 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001591 }
1592
1593 if (intr_status & EESR_RDE) {
1594 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001595 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001596 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001597
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001598 if (intr_status & EESR_RFE) {
1599 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001600 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001601 }
1602
1603 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1604 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001605 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001606 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001607 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001608
1609 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1610 if (mdp->cd->no_ade)
1611 mask &= ~EESR_ADE;
1612 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001613 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001614 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001615
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001616 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001617 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1618 intr_status, mdp->cur_tx, mdp->dirty_tx,
1619 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001620 /* dirty buffer free */
1621 sh_eth_txfree(ndev);
1622
1623 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001624 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001625 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001626 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001627 }
1628 /* wakeup */
1629 netif_wake_queue(ndev);
1630 }
1631}
1632
1633static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1634{
1635 struct net_device *ndev = netdev;
1636 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001637 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001638 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001639 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001640
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001641 spin_lock(&mdp->lock);
1642
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001643 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001644 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001645 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1646 * enabled since it's the one that comes thru regardless of the mask,
1647 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1648 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1649 * bit...
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001650 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001651 intr_enable = sh_eth_read(ndev, EESIPR);
1652 intr_status &= intr_enable | DMAC_M_ECI;
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001653 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1654 cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001655 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001656 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001657 goto out;
1658
Sergei Shtylyov2344ef32016-12-30 00:07:38 +03001659 if (unlikely(!mdp->irq_enabled)) {
Ben Hutchings283e38d2015-01-22 12:44:08 +00001660 sh_eth_write(ndev, 0, EESIPR);
1661 goto out;
1662 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001663
Sergei Shtylyov37191092013-06-19 23:30:23 +04001664 if (intr_status & EESR_RX_CHECK) {
1665 if (napi_schedule_prep(&mdp->napi)) {
1666 /* Mask Rx interrupts */
1667 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1668 EESIPR);
1669 __napi_schedule(&mdp->napi);
1670 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001671 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001672 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001673 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001674 }
1675 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001676
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001677 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001678 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001679 /* Clear Tx interrupts */
1680 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1681
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001682 sh_eth_txfree(ndev);
1683 netif_wake_queue(ndev);
1684 }
1685
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001686 /* E-MAC interrupt */
1687 if (intr_status & EESR_ECI)
1688 sh_eth_emac_interrupt(ndev);
1689
Sergei Shtylyov37191092013-06-19 23:30:23 +04001690 if (intr_status & cd->eesr_err_check) {
1691 /* Clear error interrupts */
1692 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1693
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001694 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001695 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001696
Ben Hutchings283e38d2015-01-22 12:44:08 +00001697out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001698 spin_unlock(&mdp->lock);
1699
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001700 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001701}
1702
Sergei Shtylyov37191092013-06-19 23:30:23 +04001703static int sh_eth_poll(struct napi_struct *napi, int budget)
1704{
1705 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1706 napi);
1707 struct net_device *ndev = napi->dev;
1708 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001709 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001710
1711 for (;;) {
1712 intr_status = sh_eth_read(ndev, EESR);
1713 if (!(intr_status & EESR_RX_CHECK))
1714 break;
1715 /* Clear Rx interrupts */
1716 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1717
1718 if (sh_eth_rx(ndev, intr_status, &quota))
1719 goto out;
1720 }
1721
1722 napi_complete(napi);
1723
1724 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001725 if (mdp->irq_enabled)
1726 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001727out:
1728 return budget - quota;
1729}
1730
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001731/* PHY state control function */
1732static void sh_eth_adjust_link(struct net_device *ndev)
1733{
1734 struct sh_eth_private *mdp = netdev_priv(ndev);
Philippe Reynes9fd03752016-08-10 00:04:48 +02001735 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001736 int new_state = 0;
1737
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001738 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001739 if (phydev->duplex != mdp->duplex) {
1740 new_state = 1;
1741 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001742 if (mdp->cd->set_duplex)
1743 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001744 }
1745
1746 if (phydev->speed != mdp->speed) {
1747 new_state = 1;
1748 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001749 if (mdp->cd->set_rate)
1750 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001751 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001752 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001753 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001754 new_state = 1;
1755 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001756 if (mdp->cd->no_psr || mdp->no_ether_link)
1757 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001758 }
1759 } else if (mdp->link) {
1760 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001761 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001762 mdp->speed = 0;
1763 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001764 if (mdp->cd->no_psr || mdp->no_ether_link)
1765 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001766 }
1767
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001768 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001769 phy_print_status(phydev);
1770}
1771
1772/* PHY init function */
1773static int sh_eth_phy_init(struct net_device *ndev)
1774{
Ben Dooks702eca02014-03-12 17:47:40 +00001775 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001776 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001777 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001778
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001779 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001780 mdp->speed = 0;
1781 mdp->duplex = -1;
1782
1783 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001784 if (np) {
1785 struct device_node *pn;
1786
1787 pn = of_parse_phandle(np, "phy-handle", 0);
1788 phydev = of_phy_connect(ndev, pn,
1789 sh_eth_adjust_link, 0,
1790 mdp->phy_interface);
1791
Peter Chen8da703d2016-08-01 15:02:40 +08001792 of_node_put(pn);
Ben Dooks702eca02014-03-12 17:47:40 +00001793 if (!phydev)
1794 phydev = ERR_PTR(-ENOENT);
1795 } else {
1796 char phy_id[MII_BUS_ID_SIZE + 3];
1797
1798 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1799 mdp->mii_bus->id, mdp->phy_id);
1800
1801 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1802 mdp->phy_interface);
1803 }
1804
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001805 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001806 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001807 return PTR_ERR(phydev);
1808 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001809
Andrew Lunn22209432016-01-06 20:11:13 +01001810 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001811
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001812 return 0;
1813}
1814
1815/* PHY control start function */
1816static int sh_eth_phy_start(struct net_device *ndev)
1817{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001818 int ret;
1819
1820 ret = sh_eth_phy_init(ndev);
1821 if (ret)
1822 return ret;
1823
Philippe Reynes9fd03752016-08-10 00:04:48 +02001824 phy_start(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001825
1826 return 0;
1827}
1828
Philippe Reynesf08aff42016-08-10 00:04:49 +02001829static int sh_eth_get_link_ksettings(struct net_device *ndev,
1830 struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001831{
1832 struct sh_eth_private *mdp = netdev_priv(ndev);
1833 unsigned long flags;
1834 int ret;
1835
Philippe Reynes9fd03752016-08-10 00:04:48 +02001836 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001837 return -ENODEV;
1838
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001839 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynesf08aff42016-08-10 00:04:49 +02001840 ret = phy_ethtool_ksettings_get(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001841 spin_unlock_irqrestore(&mdp->lock, flags);
1842
1843 return ret;
1844}
1845
Philippe Reynesf08aff42016-08-10 00:04:49 +02001846static int sh_eth_set_link_ksettings(struct net_device *ndev,
1847 const struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001848{
1849 struct sh_eth_private *mdp = netdev_priv(ndev);
1850 unsigned long flags;
1851 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001852
Philippe Reynes9fd03752016-08-10 00:04:48 +02001853 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001854 return -ENODEV;
1855
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001856 spin_lock_irqsave(&mdp->lock, flags);
1857
1858 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001859 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001860
Philippe Reynesf08aff42016-08-10 00:04:49 +02001861 ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001862 if (ret)
1863 goto error_exit;
1864
Philippe Reynesf08aff42016-08-10 00:04:49 +02001865 if (cmd->base.duplex == DUPLEX_FULL)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001866 mdp->duplex = 1;
1867 else
1868 mdp->duplex = 0;
1869
1870 if (mdp->cd->set_duplex)
1871 mdp->cd->set_duplex(ndev);
1872
1873error_exit:
1874 mdelay(1);
1875
1876 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001877 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001878
1879 spin_unlock_irqrestore(&mdp->lock, flags);
1880
1881 return ret;
1882}
1883
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00001884/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
1885 * version must be bumped as well. Just adding registers up to that
1886 * limit is fine, as long as the existing register indices don't
1887 * change.
1888 */
1889#define SH_ETH_REG_DUMP_VERSION 1
1890#define SH_ETH_REG_DUMP_MAX_REGS 256
1891
1892static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
1893{
1894 struct sh_eth_private *mdp = netdev_priv(ndev);
1895 struct sh_eth_cpu_data *cd = mdp->cd;
1896 u32 *valid_map;
1897 size_t len;
1898
1899 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
1900
1901 /* Dump starts with a bitmap that tells ethtool which
1902 * registers are defined for this chip.
1903 */
1904 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
1905 if (buf) {
1906 valid_map = buf;
1907 buf += len;
1908 } else {
1909 valid_map = NULL;
1910 }
1911
1912 /* Add a register to the dump, if it has a defined offset.
1913 * This automatically skips most undefined registers, but for
1914 * some it is also necessary to check a capability flag in
1915 * struct sh_eth_cpu_data.
1916 */
1917#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
1918#define add_reg_from(reg, read_expr) do { \
1919 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
1920 if (buf) { \
1921 mark_reg_valid(reg); \
1922 *buf++ = read_expr; \
1923 } \
1924 ++len; \
1925 } \
1926 } while (0)
1927#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
1928#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
1929
1930 add_reg(EDSR);
1931 add_reg(EDMR);
1932 add_reg(EDTRR);
1933 add_reg(EDRRR);
1934 add_reg(EESR);
1935 add_reg(EESIPR);
1936 add_reg(TDLAR);
1937 add_reg(TDFAR);
1938 add_reg(TDFXR);
1939 add_reg(TDFFR);
1940 add_reg(RDLAR);
1941 add_reg(RDFAR);
1942 add_reg(RDFXR);
1943 add_reg(RDFFR);
1944 add_reg(TRSCER);
1945 add_reg(RMFCR);
1946 add_reg(TFTR);
1947 add_reg(FDR);
1948 add_reg(RMCR);
1949 add_reg(TFUCR);
1950 add_reg(RFOCR);
1951 if (cd->rmiimode)
1952 add_reg(RMIIMODE);
1953 add_reg(FCFTR);
1954 if (cd->rpadir)
1955 add_reg(RPADIR);
1956 if (!cd->no_trimd)
1957 add_reg(TRIMD);
1958 add_reg(ECMR);
1959 add_reg(ECSR);
1960 add_reg(ECSIPR);
1961 add_reg(PIR);
1962 if (!cd->no_psr)
1963 add_reg(PSR);
1964 add_reg(RDMLR);
1965 add_reg(RFLR);
1966 add_reg(IPGR);
1967 if (cd->apr)
1968 add_reg(APR);
1969 if (cd->mpr)
1970 add_reg(MPR);
1971 add_reg(RFCR);
1972 add_reg(RFCF);
1973 if (cd->tpauser)
1974 add_reg(TPAUSER);
1975 add_reg(TPAUSECR);
1976 add_reg(GECMR);
1977 if (cd->bculr)
1978 add_reg(BCULR);
1979 add_reg(MAHR);
1980 add_reg(MALR);
1981 add_reg(TROCR);
1982 add_reg(CDCR);
1983 add_reg(LCCR);
1984 add_reg(CNDCR);
1985 add_reg(CEFCR);
1986 add_reg(FRECR);
1987 add_reg(TSFRCR);
1988 add_reg(TLFRCR);
1989 add_reg(CERCR);
1990 add_reg(CEECR);
1991 add_reg(MAFCR);
1992 if (cd->rtrate)
1993 add_reg(RTRATE);
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001994 if (cd->hw_checksum)
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00001995 add_reg(CSMR);
1996 if (cd->select_mii)
1997 add_reg(RMII_MII);
1998 add_reg(ARSTR);
1999 if (cd->tsu) {
2000 add_tsu_reg(TSU_CTRST);
2001 add_tsu_reg(TSU_FWEN0);
2002 add_tsu_reg(TSU_FWEN1);
2003 add_tsu_reg(TSU_FCM);
2004 add_tsu_reg(TSU_BSYSL0);
2005 add_tsu_reg(TSU_BSYSL1);
2006 add_tsu_reg(TSU_PRISL0);
2007 add_tsu_reg(TSU_PRISL1);
2008 add_tsu_reg(TSU_FWSL0);
2009 add_tsu_reg(TSU_FWSL1);
2010 add_tsu_reg(TSU_FWSLC);
2011 add_tsu_reg(TSU_QTAG0);
2012 add_tsu_reg(TSU_QTAG1);
2013 add_tsu_reg(TSU_QTAGM0);
2014 add_tsu_reg(TSU_QTAGM1);
2015 add_tsu_reg(TSU_FWSR);
2016 add_tsu_reg(TSU_FWINMK);
2017 add_tsu_reg(TSU_ADQT0);
2018 add_tsu_reg(TSU_ADQT1);
2019 add_tsu_reg(TSU_VTAG0);
2020 add_tsu_reg(TSU_VTAG1);
2021 add_tsu_reg(TSU_ADSBSY);
2022 add_tsu_reg(TSU_TEN);
2023 add_tsu_reg(TSU_POST1);
2024 add_tsu_reg(TSU_POST2);
2025 add_tsu_reg(TSU_POST3);
2026 add_tsu_reg(TSU_POST4);
2027 if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
2028 /* This is the start of a table, not just a single
2029 * register.
2030 */
2031 if (buf) {
2032 unsigned int i;
2033
2034 mark_reg_valid(TSU_ADRH0);
2035 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2036 *buf++ = ioread32(
2037 mdp->tsu_addr +
2038 mdp->reg_offset[TSU_ADRH0] +
2039 i * 4);
2040 }
2041 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2042 }
2043 }
2044
2045#undef mark_reg_valid
2046#undef add_reg_from
2047#undef add_reg
2048#undef add_tsu_reg
2049
2050 return len * 4;
2051}
2052
2053static int sh_eth_get_regs_len(struct net_device *ndev)
2054{
2055 return __sh_eth_get_regs(ndev, NULL);
2056}
2057
2058static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2059 void *buf)
2060{
2061 struct sh_eth_private *mdp = netdev_priv(ndev);
2062
2063 regs->version = SH_ETH_REG_DUMP_VERSION;
2064
2065 pm_runtime_get_sync(&mdp->pdev->dev);
2066 __sh_eth_get_regs(ndev, buf);
2067 pm_runtime_put_sync(&mdp->pdev->dev);
2068}
2069
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002070static int sh_eth_nway_reset(struct net_device *ndev)
2071{
2072 struct sh_eth_private *mdp = netdev_priv(ndev);
2073 unsigned long flags;
2074 int ret;
2075
Philippe Reynes9fd03752016-08-10 00:04:48 +02002076 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002077 return -ENODEV;
2078
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002079 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynes9fd03752016-08-10 00:04:48 +02002080 ret = phy_start_aneg(ndev->phydev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002081 spin_unlock_irqrestore(&mdp->lock, flags);
2082
2083 return ret;
2084}
2085
2086static u32 sh_eth_get_msglevel(struct net_device *ndev)
2087{
2088 struct sh_eth_private *mdp = netdev_priv(ndev);
2089 return mdp->msg_enable;
2090}
2091
2092static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2093{
2094 struct sh_eth_private *mdp = netdev_priv(ndev);
2095 mdp->msg_enable = value;
2096}
2097
2098static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2099 "rx_current", "tx_current",
2100 "rx_dirty", "tx_dirty",
2101};
2102#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2103
2104static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2105{
2106 switch (sset) {
2107 case ETH_SS_STATS:
2108 return SH_ETH_STATS_LEN;
2109 default:
2110 return -EOPNOTSUPP;
2111 }
2112}
2113
2114static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002115 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002116{
2117 struct sh_eth_private *mdp = netdev_priv(ndev);
2118 int i = 0;
2119
2120 /* device-specific stats */
2121 data[i++] = mdp->cur_rx;
2122 data[i++] = mdp->cur_tx;
2123 data[i++] = mdp->dirty_rx;
2124 data[i++] = mdp->dirty_tx;
2125}
2126
2127static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2128{
2129 switch (stringset) {
2130 case ETH_SS_STATS:
2131 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002132 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002133 break;
2134 }
2135}
2136
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002137static void sh_eth_get_ringparam(struct net_device *ndev,
2138 struct ethtool_ringparam *ring)
2139{
2140 struct sh_eth_private *mdp = netdev_priv(ndev);
2141
2142 ring->rx_max_pending = RX_RING_MAX;
2143 ring->tx_max_pending = TX_RING_MAX;
2144 ring->rx_pending = mdp->num_rx_ring;
2145 ring->tx_pending = mdp->num_tx_ring;
2146}
2147
2148static int sh_eth_set_ringparam(struct net_device *ndev,
2149 struct ethtool_ringparam *ring)
2150{
2151 struct sh_eth_private *mdp = netdev_priv(ndev);
2152 int ret;
2153
2154 if (ring->tx_pending > TX_RING_MAX ||
2155 ring->rx_pending > RX_RING_MAX ||
2156 ring->tx_pending < TX_RING_MIN ||
2157 ring->rx_pending < RX_RING_MIN)
2158 return -EINVAL;
2159 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2160 return -EINVAL;
2161
2162 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002163 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002164 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002165
Ben Hutchings283e38d2015-01-22 12:44:08 +00002166 /* Serialise with the interrupt handler and NAPI, then
2167 * disable interrupts. We have to clear the
2168 * irq_enabled flag first to ensure that interrupts
2169 * won't be re-enabled.
2170 */
2171 mdp->irq_enabled = false;
2172 synchronize_irq(ndev->irq);
2173 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002174 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002175
Ben Hutchings740c7f32015-01-27 00:49:32 +00002176 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002177
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002178 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002179 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002180 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002181
2182 /* Set new parameters */
2183 mdp->num_rx_ring = ring->rx_pending;
2184 mdp->num_tx_ring = ring->tx_pending;
2185
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002186 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002187 ret = sh_eth_ring_init(ndev);
2188 if (ret < 0) {
2189 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2190 __func__);
2191 return ret;
2192 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002193 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002194 if (ret < 0) {
2195 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2196 __func__);
2197 return ret;
2198 }
2199
Ben Hutchingsbd888912015-01-22 12:40:25 +00002200 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002201 }
2202
2203 return 0;
2204}
2205
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002206static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2207{
2208 struct sh_eth_private *mdp = netdev_priv(ndev);
2209
2210 wol->supported = 0;
2211 wol->wolopts = 0;
2212
2213 if (mdp->cd->magic && mdp->clk) {
2214 wol->supported = WAKE_MAGIC;
2215 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2216 }
2217}
2218
2219static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2220{
2221 struct sh_eth_private *mdp = netdev_priv(ndev);
2222
2223 if (!mdp->cd->magic || !mdp->clk || wol->wolopts & ~WAKE_MAGIC)
2224 return -EOPNOTSUPP;
2225
2226 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2227
2228 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2229
2230 return 0;
2231}
2232
stephen hemminger9b07be42012-01-04 12:59:49 +00002233static const struct ethtool_ops sh_eth_ethtool_ops = {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002234 .get_regs_len = sh_eth_get_regs_len,
2235 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002236 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002237 .get_msglevel = sh_eth_get_msglevel,
2238 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002239 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002240 .get_strings = sh_eth_get_strings,
2241 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2242 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002243 .get_ringparam = sh_eth_get_ringparam,
2244 .set_ringparam = sh_eth_set_ringparam,
Philippe Reynesf08aff42016-08-10 00:04:49 +02002245 .get_link_ksettings = sh_eth_get_link_ksettings,
2246 .set_link_ksettings = sh_eth_set_link_ksettings,
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002247 .get_wol = sh_eth_get_wol,
2248 .set_wol = sh_eth_set_wol,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002249};
2250
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002251/* network device open function */
2252static int sh_eth_open(struct net_device *ndev)
2253{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002254 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002255 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002256
Magnus Dammbcd51492009-10-09 00:20:04 +00002257 pm_runtime_get_sync(&mdp->pdev->dev);
2258
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002259 napi_enable(&mdp->napi);
2260
Joe Perchesa0607fd2009-11-18 23:29:17 -08002261 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002262 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002263 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002264 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002265 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002266 }
2267
2268 /* Descriptor set */
2269 ret = sh_eth_ring_init(ndev);
2270 if (ret)
2271 goto out_free_irq;
2272
2273 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002274 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002275 if (ret)
2276 goto out_free_irq;
2277
2278 /* PHY control start*/
2279 ret = sh_eth_phy_start(ndev);
2280 if (ret)
2281 goto out_free_irq;
2282
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002283 netif_start_queue(ndev);
2284
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002285 mdp->is_opened = 1;
2286
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002287 return ret;
2288
2289out_free_irq:
2290 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002291out_napi_off:
2292 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002293 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002294 return ret;
2295}
2296
2297/* Timeout function */
2298static void sh_eth_tx_timeout(struct net_device *ndev)
2299{
2300 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002301 struct sh_eth_rxdesc *rxdesc;
2302 int i;
2303
2304 netif_stop_queue(ndev);
2305
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002306 netif_err(mdp, timer, ndev,
2307 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002308 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002309
2310 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002311 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002312
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002313 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002314 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002315 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002316 rxdesc->status = cpu_to_le32(0);
2317 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002318 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002319 mdp->rx_skbuff[i] = NULL;
2320 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002321 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002322 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002323 mdp->tx_skbuff[i] = NULL;
2324 }
2325
2326 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002327 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002328
2329 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002330}
2331
2332/* Packet transmit function */
2333static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2334{
2335 struct sh_eth_private *mdp = netdev_priv(ndev);
2336 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002337 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002338 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002339 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002340
2341 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002342 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002343 if (!sh_eth_txfree(ndev)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002344 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002345 netif_stop_queue(ndev);
2346 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002347 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002348 }
2349 }
2350 spin_unlock_irqrestore(&mdp->lock, flags);
2351
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002352 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002353 return NETDEV_TX_OK;
2354
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002355 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002356 mdp->tx_skbuff[entry] = skb;
2357 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002358 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002359 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002360 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Sergei Shtylyov12996532015-12-13 23:05:07 +03002361 dma_addr = dma_map_single(&ndev->dev, skb->data, skb->len,
2362 DMA_TO_DEVICE);
2363 if (dma_mapping_error(&ndev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002364 kfree_skb(skb);
2365 return NETDEV_TX_OK;
2366 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002367 txdesc->addr = cpu_to_le32(dma_addr);
2368 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002369
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002370 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002371 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002372 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002373 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002374 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002375
2376 mdp->cur_tx++;
2377
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002378 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2379 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002380
Patrick McHardy6ed10652009-06-23 06:03:08 +00002381 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002382}
2383
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002384/* The statistics registers have write-clear behaviour, which means we
2385 * will lose any increment between the read and write. We mitigate
2386 * this by only clearing when we read a non-zero value, so we will
2387 * never falsely report a total of zero.
2388 */
2389static void
2390sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2391{
2392 u32 delta = sh_eth_read(ndev, reg);
2393
2394 if (delta) {
2395 *stat += delta;
2396 sh_eth_write(ndev, 0, reg);
2397 }
2398}
2399
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002400static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2401{
2402 struct sh_eth_private *mdp = netdev_priv(ndev);
2403
2404 if (sh_eth_is_rz_fast_ether(mdp))
2405 return &ndev->stats;
2406
2407 if (!mdp->is_opened)
2408 return &ndev->stats;
2409
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002410 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2411 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2412 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002413
2414 if (sh_eth_is_gether(mdp)) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002415 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2416 CERCR);
2417 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2418 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002419 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002420 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2421 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002422 }
2423
2424 return &ndev->stats;
2425}
2426
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002427/* device close function */
2428static int sh_eth_close(struct net_device *ndev)
2429{
2430 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002431
2432 netif_stop_queue(ndev);
2433
Ben Hutchings283e38d2015-01-22 12:44:08 +00002434 /* Serialise with the interrupt handler and NAPI, then disable
2435 * interrupts. We have to clear the irq_enabled flag first to
2436 * ensure that interrupts won't be re-enabled.
2437 */
2438 mdp->irq_enabled = false;
2439 synchronize_irq(ndev->irq);
2440 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002441 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002442
Ben Hutchings740c7f32015-01-27 00:49:32 +00002443 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002444
2445 /* PHY Disconnect */
Philippe Reynes9fd03752016-08-10 00:04:48 +02002446 if (ndev->phydev) {
2447 phy_stop(ndev->phydev);
2448 phy_disconnect(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002449 }
2450
2451 free_irq(ndev->irq, ndev);
2452
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002453 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002454 sh_eth_ring_free(ndev);
2455
Magnus Dammbcd51492009-10-09 00:20:04 +00002456 pm_runtime_put_sync(&mdp->pdev->dev);
2457
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002458 mdp->is_opened = 0;
2459
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002460 return 0;
2461}
2462
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002463/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002464static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002465{
Philippe Reynes9fd03752016-08-10 00:04:48 +02002466 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002467
2468 if (!netif_running(ndev))
2469 return -EINVAL;
2470
2471 if (!phydev)
2472 return -ENODEV;
2473
Richard Cochran28b04112010-07-17 08:48:55 +00002474 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002475}
2476
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002477/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2478static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2479 int entry)
2480{
2481 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2482}
2483
2484static u32 sh_eth_tsu_get_post_mask(int entry)
2485{
2486 return 0x0f << (28 - ((entry % 8) * 4));
2487}
2488
2489static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2490{
2491 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2492}
2493
2494static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2495 int entry)
2496{
2497 struct sh_eth_private *mdp = netdev_priv(ndev);
2498 u32 tmp;
2499 void *reg_offset;
2500
2501 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2502 tmp = ioread32(reg_offset);
2503 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2504}
2505
2506static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2507 int entry)
2508{
2509 struct sh_eth_private *mdp = netdev_priv(ndev);
2510 u32 post_mask, ref_mask, tmp;
2511 void *reg_offset;
2512
2513 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2514 post_mask = sh_eth_tsu_get_post_mask(entry);
2515 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2516
2517 tmp = ioread32(reg_offset);
2518 iowrite32(tmp & ~post_mask, reg_offset);
2519
2520 /* If other port enables, the function returns "true" */
2521 return tmp & ref_mask;
2522}
2523
2524static int sh_eth_tsu_busy(struct net_device *ndev)
2525{
2526 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2527 struct sh_eth_private *mdp = netdev_priv(ndev);
2528
2529 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2530 udelay(10);
2531 timeout--;
2532 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002533 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002534 return -ETIMEDOUT;
2535 }
2536 }
2537
2538 return 0;
2539}
2540
2541static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2542 const u8 *addr)
2543{
2544 u32 val;
2545
2546 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2547 iowrite32(val, reg);
2548 if (sh_eth_tsu_busy(ndev) < 0)
2549 return -EBUSY;
2550
2551 val = addr[4] << 8 | addr[5];
2552 iowrite32(val, reg + 4);
2553 if (sh_eth_tsu_busy(ndev) < 0)
2554 return -EBUSY;
2555
2556 return 0;
2557}
2558
2559static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2560{
2561 u32 val;
2562
2563 val = ioread32(reg);
2564 addr[0] = (val >> 24) & 0xff;
2565 addr[1] = (val >> 16) & 0xff;
2566 addr[2] = (val >> 8) & 0xff;
2567 addr[3] = val & 0xff;
2568 val = ioread32(reg + 4);
2569 addr[4] = (val >> 8) & 0xff;
2570 addr[5] = val & 0xff;
2571}
2572
2573
2574static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2575{
2576 struct sh_eth_private *mdp = netdev_priv(ndev);
2577 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2578 int i;
2579 u8 c_addr[ETH_ALEN];
2580
2581 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2582 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002583 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002584 return i;
2585 }
2586
2587 return -ENOENT;
2588}
2589
2590static int sh_eth_tsu_find_empty(struct net_device *ndev)
2591{
2592 u8 blank[ETH_ALEN];
2593 int entry;
2594
2595 memset(blank, 0, sizeof(blank));
2596 entry = sh_eth_tsu_find_entry(ndev, blank);
2597 return (entry < 0) ? -ENOMEM : entry;
2598}
2599
2600static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2601 int entry)
2602{
2603 struct sh_eth_private *mdp = netdev_priv(ndev);
2604 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2605 int ret;
2606 u8 blank[ETH_ALEN];
2607
2608 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2609 ~(1 << (31 - entry)), TSU_TEN);
2610
2611 memset(blank, 0, sizeof(blank));
2612 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2613 if (ret < 0)
2614 return ret;
2615 return 0;
2616}
2617
2618static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2619{
2620 struct sh_eth_private *mdp = netdev_priv(ndev);
2621 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2622 int i, ret;
2623
2624 if (!mdp->cd->tsu)
2625 return 0;
2626
2627 i = sh_eth_tsu_find_entry(ndev, addr);
2628 if (i < 0) {
2629 /* No entry found, create one */
2630 i = sh_eth_tsu_find_empty(ndev);
2631 if (i < 0)
2632 return -ENOMEM;
2633 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2634 if (ret < 0)
2635 return ret;
2636
2637 /* Enable the entry */
2638 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2639 (1 << (31 - i)), TSU_TEN);
2640 }
2641
2642 /* Entry found or created, enable POST */
2643 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2644
2645 return 0;
2646}
2647
2648static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2649{
2650 struct sh_eth_private *mdp = netdev_priv(ndev);
2651 int i, ret;
2652
2653 if (!mdp->cd->tsu)
2654 return 0;
2655
2656 i = sh_eth_tsu_find_entry(ndev, addr);
2657 if (i) {
2658 /* Entry found */
2659 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2660 goto done;
2661
2662 /* Disable the entry if both ports was disabled */
2663 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2664 if (ret < 0)
2665 return ret;
2666 }
2667done:
2668 return 0;
2669}
2670
2671static int sh_eth_tsu_purge_all(struct net_device *ndev)
2672{
2673 struct sh_eth_private *mdp = netdev_priv(ndev);
2674 int i, ret;
2675
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002676 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002677 return 0;
2678
2679 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2680 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2681 continue;
2682
2683 /* Disable the entry if both ports was disabled */
2684 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2685 if (ret < 0)
2686 return ret;
2687 }
2688
2689 return 0;
2690}
2691
2692static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2693{
2694 struct sh_eth_private *mdp = netdev_priv(ndev);
2695 u8 addr[ETH_ALEN];
2696 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2697 int i;
2698
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002699 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002700 return;
2701
2702 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2703 sh_eth_tsu_read_entry(reg_offset, addr);
2704 if (is_multicast_ether_addr(addr))
2705 sh_eth_tsu_del_entry(ndev, addr);
2706 }
2707}
2708
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002709/* Update promiscuous flag and multicast filter */
2710static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002711{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002712 struct sh_eth_private *mdp = netdev_priv(ndev);
2713 u32 ecmr_bits;
2714 int mcast_all = 0;
2715 unsigned long flags;
2716
2717 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002718 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002719 * Depending on ndev->flags, set PRM or clear MCT
2720 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002721 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2722 if (mdp->cd->tsu)
2723 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002724
2725 if (!(ndev->flags & IFF_MULTICAST)) {
2726 sh_eth_tsu_purge_mcast(ndev);
2727 mcast_all = 1;
2728 }
2729 if (ndev->flags & IFF_ALLMULTI) {
2730 sh_eth_tsu_purge_mcast(ndev);
2731 ecmr_bits &= ~ECMR_MCT;
2732 mcast_all = 1;
2733 }
2734
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002735 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002736 sh_eth_tsu_purge_all(ndev);
2737 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2738 } else if (mdp->cd->tsu) {
2739 struct netdev_hw_addr *ha;
2740 netdev_for_each_mc_addr(ha, ndev) {
2741 if (mcast_all && is_multicast_ether_addr(ha->addr))
2742 continue;
2743
2744 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2745 if (!mcast_all) {
2746 sh_eth_tsu_purge_mcast(ndev);
2747 ecmr_bits &= ~ECMR_MCT;
2748 mcast_all = 1;
2749 }
2750 }
2751 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002752 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002753
2754 /* update the ethernet mode */
2755 sh_eth_write(ndev, ecmr_bits, ECMR);
2756
2757 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002758}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002759
2760static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2761{
2762 if (!mdp->port)
2763 return TSU_VTAG0;
2764 else
2765 return TSU_VTAG1;
2766}
2767
Patrick McHardy80d5c362013-04-19 02:04:28 +00002768static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2769 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002770{
2771 struct sh_eth_private *mdp = netdev_priv(ndev);
2772 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2773
2774 if (unlikely(!mdp->cd->tsu))
2775 return -EPERM;
2776
2777 /* No filtering if vid = 0 */
2778 if (!vid)
2779 return 0;
2780
2781 mdp->vlan_num_ids++;
2782
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002783 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002784 * already enabled, the driver disables it and the filte
2785 */
2786 if (mdp->vlan_num_ids > 1) {
2787 /* disable VLAN filter */
2788 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2789 return 0;
2790 }
2791
2792 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2793 vtag_reg_index);
2794
2795 return 0;
2796}
2797
Patrick McHardy80d5c362013-04-19 02:04:28 +00002798static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2799 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002800{
2801 struct sh_eth_private *mdp = netdev_priv(ndev);
2802 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2803
2804 if (unlikely(!mdp->cd->tsu))
2805 return -EPERM;
2806
2807 /* No filtering if vid = 0 */
2808 if (!vid)
2809 return 0;
2810
2811 mdp->vlan_num_ids--;
2812 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2813
2814 return 0;
2815}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002816
2817/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002818static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002819{
Simon Hormandb893472014-01-17 09:22:28 +09002820 if (sh_eth_is_rz_fast_ether(mdp)) {
2821 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
Chris Brandte1487882016-09-07 14:57:09 -04002822 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
2823 TSU_FWSLC); /* Enable POST registers */
Simon Hormandb893472014-01-17 09:22:28 +09002824 return;
2825 }
2826
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002827 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2828 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2829 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2830 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2831 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2832 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2833 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2834 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2835 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2836 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002837 if (sh_eth_is_gether(mdp)) {
2838 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2839 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2840 } else {
2841 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2842 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2843 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002844 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2845 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2846 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2847 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2848 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2849 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2850 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002851}
2852
2853/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002854static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002855{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002856 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002857 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002858
2859 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002860 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002861
2862 return 0;
2863}
2864
2865/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002866static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002867 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002868{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01002869 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002870 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002871 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002872 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002873
2874 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002875 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002876 if (!bitbang)
2877 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002878
2879 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002880 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002881 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002882 bitbang->ctrl.ops = &bb_ops;
2883
Stefan Weilc2e07b32010-08-03 19:44:52 +02002884 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002885 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002886 if (!mdp->mii_bus)
2887 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002888
2889 /* Hook up MII support for ethtool */
2890 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01002891 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002892 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002893 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002894
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002895 /* register MDIO bus */
2896 if (dev->of_node) {
2897 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00002898 } else {
Ben Dooks702eca02014-03-12 17:47:40 +00002899 if (pd->phy_irq > 0)
2900 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
2901
2902 ret = mdiobus_register(mdp->mii_bus);
2903 }
2904
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002905 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002906 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002907
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002908 return 0;
2909
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002910out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002911 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002912 return ret;
2913}
2914
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002915static const u16 *sh_eth_get_register_offset(int register_type)
2916{
2917 const u16 *reg_offset = NULL;
2918
2919 switch (register_type) {
2920 case SH_ETH_REG_GIGABIT:
2921 reg_offset = sh_eth_offset_gigabit;
2922 break;
Simon Hormandb893472014-01-17 09:22:28 +09002923 case SH_ETH_REG_FAST_RZ:
2924 reg_offset = sh_eth_offset_fast_rz;
2925 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00002926 case SH_ETH_REG_FAST_RCAR:
2927 reg_offset = sh_eth_offset_fast_rcar;
2928 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002929 case SH_ETH_REG_FAST_SH4:
2930 reg_offset = sh_eth_offset_fast_sh4;
2931 break;
2932 case SH_ETH_REG_FAST_SH3_SH2:
2933 reg_offset = sh_eth_offset_fast_sh3_sh2;
2934 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002935 }
2936
2937 return reg_offset;
2938}
2939
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002940static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002941 .ndo_open = sh_eth_open,
2942 .ndo_stop = sh_eth_close,
2943 .ndo_start_xmit = sh_eth_start_xmit,
2944 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002945 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002946 .ndo_tx_timeout = sh_eth_tx_timeout,
2947 .ndo_do_ioctl = sh_eth_do_ioctl,
2948 .ndo_validate_addr = eth_validate_addr,
2949 .ndo_set_mac_address = eth_mac_addr,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002950};
2951
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002952static const struct net_device_ops sh_eth_netdev_ops_tsu = {
2953 .ndo_open = sh_eth_open,
2954 .ndo_stop = sh_eth_close,
2955 .ndo_start_xmit = sh_eth_start_xmit,
2956 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002957 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002958 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2959 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
2960 .ndo_tx_timeout = sh_eth_tx_timeout,
2961 .ndo_do_ioctl = sh_eth_do_ioctl,
2962 .ndo_validate_addr = eth_validate_addr,
2963 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002964};
2965
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002966#ifdef CONFIG_OF
2967static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2968{
2969 struct device_node *np = dev->of_node;
2970 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002971 const char *mac_addr;
2972
2973 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
2974 if (!pdata)
2975 return NULL;
2976
2977 pdata->phy_interface = of_get_phy_mode(np);
2978
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002979 mac_addr = of_get_mac_address(np);
2980 if (mac_addr)
2981 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
2982
2983 pdata->no_ether_link =
2984 of_property_read_bool(np, "renesas,no-ether-link");
2985 pdata->ether_link_active_low =
2986 of_property_read_bool(np, "renesas,ether-link-active-low");
2987
2988 return pdata;
2989}
2990
2991static const struct of_device_id sh_eth_match_table[] = {
2992 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
Sergei Shtylyovc099ff32016-09-27 01:23:26 +03002993 { .compatible = "renesas,ether-r8a7743", .data = &r8a779x_data },
2994 { .compatible = "renesas,ether-r8a7745", .data = &r8a779x_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002995 { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
2996 { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
2997 { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
2998 { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
Hisashi Nakamura9488e1e2014-11-13 15:59:07 +09002999 { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
Hisashi Nakamura0f76b9d2014-08-01 17:03:00 +02003000 { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003001 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
3002 { }
3003};
3004MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3005#else
3006static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3007{
3008 return NULL;
3009}
3010#endif
3011
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003012static int sh_eth_drv_probe(struct platform_device *pdev)
3013{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003014 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09003015 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003016 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03003017 struct sh_eth_private *mdp;
3018 struct net_device *ndev;
3019 int ret, devno;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003020
3021 /* get base addr */
3022 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003023
3024 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003025 if (!ndev)
3026 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003027
Ben Dooksb5893a02014-03-21 12:09:14 +01003028 pm_runtime_enable(&pdev->dev);
3029 pm_runtime_get_sync(&pdev->dev);
3030
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003031 devno = pdev->id;
3032 if (devno < 0)
3033 devno = 0;
3034
roel kluincc3c0802008-09-10 19:22:44 +02003035 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003036 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003037 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003038 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003039
3040 SET_NETDEV_DEV(ndev, &pdev->dev);
3041
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003042 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003043 mdp->num_tx_ring = TX_RING_SIZE;
3044 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003045 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3046 if (IS_ERR(mdp->addr)) {
3047 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003048 goto out_release;
3049 }
3050
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003051 /* Get clock, if not found that's OK but Wake-On-Lan is unavailable */
3052 mdp->clk = devm_clk_get(&pdev->dev, NULL);
3053 if (IS_ERR(mdp->clk))
3054 mdp->clk = NULL;
3055
Varka Bhadramc9608042014-10-24 07:42:09 +05303056 ndev->base_addr = res->start;
3057
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003058 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003059 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003060
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003061 if (pdev->dev.of_node)
3062 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003063 if (!pd) {
3064 dev_err(&pdev->dev, "no platform data\n");
3065 ret = -EINVAL;
3066 goto out_release;
3067 }
3068
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003069 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003070 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003071 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003072 mdp->no_ether_link = pd->no_ether_link;
3073 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003074
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003075 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003076 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003077 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003078 else
3079 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003080
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003081 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003082 if (!mdp->reg_offset) {
3083 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3084 mdp->cd->register_type);
3085 ret = -EINVAL;
3086 goto out_release;
3087 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003088 sh_eth_set_default_cpu_data(mdp->cd);
3089
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003090 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003091 if (mdp->cd->tsu)
3092 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3093 else
3094 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003095 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003096 ndev->watchdog_timeo = TX_TIMEOUT;
3097
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003098 /* debug message level */
3099 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003100
3101 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003102 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003103 if (!is_valid_ether_addr(ndev->dev_addr)) {
3104 dev_warn(&pdev->dev,
3105 "no valid MAC address supplied, using a random one.\n");
3106 eth_hw_addr_random(ndev);
3107 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003108
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003109 /* ioremap the TSU registers */
3110 if (mdp->cd->tsu) {
3111 struct resource *rtsu;
3112 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003113 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
3114 if (IS_ERR(mdp->tsu_addr)) {
3115 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003116 goto out_release;
3117 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00003118 mdp->port = devno % 2;
Patrick McHardyf6469682013-04-19 02:04:27 +00003119 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003120 }
3121
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00003122 /* initialize first or needed device */
3123 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003124 if (mdp->cd->chip_reset)
3125 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003126
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003127 if (mdp->cd->tsu) {
3128 /* TSU init (Init only)*/
3129 sh_eth_tsu_init(mdp);
3130 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003131 }
3132
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003133 if (mdp->cd->rmiimode)
3134 sh_eth_write(ndev, 0x1, RMIIMODE);
3135
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003136 /* MDIO bus init */
3137 ret = sh_mdio_init(mdp, pd);
3138 if (ret) {
3139 dev_err(&ndev->dev, "failed to initialise MDIO\n");
3140 goto out_release;
3141 }
3142
Sergei Shtylyov37191092013-06-19 23:30:23 +04003143 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3144
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003145 /* network device register */
3146 ret = register_netdev(ndev);
3147 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003148 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003149
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003150 if (mdp->cd->magic && mdp->clk)
3151 device_set_wakeup_capable(&pdev->dev, 1);
3152
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003153 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003154 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3155 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003156
Ben Dooksb5893a02014-03-21 12:09:14 +01003157 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003158 platform_set_drvdata(pdev, ndev);
3159
3160 return ret;
3161
Sergei Shtylyov37191092013-06-19 23:30:23 +04003162out_napi_del:
3163 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003164 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003165
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003166out_release:
3167 /* net_dev free */
3168 if (ndev)
3169 free_netdev(ndev);
3170
Ben Dooksb5893a02014-03-21 12:09:14 +01003171 pm_runtime_put(&pdev->dev);
3172 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003173 return ret;
3174}
3175
3176static int sh_eth_drv_remove(struct platform_device *pdev)
3177{
3178 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003179 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003180
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003181 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003182 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003183 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003184 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003185 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003186
3187 return 0;
3188}
3189
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003190#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003191#ifdef CONFIG_PM_SLEEP
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003192static int sh_eth_wol_setup(struct net_device *ndev)
3193{
3194 struct sh_eth_private *mdp = netdev_priv(ndev);
3195
3196 /* Only allow ECI interrupts */
3197 synchronize_irq(ndev->irq);
3198 napi_disable(&mdp->napi);
3199 sh_eth_write(ndev, DMAC_M_ECI, EESIPR);
3200
3201 /* Enable MagicPacket */
3202 sh_eth_modify(ndev, ECMR, 0, ECMR_MPDE);
3203
3204 /* Increased clock usage so device won't be suspended */
3205 clk_enable(mdp->clk);
3206
3207 return enable_irq_wake(ndev->irq);
3208}
3209
3210static int sh_eth_wol_restore(struct net_device *ndev)
3211{
3212 struct sh_eth_private *mdp = netdev_priv(ndev);
3213 int ret;
3214
3215 napi_enable(&mdp->napi);
3216
3217 /* Disable MagicPacket */
3218 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3219
3220 /* The device needs to be reset to restore MagicPacket logic
3221 * for next wakeup. If we close and open the device it will
3222 * both be reset and all registers restored. This is what
3223 * happens during suspend and resume without WoL enabled.
3224 */
3225 ret = sh_eth_close(ndev);
3226 if (ret < 0)
3227 return ret;
3228 ret = sh_eth_open(ndev);
3229 if (ret < 0)
3230 return ret;
3231
3232 /* Restore clock usage count */
3233 clk_disable(mdp->clk);
3234
3235 return disable_irq_wake(ndev->irq);
3236}
3237
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003238static int sh_eth_suspend(struct device *dev)
3239{
3240 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003241 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003242 int ret = 0;
3243
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003244 if (!netif_running(ndev))
3245 return 0;
3246
3247 netif_device_detach(ndev);
3248
3249 if (mdp->wol_enabled)
3250 ret = sh_eth_wol_setup(ndev);
3251 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003252 ret = sh_eth_close(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003253
3254 return ret;
3255}
3256
3257static int sh_eth_resume(struct device *dev)
3258{
3259 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003260 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003261 int ret = 0;
3262
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003263 if (!netif_running(ndev))
3264 return 0;
3265
3266 if (mdp->wol_enabled)
3267 ret = sh_eth_wol_restore(ndev);
3268 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003269 ret = sh_eth_open(ndev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003270
3271 if (ret < 0)
3272 return ret;
3273
3274 netif_device_attach(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003275
3276 return ret;
3277}
3278#endif
3279
Magnus Dammbcd51492009-10-09 00:20:04 +00003280static int sh_eth_runtime_nop(struct device *dev)
3281{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003282 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003283 * and ->runtime_resume(). Simply returns success.
3284 *
3285 * This driver re-initializes all registers after
3286 * pm_runtime_get_sync() anyway so there is no need
3287 * to save and restore registers here.
3288 */
3289 return 0;
3290}
3291
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003292static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003293 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003294 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003295};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003296#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3297#else
3298#define SH_ETH_PM_OPS NULL
3299#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003300
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003301static struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003302 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003303 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003304 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003305 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003306 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3307 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003308 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003309 { }
3310};
3311MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3312
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003313static struct platform_driver sh_eth_driver = {
3314 .probe = sh_eth_drv_probe,
3315 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003316 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003317 .driver = {
3318 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003319 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003320 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003321 },
3322};
3323
Axel Lindb62f682011-11-27 16:44:17 +00003324module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003325
3326MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3327MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3328MODULE_LICENSE("GPL v2");