blob: f025d3c22dba70dfc971125f834a783de3fd8f37 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Vivien Didelot4333d612017-03-28 15:10:36 -040011 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
12 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
13 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000014 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
18 */
19
Barry Grussling19b2f972013-01-08 16:05:54 +000020#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070021#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020022#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070023#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020024#include <linux/interrupt.h>
25#include <linux/irq.h>
26#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000027#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000028#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020029#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000030#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040031#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020032#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020033#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000034#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010035#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000036#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000037#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040038#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040039
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000040#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040041#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040042#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010043#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelot914b32f2016-06-20 13:14:11 -040053/* The switch ADDR[4:1] configuration pins define the chip SMI device address
54 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
55 *
56 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
57 * is the only device connected to the SMI master. In this mode it responds to
58 * all 32 possible SMI addresses, and thus maps directly the internal devices.
59 *
60 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
61 * multiple devices to share the SMI interface. In this mode it responds to only
62 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000063 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040064
Vivien Didelotfad09c72016-06-21 12:28:20 -040065static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 int addr, int reg, u16 *val)
67{
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040069 return -EOPNOTSUPP;
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040072}
73
Vivien Didelotfad09c72016-06-21 12:28:20 -040074static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 int addr, int reg, u16 val)
76{
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040078 return -EOPNOTSUPP;
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040081}
82
Vivien Didelotfad09c72016-06-21 12:28:20 -040083static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040084 int addr, int reg, u16 *val)
85{
86 int ret;
87
Vivien Didelotfad09c72016-06-21 12:28:20 -040088 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040089 if (ret < 0)
90 return ret;
91
92 *val = ret & 0xffff;
93
94 return 0;
95}
96
Vivien Didelotfad09c72016-06-21 12:28:20 -040097static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040098 int addr, int reg, u16 val)
99{
100 int ret;
101
Vivien Didelotfad09c72016-06-21 12:28:20 -0400102 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400103 if (ret < 0)
104 return ret;
105
106 return 0;
107}
108
Vivien Didelotc08026a2016-09-29 12:21:59 -0400109static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400110 .read = mv88e6xxx_smi_single_chip_read,
111 .write = mv88e6xxx_smi_single_chip_write,
112};
113
Vivien Didelotfad09c72016-06-21 12:28:20 -0400114static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000115{
116 int ret;
117 int i;
118
119 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400120 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000121 if (ret < 0)
122 return ret;
123
Andrew Lunncca8b132015-04-02 04:06:39 +0200124 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000125 return 0;
126 }
127
128 return -ETIMEDOUT;
129}
130
Vivien Didelotfad09c72016-06-21 12:28:20 -0400131static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400132 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000133{
134 int ret;
135
Barry Grussling3675c8d2013-01-08 16:05:53 +0000136 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400137 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000138 if (ret < 0)
139 return ret;
140
Barry Grussling3675c8d2013-01-08 16:05:53 +0000141 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400142 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200143 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000144 if (ret < 0)
145 return ret;
146
Barry Grussling3675c8d2013-01-08 16:05:53 +0000147 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400148 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000149 if (ret < 0)
150 return ret;
151
Barry Grussling3675c8d2013-01-08 16:05:53 +0000152 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400153 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000154 if (ret < 0)
155 return ret;
156
Vivien Didelot914b32f2016-06-20 13:14:11 -0400157 *val = ret & 0xffff;
158
159 return 0;
160}
161
Vivien Didelotfad09c72016-06-21 12:28:20 -0400162static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400163 int addr, int reg, u16 val)
164{
165 int ret;
166
167 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400168 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400169 if (ret < 0)
170 return ret;
171
172 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400173 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400174 if (ret < 0)
175 return ret;
176
177 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400178 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400179 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
180 if (ret < 0)
181 return ret;
182
183 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400184 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400185 if (ret < 0)
186 return ret;
187
188 return 0;
189}
190
Vivien Didelotc08026a2016-09-29 12:21:59 -0400191static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400192 .read = mv88e6xxx_smi_multi_chip_read,
193 .write = mv88e6xxx_smi_multi_chip_write,
194};
195
Vivien Didelotec561272016-09-02 14:45:33 -0400196int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400197{
198 int err;
199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201
Vivien Didelotfad09c72016-06-21 12:28:20 -0400202 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400203 if (err)
204 return err;
205
Vivien Didelotfad09c72016-06-21 12:28:20 -0400206 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400207 addr, reg, *val);
208
209 return 0;
210}
211
Vivien Didelotec561272016-09-02 14:45:33 -0400212int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400213{
214 int err;
215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217
Vivien Didelotfad09c72016-06-21 12:28:20 -0400218 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400219 if (err)
220 return err;
221
Vivien Didelotfad09c72016-06-21 12:28:20 -0400222 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400223 addr, reg, val);
224
225 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000226}
227
Andrew Lunnee26a222017-01-24 14:53:48 +0100228static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
229 struct mii_bus *bus,
230 int addr, int reg, u16 *val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100231{
232 return mv88e6xxx_read(chip, addr, reg, val);
233}
234
Andrew Lunnee26a222017-01-24 14:53:48 +0100235static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
236 struct mii_bus *bus,
237 int addr, int reg, u16 val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100238{
239 return mv88e6xxx_write(chip, addr, reg, val);
240}
241
Andrew Lunna3c53be52017-01-24 14:53:50 +0100242static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
243{
244 struct mv88e6xxx_mdio_bus *mdio_bus;
245
246 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
247 list);
248 if (!mdio_bus)
249 return NULL;
250
251 return mdio_bus->bus;
252}
253
Vivien Didelote57e5e72016-08-15 17:19:00 -0400254static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
255 int reg, u16 *val)
256{
257 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100258 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400259
Andrew Lunna3c53be52017-01-24 14:53:50 +0100260 bus = mv88e6xxx_default_mdio_bus(chip);
261 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400262 return -EOPNOTSUPP;
263
Andrew Lunna3c53be52017-01-24 14:53:50 +0100264 if (!chip->info->ops->phy_read)
Andrew Lunnee26a222017-01-24 14:53:48 +0100265 return -EOPNOTSUPP;
266
267 return chip->info->ops->phy_read(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400268}
269
270static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
271 int reg, u16 val)
272{
273 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100274 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400275
Andrew Lunna3c53be52017-01-24 14:53:50 +0100276 bus = mv88e6xxx_default_mdio_bus(chip);
277 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400278 return -EOPNOTSUPP;
279
Andrew Lunna3c53be52017-01-24 14:53:50 +0100280 if (!chip->info->ops->phy_write)
Andrew Lunnee26a222017-01-24 14:53:48 +0100281 return -EOPNOTSUPP;
282
283 return chip->info->ops->phy_write(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400284}
285
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400286static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
287{
288 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
289 return -EOPNOTSUPP;
290
291 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
292}
293
294static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
295{
296 int err;
297
298 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
299 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
300 if (unlikely(err)) {
301 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
302 phy, err);
303 }
304}
305
306static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
307 u8 page, int reg, u16 *val)
308{
309 int err;
310
311 /* There is no paging for registers 22 */
312 if (reg == PHY_PAGE)
313 return -EINVAL;
314
315 err = mv88e6xxx_phy_page_get(chip, phy, page);
316 if (!err) {
317 err = mv88e6xxx_phy_read(chip, phy, reg, val);
318 mv88e6xxx_phy_page_put(chip, phy);
319 }
320
321 return err;
322}
323
324static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
325 u8 page, int reg, u16 val)
326{
327 int err;
328
329 /* There is no paging for registers 22 */
330 if (reg == PHY_PAGE)
331 return -EINVAL;
332
333 err = mv88e6xxx_phy_page_get(chip, phy, page);
334 if (!err) {
335 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
336 mv88e6xxx_phy_page_put(chip, phy);
337 }
338
339 return err;
340}
341
342static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
343{
344 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
345 reg, val);
346}
347
348static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
349{
350 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
351 reg, val);
352}
353
Andrew Lunndc30c352016-10-16 19:56:49 +0200354static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
355{
356 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
357 unsigned int n = d->hwirq;
358
359 chip->g1_irq.masked |= (1 << n);
360}
361
362static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
363{
364 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
365 unsigned int n = d->hwirq;
366
367 chip->g1_irq.masked &= ~(1 << n);
368}
369
370static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
371{
372 struct mv88e6xxx_chip *chip = dev_id;
373 unsigned int nhandled = 0;
374 unsigned int sub_irq;
375 unsigned int n;
376 u16 reg;
377 int err;
378
379 mutex_lock(&chip->reg_lock);
380 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
381 mutex_unlock(&chip->reg_lock);
382
383 if (err)
384 goto out;
385
386 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
387 if (reg & (1 << n)) {
388 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
389 handle_nested_irq(sub_irq);
390 ++nhandled;
391 }
392 }
393out:
394 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
395}
396
397static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
398{
399 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
400
401 mutex_lock(&chip->reg_lock);
402}
403
404static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
405{
406 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
407 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
408 u16 reg;
409 int err;
410
411 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
412 if (err)
413 goto out;
414
415 reg &= ~mask;
416 reg |= (~chip->g1_irq.masked & mask);
417
418 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
419 if (err)
420 goto out;
421
422out:
423 mutex_unlock(&chip->reg_lock);
424}
425
426static struct irq_chip mv88e6xxx_g1_irq_chip = {
427 .name = "mv88e6xxx-g1",
428 .irq_mask = mv88e6xxx_g1_irq_mask,
429 .irq_unmask = mv88e6xxx_g1_irq_unmask,
430 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
431 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
432};
433
434static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
435 unsigned int irq,
436 irq_hw_number_t hwirq)
437{
438 struct mv88e6xxx_chip *chip = d->host_data;
439
440 irq_set_chip_data(irq, d->host_data);
441 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
442 irq_set_noprobe(irq);
443
444 return 0;
445}
446
447static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
448 .map = mv88e6xxx_g1_irq_domain_map,
449 .xlate = irq_domain_xlate_twocell,
450};
451
452static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
453{
454 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100455 u16 mask;
456
457 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
458 mask |= GENMASK(chip->g1_irq.nirqs, 0);
459 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
460
461 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200462
Andreas Färber5edef2f2016-11-27 23:26:28 +0100463 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100464 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200465 irq_dispose_mapping(virq);
466 }
467
Andrew Lunna3db3d32016-11-20 20:14:14 +0100468 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200469}
470
471static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
472{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100473 int err, irq, virq;
474 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200475
476 chip->g1_irq.nirqs = chip->info->g1_irqs;
477 chip->g1_irq.domain = irq_domain_add_simple(
478 NULL, chip->g1_irq.nirqs, 0,
479 &mv88e6xxx_g1_irq_domain_ops, chip);
480 if (!chip->g1_irq.domain)
481 return -ENOMEM;
482
483 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
484 irq_create_mapping(chip->g1_irq.domain, irq);
485
486 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
487 chip->g1_irq.masked = ~0;
488
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100489 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200490 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100491 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200492
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100493 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200494
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100495 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200496 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100497 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200498
499 /* Reading the interrupt status clears (most of) them */
500 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
501 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100502 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200503
504 err = request_threaded_irq(chip->irq, NULL,
505 mv88e6xxx_g1_irq_thread_fn,
506 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
507 dev_name(chip->dev), chip);
508 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100509 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200510
511 return 0;
512
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100513out_disable:
514 mask |= GENMASK(chip->g1_irq.nirqs, 0);
515 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
516
517out_mapping:
518 for (irq = 0; irq < 16; irq++) {
519 virq = irq_find_mapping(chip->g1_irq.domain, irq);
520 irq_dispose_mapping(virq);
521 }
522
523 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200524
525 return err;
526}
527
Vivien Didelotec561272016-09-02 14:45:33 -0400528int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400529{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200530 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400531
Andrew Lunn6441e6692016-08-19 00:01:55 +0200532 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400533 u16 val;
534 int err;
535
536 err = mv88e6xxx_read(chip, addr, reg, &val);
537 if (err)
538 return err;
539
540 if (!(val & mask))
541 return 0;
542
543 usleep_range(1000, 2000);
544 }
545
Andrew Lunn30853552016-08-19 00:01:57 +0200546 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400547 return -ETIMEDOUT;
548}
549
Vivien Didelotf22ab642016-07-18 20:45:31 -0400550/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400551int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400552{
553 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200554 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400555
556 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200557 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
558 if (err)
559 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400560
561 /* Set the Update bit to trigger a write operation */
562 val = BIT(15) | update;
563
564 return mv88e6xxx_write(chip, addr, reg, val);
565}
566
Vivien Didelota935c052016-09-29 12:21:53 -0400567static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000568{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500569 if (!chip->info->ops->ppu_disable)
570 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000571
Vivien Didelota199d8b2016-12-05 17:30:28 -0500572 return chip->info->ops->ppu_disable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000573}
574
Vivien Didelotfad09c72016-06-21 12:28:20 -0400575static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000576{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500577 if (!chip->info->ops->ppu_enable)
578 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000579
Vivien Didelota199d8b2016-12-05 17:30:28 -0500580 return chip->info->ops->ppu_enable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000581}
582
583static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
584{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400585 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000586
Vivien Didelotfad09c72016-06-21 12:28:20 -0400587 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200588
Vivien Didelotfad09c72016-06-21 12:28:20 -0400589 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200590
Vivien Didelotfad09c72016-06-21 12:28:20 -0400591 if (mutex_trylock(&chip->ppu_mutex)) {
592 if (mv88e6xxx_ppu_enable(chip) == 0)
593 chip->ppu_disabled = 0;
594 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200596
Vivien Didelotfad09c72016-06-21 12:28:20 -0400597 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000598}
599
600static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
601{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400602 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000603
Vivien Didelotfad09c72016-06-21 12:28:20 -0400604 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000605}
606
Vivien Didelotfad09c72016-06-21 12:28:20 -0400607static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000608{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000609 int ret;
610
Vivien Didelotfad09c72016-06-21 12:28:20 -0400611 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000612
Barry Grussling3675c8d2013-01-08 16:05:53 +0000613 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000614 * we can access the PHY registers. If it was already
615 * disabled, cancel the timer that is going to re-enable
616 * it.
617 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400618 if (!chip->ppu_disabled) {
619 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000620 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400621 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000622 return ret;
623 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400624 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000625 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400626 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000627 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000628 }
629
630 return ret;
631}
632
Vivien Didelotfad09c72016-06-21 12:28:20 -0400633static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000634{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000635 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400636 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
637 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000638}
639
Vivien Didelotfad09c72016-06-21 12:28:20 -0400640static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000641{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400642 mutex_init(&chip->ppu_mutex);
643 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000644 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
645 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000646}
647
Andrew Lunn930188c2016-08-22 16:01:03 +0200648static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
649{
650 del_timer_sync(&chip->ppu_timer);
651}
652
Andrew Lunnee26a222017-01-24 14:53:48 +0100653static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
654 struct mii_bus *bus,
655 int addr, int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000656{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400657 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000658
Vivien Didelote57e5e72016-08-15 17:19:00 -0400659 err = mv88e6xxx_ppu_access_get(chip);
660 if (!err) {
661 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400662 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000663 }
664
Vivien Didelote57e5e72016-08-15 17:19:00 -0400665 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000666}
667
Andrew Lunnee26a222017-01-24 14:53:48 +0100668static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
669 struct mii_bus *bus,
670 int addr, int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000671{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400672 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000673
Vivien Didelote57e5e72016-08-15 17:19:00 -0400674 err = mv88e6xxx_ppu_access_get(chip);
675 if (!err) {
676 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400677 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000678 }
679
Vivien Didelote57e5e72016-08-15 17:19:00 -0400680 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000681}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000682
Vivien Didelotfad09c72016-06-21 12:28:20 -0400683static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200684{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400685 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200686}
687
Vivien Didelotfad09c72016-06-21 12:28:20 -0400688static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200689{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400690 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200691}
692
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100693static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
694{
695 return chip->info->family == MV88E6XXX_FAMILY_6341;
696}
697
Vivien Didelotfad09c72016-06-21 12:28:20 -0400698static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200699{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400700 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200701}
702
Vivien Didelotfad09c72016-06-21 12:28:20 -0400703static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200704{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400705 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200706}
707
Vivien Didelotd78343d2016-11-04 03:23:36 +0100708static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
709 int link, int speed, int duplex,
710 phy_interface_t mode)
711{
712 int err;
713
714 if (!chip->info->ops->port_set_link)
715 return 0;
716
717 /* Port's MAC control must not be changed unless the link is down */
718 err = chip->info->ops->port_set_link(chip, port, 0);
719 if (err)
720 return err;
721
722 if (chip->info->ops->port_set_speed) {
723 err = chip->info->ops->port_set_speed(chip, port, speed);
724 if (err && err != -EOPNOTSUPP)
725 goto restore_link;
726 }
727
728 if (chip->info->ops->port_set_duplex) {
729 err = chip->info->ops->port_set_duplex(chip, port, duplex);
730 if (err && err != -EOPNOTSUPP)
731 goto restore_link;
732 }
733
734 if (chip->info->ops->port_set_rgmii_delay) {
735 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
736 if (err && err != -EOPNOTSUPP)
737 goto restore_link;
738 }
739
Andrew Lunnf39908d2017-02-04 20:02:50 +0100740 if (chip->info->ops->port_set_cmode) {
741 err = chip->info->ops->port_set_cmode(chip, port, mode);
742 if (err && err != -EOPNOTSUPP)
743 goto restore_link;
744 }
745
Vivien Didelotd78343d2016-11-04 03:23:36 +0100746 err = 0;
747restore_link:
748 if (chip->info->ops->port_set_link(chip, port, link))
749 netdev_err(chip->ds->ports[port].netdev,
750 "failed to restore MAC's link\n");
751
752 return err;
753}
754
Andrew Lunndea87022015-08-31 15:56:47 +0200755/* We expect the switch to perform auto negotiation if there is a real
756 * phy. However, in the case of a fixed link phy, we force the port
757 * settings from the fixed link settings.
758 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400759static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
760 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200761{
Vivien Didelot04bed142016-08-31 18:06:13 -0400762 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200763 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200764
765 if (!phy_is_pseudo_fixed_link(phydev))
766 return;
767
Vivien Didelotfad09c72016-06-21 12:28:20 -0400768 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100769 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
770 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400771 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100772
773 if (err && err != -EOPNOTSUPP)
774 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200775}
776
Andrew Lunna605a0f2016-11-21 23:26:58 +0100777static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000778{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100779 if (!chip->info->ops->stats_snapshot)
780 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000781
Andrew Lunna605a0f2016-11-21 23:26:58 +0100782 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000783}
784
Andrew Lunne413e7e2015-04-02 04:06:38 +0200785static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100786 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
787 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
788 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
789 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
790 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
791 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
792 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
793 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
794 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
795 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
796 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
797 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
798 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
799 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
800 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
801 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
802 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
803 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
804 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
805 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
806 { "single", 4, 0x14, STATS_TYPE_BANK0, },
807 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
808 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
809 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
810 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
811 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
812 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
813 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
814 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
815 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
816 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
817 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
818 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
819 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
820 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
821 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
822 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
823 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
824 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
825 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
826 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
827 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
828 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
829 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
830 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
831 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
832 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
833 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
834 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
835 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
836 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
837 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
838 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
839 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
840 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
841 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
842 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
843 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
844 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200845};
846
Vivien Didelotfad09c72016-06-21 12:28:20 -0400847static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100848 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100849 int port, u16 bank1_select,
850 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200851{
Andrew Lunn80c46272015-06-20 18:42:30 +0200852 u32 low;
853 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100854 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200855 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200856 u64 value;
857
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100858 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100859 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200860 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
861 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200862 return UINT64_MAX;
863
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200864 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200865 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200866 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
867 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200868 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200869 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200870 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100871 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100872 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100873 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100874 /* fall through */
875 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100876 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100877 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200878 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100879 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200880 }
881 value = (((u64)high) << 16) | low;
882 return value;
883}
884
Andrew Lunndfafe442016-11-21 23:27:02 +0100885static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
886 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100887{
888 struct mv88e6xxx_hw_stat *stat;
889 int i, j;
890
891 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
892 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100893 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100894 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
895 ETH_GSTRING_LEN);
896 j++;
897 }
898 }
899}
900
Andrew Lunndfafe442016-11-21 23:27:02 +0100901static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
902 uint8_t *data)
903{
904 mv88e6xxx_stats_get_strings(chip, data,
905 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
906}
907
908static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
909 uint8_t *data)
910{
911 mv88e6xxx_stats_get_strings(chip, data,
912 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
913}
914
915static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
916 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100917{
Vivien Didelot04bed142016-08-31 18:06:13 -0400918 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100919
920 if (chip->info->ops->stats_get_strings)
921 chip->info->ops->stats_get_strings(chip, data);
922}
923
924static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
925 int types)
926{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100927 struct mv88e6xxx_hw_stat *stat;
928 int i, j;
929
930 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
931 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100932 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100933 j++;
934 }
935 return j;
936}
937
Andrew Lunndfafe442016-11-21 23:27:02 +0100938static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
939{
940 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
941 STATS_TYPE_PORT);
942}
943
944static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
945{
946 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
947 STATS_TYPE_BANK1);
948}
949
950static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
951{
952 struct mv88e6xxx_chip *chip = ds->priv;
953
954 if (chip->info->ops->stats_get_sset_count)
955 return chip->info->ops->stats_get_sset_count(chip);
956
957 return 0;
958}
959
Andrew Lunn052f9472016-11-21 23:27:03 +0100960static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100961 uint64_t *data, int types,
962 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100963{
964 struct mv88e6xxx_hw_stat *stat;
965 int i, j;
966
967 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
968 stat = &mv88e6xxx_hw_stats[i];
969 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100970 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
971 bank1_select,
972 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100973 j++;
974 }
975 }
976}
977
978static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
979 uint64_t *data)
980{
981 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100982 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
983 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100984}
985
986static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
987 uint64_t *data)
988{
989 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100990 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
991 GLOBAL_STATS_OP_BANK_1_BIT_9,
992 GLOBAL_STATS_OP_HIST_RX_TX);
993}
994
995static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
996 uint64_t *data)
997{
998 return mv88e6xxx_stats_get_stats(chip, port, data,
999 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1000 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001001}
1002
1003static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1004 uint64_t *data)
1005{
1006 if (chip->info->ops->stats_get_stats)
1007 chip->info->ops->stats_get_stats(chip, port, data);
1008}
1009
Vivien Didelotf81ec902016-05-09 13:22:58 -04001010static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1011 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001012{
Vivien Didelot04bed142016-08-31 18:06:13 -04001013 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001014 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001015
Vivien Didelotfad09c72016-06-21 12:28:20 -04001016 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001017
Andrew Lunna605a0f2016-11-21 23:26:58 +01001018 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001019 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001020 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001021 return;
1022 }
Andrew Lunn052f9472016-11-21 23:27:03 +01001023
1024 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001025
Vivien Didelotfad09c72016-06-21 12:28:20 -04001026 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001027}
Ben Hutchings98e67302011-11-25 14:36:19 +00001028
Andrew Lunnde2273872016-11-21 23:27:01 +01001029static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
1030{
1031 if (chip->info->ops->stats_set_histogram)
1032 return chip->info->ops->stats_set_histogram(chip);
1033
1034 return 0;
1035}
1036
Vivien Didelotf81ec902016-05-09 13:22:58 -04001037static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001038{
1039 return 32 * sizeof(u16);
1040}
1041
Vivien Didelotf81ec902016-05-09 13:22:58 -04001042static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1043 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001044{
Vivien Didelot04bed142016-08-31 18:06:13 -04001045 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001046 int err;
1047 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001048 u16 *p = _p;
1049 int i;
1050
1051 regs->version = 0;
1052
1053 memset(p, 0xff, 32 * sizeof(u16));
1054
Vivien Didelotfad09c72016-06-21 12:28:20 -04001055 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001056
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001057 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001058
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001059 err = mv88e6xxx_port_read(chip, port, i, &reg);
1060 if (!err)
1061 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001062 }
Vivien Didelot23062512016-05-09 13:22:45 -04001063
Vivien Didelotfad09c72016-06-21 12:28:20 -04001064 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001065}
1066
Vivien Didelotf81ec902016-05-09 13:22:58 -04001067static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1068 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001069{
Vivien Didelot04bed142016-08-31 18:06:13 -04001070 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001071 u16 reg;
1072 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001073
Vivien Didelotfad09c72016-06-21 12:28:20 -04001074 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001075 return -EOPNOTSUPP;
1076
Vivien Didelotfad09c72016-06-21 12:28:20 -04001077 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001078
Vivien Didelot9c938292016-08-15 17:19:02 -04001079 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1080 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001081 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001082
1083 e->eee_enabled = !!(reg & 0x0200);
1084 e->tx_lpi_enabled = !!(reg & 0x0100);
1085
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001086 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001087 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001088 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001089
Andrew Lunncca8b132015-04-02 04:06:39 +02001090 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001091out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001092 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001093
1094 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001095}
1096
Vivien Didelotf81ec902016-05-09 13:22:58 -04001097static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1098 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001099{
Vivien Didelot04bed142016-08-31 18:06:13 -04001100 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001101 u16 reg;
1102 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001103
Vivien Didelotfad09c72016-06-21 12:28:20 -04001104 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001105 return -EOPNOTSUPP;
1106
Vivien Didelotfad09c72016-06-21 12:28:20 -04001107 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001108
Vivien Didelot9c938292016-08-15 17:19:02 -04001109 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1110 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001111 goto out;
1112
Vivien Didelot9c938292016-08-15 17:19:02 -04001113 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001114 if (e->eee_enabled)
1115 reg |= 0x0200;
1116 if (e->tx_lpi_enabled)
1117 reg |= 0x0100;
1118
Vivien Didelot9c938292016-08-15 17:19:02 -04001119 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001120out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001121 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001122
Vivien Didelot9c938292016-08-15 17:19:02 -04001123 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001124}
1125
Vivien Didelote5887a22017-03-30 17:37:11 -04001126static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001127{
Vivien Didelote5887a22017-03-30 17:37:11 -04001128 struct dsa_switch *ds = NULL;
1129 struct net_device *br;
1130 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001131 int i;
1132
Vivien Didelote5887a22017-03-30 17:37:11 -04001133 if (dev < DSA_MAX_SWITCHES)
1134 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001135
Vivien Didelote5887a22017-03-30 17:37:11 -04001136 /* Prevent frames from unknown switch or port */
1137 if (!ds || port >= ds->num_ports)
1138 return 0;
1139
1140 /* Frames from DSA links and CPU ports can egress any local port */
1141 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1142 return mv88e6xxx_port_mask(chip);
1143
1144 br = ds->ports[port].bridge_dev;
1145 pvlan = 0;
1146
1147 /* Frames from user ports can egress any local DSA links and CPU ports,
1148 * as well as any local member of their bridge group.
1149 */
1150 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1151 if (dsa_is_cpu_port(chip->ds, i) ||
1152 dsa_is_dsa_port(chip->ds, i) ||
1153 (br && chip->ds->ports[i].bridge_dev == br))
1154 pvlan |= BIT(i);
1155
1156 return pvlan;
1157}
1158
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001159static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001160{
1161 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001162
1163 /* prevent frames from going back out of the port they came in on */
1164 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001165
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001166 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001167}
1168
Vivien Didelotf81ec902016-05-09 13:22:58 -04001169static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1170 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001171{
Vivien Didelot04bed142016-08-31 18:06:13 -04001172 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001173 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001174 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001175
1176 switch (state) {
1177 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001178 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001179 break;
1180 case BR_STATE_BLOCKING:
1181 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001182 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001183 break;
1184 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001185 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001186 break;
1187 case BR_STATE_FORWARDING:
1188 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001189 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001190 break;
1191 }
1192
Vivien Didelotfad09c72016-06-21 12:28:20 -04001193 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001194 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001195 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001196
1197 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001198 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001199}
1200
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001201static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1202{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001203 int err;
1204
Vivien Didelotdaefc942017-03-11 16:12:54 -05001205 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1206 if (err)
1207 return err;
1208
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001209 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1210 if (err)
1211 return err;
1212
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001213 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1214}
1215
Vivien Didelot17a15942017-03-30 17:37:09 -04001216static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1217{
1218 u16 pvlan = 0;
1219
1220 if (!mv88e6xxx_has_pvt(chip))
1221 return -EOPNOTSUPP;
1222
1223 /* Skip the local source device, which uses in-chip port VLAN */
1224 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001225 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001226
1227 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1228}
1229
Vivien Didelot81228992017-03-30 17:37:08 -04001230static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1231{
Vivien Didelot17a15942017-03-30 17:37:09 -04001232 int dev, port;
1233 int err;
1234
Vivien Didelot81228992017-03-30 17:37:08 -04001235 if (!mv88e6xxx_has_pvt(chip))
1236 return 0;
1237
1238 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1239 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1240 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001241 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1242 if (err)
1243 return err;
1244
1245 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1246 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1247 err = mv88e6xxx_pvt_map(chip, dev, port);
1248 if (err)
1249 return err;
1250 }
1251 }
1252
1253 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001254}
1255
Vivien Didelot749efcb2016-09-22 16:49:24 -04001256static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1257{
1258 struct mv88e6xxx_chip *chip = ds->priv;
1259 int err;
1260
1261 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001262 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001263 mutex_unlock(&chip->reg_lock);
1264
1265 if (err)
1266 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1267}
1268
Vivien Didelotfad09c72016-06-21 12:28:20 -04001269static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001270{
Vivien Didelota935c052016-09-29 12:21:53 -04001271 return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001272}
1273
Vivien Didelotfad09c72016-06-21 12:28:20 -04001274static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001275{
Vivien Didelota935c052016-09-29 12:21:53 -04001276 int err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001277
Vivien Didelota935c052016-09-29 12:21:53 -04001278 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
1279 if (err)
1280 return err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001281
Vivien Didelotfad09c72016-06-21 12:28:20 -04001282 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001283}
1284
Vivien Didelotfad09c72016-06-21 12:28:20 -04001285static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001286{
1287 int ret;
1288
Vivien Didelotfad09c72016-06-21 12:28:20 -04001289 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001290 if (ret < 0)
1291 return ret;
1292
Vivien Didelotfad09c72016-06-21 12:28:20 -04001293 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001294}
1295
Vivien Didelotfad09c72016-06-21 12:28:20 -04001296static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001297 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001298 unsigned int nibble_offset)
1299{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001300 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001301 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001302
1303 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001304 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001305
Vivien Didelota935c052016-09-29 12:21:53 -04001306 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1307 if (err)
1308 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001309 }
1310
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001311 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001312 unsigned int shift = (i % 4) * 4 + nibble_offset;
1313 u16 reg = regs[i / 4];
1314
Vivien Didelotbd00e052017-05-01 14:05:11 -04001315 entry->state[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001316 }
1317
1318 return 0;
1319}
1320
Vivien Didelotfad09c72016-06-21 12:28:20 -04001321static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001322 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001323{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001324 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001325}
1326
Vivien Didelotfad09c72016-06-21 12:28:20 -04001327static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001328 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001329{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001330 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001331}
1332
Vivien Didelotfad09c72016-06-21 12:28:20 -04001333static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001334 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001335 unsigned int nibble_offset)
1336{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001337 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001338 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001339
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001340 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001341 unsigned int shift = (i % 4) * 4 + nibble_offset;
Vivien Didelotbd00e052017-05-01 14:05:11 -04001342 u8 data = entry->state[i];
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001343
1344 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1345 }
1346
1347 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001348 u16 reg = regs[i];
1349
1350 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1351 if (err)
1352 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001353 }
1354
1355 return 0;
1356}
1357
Vivien Didelotfad09c72016-06-21 12:28:20 -04001358static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001359 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001360{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001361 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001362}
1363
Vivien Didelotfad09c72016-06-21 12:28:20 -04001364static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001365 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001366{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001367 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001368}
1369
Vivien Didelotfad09c72016-06-21 12:28:20 -04001370static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001371{
Vivien Didelota935c052016-09-29 12:21:53 -04001372 return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
1373 vid & GLOBAL_VTU_VID_MASK);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001374}
1375
Vivien Didelotfad09c72016-06-21 12:28:20 -04001376static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001377 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001378{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001379 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001380 u16 val;
1381 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001382
Vivien Didelota935c052016-09-29 12:21:53 -04001383 err = _mv88e6xxx_vtu_wait(chip);
1384 if (err)
1385 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001386
Vivien Didelota935c052016-09-29 12:21:53 -04001387 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
1388 if (err)
1389 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001390
Vivien Didelota935c052016-09-29 12:21:53 -04001391 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1392 if (err)
1393 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001394
Vivien Didelota935c052016-09-29 12:21:53 -04001395 next.vid = val & GLOBAL_VTU_VID_MASK;
1396 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001397
1398 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001399 err = mv88e6xxx_vtu_data_read(chip, &next);
1400 if (err)
1401 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001402
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001403 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001404 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
1405 if (err)
1406 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001407
Vivien Didelota935c052016-09-29 12:21:53 -04001408 next.fid = val & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001409 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001410 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1411 * VTU DBNum[3:0] are located in VTU Operation 3:0
1412 */
Vivien Didelota935c052016-09-29 12:21:53 -04001413 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1414 if (err)
1415 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001416
Vivien Didelota935c052016-09-29 12:21:53 -04001417 next.fid = (val & 0xf00) >> 4;
1418 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001419 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001420
Vivien Didelotfad09c72016-06-21 12:28:20 -04001421 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001422 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1423 if (err)
1424 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001425
Vivien Didelota935c052016-09-29 12:21:53 -04001426 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001427 }
1428 }
1429
1430 *entry = next;
1431 return 0;
1432}
1433
Vivien Didelotf81ec902016-05-09 13:22:58 -04001434static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1435 struct switchdev_obj_port_vlan *vlan,
1436 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001437{
Vivien Didelot04bed142016-08-31 18:06:13 -04001438 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001439 struct mv88e6xxx_vtu_entry next;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001440 u16 pvid;
1441 int err;
1442
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001443 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001444 return -EOPNOTSUPP;
1445
Vivien Didelotfad09c72016-06-21 12:28:20 -04001446 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001447
Vivien Didelot77064f32016-11-04 03:23:30 +01001448 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001449 if (err)
1450 goto unlock;
1451
Vivien Didelotfad09c72016-06-21 12:28:20 -04001452 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001453 if (err)
1454 goto unlock;
1455
1456 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001457 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001458 if (err)
1459 break;
1460
1461 if (!next.valid)
1462 break;
1463
Vivien Didelotbd00e052017-05-01 14:05:11 -04001464 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001465 continue;
1466
1467 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001468 vlan->vid_begin = next.vid;
1469 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001470 vlan->flags = 0;
1471
Vivien Didelotbd00e052017-05-01 14:05:11 -04001472 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001473 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1474
1475 if (next.vid == pvid)
1476 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1477
1478 err = cb(&vlan->obj);
1479 if (err)
1480 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001481 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001482
1483unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001484 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001485
1486 return err;
1487}
1488
Vivien Didelotfad09c72016-06-21 12:28:20 -04001489static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001490 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001491{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001492 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001493 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001494 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001495
Vivien Didelota935c052016-09-29 12:21:53 -04001496 err = _mv88e6xxx_vtu_wait(chip);
1497 if (err)
1498 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001499
1500 if (!entry->valid)
1501 goto loadpurge;
1502
1503 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001504 err = mv88e6xxx_vtu_data_write(chip, entry);
1505 if (err)
1506 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001507
Vivien Didelotfad09c72016-06-21 12:28:20 -04001508 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001509 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001510 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1511 if (err)
1512 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001513 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001514
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001515 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001516 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001517 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
1518 if (err)
1519 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001520 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001521 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1522 * VTU DBNum[3:0] are located in VTU Operation 3:0
1523 */
1524 op |= (entry->fid & 0xf0) << 8;
1525 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001526 }
1527
1528 reg = GLOBAL_VTU_VID_VALID;
1529loadpurge:
1530 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001531 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1532 if (err)
1533 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001534
Vivien Didelotfad09c72016-06-21 12:28:20 -04001535 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001536}
1537
Vivien Didelotfad09c72016-06-21 12:28:20 -04001538static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001539 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001540{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001541 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001542 u16 val;
1543 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001544
Vivien Didelota935c052016-09-29 12:21:53 -04001545 err = _mv88e6xxx_vtu_wait(chip);
1546 if (err)
1547 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001548
Vivien Didelota935c052016-09-29 12:21:53 -04001549 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
1550 sid & GLOBAL_VTU_SID_MASK);
1551 if (err)
1552 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001553
Vivien Didelota935c052016-09-29 12:21:53 -04001554 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
1555 if (err)
1556 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001557
Vivien Didelota935c052016-09-29 12:21:53 -04001558 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1559 if (err)
1560 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001561
Vivien Didelota935c052016-09-29 12:21:53 -04001562 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001563
Vivien Didelota935c052016-09-29 12:21:53 -04001564 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1565 if (err)
1566 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001567
Vivien Didelota935c052016-09-29 12:21:53 -04001568 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001569
1570 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001571 err = mv88e6xxx_stu_data_read(chip, &next);
1572 if (err)
1573 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001574 }
1575
1576 *entry = next;
1577 return 0;
1578}
1579
Vivien Didelotfad09c72016-06-21 12:28:20 -04001580static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001581 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001582{
1583 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001584 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001585
Vivien Didelota935c052016-09-29 12:21:53 -04001586 err = _mv88e6xxx_vtu_wait(chip);
1587 if (err)
1588 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001589
1590 if (!entry->valid)
1591 goto loadpurge;
1592
1593 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001594 err = mv88e6xxx_stu_data_write(chip, entry);
1595 if (err)
1596 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001597
1598 reg = GLOBAL_VTU_VID_VALID;
1599loadpurge:
Vivien Didelota935c052016-09-29 12:21:53 -04001600 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1601 if (err)
1602 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001603
1604 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001605 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1606 if (err)
1607 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001608
Vivien Didelotfad09c72016-06-21 12:28:20 -04001609 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001610}
1611
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001612static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001613{
1614 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001615 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001616 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001617
1618 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1619
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001620 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001621 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001622 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001623 if (err)
1624 return err;
1625
1626 set_bit(*fid, fid_bitmap);
1627 }
1628
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001629 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001630 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001631 if (err)
1632 return err;
1633
1634 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001635 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001636 if (err)
1637 return err;
1638
1639 if (!vlan.valid)
1640 break;
1641
1642 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001643 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001644
1645 /* The reset value 0x000 is used to indicate that multiple address
1646 * databases are not needed. Return the next positive available.
1647 */
1648 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001649 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001650 return -ENOSPC;
1651
1652 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001653 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001654}
1655
Vivien Didelotfad09c72016-06-21 12:28:20 -04001656static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001657 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001658{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001659 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001660 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001661 .valid = true,
1662 .vid = vid,
1663 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001664 int i, err;
1665
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001666 err = mv88e6xxx_atu_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001667 if (err)
1668 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001669
Vivien Didelot3d131f02015-11-03 10:52:52 -05001670 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001671 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotbd00e052017-05-01 14:05:11 -04001672 vlan.member[i] = dsa_is_cpu_port(ds, i) ||
1673 dsa_is_dsa_port(ds, i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001674 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1675 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001676
Vivien Didelotfad09c72016-06-21 12:28:20 -04001677 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01001678 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
1679 mv88e6xxx_6341_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001680 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001681
1682 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1683 * implemented, only one STU entry is needed to cover all VTU
1684 * entries. Thus, validate the SID 0.
1685 */
1686 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001687 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001688 if (err)
1689 return err;
1690
1691 if (vstp.sid != vlan.sid || !vstp.valid) {
1692 memset(&vstp, 0, sizeof(vstp));
1693 vstp.valid = true;
1694 vstp.sid = vlan.sid;
1695
Vivien Didelotfad09c72016-06-21 12:28:20 -04001696 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001697 if (err)
1698 return err;
1699 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001700 }
1701
1702 *entry = vlan;
1703 return 0;
1704}
1705
Vivien Didelotfad09c72016-06-21 12:28:20 -04001706static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001707 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001708{
1709 int err;
1710
1711 if (!vid)
1712 return -EINVAL;
1713
Vivien Didelotfad09c72016-06-21 12:28:20 -04001714 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001715 if (err)
1716 return err;
1717
Vivien Didelotfad09c72016-06-21 12:28:20 -04001718 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001719 if (err)
1720 return err;
1721
1722 if (entry->vid != vid || !entry->valid) {
1723 if (!creat)
1724 return -EOPNOTSUPP;
1725 /* -ENOENT would've been more appropriate, but switchdev expects
1726 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1727 */
1728
Vivien Didelotfad09c72016-06-21 12:28:20 -04001729 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001730 }
1731
1732 return err;
1733}
1734
Vivien Didelotda9c3592016-02-12 12:09:40 -05001735static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1736 u16 vid_begin, u16 vid_end)
1737{
Vivien Didelot04bed142016-08-31 18:06:13 -04001738 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001739 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001740 int i, err;
1741
1742 if (!vid_begin)
1743 return -EOPNOTSUPP;
1744
Vivien Didelotfad09c72016-06-21 12:28:20 -04001745 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001746
Vivien Didelotfad09c72016-06-21 12:28:20 -04001747 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001748 if (err)
1749 goto unlock;
1750
1751 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001752 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001753 if (err)
1754 goto unlock;
1755
1756 if (!vlan.valid)
1757 break;
1758
1759 if (vlan.vid > vid_end)
1760 break;
1761
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001762 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001763 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1764 continue;
1765
Andrew Lunn66e28092016-12-11 21:07:19 +01001766 if (!ds->ports[port].netdev)
1767 continue;
1768
Vivien Didelotbd00e052017-05-01 14:05:11 -04001769 if (vlan.member[i] ==
Vivien Didelotda9c3592016-02-12 12:09:40 -05001770 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1771 continue;
1772
Vivien Didelotfae8a252017-01-27 15:29:42 -05001773 if (ds->ports[i].bridge_dev ==
1774 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001775 break; /* same bridge, check next VLAN */
1776
Vivien Didelotfae8a252017-01-27 15:29:42 -05001777 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001778 continue;
1779
Andrew Lunnc8b09802016-06-04 21:16:57 +02001780 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001781 "hardware VLAN %d already used by %s\n",
1782 vlan.vid,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001783 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001784 err = -EOPNOTSUPP;
1785 goto unlock;
1786 }
1787 } while (vlan.vid < vid_end);
1788
1789unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001790 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001791
1792 return err;
1793}
1794
Vivien Didelotf81ec902016-05-09 13:22:58 -04001795static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1796 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001797{
Vivien Didelot04bed142016-08-31 18:06:13 -04001798 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001799 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001800 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001801 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001802
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001803 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001804 return -EOPNOTSUPP;
1805
Vivien Didelotfad09c72016-06-21 12:28:20 -04001806 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001807 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001808 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001809
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001810 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001811}
1812
Vivien Didelot57d32312016-06-20 13:13:58 -04001813static int
1814mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1815 const struct switchdev_obj_port_vlan *vlan,
1816 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001817{
Vivien Didelot04bed142016-08-31 18:06:13 -04001818 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001819 int err;
1820
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001821 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001822 return -EOPNOTSUPP;
1823
Vivien Didelotda9c3592016-02-12 12:09:40 -05001824 /* If the requested port doesn't belong to the same bridge as the VLAN
1825 * members, do not support it (yet) and fallback to software VLAN.
1826 */
1827 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1828 vlan->vid_end);
1829 if (err)
1830 return err;
1831
Vivien Didelot76e398a2015-11-01 12:33:55 -05001832 /* We don't need any dynamic resource from the kernel (yet),
1833 * so skip the prepare phase.
1834 */
1835 return 0;
1836}
1837
Vivien Didelotfad09c72016-06-21 12:28:20 -04001838static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001839 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001840{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001841 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001842 int err;
1843
Vivien Didelotfad09c72016-06-21 12:28:20 -04001844 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001845 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001846 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001847
Vivien Didelotbd00e052017-05-01 14:05:11 -04001848 vlan.member[port] = untagged ?
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001849 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1850 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1851
Vivien Didelotfad09c72016-06-21 12:28:20 -04001852 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001853}
1854
Vivien Didelotf81ec902016-05-09 13:22:58 -04001855static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1856 const struct switchdev_obj_port_vlan *vlan,
1857 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001858{
Vivien Didelot04bed142016-08-31 18:06:13 -04001859 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001860 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1861 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1862 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001863
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001864 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001865 return;
1866
Vivien Didelotfad09c72016-06-21 12:28:20 -04001867 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001868
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001869 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001870 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001871 netdev_err(ds->ports[port].netdev,
1872 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001873 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001874
Vivien Didelot77064f32016-11-04 03:23:30 +01001875 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001876 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001877 vlan->vid_end);
1878
Vivien Didelotfad09c72016-06-21 12:28:20 -04001879 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001880}
1881
Vivien Didelotfad09c72016-06-21 12:28:20 -04001882static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001883 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001884{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001885 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001886 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001887 int i, err;
1888
Vivien Didelotfad09c72016-06-21 12:28:20 -04001889 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001890 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001891 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001892
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001893 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelotbd00e052017-05-01 14:05:11 -04001894 if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001895 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001896
Vivien Didelotbd00e052017-05-01 14:05:11 -04001897 vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001898
1899 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001900 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001901 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001902 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001903 continue;
1904
Vivien Didelotbd00e052017-05-01 14:05:11 -04001905 if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001906 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001907 break;
1908 }
1909 }
1910
Vivien Didelotfad09c72016-06-21 12:28:20 -04001911 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001912 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001913 return err;
1914
Vivien Didelote606ca32017-03-11 16:12:55 -05001915 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001916}
1917
Vivien Didelotf81ec902016-05-09 13:22:58 -04001918static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1919 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001920{
Vivien Didelot04bed142016-08-31 18:06:13 -04001921 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001922 u16 pvid, vid;
1923 int err = 0;
1924
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001925 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001926 return -EOPNOTSUPP;
1927
Vivien Didelotfad09c72016-06-21 12:28:20 -04001928 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001929
Vivien Didelot77064f32016-11-04 03:23:30 +01001930 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001931 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001932 goto unlock;
1933
Vivien Didelot76e398a2015-11-01 12:33:55 -05001934 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001935 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001936 if (err)
1937 goto unlock;
1938
1939 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001940 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001941 if (err)
1942 goto unlock;
1943 }
1944 }
1945
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001946unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001947 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001948
1949 return err;
1950}
1951
Vivien Didelot83dabd12016-08-31 11:50:04 -04001952static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1953 const unsigned char *addr, u16 vid,
1954 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001955{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001956 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001957 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001958 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001959
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001960 /* Null VLAN ID corresponds to the port private database */
1961 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001962 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001963 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04001964 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001965 if (err)
1966 return err;
1967
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001968 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1969 ether_addr_copy(entry.mac, addr);
1970 eth_addr_dec(entry.mac);
1971
1972 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001973 if (err)
1974 return err;
1975
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001976 /* Initialize a fresh ATU entry if it isn't found */
1977 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1978 !ether_addr_equal(entry.mac, addr)) {
1979 memset(&entry, 0, sizeof(entry));
1980 ether_addr_copy(entry.mac, addr);
1981 }
1982
Vivien Didelot88472932016-09-19 19:56:11 -04001983 /* Purge the ATU entry only if no port is using it anymore */
1984 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001985 entry.portvec &= ~BIT(port);
1986 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001987 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1988 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001989 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001990 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001991 }
1992
Vivien Didelot9c13c022017-03-11 16:12:52 -05001993 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001994}
1995
Vivien Didelotf81ec902016-05-09 13:22:58 -04001996static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1997 const struct switchdev_obj_port_fdb *fdb,
1998 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001999{
2000 /* We don't need any dynamic resource from the kernel (yet),
2001 * so skip the prepare phase.
2002 */
2003 return 0;
2004}
2005
Vivien Didelotf81ec902016-05-09 13:22:58 -04002006static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2007 const struct switchdev_obj_port_fdb *fdb,
2008 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002009{
Vivien Didelot04bed142016-08-31 18:06:13 -04002010 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04002011
Vivien Didelotfad09c72016-06-21 12:28:20 -04002012 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002013 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2014 GLOBAL_ATU_DATA_STATE_UC_STATIC))
2015 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002016 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002017}
2018
Vivien Didelotf81ec902016-05-09 13:22:58 -04002019static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2020 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002021{
Vivien Didelot04bed142016-08-31 18:06:13 -04002022 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002023 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002024
Vivien Didelotfad09c72016-06-21 12:28:20 -04002025 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002026 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2027 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002028 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002029
Vivien Didelot83dabd12016-08-31 11:50:04 -04002030 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002031}
2032
Vivien Didelot83dabd12016-08-31 11:50:04 -04002033static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2034 u16 fid, u16 vid, int port,
2035 struct switchdev_obj *obj,
2036 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002037{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002038 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002039 int err;
2040
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002041 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2042 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002043
2044 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002045 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002046 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002047 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002048
2049 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2050 break;
2051
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002052 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002053 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002054
Vivien Didelot83dabd12016-08-31 11:50:04 -04002055 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2056 struct switchdev_obj_port_fdb *fdb;
2057
2058 if (!is_unicast_ether_addr(addr.mac))
2059 continue;
2060
2061 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002062 fdb->vid = vid;
2063 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002064 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2065 fdb->ndm_state = NUD_NOARP;
2066 else
2067 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002068 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2069 struct switchdev_obj_port_mdb *mdb;
2070
2071 if (!is_multicast_ether_addr(addr.mac))
2072 continue;
2073
2074 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2075 mdb->vid = vid;
2076 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002077 } else {
2078 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002079 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002080
2081 err = cb(obj);
2082 if (err)
2083 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002084 } while (!is_broadcast_ether_addr(addr.mac));
2085
2086 return err;
2087}
2088
Vivien Didelot83dabd12016-08-31 11:50:04 -04002089static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2090 struct switchdev_obj *obj,
2091 int (*cb)(struct switchdev_obj *obj))
2092{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002093 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04002094 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04002095 };
2096 u16 fid;
2097 int err;
2098
2099 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002100 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002101 if (err)
2102 return err;
2103
2104 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2105 if (err)
2106 return err;
2107
2108 /* Dump VLANs' Filtering Information Databases */
2109 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2110 if (err)
2111 return err;
2112
2113 do {
2114 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2115 if (err)
2116 return err;
2117
2118 if (!vlan.valid)
2119 break;
2120
2121 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2122 obj, cb);
2123 if (err)
2124 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04002125 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002126
2127 return err;
2128}
2129
Vivien Didelotf81ec902016-05-09 13:22:58 -04002130static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2131 struct switchdev_obj_port_fdb *fdb,
2132 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002133{
Vivien Didelot04bed142016-08-31 18:06:13 -04002134 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002135 int err;
2136
Vivien Didelotfad09c72016-06-21 12:28:20 -04002137 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002138 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002139 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002140
2141 return err;
2142}
2143
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002144static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2145 struct net_device *br)
2146{
Vivien Didelote96a6e02017-03-30 17:37:13 -04002147 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002148 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04002149 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002150 int err;
2151
2152 /* Remap the Port VLAN of each local bridge group member */
2153 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
2154 if (chip->ds->ports[port].bridge_dev == br) {
2155 err = mv88e6xxx_port_vlan_map(chip, port);
2156 if (err)
2157 return err;
2158 }
2159 }
2160
Vivien Didelote96a6e02017-03-30 17:37:13 -04002161 if (!mv88e6xxx_has_pvt(chip))
2162 return 0;
2163
2164 /* Remap the Port VLAN of each cross-chip bridge group member */
2165 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
2166 ds = chip->ds->dst->ds[dev];
2167 if (!ds)
2168 break;
2169
2170 for (port = 0; port < ds->num_ports; ++port) {
2171 if (ds->ports[port].bridge_dev == br) {
2172 err = mv88e6xxx_pvt_map(chip, dev, port);
2173 if (err)
2174 return err;
2175 }
2176 }
2177 }
2178
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002179 return 0;
2180}
2181
Vivien Didelotf81ec902016-05-09 13:22:58 -04002182static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002183 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002184{
Vivien Didelot04bed142016-08-31 18:06:13 -04002185 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002186 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002187
Vivien Didelotfad09c72016-06-21 12:28:20 -04002188 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002189 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002190 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002191
Vivien Didelot466dfa02016-02-26 13:16:05 -05002192 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002193}
2194
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002195static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2196 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002197{
Vivien Didelot04bed142016-08-31 18:06:13 -04002198 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002199
Vivien Didelotfad09c72016-06-21 12:28:20 -04002200 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002201 if (mv88e6xxx_bridge_map(chip, br) ||
2202 mv88e6xxx_port_vlan_map(chip, port))
2203 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002204 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002205}
2206
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002207static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
2208 int port, struct net_device *br)
2209{
2210 struct mv88e6xxx_chip *chip = ds->priv;
2211 int err;
2212
2213 if (!mv88e6xxx_has_pvt(chip))
2214 return 0;
2215
2216 mutex_lock(&chip->reg_lock);
2217 err = mv88e6xxx_pvt_map(chip, dev, port);
2218 mutex_unlock(&chip->reg_lock);
2219
2220 return err;
2221}
2222
2223static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
2224 int port, struct net_device *br)
2225{
2226 struct mv88e6xxx_chip *chip = ds->priv;
2227
2228 if (!mv88e6xxx_has_pvt(chip))
2229 return;
2230
2231 mutex_lock(&chip->reg_lock);
2232 if (mv88e6xxx_pvt_map(chip, dev, port))
2233 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
2234 mutex_unlock(&chip->reg_lock);
2235}
2236
Vivien Didelot17e708b2016-12-05 17:30:27 -05002237static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2238{
2239 if (chip->info->ops->reset)
2240 return chip->info->ops->reset(chip);
2241
2242 return 0;
2243}
2244
Vivien Didelot309eca62016-12-05 17:30:26 -05002245static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2246{
2247 struct gpio_desc *gpiod = chip->reset;
2248
2249 /* If there is a GPIO connected to the reset pin, toggle it */
2250 if (gpiod) {
2251 gpiod_set_value_cansleep(gpiod, 1);
2252 usleep_range(10000, 20000);
2253 gpiod_set_value_cansleep(gpiod, 0);
2254 usleep_range(10000, 20000);
2255 }
2256}
2257
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002258static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2259{
2260 int i, err;
2261
2262 /* Set all ports to the Disabled state */
2263 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2264 err = mv88e6xxx_port_set_state(chip, i,
2265 PORT_CONTROL_STATE_DISABLED);
2266 if (err)
2267 return err;
2268 }
2269
2270 /* Wait for transmit queues to drain,
2271 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2272 */
2273 usleep_range(2000, 4000);
2274
2275 return 0;
2276}
2277
Vivien Didelotfad09c72016-06-21 12:28:20 -04002278static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002279{
Vivien Didelota935c052016-09-29 12:21:53 -04002280 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002281
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002282 err = mv88e6xxx_disable_ports(chip);
2283 if (err)
2284 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002285
Vivien Didelot309eca62016-12-05 17:30:26 -05002286 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002287
Vivien Didelot17e708b2016-12-05 17:30:27 -05002288 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002289}
2290
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002291static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002292{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002293 u16 val;
2294 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002295
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002296 /* Clear Power Down bit */
2297 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2298 if (err)
2299 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002300
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002301 if (val & BMCR_PDOWN) {
2302 val &= ~BMCR_PDOWN;
2303 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002304 }
2305
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002306 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002307}
2308
Vivien Didelot43145572017-03-11 16:12:59 -05002309static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2310 enum mv88e6xxx_frame_mode frame, u16 egress,
2311 u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002312{
2313 int err;
2314
Vivien Didelot43145572017-03-11 16:12:59 -05002315 if (!chip->info->ops->port_set_frame_mode)
2316 return -EOPNOTSUPP;
2317
2318 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002319 if (err)
2320 return err;
2321
Vivien Didelot43145572017-03-11 16:12:59 -05002322 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2323 if (err)
2324 return err;
2325
2326 if (chip->info->ops->port_set_ether_type)
2327 return chip->info->ops->port_set_ether_type(chip, port, etype);
2328
2329 return 0;
2330}
2331
2332static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2333{
2334 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2335 PORT_CONTROL_EGRESS_UNMODIFIED,
2336 PORT_ETH_TYPE_DEFAULT);
2337}
2338
2339static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2340{
2341 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2342 PORT_CONTROL_EGRESS_UNMODIFIED,
2343 PORT_ETH_TYPE_DEFAULT);
2344}
2345
2346static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2347{
2348 return mv88e6xxx_set_port_mode(chip, port,
2349 MV88E6XXX_FRAME_MODE_ETHERTYPE,
2350 PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
2351}
2352
2353static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2354{
2355 if (dsa_is_dsa_port(chip->ds, port))
2356 return mv88e6xxx_set_port_mode_dsa(chip, port);
2357
2358 if (dsa_is_normal_port(chip->ds, port))
2359 return mv88e6xxx_set_port_mode_normal(chip, port);
2360
2361 /* Setup CPU port mode depending on its supported tag format */
2362 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2363 return mv88e6xxx_set_port_mode_dsa(chip, port);
2364
2365 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2366 return mv88e6xxx_set_port_mode_edsa(chip, port);
2367
2368 return -EINVAL;
2369}
2370
Vivien Didelotea698f42017-03-11 16:12:50 -05002371static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2372{
2373 bool message = dsa_is_dsa_port(chip->ds, port);
2374
2375 return mv88e6xxx_port_set_message_port(chip, port, message);
2376}
2377
Vivien Didelot601aeed2017-03-11 16:13:00 -05002378static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2379{
2380 bool flood = port == dsa_upstream_port(chip->ds);
2381
2382 /* Upstream ports flood frames with unknown unicast or multicast DA */
2383 if (chip->info->ops->port_set_egress_floods)
2384 return chip->info->ops->port_set_egress_floods(chip, port,
2385 flood, flood);
2386
2387 return 0;
2388}
2389
Vivien Didelotfad09c72016-06-21 12:28:20 -04002390static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002391{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002392 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002393 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002394 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002395
Vivien Didelotd78343d2016-11-04 03:23:36 +01002396 /* MAC Forcing register: don't force link, speed, duplex or flow control
2397 * state to any particular values on physical ports, but force the CPU
2398 * port and all DSA ports to their maximum bandwidth and full duplex.
2399 */
2400 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2401 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2402 SPEED_MAX, DUPLEX_FULL,
2403 PHY_INTERFACE_MODE_NA);
2404 else
2405 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2406 SPEED_UNFORCED, DUPLEX_UNFORCED,
2407 PHY_INTERFACE_MODE_NA);
2408 if (err)
2409 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002410
2411 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2412 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2413 * tunneling, determine priority by looking at 802.1p and IP
2414 * priority fields (IP prio has precedence), and set STP state
2415 * to Forwarding.
2416 *
2417 * If this is the CPU link, use DSA or EDSA tagging depending
2418 * on which tagging mode was configured.
2419 *
2420 * If this is a link to another switch, use DSA tagging mode.
2421 *
2422 * If this is the upstream port for this switch, enable
2423 * forwarding of unknown unicasts and multicasts.
2424 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01002425 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02002426 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2427 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01002428 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2429 if (err)
2430 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002431
Vivien Didelot601aeed2017-03-11 16:13:00 -05002432 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002433 if (err)
2434 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002435
Vivien Didelot601aeed2017-03-11 16:13:00 -05002436 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002437 if (err)
2438 return err;
2439
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002440 /* If this port is connected to a SerDes, make sure the SerDes is not
2441 * powered down.
2442 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002443 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002444 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2445 if (err)
2446 return err;
2447 reg &= PORT_STATUS_CMODE_MASK;
2448 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2449 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2450 (reg == PORT_STATUS_CMODE_SGMII)) {
2451 err = mv88e6xxx_serdes_power_on(chip);
2452 if (err < 0)
2453 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002454 }
2455 }
2456
Vivien Didelot8efdda42015-08-13 12:52:23 -04002457 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002458 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002459 * untagged frames on this port, do a destination address lookup on all
2460 * received packets as usual, disable ARP mirroring and don't send a
2461 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002462 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002463 err = mv88e6xxx_port_set_map_da(chip, port);
2464 if (err)
2465 return err;
2466
Andrew Lunn54d792f2015-05-06 01:09:47 +02002467 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01002468 if (chip->info->ops->port_set_upstream_port) {
2469 err = chip->info->ops->port_set_upstream_port(
2470 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002471 if (err)
2472 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002473 }
2474
Andrew Lunna23b2962017-02-04 20:15:28 +01002475 err = mv88e6xxx_port_set_8021q_mode(chip, port,
2476 PORT_CONTROL_2_8021Q_DISABLED);
2477 if (err)
2478 return err;
2479
Andrew Lunn5f436662016-12-03 04:45:17 +01002480 if (chip->info->ops->port_jumbo_config) {
2481 err = chip->info->ops->port_jumbo_config(chip, port);
2482 if (err)
2483 return err;
2484 }
2485
Andrew Lunn54d792f2015-05-06 01:09:47 +02002486 /* Port Association Vector: when learning source addresses
2487 * of packets, add the address to the address database using
2488 * a port bitmap that has only the bit for this port set and
2489 * the other bits clear.
2490 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002491 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002492 /* Disable learning for CPU port */
2493 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002494 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002495
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002496 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2497 if (err)
2498 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002499
2500 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002501 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2502 if (err)
2503 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002504
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002505 if (chip->info->ops->port_pause_config) {
2506 err = chip->info->ops->port_pause_config(chip, port);
2507 if (err)
2508 return err;
2509 }
2510
Vivien Didelotc8c94892017-03-11 16:13:01 -05002511 if (chip->info->ops->port_disable_learn_limit) {
2512 err = chip->info->ops->port_disable_learn_limit(chip, port);
2513 if (err)
2514 return err;
2515 }
2516
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002517 if (chip->info->ops->port_disable_pri_override) {
2518 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002519 if (err)
2520 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002521 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002522
Andrew Lunnef0a7312016-12-03 04:35:16 +01002523 if (chip->info->ops->port_tag_remap) {
2524 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002525 if (err)
2526 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002527 }
2528
Andrew Lunnef70b112016-12-03 04:45:18 +01002529 if (chip->info->ops->port_egress_rate_limiting) {
2530 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002531 if (err)
2532 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002533 }
2534
Vivien Didelotea698f42017-03-11 16:12:50 -05002535 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002536 if (err)
2537 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002538
Vivien Didelot207afda2016-04-14 14:42:09 -04002539 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002540 * database, and allow bidirectional communication between the
2541 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002542 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002543 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002544 if (err)
2545 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002546
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002547 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002548 if (err)
2549 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002550
2551 /* Default VLAN ID and priority: don't set a default VLAN
2552 * ID, and set the default packet priority to zero.
2553 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002554 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002555}
2556
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002557static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002558{
2559 int err;
2560
Vivien Didelota935c052016-09-29 12:21:53 -04002561 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002562 if (err)
2563 return err;
2564
Vivien Didelota935c052016-09-29 12:21:53 -04002565 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002566 if (err)
2567 return err;
2568
Vivien Didelota935c052016-09-29 12:21:53 -04002569 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2570 if (err)
2571 return err;
2572
2573 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002574}
2575
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002576static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2577 unsigned int ageing_time)
2578{
Vivien Didelot04bed142016-08-31 18:06:13 -04002579 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002580 int err;
2581
2582 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002583 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002584 mutex_unlock(&chip->reg_lock);
2585
2586 return err;
2587}
2588
Vivien Didelot97299342016-07-18 20:45:30 -04002589static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002590{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002591 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002592 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002593 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002594
Vivien Didelot119477b2016-05-09 13:22:51 -04002595 /* Enable the PHY Polling Unit if present, don't discard any packets,
2596 * and mask all interrupt sources.
2597 */
Vivien Didelota199d8b2016-12-05 17:30:28 -05002598 err = mv88e6xxx_ppu_enable(chip);
Vivien Didelot119477b2016-05-09 13:22:51 -04002599 if (err)
2600 return err;
2601
Andrew Lunn33641992016-12-03 04:35:17 +01002602 if (chip->info->ops->g1_set_cpu_port) {
2603 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2604 if (err)
2605 return err;
2606 }
2607
2608 if (chip->info->ops->g1_set_egress_port) {
2609 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2610 if (err)
2611 return err;
2612 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002613
Vivien Didelot50484ff2016-05-09 13:22:54 -04002614 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002615 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2616 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2617 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002618 if (err)
2619 return err;
2620
Vivien Didelotacddbd22016-07-18 20:45:39 -04002621 /* Clear all the VTU and STU entries */
2622 err = _mv88e6xxx_vtu_stu_flush(chip);
2623 if (err < 0)
2624 return err;
2625
Vivien Didelot08a01262016-05-09 13:22:50 -04002626 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002627 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002628 if (err)
2629 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002630 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002631 if (err)
2632 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002633 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002634 if (err)
2635 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002636 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002637 if (err)
2638 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002639 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002640 if (err)
2641 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002642 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002643 if (err)
2644 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002645 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002646 if (err)
2647 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002648 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002649 if (err)
2650 return err;
2651
2652 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002653 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002654 if (err)
2655 return err;
2656
Andrew Lunnde2273872016-11-21 23:27:01 +01002657 /* Initialize the statistics unit */
2658 err = mv88e6xxx_stats_set_histogram(chip);
2659 if (err)
2660 return err;
2661
Vivien Didelot97299342016-07-18 20:45:30 -04002662 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002663 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2664 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002665 if (err)
2666 return err;
2667
2668 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002669 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002670 if (err)
2671 return err;
2672
2673 return 0;
2674}
2675
Vivien Didelotf81ec902016-05-09 13:22:58 -04002676static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002677{
Vivien Didelot04bed142016-08-31 18:06:13 -04002678 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002679 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002680 int i;
2681
Vivien Didelotfad09c72016-06-21 12:28:20 -04002682 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002683 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002684
Vivien Didelotfad09c72016-06-21 12:28:20 -04002685 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002686
Vivien Didelot97299342016-07-18 20:45:30 -04002687 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002688 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002689 err = mv88e6xxx_setup_port(chip, i);
2690 if (err)
2691 goto unlock;
2692 }
2693
2694 /* Setup Switch Global 1 Registers */
2695 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002696 if (err)
2697 goto unlock;
2698
Vivien Didelot97299342016-07-18 20:45:30 -04002699 /* Setup Switch Global 2 Registers */
2700 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2701 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002702 if (err)
2703 goto unlock;
2704 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002705
Vivien Didelot81228992017-03-30 17:37:08 -04002706 err = mv88e6xxx_pvt_setup(chip);
2707 if (err)
2708 goto unlock;
2709
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002710 err = mv88e6xxx_atu_setup(chip);
2711 if (err)
2712 goto unlock;
2713
Andrew Lunn6e55f692016-12-03 04:45:16 +01002714 /* Some generations have the configuration of sending reserved
2715 * management frames to the CPU in global2, others in
2716 * global1. Hence it does not fit the two setup functions
2717 * above.
2718 */
2719 if (chip->info->ops->mgmt_rsvd2cpu) {
2720 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2721 if (err)
2722 goto unlock;
2723 }
2724
Vivien Didelot6b17e862015-08-13 12:52:18 -04002725unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002726 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002727
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002728 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002729}
2730
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002731static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2732{
Vivien Didelot04bed142016-08-31 18:06:13 -04002733 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002734 int err;
2735
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002736 if (!chip->info->ops->set_switch_mac)
2737 return -EOPNOTSUPP;
2738
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002739 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002740 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002741 mutex_unlock(&chip->reg_lock);
2742
2743 return err;
2744}
2745
Vivien Didelote57e5e72016-08-15 17:19:00 -04002746static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002747{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002748 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2749 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002750 u16 val;
2751 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002752
Andrew Lunnee26a222017-01-24 14:53:48 +01002753 if (!chip->info->ops->phy_read)
2754 return -EOPNOTSUPP;
2755
Vivien Didelotfad09c72016-06-21 12:28:20 -04002756 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002757 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002758 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002759
Andrew Lunnda9f3302017-02-01 03:40:05 +01002760 if (reg == MII_PHYSID2) {
2761 /* Some internal PHYS don't have a model number. Use
2762 * the mv88e6390 family model number instead.
2763 */
2764 if (!(val & 0x3f0))
2765 val |= PORT_SWITCH_ID_PROD_NUM_6390;
2766 }
2767
Vivien Didelote57e5e72016-08-15 17:19:00 -04002768 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002769}
2770
Vivien Didelote57e5e72016-08-15 17:19:00 -04002771static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002772{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002773 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2774 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002775 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002776
Andrew Lunnee26a222017-01-24 14:53:48 +01002777 if (!chip->info->ops->phy_write)
2778 return -EOPNOTSUPP;
2779
Vivien Didelotfad09c72016-06-21 12:28:20 -04002780 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002781 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002782 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002783
2784 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002785}
2786
Vivien Didelotfad09c72016-06-21 12:28:20 -04002787static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002788 struct device_node *np,
2789 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002790{
2791 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002792 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002793 struct mii_bus *bus;
2794 int err;
2795
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002796 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002797 if (!bus)
2798 return -ENOMEM;
2799
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002800 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002801 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002802 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002803 INIT_LIST_HEAD(&mdio_bus->list);
2804 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002805
Andrew Lunnb516d452016-06-04 21:17:06 +02002806 if (np) {
2807 bus->name = np->full_name;
2808 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2809 } else {
2810 bus->name = "mv88e6xxx SMI";
2811 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2812 }
2813
2814 bus->read = mv88e6xxx_mdio_read;
2815 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002816 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002817
Andrew Lunna3c53be52017-01-24 14:53:50 +01002818 if (np)
2819 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002820 else
2821 err = mdiobus_register(bus);
2822 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002823 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002824 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002825 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002826
2827 if (external)
2828 list_add_tail(&mdio_bus->list, &chip->mdios);
2829 else
2830 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002831
2832 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002833}
2834
Andrew Lunna3c53be52017-01-24 14:53:50 +01002835static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2836 { .compatible = "marvell,mv88e6xxx-mdio-external",
2837 .data = (void *)true },
2838 { },
2839};
2840
2841static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2842 struct device_node *np)
2843{
2844 const struct of_device_id *match;
2845 struct device_node *child;
2846 int err;
2847
2848 /* Always register one mdio bus for the internal/default mdio
2849 * bus. This maybe represented in the device tree, but is
2850 * optional.
2851 */
2852 child = of_get_child_by_name(np, "mdio");
2853 err = mv88e6xxx_mdio_register(chip, child, false);
2854 if (err)
2855 return err;
2856
2857 /* Walk the device tree, and see if there are any other nodes
2858 * which say they are compatible with the external mdio
2859 * bus.
2860 */
2861 for_each_available_child_of_node(np, child) {
2862 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2863 if (match) {
2864 err = mv88e6xxx_mdio_register(chip, child, true);
2865 if (err)
2866 return err;
2867 }
2868 }
2869
2870 return 0;
2871}
2872
2873static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002874
2875{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002876 struct mv88e6xxx_mdio_bus *mdio_bus;
2877 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002878
Andrew Lunna3c53be52017-01-24 14:53:50 +01002879 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2880 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002881
Andrew Lunna3c53be52017-01-24 14:53:50 +01002882 mdiobus_unregister(bus);
2883 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002884}
2885
Vivien Didelot855b1932016-07-20 18:18:35 -04002886static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2887{
Vivien Didelot04bed142016-08-31 18:06:13 -04002888 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002889
2890 return chip->eeprom_len;
2891}
2892
Vivien Didelot855b1932016-07-20 18:18:35 -04002893static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2894 struct ethtool_eeprom *eeprom, u8 *data)
2895{
Vivien Didelot04bed142016-08-31 18:06:13 -04002896 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002897 int err;
2898
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002899 if (!chip->info->ops->get_eeprom)
2900 return -EOPNOTSUPP;
2901
Vivien Didelot855b1932016-07-20 18:18:35 -04002902 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002903 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002904 mutex_unlock(&chip->reg_lock);
2905
2906 if (err)
2907 return err;
2908
2909 eeprom->magic = 0xc3ec4951;
2910
2911 return 0;
2912}
2913
Vivien Didelot855b1932016-07-20 18:18:35 -04002914static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2915 struct ethtool_eeprom *eeprom, u8 *data)
2916{
Vivien Didelot04bed142016-08-31 18:06:13 -04002917 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002918 int err;
2919
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002920 if (!chip->info->ops->set_eeprom)
2921 return -EOPNOTSUPP;
2922
Vivien Didelot855b1932016-07-20 18:18:35 -04002923 if (eeprom->magic != 0xc3ec4951)
2924 return -EINVAL;
2925
2926 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002927 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002928 mutex_unlock(&chip->reg_lock);
2929
2930 return err;
2931}
2932
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002933static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002934 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002935 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002936 .phy_read = mv88e6xxx_phy_ppu_read,
2937 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002938 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002939 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002940 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002941 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002942 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002943 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002944 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002945 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002946 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002947 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002948 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002949 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002950 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2951 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002952 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002953 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2954 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002955 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002956 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002957 .ppu_enable = mv88e6185_g1_ppu_enable,
2958 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002959 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002960};
2961
2962static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002963 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002964 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002965 .phy_read = mv88e6xxx_phy_ppu_read,
2966 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002967 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002968 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002969 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002970 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002971 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002972 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002973 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002974 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2975 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002976 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002977 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002978 .ppu_enable = mv88e6185_g1_ppu_enable,
2979 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002980 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002981};
2982
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002983static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002984 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002985 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2986 .phy_read = mv88e6xxx_g2_smi_phy_read,
2987 .phy_write = mv88e6xxx_g2_smi_phy_write,
2988 .port_set_link = mv88e6xxx_port_set_link,
2989 .port_set_duplex = mv88e6xxx_port_set_duplex,
2990 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002991 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002992 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002993 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002994 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002995 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002996 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002997 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002998 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002999 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003000 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3001 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3002 .stats_get_strings = mv88e6095_stats_get_strings,
3003 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003004 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3005 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003006 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003007 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003008 .reset = mv88e6352_g1_reset,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003009};
3010
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003011static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003012 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003013 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003014 .phy_read = mv88e6165_phy_read,
3015 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003016 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003017 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003018 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003019 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003020 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003021 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003022 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003023 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003024 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3025 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003026 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003027 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3028 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003029 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003030 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003031 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003032};
3033
3034static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003035 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003036 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003037 .phy_read = mv88e6xxx_phy_ppu_read,
3038 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003039 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003040 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003041 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003042 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003043 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003044 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003045 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003046 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn5f436662016-12-03 04:45:17 +01003047 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003048 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003049 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003050 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003051 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3052 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003053 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003054 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3055 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003056 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003057 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003058 .ppu_enable = mv88e6185_g1_ppu_enable,
3059 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003060 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003061};
3062
Vivien Didelot990e27b2017-03-28 13:50:32 -04003063static const struct mv88e6xxx_ops mv88e6141_ops = {
3064 /* MV88E6XXX_FAMILY_6341 */
3065 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3066 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3067 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3068 .phy_read = mv88e6xxx_g2_smi_phy_read,
3069 .phy_write = mv88e6xxx_g2_smi_phy_write,
3070 .port_set_link = mv88e6xxx_port_set_link,
3071 .port_set_duplex = mv88e6xxx_port_set_duplex,
3072 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3073 .port_set_speed = mv88e6390_port_set_speed,
3074 .port_tag_remap = mv88e6095_port_tag_remap,
3075 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3076 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3077 .port_set_ether_type = mv88e6351_port_set_ether_type,
3078 .port_jumbo_config = mv88e6165_port_jumbo_config,
3079 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3080 .port_pause_config = mv88e6097_port_pause_config,
3081 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3082 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3083 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3084 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3085 .stats_get_strings = mv88e6320_stats_get_strings,
3086 .stats_get_stats = mv88e6390_stats_get_stats,
3087 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3088 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3089 .watchdog_ops = &mv88e6390_watchdog_ops,
3090 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3091 .reset = mv88e6352_g1_reset,
3092};
3093
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003094static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003095 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003096 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003097 .phy_read = mv88e6165_phy_read,
3098 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003099 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003100 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003101 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003102 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003103 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003104 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003105 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003106 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003107 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003108 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003109 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003110 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003111 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003112 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3113 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003114 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003115 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3116 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003117 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003118 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003119 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003120};
3121
3122static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003123 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003124 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003125 .phy_read = mv88e6165_phy_read,
3126 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003127 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003128 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003129 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003130 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003131 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003132 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003133 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3134 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003135 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003136 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3137 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003138 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003139 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003140 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003141};
3142
3143static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003144 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003145 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003146 .phy_read = mv88e6xxx_g2_smi_phy_read,
3147 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003148 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003149 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003150 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003151 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003152 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003153 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003154 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003155 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003156 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003157 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003158 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003159 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003160 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003161 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003162 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3163 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003164 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003165 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3166 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003167 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003168 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003169 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003170};
3171
3172static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003173 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003174 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3175 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003176 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003177 .phy_read = mv88e6xxx_g2_smi_phy_read,
3178 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003179 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003180 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003181 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003182 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003183 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003184 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003185 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003186 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003187 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003188 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003189 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003190 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003191 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003192 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003193 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3194 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003195 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003196 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3197 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003198 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003199 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003200 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003201};
3202
3203static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003204 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003205 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003206 .phy_read = mv88e6xxx_g2_smi_phy_read,
3207 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003208 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003209 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003210 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003211 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003212 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003213 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003214 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003215 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003216 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003217 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003218 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003219 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003220 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003221 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003222 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3223 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003224 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003225 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3226 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003227 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003228 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003229 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003230};
3231
3232static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003233 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003234 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3235 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003236 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003237 .phy_read = mv88e6xxx_g2_smi_phy_read,
3238 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003239 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003240 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003241 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003242 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003243 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003244 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003245 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003246 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003247 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003248 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003249 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003250 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003251 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003252 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003253 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3254 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003255 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003256 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3257 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003258 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003259 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003260 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003261};
3262
3263static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003264 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003265 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003266 .phy_read = mv88e6xxx_phy_ppu_read,
3267 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003268 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003269 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003270 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003271 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003272 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003273 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003274 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003275 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003276 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3277 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003278 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003279 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3280 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003281 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003282 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003283 .ppu_enable = mv88e6185_g1_ppu_enable,
3284 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003285 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003286};
3287
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003288static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003289 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003290 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3291 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003292 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3293 .phy_read = mv88e6xxx_g2_smi_phy_read,
3294 .phy_write = mv88e6xxx_g2_smi_phy_write,
3295 .port_set_link = mv88e6xxx_port_set_link,
3296 .port_set_duplex = mv88e6xxx_port_set_duplex,
3297 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3298 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003299 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003300 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003301 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003302 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003303 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003304 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003305 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003306 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003307 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003308 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3309 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003310 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003311 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3312 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003313 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003314 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003315 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003316};
3317
3318static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003319 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003320 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3321 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003322 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3323 .phy_read = mv88e6xxx_g2_smi_phy_read,
3324 .phy_write = mv88e6xxx_g2_smi_phy_write,
3325 .port_set_link = mv88e6xxx_port_set_link,
3326 .port_set_duplex = mv88e6xxx_port_set_duplex,
3327 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3328 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003329 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003330 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003331 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003332 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003333 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003334 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003335 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003336 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003337 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003338 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3339 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003340 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003341 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3342 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003343 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003344 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003345 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003346};
3347
3348static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003349 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003350 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3351 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003352 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3353 .phy_read = mv88e6xxx_g2_smi_phy_read,
3354 .phy_write = mv88e6xxx_g2_smi_phy_write,
3355 .port_set_link = mv88e6xxx_port_set_link,
3356 .port_set_duplex = mv88e6xxx_port_set_duplex,
3357 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3358 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003359 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003360 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003361 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003362 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003363 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003364 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003365 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003366 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003367 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003368 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3369 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003370 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003371 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3372 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003373 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003374 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003375 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003376};
3377
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003378static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003379 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003380 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3381 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003382 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003383 .phy_read = mv88e6xxx_g2_smi_phy_read,
3384 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003385 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003386 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003387 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003388 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003389 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003390 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003391 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003392 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003393 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003394 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003395 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003396 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003397 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003398 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003399 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3400 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003401 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003402 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3403 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003404 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003405 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003406 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003407};
3408
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003409static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003410 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003411 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3412 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003413 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3414 .phy_read = mv88e6xxx_g2_smi_phy_read,
3415 .phy_write = mv88e6xxx_g2_smi_phy_write,
3416 .port_set_link = mv88e6xxx_port_set_link,
3417 .port_set_duplex = mv88e6xxx_port_set_duplex,
3418 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3419 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003420 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003421 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003422 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003423 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003424 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003425 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003426 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003427 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003428 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003429 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003430 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3431 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003432 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003433 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3434 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003435 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003436 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003437 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003438};
3439
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003440static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003441 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003442 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3443 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003444 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003445 .phy_read = mv88e6xxx_g2_smi_phy_read,
3446 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003447 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003448 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003449 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003450 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003451 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003452 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003453 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003454 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003455 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003456 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003457 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003458 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003459 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003460 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3461 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003462 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003463 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3464 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003465 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003466 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003467};
3468
3469static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003470 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003471 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3472 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003473 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003474 .phy_read = mv88e6xxx_g2_smi_phy_read,
3475 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003476 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003477 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003478 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003479 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003480 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003481 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003482 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003483 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003484 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003485 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003486 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003487 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003488 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003489 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3490 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003491 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003492 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3493 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003494 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003495};
3496
Vivien Didelot16e329a2017-03-28 13:50:33 -04003497static const struct mv88e6xxx_ops mv88e6341_ops = {
3498 /* MV88E6XXX_FAMILY_6341 */
3499 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3500 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3501 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3502 .phy_read = mv88e6xxx_g2_smi_phy_read,
3503 .phy_write = mv88e6xxx_g2_smi_phy_write,
3504 .port_set_link = mv88e6xxx_port_set_link,
3505 .port_set_duplex = mv88e6xxx_port_set_duplex,
3506 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3507 .port_set_speed = mv88e6390_port_set_speed,
3508 .port_tag_remap = mv88e6095_port_tag_remap,
3509 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3510 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3511 .port_set_ether_type = mv88e6351_port_set_ether_type,
3512 .port_jumbo_config = mv88e6165_port_jumbo_config,
3513 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3514 .port_pause_config = mv88e6097_port_pause_config,
3515 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3516 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3517 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3518 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3519 .stats_get_strings = mv88e6320_stats_get_strings,
3520 .stats_get_stats = mv88e6390_stats_get_stats,
3521 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3522 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3523 .watchdog_ops = &mv88e6390_watchdog_ops,
3524 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3525 .reset = mv88e6352_g1_reset,
3526};
3527
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003528static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003529 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003530 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003531 .phy_read = mv88e6xxx_g2_smi_phy_read,
3532 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003533 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003534 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003535 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003536 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003537 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003538 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003539 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003540 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003541 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003542 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003543 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003544 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003545 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003546 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003547 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3548 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003549 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003550 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3551 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003552 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003553 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003554 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003555};
3556
3557static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003558 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003559 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003560 .phy_read = mv88e6xxx_g2_smi_phy_read,
3561 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003562 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003563 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003564 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003565 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003566 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003567 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003568 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003569 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003570 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003571 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003572 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003573 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003574 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003575 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003576 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3577 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003578 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003579 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3580 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003581 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003582 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003583 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003584};
3585
3586static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003587 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003588 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3589 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003590 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003591 .phy_read = mv88e6xxx_g2_smi_phy_read,
3592 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003593 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003594 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003595 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003596 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003597 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003598 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003599 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003600 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003601 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003602 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003603 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003604 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003605 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003606 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003607 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3608 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003609 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003610 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3611 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003612 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003613 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003614 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003615};
3616
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003617static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003618 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003619 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3620 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003621 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3622 .phy_read = mv88e6xxx_g2_smi_phy_read,
3623 .phy_write = mv88e6xxx_g2_smi_phy_write,
3624 .port_set_link = mv88e6xxx_port_set_link,
3625 .port_set_duplex = mv88e6xxx_port_set_duplex,
3626 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3627 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003628 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003629 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003630 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003631 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003632 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003633 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003634 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003635 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003636 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003637 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003638 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003639 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003640 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3641 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003642 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003643 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3644 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003645 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003646 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003647 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003648};
3649
3650static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003651 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003652 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3653 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003654 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3655 .phy_read = mv88e6xxx_g2_smi_phy_read,
3656 .phy_write = mv88e6xxx_g2_smi_phy_write,
3657 .port_set_link = mv88e6xxx_port_set_link,
3658 .port_set_duplex = mv88e6xxx_port_set_duplex,
3659 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3660 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003661 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003662 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003663 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003664 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003665 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003666 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003667 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003668 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003669 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003670 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003671 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003672 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3673 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003674 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003675 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3676 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003677 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003678 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003679 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003680};
3681
Vivien Didelotf81ec902016-05-09 13:22:58 -04003682static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3683 [MV88E6085] = {
3684 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3685 .family = MV88E6XXX_FAMILY_6097,
3686 .name = "Marvell 88E6085",
3687 .num_databases = 4096,
3688 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003689 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003690 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003691 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003692 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003693 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003694 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003695 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003696 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003697 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003698 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003699 },
3700
3701 [MV88E6095] = {
3702 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3703 .family = MV88E6XXX_FAMILY_6095,
3704 .name = "Marvell 88E6095/88E6095F",
3705 .num_databases = 256,
3706 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003707 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003708 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003709 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003710 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003711 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003712 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003713 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003714 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003715 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003716 },
3717
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003718 [MV88E6097] = {
3719 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3720 .family = MV88E6XXX_FAMILY_6097,
3721 .name = "Marvell 88E6097/88E6097F",
3722 .num_databases = 4096,
3723 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003724 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003725 .port_base_addr = 0x10,
3726 .global1_addr = 0x1b,
3727 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003728 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003729 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003730 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003731 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003732 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3733 .ops = &mv88e6097_ops,
3734 },
3735
Vivien Didelotf81ec902016-05-09 13:22:58 -04003736 [MV88E6123] = {
3737 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3738 .family = MV88E6XXX_FAMILY_6165,
3739 .name = "Marvell 88E6123",
3740 .num_databases = 4096,
3741 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003742 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003743 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003744 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003745 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003746 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003747 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003748 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003749 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003750 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003751 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003752 },
3753
3754 [MV88E6131] = {
3755 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3756 .family = MV88E6XXX_FAMILY_6185,
3757 .name = "Marvell 88E6131",
3758 .num_databases = 256,
3759 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003760 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003761 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003762 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003763 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003764 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003765 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003766 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003767 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003768 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003769 },
3770
Vivien Didelot990e27b2017-03-28 13:50:32 -04003771 [MV88E6141] = {
3772 .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
3773 .family = MV88E6XXX_FAMILY_6341,
3774 .name = "Marvell 88E6341",
3775 .num_databases = 4096,
3776 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003777 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003778 .port_base_addr = 0x10,
3779 .global1_addr = 0x1b,
3780 .age_time_coeff = 3750,
3781 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003782 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003783 .tag_protocol = DSA_TAG_PROTO_EDSA,
3784 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3785 .ops = &mv88e6141_ops,
3786 },
3787
Vivien Didelotf81ec902016-05-09 13:22:58 -04003788 [MV88E6161] = {
3789 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3790 .family = MV88E6XXX_FAMILY_6165,
3791 .name = "Marvell 88E6161",
3792 .num_databases = 4096,
3793 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003794 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003795 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003796 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003797 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003798 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003799 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003800 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003801 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003802 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003803 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003804 },
3805
3806 [MV88E6165] = {
3807 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3808 .family = MV88E6XXX_FAMILY_6165,
3809 .name = "Marvell 88E6165",
3810 .num_databases = 4096,
3811 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003812 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003813 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003814 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003815 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003816 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003817 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003818 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003819 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003820 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003821 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003822 },
3823
3824 [MV88E6171] = {
3825 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3826 .family = MV88E6XXX_FAMILY_6351,
3827 .name = "Marvell 88E6171",
3828 .num_databases = 4096,
3829 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003830 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003831 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003832 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003833 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003834 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003835 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003836 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003837 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003838 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003839 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003840 },
3841
3842 [MV88E6172] = {
3843 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3844 .family = MV88E6XXX_FAMILY_6352,
3845 .name = "Marvell 88E6172",
3846 .num_databases = 4096,
3847 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003848 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003849 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003850 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003851 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003852 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003853 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003854 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003855 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003856 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003857 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003858 },
3859
3860 [MV88E6175] = {
3861 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3862 .family = MV88E6XXX_FAMILY_6351,
3863 .name = "Marvell 88E6175",
3864 .num_databases = 4096,
3865 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003866 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003867 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003868 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003869 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003870 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003871 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003872 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003873 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003874 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003875 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003876 },
3877
3878 [MV88E6176] = {
3879 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3880 .family = MV88E6XXX_FAMILY_6352,
3881 .name = "Marvell 88E6176",
3882 .num_databases = 4096,
3883 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003884 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003885 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003886 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003887 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003888 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003889 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003890 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003891 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003892 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003893 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003894 },
3895
3896 [MV88E6185] = {
3897 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3898 .family = MV88E6XXX_FAMILY_6185,
3899 .name = "Marvell 88E6185",
3900 .num_databases = 256,
3901 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003902 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003903 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003904 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003905 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003906 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003907 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003908 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003909 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003910 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003911 },
3912
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003913 [MV88E6190] = {
3914 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3915 .family = MV88E6XXX_FAMILY_6390,
3916 .name = "Marvell 88E6190",
3917 .num_databases = 4096,
3918 .num_ports = 11, /* 10 + Z80 */
3919 .port_base_addr = 0x0,
3920 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003921 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003922 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003923 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003924 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003925 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003926 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3927 .ops = &mv88e6190_ops,
3928 },
3929
3930 [MV88E6190X] = {
3931 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3932 .family = MV88E6XXX_FAMILY_6390,
3933 .name = "Marvell 88E6190X",
3934 .num_databases = 4096,
3935 .num_ports = 11, /* 10 + Z80 */
3936 .port_base_addr = 0x0,
3937 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003938 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003939 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003940 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003941 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003942 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003943 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3944 .ops = &mv88e6190x_ops,
3945 },
3946
3947 [MV88E6191] = {
3948 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3949 .family = MV88E6XXX_FAMILY_6390,
3950 .name = "Marvell 88E6191",
3951 .num_databases = 4096,
3952 .num_ports = 11, /* 10 + Z80 */
3953 .port_base_addr = 0x0,
3954 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003955 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003956 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003957 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003958 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003959 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003960 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003961 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003962 },
3963
Vivien Didelotf81ec902016-05-09 13:22:58 -04003964 [MV88E6240] = {
3965 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3966 .family = MV88E6XXX_FAMILY_6352,
3967 .name = "Marvell 88E6240",
3968 .num_databases = 4096,
3969 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003970 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003971 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003972 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003973 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003974 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003975 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003976 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003977 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003978 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003979 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003980 },
3981
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003982 [MV88E6290] = {
3983 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3984 .family = MV88E6XXX_FAMILY_6390,
3985 .name = "Marvell 88E6290",
3986 .num_databases = 4096,
3987 .num_ports = 11, /* 10 + Z80 */
3988 .port_base_addr = 0x0,
3989 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003990 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003991 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003992 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003993 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003994 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003995 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3996 .ops = &mv88e6290_ops,
3997 },
3998
Vivien Didelotf81ec902016-05-09 13:22:58 -04003999 [MV88E6320] = {
4000 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
4001 .family = MV88E6XXX_FAMILY_6320,
4002 .name = "Marvell 88E6320",
4003 .num_databases = 4096,
4004 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004005 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004006 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004007 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004008 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004009 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004010 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004011 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004012 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004013 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004014 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004015 },
4016
4017 [MV88E6321] = {
4018 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
4019 .family = MV88E6XXX_FAMILY_6320,
4020 .name = "Marvell 88E6321",
4021 .num_databases = 4096,
4022 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004023 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004024 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004025 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004026 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004027 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004028 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004029 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004030 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004031 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004032 },
4033
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004034 [MV88E6341] = {
4035 .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
4036 .family = MV88E6XXX_FAMILY_6341,
4037 .name = "Marvell 88E6341",
4038 .num_databases = 4096,
4039 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004040 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004041 .port_base_addr = 0x10,
4042 .global1_addr = 0x1b,
4043 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05004044 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004045 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004046 .tag_protocol = DSA_TAG_PROTO_EDSA,
4047 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
4048 .ops = &mv88e6341_ops,
4049 },
4050
Vivien Didelotf81ec902016-05-09 13:22:58 -04004051 [MV88E6350] = {
4052 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
4053 .family = MV88E6XXX_FAMILY_6351,
4054 .name = "Marvell 88E6350",
4055 .num_databases = 4096,
4056 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004057 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004058 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004059 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004060 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004061 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004062 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004063 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004064 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004065 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004066 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004067 },
4068
4069 [MV88E6351] = {
4070 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
4071 .family = MV88E6XXX_FAMILY_6351,
4072 .name = "Marvell 88E6351",
4073 .num_databases = 4096,
4074 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004075 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004076 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004077 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004078 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004079 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004080 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004081 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004082 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004083 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004084 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004085 },
4086
4087 [MV88E6352] = {
4088 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
4089 .family = MV88E6XXX_FAMILY_6352,
4090 .name = "Marvell 88E6352",
4091 .num_databases = 4096,
4092 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004093 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004094 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004095 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004096 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004097 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004098 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004099 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004100 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004101 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004102 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004103 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004104 [MV88E6390] = {
4105 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
4106 .family = MV88E6XXX_FAMILY_6390,
4107 .name = "Marvell 88E6390",
4108 .num_databases = 4096,
4109 .num_ports = 11, /* 10 + Z80 */
4110 .port_base_addr = 0x0,
4111 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004112 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004113 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004114 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004115 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004116 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004117 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4118 .ops = &mv88e6390_ops,
4119 },
4120 [MV88E6390X] = {
4121 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
4122 .family = MV88E6XXX_FAMILY_6390,
4123 .name = "Marvell 88E6390X",
4124 .num_databases = 4096,
4125 .num_ports = 11, /* 10 + Z80 */
4126 .port_base_addr = 0x0,
4127 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004128 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004129 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004130 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004131 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004132 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004133 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4134 .ops = &mv88e6390x_ops,
4135 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004136};
4137
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004138static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004139{
Vivien Didelota439c062016-04-17 13:23:58 -04004140 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004141
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004142 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4143 if (mv88e6xxx_table[i].prod_num == prod_num)
4144 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004145
Vivien Didelotb9b37712015-10-30 19:39:48 -04004146 return NULL;
4147}
4148
Vivien Didelotfad09c72016-06-21 12:28:20 -04004149static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004150{
4151 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004152 unsigned int prod_num, rev;
4153 u16 id;
4154 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004155
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004156 mutex_lock(&chip->reg_lock);
4157 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
4158 mutex_unlock(&chip->reg_lock);
4159 if (err)
4160 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004161
4162 prod_num = (id & 0xfff0) >> 4;
4163 rev = id & 0x000f;
4164
4165 info = mv88e6xxx_lookup_info(prod_num);
4166 if (!info)
4167 return -ENODEV;
4168
Vivien Didelotcaac8542016-06-20 13:14:09 -04004169 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004170 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004171
Vivien Didelotca070c12016-09-02 14:45:34 -04004172 err = mv88e6xxx_g2_require(chip);
4173 if (err)
4174 return err;
4175
Vivien Didelotfad09c72016-06-21 12:28:20 -04004176 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4177 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004178
4179 return 0;
4180}
4181
Vivien Didelotfad09c72016-06-21 12:28:20 -04004182static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004183{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004184 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004185
Vivien Didelotfad09c72016-06-21 12:28:20 -04004186 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4187 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004188 return NULL;
4189
Vivien Didelotfad09c72016-06-21 12:28:20 -04004190 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004191
Vivien Didelotfad09c72016-06-21 12:28:20 -04004192 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004193 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04004194
Vivien Didelotfad09c72016-06-21 12:28:20 -04004195 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004196}
4197
Vivien Didelote57e5e72016-08-15 17:19:00 -04004198static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
4199{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004200 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Vivien Didelote57e5e72016-08-15 17:19:00 -04004201 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04004202}
4203
Andrew Lunn930188c2016-08-22 16:01:03 +02004204static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
4205{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004206 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Andrew Lunn930188c2016-08-22 16:01:03 +02004207 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02004208}
4209
Vivien Didelotfad09c72016-06-21 12:28:20 -04004210static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004211 struct mii_bus *bus, int sw_addr)
4212{
Vivien Didelot914b32f2016-06-20 13:14:11 -04004213 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004214 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04004215 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004216 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004217 else
4218 return -EINVAL;
4219
Vivien Didelotfad09c72016-06-21 12:28:20 -04004220 chip->bus = bus;
4221 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004222
4223 return 0;
4224}
4225
Andrew Lunn7b314362016-08-22 16:01:01 +02004226static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
4227{
Vivien Didelot04bed142016-08-31 18:06:13 -04004228 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004229
Andrew Lunn443d5a12016-12-03 04:35:18 +01004230 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004231}
4232
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004233static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4234 struct device *host_dev, int sw_addr,
4235 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004236{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004237 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004238 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004239 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004240
Vivien Didelota439c062016-04-17 13:23:58 -04004241 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004242 if (!bus)
4243 return NULL;
4244
Vivien Didelotfad09c72016-06-21 12:28:20 -04004245 chip = mv88e6xxx_alloc_chip(dsa_dev);
4246 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004247 return NULL;
4248
Vivien Didelotcaac8542016-06-20 13:14:09 -04004249 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004250 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004251
Vivien Didelotfad09c72016-06-21 12:28:20 -04004252 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004253 if (err)
4254 goto free;
4255
Vivien Didelotfad09c72016-06-21 12:28:20 -04004256 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004257 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004258 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004259
Andrew Lunndc30c352016-10-16 19:56:49 +02004260 mutex_lock(&chip->reg_lock);
4261 err = mv88e6xxx_switch_reset(chip);
4262 mutex_unlock(&chip->reg_lock);
4263 if (err)
4264 goto free;
4265
Vivien Didelote57e5e72016-08-15 17:19:00 -04004266 mv88e6xxx_phy_init(chip);
4267
Andrew Lunna3c53be52017-01-24 14:53:50 +01004268 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004269 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004270 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004271
Vivien Didelotfad09c72016-06-21 12:28:20 -04004272 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004273
Vivien Didelotfad09c72016-06-21 12:28:20 -04004274 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004275free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004276 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004277
4278 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004279}
4280
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004281static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4282 const struct switchdev_obj_port_mdb *mdb,
4283 struct switchdev_trans *trans)
4284{
4285 /* We don't need any dynamic resource from the kernel (yet),
4286 * so skip the prepare phase.
4287 */
4288
4289 return 0;
4290}
4291
4292static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4293 const struct switchdev_obj_port_mdb *mdb,
4294 struct switchdev_trans *trans)
4295{
Vivien Didelot04bed142016-08-31 18:06:13 -04004296 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004297
4298 mutex_lock(&chip->reg_lock);
4299 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4300 GLOBAL_ATU_DATA_STATE_MC_STATIC))
4301 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
4302 mutex_unlock(&chip->reg_lock);
4303}
4304
4305static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4306 const struct switchdev_obj_port_mdb *mdb)
4307{
Vivien Didelot04bed142016-08-31 18:06:13 -04004308 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004309 int err;
4310
4311 mutex_lock(&chip->reg_lock);
4312 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4313 GLOBAL_ATU_DATA_STATE_UNUSED);
4314 mutex_unlock(&chip->reg_lock);
4315
4316 return err;
4317}
4318
4319static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
4320 struct switchdev_obj_port_mdb *mdb,
4321 int (*cb)(struct switchdev_obj *obj))
4322{
Vivien Didelot04bed142016-08-31 18:06:13 -04004323 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004324 int err;
4325
4326 mutex_lock(&chip->reg_lock);
4327 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
4328 mutex_unlock(&chip->reg_lock);
4329
4330 return err;
4331}
4332
Florian Fainellia82f67a2017-01-08 14:52:08 -08004333static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004334 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02004335 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004336 .setup = mv88e6xxx_setup,
4337 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004338 .adjust_link = mv88e6xxx_adjust_link,
4339 .get_strings = mv88e6xxx_get_strings,
4340 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4341 .get_sset_count = mv88e6xxx_get_sset_count,
4342 .set_eee = mv88e6xxx_set_eee,
4343 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004344 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004345 .get_eeprom = mv88e6xxx_get_eeprom,
4346 .set_eeprom = mv88e6xxx_set_eeprom,
4347 .get_regs_len = mv88e6xxx_get_regs_len,
4348 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004349 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004350 .port_bridge_join = mv88e6xxx_port_bridge_join,
4351 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4352 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004353 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004354 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4355 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4356 .port_vlan_add = mv88e6xxx_port_vlan_add,
4357 .port_vlan_del = mv88e6xxx_port_vlan_del,
4358 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4359 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4360 .port_fdb_add = mv88e6xxx_port_fdb_add,
4361 .port_fdb_del = mv88e6xxx_port_fdb_del,
4362 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004363 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4364 .port_mdb_add = mv88e6xxx_port_mdb_add,
4365 .port_mdb_del = mv88e6xxx_port_mdb_del,
4366 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004367 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4368 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004369};
4370
Florian Fainelliab3d4082017-01-08 14:52:07 -08004371static struct dsa_switch_driver mv88e6xxx_switch_drv = {
4372 .ops = &mv88e6xxx_switch_ops,
4373};
4374
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004375static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004376{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004377 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004378 struct dsa_switch *ds;
4379
Vivien Didelot73b12042017-03-30 17:37:10 -04004380 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004381 if (!ds)
4382 return -ENOMEM;
4383
Vivien Didelotfad09c72016-06-21 12:28:20 -04004384 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004385 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004386 ds->ageing_time_min = chip->info->age_time_coeff;
4387 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004388
4389 dev_set_drvdata(dev, ds);
4390
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004391 return dsa_register_switch(ds, dev);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004392}
4393
Vivien Didelotfad09c72016-06-21 12:28:20 -04004394static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004395{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004396 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004397}
4398
Vivien Didelot57d32312016-06-20 13:13:58 -04004399static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004400{
4401 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004402 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004403 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004404 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004405 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004406 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004407
Vivien Didelotcaac8542016-06-20 13:14:09 -04004408 compat_info = of_device_get_match_data(dev);
4409 if (!compat_info)
4410 return -EINVAL;
4411
Vivien Didelotfad09c72016-06-21 12:28:20 -04004412 chip = mv88e6xxx_alloc_chip(dev);
4413 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004414 return -ENOMEM;
4415
Vivien Didelotfad09c72016-06-21 12:28:20 -04004416 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004417
Vivien Didelotfad09c72016-06-21 12:28:20 -04004418 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004419 if (err)
4420 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004421
Andrew Lunnb4308f02016-11-21 23:26:55 +01004422 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4423 if (IS_ERR(chip->reset))
4424 return PTR_ERR(chip->reset);
4425
Vivien Didelotfad09c72016-06-21 12:28:20 -04004426 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004427 if (err)
4428 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004429
Vivien Didelote57e5e72016-08-15 17:19:00 -04004430 mv88e6xxx_phy_init(chip);
4431
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004432 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004433 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004434 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004435
Andrew Lunndc30c352016-10-16 19:56:49 +02004436 mutex_lock(&chip->reg_lock);
4437 err = mv88e6xxx_switch_reset(chip);
4438 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004439 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004440 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004441
Andrew Lunndc30c352016-10-16 19:56:49 +02004442 chip->irq = of_irq_get(np, 0);
4443 if (chip->irq == -EPROBE_DEFER) {
4444 err = chip->irq;
4445 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004446 }
4447
Andrew Lunndc30c352016-10-16 19:56:49 +02004448 if (chip->irq > 0) {
4449 /* Has to be performed before the MDIO bus is created,
4450 * because the PHYs will link there interrupts to these
4451 * interrupt controllers
4452 */
4453 mutex_lock(&chip->reg_lock);
4454 err = mv88e6xxx_g1_irq_setup(chip);
4455 mutex_unlock(&chip->reg_lock);
4456
4457 if (err)
4458 goto out;
4459
4460 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4461 err = mv88e6xxx_g2_irq_setup(chip);
4462 if (err)
4463 goto out_g1_irq;
4464 }
4465 }
4466
Andrew Lunna3c53be52017-01-24 14:53:50 +01004467 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004468 if (err)
4469 goto out_g2_irq;
4470
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004471 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004472 if (err)
4473 goto out_mdio;
4474
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004475 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004476
4477out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004478 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004479out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004480 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004481 mv88e6xxx_g2_irq_free(chip);
4482out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004483 if (chip->irq > 0) {
4484 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004485 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004486 mutex_unlock(&chip->reg_lock);
4487 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004488out:
4489 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004490}
4491
4492static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4493{
4494 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004495 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004496
Andrew Lunn930188c2016-08-22 16:01:03 +02004497 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004498 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004499 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004500
Andrew Lunn467126442016-11-20 20:14:15 +01004501 if (chip->irq > 0) {
4502 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4503 mv88e6xxx_g2_irq_free(chip);
4504 mv88e6xxx_g1_irq_free(chip);
4505 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004506}
4507
4508static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004509 {
4510 .compatible = "marvell,mv88e6085",
4511 .data = &mv88e6xxx_table[MV88E6085],
4512 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004513 {
4514 .compatible = "marvell,mv88e6190",
4515 .data = &mv88e6xxx_table[MV88E6190],
4516 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004517 { /* sentinel */ },
4518};
4519
4520MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4521
4522static struct mdio_driver mv88e6xxx_driver = {
4523 .probe = mv88e6xxx_probe,
4524 .remove = mv88e6xxx_remove,
4525 .mdiodrv.driver = {
4526 .name = "mv88e6085",
4527 .of_match_table = mv88e6xxx_of_match,
4528 },
4529};
4530
Ben Hutchings98e67302011-11-25 14:36:19 +00004531static int __init mv88e6xxx_init(void)
4532{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004533 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004534 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004535}
4536module_init(mv88e6xxx_init);
4537
4538static void __exit mv88e6xxx_cleanup(void)
4539{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004540 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004541 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004542}
4543module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004544
4545MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4546MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4547MODULE_LICENSE("GPL");