blob: 7cbaff721318dc151b4cdd79d39895d636b2e207 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Vivien Didelote57e5e72016-08-15 17:19:00 -0400225static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
226 int reg, u16 *val)
227{
228 int addr = phy; /* PHY devices addresses start at 0x0 */
229
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400230 if (!chip->info->ops->phy_read)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400231 return -EOPNOTSUPP;
232
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400233 return chip->info->ops->phy_read(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400234}
235
236static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
237 int reg, u16 val)
238{
239 int addr = phy; /* PHY devices addresses start at 0x0 */
240
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400241 if (!chip->info->ops->phy_write)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400242 return -EOPNOTSUPP;
243
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400244 return chip->info->ops->phy_write(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400245}
246
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400247static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
248{
249 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
250 return -EOPNOTSUPP;
251
252 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
253}
254
255static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
256{
257 int err;
258
259 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
260 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
261 if (unlikely(err)) {
262 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
263 phy, err);
264 }
265}
266
267static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
268 u8 page, int reg, u16 *val)
269{
270 int err;
271
272 /* There is no paging for registers 22 */
273 if (reg == PHY_PAGE)
274 return -EINVAL;
275
276 err = mv88e6xxx_phy_page_get(chip, phy, page);
277 if (!err) {
278 err = mv88e6xxx_phy_read(chip, phy, reg, val);
279 mv88e6xxx_phy_page_put(chip, phy);
280 }
281
282 return err;
283}
284
285static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
286 u8 page, int reg, u16 val)
287{
288 int err;
289
290 /* There is no paging for registers 22 */
291 if (reg == PHY_PAGE)
292 return -EINVAL;
293
294 err = mv88e6xxx_phy_page_get(chip, phy, page);
295 if (!err) {
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
297 mv88e6xxx_phy_page_put(chip, phy);
298 }
299
300 return err;
301}
302
303static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
304{
305 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
306 reg, val);
307}
308
309static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
310{
311 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
312 reg, val);
313}
314
Andrew Lunndc30c352016-10-16 19:56:49 +0200315static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
316{
317 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
318 unsigned int n = d->hwirq;
319
320 chip->g1_irq.masked |= (1 << n);
321}
322
323static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
324{
325 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
326 unsigned int n = d->hwirq;
327
328 chip->g1_irq.masked &= ~(1 << n);
329}
330
331static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
332{
333 struct mv88e6xxx_chip *chip = dev_id;
334 unsigned int nhandled = 0;
335 unsigned int sub_irq;
336 unsigned int n;
337 u16 reg;
338 int err;
339
340 mutex_lock(&chip->reg_lock);
341 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
342 mutex_unlock(&chip->reg_lock);
343
344 if (err)
345 goto out;
346
347 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
348 if (reg & (1 << n)) {
349 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
350 handle_nested_irq(sub_irq);
351 ++nhandled;
352 }
353 }
354out:
355 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
356}
357
358static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
359{
360 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
361
362 mutex_lock(&chip->reg_lock);
363}
364
365static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
366{
367 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
368 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
369 u16 reg;
370 int err;
371
372 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
373 if (err)
374 goto out;
375
376 reg &= ~mask;
377 reg |= (~chip->g1_irq.masked & mask);
378
379 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
380 if (err)
381 goto out;
382
383out:
384 mutex_unlock(&chip->reg_lock);
385}
386
387static struct irq_chip mv88e6xxx_g1_irq_chip = {
388 .name = "mv88e6xxx-g1",
389 .irq_mask = mv88e6xxx_g1_irq_mask,
390 .irq_unmask = mv88e6xxx_g1_irq_unmask,
391 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
392 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
393};
394
395static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
396 unsigned int irq,
397 irq_hw_number_t hwirq)
398{
399 struct mv88e6xxx_chip *chip = d->host_data;
400
401 irq_set_chip_data(irq, d->host_data);
402 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
403 irq_set_noprobe(irq);
404
405 return 0;
406}
407
408static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
409 .map = mv88e6xxx_g1_irq_domain_map,
410 .xlate = irq_domain_xlate_twocell,
411};
412
413static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
414{
415 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100416 u16 mask;
417
418 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
419 mask |= GENMASK(chip->g1_irq.nirqs, 0);
420 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
421
422 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200423
Andreas Färber5edef2f2016-11-27 23:26:28 +0100424 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100425 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200426 irq_dispose_mapping(virq);
427 }
428
Andrew Lunna3db3d32016-11-20 20:14:14 +0100429 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200430}
431
432static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
433{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100434 int err, irq, virq;
435 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200436
437 chip->g1_irq.nirqs = chip->info->g1_irqs;
438 chip->g1_irq.domain = irq_domain_add_simple(
439 NULL, chip->g1_irq.nirqs, 0,
440 &mv88e6xxx_g1_irq_domain_ops, chip);
441 if (!chip->g1_irq.domain)
442 return -ENOMEM;
443
444 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
445 irq_create_mapping(chip->g1_irq.domain, irq);
446
447 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
448 chip->g1_irq.masked = ~0;
449
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100450 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200451 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100452 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200453
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100454 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200455
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100456 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200457 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100458 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200459
460 /* Reading the interrupt status clears (most of) them */
461 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
462 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100463 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200464
465 err = request_threaded_irq(chip->irq, NULL,
466 mv88e6xxx_g1_irq_thread_fn,
467 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
468 dev_name(chip->dev), chip);
469 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100470 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200471
472 return 0;
473
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100474out_disable:
475 mask |= GENMASK(chip->g1_irq.nirqs, 0);
476 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
477
478out_mapping:
479 for (irq = 0; irq < 16; irq++) {
480 virq = irq_find_mapping(chip->g1_irq.domain, irq);
481 irq_dispose_mapping(virq);
482 }
483
484 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200485
486 return err;
487}
488
Vivien Didelotec561272016-09-02 14:45:33 -0400489int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400490{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200491 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400492
Andrew Lunn6441e6692016-08-19 00:01:55 +0200493 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400494 u16 val;
495 int err;
496
497 err = mv88e6xxx_read(chip, addr, reg, &val);
498 if (err)
499 return err;
500
501 if (!(val & mask))
502 return 0;
503
504 usleep_range(1000, 2000);
505 }
506
Andrew Lunn30853552016-08-19 00:01:57 +0200507 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400508 return -ETIMEDOUT;
509}
510
Vivien Didelotf22ab642016-07-18 20:45:31 -0400511/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400512int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400513{
514 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200515 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400516
517 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200518 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
519 if (err)
520 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400521
522 /* Set the Update bit to trigger a write operation */
523 val = BIT(15) | update;
524
525 return mv88e6xxx_write(chip, addr, reg, val);
526}
527
Vivien Didelota935c052016-09-29 12:21:53 -0400528static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000529{
Vivien Didelot914b32f2016-06-20 13:14:11 -0400530 u16 val;
Vivien Didelota935c052016-09-29 12:21:53 -0400531 int i, err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000532
Vivien Didelota935c052016-09-29 12:21:53 -0400533 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400534 if (err)
535 return err;
Vivien Didelot3996a4f2015-10-30 18:56:45 -0400536
Vivien Didelota935c052016-09-29 12:21:53 -0400537 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
538 val & ~GLOBAL_CONTROL_PPU_ENABLE);
539 if (err)
540 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000541
Andrew Lunn6441e6692016-08-19 00:01:55 +0200542 for (i = 0; i < 16; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400543 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
544 if (err)
545 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200546
Barry Grussling19b2f972013-01-08 16:05:54 +0000547 usleep_range(1000, 2000);
Vivien Didelota935c052016-09-29 12:21:53 -0400548 if ((val & GLOBAL_STATUS_PPU_MASK) != GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000549 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000550 }
551
552 return -ETIMEDOUT;
553}
554
Vivien Didelotfad09c72016-06-21 12:28:20 -0400555static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000556{
Vivien Didelota935c052016-09-29 12:21:53 -0400557 u16 val;
558 int i, err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000559
Vivien Didelota935c052016-09-29 12:21:53 -0400560 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
561 if (err)
562 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200563
Vivien Didelota935c052016-09-29 12:21:53 -0400564 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
565 val | GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200566 if (err)
567 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000568
Andrew Lunn6441e6692016-08-19 00:01:55 +0200569 for (i = 0; i < 16; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400570 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
571 if (err)
572 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200573
Barry Grussling19b2f972013-01-08 16:05:54 +0000574 usleep_range(1000, 2000);
Vivien Didelota935c052016-09-29 12:21:53 -0400575 if ((val & GLOBAL_STATUS_PPU_MASK) == GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000576 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000577 }
578
579 return -ETIMEDOUT;
580}
581
582static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
583{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400584 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000585
Vivien Didelotfad09c72016-06-21 12:28:20 -0400586 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200587
Vivien Didelotfad09c72016-06-21 12:28:20 -0400588 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200589
Vivien Didelotfad09c72016-06-21 12:28:20 -0400590 if (mutex_trylock(&chip->ppu_mutex)) {
591 if (mv88e6xxx_ppu_enable(chip) == 0)
592 chip->ppu_disabled = 0;
593 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000594 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200595
Vivien Didelotfad09c72016-06-21 12:28:20 -0400596 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000597}
598
599static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
600{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000602
Vivien Didelotfad09c72016-06-21 12:28:20 -0400603 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000604}
605
Vivien Didelotfad09c72016-06-21 12:28:20 -0400606static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000607{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000608 int ret;
609
Vivien Didelotfad09c72016-06-21 12:28:20 -0400610 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000611
Barry Grussling3675c8d2013-01-08 16:05:53 +0000612 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000613 * we can access the PHY registers. If it was already
614 * disabled, cancel the timer that is going to re-enable
615 * it.
616 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400617 if (!chip->ppu_disabled) {
618 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000619 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400620 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000621 return ret;
622 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000624 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400625 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000626 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000627 }
628
629 return ret;
630}
631
Vivien Didelotfad09c72016-06-21 12:28:20 -0400632static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000633{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000634 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400635 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
636 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000637}
638
Vivien Didelotfad09c72016-06-21 12:28:20 -0400639static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000640{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400641 mutex_init(&chip->ppu_mutex);
642 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000643 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
644 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000645}
646
Andrew Lunn930188c2016-08-22 16:01:03 +0200647static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
648{
649 del_timer_sync(&chip->ppu_timer);
650}
651
Vivien Didelote57e5e72016-08-15 17:19:00 -0400652static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
653 int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000654{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400655 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000656
Vivien Didelote57e5e72016-08-15 17:19:00 -0400657 err = mv88e6xxx_ppu_access_get(chip);
658 if (!err) {
659 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400660 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000661 }
662
Vivien Didelote57e5e72016-08-15 17:19:00 -0400663 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000664}
665
Vivien Didelote57e5e72016-08-15 17:19:00 -0400666static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
667 int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000668{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400669 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000670
Vivien Didelote57e5e72016-08-15 17:19:00 -0400671 err = mv88e6xxx_ppu_access_get(chip);
672 if (!err) {
673 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000675 }
676
Vivien Didelote57e5e72016-08-15 17:19:00 -0400677 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000678}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000679
Vivien Didelotfad09c72016-06-21 12:28:20 -0400680static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200681{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400682 return chip->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200683}
684
Vivien Didelotfad09c72016-06-21 12:28:20 -0400685static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200686{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400687 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200688}
689
Vivien Didelotfad09c72016-06-21 12:28:20 -0400690static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200691{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400692 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200693}
694
Vivien Didelotfad09c72016-06-21 12:28:20 -0400695static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200696{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400697 return chip->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200698}
699
Vivien Didelotfad09c72016-06-21 12:28:20 -0400700static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700701{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400702 return chip->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700703}
704
Vivien Didelotfad09c72016-06-21 12:28:20 -0400705static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200706{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400707 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200708}
709
Vivien Didelotfad09c72016-06-21 12:28:20 -0400710static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200711{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400712 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200713}
714
Vivien Didelotd78343d2016-11-04 03:23:36 +0100715static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
716 int link, int speed, int duplex,
717 phy_interface_t mode)
718{
719 int err;
720
721 if (!chip->info->ops->port_set_link)
722 return 0;
723
724 /* Port's MAC control must not be changed unless the link is down */
725 err = chip->info->ops->port_set_link(chip, port, 0);
726 if (err)
727 return err;
728
729 if (chip->info->ops->port_set_speed) {
730 err = chip->info->ops->port_set_speed(chip, port, speed);
731 if (err && err != -EOPNOTSUPP)
732 goto restore_link;
733 }
734
735 if (chip->info->ops->port_set_duplex) {
736 err = chip->info->ops->port_set_duplex(chip, port, duplex);
737 if (err && err != -EOPNOTSUPP)
738 goto restore_link;
739 }
740
741 if (chip->info->ops->port_set_rgmii_delay) {
742 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
743 if (err && err != -EOPNOTSUPP)
744 goto restore_link;
745 }
746
747 err = 0;
748restore_link:
749 if (chip->info->ops->port_set_link(chip, port, link))
750 netdev_err(chip->ds->ports[port].netdev,
751 "failed to restore MAC's link\n");
752
753 return err;
754}
755
Andrew Lunndea87022015-08-31 15:56:47 +0200756/* We expect the switch to perform auto negotiation if there is a real
757 * phy. However, in the case of a fixed link phy, we force the port
758 * settings from the fixed link settings.
759 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400760static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
761 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200762{
Vivien Didelot04bed142016-08-31 18:06:13 -0400763 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200764 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200765
766 if (!phy_is_pseudo_fixed_link(phydev))
767 return;
768
Vivien Didelotfad09c72016-06-21 12:28:20 -0400769 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100770 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
771 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100773
774 if (err && err != -EOPNOTSUPP)
775 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200776}
777
Andrew Lunna605a0f2016-11-21 23:26:58 +0100778static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000779{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100780 if (!chip->info->ops->stats_snapshot)
781 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000782
Andrew Lunna605a0f2016-11-21 23:26:58 +0100783 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000784}
785
Andrew Lunne413e7e2015-04-02 04:06:38 +0200786static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100787 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
788 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
789 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
790 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
791 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
792 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
793 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
794 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
795 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
796 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
797 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
798 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
799 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
800 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
801 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
802 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
803 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
804 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
805 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
806 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
807 { "single", 4, 0x14, STATS_TYPE_BANK0, },
808 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
809 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
810 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
811 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
812 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
813 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
814 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
815 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
816 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
817 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
818 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
819 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
820 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
821 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
822 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
823 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
824 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
825 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
826 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
827 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
828 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
829 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
830 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
831 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
832 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
833 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
834 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
835 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
836 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
837 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
838 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
839 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
840 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
841 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
842 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
843 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
844 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
845 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200846};
847
Vivien Didelotfad09c72016-06-21 12:28:20 -0400848static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100849 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100850 int port, u16 bank1_select,
851 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200852{
Andrew Lunn80c46272015-06-20 18:42:30 +0200853 u32 low;
854 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100855 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200856 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200857 u64 value;
858
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100859 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100860 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200861 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
862 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200863 return UINT64_MAX;
864
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200865 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200866 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200867 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
868 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200869 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200870 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200871 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100872 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100873 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100874 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100875 /* fall through */
876 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100877 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100878 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200879 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100880 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200881 }
882 value = (((u64)high) << 16) | low;
883 return value;
884}
885
Andrew Lunndfafe442016-11-21 23:27:02 +0100886static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
887 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100888{
889 struct mv88e6xxx_hw_stat *stat;
890 int i, j;
891
892 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
893 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100894 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100895 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
896 ETH_GSTRING_LEN);
897 j++;
898 }
899 }
900}
901
Andrew Lunndfafe442016-11-21 23:27:02 +0100902static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
903 uint8_t *data)
904{
905 mv88e6xxx_stats_get_strings(chip, data,
906 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
907}
908
909static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
910 uint8_t *data)
911{
912 mv88e6xxx_stats_get_strings(chip, data,
913 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
914}
915
916static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
917 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100918{
Vivien Didelot04bed142016-08-31 18:06:13 -0400919 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100920
921 if (chip->info->ops->stats_get_strings)
922 chip->info->ops->stats_get_strings(chip, data);
923}
924
925static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
926 int types)
927{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100928 struct mv88e6xxx_hw_stat *stat;
929 int i, j;
930
931 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
932 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100933 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100934 j++;
935 }
936 return j;
937}
938
Andrew Lunndfafe442016-11-21 23:27:02 +0100939static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
940{
941 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
942 STATS_TYPE_PORT);
943}
944
945static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
946{
947 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
948 STATS_TYPE_BANK1);
949}
950
951static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
952{
953 struct mv88e6xxx_chip *chip = ds->priv;
954
955 if (chip->info->ops->stats_get_sset_count)
956 return chip->info->ops->stats_get_sset_count(chip);
957
958 return 0;
959}
960
Andrew Lunn052f9472016-11-21 23:27:03 +0100961static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100962 uint64_t *data, int types,
963 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100964{
965 struct mv88e6xxx_hw_stat *stat;
966 int i, j;
967
968 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
969 stat = &mv88e6xxx_hw_stats[i];
970 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100971 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
972 bank1_select,
973 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100974 j++;
975 }
976 }
977}
978
979static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
980 uint64_t *data)
981{
982 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100983 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
984 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100985}
986
987static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
988 uint64_t *data)
989{
990 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100991 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
992 GLOBAL_STATS_OP_BANK_1_BIT_9,
993 GLOBAL_STATS_OP_HIST_RX_TX);
994}
995
996static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
997 uint64_t *data)
998{
999 return mv88e6xxx_stats_get_stats(chip, port, data,
1000 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1001 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001002}
1003
1004static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1005 uint64_t *data)
1006{
1007 if (chip->info->ops->stats_get_stats)
1008 chip->info->ops->stats_get_stats(chip, port, data);
1009}
1010
Vivien Didelotf81ec902016-05-09 13:22:58 -04001011static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1012 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001013{
Vivien Didelot04bed142016-08-31 18:06:13 -04001014 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001015 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001016
Vivien Didelotfad09c72016-06-21 12:28:20 -04001017 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001018
Andrew Lunna605a0f2016-11-21 23:26:58 +01001019 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001020 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001021 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001022 return;
1023 }
Andrew Lunn052f9472016-11-21 23:27:03 +01001024
1025 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001026
Vivien Didelotfad09c72016-06-21 12:28:20 -04001027 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001028}
Ben Hutchings98e67302011-11-25 14:36:19 +00001029
Andrew Lunnde2273872016-11-21 23:27:01 +01001030static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
1031{
1032 if (chip->info->ops->stats_set_histogram)
1033 return chip->info->ops->stats_set_histogram(chip);
1034
1035 return 0;
1036}
1037
Vivien Didelotf81ec902016-05-09 13:22:58 -04001038static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001039{
1040 return 32 * sizeof(u16);
1041}
1042
Vivien Didelotf81ec902016-05-09 13:22:58 -04001043static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1044 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001045{
Vivien Didelot04bed142016-08-31 18:06:13 -04001046 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001047 int err;
1048 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001049 u16 *p = _p;
1050 int i;
1051
1052 regs->version = 0;
1053
1054 memset(p, 0xff, 32 * sizeof(u16));
1055
Vivien Didelotfad09c72016-06-21 12:28:20 -04001056 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001057
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001058 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001059
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001060 err = mv88e6xxx_port_read(chip, port, i, &reg);
1061 if (!err)
1062 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001063 }
Vivien Didelot23062512016-05-09 13:22:45 -04001064
Vivien Didelotfad09c72016-06-21 12:28:20 -04001065 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001066}
1067
Vivien Didelotfad09c72016-06-21 12:28:20 -04001068static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001069{
Vivien Didelota935c052016-09-29 12:21:53 -04001070 return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001071}
1072
Vivien Didelotf81ec902016-05-09 13:22:58 -04001073static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1074 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001075{
Vivien Didelot04bed142016-08-31 18:06:13 -04001076 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001077 u16 reg;
1078 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001079
Vivien Didelotfad09c72016-06-21 12:28:20 -04001080 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001081 return -EOPNOTSUPP;
1082
Vivien Didelotfad09c72016-06-21 12:28:20 -04001083 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001084
Vivien Didelot9c938292016-08-15 17:19:02 -04001085 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1086 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001087 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001088
1089 e->eee_enabled = !!(reg & 0x0200);
1090 e->tx_lpi_enabled = !!(reg & 0x0100);
1091
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001092 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001093 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001094 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001095
Andrew Lunncca8b132015-04-02 04:06:39 +02001096 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001097out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001098 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001099
1100 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001101}
1102
Vivien Didelotf81ec902016-05-09 13:22:58 -04001103static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1104 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001105{
Vivien Didelot04bed142016-08-31 18:06:13 -04001106 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001107 u16 reg;
1108 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001109
Vivien Didelotfad09c72016-06-21 12:28:20 -04001110 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001111 return -EOPNOTSUPP;
1112
Vivien Didelotfad09c72016-06-21 12:28:20 -04001113 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001114
Vivien Didelot9c938292016-08-15 17:19:02 -04001115 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1116 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001117 goto out;
1118
Vivien Didelot9c938292016-08-15 17:19:02 -04001119 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001120 if (e->eee_enabled)
1121 reg |= 0x0200;
1122 if (e->tx_lpi_enabled)
1123 reg |= 0x0100;
1124
Vivien Didelot9c938292016-08-15 17:19:02 -04001125 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001126out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001127 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001128
Vivien Didelot9c938292016-08-15 17:19:02 -04001129 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001130}
1131
Vivien Didelotfad09c72016-06-21 12:28:20 -04001132static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001133{
Vivien Didelota935c052016-09-29 12:21:53 -04001134 u16 val;
1135 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001136
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001137 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001138 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
1139 if (err)
1140 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001141 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001142 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Vivien Didelota935c052016-09-29 12:21:53 -04001143 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
1144 if (err)
1145 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001146
Vivien Didelota935c052016-09-29 12:21:53 -04001147 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
1148 (val & 0xfff) | ((fid << 8) & 0xf000));
1149 if (err)
1150 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001151
1152 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1153 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001154 }
1155
Vivien Didelota935c052016-09-29 12:21:53 -04001156 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
1157 if (err)
1158 return err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001159
Vivien Didelotfad09c72016-06-21 12:28:20 -04001160 return _mv88e6xxx_atu_wait(chip);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001161}
1162
Vivien Didelotfad09c72016-06-21 12:28:20 -04001163static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot37705b72015-09-04 14:34:11 -04001164 struct mv88e6xxx_atu_entry *entry)
1165{
1166 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1167
1168 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1169 unsigned int mask, shift;
1170
1171 if (entry->trunk) {
1172 data |= GLOBAL_ATU_DATA_TRUNK;
1173 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1174 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1175 } else {
1176 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1177 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1178 }
1179
1180 data |= (entry->portv_trunkid << shift) & mask;
1181 }
1182
Vivien Didelota935c052016-09-29 12:21:53 -04001183 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001184}
1185
Vivien Didelotfad09c72016-06-21 12:28:20 -04001186static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001187 struct mv88e6xxx_atu_entry *entry,
1188 bool static_too)
1189{
1190 int op;
1191 int err;
1192
Vivien Didelotfad09c72016-06-21 12:28:20 -04001193 err = _mv88e6xxx_atu_wait(chip);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001194 if (err)
1195 return err;
1196
Vivien Didelotfad09c72016-06-21 12:28:20 -04001197 err = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001198 if (err)
1199 return err;
1200
1201 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001202 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1203 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1204 } else {
1205 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1206 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1207 }
1208
Vivien Didelotfad09c72016-06-21 12:28:20 -04001209 return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001210}
1211
Vivien Didelotfad09c72016-06-21 12:28:20 -04001212static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001213 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001214{
1215 struct mv88e6xxx_atu_entry entry = {
1216 .fid = fid,
1217 .state = 0, /* EntryState bits must be 0 */
1218 };
1219
Vivien Didelotfad09c72016-06-21 12:28:20 -04001220 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001221}
1222
Vivien Didelotfad09c72016-06-21 12:28:20 -04001223static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001224 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001225{
1226 struct mv88e6xxx_atu_entry entry = {
1227 .trunk = false,
1228 .fid = fid,
1229 };
1230
1231 /* EntryState bits must be 0xF */
1232 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1233
1234 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1235 entry.portv_trunkid = (to_port & 0x0f) << 4;
1236 entry.portv_trunkid |= from_port & 0x0f;
1237
Vivien Didelotfad09c72016-06-21 12:28:20 -04001238 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001239}
1240
Vivien Didelotfad09c72016-06-21 12:28:20 -04001241static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001242 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001243{
1244 /* Destination port 0xF means remove the entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001245 return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001246}
1247
Vivien Didelotfad09c72016-06-21 12:28:20 -04001248static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001249{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001250 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001251 struct dsa_switch *ds = chip->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001252 u16 output_ports = 0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001253 int i;
1254
1255 /* allow CPU port or DSA link(s) to send frames to every port */
1256 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001257 output_ports = ~0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001258 } else {
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001259 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001260 /* allow sending frames to every group member */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001261 if (bridge && chip->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001262 output_ports |= BIT(i);
1263
1264 /* allow sending frames to CPU port and DSA link(s) */
1265 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1266 output_ports |= BIT(i);
1267 }
1268 }
1269
1270 /* prevent frames from going back out of the port they came in on */
1271 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001272
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001273 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001274}
1275
Vivien Didelotf81ec902016-05-09 13:22:58 -04001276static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1277 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001278{
Vivien Didelot04bed142016-08-31 18:06:13 -04001279 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001280 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001281 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001282
1283 switch (state) {
1284 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001285 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001286 break;
1287 case BR_STATE_BLOCKING:
1288 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001289 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001290 break;
1291 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001292 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001293 break;
1294 case BR_STATE_FORWARDING:
1295 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001296 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001297 break;
1298 }
1299
Vivien Didelotfad09c72016-06-21 12:28:20 -04001300 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001301 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001302 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001303
1304 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001305 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001306}
1307
Vivien Didelot749efcb2016-09-22 16:49:24 -04001308static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1309{
1310 struct mv88e6xxx_chip *chip = ds->priv;
1311 int err;
1312
1313 mutex_lock(&chip->reg_lock);
1314 err = _mv88e6xxx_atu_remove(chip, 0, port, false);
1315 mutex_unlock(&chip->reg_lock);
1316
1317 if (err)
1318 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1319}
1320
Vivien Didelotfad09c72016-06-21 12:28:20 -04001321static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001322{
Vivien Didelota935c052016-09-29 12:21:53 -04001323 return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001324}
1325
Vivien Didelotfad09c72016-06-21 12:28:20 -04001326static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001327{
Vivien Didelota935c052016-09-29 12:21:53 -04001328 int err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001329
Vivien Didelota935c052016-09-29 12:21:53 -04001330 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
1331 if (err)
1332 return err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001333
Vivien Didelotfad09c72016-06-21 12:28:20 -04001334 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001335}
1336
Vivien Didelotfad09c72016-06-21 12:28:20 -04001337static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001338{
1339 int ret;
1340
Vivien Didelotfad09c72016-06-21 12:28:20 -04001341 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001342 if (ret < 0)
1343 return ret;
1344
Vivien Didelotfad09c72016-06-21 12:28:20 -04001345 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001346}
1347
Vivien Didelotfad09c72016-06-21 12:28:20 -04001348static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001349 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001350 unsigned int nibble_offset)
1351{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001352 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001353 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001354
1355 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001356 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001357
Vivien Didelota935c052016-09-29 12:21:53 -04001358 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1359 if (err)
1360 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001361 }
1362
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001363 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001364 unsigned int shift = (i % 4) * 4 + nibble_offset;
1365 u16 reg = regs[i / 4];
1366
1367 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1368 }
1369
1370 return 0;
1371}
1372
Vivien Didelotfad09c72016-06-21 12:28:20 -04001373static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001374 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001375{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001376 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001377}
1378
Vivien Didelotfad09c72016-06-21 12:28:20 -04001379static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001380 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001381{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001382 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001383}
1384
Vivien Didelotfad09c72016-06-21 12:28:20 -04001385static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001386 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001387 unsigned int nibble_offset)
1388{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001389 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001390 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001391
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001392 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001393 unsigned int shift = (i % 4) * 4 + nibble_offset;
1394 u8 data = entry->data[i];
1395
1396 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1397 }
1398
1399 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001400 u16 reg = regs[i];
1401
1402 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1403 if (err)
1404 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001405 }
1406
1407 return 0;
1408}
1409
Vivien Didelotfad09c72016-06-21 12:28:20 -04001410static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001411 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001412{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001413 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001414}
1415
Vivien Didelotfad09c72016-06-21 12:28:20 -04001416static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001417 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001418{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001419 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001420}
1421
Vivien Didelotfad09c72016-06-21 12:28:20 -04001422static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001423{
Vivien Didelota935c052016-09-29 12:21:53 -04001424 return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
1425 vid & GLOBAL_VTU_VID_MASK);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001426}
1427
Vivien Didelotfad09c72016-06-21 12:28:20 -04001428static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001429 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001430{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001431 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001432 u16 val;
1433 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001434
Vivien Didelota935c052016-09-29 12:21:53 -04001435 err = _mv88e6xxx_vtu_wait(chip);
1436 if (err)
1437 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001438
Vivien Didelota935c052016-09-29 12:21:53 -04001439 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
1440 if (err)
1441 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001442
Vivien Didelota935c052016-09-29 12:21:53 -04001443 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1444 if (err)
1445 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001446
Vivien Didelota935c052016-09-29 12:21:53 -04001447 next.vid = val & GLOBAL_VTU_VID_MASK;
1448 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001449
1450 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001451 err = mv88e6xxx_vtu_data_read(chip, &next);
1452 if (err)
1453 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001454
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001455 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001456 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
1457 if (err)
1458 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001459
Vivien Didelota935c052016-09-29 12:21:53 -04001460 next.fid = val & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001461 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001462 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1463 * VTU DBNum[3:0] are located in VTU Operation 3:0
1464 */
Vivien Didelota935c052016-09-29 12:21:53 -04001465 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1466 if (err)
1467 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001468
Vivien Didelota935c052016-09-29 12:21:53 -04001469 next.fid = (val & 0xf00) >> 4;
1470 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001471 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001472
Vivien Didelotfad09c72016-06-21 12:28:20 -04001473 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001474 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1475 if (err)
1476 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001477
Vivien Didelota935c052016-09-29 12:21:53 -04001478 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001479 }
1480 }
1481
1482 *entry = next;
1483 return 0;
1484}
1485
Vivien Didelotf81ec902016-05-09 13:22:58 -04001486static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1487 struct switchdev_obj_port_vlan *vlan,
1488 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001489{
Vivien Didelot04bed142016-08-31 18:06:13 -04001490 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001491 struct mv88e6xxx_vtu_entry next;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001492 u16 pvid;
1493 int err;
1494
Vivien Didelotfad09c72016-06-21 12:28:20 -04001495 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001496 return -EOPNOTSUPP;
1497
Vivien Didelotfad09c72016-06-21 12:28:20 -04001498 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001499
Vivien Didelot77064f32016-11-04 03:23:30 +01001500 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001501 if (err)
1502 goto unlock;
1503
Vivien Didelotfad09c72016-06-21 12:28:20 -04001504 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001505 if (err)
1506 goto unlock;
1507
1508 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001509 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001510 if (err)
1511 break;
1512
1513 if (!next.valid)
1514 break;
1515
1516 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1517 continue;
1518
1519 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001520 vlan->vid_begin = next.vid;
1521 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001522 vlan->flags = 0;
1523
1524 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1525 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1526
1527 if (next.vid == pvid)
1528 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1529
1530 err = cb(&vlan->obj);
1531 if (err)
1532 break;
1533 } while (next.vid < GLOBAL_VTU_VID_MASK);
1534
1535unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001536 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001537
1538 return err;
1539}
1540
Vivien Didelotfad09c72016-06-21 12:28:20 -04001541static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001542 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001543{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001544 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001545 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001546 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001547
Vivien Didelota935c052016-09-29 12:21:53 -04001548 err = _mv88e6xxx_vtu_wait(chip);
1549 if (err)
1550 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001551
1552 if (!entry->valid)
1553 goto loadpurge;
1554
1555 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001556 err = mv88e6xxx_vtu_data_write(chip, entry);
1557 if (err)
1558 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001559
Vivien Didelotfad09c72016-06-21 12:28:20 -04001560 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001561 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001562 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1563 if (err)
1564 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001565 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001566
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001567 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001568 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001569 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
1570 if (err)
1571 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001572 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001573 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1574 * VTU DBNum[3:0] are located in VTU Operation 3:0
1575 */
1576 op |= (entry->fid & 0xf0) << 8;
1577 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001578 }
1579
1580 reg = GLOBAL_VTU_VID_VALID;
1581loadpurge:
1582 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001583 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1584 if (err)
1585 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001586
Vivien Didelotfad09c72016-06-21 12:28:20 -04001587 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001588}
1589
Vivien Didelotfad09c72016-06-21 12:28:20 -04001590static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001591 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001592{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001593 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001594 u16 val;
1595 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001596
Vivien Didelota935c052016-09-29 12:21:53 -04001597 err = _mv88e6xxx_vtu_wait(chip);
1598 if (err)
1599 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001600
Vivien Didelota935c052016-09-29 12:21:53 -04001601 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
1602 sid & GLOBAL_VTU_SID_MASK);
1603 if (err)
1604 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001605
Vivien Didelota935c052016-09-29 12:21:53 -04001606 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
1607 if (err)
1608 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001609
Vivien Didelota935c052016-09-29 12:21:53 -04001610 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1611 if (err)
1612 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001613
Vivien Didelota935c052016-09-29 12:21:53 -04001614 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001615
Vivien Didelota935c052016-09-29 12:21:53 -04001616 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1617 if (err)
1618 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001619
Vivien Didelota935c052016-09-29 12:21:53 -04001620 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001621
1622 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001623 err = mv88e6xxx_stu_data_read(chip, &next);
1624 if (err)
1625 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001626 }
1627
1628 *entry = next;
1629 return 0;
1630}
1631
Vivien Didelotfad09c72016-06-21 12:28:20 -04001632static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001633 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001634{
1635 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001636 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001637
Vivien Didelota935c052016-09-29 12:21:53 -04001638 err = _mv88e6xxx_vtu_wait(chip);
1639 if (err)
1640 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001641
1642 if (!entry->valid)
1643 goto loadpurge;
1644
1645 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001646 err = mv88e6xxx_stu_data_write(chip, entry);
1647 if (err)
1648 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001649
1650 reg = GLOBAL_VTU_VID_VALID;
1651loadpurge:
Vivien Didelota935c052016-09-29 12:21:53 -04001652 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1653 if (err)
1654 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001655
1656 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001657 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1658 if (err)
1659 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001660
Vivien Didelotfad09c72016-06-21 12:28:20 -04001661 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001662}
1663
Vivien Didelotfad09c72016-06-21 12:28:20 -04001664static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001665{
1666 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001667 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001668 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001669
1670 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1671
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001672 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001673 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001674 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001675 if (err)
1676 return err;
1677
1678 set_bit(*fid, fid_bitmap);
1679 }
1680
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001681 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001682 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001683 if (err)
1684 return err;
1685
1686 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001687 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001688 if (err)
1689 return err;
1690
1691 if (!vlan.valid)
1692 break;
1693
1694 set_bit(vlan.fid, fid_bitmap);
1695 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1696
1697 /* The reset value 0x000 is used to indicate that multiple address
1698 * databases are not needed. Return the next positive available.
1699 */
1700 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001701 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001702 return -ENOSPC;
1703
1704 /* Clear the database */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001705 return _mv88e6xxx_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001706}
1707
Vivien Didelotfad09c72016-06-21 12:28:20 -04001708static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001709 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001710{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001711 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001712 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001713 .valid = true,
1714 .vid = vid,
1715 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001716 int i, err;
1717
Vivien Didelotfad09c72016-06-21 12:28:20 -04001718 err = _mv88e6xxx_fid_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001719 if (err)
1720 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001721
Vivien Didelot3d131f02015-11-03 10:52:52 -05001722 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001723 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001724 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1725 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1726 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001727
Vivien Didelotfad09c72016-06-21 12:28:20 -04001728 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1729 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001730 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001731
1732 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1733 * implemented, only one STU entry is needed to cover all VTU
1734 * entries. Thus, validate the SID 0.
1735 */
1736 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001737 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001738 if (err)
1739 return err;
1740
1741 if (vstp.sid != vlan.sid || !vstp.valid) {
1742 memset(&vstp, 0, sizeof(vstp));
1743 vstp.valid = true;
1744 vstp.sid = vlan.sid;
1745
Vivien Didelotfad09c72016-06-21 12:28:20 -04001746 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001747 if (err)
1748 return err;
1749 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001750 }
1751
1752 *entry = vlan;
1753 return 0;
1754}
1755
Vivien Didelotfad09c72016-06-21 12:28:20 -04001756static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001757 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001758{
1759 int err;
1760
1761 if (!vid)
1762 return -EINVAL;
1763
Vivien Didelotfad09c72016-06-21 12:28:20 -04001764 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001765 if (err)
1766 return err;
1767
Vivien Didelotfad09c72016-06-21 12:28:20 -04001768 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001769 if (err)
1770 return err;
1771
1772 if (entry->vid != vid || !entry->valid) {
1773 if (!creat)
1774 return -EOPNOTSUPP;
1775 /* -ENOENT would've been more appropriate, but switchdev expects
1776 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1777 */
1778
Vivien Didelotfad09c72016-06-21 12:28:20 -04001779 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001780 }
1781
1782 return err;
1783}
1784
Vivien Didelotda9c3592016-02-12 12:09:40 -05001785static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1786 u16 vid_begin, u16 vid_end)
1787{
Vivien Didelot04bed142016-08-31 18:06:13 -04001788 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001789 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001790 int i, err;
1791
1792 if (!vid_begin)
1793 return -EOPNOTSUPP;
1794
Vivien Didelotfad09c72016-06-21 12:28:20 -04001795 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001796
Vivien Didelotfad09c72016-06-21 12:28:20 -04001797 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001798 if (err)
1799 goto unlock;
1800
1801 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001802 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001803 if (err)
1804 goto unlock;
1805
1806 if (!vlan.valid)
1807 break;
1808
1809 if (vlan.vid > vid_end)
1810 break;
1811
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001812 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001813 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1814 continue;
1815
1816 if (vlan.data[i] ==
1817 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1818 continue;
1819
Vivien Didelotfad09c72016-06-21 12:28:20 -04001820 if (chip->ports[i].bridge_dev ==
1821 chip->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001822 break; /* same bridge, check next VLAN */
1823
Andrew Lunnc8b09802016-06-04 21:16:57 +02001824 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001825 "hardware VLAN %d already used by %s\n",
1826 vlan.vid,
Vivien Didelotfad09c72016-06-21 12:28:20 -04001827 netdev_name(chip->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001828 err = -EOPNOTSUPP;
1829 goto unlock;
1830 }
1831 } while (vlan.vid < vid_end);
1832
1833unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001834 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001835
1836 return err;
1837}
1838
Vivien Didelotf81ec902016-05-09 13:22:58 -04001839static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1840 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001841{
Vivien Didelot04bed142016-08-31 18:06:13 -04001842 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001843 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001844 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001845 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001846
Vivien Didelotfad09c72016-06-21 12:28:20 -04001847 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001848 return -EOPNOTSUPP;
1849
Vivien Didelotfad09c72016-06-21 12:28:20 -04001850 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001851 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001852 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001853
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001854 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001855}
1856
Vivien Didelot57d32312016-06-20 13:13:58 -04001857static int
1858mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1859 const struct switchdev_obj_port_vlan *vlan,
1860 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001861{
Vivien Didelot04bed142016-08-31 18:06:13 -04001862 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001863 int err;
1864
Vivien Didelotfad09c72016-06-21 12:28:20 -04001865 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001866 return -EOPNOTSUPP;
1867
Vivien Didelotda9c3592016-02-12 12:09:40 -05001868 /* If the requested port doesn't belong to the same bridge as the VLAN
1869 * members, do not support it (yet) and fallback to software VLAN.
1870 */
1871 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1872 vlan->vid_end);
1873 if (err)
1874 return err;
1875
Vivien Didelot76e398a2015-11-01 12:33:55 -05001876 /* We don't need any dynamic resource from the kernel (yet),
1877 * so skip the prepare phase.
1878 */
1879 return 0;
1880}
1881
Vivien Didelotfad09c72016-06-21 12:28:20 -04001882static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001883 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001884{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001885 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001886 int err;
1887
Vivien Didelotfad09c72016-06-21 12:28:20 -04001888 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001889 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001890 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001891
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001892 vlan.data[port] = untagged ?
1893 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1894 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1895
Vivien Didelotfad09c72016-06-21 12:28:20 -04001896 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001897}
1898
Vivien Didelotf81ec902016-05-09 13:22:58 -04001899static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1900 const struct switchdev_obj_port_vlan *vlan,
1901 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001902{
Vivien Didelot04bed142016-08-31 18:06:13 -04001903 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001904 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1905 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1906 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001907
Vivien Didelotfad09c72016-06-21 12:28:20 -04001908 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001909 return;
1910
Vivien Didelotfad09c72016-06-21 12:28:20 -04001911 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001912
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001913 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001914 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001915 netdev_err(ds->ports[port].netdev,
1916 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001917 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001918
Vivien Didelot77064f32016-11-04 03:23:30 +01001919 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001920 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001921 vlan->vid_end);
1922
Vivien Didelotfad09c72016-06-21 12:28:20 -04001923 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001924}
1925
Vivien Didelotfad09c72016-06-21 12:28:20 -04001926static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001927 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001928{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001929 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001930 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001931 int i, err;
1932
Vivien Didelotfad09c72016-06-21 12:28:20 -04001933 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001934 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001935 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001936
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001937 /* Tell switchdev if this VLAN is handled in software */
1938 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001939 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001940
1941 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1942
1943 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001944 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001945 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001946 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001947 continue;
1948
1949 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001950 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001951 break;
1952 }
1953 }
1954
Vivien Didelotfad09c72016-06-21 12:28:20 -04001955 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001956 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001957 return err;
1958
Vivien Didelotfad09c72016-06-21 12:28:20 -04001959 return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001960}
1961
Vivien Didelotf81ec902016-05-09 13:22:58 -04001962static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1963 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001964{
Vivien Didelot04bed142016-08-31 18:06:13 -04001965 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001966 u16 pvid, vid;
1967 int err = 0;
1968
Vivien Didelotfad09c72016-06-21 12:28:20 -04001969 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001970 return -EOPNOTSUPP;
1971
Vivien Didelotfad09c72016-06-21 12:28:20 -04001972 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001973
Vivien Didelot77064f32016-11-04 03:23:30 +01001974 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001975 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001976 goto unlock;
1977
Vivien Didelot76e398a2015-11-01 12:33:55 -05001978 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001979 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001980 if (err)
1981 goto unlock;
1982
1983 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001984 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001985 if (err)
1986 goto unlock;
1987 }
1988 }
1989
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001990unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001991 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001992
1993 return err;
1994}
1995
Vivien Didelotfad09c72016-06-21 12:28:20 -04001996static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04001997 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001998{
Vivien Didelota935c052016-09-29 12:21:53 -04001999 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002000
2001 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04002002 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
2003 (addr[i * 2] << 8) | addr[i * 2 + 1]);
2004 if (err)
2005 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002006 }
2007
2008 return 0;
2009}
2010
Vivien Didelotfad09c72016-06-21 12:28:20 -04002011static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002012 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002013{
Vivien Didelota935c052016-09-29 12:21:53 -04002014 u16 val;
2015 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002016
2017 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04002018 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
2019 if (err)
2020 return err;
2021
2022 addr[i * 2] = val >> 8;
2023 addr[i * 2 + 1] = val & 0xff;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002024 }
2025
2026 return 0;
2027}
2028
Vivien Didelotfad09c72016-06-21 12:28:20 -04002029static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002030 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002031{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002032 int ret;
2033
Vivien Didelotfad09c72016-06-21 12:28:20 -04002034 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002035 if (ret < 0)
2036 return ret;
2037
Vivien Didelotfad09c72016-06-21 12:28:20 -04002038 ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002039 if (ret < 0)
2040 return ret;
2041
Vivien Didelotfad09c72016-06-21 12:28:20 -04002042 ret = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002043 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002044 return ret;
2045
Vivien Didelotfad09c72016-06-21 12:28:20 -04002046 return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002047}
David S. Millercdf09692015-08-11 12:00:37 -07002048
Vivien Didelot88472932016-09-19 19:56:11 -04002049static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2050 struct mv88e6xxx_atu_entry *entry);
2051
2052static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
2053 const u8 *addr, struct mv88e6xxx_atu_entry *entry)
2054{
2055 struct mv88e6xxx_atu_entry next;
2056 int err;
2057
2058 eth_broadcast_addr(next.mac);
2059
2060 err = _mv88e6xxx_atu_mac_write(chip, next.mac);
2061 if (err)
2062 return err;
2063
2064 do {
2065 err = _mv88e6xxx_atu_getnext(chip, fid, &next);
2066 if (err)
2067 return err;
2068
2069 if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2070 break;
2071
2072 if (ether_addr_equal(next.mac, addr)) {
2073 *entry = next;
2074 return 0;
2075 }
2076 } while (!is_broadcast_ether_addr(next.mac));
2077
2078 memset(entry, 0, sizeof(*entry));
2079 entry->fid = fid;
2080 ether_addr_copy(entry->mac, addr);
2081
2082 return 0;
2083}
2084
Vivien Didelot83dabd12016-08-31 11:50:04 -04002085static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
2086 const unsigned char *addr, u16 vid,
2087 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04002088{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002089 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04002090 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002091 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002092
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002093 /* Null VLAN ID corresponds to the port private database */
2094 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002095 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002096 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002097 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002098 if (err)
2099 return err;
2100
Vivien Didelot88472932016-09-19 19:56:11 -04002101 err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
2102 if (err)
2103 return err;
2104
2105 /* Purge the ATU entry only if no port is using it anymore */
2106 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
2107 entry.portv_trunkid &= ~BIT(port);
2108 if (!entry.portv_trunkid)
2109 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2110 } else {
2111 entry.portv_trunkid |= BIT(port);
2112 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002113 }
2114
Vivien Didelotfad09c72016-06-21 12:28:20 -04002115 return _mv88e6xxx_atu_load(chip, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002116}
2117
Vivien Didelotf81ec902016-05-09 13:22:58 -04002118static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2119 const struct switchdev_obj_port_fdb *fdb,
2120 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002121{
2122 /* We don't need any dynamic resource from the kernel (yet),
2123 * so skip the prepare phase.
2124 */
2125 return 0;
2126}
2127
Vivien Didelotf81ec902016-05-09 13:22:58 -04002128static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2129 const struct switchdev_obj_port_fdb *fdb,
2130 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002131{
Vivien Didelot04bed142016-08-31 18:06:13 -04002132 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04002133
Vivien Didelotfad09c72016-06-21 12:28:20 -04002134 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002135 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2136 GLOBAL_ATU_DATA_STATE_UC_STATIC))
2137 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002138 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002139}
2140
Vivien Didelotf81ec902016-05-09 13:22:58 -04002141static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2142 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002143{
Vivien Didelot04bed142016-08-31 18:06:13 -04002144 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002145 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002146
Vivien Didelotfad09c72016-06-21 12:28:20 -04002147 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002148 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2149 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002150 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002151
Vivien Didelot83dabd12016-08-31 11:50:04 -04002152 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002153}
2154
Vivien Didelotfad09c72016-06-21 12:28:20 -04002155static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002156 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002157{
Vivien Didelot1d194042015-08-10 09:09:51 -04002158 struct mv88e6xxx_atu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04002159 u16 val;
2160 int err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002161
2162 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002163
Vivien Didelota935c052016-09-29 12:21:53 -04002164 err = _mv88e6xxx_atu_wait(chip);
2165 if (err)
2166 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002167
Vivien Didelota935c052016-09-29 12:21:53 -04002168 err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
2169 if (err)
2170 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002171
Vivien Didelota935c052016-09-29 12:21:53 -04002172 err = _mv88e6xxx_atu_mac_read(chip, next.mac);
2173 if (err)
2174 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002175
Vivien Didelota935c052016-09-29 12:21:53 -04002176 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
2177 if (err)
2178 return err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002179
Vivien Didelota935c052016-09-29 12:21:53 -04002180 next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
Vivien Didelot1d194042015-08-10 09:09:51 -04002181 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2182 unsigned int mask, shift;
2183
Vivien Didelota935c052016-09-29 12:21:53 -04002184 if (val & GLOBAL_ATU_DATA_TRUNK) {
Vivien Didelot1d194042015-08-10 09:09:51 -04002185 next.trunk = true;
2186 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2187 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2188 } else {
2189 next.trunk = false;
2190 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2191 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2192 }
2193
Vivien Didelota935c052016-09-29 12:21:53 -04002194 next.portv_trunkid = (val & mask) >> shift;
Vivien Didelot1d194042015-08-10 09:09:51 -04002195 }
2196
2197 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002198 return 0;
2199}
2200
Vivien Didelot83dabd12016-08-31 11:50:04 -04002201static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2202 u16 fid, u16 vid, int port,
2203 struct switchdev_obj *obj,
2204 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002205{
2206 struct mv88e6xxx_atu_entry addr = {
2207 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2208 };
2209 int err;
2210
Vivien Didelotfad09c72016-06-21 12:28:20 -04002211 err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002212 if (err)
2213 return err;
2214
2215 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002216 err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002217 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002218 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002219
2220 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2221 break;
2222
Vivien Didelot83dabd12016-08-31 11:50:04 -04002223 if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
2224 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002225
Vivien Didelot83dabd12016-08-31 11:50:04 -04002226 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2227 struct switchdev_obj_port_fdb *fdb;
2228
2229 if (!is_unicast_ether_addr(addr.mac))
2230 continue;
2231
2232 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002233 fdb->vid = vid;
2234 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002235 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2236 fdb->ndm_state = NUD_NOARP;
2237 else
2238 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002239 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2240 struct switchdev_obj_port_mdb *mdb;
2241
2242 if (!is_multicast_ether_addr(addr.mac))
2243 continue;
2244
2245 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2246 mdb->vid = vid;
2247 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002248 } else {
2249 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002250 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002251
2252 err = cb(obj);
2253 if (err)
2254 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002255 } while (!is_broadcast_ether_addr(addr.mac));
2256
2257 return err;
2258}
2259
Vivien Didelot83dabd12016-08-31 11:50:04 -04002260static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2261 struct switchdev_obj *obj,
2262 int (*cb)(struct switchdev_obj *obj))
2263{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002264 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot83dabd12016-08-31 11:50:04 -04002265 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2266 };
2267 u16 fid;
2268 int err;
2269
2270 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002271 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002272 if (err)
2273 return err;
2274
2275 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2276 if (err)
2277 return err;
2278
2279 /* Dump VLANs' Filtering Information Databases */
2280 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2281 if (err)
2282 return err;
2283
2284 do {
2285 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2286 if (err)
2287 return err;
2288
2289 if (!vlan.valid)
2290 break;
2291
2292 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2293 obj, cb);
2294 if (err)
2295 return err;
2296 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2297
2298 return err;
2299}
2300
Vivien Didelotf81ec902016-05-09 13:22:58 -04002301static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2302 struct switchdev_obj_port_fdb *fdb,
2303 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002304{
Vivien Didelot04bed142016-08-31 18:06:13 -04002305 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002306 int err;
2307
Vivien Didelotfad09c72016-06-21 12:28:20 -04002308 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002309 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002310 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002311
2312 return err;
2313}
2314
Vivien Didelotf81ec902016-05-09 13:22:58 -04002315static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2316 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002317{
Vivien Didelot04bed142016-08-31 18:06:13 -04002318 struct mv88e6xxx_chip *chip = ds->priv;
Colin Ian King1d9619d2016-04-25 23:11:22 +01002319 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002320
Vivien Didelotfad09c72016-06-21 12:28:20 -04002321 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002322
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002323 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002324 chip->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002325
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002326 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002327 if (chip->ports[i].bridge_dev == bridge) {
2328 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002329 if (err)
2330 break;
2331 }
2332 }
2333
Vivien Didelotfad09c72016-06-21 12:28:20 -04002334 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002335
Vivien Didelot466dfa02016-02-26 13:16:05 -05002336 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002337}
2338
Vivien Didelotf81ec902016-05-09 13:22:58 -04002339static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002340{
Vivien Didelot04bed142016-08-31 18:06:13 -04002341 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002342 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002343 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002344
Vivien Didelotfad09c72016-06-21 12:28:20 -04002345 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002346
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002347 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002348 chip->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002349
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002350 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002351 if (i == port || chip->ports[i].bridge_dev == bridge)
2352 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002353 netdev_warn(ds->ports[i].netdev,
2354 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002355
Vivien Didelotfad09c72016-06-21 12:28:20 -04002356 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002357}
2358
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002359static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2360{
2361 int i, err;
2362
2363 /* Set all ports to the Disabled state */
2364 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2365 err = mv88e6xxx_port_set_state(chip, i,
2366 PORT_CONTROL_STATE_DISABLED);
2367 if (err)
2368 return err;
2369 }
2370
2371 /* Wait for transmit queues to drain,
2372 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2373 */
2374 usleep_range(2000, 4000);
2375
2376 return 0;
2377}
2378
Vivien Didelotfad09c72016-06-21 12:28:20 -04002379static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002380{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002381 bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
Vivien Didelot552238b2016-05-09 13:22:49 -04002382 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002383 struct gpio_desc *gpiod = chip->reset;
Vivien Didelot552238b2016-05-09 13:22:49 -04002384 unsigned long timeout;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002385 u16 reg;
Vivien Didelota935c052016-09-29 12:21:53 -04002386 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002387
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002388 err = mv88e6xxx_disable_ports(chip);
2389 if (err)
2390 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002391
2392 /* If there is a gpio connected to the reset pin, toggle it */
2393 if (gpiod) {
2394 gpiod_set_value_cansleep(gpiod, 1);
2395 usleep_range(10000, 20000);
2396 gpiod_set_value_cansleep(gpiod, 0);
2397 usleep_range(10000, 20000);
2398 }
2399
2400 /* Reset the switch. Keep the PPU active if requested. The PPU
2401 * needs to be active to support indirect phy register access
2402 * through global registers 0x18 and 0x19.
2403 */
2404 if (ppu_active)
Vivien Didelota935c052016-09-29 12:21:53 -04002405 err = mv88e6xxx_g1_write(chip, 0x04, 0xc000);
Vivien Didelot552238b2016-05-09 13:22:49 -04002406 else
Vivien Didelota935c052016-09-29 12:21:53 -04002407 err = mv88e6xxx_g1_write(chip, 0x04, 0xc400);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002408 if (err)
2409 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002410
2411 /* Wait up to one second for reset to complete. */
2412 timeout = jiffies + 1 * HZ;
2413 while (time_before(jiffies, timeout)) {
Vivien Didelota935c052016-09-29 12:21:53 -04002414 err = mv88e6xxx_g1_read(chip, 0x00, &reg);
2415 if (err)
2416 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002417
Vivien Didelota935c052016-09-29 12:21:53 -04002418 if ((reg & is_reset) == is_reset)
Vivien Didelot552238b2016-05-09 13:22:49 -04002419 break;
2420 usleep_range(1000, 2000);
2421 }
2422 if (time_after(jiffies, timeout))
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002423 err = -ETIMEDOUT;
Vivien Didelot552238b2016-05-09 13:22:49 -04002424 else
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002425 err = 0;
Vivien Didelot552238b2016-05-09 13:22:49 -04002426
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002427 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002428}
2429
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002430static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002431{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002432 u16 val;
2433 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002434
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002435 /* Clear Power Down bit */
2436 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2437 if (err)
2438 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002439
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002440 if (val & BMCR_PDOWN) {
2441 val &= ~BMCR_PDOWN;
2442 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002443 }
2444
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002445 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002446}
2447
Andrew Lunn56995cb2016-12-03 04:35:19 +01002448static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
2449 int upstream_port)
2450{
2451 int err;
2452
2453 err = chip->info->ops->port_set_frame_mode(
2454 chip, port, MV88E6XXX_FRAME_MODE_DSA);
2455 if (err)
2456 return err;
2457
2458 return chip->info->ops->port_set_egress_unknowns(
2459 chip, port, port == upstream_port);
2460}
2461
2462static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
2463{
2464 int err;
2465
2466 switch (chip->info->tag_protocol) {
2467 case DSA_TAG_PROTO_EDSA:
2468 err = chip->info->ops->port_set_frame_mode(
2469 chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
2470 if (err)
2471 return err;
2472
2473 err = mv88e6xxx_port_set_egress_mode(
2474 chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
2475 if (err)
2476 return err;
2477
2478 if (chip->info->ops->port_set_ether_type)
2479 err = chip->info->ops->port_set_ether_type(
2480 chip, port, ETH_P_EDSA);
2481 break;
2482
2483 case DSA_TAG_PROTO_DSA:
2484 err = chip->info->ops->port_set_frame_mode(
2485 chip, port, MV88E6XXX_FRAME_MODE_DSA);
2486 if (err)
2487 return err;
2488
2489 err = mv88e6xxx_port_set_egress_mode(
2490 chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
2491 break;
2492 default:
2493 err = -EINVAL;
2494 }
2495
2496 if (err)
2497 return err;
2498
2499 return chip->info->ops->port_set_egress_unknowns(chip, port, true);
2500}
2501
2502static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
2503{
2504 int err;
2505
2506 err = chip->info->ops->port_set_frame_mode(
2507 chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
2508 if (err)
2509 return err;
2510
2511 return chip->info->ops->port_set_egress_unknowns(chip, port, false);
2512}
2513
Vivien Didelotfad09c72016-06-21 12:28:20 -04002514static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002515{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002516 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002517 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002518 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002519
Vivien Didelotd78343d2016-11-04 03:23:36 +01002520 /* MAC Forcing register: don't force link, speed, duplex or flow control
2521 * state to any particular values on physical ports, but force the CPU
2522 * port and all DSA ports to their maximum bandwidth and full duplex.
2523 */
2524 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2525 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2526 SPEED_MAX, DUPLEX_FULL,
2527 PHY_INTERFACE_MODE_NA);
2528 else
2529 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2530 SPEED_UNFORCED, DUPLEX_UNFORCED,
2531 PHY_INTERFACE_MODE_NA);
2532 if (err)
2533 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002534
2535 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2536 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2537 * tunneling, determine priority by looking at 802.1p and IP
2538 * priority fields (IP prio has precedence), and set STP state
2539 * to Forwarding.
2540 *
2541 * If this is the CPU link, use DSA or EDSA tagging depending
2542 * on which tagging mode was configured.
2543 *
2544 * If this is a link to another switch, use DSA tagging mode.
2545 *
2546 * If this is the upstream port for this switch, enable
2547 * forwarding of unknown unicasts and multicasts.
2548 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01002549 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02002550 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2551 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01002552 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2553 if (err)
2554 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002555
Andrew Lunn56995cb2016-12-03 04:35:19 +01002556 if (dsa_is_cpu_port(ds, port)) {
2557 err = mv88e6xxx_setup_port_cpu(chip, port);
2558 } else if (dsa_is_dsa_port(ds, port)) {
2559 err = mv88e6xxx_setup_port_dsa(chip, port,
2560 dsa_upstream_port(ds));
2561 } else {
2562 err = mv88e6xxx_setup_port_normal(chip, port);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002563 }
Andrew Lunn56995cb2016-12-03 04:35:19 +01002564 if (err)
2565 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002566
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002567 /* If this port is connected to a SerDes, make sure the SerDes is not
2568 * powered down.
2569 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002570 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002571 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2572 if (err)
2573 return err;
2574 reg &= PORT_STATUS_CMODE_MASK;
2575 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2576 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2577 (reg == PORT_STATUS_CMODE_SGMII)) {
2578 err = mv88e6xxx_serdes_power_on(chip);
2579 if (err < 0)
2580 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002581 }
2582 }
2583
Vivien Didelot8efdda42015-08-13 12:52:23 -04002584 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002585 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002586 * untagged frames on this port, do a destination address lookup on all
2587 * received packets as usual, disable ARP mirroring and don't send a
2588 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002589 */
2590 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002591 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2592 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2593 mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2594 mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002595 reg = PORT_CONTROL_2_MAP_DA;
2596
Vivien Didelotfad09c72016-06-21 12:28:20 -04002597 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002598 /* Set the upstream port this port should use */
2599 reg |= dsa_upstream_port(ds);
2600 /* enable forwarding of unknown multicast addresses to
2601 * the upstream port
2602 */
2603 if (port == dsa_upstream_port(ds))
2604 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2605 }
2606
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002607 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002608
Andrew Lunn54d792f2015-05-06 01:09:47 +02002609 if (reg) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002610 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
2611 if (err)
2612 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002613 }
2614
Andrew Lunn5f436662016-12-03 04:45:17 +01002615 if (chip->info->ops->port_jumbo_config) {
2616 err = chip->info->ops->port_jumbo_config(chip, port);
2617 if (err)
2618 return err;
2619 }
2620
Andrew Lunn54d792f2015-05-06 01:09:47 +02002621 /* Port Association Vector: when learning source addresses
2622 * of packets, add the address to the address database using
2623 * a port bitmap that has only the bit for this port set and
2624 * the other bits clear.
2625 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002626 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002627 /* Disable learning for CPU port */
2628 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002629 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002630
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002631 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2632 if (err)
2633 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002634
2635 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002636 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2637 if (err)
2638 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002639
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002640 if (chip->info->ops->port_pause_config) {
2641 err = chip->info->ops->port_pause_config(chip, port);
2642 if (err)
2643 return err;
2644 }
2645
Vivien Didelotfad09c72016-06-21 12:28:20 -04002646 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2647 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2648 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002649 /* Port ATU control: disable limiting the number of
2650 * address database entries that this port is allowed
2651 * to use.
2652 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002653 err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
2654 0x0000);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002655 /* Priority Override: disable DA, SA and VTU priority
2656 * override.
2657 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002658 err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
2659 0x0000);
2660 if (err)
2661 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002662 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002663
Andrew Lunnef0a7312016-12-03 04:35:16 +01002664 if (chip->info->ops->port_tag_remap) {
2665 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002666 if (err)
2667 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002668 }
2669
Andrew Lunnef70b112016-12-03 04:45:18 +01002670 if (chip->info->ops->port_egress_rate_limiting) {
2671 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002672 if (err)
2673 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002674 }
2675
Guenter Roeck366f0a02015-03-26 18:36:30 -07002676 /* Port Control 1: disable trunking, disable sending
2677 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002678 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002679 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
2680 if (err)
2681 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002682
Vivien Didelot207afda2016-04-14 14:42:09 -04002683 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002684 * database, and allow bidirectional communication between the
2685 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002686 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002687 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002688 if (err)
2689 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002690
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002691 err = _mv88e6xxx_port_based_vlan_map(chip, port);
2692 if (err)
2693 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002694
2695 /* Default VLAN ID and priority: don't set a default VLAN
2696 * ID, and set the default packet priority to zero.
2697 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002698 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002699}
2700
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002701static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002702{
2703 int err;
2704
Vivien Didelota935c052016-09-29 12:21:53 -04002705 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002706 if (err)
2707 return err;
2708
Vivien Didelota935c052016-09-29 12:21:53 -04002709 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002710 if (err)
2711 return err;
2712
Vivien Didelota935c052016-09-29 12:21:53 -04002713 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2714 if (err)
2715 return err;
2716
2717 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002718}
2719
Vivien Didelotacddbd22016-07-18 20:45:39 -04002720static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
2721 unsigned int msecs)
2722{
2723 const unsigned int coeff = chip->info->age_time_coeff;
2724 const unsigned int min = 0x01 * coeff;
2725 const unsigned int max = 0xff * coeff;
2726 u8 age_time;
2727 u16 val;
2728 int err;
2729
2730 if (msecs < min || msecs > max)
2731 return -ERANGE;
2732
2733 /* Round to nearest multiple of coeff */
2734 age_time = (msecs + coeff / 2) / coeff;
2735
Vivien Didelota935c052016-09-29 12:21:53 -04002736 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002737 if (err)
2738 return err;
2739
2740 /* AgeTime is 11:4 bits */
2741 val &= ~0xff0;
2742 val |= age_time << 4;
2743
Vivien Didelota935c052016-09-29 12:21:53 -04002744 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002745}
2746
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002747static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2748 unsigned int ageing_time)
2749{
Vivien Didelot04bed142016-08-31 18:06:13 -04002750 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002751 int err;
2752
2753 mutex_lock(&chip->reg_lock);
2754 err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
2755 mutex_unlock(&chip->reg_lock);
2756
2757 return err;
2758}
2759
Vivien Didelot97299342016-07-18 20:45:30 -04002760static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002761{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002762 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002763 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot119477b2016-05-09 13:22:51 -04002764 u16 reg;
Vivien Didelot08a01262016-05-09 13:22:50 -04002765 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002766
Vivien Didelot119477b2016-05-09 13:22:51 -04002767 /* Enable the PHY Polling Unit if present, don't discard any packets,
2768 * and mask all interrupt sources.
2769 */
Andrew Lunndc30c352016-10-16 19:56:49 +02002770 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
2771 if (err < 0)
2772 return err;
2773
2774 reg &= ~GLOBAL_CONTROL_PPU_ENABLE;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002775 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
2776 mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
Vivien Didelot119477b2016-05-09 13:22:51 -04002777 reg |= GLOBAL_CONTROL_PPU_ENABLE;
2778
Vivien Didelota935c052016-09-29 12:21:53 -04002779 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
Vivien Didelot119477b2016-05-09 13:22:51 -04002780 if (err)
2781 return err;
2782
Andrew Lunn33641992016-12-03 04:35:17 +01002783 if (chip->info->ops->g1_set_cpu_port) {
2784 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2785 if (err)
2786 return err;
2787 }
2788
2789 if (chip->info->ops->g1_set_egress_port) {
2790 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2791 if (err)
2792 return err;
2793 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002794
Vivien Didelot50484ff2016-05-09 13:22:54 -04002795 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002796 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2797 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2798 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002799 if (err)
2800 return err;
2801
Vivien Didelotacddbd22016-07-18 20:45:39 -04002802 /* Clear all the VTU and STU entries */
2803 err = _mv88e6xxx_vtu_stu_flush(chip);
2804 if (err < 0)
2805 return err;
2806
Vivien Didelot08a01262016-05-09 13:22:50 -04002807 /* Set the default address aging time to 5 minutes, and
2808 * enable address learn messages to be sent to all message
2809 * ports.
2810 */
Vivien Didelota935c052016-09-29 12:21:53 -04002811 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
2812 GLOBAL_ATU_CONTROL_LEARN2ALL);
Vivien Didelot08a01262016-05-09 13:22:50 -04002813 if (err)
2814 return err;
2815
Vivien Didelotacddbd22016-07-18 20:45:39 -04002816 err = mv88e6xxx_g1_set_age_time(chip, 300000);
2817 if (err)
Vivien Didelot97299342016-07-18 20:45:30 -04002818 return err;
2819
2820 /* Clear all ATU entries */
2821 err = _mv88e6xxx_atu_flush(chip, 0, true);
2822 if (err)
2823 return err;
2824
Vivien Didelot08a01262016-05-09 13:22:50 -04002825 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002826 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002827 if (err)
2828 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002829 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002830 if (err)
2831 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002832 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002833 if (err)
2834 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002835 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002836 if (err)
2837 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002838 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002839 if (err)
2840 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002841 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002842 if (err)
2843 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002844 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002845 if (err)
2846 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002847 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002848 if (err)
2849 return err;
2850
2851 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002852 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002853 if (err)
2854 return err;
2855
Andrew Lunnde2273872016-11-21 23:27:01 +01002856 /* Initialize the statistics unit */
2857 err = mv88e6xxx_stats_set_histogram(chip);
2858 if (err)
2859 return err;
2860
Vivien Didelot97299342016-07-18 20:45:30 -04002861 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002862 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2863 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002864 if (err)
2865 return err;
2866
2867 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002868 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002869 if (err)
2870 return err;
2871
2872 return 0;
2873}
2874
Vivien Didelotf81ec902016-05-09 13:22:58 -04002875static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002876{
Vivien Didelot04bed142016-08-31 18:06:13 -04002877 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002878 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002879 int i;
2880
Vivien Didelotfad09c72016-06-21 12:28:20 -04002881 chip->ds = ds;
2882 ds->slave_mii_bus = chip->mdio_bus;
Vivien Didelot552238b2016-05-09 13:22:49 -04002883
Vivien Didelotfad09c72016-06-21 12:28:20 -04002884 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002885
Vivien Didelot97299342016-07-18 20:45:30 -04002886 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002887 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002888 err = mv88e6xxx_setup_port(chip, i);
2889 if (err)
2890 goto unlock;
2891 }
2892
2893 /* Setup Switch Global 1 Registers */
2894 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002895 if (err)
2896 goto unlock;
2897
Vivien Didelot97299342016-07-18 20:45:30 -04002898 /* Setup Switch Global 2 Registers */
2899 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2900 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002901 if (err)
2902 goto unlock;
2903 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002904
Andrew Lunn6e55f692016-12-03 04:45:16 +01002905 /* Some generations have the configuration of sending reserved
2906 * management frames to the CPU in global2, others in
2907 * global1. Hence it does not fit the two setup functions
2908 * above.
2909 */
2910 if (chip->info->ops->mgmt_rsvd2cpu) {
2911 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2912 if (err)
2913 goto unlock;
2914 }
2915
Vivien Didelot6b17e862015-08-13 12:52:18 -04002916unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002917 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002918
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002919 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002920}
2921
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002922static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2923{
Vivien Didelot04bed142016-08-31 18:06:13 -04002924 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002925 int err;
2926
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002927 if (!chip->info->ops->set_switch_mac)
2928 return -EOPNOTSUPP;
2929
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002930 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002931 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002932 mutex_unlock(&chip->reg_lock);
2933
2934 return err;
2935}
2936
Vivien Didelote57e5e72016-08-15 17:19:00 -04002937static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002938{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002939 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002940 u16 val;
2941 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002942
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002943 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04002944 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002945
Vivien Didelotfad09c72016-06-21 12:28:20 -04002946 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002947 err = mv88e6xxx_phy_read(chip, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002948 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002949
2950 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002951}
2952
Vivien Didelote57e5e72016-08-15 17:19:00 -04002953static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002954{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002955 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002956 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002957
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002958 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04002959 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002960
Vivien Didelotfad09c72016-06-21 12:28:20 -04002961 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002962 err = mv88e6xxx_phy_write(chip, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002963 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002964
2965 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002966}
2967
Vivien Didelotfad09c72016-06-21 12:28:20 -04002968static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunnb516d452016-06-04 21:17:06 +02002969 struct device_node *np)
2970{
2971 static int index;
2972 struct mii_bus *bus;
2973 int err;
2974
Andrew Lunnb516d452016-06-04 21:17:06 +02002975 if (np)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002976 chip->mdio_np = of_get_child_by_name(np, "mdio");
Andrew Lunnb516d452016-06-04 21:17:06 +02002977
Vivien Didelotfad09c72016-06-21 12:28:20 -04002978 bus = devm_mdiobus_alloc(chip->dev);
Andrew Lunnb516d452016-06-04 21:17:06 +02002979 if (!bus)
2980 return -ENOMEM;
2981
Vivien Didelotfad09c72016-06-21 12:28:20 -04002982 bus->priv = (void *)chip;
Andrew Lunnb516d452016-06-04 21:17:06 +02002983 if (np) {
2984 bus->name = np->full_name;
2985 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2986 } else {
2987 bus->name = "mv88e6xxx SMI";
2988 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2989 }
2990
2991 bus->read = mv88e6xxx_mdio_read;
2992 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002993 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002994
Vivien Didelotfad09c72016-06-21 12:28:20 -04002995 if (chip->mdio_np)
2996 err = of_mdiobus_register(bus, chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002997 else
2998 err = mdiobus_register(bus);
2999 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003000 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunnb516d452016-06-04 21:17:06 +02003001 goto out;
3002 }
Vivien Didelotfad09c72016-06-21 12:28:20 -04003003 chip->mdio_bus = bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003004
3005 return 0;
3006
3007out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003008 if (chip->mdio_np)
3009 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003010
3011 return err;
3012}
3013
Vivien Didelotfad09c72016-06-21 12:28:20 -04003014static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02003015
3016{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003017 struct mii_bus *bus = chip->mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003018
3019 mdiobus_unregister(bus);
3020
Vivien Didelotfad09c72016-06-21 12:28:20 -04003021 if (chip->mdio_np)
3022 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003023}
3024
Guenter Roeckc22995c2015-07-25 09:42:28 -07003025#ifdef CONFIG_NET_DSA_HWMON
3026
3027static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
3028{
Vivien Didelot04bed142016-08-31 18:06:13 -04003029 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04003030 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003031 int ret;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003032
3033 *temp = 0;
3034
Vivien Didelotfad09c72016-06-21 12:28:20 -04003035 mutex_lock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003036
Vivien Didelot9c938292016-08-15 17:19:02 -04003037 ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003038 if (ret < 0)
3039 goto error;
3040
3041 /* Enable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003042 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003043 if (ret < 0)
3044 goto error;
3045
Vivien Didelot9c938292016-08-15 17:19:02 -04003046 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003047 if (ret < 0)
3048 goto error;
3049
3050 /* Wait for temperature to stabilize */
3051 usleep_range(10000, 12000);
3052
Vivien Didelot9c938292016-08-15 17:19:02 -04003053 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
3054 if (ret < 0)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003055 goto error;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003056
3057 /* Disable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003058 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003059 if (ret < 0)
3060 goto error;
3061
3062 *temp = ((val & 0x1f) - 5) * 5;
3063
3064error:
Vivien Didelot9c938292016-08-15 17:19:02 -04003065 mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003066 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003067 return ret;
3068}
3069
3070static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
3071{
Vivien Didelot04bed142016-08-31 18:06:13 -04003072 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003073 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003074 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003075 int ret;
3076
3077 *temp = 0;
3078
Vivien Didelot9c938292016-08-15 17:19:02 -04003079 mutex_lock(&chip->reg_lock);
3080 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
3081 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003082 if (ret < 0)
3083 return ret;
3084
Vivien Didelot9c938292016-08-15 17:19:02 -04003085 *temp = (val & 0xff) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003086
3087 return 0;
3088}
3089
Vivien Didelotf81ec902016-05-09 13:22:58 -04003090static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003091{
Vivien Didelot04bed142016-08-31 18:06:13 -04003092 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn158bc062016-04-28 21:24:06 -04003093
Vivien Didelotfad09c72016-06-21 12:28:20 -04003094 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
Vivien Didelot6594f612016-05-09 13:22:42 -04003095 return -EOPNOTSUPP;
3096
Vivien Didelotfad09c72016-06-21 12:28:20 -04003097 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003098 return mv88e63xx_get_temp(ds, temp);
3099
3100 return mv88e61xx_get_temp(ds, temp);
3101}
3102
Vivien Didelotf81ec902016-05-09 13:22:58 -04003103static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003104{
Vivien Didelot04bed142016-08-31 18:06:13 -04003105 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003106 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003107 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003108 int ret;
3109
Vivien Didelotfad09c72016-06-21 12:28:20 -04003110 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003111 return -EOPNOTSUPP;
3112
3113 *temp = 0;
3114
Vivien Didelot9c938292016-08-15 17:19:02 -04003115 mutex_lock(&chip->reg_lock);
3116 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3117 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003118 if (ret < 0)
3119 return ret;
3120
Vivien Didelot9c938292016-08-15 17:19:02 -04003121 *temp = (((val >> 8) & 0x1f) * 5) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003122
3123 return 0;
3124}
3125
Vivien Didelotf81ec902016-05-09 13:22:58 -04003126static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003127{
Vivien Didelot04bed142016-08-31 18:06:13 -04003128 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003129 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003130 u16 val;
3131 int err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003132
Vivien Didelotfad09c72016-06-21 12:28:20 -04003133 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003134 return -EOPNOTSUPP;
3135
Vivien Didelot9c938292016-08-15 17:19:02 -04003136 mutex_lock(&chip->reg_lock);
3137 err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3138 if (err)
3139 goto unlock;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003140 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
Vivien Didelot9c938292016-08-15 17:19:02 -04003141 err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
3142 (val & 0xe0ff) | (temp << 8));
3143unlock:
3144 mutex_unlock(&chip->reg_lock);
3145
3146 return err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003147}
3148
Vivien Didelotf81ec902016-05-09 13:22:58 -04003149static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003150{
Vivien Didelot04bed142016-08-31 18:06:13 -04003151 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003152 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003153 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003154 int ret;
3155
Vivien Didelotfad09c72016-06-21 12:28:20 -04003156 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003157 return -EOPNOTSUPP;
3158
3159 *alarm = false;
3160
Vivien Didelot9c938292016-08-15 17:19:02 -04003161 mutex_lock(&chip->reg_lock);
3162 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3163 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003164 if (ret < 0)
3165 return ret;
3166
Vivien Didelot9c938292016-08-15 17:19:02 -04003167 *alarm = !!(val & 0x40);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003168
3169 return 0;
3170}
3171#endif /* CONFIG_NET_DSA_HWMON */
3172
Vivien Didelot855b1932016-07-20 18:18:35 -04003173static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3174{
Vivien Didelot04bed142016-08-31 18:06:13 -04003175 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003176
3177 return chip->eeprom_len;
3178}
3179
Vivien Didelot855b1932016-07-20 18:18:35 -04003180static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3181 struct ethtool_eeprom *eeprom, u8 *data)
3182{
Vivien Didelot04bed142016-08-31 18:06:13 -04003183 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003184 int err;
3185
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003186 if (!chip->info->ops->get_eeprom)
3187 return -EOPNOTSUPP;
3188
Vivien Didelot855b1932016-07-20 18:18:35 -04003189 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003190 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003191 mutex_unlock(&chip->reg_lock);
3192
3193 if (err)
3194 return err;
3195
3196 eeprom->magic = 0xc3ec4951;
3197
3198 return 0;
3199}
3200
Vivien Didelot855b1932016-07-20 18:18:35 -04003201static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3202 struct ethtool_eeprom *eeprom, u8 *data)
3203{
Vivien Didelot04bed142016-08-31 18:06:13 -04003204 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003205 int err;
3206
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003207 if (!chip->info->ops->set_eeprom)
3208 return -EOPNOTSUPP;
3209
Vivien Didelot855b1932016-07-20 18:18:35 -04003210 if (eeprom->magic != 0xc3ec4951)
3211 return -EINVAL;
3212
3213 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003214 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003215 mutex_unlock(&chip->reg_lock);
3216
3217 return err;
3218}
3219
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003220static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003221 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003222 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003223 .phy_read = mv88e6xxx_phy_ppu_read,
3224 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003225 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003226 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003227 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003228 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003229 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3230 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3231 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003232 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003233 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003234 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003235 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3236 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003237 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003238 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3239 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003240 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003241};
3242
3243static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003244 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003245 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003246 .phy_read = mv88e6xxx_phy_ppu_read,
3247 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003248 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003249 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003250 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003251 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
3252 .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003253 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003254 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3255 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003256 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003257 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003258};
3259
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003260static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003261 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003262 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3263 .phy_read = mv88e6xxx_g2_smi_phy_read,
3264 .phy_write = mv88e6xxx_g2_smi_phy_write,
3265 .port_set_link = mv88e6xxx_port_set_link,
3266 .port_set_duplex = mv88e6xxx_port_set_duplex,
3267 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003268 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003269 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3270 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3271 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003272 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003273 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003274 .port_pause_config = mv88e6097_port_pause_config,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003275 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3276 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3277 .stats_get_strings = mv88e6095_stats_get_strings,
3278 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003279 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3280 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003281 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003282};
3283
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003284static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003285 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003286 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003287 .phy_read = mv88e6xxx_read,
3288 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003289 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003290 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003291 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003292 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
3293 .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003294 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003295 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3296 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003297 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003298 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3299 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003300 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003301};
3302
3303static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003304 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003305 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003306 .phy_read = mv88e6xxx_phy_ppu_read,
3307 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003308 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003309 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003310 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003311 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003312 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3313 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3314 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003315 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003316 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003317 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003318 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003319 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3320 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003321 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003322 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3323 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003324 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003325};
3326
3327static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003328 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003329 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003330 .phy_read = mv88e6xxx_read,
3331 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003332 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003333 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003334 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003335 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003336 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3337 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3338 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003339 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003340 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003341 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003342 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003343 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3344 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003345 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003346 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3347 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003348 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003349};
3350
3351static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003352 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003353 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003354 .phy_read = mv88e6xxx_read,
3355 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003356 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003357 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003358 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003359 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003360 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3361 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003362 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003363 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3364 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003365 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003366};
3367
3368static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003369 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003370 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003371 .phy_read = mv88e6xxx_g2_smi_phy_read,
3372 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003373 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003374 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003375 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003376 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003377 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003378 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3379 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3380 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003381 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003382 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003383 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003384 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003385 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3386 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003387 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003388 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3389 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003390 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003391};
3392
3393static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003394 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003395 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3396 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003397 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003398 .phy_read = mv88e6xxx_g2_smi_phy_read,
3399 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003400 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003401 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003402 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003403 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003404 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003405 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3406 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3407 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003408 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003409 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003410 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003411 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003412 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3413 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003414 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003415 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3416 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003417 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003418};
3419
3420static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003421 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003422 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003423 .phy_read = mv88e6xxx_g2_smi_phy_read,
3424 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003425 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003426 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003427 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003428 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003429 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003430 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3431 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3432 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003433 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003434 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003435 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003436 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003437 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3438 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003439 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003440 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3441 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003442 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003443};
3444
3445static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003446 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003447 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3448 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003449 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003450 .phy_read = mv88e6xxx_g2_smi_phy_read,
3451 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003452 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003453 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003454 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003455 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003456 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003457 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3458 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3459 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003460 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003461 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003462 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003463 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003464 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3465 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003466 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003467 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3468 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003469 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003470};
3471
3472static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003473 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003474 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003475 .phy_read = mv88e6xxx_phy_ppu_read,
3476 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003477 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003478 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003479 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003480 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
3481 .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
Andrew Lunnef70b112016-12-03 04:45:18 +01003482 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003483 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003484 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3485 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003486 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003487 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3488 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003489 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003490};
3491
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003492static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003493 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003494 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3495 .phy_read = mv88e6xxx_g2_smi_phy_read,
3496 .phy_write = mv88e6xxx_g2_smi_phy_write,
3497 .port_set_link = mv88e6xxx_port_set_link,
3498 .port_set_duplex = mv88e6xxx_port_set_duplex,
3499 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3500 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003501 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003502 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3503 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3504 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003505 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003506 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003507 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003508 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3509 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003510 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003511 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3512 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003513 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003514};
3515
3516static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003517 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003518 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3519 .phy_read = mv88e6xxx_g2_smi_phy_read,
3520 .phy_write = mv88e6xxx_g2_smi_phy_write,
3521 .port_set_link = mv88e6xxx_port_set_link,
3522 .port_set_duplex = mv88e6xxx_port_set_duplex,
3523 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3524 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003525 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003526 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3527 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3528 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003529 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003530 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003531 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003532 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3533 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003534 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003535 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3536 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003537 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003538};
3539
3540static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003541 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003542 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3543 .phy_read = mv88e6xxx_g2_smi_phy_read,
3544 .phy_write = mv88e6xxx_g2_smi_phy_write,
3545 .port_set_link = mv88e6xxx_port_set_link,
3546 .port_set_duplex = mv88e6xxx_port_set_duplex,
3547 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3548 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003549 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003550 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3551 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3552 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003553 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003554 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003555 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003556 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3557 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003558 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003559 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3560 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003561 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003562};
3563
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003564static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003565 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003566 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3567 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003568 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003569 .phy_read = mv88e6xxx_g2_smi_phy_read,
3570 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003571 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003572 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003573 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003574 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003575 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003576 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3577 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3578 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003579 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003580 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003581 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003582 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003583 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3584 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003585 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003586 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3587 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003588 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003589};
3590
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003591static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003592 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003593 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3594 .phy_read = mv88e6xxx_g2_smi_phy_read,
3595 .phy_write = mv88e6xxx_g2_smi_phy_write,
3596 .port_set_link = mv88e6xxx_port_set_link,
3597 .port_set_duplex = mv88e6xxx_port_set_duplex,
3598 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3599 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003600 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003601 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3602 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3603 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003604 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003605 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003606 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003607 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3608 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003609 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003610 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3611 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003612 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003613};
3614
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003615static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003616 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003617 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3618 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003619 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003620 .phy_read = mv88e6xxx_g2_smi_phy_read,
3621 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003622 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003623 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003624 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003625 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003626 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3627 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3628 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003629 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003630 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003631 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003632 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003633 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3634 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003635 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003636 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3637 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003638 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003639};
3640
3641static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003642 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003643 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3644 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003645 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003646 .phy_read = mv88e6xxx_g2_smi_phy_read,
3647 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003648 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003649 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003650 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003651 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003652 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3653 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3654 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003655 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003656 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003657 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003658 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003659 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3660 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003661 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003662 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3663 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003664};
3665
3666static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003667 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003668 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003669 .phy_read = mv88e6xxx_g2_smi_phy_read,
3670 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003671 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003672 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003673 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003674 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003675 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003676 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3677 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3678 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003679 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003680 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003681 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003682 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003683 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3684 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003685 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003686 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3687 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003688 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003689};
3690
3691static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003692 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003693 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003694 .phy_read = mv88e6xxx_g2_smi_phy_read,
3695 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003696 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003697 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003698 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003699 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003700 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003701 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3702 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3703 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003704 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003705 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003706 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003707 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003708 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3709 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003710 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003711 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3712 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003713 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003714};
3715
3716static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003717 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003718 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3719 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003720 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003721 .phy_read = mv88e6xxx_g2_smi_phy_read,
3722 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003723 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003724 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003725 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003726 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003727 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003728 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3729 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3730 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003731 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003732 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003733 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003734 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003735 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3736 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003737 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003738 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3739 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003740 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003741};
3742
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003743static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003744 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003745 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3746 .phy_read = mv88e6xxx_g2_smi_phy_read,
3747 .phy_write = mv88e6xxx_g2_smi_phy_write,
3748 .port_set_link = mv88e6xxx_port_set_link,
3749 .port_set_duplex = mv88e6xxx_port_set_duplex,
3750 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3751 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003752 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003753 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3754 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3755 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003756 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003757 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003758 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003759 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003760 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003761 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3762 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003763 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003764 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3765 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003766 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003767};
3768
3769static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003770 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003771 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3772 .phy_read = mv88e6xxx_g2_smi_phy_read,
3773 .phy_write = mv88e6xxx_g2_smi_phy_write,
3774 .port_set_link = mv88e6xxx_port_set_link,
3775 .port_set_duplex = mv88e6xxx_port_set_duplex,
3776 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3777 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003778 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003779 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3780 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3781 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003782 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003783 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003784 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003785 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003786 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003787 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3788 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003789 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003790 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3791 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003792 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003793};
3794
3795static const struct mv88e6xxx_ops mv88e6391_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003796 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003797 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3798 .phy_read = mv88e6xxx_g2_smi_phy_read,
3799 .phy_write = mv88e6xxx_g2_smi_phy_write,
3800 .port_set_link = mv88e6xxx_port_set_link,
3801 .port_set_duplex = mv88e6xxx_port_set_duplex,
3802 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3803 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003804 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003805 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3806 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3807 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003808 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003809 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003810 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003811 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3812 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003813 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003814 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3815 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003816 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003817};
3818
Andrew Lunn56995cb2016-12-03 04:35:19 +01003819static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
3820 const struct mv88e6xxx_ops *ops)
3821{
3822 if (!ops->port_set_frame_mode) {
3823 dev_err(chip->dev, "Missing port_set_frame_mode");
3824 return -EINVAL;
3825 }
3826
3827 if (!ops->port_set_egress_unknowns) {
3828 dev_err(chip->dev, "Missing port_set_egress_mode");
3829 return -EINVAL;
3830 }
3831
3832 return 0;
3833}
3834
Vivien Didelotf81ec902016-05-09 13:22:58 -04003835static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3836 [MV88E6085] = {
3837 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3838 .family = MV88E6XXX_FAMILY_6097,
3839 .name = "Marvell 88E6085",
3840 .num_databases = 4096,
3841 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003842 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003843 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003844 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003845 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003846 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003847 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003848 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003849 },
3850
3851 [MV88E6095] = {
3852 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3853 .family = MV88E6XXX_FAMILY_6095,
3854 .name = "Marvell 88E6095/88E6095F",
3855 .num_databases = 256,
3856 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003857 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003858 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003859 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003860 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003861 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003862 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003863 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003864 },
3865
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003866 [MV88E6097] = {
3867 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3868 .family = MV88E6XXX_FAMILY_6097,
3869 .name = "Marvell 88E6097/88E6097F",
3870 .num_databases = 4096,
3871 .num_ports = 11,
3872 .port_base_addr = 0x10,
3873 .global1_addr = 0x1b,
3874 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003875 .g1_irqs = 8,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003876 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003877 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3878 .ops = &mv88e6097_ops,
3879 },
3880
Vivien Didelotf81ec902016-05-09 13:22:58 -04003881 [MV88E6123] = {
3882 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3883 .family = MV88E6XXX_FAMILY_6165,
3884 .name = "Marvell 88E6123",
3885 .num_databases = 4096,
3886 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003887 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003888 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003889 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003890 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003891 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003892 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003893 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003894 },
3895
3896 [MV88E6131] = {
3897 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3898 .family = MV88E6XXX_FAMILY_6185,
3899 .name = "Marvell 88E6131",
3900 .num_databases = 256,
3901 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003902 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003903 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003904 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003905 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003906 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003907 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003908 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003909 },
3910
3911 [MV88E6161] = {
3912 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3913 .family = MV88E6XXX_FAMILY_6165,
3914 .name = "Marvell 88E6161",
3915 .num_databases = 4096,
3916 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003917 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003918 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003919 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003920 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003921 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003922 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003923 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003924 },
3925
3926 [MV88E6165] = {
3927 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3928 .family = MV88E6XXX_FAMILY_6165,
3929 .name = "Marvell 88E6165",
3930 .num_databases = 4096,
3931 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003932 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003933 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003934 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003935 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003936 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003937 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003938 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003939 },
3940
3941 [MV88E6171] = {
3942 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3943 .family = MV88E6XXX_FAMILY_6351,
3944 .name = "Marvell 88E6171",
3945 .num_databases = 4096,
3946 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003947 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003948 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003949 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003950 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003951 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003952 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003953 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003954 },
3955
3956 [MV88E6172] = {
3957 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3958 .family = MV88E6XXX_FAMILY_6352,
3959 .name = "Marvell 88E6172",
3960 .num_databases = 4096,
3961 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003962 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003963 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003964 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003965 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003966 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003967 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003968 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003969 },
3970
3971 [MV88E6175] = {
3972 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3973 .family = MV88E6XXX_FAMILY_6351,
3974 .name = "Marvell 88E6175",
3975 .num_databases = 4096,
3976 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003977 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003978 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003979 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003980 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003981 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003982 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003983 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003984 },
3985
3986 [MV88E6176] = {
3987 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3988 .family = MV88E6XXX_FAMILY_6352,
3989 .name = "Marvell 88E6176",
3990 .num_databases = 4096,
3991 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003992 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003993 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003994 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003995 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003996 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003997 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003998 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003999 },
4000
4001 [MV88E6185] = {
4002 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
4003 .family = MV88E6XXX_FAMILY_6185,
4004 .name = "Marvell 88E6185",
4005 .num_databases = 256,
4006 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004007 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004008 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004009 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004010 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004011 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004012 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004013 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004014 },
4015
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004016 [MV88E6190] = {
4017 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
4018 .family = MV88E6XXX_FAMILY_6390,
4019 .name = "Marvell 88E6190",
4020 .num_databases = 4096,
4021 .num_ports = 11, /* 10 + Z80 */
4022 .port_base_addr = 0x0,
4023 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004024 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004025 .age_time_coeff = 15000,
4026 .g1_irqs = 9,
4027 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4028 .ops = &mv88e6190_ops,
4029 },
4030
4031 [MV88E6190X] = {
4032 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
4033 .family = MV88E6XXX_FAMILY_6390,
4034 .name = "Marvell 88E6190X",
4035 .num_databases = 4096,
4036 .num_ports = 11, /* 10 + Z80 */
4037 .port_base_addr = 0x0,
4038 .global1_addr = 0x1b,
4039 .age_time_coeff = 15000,
4040 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004041 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004042 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4043 .ops = &mv88e6190x_ops,
4044 },
4045
4046 [MV88E6191] = {
4047 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
4048 .family = MV88E6XXX_FAMILY_6390,
4049 .name = "Marvell 88E6191",
4050 .num_databases = 4096,
4051 .num_ports = 11, /* 10 + Z80 */
4052 .port_base_addr = 0x0,
4053 .global1_addr = 0x1b,
4054 .age_time_coeff = 15000,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004055 .g1_irqs = 9,
4056 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004057 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4058 .ops = &mv88e6391_ops,
4059 },
4060
Vivien Didelotf81ec902016-05-09 13:22:58 -04004061 [MV88E6240] = {
4062 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
4063 .family = MV88E6XXX_FAMILY_6352,
4064 .name = "Marvell 88E6240",
4065 .num_databases = 4096,
4066 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004067 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004068 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004069 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004070 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004071 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004072 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004073 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004074 },
4075
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004076 [MV88E6290] = {
4077 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
4078 .family = MV88E6XXX_FAMILY_6390,
4079 .name = "Marvell 88E6290",
4080 .num_databases = 4096,
4081 .num_ports = 11, /* 10 + Z80 */
4082 .port_base_addr = 0x0,
4083 .global1_addr = 0x1b,
4084 .age_time_coeff = 15000,
4085 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004086 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004087 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4088 .ops = &mv88e6290_ops,
4089 },
4090
Vivien Didelotf81ec902016-05-09 13:22:58 -04004091 [MV88E6320] = {
4092 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
4093 .family = MV88E6XXX_FAMILY_6320,
4094 .name = "Marvell 88E6320",
4095 .num_databases = 4096,
4096 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004097 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004098 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004099 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004100 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004101 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004102 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004103 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004104 },
4105
4106 [MV88E6321] = {
4107 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
4108 .family = MV88E6XXX_FAMILY_6320,
4109 .name = "Marvell 88E6321",
4110 .num_databases = 4096,
4111 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004112 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004113 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004114 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004115 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004116 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004117 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004118 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004119 },
4120
4121 [MV88E6350] = {
4122 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
4123 .family = MV88E6XXX_FAMILY_6351,
4124 .name = "Marvell 88E6350",
4125 .num_databases = 4096,
4126 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004127 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004128 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004129 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004130 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004131 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004132 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004133 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004134 },
4135
4136 [MV88E6351] = {
4137 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
4138 .family = MV88E6XXX_FAMILY_6351,
4139 .name = "Marvell 88E6351",
4140 .num_databases = 4096,
4141 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004142 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004143 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004144 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004145 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004146 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004147 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004148 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004149 },
4150
4151 [MV88E6352] = {
4152 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
4153 .family = MV88E6XXX_FAMILY_6352,
4154 .name = "Marvell 88E6352",
4155 .num_databases = 4096,
4156 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004157 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004158 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004159 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004160 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004161 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004162 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004163 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004164 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004165 [MV88E6390] = {
4166 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
4167 .family = MV88E6XXX_FAMILY_6390,
4168 .name = "Marvell 88E6390",
4169 .num_databases = 4096,
4170 .num_ports = 11, /* 10 + Z80 */
4171 .port_base_addr = 0x0,
4172 .global1_addr = 0x1b,
4173 .age_time_coeff = 15000,
4174 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004175 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004176 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4177 .ops = &mv88e6390_ops,
4178 },
4179 [MV88E6390X] = {
4180 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
4181 .family = MV88E6XXX_FAMILY_6390,
4182 .name = "Marvell 88E6390X",
4183 .num_databases = 4096,
4184 .num_ports = 11, /* 10 + Z80 */
4185 .port_base_addr = 0x0,
4186 .global1_addr = 0x1b,
4187 .age_time_coeff = 15000,
4188 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004189 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004190 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4191 .ops = &mv88e6390x_ops,
4192 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004193};
4194
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004195static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004196{
Vivien Didelota439c062016-04-17 13:23:58 -04004197 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004198
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004199 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4200 if (mv88e6xxx_table[i].prod_num == prod_num)
4201 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004202
Vivien Didelotb9b37712015-10-30 19:39:48 -04004203 return NULL;
4204}
4205
Vivien Didelotfad09c72016-06-21 12:28:20 -04004206static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004207{
4208 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004209 unsigned int prod_num, rev;
4210 u16 id;
4211 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004212
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004213 mutex_lock(&chip->reg_lock);
4214 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
4215 mutex_unlock(&chip->reg_lock);
4216 if (err)
4217 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004218
4219 prod_num = (id & 0xfff0) >> 4;
4220 rev = id & 0x000f;
4221
4222 info = mv88e6xxx_lookup_info(prod_num);
4223 if (!info)
4224 return -ENODEV;
4225
Vivien Didelotcaac8542016-06-20 13:14:09 -04004226 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004227 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004228
Vivien Didelotca070c12016-09-02 14:45:34 -04004229 err = mv88e6xxx_g2_require(chip);
4230 if (err)
4231 return err;
4232
Vivien Didelotfad09c72016-06-21 12:28:20 -04004233 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4234 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004235
4236 return 0;
4237}
4238
Vivien Didelotfad09c72016-06-21 12:28:20 -04004239static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004240{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004241 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004242
Vivien Didelotfad09c72016-06-21 12:28:20 -04004243 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4244 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004245 return NULL;
4246
Vivien Didelotfad09c72016-06-21 12:28:20 -04004247 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004248
Vivien Didelotfad09c72016-06-21 12:28:20 -04004249 mutex_init(&chip->reg_lock);
Vivien Didelot469d7292016-06-20 13:14:06 -04004250
Vivien Didelotfad09c72016-06-21 12:28:20 -04004251 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004252}
4253
Vivien Didelote57e5e72016-08-15 17:19:00 -04004254static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
4255{
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004256 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
Vivien Didelote57e5e72016-08-15 17:19:00 -04004257 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04004258}
4259
Andrew Lunn930188c2016-08-22 16:01:03 +02004260static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
4261{
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004262 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
Andrew Lunn930188c2016-08-22 16:01:03 +02004263 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02004264}
4265
Vivien Didelotfad09c72016-06-21 12:28:20 -04004266static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004267 struct mii_bus *bus, int sw_addr)
4268{
4269 /* ADDR[0] pin is unavailable externally and considered zero */
4270 if (sw_addr & 0x1)
4271 return -EINVAL;
4272
Vivien Didelot914b32f2016-06-20 13:14:11 -04004273 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004274 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04004275 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004276 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004277 else
4278 return -EINVAL;
4279
Vivien Didelotfad09c72016-06-21 12:28:20 -04004280 chip->bus = bus;
4281 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004282
4283 return 0;
4284}
4285
Andrew Lunn7b314362016-08-22 16:01:01 +02004286static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
4287{
Vivien Didelot04bed142016-08-31 18:06:13 -04004288 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004289
Andrew Lunn443d5a12016-12-03 04:35:18 +01004290 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004291}
4292
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004293static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4294 struct device *host_dev, int sw_addr,
4295 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004296{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004297 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004298 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004299 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004300
Vivien Didelota439c062016-04-17 13:23:58 -04004301 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004302 if (!bus)
4303 return NULL;
4304
Vivien Didelotfad09c72016-06-21 12:28:20 -04004305 chip = mv88e6xxx_alloc_chip(dsa_dev);
4306 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004307 return NULL;
4308
Vivien Didelotcaac8542016-06-20 13:14:09 -04004309 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004310 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004311
Vivien Didelotfad09c72016-06-21 12:28:20 -04004312 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004313 if (err)
4314 goto free;
4315
Vivien Didelotfad09c72016-06-21 12:28:20 -04004316 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004317 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004318 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004319
Andrew Lunndc30c352016-10-16 19:56:49 +02004320 mutex_lock(&chip->reg_lock);
4321 err = mv88e6xxx_switch_reset(chip);
4322 mutex_unlock(&chip->reg_lock);
4323 if (err)
4324 goto free;
4325
Vivien Didelote57e5e72016-08-15 17:19:00 -04004326 mv88e6xxx_phy_init(chip);
4327
Vivien Didelotfad09c72016-06-21 12:28:20 -04004328 err = mv88e6xxx_mdio_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004329 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004330 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004331
Vivien Didelotfad09c72016-06-21 12:28:20 -04004332 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004333
Vivien Didelotfad09c72016-06-21 12:28:20 -04004334 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004335free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004336 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004337
4338 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004339}
4340
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004341static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4342 const struct switchdev_obj_port_mdb *mdb,
4343 struct switchdev_trans *trans)
4344{
4345 /* We don't need any dynamic resource from the kernel (yet),
4346 * so skip the prepare phase.
4347 */
4348
4349 return 0;
4350}
4351
4352static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4353 const struct switchdev_obj_port_mdb *mdb,
4354 struct switchdev_trans *trans)
4355{
Vivien Didelot04bed142016-08-31 18:06:13 -04004356 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004357
4358 mutex_lock(&chip->reg_lock);
4359 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4360 GLOBAL_ATU_DATA_STATE_MC_STATIC))
4361 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
4362 mutex_unlock(&chip->reg_lock);
4363}
4364
4365static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4366 const struct switchdev_obj_port_mdb *mdb)
4367{
Vivien Didelot04bed142016-08-31 18:06:13 -04004368 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004369 int err;
4370
4371 mutex_lock(&chip->reg_lock);
4372 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4373 GLOBAL_ATU_DATA_STATE_UNUSED);
4374 mutex_unlock(&chip->reg_lock);
4375
4376 return err;
4377}
4378
4379static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
4380 struct switchdev_obj_port_mdb *mdb,
4381 int (*cb)(struct switchdev_obj *obj))
4382{
Vivien Didelot04bed142016-08-31 18:06:13 -04004383 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004384 int err;
4385
4386 mutex_lock(&chip->reg_lock);
4387 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
4388 mutex_unlock(&chip->reg_lock);
4389
4390 return err;
4391}
4392
Vivien Didelot9d490b42016-08-23 12:38:56 -04004393static struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004394 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02004395 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004396 .setup = mv88e6xxx_setup,
4397 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004398 .adjust_link = mv88e6xxx_adjust_link,
4399 .get_strings = mv88e6xxx_get_strings,
4400 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4401 .get_sset_count = mv88e6xxx_get_sset_count,
4402 .set_eee = mv88e6xxx_set_eee,
4403 .get_eee = mv88e6xxx_get_eee,
4404#ifdef CONFIG_NET_DSA_HWMON
4405 .get_temp = mv88e6xxx_get_temp,
4406 .get_temp_limit = mv88e6xxx_get_temp_limit,
4407 .set_temp_limit = mv88e6xxx_set_temp_limit,
4408 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
4409#endif
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004410 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004411 .get_eeprom = mv88e6xxx_get_eeprom,
4412 .set_eeprom = mv88e6xxx_set_eeprom,
4413 .get_regs_len = mv88e6xxx_get_regs_len,
4414 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004415 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004416 .port_bridge_join = mv88e6xxx_port_bridge_join,
4417 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4418 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004419 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004420 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4421 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4422 .port_vlan_add = mv88e6xxx_port_vlan_add,
4423 .port_vlan_del = mv88e6xxx_port_vlan_del,
4424 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4425 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4426 .port_fdb_add = mv88e6xxx_port_fdb_add,
4427 .port_fdb_del = mv88e6xxx_port_fdb_del,
4428 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004429 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4430 .port_mdb_add = mv88e6xxx_port_mdb_add,
4431 .port_mdb_del = mv88e6xxx_port_mdb_del,
4432 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004433};
4434
Vivien Didelotfad09c72016-06-21 12:28:20 -04004435static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004436 struct device_node *np)
4437{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004438 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004439 struct dsa_switch *ds;
4440
4441 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
4442 if (!ds)
4443 return -ENOMEM;
4444
4445 ds->dev = dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004446 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004447 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004448
4449 dev_set_drvdata(dev, ds);
4450
4451 return dsa_register_switch(ds, np);
4452}
4453
Vivien Didelotfad09c72016-06-21 12:28:20 -04004454static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004455{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004456 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004457}
4458
Vivien Didelot57d32312016-06-20 13:13:58 -04004459static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004460{
4461 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004462 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004463 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004464 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004465 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004466 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004467
Vivien Didelotcaac8542016-06-20 13:14:09 -04004468 compat_info = of_device_get_match_data(dev);
4469 if (!compat_info)
4470 return -EINVAL;
4471
Vivien Didelotfad09c72016-06-21 12:28:20 -04004472 chip = mv88e6xxx_alloc_chip(dev);
4473 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004474 return -ENOMEM;
4475
Vivien Didelotfad09c72016-06-21 12:28:20 -04004476 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004477
Andrew Lunn56995cb2016-12-03 04:35:19 +01004478 err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
4479 if (err)
4480 return err;
4481
Vivien Didelotfad09c72016-06-21 12:28:20 -04004482 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004483 if (err)
4484 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004485
Andrew Lunnb4308f02016-11-21 23:26:55 +01004486 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4487 if (IS_ERR(chip->reset))
4488 return PTR_ERR(chip->reset);
4489
Vivien Didelotfad09c72016-06-21 12:28:20 -04004490 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004491 if (err)
4492 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004493
Vivien Didelote57e5e72016-08-15 17:19:00 -04004494 mv88e6xxx_phy_init(chip);
4495
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004496 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004497 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004498 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004499
Andrew Lunndc30c352016-10-16 19:56:49 +02004500 mutex_lock(&chip->reg_lock);
4501 err = mv88e6xxx_switch_reset(chip);
4502 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004503 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004504 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004505
Andrew Lunndc30c352016-10-16 19:56:49 +02004506 chip->irq = of_irq_get(np, 0);
4507 if (chip->irq == -EPROBE_DEFER) {
4508 err = chip->irq;
4509 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004510 }
4511
Andrew Lunndc30c352016-10-16 19:56:49 +02004512 if (chip->irq > 0) {
4513 /* Has to be performed before the MDIO bus is created,
4514 * because the PHYs will link there interrupts to these
4515 * interrupt controllers
4516 */
4517 mutex_lock(&chip->reg_lock);
4518 err = mv88e6xxx_g1_irq_setup(chip);
4519 mutex_unlock(&chip->reg_lock);
4520
4521 if (err)
4522 goto out;
4523
4524 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4525 err = mv88e6xxx_g2_irq_setup(chip);
4526 if (err)
4527 goto out_g1_irq;
4528 }
4529 }
4530
4531 err = mv88e6xxx_mdio_register(chip, np);
4532 if (err)
4533 goto out_g2_irq;
4534
4535 err = mv88e6xxx_register_switch(chip, np);
4536 if (err)
4537 goto out_mdio;
4538
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004539 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004540
4541out_mdio:
4542 mv88e6xxx_mdio_unregister(chip);
4543out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004544 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004545 mv88e6xxx_g2_irq_free(chip);
4546out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004547 if (chip->irq > 0) {
4548 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004549 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004550 mutex_unlock(&chip->reg_lock);
4551 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004552out:
4553 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004554}
4555
4556static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4557{
4558 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004559 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004560
Andrew Lunn930188c2016-08-22 16:01:03 +02004561 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004562 mv88e6xxx_unregister_switch(chip);
4563 mv88e6xxx_mdio_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004564
Andrew Lunn467126442016-11-20 20:14:15 +01004565 if (chip->irq > 0) {
4566 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4567 mv88e6xxx_g2_irq_free(chip);
4568 mv88e6xxx_g1_irq_free(chip);
4569 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004570}
4571
4572static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004573 {
4574 .compatible = "marvell,mv88e6085",
4575 .data = &mv88e6xxx_table[MV88E6085],
4576 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004577 {
4578 .compatible = "marvell,mv88e6190",
4579 .data = &mv88e6xxx_table[MV88E6190],
4580 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004581 { /* sentinel */ },
4582};
4583
4584MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4585
4586static struct mdio_driver mv88e6xxx_driver = {
4587 .probe = mv88e6xxx_probe,
4588 .remove = mv88e6xxx_remove,
4589 .mdiodrv.driver = {
4590 .name = "mv88e6085",
4591 .of_match_table = mv88e6xxx_of_match,
4592 },
4593};
4594
Ben Hutchings98e67302011-11-25 14:36:19 +00004595static int __init mv88e6xxx_init(void)
4596{
Vivien Didelot9d490b42016-08-23 12:38:56 -04004597 register_switch_driver(&mv88e6xxx_switch_ops);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004598 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004599}
4600module_init(mv88e6xxx_init);
4601
4602static void __exit mv88e6xxx_cleanup(void)
4603{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004604 mdio_driver_unregister(&mv88e6xxx_driver);
Vivien Didelot9d490b42016-08-23 12:38:56 -04004605 unregister_switch_driver(&mv88e6xxx_switch_ops);
Ben Hutchings98e67302011-11-25 14:36:19 +00004606}
4607module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004608
4609MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4610MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4611MODULE_LICENSE("GPL");