blob: cba7d772f7f359c9dae1d00213b5f0377ac949f4 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujith394cf0a2009-02-09 13:26:54 +053026#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +053028#include "mci.h"
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +020029#include "dfs.h"
Sujith Manoharanf65c0822013-12-18 09:53:18 +053030#include "spectral.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080031
Sujith394cf0a2009-02-09 13:26:54 +053032struct ath_node;
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053033struct ath_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053035extern struct ieee80211_ops ath9k_ops;
36extern int ath9k_modparam_nohwcrypt;
37extern int led_blink;
38extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +053039
Sujith394cf0a2009-02-09 13:26:54 +053040struct ath_config {
Sujith394cf0a2009-02-09 13:26:54 +053041 u16 txpowlimit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070042};
43
Sujith394cf0a2009-02-09 13:26:54 +053044/*************************/
45/* Descriptor Management */
46/*************************/
47
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053048#define ATH_TXSTATUS_RING_SIZE 512
49
50/* Macro to expand scalars to 64-bit objects */
51#define ito64(x) (sizeof(x) == 1) ? \
52 (((unsigned long long int)(x)) & (0xff)) : \
53 (sizeof(x) == 2) ? \
54 (((unsigned long long int)(x)) & 0xffff) : \
55 ((sizeof(x) == 4) ? \
56 (((unsigned long long int)(x)) & 0xffffffff) : \
57 (unsigned long long int)(x))
58
Sujith394cf0a2009-02-09 13:26:54 +053059#define ATH_TXBUF_RESET(_bf) do { \
Sujith394cf0a2009-02-09 13:26:54 +053060 (_bf)->bf_lastbf = NULL; \
61 (_bf)->bf_next = NULL; \
62 memset(&((_bf)->bf_state), 0, \
63 sizeof(struct ath_buf_state)); \
64 } while (0)
65
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +053066#define DS2PHYS(_dd, _ds) \
67 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
68#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
69#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
70
Sujith394cf0a2009-02-09 13:26:54 +053071struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -040072 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +053073 dma_addr_t dd_desc_paddr;
74 u32 dd_desc_len;
Sujith394cf0a2009-02-09 13:26:54 +053075};
76
77int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
78 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -040079 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +053080
81/***********/
82/* RX / TX */
83/***********/
84
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053085#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
86
87/* increment with wrap-around */
88#define INCR(_l, _sz) do { \
89 (_l)++; \
90 (_l) &= ((_sz) - 1); \
91 } while (0)
92
Sujith394cf0a2009-02-09 13:26:54 +053093#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +053094#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +020095#define ATH_TXBUF_RESERVE 5
96#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +053097#define ATH_TXMAXTRY 13
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053098#define ATH_MAX_SW_RETRIES 30
Sujith394cf0a2009-02-09 13:26:54 +053099
100#define TID_TO_WME_AC(_tid) \
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530101 ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
102 (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
103 (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
104 IEEE80211_AC_VO)
Sujith394cf0a2009-02-09 13:26:54 +0530105
Sujith394cf0a2009-02-09 13:26:54 +0530106#define ATH_AGGR_DELIM_SZ 4
107#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
108/* number of delimiters for encryption padding */
109#define ATH_AGGR_ENCRYPTDELIM 10
110/* minimum h/w qdepth to be sustained to maximize aggregation */
111#define ATH_AGGR_MIN_QDEPTH 2
Felix Fietkau2800e822013-08-06 14:18:11 +0200112/* minimum h/w qdepth for non-aggregated traffic */
113#define ATH_NON_AGGR_MIN_QDEPTH 8
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530114#define ATH_TX_COMPLETE_POLL_INT 1000
115#define ATH_TXFIFO_DEPTH 8
116#define ATH_TX_ERROR 0x01
Sujith394cf0a2009-02-09 13:26:54 +0530117
118#define IEEE80211_SEQ_SEQ_SHIFT 4
119#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530120#define IEEE80211_WEP_IVLEN 3
121#define IEEE80211_WEP_KIDLEN 1
122#define IEEE80211_WEP_CRCLEN 4
123#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
124 (IEEE80211_WEP_IVLEN + \
125 IEEE80211_WEP_KIDLEN + \
126 IEEE80211_WEP_CRCLEN))
127
128/* return whether a bit at index _n in bitmap _bm is set
129 * _sz is the size of the bitmap */
130#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
131 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
132
133/* return block-ack bitmap index given sequence and starting sequence */
134#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
135
Felix Fietkau156369f2011-12-14 22:08:04 +0100136/* return the seqno for _start + _offset */
137#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
138
Sujith394cf0a2009-02-09 13:26:54 +0530139/* returns delimiter padding required given the packet length */
140#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800141 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
142 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530143
144#define BAW_WITHIN(_start, _bawsz, _seqno) \
145 ((((_seqno) - (_start)) & 4095) < (_bawsz))
146
Sujith394cf0a2009-02-09 13:26:54 +0530147#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
148
Sujith Manoharan350e2dc2014-01-13 07:29:30 +0530149#define IS_HT_RATE(rate) (rate & 0x80)
150#define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
151#define IS_OFDM_RATE(rate) ((rate >= 0x8) && (rate <= 0xf))
Sujith Manoharan365d2eb2012-09-26 12:22:08 +0530152
Sujith394cf0a2009-02-09 13:26:54 +0530153struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800154 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
155 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200156 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530157 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530158 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530159 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100160 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530161 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400162 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530163 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400164 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400165 u8 txq_headidx;
166 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100167 int pending_frames;
Felix Fietkau23de5dc2011-12-19 16:45:54 +0100168 struct sk_buff_head complete_q;
Sujith394cf0a2009-02-09 13:26:54 +0530169};
170
Sujith93ef24b2010-05-20 15:34:40 +0530171struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100172 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530173 struct list_head list;
174 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200175 bool clear_ps_filter;
Felix Fietkau50676b82013-08-10 15:59:16 +0200176 bool sched;
Sujith93ef24b2010-05-20 15:34:40 +0530177};
178
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100179struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200180 struct ath_buf *bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100181 int framelen;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100182 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200183 u8 keyix;
Felix Fietkau80b08a82012-06-15 03:04:53 +0200184 u8 rtscts_rate;
Felix Fietkau8fed1402013-08-06 14:18:07 +0200185 u8 retries : 7;
186 u8 baw_tracked : 1;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100187};
188
Felix Fietkau1a04d592013-10-11 23:30:52 +0200189struct ath_rxbuf {
190 struct list_head list;
191 struct sk_buff *bf_mpdu;
192 void *bf_desc;
193 dma_addr_t bf_daddr;
194 dma_addr_t bf_buf_addr;
195};
196
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530197/**
198 * enum buffer_type - Buffer type flags
199 *
200 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
201 * @BUF_AGGR: Indicates whether the buffer can be aggregated
202 * (used in aggregation scheduling)
203 */
204enum buffer_type {
205 BUF_AMPDU = BIT(0),
206 BUF_AGGR = BIT(1),
207};
208
209#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
210#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
211
Sujith93ef24b2010-05-20 15:34:40 +0530212struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530213 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400214 u8 bfs_paprd;
Felix Fietkau399c6482011-09-14 21:24:17 +0200215 u8 ndelim;
Felix Fietkau50676b82013-08-10 15:59:16 +0200216 bool stale;
Felix Fietkau6a0ddae2011-08-28 00:32:23 +0200217 u16 seqno;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530218 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530219};
220
221struct ath_buf {
222 struct list_head list;
223 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
224 an aggregate) */
225 struct ath_buf *bf_next; /* next subframe in the aggregate */
226 struct sk_buff *bf_mpdu; /* enclosing frame structure */
227 void *bf_desc; /* virtual addr of desc */
228 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700229 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Felix Fietkau79acac02013-04-22 23:11:44 +0200230 struct ieee80211_tx_rate rates[4];
Sujith93ef24b2010-05-20 15:34:40 +0530231 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530232};
233
234struct ath_atx_tid {
235 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200236 struct sk_buff_head buf_q;
Felix Fietkaubb195ff2013-08-06 14:18:03 +0200237 struct sk_buff_head retry_q;
Sujith93ef24b2010-05-20 15:34:40 +0530238 struct ath_node *an;
239 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200240 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530241 u16 seq_start;
242 u16 seq_next;
243 u16 baw_size;
Felix Fietkau50676b82013-08-10 15:59:16 +0200244 u8 tidno;
Sujith93ef24b2010-05-20 15:34:40 +0530245 int baw_head; /* first un-acked tx buffer */
246 int baw_tail; /* next unused tx buffer slot */
Felix Fietkau50676b82013-08-10 15:59:16 +0200247
248 s8 bar_index;
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200249 bool sched;
250 bool paused;
251 bool active;
Sujith93ef24b2010-05-20 15:34:40 +0530252};
253
254struct ath_node {
Sujith Manoharana145daf2012-11-28 15:08:54 +0530255 struct ath_softc *sc;
Ben Greear7f010c92011-01-09 23:11:49 -0800256 struct ieee80211_sta *sta; /* station struct we're part of */
Ben Greear7e1e3862011-11-03 11:33:13 -0700257 struct ieee80211_vif *vif; /* interface with which we're associated */
Sujith Manoharande7b7602012-11-28 15:08:53 +0530258 struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530259 struct ath_atx_ac ac[IEEE80211_NUM_ACS];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200260
Sujith93ef24b2010-05-20 15:34:40 +0530261 u16 maxampdu;
262 u8 mpdudensity;
Felix Fietkau50676b82013-08-10 15:59:16 +0200263 s8 ps_key;
Felix Fietkau55195412011-04-17 23:28:09 +0200264
265 bool sleeping;
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200266 bool no_ps_filter;
Sujith Manoharan350e2dc2014-01-13 07:29:30 +0530267
268#ifdef CONFIG_ATH9K_STATION_STATISTICS
269 struct ath_rx_rate_stats rx_rate_stats;
270#endif
Sujith93ef24b2010-05-20 15:34:40 +0530271};
272
Sujith394cf0a2009-02-09 13:26:54 +0530273struct ath_tx_control {
274 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100275 struct ath_node *an;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400276 u8 paprd;
Thomas Huehn36323f82012-07-23 21:33:42 +0200277 struct ieee80211_sta *sta;
Sujith394cf0a2009-02-09 13:26:54 +0530278};
279
Sujith394cf0a2009-02-09 13:26:54 +0530280
Ben Greear60f2d1d2011-01-09 23:11:52 -0800281/**
282 * @txq_map: Index is mac80211 queue number. This is
283 * not necessarily the same as the hardware queue number
284 * (axq_qnum).
285 */
Sujith394cf0a2009-02-09 13:26:54 +0530286struct ath_tx {
287 u16 seq_no;
288 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530289 spinlock_t txbuflock;
290 struct list_head txbuf;
291 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
292 struct ath_descdma txdma;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530293 struct ath_txq *txq_map[IEEE80211_NUM_ACS];
Felix Fietkauf2c7a792013-06-07 18:12:00 +0200294 struct ath_txq *uapsdq;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530295 u32 txq_max_pending[IEEE80211_NUM_ACS];
296 u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
Sujith394cf0a2009-02-09 13:26:54 +0530297};
298
Felix Fietkaub5c804752010-04-15 17:38:48 -0400299struct ath_rx_edma {
300 struct sk_buff_head rx_fifo;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400301 u32 rx_fifo_hwsize;
302};
303
Sujith394cf0a2009-02-09 13:26:54 +0530304struct ath_rx {
305 u8 defant;
306 u8 rxotherant;
Felix Fietkau723e7112013-04-08 00:04:11 +0200307 bool discard_next;
Sujith394cf0a2009-02-09 13:26:54 +0530308 u32 *rxlink;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530309 u32 num_pkts;
Sujith394cf0a2009-02-09 13:26:54 +0530310 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530311 struct list_head rxbuf;
312 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400313 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100314
Felix Fietkau1a04d592013-10-11 23:30:52 +0200315 struct ath_rxbuf *buf_hold;
Felix Fietkau0d955212011-01-26 18:23:27 +0100316 struct sk_buff *frag;
Christian Lamparter21fbbca2013-01-30 23:37:41 +0100317
318 u32 ampdu_ref;
Sujith394cf0a2009-02-09 13:26:54 +0530319};
320
321int ath_startrecv(struct ath_softc *sc);
322bool ath_stoprecv(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530323u32 ath_calcrxfilter(struct ath_softc *sc);
324int ath_rx_init(struct ath_softc *sc, int nbufs);
325void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400326int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530327struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530328void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
329void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
330void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530331void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau13815592013-01-20 18:51:53 +0100332bool ath_drain_all_txq(struct ath_softc *sc);
333void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530334void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
335void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
336void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
337int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith394cf0a2009-02-09 13:26:54 +0530338int ath_txq_update(struct ath_softc *sc, int qnum,
339 struct ath9k_tx_queue_info *q);
Felix Fietkauaa5955c2012-07-15 19:53:36 +0200340void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200341int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530342 struct ath_tx_control *txctl);
Felix Fietkau59505c02013-06-07 18:12:02 +0200343void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
344 struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530345void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400346void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200347int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
348 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530349void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530350void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
351
Felix Fietkau55195412011-04-17 23:28:09 +0200352void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
Johannes Berg042ec452011-09-29 16:04:26 +0200353void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
354 struct ath_node *an);
Felix Fietkau86a22ac2013-06-07 18:12:01 +0200355void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
356 struct ieee80211_sta *sta,
357 u16 tids, int nframes,
358 enum ieee80211_frame_release_type reason,
359 bool more_data);
Felix Fietkau55195412011-04-17 23:28:09 +0200360
Sujith394cf0a2009-02-09 13:26:54 +0530361/********/
Sujith17d79042009-02-09 13:27:03 +0530362/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530363/********/
364
Sujith17d79042009-02-09 13:27:03 +0530365struct ath_vif {
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200366 struct ath_node mcast_node;
Sujith394cf0a2009-02-09 13:26:54 +0530367 int av_bslot;
Sujith Manoharanaa45fe92012-07-17 17:16:03 +0530368 bool primary_sta_vif;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200369 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530370 struct ath_buf *av_bcbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530371};
372
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530373struct ath9k_vif_iter_data {
374 u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
375 u8 mask[ETH_ALEN]; /* bssid mask */
376 bool has_hw_macaddr;
377
378 int naps; /* number of AP vifs */
379 int nmeshes; /* number of mesh vifs */
380 int nstations; /* number of station vifs */
381 int nwds; /* number of WDS vifs */
382 int nadhocs; /* number of adhoc vifs */
383};
384
385void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
386 struct ieee80211_vif *vif,
387 struct ath9k_vif_iter_data *iter_data);
388
Sujith394cf0a2009-02-09 13:26:54 +0530389/*******************/
390/* Beacon Handling */
391/*******************/
392
393/*
394 * Regardless of the number of beacons we stagger, (i.e. regardless of the
395 * number of BSSIDs) if a given beacon does not go out even after waiting this
396 * number of beacon intervals, the game's up.
397 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100398#define BSTUCK_THRESH 9
Felix Fietkau689e7562012-04-12 22:35:56 +0200399#define ATH_BCBUF 8
Sujith394cf0a2009-02-09 13:26:54 +0530400#define ATH_DEFAULT_BINTVAL 100 /* TU */
401#define ATH_DEFAULT_BMISS_LIMIT 10
402#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
403
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530404#define TSF_TO_TU(_h,_l) \
405 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
406
Sujith394cf0a2009-02-09 13:26:54 +0530407struct ath_beacon_config {
Steve Brown9814f6b2011-02-07 17:10:39 -0700408 int beacon_interval;
Sujith394cf0a2009-02-09 13:26:54 +0530409 u16 listen_interval;
410 u16 dtim_period;
411 u16 bmiss_timeout;
412 u8 dtim_count;
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530413 bool enable_beacon;
Sujith Manoharan1a6404a2013-02-04 15:38:24 +0530414 bool ibss_creator;
Sujith86b89ee2008-08-07 10:54:57 +0530415};
416
Sujith394cf0a2009-02-09 13:26:54 +0530417struct ath_beacon {
418 enum {
419 OK, /* no change needed */
420 UPDATE, /* update pending */
421 COMMIT /* beacon sent, commit change */
422 } updateslot; /* slot time update fsm */
423
424 u32 beaconq;
425 u32 bmisscnt;
Felix Fietkaudd347f22011-03-22 21:54:17 +0100426 u32 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200427 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530428 int slottime;
429 int slotupdate;
430 struct ath9k_tx_queue_info beacon_qi;
431 struct ath_descdma bdma;
432 struct ath_txq *cabq;
433 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200434
435 bool tx_processed;
436 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700437};
438
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530439void ath9k_beacon_tasklet(unsigned long data);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530440void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
441 u32 changed);
Sujith Manoharan130ef6e2012-07-17 17:15:30 +0530442void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
443void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530444void ath9k_set_beacon(struct ath_softc *sc);
Simon Wunderlichd074e8d2013-08-14 08:01:38 +0200445bool ath9k_csa_is_finished(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530447/*******************/
448/* Link Monitoring */
449/*******************/
Sujithf1dc5602008-10-29 10:16:30 +0530450
Sujith20977d32009-02-20 15:13:28 +0530451#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
452#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400453#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
454#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200455#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530456#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
457#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530458#define ATH_ANI_MAX_SKIP_COUNT 10
459#define ATH_PAPRD_TIMEOUT 100 /* msecs */
460#define ATH_PLL_WORK_INTERVAL 100
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700461
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530462void ath_tx_complete_poll_work(struct work_struct *work);
Felix Fietkau236de512011-09-03 01:40:25 +0200463void ath_reset_work(struct work_struct *work);
Sujith Manoharan415ec612013-12-24 10:44:25 +0530464bool ath_hw_check(struct ath_softc *sc);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530465void ath_hw_pll_work(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400466void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530467void ath_ani_calibrate(unsigned long data);
Sujith Manoharanda0d45f2012-07-17 17:16:29 +0530468void ath_start_ani(struct ath_softc *sc);
469void ath_stop_ani(struct ath_softc *sc);
470void ath_check_ani(struct ath_softc *sc);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530471int ath_update_survey_stats(struct ath_softc *sc);
472void ath_update_survey_nf(struct ath_softc *sc, int channel);
Rajkumar Manoharan124b9792012-07-17 17:16:42 +0530473void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100474void ath_ps_full_sleep(unsigned long data);
Sujith55624202010-01-08 10:36:02 +0530475
Sujith0fca65c2010-01-08 10:36:00 +0530476/**********/
477/* BTCOEX */
478/**********/
479
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530480#define ATH_DUMP_BTCOEX(_s, _val) \
481 do { \
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +0200482 len += scnprintf(buf + len, size - len, \
483 "%20s : %10d\n", _s, (_val)); \
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530484 } while (0)
485
Sujith Manoharane6930c42012-06-04 16:27:58 +0530486enum bt_op_flags {
487 BT_OP_PRIORITY_DETECTED,
488 BT_OP_SCAN,
489};
490
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700491struct ath_btcoex {
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700492 spinlock_t btcoex_lock;
493 struct timer_list period_timer; /* Timer for BT period */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100494 struct timer_list no_stomp_timer;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700495 u32 bt_priority_cnt;
496 unsigned long bt_priority_time;
Sujith Manoharane6930c42012-06-04 16:27:58 +0530497 unsigned long op_flags;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700498 int bt_stomp_type; /* Types of BT stomping */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100499 u32 btcoex_no_stomp; /* in msec */
Mohammed Shafi Shajakhan94ae77e2012-09-04 19:33:33 +0530500 u32 btcoex_period; /* in msec */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100501 u32 btscan_no_stomp; /* in msec */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530502 u32 duty_cycle;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530503 u32 bt_wait_time;
Rajkumar Manoharane82cb032012-10-12 14:07:25 +0530504 int rssi_count;
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530505 struct ath_mci_profile mci;
Rajkumar Manoharan28845612012-11-20 18:30:01 +0530506 u8 stomp_audio;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700507};
508
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530509#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharan59081202012-02-22 12:40:21 +0530510int ath9k_init_btcoex(struct ath_softc *sc);
511void ath9k_deinit_btcoex(struct ath_softc *sc);
Sujith Manoharandf198b12012-02-22 12:40:27 +0530512void ath9k_start_btcoex(struct ath_softc *sc);
513void ath9k_stop_btcoex(struct ath_softc *sc);
Sujith0fca65c2010-01-08 10:36:00 +0530514void ath9k_btcoex_timer_resume(struct ath_softc *sc);
515void ath9k_btcoex_timer_pause(struct ath_softc *sc);
Sujith Manoharan56ca0db2012-02-22 12:40:32 +0530516void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
Sujith Manoharanc0ac53f2012-02-22 12:40:38 +0530517u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530518void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530519int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530520#else
521static inline int ath9k_init_btcoex(struct ath_softc *sc)
522{
523 return 0;
524}
525static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
526{
527}
528static inline void ath9k_start_btcoex(struct ath_softc *sc)
529{
530}
531static inline void ath9k_stop_btcoex(struct ath_softc *sc)
532{
533}
534static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
535 u32 status)
536{
537}
538static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
539 u32 max_4ms_framelen)
540{
541 return 0;
542}
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530543static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
544{
545}
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530546static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
Rajkumar Manoharan4df50ca2012-10-25 17:16:54 +0530547{
548 return 0;
549}
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530550#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Sujith0fca65c2010-01-08 10:36:00 +0530551
Sujith394cf0a2009-02-09 13:26:54 +0530552/********************/
553/* LED Control */
554/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530555
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530556#define ATH_LED_PIN_DEF 1
557#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530558#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530559#define ATH_LED_PIN_9485 6
Mohammed Shafi Shajakhan1a68abb2011-11-29 20:06:15 +0530560#define ATH_LED_PIN_9462 4
Sujithf1dc5602008-10-29 10:16:30 +0530561
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100562#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530563void ath_init_leds(struct ath_softc *sc);
564void ath_deinit_leds(struct ath_softc *sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530565void ath_fill_led_pin(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100566#else
567static inline void ath_init_leds(struct ath_softc *sc)
568{
569}
570
571static inline void ath_deinit_leds(struct ath_softc *sc)
572{
573}
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530574static inline void ath_fill_led_pin(struct ath_softc *sc)
575{
576}
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100577#endif
578
Sujith Manoharane60001e2013-10-28 12:22:04 +0530579/************************/
580/* Wake on Wireless LAN */
581/************************/
582
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530583struct ath9k_wow_pattern {
584 u8 pattern_bytes[MAX_PATTERN_SIZE];
585 u8 mask_bytes[MAX_PATTERN_SIZE];
586 u32 pattern_len;
587};
588
Sujith Manoharane60001e2013-10-28 12:22:04 +0530589#ifdef CONFIG_ATH9K_WOW
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530590void ath9k_init_wow(struct ieee80211_hw *hw);
Sujith Manoharane60001e2013-10-28 12:22:04 +0530591int ath9k_suspend(struct ieee80211_hw *hw,
592 struct cfg80211_wowlan *wowlan);
593int ath9k_resume(struct ieee80211_hw *hw);
594void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled);
595#else
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530596static inline void ath9k_init_wow(struct ieee80211_hw *hw)
597{
598}
Sujith Manoharane60001e2013-10-28 12:22:04 +0530599static inline int ath9k_suspend(struct ieee80211_hw *hw,
600 struct cfg80211_wowlan *wowlan)
601{
602 return 0;
603}
604static inline int ath9k_resume(struct ieee80211_hw *hw)
605{
606 return 0;
607}
608static inline void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled)
609{
610}
611#endif /* CONFIG_ATH9K_WOW */
612
Sujith Manoharan8da07832012-06-04 20:23:49 +0530613/*******************************/
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700614/* Antenna diversity/combining */
Sujith Manoharan8da07832012-06-04 20:23:49 +0530615/*******************************/
616
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700617#define ATH_ANT_RX_CURRENT_SHIFT 4
618#define ATH_ANT_RX_MAIN_SHIFT 2
619#define ATH_ANT_RX_MASK 0x3
620
621#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
622#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
623#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
624#define ATH_ANT_DIV_COMB_INIT_COUNT 95
625#define ATH_ANT_DIV_COMB_MAX_COUNT 100
626#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
627#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530628#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
629#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700630
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700631#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
632#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
633#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
634
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700635struct ath_ant_comb {
636 u16 count;
637 u16 total_pkt_count;
638 bool scan;
639 bool scan_not_start;
640 int main_total_rssi;
641 int alt_total_rssi;
642 int alt_recv_cnt;
643 int main_recv_cnt;
644 int rssi_lna1;
645 int rssi_lna2;
646 int rssi_add;
647 int rssi_sub;
648 int rssi_first;
649 int rssi_second;
650 int rssi_third;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530651 int ant_ratio;
652 int ant_ratio2;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700653 bool alt_good;
654 int quick_scan_cnt;
Sujith Manoharan3fbaf4c2013-08-01 11:53:17 +0530655 enum ath9k_ant_div_comb_lna_conf main_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700656 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
657 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700658 bool first_ratio;
659 bool second_ratio;
660 unsigned long scan_start_time;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530661
662 /*
663 * Card-specific config values.
664 */
665 int low_rssi_thresh;
666 int fast_div_bias;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700667};
668
Sujith Manoharan8da07832012-06-04 20:23:49 +0530669void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
Sujith Manoharan8da07832012-06-04 20:23:49 +0530670
Sujith394cf0a2009-02-09 13:26:54 +0530671/********************/
672/* Main driver core */
673/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530674
Sujith Manoharan2d22c7d2013-11-08 11:45:25 +0530675#define ATH9K_PCI_CUS198 0x0001
676#define ATH9K_PCI_CUS230 0x0002
677#define ATH9K_PCI_CUS217 0x0004
678#define ATH9K_PCI_CUS252 0x0008
679#define ATH9K_PCI_WOW 0x0010
680#define ATH9K_PCI_BT_ANT_DIV 0x0020
681#define ATH9K_PCI_D3_L1_WAR 0x0040
682#define ATH9K_PCI_AR9565_1ANT 0x0080
683#define ATH9K_PCI_AR9565_2ANT 0x0100
684#define ATH9K_PCI_NO_PLL_PWRSAVE 0x0200
Sujith Manoharan4dd35642013-10-23 14:26:04 +0530685#define ATH9K_PCI_KILLER 0x0400
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530686
Sujith394cf0a2009-02-09 13:26:54 +0530687/*
688 * Default cache line size, in bytes.
689 * Used when PCI device not fully initialized by bootrom/BIOS
690*/
691#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530692#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
Sujith394cf0a2009-02-09 13:26:54 +0530693#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530694
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530695enum sc_op_flags {
696 SC_OP_INVALID,
697 SC_OP_BEACONS,
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530698 SC_OP_ANI_RUN,
699 SC_OP_PRIM_STA_VIF,
Sujith Manoharanb74713d2012-06-04 20:24:01 +0530700 SC_OP_HW_RESET,
Sujith Manoharan73900cb2013-05-08 05:03:31 +0530701 SC_OP_SCANNING,
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530702};
Sujith1b04b932010-01-08 10:36:05 +0530703
704/* Powersave flags */
705#define PS_WAIT_FOR_BEACON BIT(0)
706#define PS_WAIT_FOR_CAB BIT(1)
707#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
708#define PS_WAIT_FOR_TX_ACK BIT(3)
709#define PS_BEACON_SYNC BIT(4)
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530710#define PS_WAIT_FOR_ANI BIT(5)
Sujith394cf0a2009-02-09 13:26:54 +0530711
Sujith394cf0a2009-02-09 13:26:54 +0530712struct ath_softc {
713 struct ieee80211_hw *hw;
714 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200715
Felix Fietkau34300982010-10-10 18:21:52 +0200716 struct survey_info *cur_survey;
717 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200718
Sujith394cf0a2009-02-09 13:26:54 +0530719 struct tasklet_struct intr_tq;
720 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530721 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530722 void __iomem *mem;
723 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700724 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400725 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700726 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530727 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400728 struct work_struct paprd_work;
Felix Fietkau236de512011-09-03 01:40:25 +0200729 struct work_struct hw_reset_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400730 struct completion paprd_complete;
Felix Fietkau10e23182013-11-11 22:23:35 +0100731 wait_queue_head_t tx_wait;
Sujith394cf0a2009-02-09 13:26:54 +0530732
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530733 unsigned long sc_flags;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530734 unsigned long driver_data;
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100735
Sujith17d79042009-02-09 13:27:03 +0530736 u32 intrstatus;
Sujith1b04b932010-01-08 10:36:05 +0530737 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530738 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200739 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530740 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000741 short nbcnvifs;
742 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400743 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530744
Sujith17d79042009-02-09 13:27:03 +0530745 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530746 struct ath_rx rx;
747 struct ath_tx tx;
748 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530749 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
750
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100751#ifdef CONFIG_MAC80211_LEDS
752 bool led_registered;
753 char led_name[32];
754 struct led_classdev led_cdev;
755#endif
Sujith394cf0a2009-02-09 13:26:54 +0530756
Felix Fietkau9ac586152011-01-24 19:23:18 +0100757 struct ath9k_hw_cal_data caldata;
758 int last_rssi;
759
Felix Fietkaua830df02009-11-23 22:33:27 +0100760#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530761 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700762#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530763 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400764 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530765 struct delayed_work hw_pll_work;
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100766 struct timer_list sleep_timer;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530767
768#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700769 struct ath_btcoex btcoex;
Mohammed Shafi Shajakhan9e253652011-11-30 10:41:23 +0530770 struct ath_mci_coex mci_coex;
Rajkumar Manoharan3c7992e2012-06-12 10:13:53 +0530771 struct work_struct mci_work;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530772#endif
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400773
774 struct ath_descdma txsdma;
Simon Wunderlichd074e8d2013-08-14 08:01:38 +0200775 struct ieee80211_vif *csa_vif;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700776
777 struct ath_ant_comb ant_comb;
Felix Fietkau43c35282011-09-03 01:40:27 +0200778 u8 ant_tx, ant_rx;
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200779 struct dfs_pattern_detector *dfs_detector;
Mohammed Shafi Shajakhanb11e6402012-07-10 14:56:52 +0530780 u32 wow_enabled;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100781 /* relay(fs) channel for spectral scan */
782 struct rchan *rfs_chan_spec_scan;
783 enum spectral_mode spectral_mode;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100784 struct ath_spec_scan spec_config;
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530785
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700786 struct ieee80211_vif *tx99_vif;
787 struct sk_buff *tx99_skb;
788 bool tx99_state;
789 s16 tx99_power;
790
Sujith Manoharane60001e2013-10-28 12:22:04 +0530791#ifdef CONFIG_ATH9K_WOW
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530792 atomic_t wow_got_bmiss_intr;
793 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
794 u32 wow_intr_before_sleep;
795#endif
Sujith394cf0a2009-02-09 13:26:54 +0530796};
797
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530798/********/
799/* TX99 */
800/********/
801
802#ifdef CONFIG_ATH9K_TX99
803void ath9k_tx99_init_debug(struct ath_softc *sc);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700804int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
805 struct ath_tx_control *txctl);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530806#else
807static inline void ath9k_tx99_init_debug(struct ath_softc *sc)
808{
809}
810static inline int ath9k_tx99_send(struct ath_softc *sc,
811 struct sk_buff *skb,
812 struct ath_tx_control *txctl)
813{
814 return 0;
815}
816#endif /* CONFIG_ATH9K_TX99 */
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700817
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700818static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530819{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700820 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530821}
822
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530823void ath9k_tasklet(unsigned long data);
824int ath_cabq_update(struct ath_softc *);
Sven Eckelmann313eb872012-06-25 07:15:22 +0200825u8 ath9k_parse_mpdudensity(u8 mpdudensity);
Sujith394cf0a2009-02-09 13:26:54 +0530826irqreturn_t ath_isr(int irq, void *dev);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530827int ath_reset(struct ath_softc *sc);
Sujith Manoharane60001e2013-10-28 12:22:04 +0530828void ath_cancel_work(struct ath_softc *sc);
829void ath_restart_work(struct ath_softc *sc);
Pavel Roskineb93e892011-07-23 03:55:39 -0400830int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700831 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530832void ath9k_deinit_device(struct ath_softc *sc);
Felix Fietkau43c35282011-09-03 01:40:27 +0200833void ath9k_reload_chainmask_settings(struct ath_softc *sc);
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530834u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
835void ath_start_rfkill_poll(struct ath_softc *sc);
836void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
837void ath9k_ps_wakeup(struct ath_softc *sc);
838void ath9k_ps_restore(struct ath_softc *sc);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800839
Gabor Juhos8e26a032011-04-12 18:23:16 +0200840#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +0530841int ath_pci_init(void);
842void ath_pci_exit(void);
843#else
844static inline int ath_pci_init(void) { return 0; };
845static inline void ath_pci_exit(void) {};
846#endif
847
Gabor Juhos8e26a032011-04-12 18:23:16 +0200848#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +0530849int ath_ahb_init(void);
850void ath_ahb_exit(void);
851#else
852static inline int ath_ahb_init(void) { return 0; };
853static inline void ath_ahb_exit(void) {};
854#endif
855
Sujith394cf0a2009-02-09 13:26:54 +0530856#endif /* ATH9K_H */