blob: 9927dcaa5593a1ab5ae33d3fd2353c382ffabd32 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujith394cf0a2009-02-09 13:26:54 +053026#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +053028#include "mci.h"
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +020029#include "dfs.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080030
31/*
32 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
33 * should rely on this file or its contents.
34 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Sujith394cf0a2009-02-09 13:26:54 +053036struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070037
Sujith394cf0a2009-02-09 13:26:54 +053038/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070039
Ming Lei13bda122009-12-29 22:57:28 +080040#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053041 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080042 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053043 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080044 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053045 (((unsigned long long int)(x)) & 0xffffffff) : \
46 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070047
Sujith394cf0a2009-02-09 13:26:54 +053048/* increment with wrap-around */
49#define INCR(_l, _sz) do { \
50 (_l)++; \
51 (_l) &= ((_sz) - 1); \
52 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Sujith394cf0a2009-02-09 13:26:54 +053054/* decrement with wrap-around */
55#define DECR(_l, _sz) do { \
56 (_l)--; \
57 (_l) &= ((_sz) - 1); \
58 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070059
Sujith394cf0a2009-02-09 13:26:54 +053060#define TSF_TO_TU(_h,_l) \
61 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
62
63#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
64
Sujith394cf0a2009-02-09 13:26:54 +053065struct ath_config {
Sujith394cf0a2009-02-09 13:26:54 +053066 u16 txpowlimit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070067};
68
Sujith394cf0a2009-02-09 13:26:54 +053069/*************************/
70/* Descriptor Management */
71/*************************/
72
73#define ATH_TXBUF_RESET(_bf) do { \
Sujith394cf0a2009-02-09 13:26:54 +053074 (_bf)->bf_lastbf = NULL; \
75 (_bf)->bf_next = NULL; \
76 memset(&((_bf)->bf_state), 0, \
77 sizeof(struct ath_buf_state)); \
78 } while (0)
79
80/**
81 * enum buffer_type - Buffer type flags
82 *
Sujith394cf0a2009-02-09 13:26:54 +053083 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
84 * @BUF_AGGR: Indicates whether the buffer can be aggregated
85 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053086 */
87enum buffer_type {
Mohammed Shafi Shajakhan436d0d92011-01-21 14:03:24 +053088 BUF_AMPDU = BIT(0),
89 BUF_AGGR = BIT(1),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070090};
91
Sujith394cf0a2009-02-09 13:26:54 +053092#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
93#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070094
Rajkumar Manoharan016c2172011-12-23 21:27:02 +053095#define ATH_TXSTATUS_RING_SIZE 512
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -040096
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +053097#define DS2PHYS(_dd, _ds) \
98 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
99#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
100#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
101
Sujith394cf0a2009-02-09 13:26:54 +0530102struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400103 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530104 dma_addr_t dd_desc_paddr;
105 u32 dd_desc_len;
Sujith394cf0a2009-02-09 13:26:54 +0530106};
107
108int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
109 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400110 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530111
112/***********/
113/* RX / TX */
114/***********/
115
Sujith394cf0a2009-02-09 13:26:54 +0530116#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530117#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200118#define ATH_TXBUF_RESERVE 5
119#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530120#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530121
122#define TID_TO_WME_AC(_tid) \
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530123 ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
124 (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
125 (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
126 IEEE80211_AC_VO)
Sujith394cf0a2009-02-09 13:26:54 +0530127
Sujith394cf0a2009-02-09 13:26:54 +0530128#define ATH_AGGR_DELIM_SZ 4
129#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
130/* number of delimiters for encryption padding */
131#define ATH_AGGR_ENCRYPTDELIM 10
132/* minimum h/w qdepth to be sustained to maximize aggregation */
133#define ATH_AGGR_MIN_QDEPTH 2
Felix Fietkau2800e822013-08-06 14:18:11 +0200134/* minimum h/w qdepth for non-aggregated traffic */
135#define ATH_NON_AGGR_MIN_QDEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530136
137#define IEEE80211_SEQ_SEQ_SHIFT 4
138#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530139#define IEEE80211_WEP_IVLEN 3
140#define IEEE80211_WEP_KIDLEN 1
141#define IEEE80211_WEP_CRCLEN 4
142#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
143 (IEEE80211_WEP_IVLEN + \
144 IEEE80211_WEP_KIDLEN + \
145 IEEE80211_WEP_CRCLEN))
146
147/* return whether a bit at index _n in bitmap _bm is set
148 * _sz is the size of the bitmap */
149#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
150 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
151
152/* return block-ack bitmap index given sequence and starting sequence */
153#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
154
Felix Fietkau156369f2011-12-14 22:08:04 +0100155/* return the seqno for _start + _offset */
156#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
157
Sujith394cf0a2009-02-09 13:26:54 +0530158/* returns delimiter padding required given the packet length */
159#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800160 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
161 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530162
163#define BAW_WITHIN(_start, _bawsz, _seqno) \
164 ((((_seqno) - (_start)) & 4095) < (_bawsz))
165
Sujith394cf0a2009-02-09 13:26:54 +0530166#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
167
Sujith Manoharan365d2eb2012-09-26 12:22:08 +0530168#define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
169
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400170#define ATH_TX_COMPLETE_POLL_INT 1000
171
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400172#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530173struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800174 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
175 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200176 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530177 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530178 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530179 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100180 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530181 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400182 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530183 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400184 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400185 u8 txq_headidx;
186 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100187 int pending_frames;
Felix Fietkau23de5dc2011-12-19 16:45:54 +0100188 struct sk_buff_head complete_q;
Sujith394cf0a2009-02-09 13:26:54 +0530189};
190
Sujith93ef24b2010-05-20 15:34:40 +0530191struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100192 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530193 struct list_head list;
194 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200195 bool clear_ps_filter;
Felix Fietkau50676b82013-08-10 15:59:16 +0200196 bool sched;
Sujith93ef24b2010-05-20 15:34:40 +0530197};
198
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100199struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200200 struct ath_buf *bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100201 int framelen;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100202 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200203 u8 keyix;
Felix Fietkau80b08a82012-06-15 03:04:53 +0200204 u8 rtscts_rate;
Felix Fietkau8fed1402013-08-06 14:18:07 +0200205 u8 retries : 7;
206 u8 baw_tracked : 1;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100207};
208
Felix Fietkau1a04d592013-10-11 23:30:52 +0200209struct ath_rxbuf {
210 struct list_head list;
211 struct sk_buff *bf_mpdu;
212 void *bf_desc;
213 dma_addr_t bf_daddr;
214 dma_addr_t bf_buf_addr;
215};
216
Sujith93ef24b2010-05-20 15:34:40 +0530217struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530218 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400219 u8 bfs_paprd;
Felix Fietkau399c6482011-09-14 21:24:17 +0200220 u8 ndelim;
Felix Fietkau50676b82013-08-10 15:59:16 +0200221 bool stale;
Felix Fietkau6a0ddae2011-08-28 00:32:23 +0200222 u16 seqno;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530223 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530224};
225
226struct ath_buf {
227 struct list_head list;
228 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
229 an aggregate) */
230 struct ath_buf *bf_next; /* next subframe in the aggregate */
231 struct sk_buff *bf_mpdu; /* enclosing frame structure */
232 void *bf_desc; /* virtual addr of desc */
233 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700234 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Felix Fietkau79acac02013-04-22 23:11:44 +0200235 struct ieee80211_tx_rate rates[4];
Sujith93ef24b2010-05-20 15:34:40 +0530236 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530237};
238
239struct ath_atx_tid {
240 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200241 struct sk_buff_head buf_q;
Felix Fietkaubb195ff2013-08-06 14:18:03 +0200242 struct sk_buff_head retry_q;
Sujith93ef24b2010-05-20 15:34:40 +0530243 struct ath_node *an;
244 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200245 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530246 u16 seq_start;
247 u16 seq_next;
248 u16 baw_size;
Felix Fietkau50676b82013-08-10 15:59:16 +0200249 u8 tidno;
Sujith93ef24b2010-05-20 15:34:40 +0530250 int baw_head; /* first un-acked tx buffer */
251 int baw_tail; /* next unused tx buffer slot */
Felix Fietkau50676b82013-08-10 15:59:16 +0200252
253 s8 bar_index;
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200254 bool sched;
255 bool paused;
256 bool active;
Sujith93ef24b2010-05-20 15:34:40 +0530257};
258
259struct ath_node {
Sujith Manoharana145daf2012-11-28 15:08:54 +0530260 struct ath_softc *sc;
Ben Greear7f010c92011-01-09 23:11:49 -0800261 struct ieee80211_sta *sta; /* station struct we're part of */
Ben Greear7e1e3862011-11-03 11:33:13 -0700262 struct ieee80211_vif *vif; /* interface with which we're associated */
Sujith Manoharande7b7602012-11-28 15:08:53 +0530263 struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530264 struct ath_atx_ac ac[IEEE80211_NUM_ACS];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200265
Sujith93ef24b2010-05-20 15:34:40 +0530266 u16 maxampdu;
267 u8 mpdudensity;
Felix Fietkau50676b82013-08-10 15:59:16 +0200268 s8 ps_key;
Felix Fietkau55195412011-04-17 23:28:09 +0200269
270 bool sleeping;
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200271 bool no_ps_filter;
Sujith93ef24b2010-05-20 15:34:40 +0530272};
273
Sujith394cf0a2009-02-09 13:26:54 +0530274struct ath_tx_control {
275 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100276 struct ath_node *an;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400277 u8 paprd;
Thomas Huehn36323f82012-07-23 21:33:42 +0200278 struct ieee80211_sta *sta;
Sujith394cf0a2009-02-09 13:26:54 +0530279};
280
Sujith394cf0a2009-02-09 13:26:54 +0530281#define ATH_TX_ERROR 0x01
Sujith394cf0a2009-02-09 13:26:54 +0530282
Ben Greear60f2d1d2011-01-09 23:11:52 -0800283/**
284 * @txq_map: Index is mac80211 queue number. This is
285 * not necessarily the same as the hardware queue number
286 * (axq_qnum).
287 */
Sujith394cf0a2009-02-09 13:26:54 +0530288struct ath_tx {
289 u16 seq_no;
290 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530291 spinlock_t txbuflock;
292 struct list_head txbuf;
293 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
294 struct ath_descdma txdma;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530295 struct ath_txq *txq_map[IEEE80211_NUM_ACS];
Felix Fietkauf2c7a792013-06-07 18:12:00 +0200296 struct ath_txq *uapsdq;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530297 u32 txq_max_pending[IEEE80211_NUM_ACS];
298 u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
Sujith394cf0a2009-02-09 13:26:54 +0530299};
300
Felix Fietkaub5c804752010-04-15 17:38:48 -0400301struct ath_rx_edma {
302 struct sk_buff_head rx_fifo;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400303 u32 rx_fifo_hwsize;
304};
305
Sujith394cf0a2009-02-09 13:26:54 +0530306struct ath_rx {
307 u8 defant;
308 u8 rxotherant;
Felix Fietkau723e7112013-04-08 00:04:11 +0200309 bool discard_next;
Sujith394cf0a2009-02-09 13:26:54 +0530310 u32 *rxlink;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530311 u32 num_pkts;
Sujith394cf0a2009-02-09 13:26:54 +0530312 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530313 struct list_head rxbuf;
314 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400315 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100316
Felix Fietkau1a04d592013-10-11 23:30:52 +0200317 struct ath_rxbuf *buf_hold;
Felix Fietkau0d955212011-01-26 18:23:27 +0100318 struct sk_buff *frag;
Christian Lamparter21fbbca2013-01-30 23:37:41 +0100319
320 u32 ampdu_ref;
Sujith394cf0a2009-02-09 13:26:54 +0530321};
322
323int ath_startrecv(struct ath_softc *sc);
324bool ath_stoprecv(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530325u32 ath_calcrxfilter(struct ath_softc *sc);
326int ath_rx_init(struct ath_softc *sc, int nbufs);
327void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400328int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530329struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530330void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
331void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
332void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530333void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau13815592013-01-20 18:51:53 +0100334bool ath_drain_all_txq(struct ath_softc *sc);
335void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530336void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
337void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
338void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
339int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith394cf0a2009-02-09 13:26:54 +0530340int ath_txq_update(struct ath_softc *sc, int qnum,
341 struct ath9k_tx_queue_info *q);
Felix Fietkauaa5955c2012-07-15 19:53:36 +0200342void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200343int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530344 struct ath_tx_control *txctl);
Felix Fietkau59505c02013-06-07 18:12:02 +0200345void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
346 struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530347void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400348void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200349int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
350 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530351void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530352void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
353
Felix Fietkau55195412011-04-17 23:28:09 +0200354void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
Johannes Berg042ec452011-09-29 16:04:26 +0200355void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
356 struct ath_node *an);
Felix Fietkau86a22ac2013-06-07 18:12:01 +0200357void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
358 struct ieee80211_sta *sta,
359 u16 tids, int nframes,
360 enum ieee80211_frame_release_type reason,
361 bool more_data);
Felix Fietkau55195412011-04-17 23:28:09 +0200362
Sujith394cf0a2009-02-09 13:26:54 +0530363/********/
Sujith17d79042009-02-09 13:27:03 +0530364/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530365/********/
366
Sujith17d79042009-02-09 13:27:03 +0530367struct ath_vif {
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200368 struct ath_node mcast_node;
Sujith394cf0a2009-02-09 13:26:54 +0530369 int av_bslot;
Sujith Manoharanaa45fe92012-07-17 17:16:03 +0530370 bool primary_sta_vif;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200371 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530372 struct ath_buf *av_bcbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530373};
374
375/*******************/
376/* Beacon Handling */
377/*******************/
378
379/*
380 * Regardless of the number of beacons we stagger, (i.e. regardless of the
381 * number of BSSIDs) if a given beacon does not go out even after waiting this
382 * number of beacon intervals, the game's up.
383 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100384#define BSTUCK_THRESH 9
Felix Fietkau689e7562012-04-12 22:35:56 +0200385#define ATH_BCBUF 8
Sujith394cf0a2009-02-09 13:26:54 +0530386#define ATH_DEFAULT_BINTVAL 100 /* TU */
387#define ATH_DEFAULT_BMISS_LIMIT 10
388#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
389
390struct ath_beacon_config {
Steve Brown9814f6b2011-02-07 17:10:39 -0700391 int beacon_interval;
Sujith394cf0a2009-02-09 13:26:54 +0530392 u16 listen_interval;
393 u16 dtim_period;
394 u16 bmiss_timeout;
395 u8 dtim_count;
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530396 bool enable_beacon;
Sujith Manoharan1a6404a2013-02-04 15:38:24 +0530397 bool ibss_creator;
Sujith86b89ee2008-08-07 10:54:57 +0530398};
399
Sujith394cf0a2009-02-09 13:26:54 +0530400struct ath_beacon {
401 enum {
402 OK, /* no change needed */
403 UPDATE, /* update pending */
404 COMMIT /* beacon sent, commit change */
405 } updateslot; /* slot time update fsm */
406
407 u32 beaconq;
408 u32 bmisscnt;
Felix Fietkaudd347f22011-03-22 21:54:17 +0100409 u32 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200410 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530411 int slottime;
412 int slotupdate;
413 struct ath9k_tx_queue_info beacon_qi;
414 struct ath_descdma bdma;
415 struct ath_txq *cabq;
416 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200417
418 bool tx_processed;
419 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700420};
421
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530422void ath9k_beacon_tasklet(unsigned long data);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530423bool ath9k_allow_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
424void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
425 u32 changed);
Sujith Manoharan130ef6e2012-07-17 17:15:30 +0530426void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
427void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith Manoharan2f8e82e2012-07-17 17:16:16 +0530428void ath9k_set_tsfadjust(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530429void ath9k_set_beacon(struct ath_softc *sc);
Simon Wunderlichd074e8d2013-08-14 08:01:38 +0200430bool ath9k_csa_is_finished(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700431
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530432/*******************/
433/* Link Monitoring */
434/*******************/
Sujithf1dc5602008-10-29 10:16:30 +0530435
Sujith20977d32009-02-20 15:13:28 +0530436#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
437#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400438#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
439#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200440#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530441#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
442#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530443#define ATH_ANI_MAX_SKIP_COUNT 10
Sujithf1dc5602008-10-29 10:16:30 +0530444
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700445#define ATH_PAPRD_TIMEOUT 100 /* msecs */
Sujith Manoharanaf68aba2012-06-04 20:23:43 +0530446#define ATH_PLL_WORK_INTERVAL 100
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700447
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530448void ath_tx_complete_poll_work(struct work_struct *work);
Felix Fietkau236de512011-09-03 01:40:25 +0200449void ath_reset_work(struct work_struct *work);
Felix Fietkau347809f2010-07-02 00:09:52 +0200450void ath_hw_check(struct work_struct *work);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530451void ath_hw_pll_work(struct work_struct *work);
Rajkumar Manoharan01e18912012-03-15 05:34:27 +0530452void ath_rx_poll(unsigned long data);
453void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400454void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530455void ath_ani_calibrate(unsigned long data);
Sujith Manoharanda0d45f2012-07-17 17:16:29 +0530456void ath_start_ani(struct ath_softc *sc);
457void ath_stop_ani(struct ath_softc *sc);
458void ath_check_ani(struct ath_softc *sc);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530459int ath_update_survey_stats(struct ath_softc *sc);
460void ath_update_survey_nf(struct ath_softc *sc, int channel);
Rajkumar Manoharan124b9792012-07-17 17:16:42 +0530461void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
Sujith55624202010-01-08 10:36:02 +0530462
Sujith0fca65c2010-01-08 10:36:00 +0530463/**********/
464/* BTCOEX */
465/**********/
466
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530467#define ATH_DUMP_BTCOEX(_s, _val) \
468 do { \
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +0200469 len += scnprintf(buf + len, size - len, \
470 "%20s : %10d\n", _s, (_val)); \
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530471 } while (0)
472
Sujith Manoharane6930c42012-06-04 16:27:58 +0530473enum bt_op_flags {
474 BT_OP_PRIORITY_DETECTED,
475 BT_OP_SCAN,
476};
477
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700478struct ath_btcoex {
479 bool hw_timer_enabled;
480 spinlock_t btcoex_lock;
481 struct timer_list period_timer; /* Timer for BT period */
482 u32 bt_priority_cnt;
483 unsigned long bt_priority_time;
Sujith Manoharane6930c42012-06-04 16:27:58 +0530484 unsigned long op_flags;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700485 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700486 u32 btcoex_no_stomp; /* in usec */
Mohammed Shafi Shajakhan94ae77e2012-09-04 19:33:33 +0530487 u32 btcoex_period; /* in msec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530488 u32 btscan_no_stomp; /* in usec */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530489 u32 duty_cycle;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530490 u32 bt_wait_time;
Rajkumar Manoharane82cb032012-10-12 14:07:25 +0530491 int rssi_count;
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700492 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530493 struct ath_mci_profile mci;
Rajkumar Manoharan28845612012-11-20 18:30:01 +0530494 u8 stomp_audio;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700495};
496
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530497#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharan59081202012-02-22 12:40:21 +0530498int ath9k_init_btcoex(struct ath_softc *sc);
499void ath9k_deinit_btcoex(struct ath_softc *sc);
Sujith Manoharandf198b12012-02-22 12:40:27 +0530500void ath9k_start_btcoex(struct ath_softc *sc);
501void ath9k_stop_btcoex(struct ath_softc *sc);
Sujith0fca65c2010-01-08 10:36:00 +0530502void ath9k_btcoex_timer_resume(struct ath_softc *sc);
503void ath9k_btcoex_timer_pause(struct ath_softc *sc);
Sujith Manoharan56ca0db2012-02-22 12:40:32 +0530504void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
Sujith Manoharanc0ac53f2012-02-22 12:40:38 +0530505u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530506void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530507int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530508#else
509static inline int ath9k_init_btcoex(struct ath_softc *sc)
510{
511 return 0;
512}
513static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
514{
515}
516static inline void ath9k_start_btcoex(struct ath_softc *sc)
517{
518}
519static inline void ath9k_stop_btcoex(struct ath_softc *sc)
520{
521}
522static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
523 u32 status)
524{
525}
526static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
527 u32 max_4ms_framelen)
528{
529 return 0;
530}
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530531static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
532{
533}
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530534static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
Rajkumar Manoharan4df50ca2012-10-25 17:16:54 +0530535{
536 return 0;
537}
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530538#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Sujith0fca65c2010-01-08 10:36:00 +0530539
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530540struct ath9k_wow_pattern {
541 u8 pattern_bytes[MAX_PATTERN_SIZE];
542 u8 mask_bytes[MAX_PATTERN_SIZE];
543 u32 pattern_len;
544};
545
Sujith394cf0a2009-02-09 13:26:54 +0530546/********************/
547/* LED Control */
548/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530549
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530550#define ATH_LED_PIN_DEF 1
551#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530552#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530553#define ATH_LED_PIN_9485 6
Mohammed Shafi Shajakhan1a68abb2011-11-29 20:06:15 +0530554#define ATH_LED_PIN_9462 4
Sujithf1dc5602008-10-29 10:16:30 +0530555
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100556#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530557void ath_init_leds(struct ath_softc *sc);
558void ath_deinit_leds(struct ath_softc *sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530559void ath_fill_led_pin(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100560#else
561static inline void ath_init_leds(struct ath_softc *sc)
562{
563}
564
565static inline void ath_deinit_leds(struct ath_softc *sc)
566{
567}
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530568static inline void ath_fill_led_pin(struct ath_softc *sc)
569{
570}
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100571#endif
572
Sujith Manoharane60001e2013-10-28 12:22:04 +0530573/************************/
574/* Wake on Wireless LAN */
575/************************/
576
577#ifdef CONFIG_ATH9K_WOW
578int ath9k_suspend(struct ieee80211_hw *hw,
579 struct cfg80211_wowlan *wowlan);
580int ath9k_resume(struct ieee80211_hw *hw);
581void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled);
582#else
583static inline int ath9k_suspend(struct ieee80211_hw *hw,
584 struct cfg80211_wowlan *wowlan)
585{
586 return 0;
587}
588static inline int ath9k_resume(struct ieee80211_hw *hw)
589{
590 return 0;
591}
592static inline void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled)
593{
594}
595#endif /* CONFIG_ATH9K_WOW */
596
Sujith Manoharan8da07832012-06-04 20:23:49 +0530597/*******************************/
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700598/* Antenna diversity/combining */
Sujith Manoharan8da07832012-06-04 20:23:49 +0530599/*******************************/
600
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700601#define ATH_ANT_RX_CURRENT_SHIFT 4
602#define ATH_ANT_RX_MAIN_SHIFT 2
603#define ATH_ANT_RX_MASK 0x3
604
605#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
606#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
607#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
608#define ATH_ANT_DIV_COMB_INIT_COUNT 95
609#define ATH_ANT_DIV_COMB_MAX_COUNT 100
610#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
611#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530612#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
613#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700614
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700615#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
616#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
617#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
618
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700619struct ath_ant_comb {
620 u16 count;
621 u16 total_pkt_count;
622 bool scan;
623 bool scan_not_start;
624 int main_total_rssi;
625 int alt_total_rssi;
626 int alt_recv_cnt;
627 int main_recv_cnt;
628 int rssi_lna1;
629 int rssi_lna2;
630 int rssi_add;
631 int rssi_sub;
632 int rssi_first;
633 int rssi_second;
634 int rssi_third;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530635 int ant_ratio;
636 int ant_ratio2;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700637 bool alt_good;
638 int quick_scan_cnt;
Sujith Manoharan3fbaf4c2013-08-01 11:53:17 +0530639 enum ath9k_ant_div_comb_lna_conf main_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700640 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
641 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700642 bool first_ratio;
643 bool second_ratio;
644 unsigned long scan_start_time;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530645
646 /*
647 * Card-specific config values.
648 */
649 int low_rssi_thresh;
650 int fast_div_bias;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700651};
652
Sujith Manoharan8da07832012-06-04 20:23:49 +0530653void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
Sujith Manoharan8da07832012-06-04 20:23:49 +0530654
Sujith394cf0a2009-02-09 13:26:54 +0530655/********************/
656/* Main driver core */
657/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530658
Sujith Manoharan2d22c7d2013-11-08 11:45:25 +0530659#define ATH9K_PCI_CUS198 0x0001
660#define ATH9K_PCI_CUS230 0x0002
661#define ATH9K_PCI_CUS217 0x0004
662#define ATH9K_PCI_CUS252 0x0008
663#define ATH9K_PCI_WOW 0x0010
664#define ATH9K_PCI_BT_ANT_DIV 0x0020
665#define ATH9K_PCI_D3_L1_WAR 0x0040
666#define ATH9K_PCI_AR9565_1ANT 0x0080
667#define ATH9K_PCI_AR9565_2ANT 0x0100
668#define ATH9K_PCI_NO_PLL_PWRSAVE 0x0200
Sujith Manoharan4dd35642013-10-23 14:26:04 +0530669#define ATH9K_PCI_KILLER 0x0400
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530670
Sujith394cf0a2009-02-09 13:26:54 +0530671/*
672 * Default cache line size, in bytes.
673 * Used when PCI device not fully initialized by bootrom/BIOS
674*/
675#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530676#define ATH_REGCLASSIDS_MAX 10
677#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
Felix Fietkauda647622011-12-14 22:08:03 +0100678#define ATH_MAX_SW_RETRIES 30
Sujith394cf0a2009-02-09 13:26:54 +0530679#define ATH_CHAN_MAX 255
Sujith394cf0a2009-02-09 13:26:54 +0530680
Sujith394cf0a2009-02-09 13:26:54 +0530681#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530682#define ATH_RATE_DUMMY_MARKER 0
683
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530684enum sc_op_flags {
685 SC_OP_INVALID,
686 SC_OP_BEACONS,
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530687 SC_OP_ANI_RUN,
688 SC_OP_PRIM_STA_VIF,
Sujith Manoharanb74713d2012-06-04 20:24:01 +0530689 SC_OP_HW_RESET,
Sujith Manoharan73900cb2013-05-08 05:03:31 +0530690 SC_OP_SCANNING,
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530691};
Sujith1b04b932010-01-08 10:36:05 +0530692
693/* Powersave flags */
694#define PS_WAIT_FOR_BEACON BIT(0)
695#define PS_WAIT_FOR_CAB BIT(1)
696#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
697#define PS_WAIT_FOR_TX_ACK BIT(3)
698#define PS_BEACON_SYNC BIT(4)
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530699#define PS_WAIT_FOR_ANI BIT(5)
Sujith394cf0a2009-02-09 13:26:54 +0530700
Felix Fietkau545750d2009-11-23 22:21:01 +0100701struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200702
Ben Greear48014162011-01-15 19:13:48 +0000703struct ath9k_vif_iter_data {
Felix Fietkauab11bb22013-04-16 12:51:57 +0200704 u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
Ben Greear48014162011-01-15 19:13:48 +0000705 u8 mask[ETH_ALEN]; /* bssid mask */
Felix Fietkauab11bb22013-04-16 12:51:57 +0200706 bool has_hw_macaddr;
707
Ben Greear48014162011-01-15 19:13:48 +0000708 int naps; /* number of AP vifs */
709 int nmeshes; /* number of mesh vifs */
710 int nstations; /* number of station vifs */
Pavel Roskine7075492011-06-15 18:01:11 -0400711 int nwds; /* number of WDS vifs */
Ben Greear48014162011-01-15 19:13:48 +0000712 int nadhocs; /* number of adhoc vifs */
Ben Greear48014162011-01-15 19:13:48 +0000713};
714
Simon Wunderliche93d0832013-01-08 14:48:58 +0100715/* enum spectral_mode:
716 *
717 * @SPECTRAL_DISABLED: spectral mode is disabled
718 * @SPECTRAL_BACKGROUND: hardware sends samples when it is not busy with
719 * something else.
720 * @SPECTRAL_MANUAL: spectral scan is enabled, triggering for samples
721 * is performed manually.
722 * @SPECTRAL_CHANSCAN: Like manual, but also triggered when changing channels
723 * during a channel scan.
724 */
725enum spectral_mode {
726 SPECTRAL_DISABLED = 0,
727 SPECTRAL_BACKGROUND,
728 SPECTRAL_MANUAL,
729 SPECTRAL_CHANSCAN,
730};
731
Sujith394cf0a2009-02-09 13:26:54 +0530732struct ath_softc {
733 struct ieee80211_hw *hw;
734 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200735
Felix Fietkau34300982010-10-10 18:21:52 +0200736 struct survey_info *cur_survey;
737 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200738
Sujith394cf0a2009-02-09 13:26:54 +0530739 struct tasklet_struct intr_tq;
740 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530741 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530742 void __iomem *mem;
743 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700744 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400745 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700746 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530747 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400748 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200749 struct work_struct hw_check_work;
Felix Fietkau236de512011-09-03 01:40:25 +0200750 struct work_struct hw_reset_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400751 struct completion paprd_complete;
Sujith394cf0a2009-02-09 13:26:54 +0530752
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100753 unsigned int hw_busy_count;
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530754 unsigned long sc_flags;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530755 unsigned long driver_data;
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100756
Sujith17d79042009-02-09 13:27:03 +0530757 u32 intrstatus;
Sujith1b04b932010-01-08 10:36:05 +0530758 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530759 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200760 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530761 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000762 short nbcnvifs;
763 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400764 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530765
Sujith17d79042009-02-09 13:27:03 +0530766 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530767 struct ath_rx rx;
768 struct ath_tx tx;
769 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530770 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
771
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100772#ifdef CONFIG_MAC80211_LEDS
773 bool led_registered;
774 char led_name[32];
775 struct led_classdev led_cdev;
776#endif
Sujith394cf0a2009-02-09 13:26:54 +0530777
Felix Fietkau9ac586152011-01-24 19:23:18 +0100778 struct ath9k_hw_cal_data caldata;
779 int last_rssi;
780
Felix Fietkaua830df02009-11-23 22:33:27 +0100781#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530782 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700783#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530784 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400785 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530786 struct delayed_work hw_pll_work;
Rajkumar Manoharan01e18912012-03-15 05:34:27 +0530787 struct timer_list rx_poll_timer;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530788
789#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700790 struct ath_btcoex btcoex;
Mohammed Shafi Shajakhan9e253652011-11-30 10:41:23 +0530791 struct ath_mci_coex mci_coex;
Rajkumar Manoharan3c7992e2012-06-12 10:13:53 +0530792 struct work_struct mci_work;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530793#endif
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400794
795 struct ath_descdma txsdma;
Simon Wunderlichd074e8d2013-08-14 08:01:38 +0200796 struct ieee80211_vif *csa_vif;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700797
798 struct ath_ant_comb ant_comb;
Felix Fietkau43c35282011-09-03 01:40:27 +0200799 u8 ant_tx, ant_rx;
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200800 struct dfs_pattern_detector *dfs_detector;
Mohammed Shafi Shajakhanb11e6402012-07-10 14:56:52 +0530801 u32 wow_enabled;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100802 /* relay(fs) channel for spectral scan */
803 struct rchan *rfs_chan_spec_scan;
804 enum spectral_mode spectral_mode;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100805 struct ath_spec_scan spec_config;
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530806
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700807 struct ieee80211_vif *tx99_vif;
808 struct sk_buff *tx99_skb;
809 bool tx99_state;
810 s16 tx99_power;
811
Sujith Manoharane60001e2013-10-28 12:22:04 +0530812#ifdef CONFIG_ATH9K_WOW
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530813 atomic_t wow_got_bmiss_intr;
814 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
815 u32 wow_intr_before_sleep;
816#endif
Sujith394cf0a2009-02-09 13:26:54 +0530817};
818
Simon Wunderliche93d0832013-01-08 14:48:58 +0100819#define SPECTRAL_SCAN_BITMASK 0x10
820/* Radar info packet format, used for DFS and spectral formats. */
821struct ath_radar_info {
822 u8 pulse_length_pri;
823 u8 pulse_length_ext;
824 u8 pulse_bw_info;
825} __packed;
826
827/* The HT20 spectral data has 4 bytes of additional information at it's end.
828 *
829 * [7:0]: all bins {max_magnitude[1:0], bitmap_weight[5:0]}
830 * [7:0]: all bins max_magnitude[9:2]
831 * [7:0]: all bins {max_index[5:0], max_magnitude[11:10]}
832 * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
833 */
834struct ath_ht20_mag_info {
835 u8 all_bins[3];
836 u8 max_exp;
837} __packed;
838
839#define SPECTRAL_HT20_NUM_BINS 56
840
841/* WARNING: don't actually use this struct! MAC may vary the amount of
842 * data by -1/+2. This struct is for reference only.
843 */
844struct ath_ht20_fft_packet {
845 u8 data[SPECTRAL_HT20_NUM_BINS];
846 struct ath_ht20_mag_info mag_info;
847 struct ath_radar_info radar_info;
848} __packed;
849
850#define SPECTRAL_HT20_TOTAL_DATA_LEN (sizeof(struct ath_ht20_fft_packet))
851
852/* Dynamic 20/40 mode:
853 *
854 * [7:0]: lower bins {max_magnitude[1:0], bitmap_weight[5:0]}
855 * [7:0]: lower bins max_magnitude[9:2]
856 * [7:0]: lower bins {max_index[5:0], max_magnitude[11:10]}
857 * [7:0]: upper bins {max_magnitude[1:0], bitmap_weight[5:0]}
858 * [7:0]: upper bins max_magnitude[9:2]
859 * [7:0]: upper bins {max_index[5:0], max_magnitude[11:10]}
860 * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
861 */
862struct ath_ht20_40_mag_info {
863 u8 lower_bins[3];
864 u8 upper_bins[3];
865 u8 max_exp;
866} __packed;
867
868#define SPECTRAL_HT20_40_NUM_BINS 128
869
870/* WARNING: don't actually use this struct! MAC may vary the amount of
871 * data. This struct is for reference only.
872 */
873struct ath_ht20_40_fft_packet {
874 u8 data[SPECTRAL_HT20_40_NUM_BINS];
875 struct ath_ht20_40_mag_info mag_info;
876 struct ath_radar_info radar_info;
877} __packed;
878
879
880#define SPECTRAL_HT20_40_TOTAL_DATA_LEN (sizeof(struct ath_ht20_40_fft_packet))
881
882/* grabs the max magnitude from the all/upper/lower bins */
883static inline u16 spectral_max_magnitude(u8 *bins)
884{
885 return (bins[0] & 0xc0) >> 6 |
886 (bins[1] & 0xff) << 2 |
887 (bins[2] & 0x03) << 10;
888}
889
890/* return the max magnitude from the all/upper/lower bins */
891static inline u8 spectral_max_index(u8 *bins)
892{
893 s8 m = (bins[2] & 0xfc) >> 2;
894
895 /* TODO: this still doesn't always report the right values ... */
896 if (m > 32)
897 m |= 0xe0;
898 else
899 m &= ~0xe0;
900
901 return m + 29;
902}
903
904/* return the bitmap weight from the all/upper/lower bins */
905static inline u8 spectral_bitmap_weight(u8 *bins)
906{
907 return bins[0] & 0x3f;
908}
909
910/* FFT sample format given to userspace via debugfs.
911 *
912 * Please keep the type/length at the front position and change
913 * other fields after adding another sample type
914 *
915 * TODO: this might need rework when switching to nl80211-based
916 * interface.
917 */
918enum ath_fft_sample_type {
Sven Eckelmann4ab0b0a2013-01-23 20:12:39 +0100919 ATH_FFT_SAMPLE_HT20 = 1,
Lorenzo Bianconie07f01e2013-10-11 14:09:55 +0200920 ATH_FFT_SAMPLE_HT20_40,
Simon Wunderliche93d0832013-01-08 14:48:58 +0100921};
922
923struct fft_sample_tlv {
924 u8 type; /* see ath_fft_sample */
Sven Eckelmann12824372013-01-31 10:26:48 +0100925 __be16 length;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100926 /* type dependent data follows */
927} __packed;
928
929struct fft_sample_ht20 {
930 struct fft_sample_tlv tlv;
931
Sven Eckelmann4ab0b0a2013-01-23 20:12:39 +0100932 u8 max_exp;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100933
Sven Eckelmann12824372013-01-31 10:26:48 +0100934 __be16 freq;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100935 s8 rssi;
936 s8 noise;
937
Sven Eckelmann12824372013-01-31 10:26:48 +0100938 __be16 max_magnitude;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100939 u8 max_index;
940 u8 bitmap_weight;
941
Sven Eckelmann12824372013-01-31 10:26:48 +0100942 __be64 tsf;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100943
Sven Eckelmann4ab0b0a2013-01-23 20:12:39 +0100944 u8 data[SPECTRAL_HT20_NUM_BINS];
Simon Wunderliche93d0832013-01-08 14:48:58 +0100945} __packed;
946
Lorenzo Bianconie07f01e2013-10-11 14:09:55 +0200947struct fft_sample_ht20_40 {
948 struct fft_sample_tlv tlv;
949
950 u8 channel_type;
951 __be16 freq;
952
953 s8 lower_rssi;
954 s8 upper_rssi;
955
956 __be64 tsf;
957
958 s8 lower_noise;
959 s8 upper_noise;
960
961 __be16 lower_max_magnitude;
962 __be16 upper_max_magnitude;
963
964 u8 lower_max_index;
965 u8 upper_max_index;
966
967 u8 lower_bitmap_weight;
968 u8 upper_bitmap_weight;
969
970 u8 max_exp;
971
972 u8 data[SPECTRAL_HT20_40_NUM_BINS];
973} __packed;
974
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530975/********/
976/* TX99 */
977/********/
978
979#ifdef CONFIG_ATH9K_TX99
980void ath9k_tx99_init_debug(struct ath_softc *sc);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700981int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
982 struct ath_tx_control *txctl);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530983#else
984static inline void ath9k_tx99_init_debug(struct ath_softc *sc)
985{
986}
987static inline int ath9k_tx99_send(struct ath_softc *sc,
988 struct sk_buff *skb,
989 struct ath_tx_control *txctl)
990{
991 return 0;
992}
993#endif /* CONFIG_ATH9K_TX99 */
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700994
Sujith55624202010-01-08 10:36:02 +0530995void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530996int ath_cabq_update(struct ath_softc *);
997
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700998static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530999{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -07001000 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +05301001}
1002
Sujith394cf0a2009-02-09 13:26:54 +05301003extern struct ieee80211_ops ath9k_ops;
John W. Linville3e6109c2011-01-05 09:39:17 -05001004extern int ath9k_modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +05301005extern int led_blink;
Rajkumar Manoharand5847472010-12-20 14:39:51 +05301006extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +05301007
Sven Eckelmann313eb872012-06-25 07:15:22 +02001008u8 ath9k_parse_mpdudensity(u8 mpdudensity);
Sujith394cf0a2009-02-09 13:26:54 +05301009irqreturn_t ath_isr(int irq, void *dev);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +05301010int ath_reset(struct ath_softc *sc);
Sujith Manoharane60001e2013-10-28 12:22:04 +05301011void ath_cancel_work(struct ath_softc *sc);
1012void ath_restart_work(struct ath_softc *sc);
Pavel Roskineb93e892011-07-23 03:55:39 -04001013int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -07001014 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +05301015void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +05301016void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Felix Fietkau43c35282011-09-03 01:40:27 +02001017void ath9k_reload_chainmask_settings(struct ath_softc *sc);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -08001018
Simon Wunderliche93d0832013-01-08 14:48:58 +01001019void ath9k_spectral_scan_trigger(struct ieee80211_hw *hw);
1020int ath9k_spectral_scan_config(struct ieee80211_hw *hw,
1021 enum spectral_mode spectral_mode);
1022
Sujith394cf0a2009-02-09 13:26:54 +05301023
Gabor Juhos8e26a032011-04-12 18:23:16 +02001024#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +05301025int ath_pci_init(void);
1026void ath_pci_exit(void);
1027#else
1028static inline int ath_pci_init(void) { return 0; };
1029static inline void ath_pci_exit(void) {};
1030#endif
1031
Gabor Juhos8e26a032011-04-12 18:23:16 +02001032#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +05301033int ath_ahb_init(void);
1034void ath_ahb_exit(void);
1035#else
1036static inline int ath_ahb_init(void) { return 0; };
1037static inline void ath_ahb_exit(void) {};
1038#endif
1039
Gabor Juhos0bc07982009-07-14 20:17:14 -04001040void ath9k_ps_wakeup(struct ath_softc *sc);
1041void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +02001042
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301043u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
1044
Sujith0fca65c2010-01-08 10:36:00 +05301045void ath_start_rfkill_poll(struct ath_softc *sc);
Joe Perchesa3dabaf2013-09-23 11:37:59 -07001046void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +00001047void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
1048 struct ieee80211_vif *vif,
1049 struct ath9k_vif_iter_data *iter_data);
1050
Sujith394cf0a2009-02-09 13:26:54 +05301051#endif /* ATH9K_H */