blob: ab8ce4ceed2e4efaa43d6a2ebf17ab0a9c48ff18 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000376 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300377 /*
378 * TLB invalidate requires a post-sync write.
379 */
380 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200381 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300382
Chris Wilsonadd284a2014-12-16 08:44:32 +0000383 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
384
Paulo Zanonif3987632012-08-17 18:35:43 -0300385 /* Workaround: we must issue a pipe_control with CS-stall bit
386 * set before a pipe_control command that has the state cache
387 * invalidate bit set. */
388 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300389 }
390
391 ret = intel_ring_begin(ring, 4);
392 if (ret)
393 return ret;
394
395 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
396 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200397 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300398 intel_ring_emit(ring, 0);
399 intel_ring_advance(ring);
400
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200401 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300402 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
403
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300404 return 0;
405}
406
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300408gen8_emit_pipe_control(struct intel_engine_cs *ring,
409 u32 flags, u32 scratch_addr)
410{
411 int ret;
412
413 ret = intel_ring_begin(ring, 6);
414 if (ret)
415 return ret;
416
417 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
418 intel_ring_emit(ring, flags);
419 intel_ring_emit(ring, scratch_addr);
420 intel_ring_emit(ring, 0);
421 intel_ring_emit(ring, 0);
422 intel_ring_emit(ring, 0);
423 intel_ring_advance(ring);
424
425 return 0;
426}
427
428static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100429gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430 u32 invalidate_domains, u32 flush_domains)
431{
432 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100433 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700435
436 flags |= PIPE_CONTROL_CS_STALL;
437
438 if (flush_domains) {
439 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
440 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
441 }
442 if (invalidate_domains) {
443 flags |= PIPE_CONTROL_TLB_INVALIDATE;
444 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
447 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
448 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
449 flags |= PIPE_CONTROL_QW_WRITE;
450 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800451
452 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
453 ret = gen8_emit_pipe_control(ring,
454 PIPE_CONTROL_CS_STALL |
455 PIPE_CONTROL_STALL_AT_SCOREBOARD,
456 0);
457 if (ret)
458 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700459 }
460
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700461 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
462 if (ret)
463 return ret;
464
465 if (!invalidate_domains && flush_domains)
466 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
467
468 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700469}
470
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100471static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300474 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100475 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800476}
477
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100478u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300480 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000481 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482
Chris Wilson50877442014-03-21 12:41:53 +0000483 if (INTEL_INFO(ring->dev)->gen >= 8)
484 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
485 RING_ACTHD_UDW(ring->mmio_base));
486 else if (INTEL_INFO(ring->dev)->gen >= 4)
487 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
488 else
489 acthd = I915_READ(ACTHD);
490
491 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800492}
493
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100494static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 addr;
498
499 addr = dev_priv->status_page_dmah->busaddr;
500 if (INTEL_INFO(ring->dev)->gen >= 4)
501 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
502 I915_WRITE(HWS_PGA, addr);
503}
504
Damien Lespiauaf75f262015-02-10 19:32:17 +0000505static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
506{
507 struct drm_device *dev = ring->dev;
508 struct drm_i915_private *dev_priv = ring->dev->dev_private;
509 u32 mmio = 0;
510
511 /* The ring status page addresses are no longer next to the rest of
512 * the ring registers as of gen7.
513 */
514 if (IS_GEN7(dev)) {
515 switch (ring->id) {
516 case RCS:
517 mmio = RENDER_HWS_PGA_GEN7;
518 break;
519 case BCS:
520 mmio = BLT_HWS_PGA_GEN7;
521 break;
522 /*
523 * VCS2 actually doesn't exist on Gen7. Only shut up
524 * gcc switch check warning
525 */
526 case VCS2:
527 case VCS:
528 mmio = BSD_HWS_PGA_GEN7;
529 break;
530 case VECS:
531 mmio = VEBOX_HWS_PGA_GEN7;
532 break;
533 }
534 } else if (IS_GEN6(ring->dev)) {
535 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
536 } else {
537 /* XXX: gen8 returns to sanity */
538 mmio = RING_HWS_PGA(ring->mmio_base);
539 }
540
541 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
542 POSTING_READ(mmio);
543
544 /*
545 * Flush the TLB for this page
546 *
547 * FIXME: These two bits have disappeared on gen8, so a question
548 * arises: do we still need this and if so how should we go about
549 * invalidating the TLB?
550 */
551 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
552 u32 reg = RING_INSTPM(ring->mmio_base);
553
554 /* ring should be idle before issuing a sync flush*/
555 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
556
557 I915_WRITE(reg,
558 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
559 INSTPM_SYNC_FLUSH));
560 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
561 1000))
562 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
563 ring->name);
564 }
565}
566
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100567static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100568{
569 struct drm_i915_private *dev_priv = to_i915(ring->dev);
570
571 if (!IS_GEN2(ring->dev)) {
572 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200573 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
574 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100575 /* Sometimes we observe that the idle flag is not
576 * set even though the ring is empty. So double
577 * check before giving up.
578 */
579 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
580 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100581 }
582 }
583
584 I915_WRITE_CTL(ring, 0);
585 I915_WRITE_HEAD(ring, 0);
586 ring->write_tail(ring, 0);
587
588 if (!IS_GEN2(ring->dev)) {
589 (void)I915_READ_CTL(ring);
590 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
591 }
592
593 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
594}
595
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100596static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800597{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200598 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300599 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100600 struct intel_ringbuffer *ringbuf = ring->buffer;
601 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200602 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800603
Mika Kuoppala59bad942015-01-16 11:34:40 +0200604 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200605
Chris Wilson9991ae72014-04-02 16:36:07 +0100606 if (!stop_ring(ring)) {
607 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000608 DRM_DEBUG_KMS("%s head not reset to zero "
609 "ctl %08x head %08x tail %08x start %08x\n",
610 ring->name,
611 I915_READ_CTL(ring),
612 I915_READ_HEAD(ring),
613 I915_READ_TAIL(ring),
614 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615
Chris Wilson9991ae72014-04-02 16:36:07 +0100616 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000617 DRM_ERROR("failed to set %s head to zero "
618 "ctl %08x head %08x tail %08x start %08x\n",
619 ring->name,
620 I915_READ_CTL(ring),
621 I915_READ_HEAD(ring),
622 I915_READ_TAIL(ring),
623 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100624 ret = -EIO;
625 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000626 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700627 }
628
Chris Wilson9991ae72014-04-02 16:36:07 +0100629 if (I915_NEED_GFX_HWS(dev))
630 intel_ring_setup_status_page(ring);
631 else
632 ring_setup_phys_status_page(ring);
633
Jiri Kosinaece4a172014-08-07 16:29:53 +0200634 /* Enforce ordering by reading HEAD register back */
635 I915_READ_HEAD(ring);
636
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200637 /* Initialize the ring. This must happen _after_ we've cleared the ring
638 * registers with the above sequence (the readback of the HEAD registers
639 * also enforces ordering), otherwise the hw might lose the new ring
640 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700641 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100642
643 /* WaClearRingBufHeadRegAtInit:ctg,elk */
644 if (I915_READ_HEAD(ring))
645 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
646 ring->name, I915_READ_HEAD(ring));
647 I915_WRITE_HEAD(ring, 0);
648 (void)I915_READ_HEAD(ring);
649
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200650 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100651 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000652 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800654 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400655 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700656 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400657 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000658 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100659 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
660 ring->name,
661 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
662 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
663 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200664 ret = -EIO;
665 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800666 }
667
Dave Gordonebd0fd42014-11-27 11:22:49 +0000668 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100669 ringbuf->head = I915_READ_HEAD(ring);
670 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000671 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000672
Chris Wilson50f018d2013-06-10 11:20:19 +0100673 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
674
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200675out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200676 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200677
678 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700679}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800680
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100681void
682intel_fini_pipe_control(struct intel_engine_cs *ring)
683{
684 struct drm_device *dev = ring->dev;
685
686 if (ring->scratch.obj == NULL)
687 return;
688
689 if (INTEL_INFO(dev)->gen >= 5) {
690 kunmap(sg_page(ring->scratch.obj->pages->sgl));
691 i915_gem_object_ggtt_unpin(ring->scratch.obj);
692 }
693
694 drm_gem_object_unreference(&ring->scratch.obj->base);
695 ring->scratch.obj = NULL;
696}
697
698int
699intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000701 int ret;
702
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100703 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000704
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100705 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
706 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000707 DRM_ERROR("Failed to allocate seqno page\n");
708 ret = -ENOMEM;
709 goto err;
710 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100711
Daniel Vettera9cc7262014-02-14 14:01:13 +0100712 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
713 if (ret)
714 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000715
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100716 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000717 if (ret)
718 goto err_unref;
719
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100720 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
721 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
722 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800723 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000724 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800725 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000726
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200727 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100728 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000729 return 0;
730
731err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800732 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000733err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100734 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000735err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000736 return ret;
737}
738
Michel Thierry771b9a52014-11-11 16:47:33 +0000739static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
740 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100741{
Mika Kuoppala72253422014-10-07 17:21:26 +0300742 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100743 struct drm_device *dev = ring->dev;
744 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300745 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100746
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000747 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300748 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100749
Mika Kuoppala72253422014-10-07 17:21:26 +0300750 ring->gpu_caches_dirty = true;
751 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100752 if (ret)
753 return ret;
754
Arun Siluvery22a916a2014-10-22 18:59:52 +0100755 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300756 if (ret)
757 return ret;
758
Arun Siluvery22a916a2014-10-22 18:59:52 +0100759 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300760 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300761 intel_ring_emit(ring, w->reg[i].addr);
762 intel_ring_emit(ring, w->reg[i].value);
763 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100764 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300765
766 intel_ring_advance(ring);
767
768 ring->gpu_caches_dirty = true;
769 ret = intel_ring_flush_all_caches(ring);
770 if (ret)
771 return ret;
772
773 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
774
775 return 0;
776}
777
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100778static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
779 struct intel_context *ctx)
780{
781 int ret;
782
783 ret = intel_ring_workarounds_emit(ring, ctx);
784 if (ret != 0)
785 return ret;
786
787 ret = i915_gem_render_state_init(ring);
788 if (ret)
789 DRM_ERROR("init render state: %d\n", ret);
790
791 return ret;
792}
793
Mika Kuoppala72253422014-10-07 17:21:26 +0300794static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000795 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300796{
797 const u32 idx = dev_priv->workarounds.count;
798
799 if (WARN_ON(idx >= I915_MAX_WA_REGS))
800 return -ENOSPC;
801
802 dev_priv->workarounds.reg[idx].addr = addr;
803 dev_priv->workarounds.reg[idx].value = val;
804 dev_priv->workarounds.reg[idx].mask = mask;
805
806 dev_priv->workarounds.count++;
807
808 return 0;
809}
810
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000811#define WA_REG(addr, mask, val) { \
812 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300813 if (r) \
814 return r; \
815 }
816
817#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000818 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300819
820#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000821 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300822
Damien Lespiau98533252014-12-08 17:33:51 +0000823#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000824 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300825
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000826#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
827#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300828
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000829#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300830
831static int bdw_init_workarounds(struct intel_engine_cs *ring)
832{
833 struct drm_device *dev = ring->dev;
834 struct drm_i915_private *dev_priv = dev->dev_private;
835
Arun Siluvery86d7f232014-08-26 14:44:50 +0100836 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700837 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300838 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
839 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
840 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100841
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700842 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300843 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
844 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100845
Mika Kuoppala72253422014-10-07 17:21:26 +0300846 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
847 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100848
849 /* Use Force Non-Coherent whenever executing a 3D context. This is a
850 * workaround for for a possible hang in the unlikely event a TLB
851 * invalidation occurs during a PSD flush.
852 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300853 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000854 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300855 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000856 /* WaForceContextSaveRestoreNonCoherent:bdw */
857 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
858 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000859 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000860 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300861 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100862
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800863 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
864 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
865 * polygons in the same 8x4 pixel/sample area to be processed without
866 * stalling waiting for the earlier ones to write to Hierarchical Z
867 * buffer."
868 *
869 * This optimization is off by default for Broadwell; turn it on.
870 */
871 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
872
Arun Siluvery86d7f232014-08-26 14:44:50 +0100873 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300874 WA_SET_BIT_MASKED(CACHE_MODE_1,
875 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100876
877 /*
878 * BSpec recommends 8x4 when MSAA is used,
879 * however in practice 16x4 seems fastest.
880 *
881 * Note that PS/WM thread counts depend on the WIZ hashing
882 * disable bit, which we don't touch here, but it's good
883 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
884 */
Damien Lespiau98533252014-12-08 17:33:51 +0000885 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
886 GEN6_WIZ_HASHING_MASK,
887 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100888
Arun Siluvery86d7f232014-08-26 14:44:50 +0100889 return 0;
890}
891
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300892static int chv_init_workarounds(struct intel_engine_cs *ring)
893{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894 struct drm_device *dev = ring->dev;
895 struct drm_i915_private *dev_priv = dev->dev_private;
896
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300897 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300898 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300899 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000900 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
901 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300902
Arun Siluvery952890092014-10-28 18:33:14 +0000903 /* Use Force Non-Coherent whenever executing a 3D context. This is a
904 * workaround for a possible hang in the unlikely event a TLB
905 * invalidation occurs during a PSD flush.
906 */
907 /* WaForceEnableNonCoherent:chv */
908 /* WaHdcDisableFetchWhenMasked:chv */
909 WA_SET_BIT_MASKED(HDC_CHICKEN0,
910 HDC_FORCE_NON_COHERENT |
911 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
912
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800913 /* According to the CACHE_MODE_0 default value documentation, some
914 * CHV platforms disable this optimization by default. Turn it on.
915 */
916 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
917
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200918 /* Wa4x4STCOptimizationDisable:chv */
919 WA_SET_BIT_MASKED(CACHE_MODE_1,
920 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
921
Kenneth Graunked60de812015-01-10 18:02:22 -0800922 /* Improve HiZ throughput on CHV. */
923 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
924
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200925 /*
926 * BSpec recommends 8x4 when MSAA is used,
927 * however in practice 16x4 seems fastest.
928 *
929 * Note that PS/WM thread counts depend on the WIZ hashing
930 * disable bit, which we don't touch here, but it's good
931 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
932 */
933 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
934 GEN6_WIZ_HASHING_MASK,
935 GEN6_WIZ_HASHING_16x4);
936
Damien Lespiau65ca7512015-02-09 19:33:22 +0000937 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
938 INTEL_REVID(dev) == SKL_REVID_D0)
939 /* WaBarrierPerformanceFixDisable:skl */
940 WA_SET_BIT_MASKED(HDC_CHICKEN0,
941 HDC_FENCE_DEST_SLM_DISABLE |
942 HDC_BARRIER_PERFORMANCE_DISABLE);
943
Mika Kuoppala72253422014-10-07 17:21:26 +0300944 return 0;
945}
946
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000947static int gen9_init_workarounds(struct intel_engine_cs *ring)
948{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000949 struct drm_device *dev = ring->dev;
950 struct drm_i915_private *dev_priv = dev->dev_private;
951
952 /* WaDisablePartialInstShootdown:skl */
953 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
954 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
955
Nick Hoath84241712015-02-05 10:47:20 +0000956 /* Syncing dependencies between camera and graphics */
957 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
958 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
959
Damien Lespiau35c8ce62015-02-11 18:21:43 +0000960 if (INTEL_REVID(dev) == SKL_REVID_A0 ||
961 INTEL_REVID(dev) == SKL_REVID_B0) {
Nick Hoath1de45822015-02-05 10:47:19 +0000962 /*
963 * WaDisableDgMirrorFixInHalfSliceChicken5:skl
964 * This is a pre-production w/a.
965 */
966 I915_WRITE(GEN9_HALF_SLICE_CHICKEN5,
967 I915_READ(GEN9_HALF_SLICE_CHICKEN5) &
968 ~GEN9_DG_MIRROR_FIX_ENABLE);
969 }
970
Damien Lespiau183c6da2015-02-09 19:33:11 +0000971 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) {
972 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */
973 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
974 GEN9_RHWO_OPTIMIZATION_DISABLE);
975 WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
976 DISABLE_PIXEL_MASK_CAMMING);
977 }
978
Nick Hoathcac23df2015-02-05 10:47:22 +0000979 if (INTEL_REVID(dev) >= SKL_REVID_C0) {
980 /* WaEnableYV12BugFixInHalfSliceChicken7:skl */
981 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
982 GEN9_ENABLE_YV12_BUGFIX);
983 }
984
Hoath, Nicholas13bea492015-02-05 10:47:24 +0000985 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
986 /*
987 *Use Force Non-Coherent whenever executing a 3D context. This
988 * is a workaround for a possible hang in the unlikely event
989 * a TLB invalidation occurs during a PSD flush.
990 */
991 /* WaForceEnableNonCoherent:skl */
992 WA_SET_BIT_MASKED(HDC_CHICKEN0,
993 HDC_FORCE_NON_COHERENT);
994 }
995
Hoath, Nicholas18404812015-02-05 10:47:23 +0000996 /* Wa4x4STCOptimizationDisable:skl */
997 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
998
Damien Lespiau9370cd92015-02-09 19:33:17 +0000999 /* WaDisablePartialResolveInVc:skl */
1000 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
1001
Damien Lespiaue2db7072015-02-09 19:33:21 +00001002 /* WaCcsTlbPrefetchDisable:skl */
1003 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
1004 GEN9_CCS_TLB_PREFETCH_ENABLE);
1005
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001006 return 0;
1007}
1008
Damien Lespiau8d205492015-02-09 19:33:15 +00001009static int skl_init_workarounds(struct intel_engine_cs *ring)
1010{
1011 gen9_init_workarounds(ring);
1012
1013 return 0;
1014}
1015
Michel Thierry771b9a52014-11-11 16:47:33 +00001016int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001017{
1018 struct drm_device *dev = ring->dev;
1019 struct drm_i915_private *dev_priv = dev->dev_private;
1020
1021 WARN_ON(ring->id != RCS);
1022
1023 dev_priv->workarounds.count = 0;
1024
1025 if (IS_BROADWELL(dev))
1026 return bdw_init_workarounds(ring);
1027
1028 if (IS_CHERRYVIEW(dev))
1029 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001030
Damien Lespiau8d205492015-02-09 19:33:15 +00001031 if (IS_SKYLAKE(dev))
1032 return skl_init_workarounds(ring);
1033 else if (IS_GEN9(dev))
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001034 return gen9_init_workarounds(ring);
1035
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001036 return 0;
1037}
1038
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001039static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001040{
Chris Wilson78501ea2010-10-27 12:18:21 +01001041 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001042 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001043 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001044 if (ret)
1045 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001046
Akash Goel61a563a2014-03-25 18:01:50 +05301047 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1048 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001049 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001050
1051 /* We need to disable the AsyncFlip performance optimisations in order
1052 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1053 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001054 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +03001055 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001056 */
Imre Deakfbdcb062013-02-13 15:27:34 +00001057 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001058 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1059
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001060 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301061 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001062 if (INTEL_INFO(dev)->gen == 6)
1063 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001064 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001065
Akash Goel01fa0302014-03-24 23:00:04 +05301066 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001067 if (IS_GEN7(dev))
1068 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301069 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001070 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001071
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001072 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001073 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1074 * "If this bit is set, STCunit will have LRA as replacement
1075 * policy. [...] This bit must be reset. LRA replacement
1076 * policy is not supported."
1077 */
1078 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001079 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001080 }
1081
Daniel Vetter6b26c862012-04-24 14:04:12 +02001082 if (INTEL_INFO(dev)->gen >= 6)
1083 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001084
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001085 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001086 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001087
Mika Kuoppala72253422014-10-07 17:21:26 +03001088 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001089}
1090
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001091static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001092{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001093 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001094 struct drm_i915_private *dev_priv = dev->dev_private;
1095
1096 if (dev_priv->semaphore_obj) {
1097 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1098 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1099 dev_priv->semaphore_obj = NULL;
1100 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001101
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001102 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001103}
1104
Ben Widawsky3e789982014-06-30 09:53:37 -07001105static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1106 unsigned int num_dwords)
1107{
1108#define MBOX_UPDATE_DWORDS 8
1109 struct drm_device *dev = signaller->dev;
1110 struct drm_i915_private *dev_priv = dev->dev_private;
1111 struct intel_engine_cs *waiter;
1112 int i, ret, num_rings;
1113
1114 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1115 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1116#undef MBOX_UPDATE_DWORDS
1117
1118 ret = intel_ring_begin(signaller, num_dwords);
1119 if (ret)
1120 return ret;
1121
1122 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001123 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001124 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1125 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1126 continue;
1127
John Harrison6259cea2014-11-24 18:49:29 +00001128 seqno = i915_gem_request_get_seqno(
1129 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001130 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1131 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1132 PIPE_CONTROL_QW_WRITE |
1133 PIPE_CONTROL_FLUSH_ENABLE);
1134 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1135 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001136 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001137 intel_ring_emit(signaller, 0);
1138 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1139 MI_SEMAPHORE_TARGET(waiter->id));
1140 intel_ring_emit(signaller, 0);
1141 }
1142
1143 return 0;
1144}
1145
1146static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1147 unsigned int num_dwords)
1148{
1149#define MBOX_UPDATE_DWORDS 6
1150 struct drm_device *dev = signaller->dev;
1151 struct drm_i915_private *dev_priv = dev->dev_private;
1152 struct intel_engine_cs *waiter;
1153 int i, ret, num_rings;
1154
1155 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1156 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1157#undef MBOX_UPDATE_DWORDS
1158
1159 ret = intel_ring_begin(signaller, num_dwords);
1160 if (ret)
1161 return ret;
1162
1163 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001164 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001165 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1166 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1167 continue;
1168
John Harrison6259cea2014-11-24 18:49:29 +00001169 seqno = i915_gem_request_get_seqno(
1170 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001171 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1172 MI_FLUSH_DW_OP_STOREDW);
1173 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1174 MI_FLUSH_DW_USE_GTT);
1175 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001176 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001177 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1178 MI_SEMAPHORE_TARGET(waiter->id));
1179 intel_ring_emit(signaller, 0);
1180 }
1181
1182 return 0;
1183}
1184
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001185static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001186 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001187{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001188 struct drm_device *dev = signaller->dev;
1189 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001190 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001191 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001192
Ben Widawskya1444b72014-06-30 09:53:35 -07001193#define MBOX_UPDATE_DWORDS 3
1194 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1195 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1196#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001197
1198 ret = intel_ring_begin(signaller, num_dwords);
1199 if (ret)
1200 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001201
Ben Widawsky78325f22014-04-29 14:52:29 -07001202 for_each_ring(useless, dev_priv, i) {
1203 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1204 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001205 u32 seqno = i915_gem_request_get_seqno(
1206 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001207 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1208 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001209 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001210 }
1211 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001212
Ben Widawskya1444b72014-06-30 09:53:35 -07001213 /* If num_dwords was rounded, make sure the tail pointer is correct */
1214 if (num_rings % 2 == 0)
1215 intel_ring_emit(signaller, MI_NOOP);
1216
Ben Widawsky024a43e2014-04-29 14:52:30 -07001217 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001218}
1219
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001220/**
1221 * gen6_add_request - Update the semaphore mailbox registers
1222 *
1223 * @ring - ring that is adding a request
1224 * @seqno - return seqno stuck into the ring
1225 *
1226 * Update the mailbox registers in the *other* rings with the current seqno.
1227 * This acts like a signal in the canonical semaphore.
1228 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001229static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001230gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001231{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001232 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001233
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001234 if (ring->semaphore.signal)
1235 ret = ring->semaphore.signal(ring, 4);
1236 else
1237 ret = intel_ring_begin(ring, 4);
1238
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001239 if (ret)
1240 return ret;
1241
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001242 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1243 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001244 intel_ring_emit(ring,
1245 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001246 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001247 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001248
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001249 return 0;
1250}
1251
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001252static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1253 u32 seqno)
1254{
1255 struct drm_i915_private *dev_priv = dev->dev_private;
1256 return dev_priv->last_seqno < seqno;
1257}
1258
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001259/**
1260 * intel_ring_sync - sync the waiter to the signaller on seqno
1261 *
1262 * @waiter - ring that is waiting
1263 * @signaller - ring which has, or will signal
1264 * @seqno - seqno which the waiter will block on
1265 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001266
1267static int
1268gen8_ring_sync(struct intel_engine_cs *waiter,
1269 struct intel_engine_cs *signaller,
1270 u32 seqno)
1271{
1272 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1273 int ret;
1274
1275 ret = intel_ring_begin(waiter, 4);
1276 if (ret)
1277 return ret;
1278
1279 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1280 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001281 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001282 MI_SEMAPHORE_SAD_GTE_SDD);
1283 intel_ring_emit(waiter, seqno);
1284 intel_ring_emit(waiter,
1285 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1286 intel_ring_emit(waiter,
1287 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1288 intel_ring_advance(waiter);
1289 return 0;
1290}
1291
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001292static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001293gen6_ring_sync(struct intel_engine_cs *waiter,
1294 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001295 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001296{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001297 u32 dw1 = MI_SEMAPHORE_MBOX |
1298 MI_SEMAPHORE_COMPARE |
1299 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001300 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1301 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001302
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001303 /* Throughout all of the GEM code, seqno passed implies our current
1304 * seqno is >= the last seqno executed. However for hardware the
1305 * comparison is strictly greater than.
1306 */
1307 seqno -= 1;
1308
Ben Widawskyebc348b2014-04-29 14:52:28 -07001309 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001310
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001311 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001312 if (ret)
1313 return ret;
1314
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001315 /* If seqno wrap happened, omit the wait with no-ops */
1316 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001317 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001318 intel_ring_emit(waiter, seqno);
1319 intel_ring_emit(waiter, 0);
1320 intel_ring_emit(waiter, MI_NOOP);
1321 } else {
1322 intel_ring_emit(waiter, MI_NOOP);
1323 intel_ring_emit(waiter, MI_NOOP);
1324 intel_ring_emit(waiter, MI_NOOP);
1325 intel_ring_emit(waiter, MI_NOOP);
1326 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001327 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001328
1329 return 0;
1330}
1331
Chris Wilsonc6df5412010-12-15 09:56:50 +00001332#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1333do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001334 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1335 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001336 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1337 intel_ring_emit(ring__, 0); \
1338 intel_ring_emit(ring__, 0); \
1339} while (0)
1340
1341static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001342pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001343{
Chris Wilson18393f62014-04-09 09:19:40 +01001344 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001345 int ret;
1346
1347 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1348 * incoherent with writes to memory, i.e. completely fubar,
1349 * so we need to use PIPE_NOTIFY instead.
1350 *
1351 * However, we also need to workaround the qword write
1352 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1353 * memory before requesting an interrupt.
1354 */
1355 ret = intel_ring_begin(ring, 32);
1356 if (ret)
1357 return ret;
1358
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001359 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001360 PIPE_CONTROL_WRITE_FLUSH |
1361 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001362 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001363 intel_ring_emit(ring,
1364 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001365 intel_ring_emit(ring, 0);
1366 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001367 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001368 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001369 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001370 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001371 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001372 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001373 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001374 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001375 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001376 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001377
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001378 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001379 PIPE_CONTROL_WRITE_FLUSH |
1380 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001381 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001382 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001383 intel_ring_emit(ring,
1384 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001385 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001386 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001387
Chris Wilsonc6df5412010-12-15 09:56:50 +00001388 return 0;
1389}
1390
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001391static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001392gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001393{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001394 /* Workaround to force correct ordering between irq and seqno writes on
1395 * ivb (and maybe also on snb) by reading from a CS register (like
1396 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001397 if (!lazy_coherency) {
1398 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1399 POSTING_READ(RING_ACTHD(ring->mmio_base));
1400 }
1401
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001402 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1403}
1404
1405static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001406ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001407{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001408 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1409}
1410
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001411static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001412ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001413{
1414 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1415}
1416
Chris Wilsonc6df5412010-12-15 09:56:50 +00001417static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001418pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001419{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001420 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001421}
1422
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001423static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001424pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001425{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001426 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001427}
1428
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001429static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001430gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001431{
1432 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001433 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001434 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001435
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001436 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001437 return false;
1438
Chris Wilson7338aef2012-04-24 21:48:47 +01001439 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001440 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001441 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001442 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001443
1444 return true;
1445}
1446
1447static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001448gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001449{
1450 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001451 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001452 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001453
Chris Wilson7338aef2012-04-24 21:48:47 +01001454 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001455 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001456 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001457 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001458}
1459
1460static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001461i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001462{
Chris Wilson78501ea2010-10-27 12:18:21 +01001463 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001464 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001465 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001466
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001467 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001468 return false;
1469
Chris Wilson7338aef2012-04-24 21:48:47 +01001470 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001471 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001472 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1473 I915_WRITE(IMR, dev_priv->irq_mask);
1474 POSTING_READ(IMR);
1475 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001476 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001477
1478 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001479}
1480
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001481static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001482i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001483{
Chris Wilson78501ea2010-10-27 12:18:21 +01001484 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001485 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001486 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001487
Chris Wilson7338aef2012-04-24 21:48:47 +01001488 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001489 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001490 dev_priv->irq_mask |= ring->irq_enable_mask;
1491 I915_WRITE(IMR, dev_priv->irq_mask);
1492 POSTING_READ(IMR);
1493 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001494 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001495}
1496
Chris Wilsonc2798b12012-04-22 21:13:57 +01001497static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001498i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001499{
1500 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001501 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001502 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001503
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001504 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001505 return false;
1506
Chris Wilson7338aef2012-04-24 21:48:47 +01001507 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001508 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001509 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1510 I915_WRITE16(IMR, dev_priv->irq_mask);
1511 POSTING_READ16(IMR);
1512 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001513 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001514
1515 return true;
1516}
1517
1518static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001519i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001520{
1521 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001522 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001523 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001524
Chris Wilson7338aef2012-04-24 21:48:47 +01001525 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001526 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001527 dev_priv->irq_mask |= ring->irq_enable_mask;
1528 I915_WRITE16(IMR, dev_priv->irq_mask);
1529 POSTING_READ16(IMR);
1530 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001531 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001532}
1533
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001534static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001535bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001536 u32 invalidate_domains,
1537 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001538{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001539 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001540
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001541 ret = intel_ring_begin(ring, 2);
1542 if (ret)
1543 return ret;
1544
1545 intel_ring_emit(ring, MI_FLUSH);
1546 intel_ring_emit(ring, MI_NOOP);
1547 intel_ring_advance(ring);
1548 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001549}
1550
Chris Wilson3cce4692010-10-27 16:11:02 +01001551static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001552i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001553{
Chris Wilson3cce4692010-10-27 16:11:02 +01001554 int ret;
1555
1556 ret = intel_ring_begin(ring, 4);
1557 if (ret)
1558 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001559
Chris Wilson3cce4692010-10-27 16:11:02 +01001560 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1561 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001562 intel_ring_emit(ring,
1563 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001564 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001565 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001566
Chris Wilson3cce4692010-10-27 16:11:02 +01001567 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001568}
1569
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001570static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001571gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001572{
1573 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001574 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001575 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001576
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001577 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1578 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001579
Chris Wilson7338aef2012-04-24 21:48:47 +01001580 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001581 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001582 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001583 I915_WRITE_IMR(ring,
1584 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001585 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001586 else
1587 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001588 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001589 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001590 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001591
1592 return true;
1593}
1594
1595static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001596gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001597{
1598 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001599 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001600 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001601
Chris Wilson7338aef2012-04-24 21:48:47 +01001602 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001603 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001604 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001605 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001606 else
1607 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001608 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001609 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001610 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001611}
1612
Ben Widawskya19d2932013-05-28 19:22:30 -07001613static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001614hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001615{
1616 struct drm_device *dev = ring->dev;
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 unsigned long flags;
1619
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001620 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001621 return false;
1622
Daniel Vetter59cdb632013-07-04 23:35:28 +02001623 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001624 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001625 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001626 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001627 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001628 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001629
1630 return true;
1631}
1632
1633static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001634hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001635{
1636 struct drm_device *dev = ring->dev;
1637 struct drm_i915_private *dev_priv = dev->dev_private;
1638 unsigned long flags;
1639
Daniel Vetter59cdb632013-07-04 23:35:28 +02001640 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001641 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001642 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001643 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001644 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001645 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001646}
1647
Ben Widawskyabd58f02013-11-02 21:07:09 -07001648static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001649gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001650{
1651 struct drm_device *dev = ring->dev;
1652 struct drm_i915_private *dev_priv = dev->dev_private;
1653 unsigned long flags;
1654
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001655 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001656 return false;
1657
1658 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1659 if (ring->irq_refcount++ == 0) {
1660 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1661 I915_WRITE_IMR(ring,
1662 ~(ring->irq_enable_mask |
1663 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1664 } else {
1665 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1666 }
1667 POSTING_READ(RING_IMR(ring->mmio_base));
1668 }
1669 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1670
1671 return true;
1672}
1673
1674static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001675gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001676{
1677 struct drm_device *dev = ring->dev;
1678 struct drm_i915_private *dev_priv = dev->dev_private;
1679 unsigned long flags;
1680
1681 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1682 if (--ring->irq_refcount == 0) {
1683 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1684 I915_WRITE_IMR(ring,
1685 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1686 } else {
1687 I915_WRITE_IMR(ring, ~0);
1688 }
1689 POSTING_READ(RING_IMR(ring->mmio_base));
1690 }
1691 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1692}
1693
Zou Nan haid1b851f2010-05-21 09:08:57 +08001694static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001695i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001696 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001697 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001698{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001699 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001700
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001701 ret = intel_ring_begin(ring, 2);
1702 if (ret)
1703 return ret;
1704
Chris Wilson78501ea2010-10-27 12:18:21 +01001705 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001706 MI_BATCH_BUFFER_START |
1707 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001708 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001709 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001710 intel_ring_advance(ring);
1711
Zou Nan haid1b851f2010-05-21 09:08:57 +08001712 return 0;
1713}
1714
Daniel Vetterb45305f2012-12-17 16:21:27 +01001715/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1716#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001717#define I830_TLB_ENTRIES (2)
1718#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001719static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001720i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001721 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001722 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001723{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001724 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001725 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001726
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001727 ret = intel_ring_begin(ring, 6);
1728 if (ret)
1729 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001730
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001731 /* Evict the invalid PTE TLBs */
1732 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1733 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1734 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1735 intel_ring_emit(ring, cs_offset);
1736 intel_ring_emit(ring, 0xdeadbeef);
1737 intel_ring_emit(ring, MI_NOOP);
1738 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001739
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001740 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001741 if (len > I830_BATCH_LIMIT)
1742 return -ENOSPC;
1743
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001744 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001745 if (ret)
1746 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001747
1748 /* Blit the batch (which has now all relocs applied) to the
1749 * stable batch scratch bo area (so that the CS never
1750 * stumbles over its tlb invalidation bug) ...
1751 */
1752 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1753 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001754 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001755 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001756 intel_ring_emit(ring, 4096);
1757 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001758
Daniel Vetterb45305f2012-12-17 16:21:27 +01001759 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001760 intel_ring_emit(ring, MI_NOOP);
1761 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001762
1763 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001764 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001765 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001766
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001767 ret = intel_ring_begin(ring, 4);
1768 if (ret)
1769 return ret;
1770
1771 intel_ring_emit(ring, MI_BATCH_BUFFER);
1772 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1773 intel_ring_emit(ring, offset + len - 8);
1774 intel_ring_emit(ring, MI_NOOP);
1775 intel_ring_advance(ring);
1776
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001777 return 0;
1778}
1779
1780static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001781i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001782 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001783 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001784{
1785 int ret;
1786
1787 ret = intel_ring_begin(ring, 2);
1788 if (ret)
1789 return ret;
1790
Chris Wilson65f56872012-04-17 16:38:12 +01001791 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001792 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001793 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001794
Eric Anholt62fdfea2010-05-21 13:26:39 -07001795 return 0;
1796}
1797
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001798static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001799{
Chris Wilson05394f32010-11-08 19:18:58 +00001800 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001801
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001802 obj = ring->status_page.obj;
1803 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001804 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001805
Chris Wilson9da3da62012-06-01 15:20:22 +01001806 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001807 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001808 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001809 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001810}
1811
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001812static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001813{
Chris Wilson05394f32010-11-08 19:18:58 +00001814 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001815
Chris Wilsone3efda42014-04-09 09:19:41 +01001816 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001817 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001818 int ret;
1819
1820 obj = i915_gem_alloc_object(ring->dev, 4096);
1821 if (obj == NULL) {
1822 DRM_ERROR("Failed to allocate status page\n");
1823 return -ENOMEM;
1824 }
1825
1826 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1827 if (ret)
1828 goto err_unref;
1829
Chris Wilson1f767e02014-07-03 17:33:03 -04001830 flags = 0;
1831 if (!HAS_LLC(ring->dev))
1832 /* On g33, we cannot place HWS above 256MiB, so
1833 * restrict its pinning to the low mappable arena.
1834 * Though this restriction is not documented for
1835 * gen4, gen5, or byt, they also behave similarly
1836 * and hang if the HWS is placed at the top of the
1837 * GTT. To generalise, it appears that all !llc
1838 * platforms have issues with us placing the HWS
1839 * above the mappable region (even though we never
1840 * actualy map it).
1841 */
1842 flags |= PIN_MAPPABLE;
1843 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001844 if (ret) {
1845err_unref:
1846 drm_gem_object_unreference(&obj->base);
1847 return ret;
1848 }
1849
1850 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001851 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001852
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001853 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001854 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001855 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001856
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001857 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1858 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001859
1860 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001861}
1862
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001863static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001864{
1865 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001866
1867 if (!dev_priv->status_page_dmah) {
1868 dev_priv->status_page_dmah =
1869 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1870 if (!dev_priv->status_page_dmah)
1871 return -ENOMEM;
1872 }
1873
Chris Wilson6b8294a2012-11-16 11:43:20 +00001874 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1875 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1876
1877 return 0;
1878}
1879
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001880void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1881{
1882 iounmap(ringbuf->virtual_start);
1883 ringbuf->virtual_start = NULL;
1884 i915_gem_object_ggtt_unpin(ringbuf->obj);
1885}
1886
1887int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1888 struct intel_ringbuffer *ringbuf)
1889{
1890 struct drm_i915_private *dev_priv = to_i915(dev);
1891 struct drm_i915_gem_object *obj = ringbuf->obj;
1892 int ret;
1893
1894 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1895 if (ret)
1896 return ret;
1897
1898 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1899 if (ret) {
1900 i915_gem_object_ggtt_unpin(obj);
1901 return ret;
1902 }
1903
1904 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1905 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1906 if (ringbuf->virtual_start == NULL) {
1907 i915_gem_object_ggtt_unpin(obj);
1908 return -EINVAL;
1909 }
1910
1911 return 0;
1912}
1913
Oscar Mateo84c23772014-07-24 17:04:15 +01001914void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001915{
Oscar Mateo2919d292014-07-03 16:28:02 +01001916 drm_gem_object_unreference(&ringbuf->obj->base);
1917 ringbuf->obj = NULL;
1918}
1919
Oscar Mateo84c23772014-07-24 17:04:15 +01001920int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1921 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001922{
Chris Wilsone3efda42014-04-09 09:19:41 +01001923 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001924
1925 obj = NULL;
1926 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001927 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001928 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001929 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001930 if (obj == NULL)
1931 return -ENOMEM;
1932
Akash Goel24f3a8c2014-06-17 10:59:42 +05301933 /* mark ring buffers as read-only from GPU side by default */
1934 obj->gt_ro = 1;
1935
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001936 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001937
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001938 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001939}
1940
Ben Widawskyc43b5632012-04-16 14:07:40 -07001941static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001942 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001943{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001944 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001945 int ret;
1946
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001947 WARN_ON(ring->buffer);
1948
1949 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1950 if (!ringbuf)
1951 return -ENOMEM;
1952 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001953
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001954 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001955 INIT_LIST_HEAD(&ring->active_list);
1956 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001957 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001958 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001959 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001960 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001961
Chris Wilsonb259f672011-03-29 13:19:09 +01001962 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001963
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001964 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001965 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001966 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001967 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001968 } else {
1969 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001970 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001971 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001972 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001973 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001974
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001975 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001976
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001977 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1978 if (ret) {
1979 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1980 ring->name, ret);
1981 goto error;
1982 }
1983
1984 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1985 if (ret) {
1986 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1987 ring->name, ret);
1988 intel_destroy_ringbuffer_obj(ringbuf);
1989 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001990 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001991
Chris Wilson55249ba2010-12-22 14:04:47 +00001992 /* Workaround an erratum on the i830 which causes a hang if
1993 * the TAIL pointer points to within the last 2 cachelines
1994 * of the buffer.
1995 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001996 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001997 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001998 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001999
Brad Volkin44e895a2014-05-10 14:10:43 -07002000 ret = i915_cmd_parser_init_ring(ring);
2001 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002002 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002003
Oscar Mateo8ee14972014-05-22 14:13:34 +01002004 return 0;
2005
2006error:
2007 kfree(ringbuf);
2008 ring->buffer = NULL;
2009 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002010}
2011
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002012void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002013{
John Harrison6402c332014-10-31 12:00:26 +00002014 struct drm_i915_private *dev_priv;
2015 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002016
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002017 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002018 return;
2019
John Harrison6402c332014-10-31 12:00:26 +00002020 dev_priv = to_i915(ring->dev);
2021 ringbuf = ring->buffer;
2022
Chris Wilsone3efda42014-04-09 09:19:41 +01002023 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002024 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002025
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002026 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002027 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00002028 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01002029
Zou Nan hai8d192152010-11-02 16:31:01 +08002030 if (ring->cleanup)
2031 ring->cleanup(ring);
2032
Chris Wilson78501ea2010-10-27 12:18:21 +01002033 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002034
2035 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002036
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002037 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002038 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002039}
2040
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002041static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002042{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002043 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002044 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002045 int ret;
2046
Dave Gordonebd0fd42014-11-27 11:22:49 +00002047 if (intel_ring_space(ringbuf) >= n)
2048 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002049
2050 list_for_each_entry(request, &ring->request_list, list) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002051 if (__intel_ring_space(request->postfix, ringbuf->tail,
Oscar Mateo82e104c2014-07-24 17:04:26 +01002052 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00002053 break;
2054 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00002055 }
2056
Daniel Vettera4b3a572014-11-26 14:17:05 +01002057 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002058 return -ENOSPC;
2059
Daniel Vettera4b3a572014-11-26 14:17:05 +01002060 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002061 if (ret)
2062 return ret;
2063
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002064 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002065
2066 return 0;
2067}
2068
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002069static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002070{
Chris Wilson78501ea2010-10-27 12:18:21 +01002071 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08002072 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002073 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01002074 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002075 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00002076
Chris Wilsona71d8d92012-02-15 11:25:36 +00002077 ret = intel_ring_wait_request(ring, n);
2078 if (ret != -ENOSPC)
2079 return ret;
2080
Chris Wilson09246732013-08-10 22:16:32 +01002081 /* force the tail write in case we have been skipping them */
2082 __intel_ring_advance(ring);
2083
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02002084 /* With GEM the hangcheck timer should kick us out of the loop,
2085 * leaving it early runs the risk of corrupting GEM state (due
2086 * to running on almost untested codepaths). But on resume
2087 * timers don't work yet, so prevent a complete hang in that
2088 * case by choosing an insanely large timeout. */
2089 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01002090
Dave Gordonebd0fd42014-11-27 11:22:49 +00002091 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01002092 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002093 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00002094 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002095 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002096 ringbuf->head = I915_READ_HEAD(ring);
2097 if (intel_ring_space(ringbuf) >= n)
2098 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002099
Chris Wilsone60a0b12010-10-13 10:09:14 +01002100 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002101
Chris Wilsondcfe0502014-05-05 09:07:32 +01002102 if (dev_priv->mm.interruptible && signal_pending(current)) {
2103 ret = -ERESTARTSYS;
2104 break;
2105 }
2106
Daniel Vetter33196de2012-11-14 17:14:05 +01002107 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2108 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002109 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002110 break;
2111
2112 if (time_after(jiffies, end)) {
2113 ret = -EBUSY;
2114 break;
2115 }
2116 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002117 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002118 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002119}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002120
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002121static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002122{
2123 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002124 struct intel_ringbuffer *ringbuf = ring->buffer;
2125 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002126
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002127 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002128 int ret = ring_wait_for_space(ring, rem);
2129 if (ret)
2130 return ret;
2131 }
2132
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002133 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002134 rem /= 4;
2135 while (rem--)
2136 iowrite32(MI_NOOP, virt++);
2137
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002138 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002139 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002140
2141 return 0;
2142}
2143
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002144int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002145{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002146 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002147 int ret;
2148
2149 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002150 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002151 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002152 if (ret)
2153 return ret;
2154 }
2155
2156 /* Wait upon the last request to be completed */
2157 if (list_empty(&ring->request_list))
2158 return 0;
2159
Daniel Vettera4b3a572014-11-26 14:17:05 +01002160 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002161 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002162 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002163
Daniel Vettera4b3a572014-11-26 14:17:05 +01002164 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002165}
2166
Chris Wilson9d7730912012-11-27 16:22:52 +00002167static int
John Harrison6259cea2014-11-24 18:49:29 +00002168intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002169{
John Harrison9eba5d42014-11-24 18:49:23 +00002170 int ret;
2171 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002172 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002173
John Harrison6259cea2014-11-24 18:49:29 +00002174 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002175 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002176
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002177 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002178 if (request == NULL)
2179 return -ENOMEM;
2180
John Harrisonabfe2622014-11-24 18:49:24 +00002181 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002182 request->ring = ring;
John Harrison67e29372014-12-05 13:49:35 +00002183 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002184
John Harrison6259cea2014-11-24 18:49:29 +00002185 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002186 if (ret) {
2187 kfree(request);
2188 return ret;
2189 }
2190
John Harrison6259cea2014-11-24 18:49:29 +00002191 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002192 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002193}
2194
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002195static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002196 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002197{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002198 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002199 int ret;
2200
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002201 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002202 ret = intel_wrap_ring_buffer(ring);
2203 if (unlikely(ret))
2204 return ret;
2205 }
2206
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002207 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002208 ret = ring_wait_for_space(ring, bytes);
2209 if (unlikely(ret))
2210 return ret;
2211 }
2212
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002213 return 0;
2214}
2215
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002216int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002217 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002218{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002219 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002220 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002221
Daniel Vetter33196de2012-11-14 17:14:05 +01002222 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2223 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002224 if (ret)
2225 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002226
Chris Wilson304d6952014-01-02 14:32:35 +00002227 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2228 if (ret)
2229 return ret;
2230
Chris Wilson9d7730912012-11-27 16:22:52 +00002231 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002232 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002233 if (ret)
2234 return ret;
2235
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002236 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002237 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002238}
2239
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002240/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002241int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002242{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002243 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002244 int ret;
2245
2246 if (num_dwords == 0)
2247 return 0;
2248
Chris Wilson18393f62014-04-09 09:19:40 +01002249 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002250 ret = intel_ring_begin(ring, num_dwords);
2251 if (ret)
2252 return ret;
2253
2254 while (num_dwords--)
2255 intel_ring_emit(ring, MI_NOOP);
2256
2257 intel_ring_advance(ring);
2258
2259 return 0;
2260}
2261
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002262void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002263{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002264 struct drm_device *dev = ring->dev;
2265 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002266
John Harrison6259cea2014-11-24 18:49:29 +00002267 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002268
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002269 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002270 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2271 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002272 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002273 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002274 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002275
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002276 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002277 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002278}
2279
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002280static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002281 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002282{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002283 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002284
2285 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002286
Chris Wilson12f55812012-07-05 17:14:01 +01002287 /* Disable notification that the ring is IDLE. The GT
2288 * will then assume that it is busy and bring it out of rc6.
2289 */
2290 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2291 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2292
2293 /* Clear the context id. Here be magic! */
2294 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2295
2296 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002297 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002298 GEN6_BSD_SLEEP_INDICATOR) == 0,
2299 50))
2300 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002301
Chris Wilson12f55812012-07-05 17:14:01 +01002302 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002303 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002304 POSTING_READ(RING_TAIL(ring->mmio_base));
2305
2306 /* Let the ring send IDLE messages to the GT again,
2307 * and so let it sleep to conserve power when idle.
2308 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002309 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002310 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002311}
2312
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002313static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002314 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002315{
Chris Wilson71a77e02011-02-02 12:13:49 +00002316 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002317 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002318
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002319 ret = intel_ring_begin(ring, 4);
2320 if (ret)
2321 return ret;
2322
Chris Wilson71a77e02011-02-02 12:13:49 +00002323 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002324 if (INTEL_INFO(ring->dev)->gen >= 8)
2325 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002326 /*
2327 * Bspec vol 1c.5 - video engine command streamer:
2328 * "If ENABLED, all TLBs will be invalidated once the flush
2329 * operation is complete. This bit is only valid when the
2330 * Post-Sync Operation field is a value of 1h or 3h."
2331 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002332 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002333 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2334 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002335 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002336 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002337 if (INTEL_INFO(ring->dev)->gen >= 8) {
2338 intel_ring_emit(ring, 0); /* upper addr */
2339 intel_ring_emit(ring, 0); /* value */
2340 } else {
2341 intel_ring_emit(ring, 0);
2342 intel_ring_emit(ring, MI_NOOP);
2343 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002344 intel_ring_advance(ring);
2345 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002346}
2347
2348static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002349gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002350 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002351 unsigned flags)
2352{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002353 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002354 int ret;
2355
2356 ret = intel_ring_begin(ring, 4);
2357 if (ret)
2358 return ret;
2359
2360 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002361 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002362 intel_ring_emit(ring, lower_32_bits(offset));
2363 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002364 intel_ring_emit(ring, MI_NOOP);
2365 intel_ring_advance(ring);
2366
2367 return 0;
2368}
2369
2370static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002371hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002372 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002373 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002374{
Akshay Joshi0206e352011-08-16 15:34:10 -04002375 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002376
Akshay Joshi0206e352011-08-16 15:34:10 -04002377 ret = intel_ring_begin(ring, 2);
2378 if (ret)
2379 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002380
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002381 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002382 MI_BATCH_BUFFER_START |
2383 (flags & I915_DISPATCH_SECURE ?
2384 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002385 /* bit0-7 is the length on GEN6+ */
2386 intel_ring_emit(ring, offset);
2387 intel_ring_advance(ring);
2388
2389 return 0;
2390}
2391
2392static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002393gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002394 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002395 unsigned flags)
2396{
2397 int ret;
2398
2399 ret = intel_ring_begin(ring, 2);
2400 if (ret)
2401 return ret;
2402
2403 intel_ring_emit(ring,
2404 MI_BATCH_BUFFER_START |
2405 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002406 /* bit0-7 is the length on GEN6+ */
2407 intel_ring_emit(ring, offset);
2408 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002409
Akshay Joshi0206e352011-08-16 15:34:10 -04002410 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002411}
2412
Chris Wilson549f7362010-10-19 11:19:32 +01002413/* Blitter support (SandyBridge+) */
2414
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002415static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002416 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002417{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002418 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002419 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002420 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002421 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002422
Daniel Vetter6a233c72011-12-14 13:57:07 +01002423 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002424 if (ret)
2425 return ret;
2426
Chris Wilson71a77e02011-02-02 12:13:49 +00002427 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002428 if (INTEL_INFO(ring->dev)->gen >= 8)
2429 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002430 /*
2431 * Bspec vol 1c.3 - blitter engine command streamer:
2432 * "If ENABLED, all TLBs will be invalidated once the flush
2433 * operation is complete. This bit is only valid when the
2434 * Post-Sync Operation field is a value of 1h or 3h."
2435 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002436 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002437 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002438 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002439 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002440 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002441 if (INTEL_INFO(ring->dev)->gen >= 8) {
2442 intel_ring_emit(ring, 0); /* upper addr */
2443 intel_ring_emit(ring, 0); /* value */
2444 } else {
2445 intel_ring_emit(ring, 0);
2446 intel_ring_emit(ring, MI_NOOP);
2447 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002448 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002449
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002450 if (!invalidate && flush) {
2451 if (IS_GEN7(dev))
2452 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2453 else if (IS_BROADWELL(dev))
2454 dev_priv->fbc.need_sw_cache_clean = true;
2455 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002456
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002457 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002458}
2459
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002460int intel_init_render_ring_buffer(struct drm_device *dev)
2461{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002462 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002463 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002464 struct drm_i915_gem_object *obj;
2465 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002466
Daniel Vetter59465b52012-04-11 22:12:48 +02002467 ring->name = "render ring";
2468 ring->id = RCS;
2469 ring->mmio_base = RENDER_RING_BASE;
2470
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002471 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002472 if (i915_semaphore_is_enabled(dev)) {
2473 obj = i915_gem_alloc_object(dev, 4096);
2474 if (obj == NULL) {
2475 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2476 i915.semaphores = 0;
2477 } else {
2478 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2479 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2480 if (ret != 0) {
2481 drm_gem_object_unreference(&obj->base);
2482 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2483 i915.semaphores = 0;
2484 } else
2485 dev_priv->semaphore_obj = obj;
2486 }
2487 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002488
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002489 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002490 ring->add_request = gen6_add_request;
2491 ring->flush = gen8_render_ring_flush;
2492 ring->irq_get = gen8_ring_get_irq;
2493 ring->irq_put = gen8_ring_put_irq;
2494 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2495 ring->get_seqno = gen6_ring_get_seqno;
2496 ring->set_seqno = ring_set_seqno;
2497 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002498 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002499 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002500 ring->semaphore.signal = gen8_rcs_signal;
2501 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002502 }
2503 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002504 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002505 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002506 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002507 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002508 ring->irq_get = gen6_ring_get_irq;
2509 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002510 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002511 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002512 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002513 if (i915_semaphore_is_enabled(dev)) {
2514 ring->semaphore.sync_to = gen6_ring_sync;
2515 ring->semaphore.signal = gen6_signal;
2516 /*
2517 * The current semaphore is only applied on pre-gen8
2518 * platform. And there is no VCS2 ring on the pre-gen8
2519 * platform. So the semaphore between RCS and VCS2 is
2520 * initialized as INVALID. Gen8 will initialize the
2521 * sema between VCS2 and RCS later.
2522 */
2523 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2524 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2525 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2526 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2527 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2528 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2529 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2530 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2531 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2532 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2533 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002534 } else if (IS_GEN5(dev)) {
2535 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002536 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002537 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002538 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002539 ring->irq_get = gen5_ring_get_irq;
2540 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002541 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2542 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002543 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002544 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002545 if (INTEL_INFO(dev)->gen < 4)
2546 ring->flush = gen2_render_ring_flush;
2547 else
2548 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002549 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002550 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002551 if (IS_GEN2(dev)) {
2552 ring->irq_get = i8xx_ring_get_irq;
2553 ring->irq_put = i8xx_ring_put_irq;
2554 } else {
2555 ring->irq_get = i9xx_ring_get_irq;
2556 ring->irq_put = i9xx_ring_put_irq;
2557 }
Daniel Vettere3670312012-04-11 22:12:53 +02002558 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002559 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002560 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002561
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002562 if (IS_HASWELL(dev))
2563 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002564 else if (IS_GEN8(dev))
2565 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002566 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002567 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2568 else if (INTEL_INFO(dev)->gen >= 4)
2569 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2570 else if (IS_I830(dev) || IS_845G(dev))
2571 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2572 else
2573 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002574 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002575 ring->cleanup = render_ring_cleanup;
2576
Daniel Vetterb45305f2012-12-17 16:21:27 +01002577 /* Workaround batchbuffer to combat CS tlb bug. */
2578 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002579 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002580 if (obj == NULL) {
2581 DRM_ERROR("Failed to allocate batch bo\n");
2582 return -ENOMEM;
2583 }
2584
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002585 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002586 if (ret != 0) {
2587 drm_gem_object_unreference(&obj->base);
2588 DRM_ERROR("Failed to ping batch bo\n");
2589 return ret;
2590 }
2591
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002592 ring->scratch.obj = obj;
2593 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002594 }
2595
Daniel Vetter99be1df2014-11-20 00:33:06 +01002596 ret = intel_init_ring_buffer(dev, ring);
2597 if (ret)
2598 return ret;
2599
2600 if (INTEL_INFO(dev)->gen >= 5) {
2601 ret = intel_init_pipe_control(ring);
2602 if (ret)
2603 return ret;
2604 }
2605
2606 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002607}
2608
2609int intel_init_bsd_ring_buffer(struct drm_device *dev)
2610{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002611 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002612 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002613
Daniel Vetter58fa3832012-04-11 22:12:49 +02002614 ring->name = "bsd ring";
2615 ring->id = VCS;
2616
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002617 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002618 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002619 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002620 /* gen6 bsd needs a special wa for tail updates */
2621 if (IS_GEN6(dev))
2622 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002623 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002624 ring->add_request = gen6_add_request;
2625 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002626 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002627 if (INTEL_INFO(dev)->gen >= 8) {
2628 ring->irq_enable_mask =
2629 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2630 ring->irq_get = gen8_ring_get_irq;
2631 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002632 ring->dispatch_execbuffer =
2633 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002634 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002635 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002636 ring->semaphore.signal = gen8_xcs_signal;
2637 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002638 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002639 } else {
2640 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2641 ring->irq_get = gen6_ring_get_irq;
2642 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002643 ring->dispatch_execbuffer =
2644 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002645 if (i915_semaphore_is_enabled(dev)) {
2646 ring->semaphore.sync_to = gen6_ring_sync;
2647 ring->semaphore.signal = gen6_signal;
2648 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2649 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2650 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2651 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2652 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2653 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2654 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2655 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2656 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2657 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2658 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002659 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002660 } else {
2661 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002662 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002663 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002664 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002665 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002666 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002667 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002668 ring->irq_get = gen5_ring_get_irq;
2669 ring->irq_put = gen5_ring_put_irq;
2670 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002671 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002672 ring->irq_get = i9xx_ring_get_irq;
2673 ring->irq_put = i9xx_ring_put_irq;
2674 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002675 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002676 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002677 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002678
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002679 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002680}
Chris Wilson549f7362010-10-19 11:19:32 +01002681
Zhao Yakui845f74a2014-04-17 10:37:37 +08002682/**
Damien Lespiau62659922015-01-29 14:13:40 +00002683 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002684 */
2685int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2686{
2687 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002688 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002689
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002690 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002691 ring->id = VCS2;
2692
2693 ring->write_tail = ring_write_tail;
2694 ring->mmio_base = GEN8_BSD2_RING_BASE;
2695 ring->flush = gen6_bsd_ring_flush;
2696 ring->add_request = gen6_add_request;
2697 ring->get_seqno = gen6_ring_get_seqno;
2698 ring->set_seqno = ring_set_seqno;
2699 ring->irq_enable_mask =
2700 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2701 ring->irq_get = gen8_ring_get_irq;
2702 ring->irq_put = gen8_ring_put_irq;
2703 ring->dispatch_execbuffer =
2704 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002705 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002706 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002707 ring->semaphore.signal = gen8_xcs_signal;
2708 GEN8_RING_SEMAPHORE_INIT;
2709 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002710 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002711
2712 return intel_init_ring_buffer(dev, ring);
2713}
2714
Chris Wilson549f7362010-10-19 11:19:32 +01002715int intel_init_blt_ring_buffer(struct drm_device *dev)
2716{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002717 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002718 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002719
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002720 ring->name = "blitter ring";
2721 ring->id = BCS;
2722
2723 ring->mmio_base = BLT_RING_BASE;
2724 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002725 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002726 ring->add_request = gen6_add_request;
2727 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002728 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002729 if (INTEL_INFO(dev)->gen >= 8) {
2730 ring->irq_enable_mask =
2731 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2732 ring->irq_get = gen8_ring_get_irq;
2733 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002734 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002735 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002736 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002737 ring->semaphore.signal = gen8_xcs_signal;
2738 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002739 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002740 } else {
2741 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2742 ring->irq_get = gen6_ring_get_irq;
2743 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002744 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002745 if (i915_semaphore_is_enabled(dev)) {
2746 ring->semaphore.signal = gen6_signal;
2747 ring->semaphore.sync_to = gen6_ring_sync;
2748 /*
2749 * The current semaphore is only applied on pre-gen8
2750 * platform. And there is no VCS2 ring on the pre-gen8
2751 * platform. So the semaphore between BCS and VCS2 is
2752 * initialized as INVALID. Gen8 will initialize the
2753 * sema between BCS and VCS2 later.
2754 */
2755 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2756 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2757 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2758 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2759 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2760 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2761 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2762 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2763 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2764 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2765 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002766 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002767 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002768
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002769 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002770}
Chris Wilsona7b97612012-07-20 12:41:08 +01002771
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002772int intel_init_vebox_ring_buffer(struct drm_device *dev)
2773{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002774 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002775 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002776
2777 ring->name = "video enhancement ring";
2778 ring->id = VECS;
2779
2780 ring->mmio_base = VEBOX_RING_BASE;
2781 ring->write_tail = ring_write_tail;
2782 ring->flush = gen6_ring_flush;
2783 ring->add_request = gen6_add_request;
2784 ring->get_seqno = gen6_ring_get_seqno;
2785 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002786
2787 if (INTEL_INFO(dev)->gen >= 8) {
2788 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002789 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002790 ring->irq_get = gen8_ring_get_irq;
2791 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002792 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002793 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002794 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002795 ring->semaphore.signal = gen8_xcs_signal;
2796 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002797 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002798 } else {
2799 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2800 ring->irq_get = hsw_vebox_get_irq;
2801 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002802 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002803 if (i915_semaphore_is_enabled(dev)) {
2804 ring->semaphore.sync_to = gen6_ring_sync;
2805 ring->semaphore.signal = gen6_signal;
2806 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2807 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2808 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2809 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2810 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2811 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2812 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2813 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2814 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2815 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2816 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002817 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002818 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002819
2820 return intel_init_ring_buffer(dev, ring);
2821}
2822
Chris Wilsona7b97612012-07-20 12:41:08 +01002823int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002824intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002825{
2826 int ret;
2827
2828 if (!ring->gpu_caches_dirty)
2829 return 0;
2830
2831 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2832 if (ret)
2833 return ret;
2834
2835 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2836
2837 ring->gpu_caches_dirty = false;
2838 return 0;
2839}
2840
2841int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002842intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002843{
2844 uint32_t flush_domains;
2845 int ret;
2846
2847 flush_domains = 0;
2848 if (ring->gpu_caches_dirty)
2849 flush_domains = I915_GEM_GPU_DOMAINS;
2850
2851 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2852 if (ret)
2853 return ret;
2854
2855 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2856
2857 ring->gpu_caches_dirty = false;
2858 return 0;
2859}
Chris Wilsone3efda42014-04-09 09:19:41 +01002860
2861void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002862intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002863{
2864 int ret;
2865
2866 if (!intel_ring_initialized(ring))
2867 return;
2868
2869 ret = intel_ring_idle(ring);
2870 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2871 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2872 ring->name, ret);
2873
2874 stop_ring(ring);
2875}