blob: c938b93c4f83b457b6f0e9e86c23447abba105c2 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Oscar Mateo82e104c2014-07-24 17:04:26 +010056int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000057{
Dave Gordonebd0fd42014-11-27 11:22:49 +000058 intel_ring_update_space(ringbuf);
59 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000060}
61
Oscar Mateo82e104c2014-07-24 17:04:26 +010062bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010063{
64 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020065 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
66}
Chris Wilson09246732013-08-10 22:16:32 +010067
John Harrison6258fbe2015-05-29 17:43:48 +010068static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020069{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010070 struct intel_ringbuffer *ringbuf = ring->buffer;
71 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020072 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010073 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010074 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010075}
76
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000077static int
John Harrisona84c3ae2015-05-29 17:43:57 +010078gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010079 u32 invalidate_domains,
80 u32 flush_domains)
81{
John Harrisona84c3ae2015-05-29 17:43:57 +010082 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010083 u32 cmd;
84 int ret;
85
86 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020087 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 cmd |= MI_NO_WRITE_FLUSH;
89
90 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
91 cmd |= MI_READ_FLUSH;
92
John Harrison5fb9de12015-05-29 17:44:07 +010093 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094 if (ret)
95 return ret;
96
97 intel_ring_emit(ring, cmd);
98 intel_ring_emit(ring, MI_NOOP);
99 intel_ring_advance(ring);
100
101 return 0;
102}
103
104static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100105gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100106 u32 invalidate_domains,
107 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700108{
John Harrisona84c3ae2015-05-29 17:43:57 +0100109 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100110 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100111 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000112 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100113
Chris Wilson36d527d2011-03-19 22:26:49 +0000114 /*
115 * read/write caches:
116 *
117 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
118 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
119 * also flushed at 2d versus 3d pipeline switches.
120 *
121 * read-only caches:
122 *
123 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
124 * MI_READ_FLUSH is set, and is always flushed on 965.
125 *
126 * I915_GEM_DOMAIN_COMMAND may not exist?
127 *
128 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
129 * invalidated when MI_EXE_FLUSH is set.
130 *
131 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
132 * invalidated with every MI_FLUSH.
133 *
134 * TLBs:
135 *
136 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
137 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
138 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
139 * are flushed at any MI_FLUSH.
140 */
141
142 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100143 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000144 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000145 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
146 cmd |= MI_EXE_FLUSH;
147
148 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
149 (IS_G4X(dev) || IS_GEN5(dev)))
150 cmd |= MI_INVALIDATE_ISP;
151
John Harrison5fb9de12015-05-29 17:44:07 +0100152 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000153 if (ret)
154 return ret;
155
156 intel_ring_emit(ring, cmd);
157 intel_ring_emit(ring, MI_NOOP);
158 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000159
160 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800161}
162
Jesse Barnes8d315282011-10-16 10:23:31 +0200163/**
164 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
165 * implementing two workarounds on gen6. From section 1.4.7.1
166 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
167 *
168 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
169 * produced by non-pipelined state commands), software needs to first
170 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
171 * 0.
172 *
173 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
174 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
175 *
176 * And the workaround for these two requires this workaround first:
177 *
178 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
179 * BEFORE the pipe-control with a post-sync op and no write-cache
180 * flushes.
181 *
182 * And this last workaround is tricky because of the requirements on
183 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
184 * volume 2 part 1:
185 *
186 * "1 of the following must also be set:
187 * - Render Target Cache Flush Enable ([12] of DW1)
188 * - Depth Cache Flush Enable ([0] of DW1)
189 * - Stall at Pixel Scoreboard ([1] of DW1)
190 * - Depth Stall ([13] of DW1)
191 * - Post-Sync Operation ([13] of DW1)
192 * - Notify Enable ([8] of DW1)"
193 *
194 * The cache flushes require the workaround flush that triggered this
195 * one, so we can't use it. Depth stall would trigger the same.
196 * Post-sync nonzero is what triggered this second workaround, so we
197 * can't use that one either. Notify enable is IRQs, which aren't
198 * really our business. That leaves only stall at scoreboard.
199 */
200static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100201intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200202{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100203 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100204 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200205 int ret;
206
John Harrison5fb9de12015-05-29 17:44:07 +0100207 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200208 if (ret)
209 return ret;
210
211 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
212 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
213 PIPE_CONTROL_STALL_AT_SCOREBOARD);
214 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
215 intel_ring_emit(ring, 0); /* low dword */
216 intel_ring_emit(ring, 0); /* high dword */
217 intel_ring_emit(ring, MI_NOOP);
218 intel_ring_advance(ring);
219
John Harrison5fb9de12015-05-29 17:44:07 +0100220 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 if (ret)
222 return ret;
223
224 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
225 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
226 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
227 intel_ring_emit(ring, 0);
228 intel_ring_emit(ring, 0);
229 intel_ring_emit(ring, MI_NOOP);
230 intel_ring_advance(ring);
231
232 return 0;
233}
234
235static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100236gen6_render_ring_flush(struct drm_i915_gem_request *req,
237 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200238{
John Harrisona84c3ae2015-05-29 17:43:57 +0100239 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100241 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200242 int ret;
243
Paulo Zanonib3111502012-08-17 18:35:42 -0300244 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100245 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 if (ret)
247 return ret;
248
Jesse Barnes8d315282011-10-16 10:23:31 +0200249 /* Just flush everything. Experiments have shown that reducing the
250 * number of bits based on the write domains has little performance
251 * impact.
252 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 if (flush_domains) {
254 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
255 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
256 /*
257 * Ensure that any following seqno writes only happen
258 * when the render cache is indeed flushed.
259 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200260 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100261 }
262 if (invalidate_domains) {
263 flags |= PIPE_CONTROL_TLB_INVALIDATE;
264 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
269 /*
270 * TLB invalidate requires a post-sync write.
271 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700272 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100273 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200274
John Harrison5fb9de12015-05-29 17:44:07 +0100275 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200276 if (ret)
277 return ret;
278
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100279 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200280 intel_ring_emit(ring, flags);
281 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100282 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200283 intel_ring_advance(ring);
284
285 return 0;
286}
287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100289gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300290{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100291 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 int ret;
293
John Harrison5fb9de12015-05-29 17:44:07 +0100294 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300295 if (ret)
296 return ret;
297
298 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
299 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
300 PIPE_CONTROL_STALL_AT_SCOREBOARD);
301 intel_ring_emit(ring, 0);
302 intel_ring_emit(ring, 0);
303 intel_ring_advance(ring);
304
305 return 0;
306}
307
308static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100309gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 u32 invalidate_domains, u32 flush_domains)
311{
John Harrisona84c3ae2015-05-29 17:43:57 +0100312 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300313 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100314 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300315 int ret;
316
Paulo Zanonif3987632012-08-17 18:35:43 -0300317 /*
318 * Ensure that any following seqno writes only happen when the render
319 * cache is indeed flushed.
320 *
321 * Workaround: 4th PIPE_CONTROL command (except the ones with only
322 * read-cache invalidate bits set) must have the CS_STALL bit set. We
323 * don't try to be clever and just set it unconditionally.
324 */
325 flags |= PIPE_CONTROL_CS_STALL;
326
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 /* Just flush everything. Experiments have shown that reducing the
328 * number of bits based on the write domains has little performance
329 * impact.
330 */
331 if (flush_domains) {
332 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
333 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800334 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100335 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336 }
337 if (invalidate_domains) {
338 flags |= PIPE_CONTROL_TLB_INVALIDATE;
339 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
342 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
343 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000344 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 /*
346 * TLB invalidate requires a post-sync write.
347 */
348 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200349 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300350
Chris Wilsonadd284a2014-12-16 08:44:32 +0000351 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
352
Paulo Zanonif3987632012-08-17 18:35:43 -0300353 /* Workaround: we must issue a pipe_control with CS-stall bit
354 * set before a pipe_control command that has the state cache
355 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100356 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358
John Harrison5fb9de12015-05-29 17:44:07 +0100359 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300360 if (ret)
361 return ret;
362
363 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
364 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200365 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 intel_ring_emit(ring, 0);
367 intel_ring_advance(ring);
368
369 return 0;
370}
371
Ben Widawskya5f3d682013-11-02 21:07:27 -0700372static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100373gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 u32 flags, u32 scratch_addr)
375{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100376 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300377 int ret;
378
John Harrison5fb9de12015-05-29 17:44:07 +0100379 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300380 if (ret)
381 return ret;
382
383 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
384 intel_ring_emit(ring, flags);
385 intel_ring_emit(ring, scratch_addr);
386 intel_ring_emit(ring, 0);
387 intel_ring_emit(ring, 0);
388 intel_ring_emit(ring, 0);
389 intel_ring_advance(ring);
390
391 return 0;
392}
393
394static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100395gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700396 u32 invalidate_domains, u32 flush_domains)
397{
398 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100399 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800400 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700401
402 flags |= PIPE_CONTROL_CS_STALL;
403
404 if (flush_domains) {
405 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
406 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800407 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100408 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409 }
410 if (invalidate_domains) {
411 flags |= PIPE_CONTROL_TLB_INVALIDATE;
412 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
416 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
417 flags |= PIPE_CONTROL_QW_WRITE;
418 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800419
420 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100421 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800422 PIPE_CONTROL_CS_STALL |
423 PIPE_CONTROL_STALL_AT_SCOREBOARD,
424 0);
425 if (ret)
426 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 }
428
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100429 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430}
431
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100432static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100433 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300435 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100436 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800437}
438
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100439u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000442 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800443
Chris Wilson50877442014-03-21 12:41:53 +0000444 if (INTEL_INFO(ring->dev)->gen >= 8)
445 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
446 RING_ACTHD_UDW(ring->mmio_base));
447 else if (INTEL_INFO(ring->dev)->gen >= 4)
448 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
449 else
450 acthd = I915_READ(ACTHD);
451
452 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800453}
454
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100455static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456{
457 struct drm_i915_private *dev_priv = ring->dev->dev_private;
458 u32 addr;
459
460 addr = dev_priv->status_page_dmah->busaddr;
461 if (INTEL_INFO(ring->dev)->gen >= 4)
462 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
463 I915_WRITE(HWS_PGA, addr);
464}
465
Damien Lespiauaf75f262015-02-10 19:32:17 +0000466static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
467{
468 struct drm_device *dev = ring->dev;
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200470 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471
472 /* The ring status page addresses are no longer next to the rest of
473 * the ring registers as of gen7.
474 */
475 if (IS_GEN7(dev)) {
476 switch (ring->id) {
477 case RCS:
478 mmio = RENDER_HWS_PGA_GEN7;
479 break;
480 case BCS:
481 mmio = BLT_HWS_PGA_GEN7;
482 break;
483 /*
484 * VCS2 actually doesn't exist on Gen7. Only shut up
485 * gcc switch check warning
486 */
487 case VCS2:
488 case VCS:
489 mmio = BSD_HWS_PGA_GEN7;
490 break;
491 case VECS:
492 mmio = VEBOX_HWS_PGA_GEN7;
493 break;
494 }
495 } else if (IS_GEN6(ring->dev)) {
496 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
497 } else {
498 /* XXX: gen8 returns to sanity */
499 mmio = RING_HWS_PGA(ring->mmio_base);
500 }
501
502 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
503 POSTING_READ(mmio);
504
505 /*
506 * Flush the TLB for this page
507 *
508 * FIXME: These two bits have disappeared on gen8, so a question
509 * arises: do we still need this and if so how should we go about
510 * invalidating the TLB?
511 */
512 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200513 i915_reg_t reg = RING_INSTPM(ring->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000514
515 /* ring should be idle before issuing a sync flush*/
516 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
517
518 I915_WRITE(reg,
519 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
520 INSTPM_SYNC_FLUSH));
521 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
522 1000))
523 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
524 ring->name);
525 }
526}
527
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100528static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100529{
530 struct drm_i915_private *dev_priv = to_i915(ring->dev);
531
532 if (!IS_GEN2(ring->dev)) {
533 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200534 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
535 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100536 /* Sometimes we observe that the idle flag is not
537 * set even though the ring is empty. So double
538 * check before giving up.
539 */
540 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
541 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100542 }
543 }
544
545 I915_WRITE_CTL(ring, 0);
546 I915_WRITE_HEAD(ring, 0);
547 ring->write_tail(ring, 0);
548
549 if (!IS_GEN2(ring->dev)) {
550 (void)I915_READ_CTL(ring);
551 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
552 }
553
554 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
555}
556
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100557static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800558{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200559 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300560 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100561 struct intel_ringbuffer *ringbuf = ring->buffer;
562 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200563 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564
Mika Kuoppala59bad942015-01-16 11:34:40 +0200565 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200566
Chris Wilson9991ae72014-04-02 16:36:07 +0100567 if (!stop_ring(ring)) {
568 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000569 DRM_DEBUG_KMS("%s head not reset to zero "
570 "ctl %08x head %08x tail %08x start %08x\n",
571 ring->name,
572 I915_READ_CTL(ring),
573 I915_READ_HEAD(ring),
574 I915_READ_TAIL(ring),
575 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Chris Wilson9991ae72014-04-02 16:36:07 +0100577 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000578 DRM_ERROR("failed to set %s head to zero "
579 "ctl %08x head %08x tail %08x start %08x\n",
580 ring->name,
581 I915_READ_CTL(ring),
582 I915_READ_HEAD(ring),
583 I915_READ_TAIL(ring),
584 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100585 ret = -EIO;
586 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000587 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700588 }
589
Chris Wilson9991ae72014-04-02 16:36:07 +0100590 if (I915_NEED_GFX_HWS(dev))
591 intel_ring_setup_status_page(ring);
592 else
593 ring_setup_phys_status_page(ring);
594
Jiri Kosinaece4a172014-08-07 16:29:53 +0200595 /* Enforce ordering by reading HEAD register back */
596 I915_READ_HEAD(ring);
597
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200598 /* Initialize the ring. This must happen _after_ we've cleared the ring
599 * registers with the above sequence (the readback of the HEAD registers
600 * also enforces ordering), otherwise the hw might lose the new ring
601 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700602 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100603
604 /* WaClearRingBufHeadRegAtInit:ctg,elk */
605 if (I915_READ_HEAD(ring))
606 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
607 ring->name, I915_READ_HEAD(ring));
608 I915_WRITE_HEAD(ring, 0);
609 (void)I915_READ_HEAD(ring);
610
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200611 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100612 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000613 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800614
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400616 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700617 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400618 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000619 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100620 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
621 ring->name,
622 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
623 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
624 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200625 ret = -EIO;
626 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 }
628
Dave Gordonebd0fd42014-11-27 11:22:49 +0000629 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100630 ringbuf->head = I915_READ_HEAD(ring);
631 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000632 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000633
Chris Wilson50f018d2013-06-10 11:20:19 +0100634 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
635
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200636out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200637 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200638
639 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700640}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800641
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100642void
643intel_fini_pipe_control(struct intel_engine_cs *ring)
644{
645 struct drm_device *dev = ring->dev;
646
647 if (ring->scratch.obj == NULL)
648 return;
649
650 if (INTEL_INFO(dev)->gen >= 5) {
651 kunmap(sg_page(ring->scratch.obj->pages->sgl));
652 i915_gem_object_ggtt_unpin(ring->scratch.obj);
653 }
654
655 drm_gem_object_unreference(&ring->scratch.obj->base);
656 ring->scratch.obj = NULL;
657}
658
659int
660intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662 int ret;
663
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100664 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100666 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
667 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 DRM_ERROR("Failed to allocate seqno page\n");
669 ret = -ENOMEM;
670 goto err;
671 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100672
Daniel Vettera9cc7262014-02-14 14:01:13 +0100673 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
674 if (ret)
675 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000676
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100677 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000678 if (ret)
679 goto err_unref;
680
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100681 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
682 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
683 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800684 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000685 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800686 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000687
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200688 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100689 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 return 0;
691
692err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800693 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000694err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 return ret;
698}
699
John Harrisone2be4fa2015-05-29 17:43:54 +0100700static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100701{
Mika Kuoppala72253422014-10-07 17:21:26 +0300702 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100703 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100704 struct drm_device *dev = ring->dev;
705 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300706 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100707
Francisco Jerez02235802015-10-07 14:44:01 +0300708 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710
Mika Kuoppala72253422014-10-07 17:21:26 +0300711 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100712 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713 if (ret)
714 return ret;
715
John Harrison5fb9de12015-05-29 17:44:07 +0100716 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300717 if (ret)
718 return ret;
719
Arun Siluvery22a916a2014-10-22 18:59:52 +0100720 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200722 intel_ring_emit_reg(ring, w->reg[i].addr);
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 intel_ring_emit(ring, w->reg[i].value);
724 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100725 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300726
727 intel_ring_advance(ring);
728
729 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100730 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300731 if (ret)
732 return ret;
733
734 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
735
736 return 0;
737}
738
John Harrison87531812015-05-29 17:43:44 +0100739static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100740{
741 int ret;
742
John Harrisone2be4fa2015-05-29 17:43:54 +0100743 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100744 if (ret != 0)
745 return ret;
746
John Harrisonbe013632015-05-29 17:43:45 +0100747 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100748 if (ret)
749 DRM_ERROR("init render state: %d\n", ret);
750
751 return ret;
752}
753
Mika Kuoppala72253422014-10-07 17:21:26 +0300754static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200755 i915_reg_t addr,
756 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300757{
758 const u32 idx = dev_priv->workarounds.count;
759
760 if (WARN_ON(idx >= I915_MAX_WA_REGS))
761 return -ENOSPC;
762
763 dev_priv->workarounds.reg[idx].addr = addr;
764 dev_priv->workarounds.reg[idx].value = val;
765 dev_priv->workarounds.reg[idx].mask = mask;
766
767 dev_priv->workarounds.count++;
768
769 return 0;
770}
771
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100772#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000773 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300774 if (r) \
775 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100776 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300777
778#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000779 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300780
781#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000782 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300783
Damien Lespiau98533252014-12-08 17:33:51 +0000784#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000785 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000787#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
788#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000790#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
Arun Siluvery33136b02016-01-21 21:43:47 +0000792static int wa_ring_whitelist_reg(struct intel_engine_cs *ring, i915_reg_t reg)
793{
794 struct drm_i915_private *dev_priv = ring->dev->dev_private;
795 struct i915_workarounds *wa = &dev_priv->workarounds;
796 const uint32_t index = wa->hw_whitelist_count[ring->id];
797
798 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
799 return -EINVAL;
800
801 WA_WRITE(RING_FORCE_TO_NONPRIV(ring->mmio_base, index),
802 i915_mmio_reg_offset(reg));
803 wa->hw_whitelist_count[ring->id]++;
804
805 return 0;
806}
807
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100808static int gen8_init_workarounds(struct intel_engine_cs *ring)
809{
Arun Siluvery68c61982015-09-25 17:40:38 +0100810 struct drm_device *dev = ring->dev;
811 struct drm_i915_private *dev_priv = dev->dev_private;
812
813 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100814
Arun Siluvery717d84d2015-09-25 17:40:39 +0100815 /* WaDisableAsyncFlipPerfMode:bdw,chv */
816 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
817
Arun Siluveryd0581192015-09-25 17:40:40 +0100818 /* WaDisablePartialInstShootdown:bdw,chv */
819 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
820 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
821
Arun Siluverya340af52015-09-25 17:40:45 +0100822 /* Use Force Non-Coherent whenever executing a 3D context. This is a
823 * workaround for for a possible hang in the unlikely event a TLB
824 * invalidation occurs during a PSD flush.
825 */
826 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100827 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100828 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100829 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100830 HDC_FORCE_NON_COHERENT);
831
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100832 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
833 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
834 * polygons in the same 8x4 pixel/sample area to be processed without
835 * stalling waiting for the earlier ones to write to Hierarchical Z
836 * buffer."
837 *
838 * This optimization is off by default for BDW and CHV; turn it on.
839 */
840 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
841
Arun Siluvery48404632015-09-25 17:40:43 +0100842 /* Wa4x4STCOptimizationDisable:bdw,chv */
843 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
844
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100845 /*
846 * BSpec recommends 8x4 when MSAA is used,
847 * however in practice 16x4 seems fastest.
848 *
849 * Note that PS/WM thread counts depend on the WIZ hashing
850 * disable bit, which we don't touch here, but it's good
851 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
852 */
853 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
854 GEN6_WIZ_HASHING_MASK,
855 GEN6_WIZ_HASHING_16x4);
856
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100857 return 0;
858}
859
Mika Kuoppala72253422014-10-07 17:21:26 +0300860static int bdw_init_workarounds(struct intel_engine_cs *ring)
861{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100862 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300863 struct drm_device *dev = ring->dev;
864 struct drm_i915_private *dev_priv = dev->dev_private;
865
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100866 ret = gen8_init_workarounds(ring);
867 if (ret)
868 return ret;
869
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700870 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100871 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100872
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700873 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300874 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
875 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100876
Mika Kuoppala72253422014-10-07 17:21:26 +0300877 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
878 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100879
Mika Kuoppala72253422014-10-07 17:21:26 +0300880 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000881 /* WaForceContextSaveRestoreNonCoherent:bdw */
882 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000883 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100885
Arun Siluvery86d7f232014-08-26 14:44:50 +0100886 return 0;
887}
888
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300889static int chv_init_workarounds(struct intel_engine_cs *ring)
890{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100891 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300892 struct drm_device *dev = ring->dev;
893 struct drm_i915_private *dev_priv = dev->dev_private;
894
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100895 ret = gen8_init_workarounds(ring);
896 if (ret)
897 return ret;
898
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300899 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100900 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300901
Kenneth Graunked60de812015-01-10 18:02:22 -0800902 /* Improve HiZ throughput on CHV. */
903 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
904
Mika Kuoppala72253422014-10-07 17:21:26 +0300905 return 0;
906}
907
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000908static int gen9_init_workarounds(struct intel_engine_cs *ring)
909{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000910 struct drm_device *dev = ring->dev;
911 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300912 uint32_t tmp;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000913 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000914
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300915 /* WaEnableLbsSlaRetryTimerDecrement:skl */
916 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
917 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
918
919 /* WaDisableKillLogic:bxt,skl */
920 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
921 ECOCHK_DIS_TLB);
922
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100923 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000924 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
925 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
926
Nick Hoatha119a6e2015-05-07 14:15:30 +0100927 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000928 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
929 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
930
Jani Nikulae87a0052015-10-20 15:22:02 +0300931 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
932 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
933 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000934 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
935 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000936
Jani Nikulae87a0052015-10-20 15:22:02 +0300937 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
938 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
939 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000940 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
941 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100942 /*
943 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
944 * but we do that in per ctx batchbuffer as there is an issue
945 * with this register not getting restored on ctx restore
946 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000947 }
948
Jani Nikulae87a0052015-10-20 15:22:02 +0300949 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
950 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
Nick Hoathcac23df2015-02-05 10:47:22 +0000951 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
952 GEN9_ENABLE_YV12_BUGFIX);
Nick Hoathcac23df2015-02-05 10:47:22 +0000953
Nick Hoath50683682015-05-07 14:15:35 +0100954 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100955 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100956 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
957 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000958
Nick Hoath16be17a2015-05-07 14:15:37 +0100959 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000960 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
961 GEN9_CCS_TLB_PREFETCH_ENABLE);
962
Imre Deak5a2ae952015-05-19 15:04:59 +0300963 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300964 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
965 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200966 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
967 PIXEL_MASK_CAMMING_DISABLE);
968
Imre Deak8ea6f892015-05-19 17:05:42 +0300969 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
970 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Jani Nikulae87a0052015-10-20 15:22:02 +0300971 if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
972 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300973 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
974 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
975
Arun Siluvery8c761602015-09-08 10:31:48 +0100976 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300977 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100978 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
979 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100980
Robert Beckett6b6d5622015-09-08 10:31:52 +0100981 /* WaDisableSTUnitPowerOptimization:skl,bxt */
982 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
983
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000984 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
985 ret= wa_ring_whitelist_reg(ring, GEN8_CS_CHICKEN1);
986 if (ret)
987 return ret;
988
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000989 return 0;
990}
991
Damien Lespiaub7668792015-02-14 18:30:29 +0000992static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000993{
Damien Lespiaub7668792015-02-14 18:30:29 +0000994 struct drm_device *dev = ring->dev;
995 struct drm_i915_private *dev_priv = dev->dev_private;
996 u8 vals[3] = { 0, 0, 0 };
997 unsigned int i;
998
999 for (i = 0; i < 3; i++) {
1000 u8 ss;
1001
1002 /*
1003 * Only consider slices where one, and only one, subslice has 7
1004 * EUs
1005 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001006 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001007 continue;
1008
1009 /*
1010 * subslice_7eu[i] != 0 (because of the check above) and
1011 * ss_max == 4 (maximum number of subslices possible per slice)
1012 *
1013 * -> 0 <= ss <= 3;
1014 */
1015 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1016 vals[i] = 3 - ss;
1017 }
1018
1019 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1020 return 0;
1021
1022 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1023 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1024 GEN9_IZ_HASHING_MASK(2) |
1025 GEN9_IZ_HASHING_MASK(1) |
1026 GEN9_IZ_HASHING_MASK(0),
1027 GEN9_IZ_HASHING(2, vals[2]) |
1028 GEN9_IZ_HASHING(1, vals[1]) |
1029 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001030
Mika Kuoppala72253422014-10-07 17:21:26 +03001031 return 0;
1032}
1033
Damien Lespiau8d205492015-02-09 19:33:15 +00001034static int skl_init_workarounds(struct intel_engine_cs *ring)
1035{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001036 int ret;
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001037 struct drm_device *dev = ring->dev;
1038 struct drm_i915_private *dev_priv = dev->dev_private;
1039
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001040 ret = gen9_init_workarounds(ring);
1041 if (ret)
1042 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001043
Jani Nikulae87a0052015-10-20 15:22:02 +03001044 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001045 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1046 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1047 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1048 }
1049
1050 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1051 * involving this register should also be added to WA batch as required.
1052 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001053 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001054 /* WaDisableLSQCROPERFforOCL:skl */
1055 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1056 GEN8_LQSC_RO_PERF_DIS);
1057
1058 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001059 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001060 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1061 GEN9_GAPS_TSV_CREDIT_DISABLE));
1062 }
1063
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001064 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001065 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001066 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1067 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1068
Mika Kuoppalae2386592015-12-18 16:14:53 +02001069 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001070 /*
1071 *Use Force Non-Coherent whenever executing a 3D context. This
1072 * is a workaround for a possible hang in the unlikely event
1073 * a TLB invalidation occurs during a PSD flush.
1074 */
1075 /* WaForceEnableNonCoherent:skl */
1076 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1077 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001078
1079 /* WaDisableHDCInvalidation:skl */
1080 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1081 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001082 }
1083
Jani Nikulae87a0052015-10-20 15:22:02 +03001084 /* WaBarrierPerformanceFixDisable:skl */
1085 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001086 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1087 HDC_FENCE_DEST_SLM_DISABLE |
1088 HDC_BARRIER_PERFORMANCE_DISABLE);
1089
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001090 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001091 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001092 WA_SET_BIT_MASKED(
1093 GEN7_HALF_SLICE_CHICKEN1,
1094 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001095
Damien Lespiaub7668792015-02-14 18:30:29 +00001096 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001097}
1098
Nick Hoathcae04372015-03-17 11:39:38 +02001099static int bxt_init_workarounds(struct intel_engine_cs *ring)
1100{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001101 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001102 struct drm_device *dev = ring->dev;
1103 struct drm_i915_private *dev_priv = dev->dev_private;
1104
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001105 ret = gen9_init_workarounds(ring);
1106 if (ret)
1107 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001108
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001109 /* WaStoreMultiplePTEenable:bxt */
1110 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001111 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001112 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1113
1114 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001115 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001116 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1117 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1118 }
1119
Nick Hoathdfb601e2015-04-10 13:12:24 +01001120 /* WaDisableThreadStallDopClockGating:bxt */
1121 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1122 STALL_DOP_GATING_DISABLE);
1123
Nick Hoath983b4b92015-04-10 13:12:25 +01001124 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001125 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001126 WA_SET_BIT_MASKED(
1127 GEN7_HALF_SLICE_CHICKEN1,
1128 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1129 }
1130
Nick Hoathcae04372015-03-17 11:39:38 +02001131 return 0;
1132}
1133
Michel Thierry771b9a52014-11-11 16:47:33 +00001134int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001135{
1136 struct drm_device *dev = ring->dev;
1137 struct drm_i915_private *dev_priv = dev->dev_private;
1138
1139 WARN_ON(ring->id != RCS);
1140
1141 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001142 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001143
1144 if (IS_BROADWELL(dev))
1145 return bdw_init_workarounds(ring);
1146
1147 if (IS_CHERRYVIEW(dev))
1148 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001149
Damien Lespiau8d205492015-02-09 19:33:15 +00001150 if (IS_SKYLAKE(dev))
1151 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001152
1153 if (IS_BROXTON(dev))
1154 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001155
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001156 return 0;
1157}
1158
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001159static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001160{
Chris Wilson78501ea2010-10-27 12:18:21 +01001161 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001162 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001163 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001164 if (ret)
1165 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001166
Akash Goel61a563a2014-03-25 18:01:50 +05301167 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1168 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001169 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001170
1171 /* We need to disable the AsyncFlip performance optimisations in order
1172 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1173 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001174 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001175 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001176 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001177 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001178 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1179
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001180 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301181 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001182 if (INTEL_INFO(dev)->gen == 6)
1183 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001184 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001185
Akash Goel01fa0302014-03-24 23:00:04 +05301186 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001187 if (IS_GEN7(dev))
1188 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301189 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001190 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001191
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001192 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001193 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1194 * "If this bit is set, STCunit will have LRA as replacement
1195 * policy. [...] This bit must be reset. LRA replacement
1196 * policy is not supported."
1197 */
1198 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001199 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001200 }
1201
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001202 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001203 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001204
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001205 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001206 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001207
Mika Kuoppala72253422014-10-07 17:21:26 +03001208 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001209}
1210
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001211static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001212{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001213 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001214 struct drm_i915_private *dev_priv = dev->dev_private;
1215
1216 if (dev_priv->semaphore_obj) {
1217 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1218 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1219 dev_priv->semaphore_obj = NULL;
1220 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001221
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001222 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001223}
1224
John Harrisonf7169682015-05-29 17:44:05 +01001225static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001226 unsigned int num_dwords)
1227{
1228#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001229 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001230 struct drm_device *dev = signaller->dev;
1231 struct drm_i915_private *dev_priv = dev->dev_private;
1232 struct intel_engine_cs *waiter;
1233 int i, ret, num_rings;
1234
1235 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1236 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1237#undef MBOX_UPDATE_DWORDS
1238
John Harrison5fb9de12015-05-29 17:44:07 +01001239 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001240 if (ret)
1241 return ret;
1242
1243 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001244 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001245 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1246 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1247 continue;
1248
John Harrisonf7169682015-05-29 17:44:05 +01001249 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001250 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1251 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1252 PIPE_CONTROL_QW_WRITE |
1253 PIPE_CONTROL_FLUSH_ENABLE);
1254 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1255 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001256 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001257 intel_ring_emit(signaller, 0);
1258 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1259 MI_SEMAPHORE_TARGET(waiter->id));
1260 intel_ring_emit(signaller, 0);
1261 }
1262
1263 return 0;
1264}
1265
John Harrisonf7169682015-05-29 17:44:05 +01001266static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001267 unsigned int num_dwords)
1268{
1269#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001270 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001271 struct drm_device *dev = signaller->dev;
1272 struct drm_i915_private *dev_priv = dev->dev_private;
1273 struct intel_engine_cs *waiter;
1274 int i, ret, num_rings;
1275
1276 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1277 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1278#undef MBOX_UPDATE_DWORDS
1279
John Harrison5fb9de12015-05-29 17:44:07 +01001280 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001281 if (ret)
1282 return ret;
1283
1284 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001285 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001286 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1287 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1288 continue;
1289
John Harrisonf7169682015-05-29 17:44:05 +01001290 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001291 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1292 MI_FLUSH_DW_OP_STOREDW);
1293 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1294 MI_FLUSH_DW_USE_GTT);
1295 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001296 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001297 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1298 MI_SEMAPHORE_TARGET(waiter->id));
1299 intel_ring_emit(signaller, 0);
1300 }
1301
1302 return 0;
1303}
1304
John Harrisonf7169682015-05-29 17:44:05 +01001305static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001306 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001307{
John Harrisonf7169682015-05-29 17:44:05 +01001308 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001309 struct drm_device *dev = signaller->dev;
1310 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001311 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001312 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001313
Ben Widawskya1444b72014-06-30 09:53:35 -07001314#define MBOX_UPDATE_DWORDS 3
1315 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1316 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1317#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001318
John Harrison5fb9de12015-05-29 17:44:07 +01001319 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001320 if (ret)
1321 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001322
Ben Widawsky78325f22014-04-29 14:52:29 -07001323 for_each_ring(useless, dev_priv, i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001324 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[i];
1325
1326 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001327 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001328
Ben Widawsky78325f22014-04-29 14:52:29 -07001329 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001330 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001331 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001332 }
1333 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001334
Ben Widawskya1444b72014-06-30 09:53:35 -07001335 /* If num_dwords was rounded, make sure the tail pointer is correct */
1336 if (num_rings % 2 == 0)
1337 intel_ring_emit(signaller, MI_NOOP);
1338
Ben Widawsky024a43e2014-04-29 14:52:30 -07001339 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001340}
1341
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001342/**
1343 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001344 *
1345 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001346 *
1347 * Update the mailbox registers in the *other* rings with the current seqno.
1348 * This acts like a signal in the canonical semaphore.
1349 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001350static int
John Harrisonee044a82015-05-29 17:44:00 +01001351gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001352{
John Harrisonee044a82015-05-29 17:44:00 +01001353 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001354 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001355
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001356 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001357 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001358 else
John Harrison5fb9de12015-05-29 17:44:07 +01001359 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001360
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001361 if (ret)
1362 return ret;
1363
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001364 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1365 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001366 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001367 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001368 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001369
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001370 return 0;
1371}
1372
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001373static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1374 u32 seqno)
1375{
1376 struct drm_i915_private *dev_priv = dev->dev_private;
1377 return dev_priv->last_seqno < seqno;
1378}
1379
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001380/**
1381 * intel_ring_sync - sync the waiter to the signaller on seqno
1382 *
1383 * @waiter - ring that is waiting
1384 * @signaller - ring which has, or will signal
1385 * @seqno - seqno which the waiter will block on
1386 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001387
1388static int
John Harrison599d9242015-05-29 17:44:04 +01001389gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001390 struct intel_engine_cs *signaller,
1391 u32 seqno)
1392{
John Harrison599d9242015-05-29 17:44:04 +01001393 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001394 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1395 int ret;
1396
John Harrison5fb9de12015-05-29 17:44:07 +01001397 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001398 if (ret)
1399 return ret;
1400
1401 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1402 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001403 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001404 MI_SEMAPHORE_SAD_GTE_SDD);
1405 intel_ring_emit(waiter, seqno);
1406 intel_ring_emit(waiter,
1407 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1408 intel_ring_emit(waiter,
1409 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1410 intel_ring_advance(waiter);
1411 return 0;
1412}
1413
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001414static int
John Harrison599d9242015-05-29 17:44:04 +01001415gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001416 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001417 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001418{
John Harrison599d9242015-05-29 17:44:04 +01001419 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001420 u32 dw1 = MI_SEMAPHORE_MBOX |
1421 MI_SEMAPHORE_COMPARE |
1422 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001423 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1424 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001425
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001426 /* Throughout all of the GEM code, seqno passed implies our current
1427 * seqno is >= the last seqno executed. However for hardware the
1428 * comparison is strictly greater than.
1429 */
1430 seqno -= 1;
1431
Ben Widawskyebc348b2014-04-29 14:52:28 -07001432 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001433
John Harrison5fb9de12015-05-29 17:44:07 +01001434 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001435 if (ret)
1436 return ret;
1437
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001438 /* If seqno wrap happened, omit the wait with no-ops */
1439 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001440 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001441 intel_ring_emit(waiter, seqno);
1442 intel_ring_emit(waiter, 0);
1443 intel_ring_emit(waiter, MI_NOOP);
1444 } else {
1445 intel_ring_emit(waiter, MI_NOOP);
1446 intel_ring_emit(waiter, MI_NOOP);
1447 intel_ring_emit(waiter, MI_NOOP);
1448 intel_ring_emit(waiter, MI_NOOP);
1449 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001450 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001451
1452 return 0;
1453}
1454
Chris Wilsonc6df5412010-12-15 09:56:50 +00001455#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1456do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001457 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1458 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001459 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1460 intel_ring_emit(ring__, 0); \
1461 intel_ring_emit(ring__, 0); \
1462} while (0)
1463
1464static int
John Harrisonee044a82015-05-29 17:44:00 +01001465pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001466{
John Harrisonee044a82015-05-29 17:44:00 +01001467 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001468 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001469 int ret;
1470
1471 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1472 * incoherent with writes to memory, i.e. completely fubar,
1473 * so we need to use PIPE_NOTIFY instead.
1474 *
1475 * However, we also need to workaround the qword write
1476 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1477 * memory before requesting an interrupt.
1478 */
John Harrison5fb9de12015-05-29 17:44:07 +01001479 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001480 if (ret)
1481 return ret;
1482
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001483 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001484 PIPE_CONTROL_WRITE_FLUSH |
1485 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001486 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001487 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001488 intel_ring_emit(ring, 0);
1489 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001490 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001491 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001492 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001493 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001494 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001495 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001496 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001497 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001498 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001499 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001500
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001501 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001502 PIPE_CONTROL_WRITE_FLUSH |
1503 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001504 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001505 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001506 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001507 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001508 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001509
Chris Wilsonc6df5412010-12-15 09:56:50 +00001510 return 0;
1511}
1512
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001513static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001514gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001515{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001516 /* Workaround to force correct ordering between irq and seqno writes on
1517 * ivb (and maybe also on snb) by reading from a CS register (like
1518 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001519 if (!lazy_coherency) {
1520 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1521 POSTING_READ(RING_ACTHD(ring->mmio_base));
1522 }
1523
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001524 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1525}
1526
1527static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001528ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001529{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001530 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1531}
1532
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001533static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001534ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001535{
1536 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1537}
1538
Chris Wilsonc6df5412010-12-15 09:56:50 +00001539static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001540pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001541{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001542 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001543}
1544
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001545static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001546pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001547{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001548 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001549}
1550
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001551static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001552gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001553{
1554 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001555 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001556 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001557
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001558 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001559 return false;
1560
Chris Wilson7338aef2012-04-24 21:48:47 +01001561 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001562 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001563 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001564 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001565
1566 return true;
1567}
1568
1569static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001570gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001571{
1572 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001573 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001574 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001575
Chris Wilson7338aef2012-04-24 21:48:47 +01001576 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001577 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001578 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001580}
1581
1582static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001583i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001584{
Chris Wilson78501ea2010-10-27 12:18:21 +01001585 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001586 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001587 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001588
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001589 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001590 return false;
1591
Chris Wilson7338aef2012-04-24 21:48:47 +01001592 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001593 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001594 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1595 I915_WRITE(IMR, dev_priv->irq_mask);
1596 POSTING_READ(IMR);
1597 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001598 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001599
1600 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001601}
1602
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001603static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001604i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001605{
Chris Wilson78501ea2010-10-27 12:18:21 +01001606 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001607 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001608 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001609
Chris Wilson7338aef2012-04-24 21:48:47 +01001610 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001611 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001612 dev_priv->irq_mask |= ring->irq_enable_mask;
1613 I915_WRITE(IMR, dev_priv->irq_mask);
1614 POSTING_READ(IMR);
1615 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001616 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001617}
1618
Chris Wilsonc2798b12012-04-22 21:13:57 +01001619static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001620i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001621{
1622 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001623 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001624 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001625
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001626 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001627 return false;
1628
Chris Wilson7338aef2012-04-24 21:48:47 +01001629 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001630 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001631 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1632 I915_WRITE16(IMR, dev_priv->irq_mask);
1633 POSTING_READ16(IMR);
1634 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001635 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001636
1637 return true;
1638}
1639
1640static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001641i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001642{
1643 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001644 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001645 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001646
Chris Wilson7338aef2012-04-24 21:48:47 +01001647 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001648 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001649 dev_priv->irq_mask |= ring->irq_enable_mask;
1650 I915_WRITE16(IMR, dev_priv->irq_mask);
1651 POSTING_READ16(IMR);
1652 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001653 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001654}
1655
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001656static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001657bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001658 u32 invalidate_domains,
1659 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001660{
John Harrisona84c3ae2015-05-29 17:43:57 +01001661 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001662 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001663
John Harrison5fb9de12015-05-29 17:44:07 +01001664 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001665 if (ret)
1666 return ret;
1667
1668 intel_ring_emit(ring, MI_FLUSH);
1669 intel_ring_emit(ring, MI_NOOP);
1670 intel_ring_advance(ring);
1671 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001672}
1673
Chris Wilson3cce4692010-10-27 16:11:02 +01001674static int
John Harrisonee044a82015-05-29 17:44:00 +01001675i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001676{
John Harrisonee044a82015-05-29 17:44:00 +01001677 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001678 int ret;
1679
John Harrison5fb9de12015-05-29 17:44:07 +01001680 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001681 if (ret)
1682 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001683
Chris Wilson3cce4692010-10-27 16:11:02 +01001684 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1685 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001686 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001687 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001688 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001689
Chris Wilson3cce4692010-10-27 16:11:02 +01001690 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001691}
1692
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001693static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001694gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001695{
1696 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001697 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001698 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001699
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001700 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1701 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001702
Chris Wilson7338aef2012-04-24 21:48:47 +01001703 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001704 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001705 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001706 I915_WRITE_IMR(ring,
1707 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001708 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001709 else
1710 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001711 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001712 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001713 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001714
1715 return true;
1716}
1717
1718static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001719gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001720{
1721 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001722 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001723 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001724
Chris Wilson7338aef2012-04-24 21:48:47 +01001725 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001726 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001727 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001728 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001729 else
1730 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001731 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001732 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001733 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001734}
1735
Ben Widawskya19d2932013-05-28 19:22:30 -07001736static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001737hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001738{
1739 struct drm_device *dev = ring->dev;
1740 struct drm_i915_private *dev_priv = dev->dev_private;
1741 unsigned long flags;
1742
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001743 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001744 return false;
1745
Daniel Vetter59cdb632013-07-04 23:35:28 +02001746 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001747 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001748 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001749 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001750 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001751 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001752
1753 return true;
1754}
1755
1756static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001757hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001758{
1759 struct drm_device *dev = ring->dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 unsigned long flags;
1762
Daniel Vetter59cdb632013-07-04 23:35:28 +02001763 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001764 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001765 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001766 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001767 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001768 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001769}
1770
Ben Widawskyabd58f02013-11-02 21:07:09 -07001771static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001772gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001773{
1774 struct drm_device *dev = ring->dev;
1775 struct drm_i915_private *dev_priv = dev->dev_private;
1776 unsigned long flags;
1777
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001778 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001779 return false;
1780
1781 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1782 if (ring->irq_refcount++ == 0) {
1783 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1784 I915_WRITE_IMR(ring,
1785 ~(ring->irq_enable_mask |
1786 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1787 } else {
1788 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1789 }
1790 POSTING_READ(RING_IMR(ring->mmio_base));
1791 }
1792 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1793
1794 return true;
1795}
1796
1797static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001798gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001799{
1800 struct drm_device *dev = ring->dev;
1801 struct drm_i915_private *dev_priv = dev->dev_private;
1802 unsigned long flags;
1803
1804 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1805 if (--ring->irq_refcount == 0) {
1806 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1807 I915_WRITE_IMR(ring,
1808 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1809 } else {
1810 I915_WRITE_IMR(ring, ~0);
1811 }
1812 POSTING_READ(RING_IMR(ring->mmio_base));
1813 }
1814 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1815}
1816
Zou Nan haid1b851f2010-05-21 09:08:57 +08001817static int
John Harrison53fddaf2015-05-29 17:44:02 +01001818i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001819 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001820 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001821{
John Harrison53fddaf2015-05-29 17:44:02 +01001822 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001823 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001824
John Harrison5fb9de12015-05-29 17:44:07 +01001825 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001826 if (ret)
1827 return ret;
1828
Chris Wilson78501ea2010-10-27 12:18:21 +01001829 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001830 MI_BATCH_BUFFER_START |
1831 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001832 (dispatch_flags & I915_DISPATCH_SECURE ?
1833 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001834 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001835 intel_ring_advance(ring);
1836
Zou Nan haid1b851f2010-05-21 09:08:57 +08001837 return 0;
1838}
1839
Daniel Vetterb45305f2012-12-17 16:21:27 +01001840/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1841#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001842#define I830_TLB_ENTRIES (2)
1843#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001844static int
John Harrison53fddaf2015-05-29 17:44:02 +01001845i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001846 u64 offset, u32 len,
1847 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001848{
John Harrison53fddaf2015-05-29 17:44:02 +01001849 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001850 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001851 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001852
John Harrison5fb9de12015-05-29 17:44:07 +01001853 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001854 if (ret)
1855 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001856
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001857 /* Evict the invalid PTE TLBs */
1858 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1859 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1860 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1861 intel_ring_emit(ring, cs_offset);
1862 intel_ring_emit(ring, 0xdeadbeef);
1863 intel_ring_emit(ring, MI_NOOP);
1864 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001865
John Harrison8e004ef2015-02-13 11:48:10 +00001866 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001867 if (len > I830_BATCH_LIMIT)
1868 return -ENOSPC;
1869
John Harrison5fb9de12015-05-29 17:44:07 +01001870 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001871 if (ret)
1872 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001873
1874 /* Blit the batch (which has now all relocs applied) to the
1875 * stable batch scratch bo area (so that the CS never
1876 * stumbles over its tlb invalidation bug) ...
1877 */
1878 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1879 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001880 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001881 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001882 intel_ring_emit(ring, 4096);
1883 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001884
Daniel Vetterb45305f2012-12-17 16:21:27 +01001885 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001886 intel_ring_emit(ring, MI_NOOP);
1887 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001888
1889 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001890 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001891 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001892
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001893 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001894 if (ret)
1895 return ret;
1896
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001897 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001898 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1899 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001900 intel_ring_advance(ring);
1901
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001902 return 0;
1903}
1904
1905static int
John Harrison53fddaf2015-05-29 17:44:02 +01001906i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001907 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001908 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001909{
John Harrison53fddaf2015-05-29 17:44:02 +01001910 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001911 int ret;
1912
John Harrison5fb9de12015-05-29 17:44:07 +01001913 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001914 if (ret)
1915 return ret;
1916
Chris Wilson65f56872012-04-17 16:38:12 +01001917 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001918 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1919 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001920 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001921
Eric Anholt62fdfea2010-05-21 13:26:39 -07001922 return 0;
1923}
1924
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001925static void cleanup_phys_status_page(struct intel_engine_cs *ring)
1926{
1927 struct drm_i915_private *dev_priv = to_i915(ring->dev);
1928
1929 if (!dev_priv->status_page_dmah)
1930 return;
1931
1932 drm_pci_free(ring->dev, dev_priv->status_page_dmah);
1933 ring->status_page.page_addr = NULL;
1934}
1935
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001936static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001937{
Chris Wilson05394f32010-11-08 19:18:58 +00001938 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001939
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001940 obj = ring->status_page.obj;
1941 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001942 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001943
Chris Wilson9da3da62012-06-01 15:20:22 +01001944 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001945 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001946 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001947 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001948}
1949
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001950static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001951{
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001952 struct drm_i915_gem_object *obj = ring->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001953
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001954 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001955 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001956 int ret;
1957
1958 obj = i915_gem_alloc_object(ring->dev, 4096);
1959 if (obj == NULL) {
1960 DRM_ERROR("Failed to allocate status page\n");
1961 return -ENOMEM;
1962 }
1963
1964 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1965 if (ret)
1966 goto err_unref;
1967
Chris Wilson1f767e02014-07-03 17:33:03 -04001968 flags = 0;
1969 if (!HAS_LLC(ring->dev))
1970 /* On g33, we cannot place HWS above 256MiB, so
1971 * restrict its pinning to the low mappable arena.
1972 * Though this restriction is not documented for
1973 * gen4, gen5, or byt, they also behave similarly
1974 * and hang if the HWS is placed at the top of the
1975 * GTT. To generalise, it appears that all !llc
1976 * platforms have issues with us placing the HWS
1977 * above the mappable region (even though we never
1978 * actualy map it).
1979 */
1980 flags |= PIN_MAPPABLE;
1981 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001982 if (ret) {
1983err_unref:
1984 drm_gem_object_unreference(&obj->base);
1985 return ret;
1986 }
1987
1988 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001989 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001990
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001991 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001992 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001993 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001994
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001995 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1996 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001997
1998 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001999}
2000
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002001static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002002{
2003 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002004
2005 if (!dev_priv->status_page_dmah) {
2006 dev_priv->status_page_dmah =
2007 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
2008 if (!dev_priv->status_page_dmah)
2009 return -ENOMEM;
2010 }
2011
Chris Wilson6b8294a2012-11-16 11:43:20 +00002012 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2013 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
2014
2015 return 0;
2016}
2017
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002018void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2019{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002020 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
2021 vunmap(ringbuf->virtual_start);
2022 else
2023 iounmap(ringbuf->virtual_start);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002024 ringbuf->virtual_start = NULL;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002025 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002026 i915_gem_object_ggtt_unpin(ringbuf->obj);
2027}
2028
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002029static u32 *vmap_obj(struct drm_i915_gem_object *obj)
2030{
2031 struct sg_page_iter sg_iter;
2032 struct page **pages;
2033 void *addr;
2034 int i;
2035
2036 pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
2037 if (pages == NULL)
2038 return NULL;
2039
2040 i = 0;
2041 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
2042 pages[i++] = sg_page_iter_page(&sg_iter);
2043
2044 addr = vmap(pages, i, 0, PAGE_KERNEL);
2045 drm_free_large(pages);
2046
2047 return addr;
2048}
2049
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002050int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2051 struct intel_ringbuffer *ringbuf)
2052{
2053 struct drm_i915_private *dev_priv = to_i915(dev);
2054 struct drm_i915_gem_object *obj = ringbuf->obj;
2055 int ret;
2056
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002057 if (HAS_LLC(dev_priv) && !obj->stolen) {
2058 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
2059 if (ret)
2060 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002061
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002062 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2063 if (ret) {
2064 i915_gem_object_ggtt_unpin(obj);
2065 return ret;
2066 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002067
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002068 ringbuf->virtual_start = vmap_obj(obj);
2069 if (ringbuf->virtual_start == NULL) {
2070 i915_gem_object_ggtt_unpin(obj);
2071 return -ENOMEM;
2072 }
2073 } else {
2074 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2075 if (ret)
2076 return ret;
2077
2078 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2079 if (ret) {
2080 i915_gem_object_ggtt_unpin(obj);
2081 return ret;
2082 }
2083
2084 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2085 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2086 if (ringbuf->virtual_start == NULL) {
2087 i915_gem_object_ggtt_unpin(obj);
2088 return -EINVAL;
2089 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002090 }
2091
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002092 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
2093
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002094 return 0;
2095}
2096
Chris Wilson01101fa2015-09-03 13:01:39 +01002097static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002098{
Oscar Mateo2919d292014-07-03 16:28:02 +01002099 drm_gem_object_unreference(&ringbuf->obj->base);
2100 ringbuf->obj = NULL;
2101}
2102
Chris Wilson01101fa2015-09-03 13:01:39 +01002103static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2104 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002105{
Chris Wilsone3efda42014-04-09 09:19:41 +01002106 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002107
2108 obj = NULL;
2109 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002110 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002111 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002112 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002113 if (obj == NULL)
2114 return -ENOMEM;
2115
Akash Goel24f3a8c2014-06-17 10:59:42 +05302116 /* mark ring buffers as read-only from GPU side by default */
2117 obj->gt_ro = 1;
2118
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002119 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002120
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002121 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002122}
2123
Chris Wilson01101fa2015-09-03 13:01:39 +01002124struct intel_ringbuffer *
2125intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2126{
2127 struct intel_ringbuffer *ring;
2128 int ret;
2129
2130 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002131 if (ring == NULL) {
2132 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2133 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002134 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002135 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002136
2137 ring->ring = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002138 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002139
2140 ring->size = size;
2141 /* Workaround an erratum on the i830 which causes a hang if
2142 * the TAIL pointer points to within the last 2 cachelines
2143 * of the buffer.
2144 */
2145 ring->effective_size = size;
2146 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2147 ring->effective_size -= 2 * CACHELINE_BYTES;
2148
2149 ring->last_retired_head = -1;
2150 intel_ring_update_space(ring);
2151
2152 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2153 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002154 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2155 engine->name, ret);
2156 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002157 kfree(ring);
2158 return ERR_PTR(ret);
2159 }
2160
2161 return ring;
2162}
2163
2164void
2165intel_ringbuffer_free(struct intel_ringbuffer *ring)
2166{
2167 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002168 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002169 kfree(ring);
2170}
2171
Ben Widawskyc43b5632012-04-16 14:07:40 -07002172static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002173 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002174{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002175 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002176 int ret;
2177
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002178 WARN_ON(ring->buffer);
2179
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002180 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002181 INIT_LIST_HEAD(&ring->active_list);
2182 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002183 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson608c1a52015-09-03 13:01:40 +01002184 INIT_LIST_HEAD(&ring->buffers);
Chris Wilson06fbca72015-04-07 16:20:36 +01002185 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002186 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002187
Chris Wilsonb259f672011-03-29 13:19:09 +01002188 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002189
Chris Wilson01101fa2015-09-03 13:01:39 +01002190 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002191 if (IS_ERR(ringbuf)) {
2192 ret = PTR_ERR(ringbuf);
2193 goto error;
2194 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002195 ring->buffer = ringbuf;
2196
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002197 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002198 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002199 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002200 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002201 } else {
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002202 WARN_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002203 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002204 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002205 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002206 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002207
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002208 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2209 if (ret) {
2210 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2211 ring->name, ret);
2212 intel_destroy_ringbuffer_obj(ringbuf);
2213 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002214 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002215
Brad Volkin44e895a2014-05-10 14:10:43 -07002216 ret = i915_cmd_parser_init_ring(ring);
2217 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002218 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002219
Oscar Mateo8ee14972014-05-22 14:13:34 +01002220 return 0;
2221
2222error:
Dave Gordonb0366a52015-12-08 15:02:36 +00002223 intel_cleanup_ring_buffer(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002224 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002225}
2226
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002227void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002228{
John Harrison6402c332014-10-31 12:00:26 +00002229 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002230
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002231 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002232 return;
2233
John Harrison6402c332014-10-31 12:00:26 +00002234 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002235
Dave Gordonb0366a52015-12-08 15:02:36 +00002236 if (ring->buffer) {
2237 intel_stop_ring_buffer(ring);
2238 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002239
Dave Gordonb0366a52015-12-08 15:02:36 +00002240 intel_unpin_ringbuffer_obj(ring->buffer);
2241 intel_ringbuffer_free(ring->buffer);
2242 ring->buffer = NULL;
2243 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002244
Zou Nan hai8d192152010-11-02 16:31:01 +08002245 if (ring->cleanup)
2246 ring->cleanup(ring);
2247
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002248 if (I915_NEED_GFX_HWS(ring->dev)) {
2249 cleanup_status_page(ring);
2250 } else {
2251 WARN_ON(ring->id != RCS);
2252 cleanup_phys_status_page(ring);
2253 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002254
2255 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002256 i915_gem_batch_pool_fini(&ring->batch_pool);
Dave Gordonb0366a52015-12-08 15:02:36 +00002257 ring->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002258}
2259
Chris Wilson595e1ee2015-04-07 16:20:51 +01002260static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002261{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002262 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002263 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002264 unsigned space;
2265 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002266
Dave Gordonebd0fd42014-11-27 11:22:49 +00002267 if (intel_ring_space(ringbuf) >= n)
2268 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002269
John Harrison79bbcc22015-06-30 12:40:55 +01002270 /* The whole point of reserving space is to not wait! */
2271 WARN_ON(ringbuf->reserved_in_use);
2272
Chris Wilsona71d8d92012-02-15 11:25:36 +00002273 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002274 space = __intel_ring_space(request->postfix, ringbuf->tail,
2275 ringbuf->size);
2276 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002277 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002278 }
2279
Chris Wilson595e1ee2015-04-07 16:20:51 +01002280 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002281 return -ENOSPC;
2282
Daniel Vettera4b3a572014-11-26 14:17:05 +01002283 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002284 if (ret)
2285 return ret;
2286
Chris Wilsonb4716182015-04-27 13:41:17 +01002287 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002288 return 0;
2289}
2290
John Harrison79bbcc22015-06-30 12:40:55 +01002291static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002292{
2293 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002294 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002295
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002296 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002297 rem /= 4;
2298 while (rem--)
2299 iowrite32(MI_NOOP, virt++);
2300
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002301 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002302 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002303}
2304
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002305int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002306{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002307 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002308
Chris Wilson3e960502012-11-27 16:22:54 +00002309 /* Wait upon the last request to be completed */
2310 if (list_empty(&ring->request_list))
2311 return 0;
2312
Daniel Vettera4b3a572014-11-26 14:17:05 +01002313 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002314 struct drm_i915_gem_request,
2315 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002316
Chris Wilsonb4716182015-04-27 13:41:17 +01002317 /* Make sure we do not trigger any retires */
2318 return __i915_wait_request(req,
2319 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2320 to_i915(ring->dev)->mm.interruptible,
2321 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002322}
2323
John Harrison6689cb22015-03-19 12:30:08 +00002324int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002325{
John Harrison6689cb22015-03-19 12:30:08 +00002326 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002327 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002328}
2329
John Harrisonccd98fe2015-05-29 17:44:09 +01002330int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2331{
2332 /*
2333 * The first call merely notes the reserve request and is common for
2334 * all back ends. The subsequent localised _begin() call actually
2335 * ensures that the reservation is available. Without the begin, if
2336 * the request creator immediately submitted the request without
2337 * adding any commands to it then there might not actually be
2338 * sufficient room for the submission commands.
2339 */
2340 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2341
2342 return intel_ring_begin(request, 0);
2343}
2344
John Harrison29b1b412015-06-18 13:10:09 +01002345void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2346{
John Harrisonccd98fe2015-05-29 17:44:09 +01002347 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002348 WARN_ON(ringbuf->reserved_in_use);
2349
2350 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002351}
2352
2353void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2354{
2355 WARN_ON(ringbuf->reserved_in_use);
2356
2357 ringbuf->reserved_size = 0;
2358 ringbuf->reserved_in_use = false;
2359}
2360
2361void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2362{
2363 WARN_ON(ringbuf->reserved_in_use);
2364
2365 ringbuf->reserved_in_use = true;
2366 ringbuf->reserved_tail = ringbuf->tail;
2367}
2368
2369void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2370{
2371 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002372 if (ringbuf->tail > ringbuf->reserved_tail) {
2373 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2374 "request reserved size too small: %d vs %d!\n",
2375 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2376 } else {
2377 /*
2378 * The ring was wrapped while the reserved space was in use.
2379 * That means that some unknown amount of the ring tail was
2380 * no-op filled and skipped. Thus simply adding the ring size
2381 * to the tail and doing the above space check will not work.
2382 * Rather than attempt to track how much tail was skipped,
2383 * it is much simpler to say that also skipping the sanity
2384 * check every once in a while is not a big issue.
2385 */
2386 }
John Harrison29b1b412015-06-18 13:10:09 +01002387
2388 ringbuf->reserved_size = 0;
2389 ringbuf->reserved_in_use = false;
2390}
2391
2392static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002393{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002394 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002395 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2396 int remain_actual = ringbuf->size - ringbuf->tail;
2397 int ret, total_bytes, wait_bytes = 0;
2398 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002399
John Harrison79bbcc22015-06-30 12:40:55 +01002400 if (ringbuf->reserved_in_use)
2401 total_bytes = bytes;
2402 else
2403 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002404
John Harrison79bbcc22015-06-30 12:40:55 +01002405 if (unlikely(bytes > remain_usable)) {
2406 /*
2407 * Not enough space for the basic request. So need to flush
2408 * out the remainder and then wait for base + reserved.
2409 */
2410 wait_bytes = remain_actual + total_bytes;
2411 need_wrap = true;
2412 } else {
2413 if (unlikely(total_bytes > remain_usable)) {
2414 /*
2415 * The base request will fit but the reserved space
2416 * falls off the end. So only need to to wait for the
2417 * reserved size after flushing out the remainder.
2418 */
2419 wait_bytes = remain_actual + ringbuf->reserved_size;
2420 need_wrap = true;
2421 } else if (total_bytes > ringbuf->space) {
2422 /* No wrapping required, just waiting. */
2423 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002424 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002425 }
2426
John Harrison79bbcc22015-06-30 12:40:55 +01002427 if (wait_bytes) {
2428 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002429 if (unlikely(ret))
2430 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002431
2432 if (need_wrap)
2433 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002434 }
2435
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002436 return 0;
2437}
2438
John Harrison5fb9de12015-05-29 17:44:07 +01002439int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002440 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002441{
John Harrison5fb9de12015-05-29 17:44:07 +01002442 struct intel_engine_cs *ring;
2443 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002444 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002445
John Harrison5fb9de12015-05-29 17:44:07 +01002446 WARN_ON(req == NULL);
2447 ring = req->ring;
2448 dev_priv = ring->dev->dev_private;
2449
Daniel Vetter33196de2012-11-14 17:14:05 +01002450 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2451 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002452 if (ret)
2453 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002454
Chris Wilson304d6952014-01-02 14:32:35 +00002455 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2456 if (ret)
2457 return ret;
2458
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002459 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002460 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002461}
2462
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002463/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002464int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002465{
John Harrisonbba09b12015-05-29 17:44:06 +01002466 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002467 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002468 int ret;
2469
2470 if (num_dwords == 0)
2471 return 0;
2472
Chris Wilson18393f62014-04-09 09:19:40 +01002473 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002474 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002475 if (ret)
2476 return ret;
2477
2478 while (num_dwords--)
2479 intel_ring_emit(ring, MI_NOOP);
2480
2481 intel_ring_advance(ring);
2482
2483 return 0;
2484}
2485
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002486void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002487{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002488 struct drm_device *dev = ring->dev;
2489 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002490
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002491 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002492 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2493 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002494 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002495 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002496 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002497
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002498 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002499 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002500}
2501
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002502static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002503 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002504{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002505 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002506
2507 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002508
Chris Wilson12f55812012-07-05 17:14:01 +01002509 /* Disable notification that the ring is IDLE. The GT
2510 * will then assume that it is busy and bring it out of rc6.
2511 */
2512 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2513 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2514
2515 /* Clear the context id. Here be magic! */
2516 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2517
2518 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002519 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002520 GEN6_BSD_SLEEP_INDICATOR) == 0,
2521 50))
2522 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002523
Chris Wilson12f55812012-07-05 17:14:01 +01002524 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002525 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002526 POSTING_READ(RING_TAIL(ring->mmio_base));
2527
2528 /* Let the ring send IDLE messages to the GT again,
2529 * and so let it sleep to conserve power when idle.
2530 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002531 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002532 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002533}
2534
John Harrisona84c3ae2015-05-29 17:43:57 +01002535static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002536 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002537{
John Harrisona84c3ae2015-05-29 17:43:57 +01002538 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002539 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002540 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002541
John Harrison5fb9de12015-05-29 17:44:07 +01002542 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002543 if (ret)
2544 return ret;
2545
Chris Wilson71a77e02011-02-02 12:13:49 +00002546 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002547 if (INTEL_INFO(ring->dev)->gen >= 8)
2548 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002549
2550 /* We always require a command barrier so that subsequent
2551 * commands, such as breadcrumb interrupts, are strictly ordered
2552 * wrt the contents of the write cache being flushed to memory
2553 * (and thus being coherent from the CPU).
2554 */
2555 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2556
Jesse Barnes9a289772012-10-26 09:42:42 -07002557 /*
2558 * Bspec vol 1c.5 - video engine command streamer:
2559 * "If ENABLED, all TLBs will be invalidated once the flush
2560 * operation is complete. This bit is only valid when the
2561 * Post-Sync Operation field is a value of 1h or 3h."
2562 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002563 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002564 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2565
Chris Wilson71a77e02011-02-02 12:13:49 +00002566 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002567 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002568 if (INTEL_INFO(ring->dev)->gen >= 8) {
2569 intel_ring_emit(ring, 0); /* upper addr */
2570 intel_ring_emit(ring, 0); /* value */
2571 } else {
2572 intel_ring_emit(ring, 0);
2573 intel_ring_emit(ring, MI_NOOP);
2574 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002575 intel_ring_advance(ring);
2576 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002577}
2578
2579static int
John Harrison53fddaf2015-05-29 17:44:02 +01002580gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002581 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002582 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002583{
John Harrison53fddaf2015-05-29 17:44:02 +01002584 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002585 bool ppgtt = USES_PPGTT(ring->dev) &&
2586 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002587 int ret;
2588
John Harrison5fb9de12015-05-29 17:44:07 +01002589 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002590 if (ret)
2591 return ret;
2592
2593 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002594 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2595 (dispatch_flags & I915_DISPATCH_RS ?
2596 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002597 intel_ring_emit(ring, lower_32_bits(offset));
2598 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002599 intel_ring_emit(ring, MI_NOOP);
2600 intel_ring_advance(ring);
2601
2602 return 0;
2603}
2604
2605static int
John Harrison53fddaf2015-05-29 17:44:02 +01002606hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002607 u64 offset, u32 len,
2608 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002609{
John Harrison53fddaf2015-05-29 17:44:02 +01002610 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002611 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002612
John Harrison5fb9de12015-05-29 17:44:07 +01002613 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002614 if (ret)
2615 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002616
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002617 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002618 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002619 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002620 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2621 (dispatch_flags & I915_DISPATCH_RS ?
2622 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002623 /* bit0-7 is the length on GEN6+ */
2624 intel_ring_emit(ring, offset);
2625 intel_ring_advance(ring);
2626
2627 return 0;
2628}
2629
2630static int
John Harrison53fddaf2015-05-29 17:44:02 +01002631gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002632 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002633 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002634{
John Harrison53fddaf2015-05-29 17:44:02 +01002635 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002636 int ret;
2637
John Harrison5fb9de12015-05-29 17:44:07 +01002638 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002639 if (ret)
2640 return ret;
2641
2642 intel_ring_emit(ring,
2643 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002644 (dispatch_flags & I915_DISPATCH_SECURE ?
2645 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002646 /* bit0-7 is the length on GEN6+ */
2647 intel_ring_emit(ring, offset);
2648 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002649
Akshay Joshi0206e352011-08-16 15:34:10 -04002650 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002651}
2652
Chris Wilson549f7362010-10-19 11:19:32 +01002653/* Blitter support (SandyBridge+) */
2654
John Harrisona84c3ae2015-05-29 17:43:57 +01002655static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002656 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002657{
John Harrisona84c3ae2015-05-29 17:43:57 +01002658 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002659 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002660 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002661 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002662
John Harrison5fb9de12015-05-29 17:44:07 +01002663 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002664 if (ret)
2665 return ret;
2666
Chris Wilson71a77e02011-02-02 12:13:49 +00002667 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002668 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002669 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002670
2671 /* We always require a command barrier so that subsequent
2672 * commands, such as breadcrumb interrupts, are strictly ordered
2673 * wrt the contents of the write cache being flushed to memory
2674 * (and thus being coherent from the CPU).
2675 */
2676 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2677
Jesse Barnes9a289772012-10-26 09:42:42 -07002678 /*
2679 * Bspec vol 1c.3 - blitter engine command streamer:
2680 * "If ENABLED, all TLBs will be invalidated once the flush
2681 * operation is complete. This bit is only valid when the
2682 * Post-Sync Operation field is a value of 1h or 3h."
2683 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002684 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002685 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002686 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002687 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002688 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002689 intel_ring_emit(ring, 0); /* upper addr */
2690 intel_ring_emit(ring, 0); /* value */
2691 } else {
2692 intel_ring_emit(ring, 0);
2693 intel_ring_emit(ring, MI_NOOP);
2694 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002695 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002696
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002697 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002698}
2699
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002700int intel_init_render_ring_buffer(struct drm_device *dev)
2701{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002702 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002703 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002704 struct drm_i915_gem_object *obj;
2705 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002706
Daniel Vetter59465b52012-04-11 22:12:48 +02002707 ring->name = "render ring";
2708 ring->id = RCS;
Chris Wilson426960b2016-01-15 16:51:46 +00002709 ring->exec_id = I915_EXEC_RENDER;
Daniel Vetter59465b52012-04-11 22:12:48 +02002710 ring->mmio_base = RENDER_RING_BASE;
2711
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002712 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002713 if (i915_semaphore_is_enabled(dev)) {
2714 obj = i915_gem_alloc_object(dev, 4096);
2715 if (obj == NULL) {
2716 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2717 i915.semaphores = 0;
2718 } else {
2719 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2720 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2721 if (ret != 0) {
2722 drm_gem_object_unreference(&obj->base);
2723 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2724 i915.semaphores = 0;
2725 } else
2726 dev_priv->semaphore_obj = obj;
2727 }
2728 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002729
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002730 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002731 ring->add_request = gen6_add_request;
2732 ring->flush = gen8_render_ring_flush;
2733 ring->irq_get = gen8_ring_get_irq;
2734 ring->irq_put = gen8_ring_put_irq;
2735 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2736 ring->get_seqno = gen6_ring_get_seqno;
2737 ring->set_seqno = ring_set_seqno;
2738 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002739 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002740 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002741 ring->semaphore.signal = gen8_rcs_signal;
2742 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002743 }
2744 } else if (INTEL_INFO(dev)->gen >= 6) {
Francisco Jerez4f91fc62015-10-07 14:44:02 +03002745 ring->init_context = intel_rcs_ctx_init;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002746 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002747 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002748 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002749 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002750 ring->irq_get = gen6_ring_get_irq;
2751 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002752 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002753 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002754 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002755 if (i915_semaphore_is_enabled(dev)) {
2756 ring->semaphore.sync_to = gen6_ring_sync;
2757 ring->semaphore.signal = gen6_signal;
2758 /*
2759 * The current semaphore is only applied on pre-gen8
2760 * platform. And there is no VCS2 ring on the pre-gen8
2761 * platform. So the semaphore between RCS and VCS2 is
2762 * initialized as INVALID. Gen8 will initialize the
2763 * sema between VCS2 and RCS later.
2764 */
2765 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2766 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2767 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2768 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2769 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2770 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2771 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2772 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2773 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2774 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2775 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002776 } else if (IS_GEN5(dev)) {
2777 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002778 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002779 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002780 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002781 ring->irq_get = gen5_ring_get_irq;
2782 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002783 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2784 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002785 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002786 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002787 if (INTEL_INFO(dev)->gen < 4)
2788 ring->flush = gen2_render_ring_flush;
2789 else
2790 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002791 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002792 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002793 if (IS_GEN2(dev)) {
2794 ring->irq_get = i8xx_ring_get_irq;
2795 ring->irq_put = i8xx_ring_put_irq;
2796 } else {
2797 ring->irq_get = i9xx_ring_get_irq;
2798 ring->irq_put = i9xx_ring_put_irq;
2799 }
Daniel Vettere3670312012-04-11 22:12:53 +02002800 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002801 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002802 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002803
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002804 if (IS_HASWELL(dev))
2805 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002806 else if (IS_GEN8(dev))
2807 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002808 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002809 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2810 else if (INTEL_INFO(dev)->gen >= 4)
2811 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2812 else if (IS_I830(dev) || IS_845G(dev))
2813 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2814 else
2815 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002816 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002817 ring->cleanup = render_ring_cleanup;
2818
Daniel Vetterb45305f2012-12-17 16:21:27 +01002819 /* Workaround batchbuffer to combat CS tlb bug. */
2820 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002821 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002822 if (obj == NULL) {
2823 DRM_ERROR("Failed to allocate batch bo\n");
2824 return -ENOMEM;
2825 }
2826
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002827 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002828 if (ret != 0) {
2829 drm_gem_object_unreference(&obj->base);
2830 DRM_ERROR("Failed to ping batch bo\n");
2831 return ret;
2832 }
2833
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002834 ring->scratch.obj = obj;
2835 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002836 }
2837
Daniel Vetter99be1df2014-11-20 00:33:06 +01002838 ret = intel_init_ring_buffer(dev, ring);
2839 if (ret)
2840 return ret;
2841
2842 if (INTEL_INFO(dev)->gen >= 5) {
2843 ret = intel_init_pipe_control(ring);
2844 if (ret)
2845 return ret;
2846 }
2847
2848 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002849}
2850
2851int intel_init_bsd_ring_buffer(struct drm_device *dev)
2852{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002853 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002854 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002855
Daniel Vetter58fa3832012-04-11 22:12:49 +02002856 ring->name = "bsd ring";
2857 ring->id = VCS;
Chris Wilson426960b2016-01-15 16:51:46 +00002858 ring->exec_id = I915_EXEC_BSD;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002859
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002860 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002861 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002862 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002863 /* gen6 bsd needs a special wa for tail updates */
2864 if (IS_GEN6(dev))
2865 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002866 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002867 ring->add_request = gen6_add_request;
2868 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002869 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002870 if (INTEL_INFO(dev)->gen >= 8) {
2871 ring->irq_enable_mask =
2872 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2873 ring->irq_get = gen8_ring_get_irq;
2874 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002875 ring->dispatch_execbuffer =
2876 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002877 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002878 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002879 ring->semaphore.signal = gen8_xcs_signal;
2880 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002881 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002882 } else {
2883 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2884 ring->irq_get = gen6_ring_get_irq;
2885 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002886 ring->dispatch_execbuffer =
2887 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002888 if (i915_semaphore_is_enabled(dev)) {
2889 ring->semaphore.sync_to = gen6_ring_sync;
2890 ring->semaphore.signal = gen6_signal;
2891 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2892 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2893 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2894 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2895 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2896 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2897 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2898 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2899 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2900 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2901 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002902 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002903 } else {
2904 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002905 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002906 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002907 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002908 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002909 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002910 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002911 ring->irq_get = gen5_ring_get_irq;
2912 ring->irq_put = gen5_ring_put_irq;
2913 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002914 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002915 ring->irq_get = i9xx_ring_get_irq;
2916 ring->irq_put = i9xx_ring_put_irq;
2917 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002918 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002919 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002920 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002921
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002922 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002923}
Chris Wilson549f7362010-10-19 11:19:32 +01002924
Zhao Yakui845f74a2014-04-17 10:37:37 +08002925/**
Damien Lespiau62659922015-01-29 14:13:40 +00002926 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002927 */
2928int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2929{
2930 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002931 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002932
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002933 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002934 ring->id = VCS2;
Chris Wilson426960b2016-01-15 16:51:46 +00002935 ring->exec_id = I915_EXEC_BSD;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002936
2937 ring->write_tail = ring_write_tail;
2938 ring->mmio_base = GEN8_BSD2_RING_BASE;
2939 ring->flush = gen6_bsd_ring_flush;
2940 ring->add_request = gen6_add_request;
2941 ring->get_seqno = gen6_ring_get_seqno;
2942 ring->set_seqno = ring_set_seqno;
2943 ring->irq_enable_mask =
2944 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2945 ring->irq_get = gen8_ring_get_irq;
2946 ring->irq_put = gen8_ring_put_irq;
2947 ring->dispatch_execbuffer =
2948 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002949 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002950 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002951 ring->semaphore.signal = gen8_xcs_signal;
2952 GEN8_RING_SEMAPHORE_INIT;
2953 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002954 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002955
2956 return intel_init_ring_buffer(dev, ring);
2957}
2958
Chris Wilson549f7362010-10-19 11:19:32 +01002959int intel_init_blt_ring_buffer(struct drm_device *dev)
2960{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002961 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002962 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002963
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002964 ring->name = "blitter ring";
2965 ring->id = BCS;
Chris Wilson426960b2016-01-15 16:51:46 +00002966 ring->exec_id = I915_EXEC_BLT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002967
2968 ring->mmio_base = BLT_RING_BASE;
2969 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002970 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002971 ring->add_request = gen6_add_request;
2972 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002973 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002974 if (INTEL_INFO(dev)->gen >= 8) {
2975 ring->irq_enable_mask =
2976 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2977 ring->irq_get = gen8_ring_get_irq;
2978 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002979 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002980 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002981 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002982 ring->semaphore.signal = gen8_xcs_signal;
2983 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002984 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002985 } else {
2986 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2987 ring->irq_get = gen6_ring_get_irq;
2988 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002989 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002990 if (i915_semaphore_is_enabled(dev)) {
2991 ring->semaphore.signal = gen6_signal;
2992 ring->semaphore.sync_to = gen6_ring_sync;
2993 /*
2994 * The current semaphore is only applied on pre-gen8
2995 * platform. And there is no VCS2 ring on the pre-gen8
2996 * platform. So the semaphore between BCS and VCS2 is
2997 * initialized as INVALID. Gen8 will initialize the
2998 * sema between BCS and VCS2 later.
2999 */
3000 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3001 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3002 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3003 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3004 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3005 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3006 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3007 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3008 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3009 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
3010 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003011 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01003012 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003013
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003014 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01003015}
Chris Wilsona7b97612012-07-20 12:41:08 +01003016
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003017int intel_init_vebox_ring_buffer(struct drm_device *dev)
3018{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003019 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003020 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003021
3022 ring->name = "video enhancement ring";
3023 ring->id = VECS;
Chris Wilson426960b2016-01-15 16:51:46 +00003024 ring->exec_id = I915_EXEC_VEBOX;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003025
3026 ring->mmio_base = VEBOX_RING_BASE;
3027 ring->write_tail = ring_write_tail;
3028 ring->flush = gen6_ring_flush;
3029 ring->add_request = gen6_add_request;
3030 ring->get_seqno = gen6_ring_get_seqno;
3031 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003032
3033 if (INTEL_INFO(dev)->gen >= 8) {
3034 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003035 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003036 ring->irq_get = gen8_ring_get_irq;
3037 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07003038 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003039 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07003040 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07003041 ring->semaphore.signal = gen8_xcs_signal;
3042 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003043 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003044 } else {
3045 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3046 ring->irq_get = hsw_vebox_get_irq;
3047 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07003048 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003049 if (i915_semaphore_is_enabled(dev)) {
3050 ring->semaphore.sync_to = gen6_ring_sync;
3051 ring->semaphore.signal = gen6_signal;
3052 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3053 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3054 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3055 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3056 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3057 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3058 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3059 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3060 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3061 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
3062 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003063 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01003064 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003065
3066 return intel_init_ring_buffer(dev, ring);
3067}
3068
Chris Wilsona7b97612012-07-20 12:41:08 +01003069int
John Harrison4866d722015-05-29 17:43:55 +01003070intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003071{
John Harrison4866d722015-05-29 17:43:55 +01003072 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003073 int ret;
3074
3075 if (!ring->gpu_caches_dirty)
3076 return 0;
3077
John Harrisona84c3ae2015-05-29 17:43:57 +01003078 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003079 if (ret)
3080 return ret;
3081
John Harrisona84c3ae2015-05-29 17:43:57 +01003082 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003083
3084 ring->gpu_caches_dirty = false;
3085 return 0;
3086}
3087
3088int
John Harrison2f200552015-05-29 17:43:53 +01003089intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003090{
John Harrison2f200552015-05-29 17:43:53 +01003091 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003092 uint32_t flush_domains;
3093 int ret;
3094
3095 flush_domains = 0;
3096 if (ring->gpu_caches_dirty)
3097 flush_domains = I915_GEM_GPU_DOMAINS;
3098
John Harrisona84c3ae2015-05-29 17:43:57 +01003099 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003100 if (ret)
3101 return ret;
3102
John Harrisona84c3ae2015-05-29 17:43:57 +01003103 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003104
3105 ring->gpu_caches_dirty = false;
3106 return 0;
3107}
Chris Wilsone3efda42014-04-09 09:19:41 +01003108
3109void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003110intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01003111{
3112 int ret;
3113
3114 if (!intel_ring_initialized(ring))
3115 return;
3116
3117 ret = intel_ring_idle(ring);
3118 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3119 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3120 ring->name, ret);
3121
3122 stop_ring(ring);
3123}