Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 1 | /****************************************************************************** |
| 2 | * |
| 3 | * This file is provided under a dual BSD/GPLv2 license. When using or |
| 4 | * redistributing this file, you may do so under either license. |
| 5 | * |
| 6 | * GPL LICENSE SUMMARY |
| 7 | * |
Liad Kaufman | 553452e | 2015-04-16 17:21:12 +0300 | [diff] [blame] | 8 | * Copyright(c) 2007 - 2015 Intel Corporation. All rights reserved. |
| 9 | * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH |
Emmanuel Grumbach | 62d7476 | 2016-01-05 15:25:43 +0200 | [diff] [blame] | 10 | * Copyright(c) 2016 Intel Deutschland GmbH |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 11 | * |
| 12 | * This program is free software; you can redistribute it and/or modify |
| 13 | * it under the terms of version 2 of the GNU General Public License as |
| 14 | * published by the Free Software Foundation. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, but |
| 17 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 19 | * General Public License for more details. |
| 20 | * |
| 21 | * You should have received a copy of the GNU General Public License |
| 22 | * along with this program; if not, write to the Free Software |
| 23 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110, |
| 24 | * USA |
| 25 | * |
| 26 | * The full GNU General Public License is included in this distribution |
Emmanuel Grumbach | 410dc5a | 2013-02-18 09:22:28 +0200 | [diff] [blame] | 27 | * in the file called COPYING. |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 28 | * |
| 29 | * Contact Information: |
Emmanuel Grumbach | cb2f827 | 2015-11-17 15:39:56 +0200 | [diff] [blame] | 30 | * Intel Linux Wireless <linuxwifi@intel.com> |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 31 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 32 | * |
| 33 | * BSD LICENSE |
| 34 | * |
Liad Kaufman | 553452e | 2015-04-16 17:21:12 +0300 | [diff] [blame] | 35 | * Copyright(c) 2005 - 2015 Intel Corporation. All rights reserved. |
| 36 | * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH |
Emmanuel Grumbach | 62d7476 | 2016-01-05 15:25:43 +0200 | [diff] [blame] | 37 | * Copyright(c) 2016 Intel Deutschland GmbH |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 38 | * All rights reserved. |
| 39 | * |
| 40 | * Redistribution and use in source and binary forms, with or without |
| 41 | * modification, are permitted provided that the following conditions |
| 42 | * are met: |
| 43 | * |
| 44 | * * Redistributions of source code must retain the above copyright |
| 45 | * notice, this list of conditions and the following disclaimer. |
| 46 | * * Redistributions in binary form must reproduce the above copyright |
| 47 | * notice, this list of conditions and the following disclaimer in |
| 48 | * the documentation and/or other materials provided with the |
| 49 | * distribution. |
| 50 | * * Neither the name Intel Corporation nor the names of its |
| 51 | * contributors may be used to endorse or promote products derived |
| 52 | * from this software without specific prior written permission. |
| 53 | * |
| 54 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS |
| 55 | * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT |
| 56 | * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR |
| 57 | * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT |
| 58 | * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
| 59 | * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT |
| 60 | * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
| 61 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
| 62 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| 63 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| 64 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 65 | * |
| 66 | *****************************************************************************/ |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 67 | #include <linux/pci.h> |
| 68 | #include <linux/pci-aspm.h> |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 69 | #include <linux/interrupt.h> |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 70 | #include <linux/debugfs.h> |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 71 | #include <linux/sched.h> |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 72 | #include <linux/bitops.h> |
| 73 | #include <linux/gfp.h> |
Emmanuel Grumbach | 48eb7b3 | 2014-07-08 19:45:17 +0300 | [diff] [blame] | 74 | #include <linux/vmalloc.h> |
Luca Coelho | b3ff127 | 2016-01-06 18:40:38 -0200 | [diff] [blame] | 75 | #include <linux/pm_runtime.h> |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 76 | |
Johannes Berg | 8257510 | 2012-04-03 16:44:37 -0700 | [diff] [blame] | 77 | #include "iwl-drv.h" |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 78 | #include "iwl-trans.h" |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 79 | #include "iwl-csr.h" |
| 80 | #include "iwl-prph.h" |
Emmanuel Grumbach | cb6bb12 | 2015-01-25 10:36:31 +0200 | [diff] [blame] | 81 | #include "iwl-scd.h" |
Emmanuel Grumbach | 7a10e3e4 | 2011-09-06 09:31:21 -0700 | [diff] [blame] | 82 | #include "iwl-agn-hw.h" |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 83 | #include "iwl-fw-error-dump.h" |
Johannes Berg | 6468a01 | 2012-05-16 19:13:54 +0200 | [diff] [blame] | 84 | #include "internal.h" |
Liad Kaufman | 06d51e0 | 2014-11-23 13:56:21 +0200 | [diff] [blame] | 85 | #include "iwl-fh.h" |
Johannes Berg | 0439bb6 | 2012-03-05 11:24:45 -0800 | [diff] [blame] | 86 | |
Arik Nemtsov | fe45773 | 2014-11-17 15:46:37 +0200 | [diff] [blame] | 87 | /* extended range in FW SRAM */ |
| 88 | #define IWL_FW_MEM_EXTENDED_START 0x40000 |
| 89 | #define IWL_FW_MEM_EXTENDED_END 0x57FFF |
| 90 | |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 91 | static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans) |
| 92 | { |
| 93 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 94 | |
| 95 | if (!trans_pcie->fw_mon_page) |
| 96 | return; |
| 97 | |
| 98 | dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys, |
| 99 | trans_pcie->fw_mon_size, DMA_FROM_DEVICE); |
| 100 | __free_pages(trans_pcie->fw_mon_page, |
| 101 | get_order(trans_pcie->fw_mon_size)); |
| 102 | trans_pcie->fw_mon_page = NULL; |
| 103 | trans_pcie->fw_mon_phys = 0; |
| 104 | trans_pcie->fw_mon_size = 0; |
| 105 | } |
| 106 | |
Emmanuel Grumbach | 96c285d | 2015-04-14 23:14:48 +0300 | [diff] [blame] | 107 | static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power) |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 108 | { |
| 109 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Liad Kaufman | 553452e | 2015-04-16 17:21:12 +0300 | [diff] [blame] | 110 | struct page *page = NULL; |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 111 | dma_addr_t phys; |
Emmanuel Grumbach | 96c285d | 2015-04-14 23:14:48 +0300 | [diff] [blame] | 112 | u32 size = 0; |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 113 | u8 power; |
| 114 | |
Emmanuel Grumbach | 96c285d | 2015-04-14 23:14:48 +0300 | [diff] [blame] | 115 | if (!max_power) { |
| 116 | /* default max_power is maximum */ |
| 117 | max_power = 26; |
| 118 | } else { |
| 119 | max_power += 11; |
| 120 | } |
| 121 | |
| 122 | if (WARN(max_power > 26, |
| 123 | "External buffer size for monitor is too big %d, check the FW TLV\n", |
| 124 | max_power)) |
| 125 | return; |
| 126 | |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 127 | if (trans_pcie->fw_mon_page) { |
| 128 | dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys, |
| 129 | trans_pcie->fw_mon_size, |
| 130 | DMA_FROM_DEVICE); |
| 131 | return; |
| 132 | } |
| 133 | |
| 134 | phys = 0; |
Emmanuel Grumbach | 96c285d | 2015-04-14 23:14:48 +0300 | [diff] [blame] | 135 | for (power = max_power; power >= 11; power--) { |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 136 | int order; |
| 137 | |
| 138 | size = BIT(power); |
| 139 | order = get_order(size); |
| 140 | page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO, |
| 141 | order); |
| 142 | if (!page) |
| 143 | continue; |
| 144 | |
| 145 | phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order, |
| 146 | DMA_FROM_DEVICE); |
| 147 | if (dma_mapping_error(trans->dev, phys)) { |
| 148 | __free_pages(page, order); |
Liad Kaufman | 553452e | 2015-04-16 17:21:12 +0300 | [diff] [blame] | 149 | page = NULL; |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 150 | continue; |
| 151 | } |
| 152 | IWL_INFO(trans, |
| 153 | "Allocated 0x%08x bytes (order %d) for firmware monitor.\n", |
| 154 | size, order); |
| 155 | break; |
| 156 | } |
| 157 | |
Emmanuel Grumbach | 40a7690 | 2014-09-18 15:44:04 +0300 | [diff] [blame] | 158 | if (WARN_ON_ONCE(!page)) |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 159 | return; |
| 160 | |
Emmanuel Grumbach | 96c285d | 2015-04-14 23:14:48 +0300 | [diff] [blame] | 161 | if (power != max_power) |
| 162 | IWL_ERR(trans, |
| 163 | "Sorry - debug buffer is only %luK while you requested %luK\n", |
| 164 | (unsigned long)BIT(power - 10), |
| 165 | (unsigned long)BIT(max_power - 10)); |
| 166 | |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 167 | trans_pcie->fw_mon_page = page; |
| 168 | trans_pcie->fw_mon_phys = phys; |
| 169 | trans_pcie->fw_mon_size = size; |
| 170 | } |
| 171 | |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 172 | static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg) |
| 173 | { |
| 174 | iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG, |
| 175 | ((reg & 0x0000ffff) | (2 << 28))); |
| 176 | return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG); |
| 177 | } |
| 178 | |
| 179 | static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val) |
| 180 | { |
| 181 | iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val); |
| 182 | iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG, |
| 183 | ((reg & 0x0000ffff) | (3 << 28))); |
| 184 | } |
| 185 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 186 | static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 187 | { |
Dreyfuss, Haim | 66337b7 | 2015-06-04 11:45:33 +0300 | [diff] [blame] | 188 | if (trans->cfg->apmg_not_supported) |
Avri Altman | 95411d0 | 2015-05-11 11:04:34 +0300 | [diff] [blame] | 189 | return; |
| 190 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 191 | if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold)) |
| 192 | iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG, |
| 193 | APMG_PS_CTRL_VAL_PWR_SRC_VAUX, |
| 194 | ~APMG_PS_CTRL_MSK_PWR_SRC); |
| 195 | else |
| 196 | iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG, |
| 197 | APMG_PS_CTRL_VAL_PWR_SRC_VMAIN, |
| 198 | ~APMG_PS_CTRL_MSK_PWR_SRC); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 199 | } |
| 200 | |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 201 | /* PCI registers */ |
| 202 | #define PCI_CFG_RETRY_TIMEOUT 0x041 |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 203 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 204 | static void iwl_pcie_apm_config(struct iwl_trans *trans) |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 205 | { |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 206 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 207 | u16 lctl; |
Emmanuel Grumbach | 9180ac5 | 2014-09-23 23:02:41 +0300 | [diff] [blame] | 208 | u16 cap; |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 209 | |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 210 | /* |
| 211 | * HW bug W/A for instability in PCIe bus L0S->L1 transition. |
| 212 | * Check if BIOS (or OS) enabled L1-ASPM on this device. |
| 213 | * If so (likely), disable L0S, so device moves directly L0->L1; |
| 214 | * costs negligible amount of power savings. |
| 215 | * If not (unlikely), enable L0S, so there is at least some |
| 216 | * power savings, even without L1. |
| 217 | */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 218 | pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl); |
Emmanuel Grumbach | 9180ac5 | 2014-09-23 23:02:41 +0300 | [diff] [blame] | 219 | if (lctl & PCI_EXP_LNKCTL_ASPM_L1) |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 220 | iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); |
Emmanuel Grumbach | 9180ac5 | 2014-09-23 23:02:41 +0300 | [diff] [blame] | 221 | else |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 222 | iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); |
Bjorn Helgaas | 438a0f0 | 2012-12-05 13:51:21 -0700 | [diff] [blame] | 223 | trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S); |
Emmanuel Grumbach | 9180ac5 | 2014-09-23 23:02:41 +0300 | [diff] [blame] | 224 | |
| 225 | pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap); |
| 226 | trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN; |
| 227 | dev_info(trans->dev, "L1 %sabled - LTR %sabled\n", |
| 228 | (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis", |
| 229 | trans->ltr_enabled ? "En" : "Dis"); |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 230 | } |
| 231 | |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 232 | /* |
| 233 | * Start up NIC's basic functionality after it has been reset |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 234 | * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop()) |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 235 | * NOTE: This does not load uCode nor start the embedded processor |
| 236 | */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 237 | static int iwl_pcie_apm_init(struct iwl_trans *trans) |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 238 | { |
| 239 | int ret = 0; |
| 240 | IWL_DEBUG_INFO(trans, "Init card's basic functions\n"); |
| 241 | |
| 242 | /* |
| 243 | * Use "set_bit" below rather than "write", to preserve any hardware |
| 244 | * bits already set by default after reset. |
| 245 | */ |
| 246 | |
| 247 | /* Disable L0S exit timer (platform NMI Work/Around) */ |
Eran Harary | e4a9f8c | 2013-12-22 08:06:34 +0200 | [diff] [blame] | 248 | if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) |
| 249 | iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS, |
| 250 | CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 251 | |
| 252 | /* |
| 253 | * Disable L0s without affecting L1; |
| 254 | * don't wait for ICH L0s (ICH bug W/A) |
| 255 | */ |
| 256 | iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 257 | CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 258 | |
| 259 | /* Set FH wait threshold to maximum (HW error during stress W/A) */ |
| 260 | iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL); |
| 261 | |
| 262 | /* |
| 263 | * Enable HAP INTA (interrupt from management bus) to |
| 264 | * wake device's PCI Express link L1a -> L0s |
| 265 | */ |
| 266 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 267 | CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 268 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 269 | iwl_pcie_apm_config(trans); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 270 | |
| 271 | /* Configure analog phase-lock-loop before activating to D0A */ |
Johannes Berg | 77d7693 | 2016-04-12 12:36:01 +0200 | [diff] [blame] | 272 | if (trans->cfg->base_params->pll_cfg) |
| 273 | iwl_set_bit(trans, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 274 | |
| 275 | /* |
| 276 | * Set "initialization complete" bit to move adapter from |
| 277 | * D0U* --> D0A* (powered-up active) state. |
| 278 | */ |
| 279 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 280 | |
| 281 | /* |
| 282 | * Wait for clock stabilization; once stabilized, access to |
| 283 | * device-internal resources is supported, e.g. iwl_write_prph() |
| 284 | * and accesses to uCode SRAM. |
| 285 | */ |
| 286 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 287 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 288 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 289 | if (ret < 0) { |
| 290 | IWL_DEBUG_INFO(trans, "Failed to init the card\n"); |
| 291 | goto out; |
| 292 | } |
| 293 | |
Emmanuel Grumbach | 2d93aee | 2013-12-24 14:15:41 +0200 | [diff] [blame] | 294 | if (trans->cfg->host_interrupt_operation_mode) { |
| 295 | /* |
| 296 | * This is a bit of an abuse - This is needed for 7260 / 3160 |
| 297 | * only check host_interrupt_operation_mode even if this is |
| 298 | * not related to host_interrupt_operation_mode. |
| 299 | * |
| 300 | * Enable the oscillator to count wake up time for L1 exit. This |
| 301 | * consumes slightly more power (100uA) - but allows to be sure |
| 302 | * that we wake up from L1 on time. |
| 303 | * |
| 304 | * This looks weird: read twice the same register, discard the |
| 305 | * value, set a bit, and yet again, read that same register |
| 306 | * just to discard the value. But that's the way the hardware |
| 307 | * seems to like it. |
| 308 | */ |
| 309 | iwl_read_prph(trans, OSC_CLK); |
| 310 | iwl_read_prph(trans, OSC_CLK); |
| 311 | iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL); |
| 312 | iwl_read_prph(trans, OSC_CLK); |
| 313 | iwl_read_prph(trans, OSC_CLK); |
| 314 | } |
| 315 | |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 316 | /* |
| 317 | * Enable DMA clock and wait for it to stabilize. |
| 318 | * |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 319 | * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" |
| 320 | * bits do not disable clocks. This preserves any hardware |
| 321 | * bits already set by default in "CLK_CTRL_REG" after reset. |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 322 | */ |
Avri Altman | 95411d0 | 2015-05-11 11:04:34 +0300 | [diff] [blame] | 323 | if (!trans->cfg->apmg_not_supported) { |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 324 | iwl_write_prph(trans, APMG_CLK_EN_REG, |
| 325 | APMG_CLK_VAL_DMA_CLK_RQT); |
| 326 | udelay(20); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 327 | |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 328 | /* Disable L1-Active */ |
| 329 | iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG, |
| 330 | APMG_PCIDEV_STT_VAL_L1_ACT_DIS); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 331 | |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 332 | /* Clear the interrupt in APMG if the NIC is in RFKILL */ |
| 333 | iwl_write_prph(trans, APMG_RTC_INT_STT_REG, |
| 334 | APMG_RTC_INT_STT_RFKILL); |
| 335 | } |
Emmanuel Grumbach | 889b169 | 2013-07-25 13:14:34 +0300 | [diff] [blame] | 336 | |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 337 | set_bit(STATUS_DEVICE_ENABLED, &trans->status); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 338 | |
| 339 | out: |
| 340 | return ret; |
| 341 | } |
| 342 | |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 343 | /* |
| 344 | * Enable LP XTAL to avoid HW bug where device may consume much power if |
| 345 | * FW is not loaded after device reset. LP XTAL is disabled by default |
| 346 | * after device HW reset. Do it only if XTAL is fed by internal source. |
| 347 | * Configure device's "persistence" mode to avoid resetting XTAL again when |
| 348 | * SHRD_HW_RST occurs in S3. |
| 349 | */ |
| 350 | static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans) |
| 351 | { |
| 352 | int ret; |
| 353 | u32 apmg_gp1_reg; |
| 354 | u32 apmg_xtal_cfg_reg; |
| 355 | u32 dl_cfg_reg; |
| 356 | |
| 357 | /* Force XTAL ON */ |
| 358 | __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL, |
| 359 | CSR_GP_CNTRL_REG_FLAG_XTAL_ON); |
| 360 | |
| 361 | /* Reset entire device - do controller reset (results in SHRD_HW_RST) */ |
| 362 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
Johannes Berg | b7a08b2 | 2016-04-13 10:24:59 +0200 | [diff] [blame] | 363 | usleep_range(1000, 2000); |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 364 | |
| 365 | /* |
| 366 | * Set "initialization complete" bit to move adapter from |
| 367 | * D0U* --> D0A* (powered-up active) state. |
| 368 | */ |
| 369 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 370 | |
| 371 | /* |
| 372 | * Wait for clock stabilization; once stabilized, access to |
| 373 | * device-internal resources is possible. |
| 374 | */ |
| 375 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
| 376 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 377 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 378 | 25000); |
| 379 | if (WARN_ON(ret < 0)) { |
| 380 | IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n"); |
| 381 | /* Release XTAL ON request */ |
| 382 | __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, |
| 383 | CSR_GP_CNTRL_REG_FLAG_XTAL_ON); |
| 384 | return; |
| 385 | } |
| 386 | |
| 387 | /* |
| 388 | * Clear "disable persistence" to avoid LP XTAL resetting when |
| 389 | * SHRD_HW_RST is applied in S3. |
| 390 | */ |
| 391 | iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG, |
| 392 | APMG_PCIDEV_STT_VAL_PERSIST_DIS); |
| 393 | |
| 394 | /* |
| 395 | * Force APMG XTAL to be active to prevent its disabling by HW |
| 396 | * caused by APMG idle state. |
| 397 | */ |
| 398 | apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans, |
| 399 | SHR_APMG_XTAL_CFG_REG); |
| 400 | iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG, |
| 401 | apmg_xtal_cfg_reg | |
| 402 | SHR_APMG_XTAL_CFG_XTAL_ON_REQ); |
| 403 | |
| 404 | /* |
| 405 | * Reset entire device again - do controller reset (results in |
| 406 | * SHRD_HW_RST). Turn MAC off before proceeding. |
| 407 | */ |
| 408 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
Johannes Berg | b7a08b2 | 2016-04-13 10:24:59 +0200 | [diff] [blame] | 409 | usleep_range(1000, 2000); |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 410 | |
| 411 | /* Enable LP XTAL by indirect access through CSR */ |
| 412 | apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG); |
| 413 | iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg | |
| 414 | SHR_APMG_GP1_WF_XTAL_LP_EN | |
| 415 | SHR_APMG_GP1_CHICKEN_BIT_SELECT); |
| 416 | |
| 417 | /* Clear delay line clock power up */ |
| 418 | dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG); |
| 419 | iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg & |
| 420 | ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP); |
| 421 | |
| 422 | /* |
| 423 | * Enable persistence mode to avoid LP XTAL resetting when |
| 424 | * SHRD_HW_RST is applied in S3. |
| 425 | */ |
| 426 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
| 427 | CSR_HW_IF_CONFIG_REG_PERSIST_MODE); |
| 428 | |
| 429 | /* |
| 430 | * Clear "initialization complete" bit to move adapter from |
| 431 | * D0A* (powered-up Active) --> D0U* (Uninitialized) state. |
| 432 | */ |
| 433 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 434 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 435 | |
| 436 | /* Activates XTAL resources monitor */ |
| 437 | __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG, |
| 438 | CSR_MONITOR_XTAL_RESOURCES); |
| 439 | |
| 440 | /* Release XTAL ON request */ |
| 441 | __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, |
| 442 | CSR_GP_CNTRL_REG_FLAG_XTAL_ON); |
| 443 | udelay(10); |
| 444 | |
| 445 | /* Release APMG XTAL */ |
| 446 | iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG, |
| 447 | apmg_xtal_cfg_reg & |
| 448 | ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ); |
| 449 | } |
| 450 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 451 | static int iwl_pcie_apm_stop_master(struct iwl_trans *trans) |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 452 | { |
| 453 | int ret = 0; |
| 454 | |
| 455 | /* stop device's busmaster DMA activity */ |
| 456 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER); |
| 457 | |
| 458 | ret = iwl_poll_bit(trans, CSR_RESET, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 459 | CSR_RESET_REG_FLAG_MASTER_DISABLED, |
| 460 | CSR_RESET_REG_FLAG_MASTER_DISABLED, 100); |
Emmanuel Grumbach | 7f2ac8f | 2014-10-23 08:53:21 +0300 | [diff] [blame] | 461 | if (ret < 0) |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 462 | IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n"); |
| 463 | |
| 464 | IWL_DEBUG_INFO(trans, "stop master\n"); |
| 465 | |
| 466 | return ret; |
| 467 | } |
| 468 | |
Emmanuel Grumbach | b7aaeae | 2014-12-07 19:44:30 +0200 | [diff] [blame] | 469 | static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave) |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 470 | { |
| 471 | IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n"); |
| 472 | |
Emmanuel Grumbach | b7aaeae | 2014-12-07 19:44:30 +0200 | [diff] [blame] | 473 | if (op_mode_leave) { |
| 474 | if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status)) |
| 475 | iwl_pcie_apm_init(trans); |
| 476 | |
| 477 | /* inform ME that we are leaving */ |
| 478 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) |
| 479 | iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG, |
| 480 | APMG_PCIDEV_STT_VAL_WAKE_ME); |
Emmanuel Grumbach | c9fdec9 | 2015-07-20 12:14:39 +0300 | [diff] [blame] | 481 | else if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) { |
| 482 | iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG, |
| 483 | CSR_RESET_LINK_PWR_MGMT_DISABLED); |
Emmanuel Grumbach | b7aaeae | 2014-12-07 19:44:30 +0200 | [diff] [blame] | 484 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
| 485 | CSR_HW_IF_CONFIG_REG_PREPARE | |
| 486 | CSR_HW_IF_CONFIG_REG_ENABLE_PME); |
Emmanuel Grumbach | c9fdec9 | 2015-07-20 12:14:39 +0300 | [diff] [blame] | 487 | mdelay(1); |
| 488 | iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG, |
| 489 | CSR_RESET_LINK_PWR_MGMT_DISABLED); |
| 490 | } |
Emmanuel Grumbach | b7aaeae | 2014-12-07 19:44:30 +0200 | [diff] [blame] | 491 | mdelay(5); |
| 492 | } |
| 493 | |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 494 | clear_bit(STATUS_DEVICE_ENABLED, &trans->status); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 495 | |
| 496 | /* Stop device's DMA activity */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 497 | iwl_pcie_apm_stop_master(trans); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 498 | |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 499 | if (trans->cfg->lp_xtal_workaround) { |
| 500 | iwl_pcie_apm_lp_xtal_enable(trans); |
| 501 | return; |
| 502 | } |
| 503 | |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 504 | /* Reset the entire device */ |
| 505 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
Johannes Berg | b7a08b2 | 2016-04-13 10:24:59 +0200 | [diff] [blame] | 506 | usleep_range(1000, 2000); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 507 | |
| 508 | /* |
| 509 | * Clear "initialization complete" bit to move adapter from |
| 510 | * D0A* (powered-up Active) --> D0U* (Uninitialized) state. |
| 511 | */ |
| 512 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 513 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 514 | } |
| 515 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 516 | static int iwl_pcie_nic_init(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 517 | { |
Johannes Berg | 7b11488 | 2012-02-05 13:55:11 -0800 | [diff] [blame] | 518 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 519 | |
| 520 | /* nic_init */ |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 521 | spin_lock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 522 | iwl_pcie_apm_init(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 523 | |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 524 | spin_unlock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 525 | |
Avri Altman | 95411d0 | 2015-05-11 11:04:34 +0300 | [diff] [blame] | 526 | iwl_pcie_set_pwr(trans, false); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 527 | |
Johannes Berg | ecdb975 | 2012-03-06 13:31:03 -0800 | [diff] [blame] | 528 | iwl_op_mode_nic_config(trans->op_mode); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 529 | |
| 530 | /* Allocate the RX queue, or reset if it is already allocated */ |
Emmanuel Grumbach | 9805c446 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 531 | iwl_pcie_rx_init(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 532 | |
| 533 | /* Allocate or reset and init all Tx and Command queues */ |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 534 | if (iwl_pcie_tx_init(trans)) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 535 | return -ENOMEM; |
| 536 | |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 537 | if (trans->cfg->base_params->shadow_reg_enable) { |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 538 | /* enable shadow regs in HW */ |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 539 | iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF); |
Meenakshi Venkataraman | d38069d | 2012-05-16 22:54:30 +0200 | [diff] [blame] | 540 | IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 541 | } |
| 542 | |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 543 | return 0; |
| 544 | } |
| 545 | |
| 546 | #define HW_READY_TIMEOUT (50) |
| 547 | |
| 548 | /* Note: returns poll_bit return value, which is >= 0 if success */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 549 | static int iwl_pcie_set_hw_ready(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 550 | { |
| 551 | int ret; |
| 552 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 553 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 554 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 555 | |
| 556 | /* See if we got it */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 557 | ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 558 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, |
| 559 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, |
| 560 | HW_READY_TIMEOUT); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 561 | |
Emmanuel Grumbach | 6a08f51 | 2014-11-04 20:16:00 +0200 | [diff] [blame] | 562 | if (ret >= 0) |
| 563 | iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE); |
| 564 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 565 | IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : ""); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 566 | return ret; |
| 567 | } |
| 568 | |
| 569 | /* Note: returns standard 0/-ERROR code */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 570 | static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 571 | { |
| 572 | int ret; |
Emmanuel Grumbach | 289e550 | 2012-08-05 16:55:06 +0300 | [diff] [blame] | 573 | int t = 0; |
Emmanuel Grumbach | 501fd98 | 2014-05-08 12:15:22 +0300 | [diff] [blame] | 574 | int iter; |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 575 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 576 | IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 577 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 578 | ret = iwl_pcie_set_hw_ready(trans); |
Emmanuel Grumbach | ebb7678 | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 579 | /* If the card is ready, exit 0 */ |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 580 | if (ret >= 0) |
| 581 | return 0; |
| 582 | |
Emmanuel Grumbach | c9fdec9 | 2015-07-20 12:14:39 +0300 | [diff] [blame] | 583 | iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG, |
| 584 | CSR_RESET_LINK_PWR_MGMT_DISABLED); |
Johannes Berg | 192185d | 2016-04-13 10:31:14 +0200 | [diff] [blame] | 585 | usleep_range(1000, 2000); |
Emmanuel Grumbach | c9fdec9 | 2015-07-20 12:14:39 +0300 | [diff] [blame] | 586 | |
Emmanuel Grumbach | 501fd98 | 2014-05-08 12:15:22 +0300 | [diff] [blame] | 587 | for (iter = 0; iter < 10; iter++) { |
| 588 | /* If HW is not ready, prepare the conditions to check again */ |
| 589 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
| 590 | CSR_HW_IF_CONFIG_REG_PREPARE); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 591 | |
Emmanuel Grumbach | 501fd98 | 2014-05-08 12:15:22 +0300 | [diff] [blame] | 592 | do { |
| 593 | ret = iwl_pcie_set_hw_ready(trans); |
Emmanuel Grumbach | 03a19cb | 2015-10-21 19:55:32 +0300 | [diff] [blame] | 594 | if (ret >= 0) |
| 595 | return 0; |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 596 | |
Emmanuel Grumbach | 501fd98 | 2014-05-08 12:15:22 +0300 | [diff] [blame] | 597 | usleep_range(200, 1000); |
| 598 | t += 200; |
| 599 | } while (t < 150000); |
| 600 | msleep(25); |
| 601 | } |
| 602 | |
Emmanuel Grumbach | 7f2ac8f | 2014-10-23 08:53:21 +0300 | [diff] [blame] | 603 | IWL_ERR(trans, "Couldn't prepare the card\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 604 | |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 605 | return ret; |
| 606 | } |
| 607 | |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 608 | /* |
| 609 | * ucode |
| 610 | */ |
Sara Sharon | 564cdce | 2016-06-22 19:25:46 +0300 | [diff] [blame] | 611 | static void iwl_pcie_load_firmware_chunk_fh(struct iwl_trans *trans, |
| 612 | u32 dst_addr, dma_addr_t phy_addr, |
| 613 | u32 byte_cnt) |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 614 | { |
Emmanuel Grumbach | bac842d | 2016-01-31 09:29:39 +0200 | [diff] [blame] | 615 | iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), |
| 616 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 617 | |
Emmanuel Grumbach | bac842d | 2016-01-31 09:29:39 +0200 | [diff] [blame] | 618 | iwl_write32(trans, FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), |
| 619 | dst_addr); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 620 | |
Emmanuel Grumbach | bac842d | 2016-01-31 09:29:39 +0200 | [diff] [blame] | 621 | iwl_write32(trans, FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL), |
| 622 | phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 623 | |
Emmanuel Grumbach | bac842d | 2016-01-31 09:29:39 +0200 | [diff] [blame] | 624 | iwl_write32(trans, FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL), |
| 625 | (iwl_get_dma_hi_addr(phy_addr) |
| 626 | << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 627 | |
Emmanuel Grumbach | bac842d | 2016-01-31 09:29:39 +0200 | [diff] [blame] | 628 | iwl_write32(trans, FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL), |
| 629 | BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM) | |
| 630 | BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX) | |
| 631 | FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID); |
| 632 | |
| 633 | iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), |
| 634 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE | |
| 635 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE | |
| 636 | FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD); |
Sara Sharon | 564cdce | 2016-06-22 19:25:46 +0300 | [diff] [blame] | 637 | } |
Emmanuel Grumbach | bac842d | 2016-01-31 09:29:39 +0200 | [diff] [blame] | 638 | |
Sara Sharon | 564cdce | 2016-06-22 19:25:46 +0300 | [diff] [blame] | 639 | static void iwl_pcie_load_firmware_chunk_tfh(struct iwl_trans *trans, |
| 640 | u32 dst_addr, dma_addr_t phy_addr, |
| 641 | u32 byte_cnt) |
| 642 | { |
| 643 | /* Stop DMA channel */ |
| 644 | iwl_write32(trans, TFH_SRV_DMA_CHNL0_CTRL, 0); |
| 645 | |
| 646 | /* Configure SRAM address */ |
| 647 | iwl_write32(trans, TFH_SRV_DMA_CHNL0_SRAM_ADDR, |
| 648 | dst_addr); |
| 649 | |
| 650 | /* Configure DRAM address - 64 bit */ |
| 651 | iwl_write64(trans, TFH_SRV_DMA_CHNL0_DRAM_ADDR, phy_addr); |
| 652 | |
| 653 | /* Configure byte count to transfer */ |
| 654 | iwl_write32(trans, TFH_SRV_DMA_CHNL0_BC, byte_cnt); |
| 655 | |
| 656 | /* Enable the DRAM2SRAM to start */ |
| 657 | iwl_write32(trans, TFH_SRV_DMA_CHNL0_CTRL, TFH_SRV_DMA_SNOOP | |
| 658 | TFH_SRV_DMA_TO_DRIVER | |
| 659 | TFH_SRV_DMA_START); |
| 660 | } |
| 661 | |
| 662 | static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, |
| 663 | u32 dst_addr, dma_addr_t phy_addr, |
| 664 | u32 byte_cnt) |
| 665 | { |
| 666 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 667 | unsigned long flags; |
| 668 | int ret; |
| 669 | |
| 670 | trans_pcie->ucode_write_complete = false; |
| 671 | |
| 672 | if (!iwl_trans_grab_nic_access(trans, &flags)) |
| 673 | return -EIO; |
| 674 | |
| 675 | if (trans->cfg->use_tfh) |
| 676 | iwl_pcie_load_firmware_chunk_tfh(trans, dst_addr, phy_addr, |
| 677 | byte_cnt); |
| 678 | else |
| 679 | iwl_pcie_load_firmware_chunk_fh(trans, dst_addr, phy_addr, |
| 680 | byte_cnt); |
Emmanuel Grumbach | bac842d | 2016-01-31 09:29:39 +0200 | [diff] [blame] | 681 | iwl_trans_release_nic_access(trans, &flags); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 682 | |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 683 | ret = wait_event_timeout(trans_pcie->ucode_write_waitq, |
| 684 | trans_pcie->ucode_write_complete, 5 * HZ); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 685 | if (!ret) { |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 686 | IWL_ERR(trans, "Failed to load firmware chunk!\n"); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 687 | return -ETIMEDOUT; |
| 688 | } |
| 689 | |
| 690 | return 0; |
| 691 | } |
| 692 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 693 | static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num, |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 694 | const struct fw_desc *section) |
| 695 | { |
| 696 | u8 *v_addr; |
| 697 | dma_addr_t p_addr; |
Liad Kaufman | baa21e8 | 2014-12-02 14:28:45 +0200 | [diff] [blame] | 698 | u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len); |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 699 | int ret = 0; |
| 700 | |
| 701 | IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n", |
| 702 | section_num); |
| 703 | |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 704 | v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr, |
| 705 | GFP_KERNEL | __GFP_NOWARN); |
| 706 | if (!v_addr) { |
| 707 | IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n"); |
| 708 | chunk_sz = PAGE_SIZE; |
| 709 | v_addr = dma_alloc_coherent(trans->dev, chunk_sz, |
| 710 | &p_addr, GFP_KERNEL); |
| 711 | if (!v_addr) |
| 712 | return -ENOMEM; |
| 713 | } |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 714 | |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 715 | for (offset = 0; offset < section->len; offset += chunk_sz) { |
Arik Nemtsov | fe45773 | 2014-11-17 15:46:37 +0200 | [diff] [blame] | 716 | u32 copy_size, dst_addr; |
| 717 | bool extended_addr = false; |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 718 | |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 719 | copy_size = min_t(u32, chunk_sz, section->len - offset); |
Arik Nemtsov | fe45773 | 2014-11-17 15:46:37 +0200 | [diff] [blame] | 720 | dst_addr = section->offset + offset; |
| 721 | |
| 722 | if (dst_addr >= IWL_FW_MEM_EXTENDED_START && |
| 723 | dst_addr <= IWL_FW_MEM_EXTENDED_END) |
| 724 | extended_addr = true; |
| 725 | |
| 726 | if (extended_addr) |
| 727 | iwl_set_bits_prph(trans, LMPM_CHICK, |
| 728 | LMPM_CHICK_EXTENDED_ADDR_SPACE); |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 729 | |
| 730 | memcpy(v_addr, (u8 *)section->data + offset, copy_size); |
Arik Nemtsov | fe45773 | 2014-11-17 15:46:37 +0200 | [diff] [blame] | 731 | ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr, |
| 732 | copy_size); |
| 733 | |
| 734 | if (extended_addr) |
| 735 | iwl_clear_bits_prph(trans, LMPM_CHICK, |
| 736 | LMPM_CHICK_EXTENDED_ADDR_SPACE); |
| 737 | |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 738 | if (ret) { |
| 739 | IWL_ERR(trans, |
| 740 | "Could not load the [%d] uCode section\n", |
| 741 | section_num); |
| 742 | break; |
| 743 | } |
| 744 | } |
| 745 | |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 746 | dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr); |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 747 | return ret; |
| 748 | } |
| 749 | |
Eran Harary | 16bc119 | 2015-03-03 13:53:28 +0200 | [diff] [blame] | 750 | /* |
| 751 | * Driver Takes the ownership on secure machine before FW load |
| 752 | * and prevent race with the BT load. |
| 753 | * W/A for ROM bug. (should be remove in the next Si step) |
| 754 | */ |
| 755 | static int iwl_pcie_rsa_race_bug_wa(struct iwl_trans *trans) |
| 756 | { |
| 757 | u32 val, loop = 1000; |
| 758 | |
Eran Harary | 1e16707 | 2015-03-19 13:01:07 +0200 | [diff] [blame] | 759 | /* |
| 760 | * Check the RSA semaphore is accessible. |
| 761 | * If the HW isn't locked and the rsa semaphore isn't accessible, |
| 762 | * we are in trouble. |
| 763 | */ |
Eran Harary | 16bc119 | 2015-03-03 13:53:28 +0200 | [diff] [blame] | 764 | val = iwl_read_prph(trans, PREG_AUX_BUS_WPROT_0); |
| 765 | if (val & (BIT(1) | BIT(17))) { |
Emmanuel Grumbach | 9fc515b | 2016-03-10 13:07:17 +0200 | [diff] [blame] | 766 | IWL_DEBUG_INFO(trans, |
| 767 | "can't access the RSA semaphore it is write protected\n"); |
Eran Harary | 16bc119 | 2015-03-03 13:53:28 +0200 | [diff] [blame] | 768 | return 0; |
| 769 | } |
| 770 | |
| 771 | /* take ownership on the AUX IF */ |
| 772 | iwl_write_prph(trans, WFPM_CTRL_REG, WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK); |
| 773 | iwl_write_prph(trans, AUX_MISC_MASTER1_EN, AUX_MISC_MASTER1_EN_SBE_MSK); |
| 774 | |
| 775 | do { |
| 776 | iwl_write_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS, 0x1); |
| 777 | val = iwl_read_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS); |
| 778 | if (val == 0x1) { |
| 779 | iwl_write_prph(trans, RSA_ENABLE, 0); |
| 780 | return 0; |
| 781 | } |
| 782 | |
| 783 | udelay(10); |
| 784 | loop--; |
| 785 | } while (loop > 0); |
| 786 | |
| 787 | IWL_ERR(trans, "Failed to take ownership on secure machine\n"); |
| 788 | return -EIO; |
| 789 | } |
| 790 | |
Emmanuel Grumbach | 5dd9c68 | 2015-03-05 13:06:13 +0200 | [diff] [blame] | 791 | static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans, |
| 792 | const struct fw_img *image, |
| 793 | int cpu, |
| 794 | int *first_ucode_section) |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 795 | { |
| 796 | int shift_param; |
Eran Harary | dcab8ec | 2014-10-19 12:20:14 +0200 | [diff] [blame] | 797 | int i, ret = 0, sec_num = 0x1; |
| 798 | u32 val, last_read_idx = 0; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 799 | |
| 800 | if (cpu == 1) { |
| 801 | shift_param = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 802 | *first_ucode_section = 0; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 803 | } else { |
| 804 | shift_param = 16; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 805 | (*first_ucode_section)++; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 806 | } |
| 807 | |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 808 | for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) { |
| 809 | last_read_idx = i; |
| 810 | |
Matti Gottlieb | a6c4fb4 | 2015-07-15 16:19:29 +0300 | [diff] [blame] | 811 | /* |
| 812 | * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between |
| 813 | * CPU1 to CPU2. |
| 814 | * PAGING_SEPARATOR_SECTION delimiter - separate between |
| 815 | * CPU2 non paged to CPU2 paging sec. |
| 816 | */ |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 817 | if (!image->sec[i].data || |
Matti Gottlieb | a6c4fb4 | 2015-07-15 16:19:29 +0300 | [diff] [blame] | 818 | image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION || |
| 819 | image->sec[i].offset == PAGING_SEPARATOR_SECTION) { |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 820 | IWL_DEBUG_FW(trans, |
| 821 | "Break since Data not valid or Empty section, sec = %d\n", |
| 822 | i); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 823 | break; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 824 | } |
| 825 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 826 | ret = iwl_pcie_load_section(trans, i, &image->sec[i]); |
| 827 | if (ret) |
| 828 | return ret; |
Eran Harary | dcab8ec | 2014-10-19 12:20:14 +0200 | [diff] [blame] | 829 | |
| 830 | /* Notify the ucode of the loaded section number and status */ |
| 831 | val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS); |
| 832 | val = val | (sec_num << shift_param); |
| 833 | iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val); |
| 834 | sec_num = (sec_num << 1) | 0x1; |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 835 | } |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 836 | |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 837 | *first_ucode_section = last_read_idx; |
| 838 | |
Emmanuel Grumbach | 2aabdbd | 2016-06-08 23:07:31 +0300 | [diff] [blame] | 839 | iwl_enable_interrupts(trans); |
| 840 | |
Eran Harary | afb8891 | 2015-01-20 15:37:34 +0200 | [diff] [blame] | 841 | if (cpu == 1) |
| 842 | iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFF); |
| 843 | else |
| 844 | iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFFFFFF); |
| 845 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 846 | return 0; |
| 847 | } |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 848 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 849 | static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans, |
| 850 | const struct fw_img *image, |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 851 | int cpu, |
| 852 | int *first_ucode_section) |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 853 | { |
| 854 | int shift_param; |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 855 | int i, ret = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 856 | u32 last_read_idx = 0; |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 857 | |
| 858 | if (cpu == 1) { |
| 859 | shift_param = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 860 | *first_ucode_section = 0; |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 861 | } else { |
| 862 | shift_param = 16; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 863 | (*first_ucode_section)++; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 864 | } |
| 865 | |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 866 | for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) { |
| 867 | last_read_idx = i; |
| 868 | |
Matti Gottlieb | a6c4fb4 | 2015-07-15 16:19:29 +0300 | [diff] [blame] | 869 | /* |
| 870 | * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between |
| 871 | * CPU1 to CPU2. |
| 872 | * PAGING_SEPARATOR_SECTION delimiter - separate between |
| 873 | * CPU2 non paged to CPU2 paging sec. |
| 874 | */ |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 875 | if (!image->sec[i].data || |
Matti Gottlieb | a6c4fb4 | 2015-07-15 16:19:29 +0300 | [diff] [blame] | 876 | image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION || |
| 877 | image->sec[i].offset == PAGING_SEPARATOR_SECTION) { |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 878 | IWL_DEBUG_FW(trans, |
| 879 | "Break since Data not valid or Empty section, sec = %d\n", |
| 880 | i); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 881 | break; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 882 | } |
| 883 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 884 | ret = iwl_pcie_load_section(trans, i, &image->sec[i]); |
| 885 | if (ret) |
| 886 | return ret; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 887 | } |
| 888 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 889 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) |
| 890 | iwl_set_bits_prph(trans, |
| 891 | CSR_UCODE_LOAD_STATUS_ADDR, |
| 892 | (LMPM_CPU_UCODE_LOADING_COMPLETED | |
| 893 | LMPM_CPU_HDRS_LOADING_COMPLETED | |
| 894 | LMPM_CPU_UCODE_LOADING_STARTED) << |
| 895 | shift_param); |
| 896 | |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 897 | *first_ucode_section = last_read_idx; |
| 898 | |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 899 | return 0; |
| 900 | } |
| 901 | |
Liad Kaufman | 09e350f | 2014-11-17 11:41:07 +0200 | [diff] [blame] | 902 | static void iwl_pcie_apply_destination(struct iwl_trans *trans) |
| 903 | { |
| 904 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 905 | const struct iwl_fw_dbg_dest_tlv *dest = trans->dbg_dest_tlv; |
| 906 | int i; |
| 907 | |
| 908 | if (dest->version) |
| 909 | IWL_ERR(trans, |
| 910 | "DBG DEST version is %d - expect issues\n", |
| 911 | dest->version); |
| 912 | |
| 913 | IWL_INFO(trans, "Applying debug destination %s\n", |
| 914 | get_fw_dbg_mode_string(dest->monitor_mode)); |
| 915 | |
| 916 | if (dest->monitor_mode == EXTERNAL_MODE) |
Emmanuel Grumbach | 96c285d | 2015-04-14 23:14:48 +0300 | [diff] [blame] | 917 | iwl_pcie_alloc_fw_monitor(trans, dest->size_power); |
Liad Kaufman | 09e350f | 2014-11-17 11:41:07 +0200 | [diff] [blame] | 918 | else |
| 919 | IWL_WARN(trans, "PCI should have external buffer debug\n"); |
| 920 | |
| 921 | for (i = 0; i < trans->dbg_dest_reg_num; i++) { |
| 922 | u32 addr = le32_to_cpu(dest->reg_ops[i].addr); |
| 923 | u32 val = le32_to_cpu(dest->reg_ops[i].val); |
| 924 | |
| 925 | switch (dest->reg_ops[i].op) { |
| 926 | case CSR_ASSIGN: |
| 927 | iwl_write32(trans, addr, val); |
| 928 | break; |
| 929 | case CSR_SETBIT: |
| 930 | iwl_set_bit(trans, addr, BIT(val)); |
| 931 | break; |
| 932 | case CSR_CLEARBIT: |
| 933 | iwl_clear_bit(trans, addr, BIT(val)); |
| 934 | break; |
| 935 | case PRPH_ASSIGN: |
| 936 | iwl_write_prph(trans, addr, val); |
| 937 | break; |
| 938 | case PRPH_SETBIT: |
| 939 | iwl_set_bits_prph(trans, addr, BIT(val)); |
| 940 | break; |
| 941 | case PRPH_CLEARBIT: |
| 942 | iwl_clear_bits_prph(trans, addr, BIT(val)); |
| 943 | break; |
Haim Dreyfuss | 869f3b1 | 2015-07-20 14:16:21 +0300 | [diff] [blame] | 944 | case PRPH_BLOCKBIT: |
| 945 | if (iwl_read_prph(trans, addr) & BIT(val)) { |
| 946 | IWL_ERR(trans, |
| 947 | "BIT(%u) in address 0x%x is 1, stopping FW configuration\n", |
| 948 | val, addr); |
| 949 | goto monitor; |
| 950 | } |
| 951 | break; |
Liad Kaufman | 09e350f | 2014-11-17 11:41:07 +0200 | [diff] [blame] | 952 | default: |
| 953 | IWL_ERR(trans, "FW debug - unknown OP %d\n", |
| 954 | dest->reg_ops[i].op); |
| 955 | break; |
| 956 | } |
| 957 | } |
| 958 | |
Haim Dreyfuss | 869f3b1 | 2015-07-20 14:16:21 +0300 | [diff] [blame] | 959 | monitor: |
Liad Kaufman | 09e350f | 2014-11-17 11:41:07 +0200 | [diff] [blame] | 960 | if (dest->monitor_mode == EXTERNAL_MODE && trans_pcie->fw_mon_size) { |
| 961 | iwl_write_prph(trans, le32_to_cpu(dest->base_reg), |
| 962 | trans_pcie->fw_mon_phys >> dest->base_shift); |
Emmanuel Grumbach | 62d7476 | 2016-01-05 15:25:43 +0200 | [diff] [blame] | 963 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) |
| 964 | iwl_write_prph(trans, le32_to_cpu(dest->end_reg), |
| 965 | (trans_pcie->fw_mon_phys + |
| 966 | trans_pcie->fw_mon_size - 256) >> |
| 967 | dest->end_shift); |
| 968 | else |
| 969 | iwl_write_prph(trans, le32_to_cpu(dest->end_reg), |
| 970 | (trans_pcie->fw_mon_phys + |
| 971 | trans_pcie->fw_mon_size) >> |
| 972 | dest->end_shift); |
Liad Kaufman | 09e350f | 2014-11-17 11:41:07 +0200 | [diff] [blame] | 973 | } |
| 974 | } |
| 975 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 976 | static int iwl_pcie_load_given_ucode(struct iwl_trans *trans, |
Johannes Berg | 0692fe4 | 2012-03-06 13:30:37 -0800 | [diff] [blame] | 977 | const struct fw_img *image) |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 978 | { |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 979 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 980 | int ret = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 981 | int first_ucode_section; |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 982 | |
Eran Harary | dcab8ec | 2014-10-19 12:20:14 +0200 | [diff] [blame] | 983 | IWL_DEBUG_FW(trans, "working with %s CPU\n", |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 984 | image->is_dual_cpus ? "Dual" : "Single"); |
| 985 | |
Eran Harary | dcab8ec | 2014-10-19 12:20:14 +0200 | [diff] [blame] | 986 | /* load to FW the binary non secured sections of CPU1 */ |
| 987 | ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section); |
| 988 | if (ret) |
| 989 | return ret; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 990 | |
| 991 | if (image->is_dual_cpus) { |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 992 | /* set CPU2 header address */ |
| 993 | iwl_write_prph(trans, |
| 994 | LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR, |
| 995 | LMPM_SECURE_CPU2_HDR_MEM_SPACE); |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 996 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 997 | /* load to FW the binary sections of CPU2 */ |
Eran Harary | dcab8ec | 2014-10-19 12:20:14 +0200 | [diff] [blame] | 998 | ret = iwl_pcie_load_cpu_sections(trans, image, 2, |
| 999 | &first_ucode_section); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 1000 | if (ret) |
| 1001 | return ret; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 1002 | } |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 1003 | |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 1004 | /* supported for 7000 only for the moment */ |
| 1005 | if (iwlwifi_mod_params.fw_monitor && |
| 1006 | trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) { |
Emmanuel Grumbach | 96c285d | 2015-04-14 23:14:48 +0300 | [diff] [blame] | 1007 | iwl_pcie_alloc_fw_monitor(trans, 0); |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 1008 | |
| 1009 | if (trans_pcie->fw_mon_size) { |
| 1010 | iwl_write_prph(trans, MON_BUFF_BASE_ADDR, |
| 1011 | trans_pcie->fw_mon_phys >> 4); |
| 1012 | iwl_write_prph(trans, MON_BUFF_END_ADDR, |
| 1013 | (trans_pcie->fw_mon_phys + |
| 1014 | trans_pcie->fw_mon_size) >> 4); |
| 1015 | } |
Liad Kaufman | 09e350f | 2014-11-17 11:41:07 +0200 | [diff] [blame] | 1016 | } else if (trans->dbg_dest_tlv) { |
| 1017 | iwl_pcie_apply_destination(trans); |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 1018 | } |
| 1019 | |
Emmanuel Grumbach | 2aabdbd | 2016-06-08 23:07:31 +0300 | [diff] [blame] | 1020 | iwl_enable_interrupts(trans); |
| 1021 | |
Eran Harary | e12ba84 | 2013-12-02 12:18:10 +0200 | [diff] [blame] | 1022 | /* release CPU reset */ |
Emmanuel Grumbach | 5dd9c68 | 2015-03-05 13:06:13 +0200 | [diff] [blame] | 1023 | iwl_write32(trans, CSR_RESET, 0); |
Eran Harary | e12ba84 | 2013-12-02 12:18:10 +0200 | [diff] [blame] | 1024 | |
Eran Harary | dcab8ec | 2014-10-19 12:20:14 +0200 | [diff] [blame] | 1025 | return 0; |
| 1026 | } |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 1027 | |
Emmanuel Grumbach | 5dd9c68 | 2015-03-05 13:06:13 +0200 | [diff] [blame] | 1028 | static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans, |
| 1029 | const struct fw_img *image) |
Eran Harary | dcab8ec | 2014-10-19 12:20:14 +0200 | [diff] [blame] | 1030 | { |
| 1031 | int ret = 0; |
| 1032 | int first_ucode_section; |
Eran Harary | dcab8ec | 2014-10-19 12:20:14 +0200 | [diff] [blame] | 1033 | |
| 1034 | IWL_DEBUG_FW(trans, "working with %s CPU\n", |
| 1035 | image->is_dual_cpus ? "Dual" : "Single"); |
| 1036 | |
Emmanuel Grumbach | a2227ce | 2015-02-04 16:35:03 +0200 | [diff] [blame] | 1037 | if (trans->dbg_dest_tlv) |
| 1038 | iwl_pcie_apply_destination(trans); |
| 1039 | |
Eran Harary | 16bc119 | 2015-03-03 13:53:28 +0200 | [diff] [blame] | 1040 | /* TODO: remove in the next Si step */ |
| 1041 | ret = iwl_pcie_rsa_race_bug_wa(trans); |
| 1042 | if (ret) |
| 1043 | return ret; |
| 1044 | |
Eran Harary | dcab8ec | 2014-10-19 12:20:14 +0200 | [diff] [blame] | 1045 | /* configure the ucode to be ready to get the secured image */ |
| 1046 | /* release CPU reset */ |
| 1047 | iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT); |
| 1048 | |
| 1049 | /* load to FW the binary Secured sections of CPU1 */ |
Emmanuel Grumbach | 5dd9c68 | 2015-03-05 13:06:13 +0200 | [diff] [blame] | 1050 | ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1, |
| 1051 | &first_ucode_section); |
Eran Harary | dcab8ec | 2014-10-19 12:20:14 +0200 | [diff] [blame] | 1052 | if (ret) |
| 1053 | return ret; |
| 1054 | |
| 1055 | /* load to FW the binary sections of CPU2 */ |
Emmanuel Grumbach | 47dbab2 | 2015-04-28 21:32:47 +0300 | [diff] [blame] | 1056 | return iwl_pcie_load_cpu_sections_8000(trans, image, 2, |
| 1057 | &first_ucode_section); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 1058 | } |
| 1059 | |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1060 | static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power) |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 1061 | { |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 1062 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 3dc3374 | 2013-12-22 15:13:01 +0200 | [diff] [blame] | 1063 | bool hw_rfkill, was_hw_rfkill; |
| 1064 | |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1065 | lockdep_assert_held(&trans_pcie->mutex); |
| 1066 | |
| 1067 | if (trans_pcie->is_down) |
| 1068 | return; |
| 1069 | |
| 1070 | trans_pcie->is_down = true; |
| 1071 | |
Emmanuel Grumbach | 3dc3374 | 2013-12-22 15:13:01 +0200 | [diff] [blame] | 1072 | was_hw_rfkill = iwl_is_rfkill_set(trans); |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 1073 | |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 1074 | /* tell the device to stop sending interrupts */ |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 1075 | iwl_disable_interrupts(trans); |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 1076 | |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1077 | /* device going down, Stop using ICT table */ |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1078 | iwl_pcie_disable_ict(trans); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1079 | |
| 1080 | /* |
| 1081 | * If a HW restart happens during firmware loading, |
| 1082 | * then the firmware loading might call this function |
| 1083 | * and later it might be called again due to the |
| 1084 | * restart. So don't process again if the device is |
| 1085 | * already dead. |
| 1086 | */ |
Emmanuel Grumbach | 31b8b34 | 2014-11-02 15:48:09 +0200 | [diff] [blame] | 1087 | if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) { |
Emmanuel Grumbach | a6bd005 | 2016-01-31 15:02:30 +0200 | [diff] [blame] | 1088 | IWL_DEBUG_INFO(trans, |
| 1089 | "DEVICE_ENABLED bit was set and is now cleared\n"); |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1090 | iwl_pcie_tx_stop(trans); |
Emmanuel Grumbach | 9805c446 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1091 | iwl_pcie_rx_stop(trans); |
Johannes Berg | 6379103 | 2012-09-06 15:33:42 +0200 | [diff] [blame] | 1092 | |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1093 | /* Power-down device's busmaster DMA clocks */ |
Avri Altman | 95411d0 | 2015-05-11 11:04:34 +0300 | [diff] [blame] | 1094 | if (!trans->cfg->apmg_not_supported) { |
Avri Altman | 1aa02b5 | 2015-04-29 05:11:10 +0300 | [diff] [blame] | 1095 | iwl_write_prph(trans, APMG_CLK_DIS_REG, |
| 1096 | APMG_CLK_VAL_DMA_CLK_RQT); |
| 1097 | udelay(5); |
| 1098 | } |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1099 | } |
| 1100 | |
| 1101 | /* Make sure (redundant) we've released our request to stay awake */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 1102 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1103 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1104 | |
| 1105 | /* Stop the device, and put it in low power state */ |
Emmanuel Grumbach | b7aaeae | 2014-12-07 19:44:30 +0200 | [diff] [blame] | 1106 | iwl_pcie_apm_stop(trans, false); |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 1107 | |
Emmanuel Grumbach | 03d6c3b | 2014-12-03 10:39:07 +0200 | [diff] [blame] | 1108 | /* stop and reset the on-board processor */ |
| 1109 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
Johannes Berg | b7a08b2 | 2016-04-13 10:24:59 +0200 | [diff] [blame] | 1110 | usleep_range(1000, 2000); |
Emmanuel Grumbach | 03d6c3b | 2014-12-03 10:39:07 +0200 | [diff] [blame] | 1111 | |
| 1112 | /* |
| 1113 | * Upon stop, the APM issues an interrupt if HW RF kill is set. |
| 1114 | * This is a bug in certain verions of the hardware. |
| 1115 | * Certain devices also keep sending HW RF kill interrupt all |
| 1116 | * the time, unless the interrupt is ACKed even if the interrupt |
| 1117 | * should be masked. Re-ACK all the interrupts here. |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 1118 | */ |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 1119 | iwl_disable_interrupts(trans); |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 1120 | |
Don Fry | 74fda97 | 2012-03-20 16:36:54 -0700 | [diff] [blame] | 1121 | /* clear all status bits */ |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1122 | clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status); |
| 1123 | clear_bit(STATUS_INT_ENABLED, &trans->status); |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1124 | clear_bit(STATUS_TPOWER_PMI, &trans->status); |
| 1125 | clear_bit(STATUS_RFKILL, &trans->status); |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 1126 | |
| 1127 | /* |
| 1128 | * Even if we stop the HW, we still want the RF kill |
| 1129 | * interrupt |
| 1130 | */ |
| 1131 | iwl_enable_rfkill_int(trans); |
| 1132 | |
| 1133 | /* |
| 1134 | * Check again since the RF kill state may have changed while |
| 1135 | * all the interrupts were disabled, in this case we couldn't |
| 1136 | * receive the RF kill interrupt and update the state in the |
| 1137 | * op_mode. |
Emmanuel Grumbach | 3dc3374 | 2013-12-22 15:13:01 +0200 | [diff] [blame] | 1138 | * Don't call the op_mode if the rkfill state hasn't changed. |
| 1139 | * This allows the op_mode to call stop_device from the rfkill |
| 1140 | * notification without endless recursion. Under very rare |
| 1141 | * circumstances, we might have a small recursion if the rfkill |
| 1142 | * state changed exactly now while we were called from stop_device. |
| 1143 | * This is very unlikely but can happen and is supported. |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 1144 | */ |
| 1145 | hw_rfkill = iwl_is_rfkill_set(trans); |
| 1146 | if (hw_rfkill) |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1147 | set_bit(STATUS_RFKILL, &trans->status); |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 1148 | else |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1149 | clear_bit(STATUS_RFKILL, &trans->status); |
Emmanuel Grumbach | 3dc3374 | 2013-12-22 15:13:01 +0200 | [diff] [blame] | 1150 | if (hw_rfkill != was_hw_rfkill) |
Johannes Berg | 14cfca7 | 2014-02-25 20:50:53 +0100 | [diff] [blame] | 1151 | iwl_trans_pcie_rf_kill(trans, hw_rfkill); |
Emmanuel Grumbach | 655e5cf | 2014-11-30 17:06:11 +0200 | [diff] [blame] | 1152 | |
Emmanuel Grumbach | a6bd005 | 2016-01-31 15:02:30 +0200 | [diff] [blame] | 1153 | /* re-take ownership to prevent other users from stealing the device */ |
Emmanuel Grumbach | 655e5cf | 2014-11-30 17:06:11 +0200 | [diff] [blame] | 1154 | iwl_pcie_prepare_card_hw(trans); |
Johannes Berg | 14cfca7 | 2014-02-25 20:50:53 +0100 | [diff] [blame] | 1155 | } |
| 1156 | |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1157 | static void iwl_pcie_synchronize_irqs(struct iwl_trans *trans) |
| 1158 | { |
| 1159 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1160 | |
| 1161 | if (trans_pcie->msix_enabled) { |
| 1162 | int i; |
| 1163 | |
| 1164 | for (i = 0; i < trans_pcie->allocated_vector; i++) |
| 1165 | synchronize_irq(trans_pcie->msix_entries[i].vector); |
| 1166 | } else { |
| 1167 | synchronize_irq(trans_pcie->pci_dev->irq); |
| 1168 | } |
| 1169 | } |
| 1170 | |
Emmanuel Grumbach | a6bd005 | 2016-01-31 15:02:30 +0200 | [diff] [blame] | 1171 | static int iwl_trans_pcie_start_fw(struct iwl_trans *trans, |
| 1172 | const struct fw_img *fw, bool run_in_rfkill) |
| 1173 | { |
| 1174 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1175 | bool hw_rfkill; |
| 1176 | int ret; |
| 1177 | |
| 1178 | /* This may fail if AMT took ownership of the device */ |
| 1179 | if (iwl_pcie_prepare_card_hw(trans)) { |
| 1180 | IWL_WARN(trans, "Exit HW not ready\n"); |
| 1181 | ret = -EIO; |
| 1182 | goto out; |
| 1183 | } |
| 1184 | |
| 1185 | iwl_enable_rfkill_int(trans); |
| 1186 | |
| 1187 | iwl_write32(trans, CSR_INT, 0xFFFFFFFF); |
| 1188 | |
| 1189 | /* |
| 1190 | * We enabled the RF-Kill interrupt and the handler may very |
| 1191 | * well be running. Disable the interrupts to make sure no other |
| 1192 | * interrupt can be fired. |
| 1193 | */ |
| 1194 | iwl_disable_interrupts(trans); |
| 1195 | |
| 1196 | /* Make sure it finished running */ |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1197 | iwl_pcie_synchronize_irqs(trans); |
Emmanuel Grumbach | a6bd005 | 2016-01-31 15:02:30 +0200 | [diff] [blame] | 1198 | |
| 1199 | mutex_lock(&trans_pcie->mutex); |
| 1200 | |
| 1201 | /* If platform's RF_KILL switch is NOT set to KILL */ |
| 1202 | hw_rfkill = iwl_is_rfkill_set(trans); |
| 1203 | if (hw_rfkill) |
| 1204 | set_bit(STATUS_RFKILL, &trans->status); |
| 1205 | else |
| 1206 | clear_bit(STATUS_RFKILL, &trans->status); |
| 1207 | iwl_trans_pcie_rf_kill(trans, hw_rfkill); |
| 1208 | if (hw_rfkill && !run_in_rfkill) { |
| 1209 | ret = -ERFKILL; |
| 1210 | goto out; |
| 1211 | } |
| 1212 | |
| 1213 | /* Someone called stop_device, don't try to start_fw */ |
| 1214 | if (trans_pcie->is_down) { |
| 1215 | IWL_WARN(trans, |
| 1216 | "Can't start_fw since the HW hasn't been started\n"); |
Anton Protopopov | 20aa99b | 2016-02-11 08:35:15 +0200 | [diff] [blame] | 1217 | ret = -EIO; |
Emmanuel Grumbach | a6bd005 | 2016-01-31 15:02:30 +0200 | [diff] [blame] | 1218 | goto out; |
| 1219 | } |
| 1220 | |
| 1221 | /* make sure rfkill handshake bits are cleared */ |
| 1222 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
| 1223 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, |
| 1224 | CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED); |
| 1225 | |
| 1226 | /* clear (again), then enable host interrupts */ |
| 1227 | iwl_write32(trans, CSR_INT, 0xFFFFFFFF); |
| 1228 | |
| 1229 | ret = iwl_pcie_nic_init(trans); |
| 1230 | if (ret) { |
| 1231 | IWL_ERR(trans, "Unable to init nic\n"); |
| 1232 | goto out; |
| 1233 | } |
| 1234 | |
| 1235 | /* |
| 1236 | * Now, we load the firmware and don't want to be interrupted, even |
| 1237 | * by the RF-Kill interrupt (hence mask all the interrupt besides the |
| 1238 | * FH_TX interrupt which is needed to load the firmware). If the |
| 1239 | * RF-Kill switch is toggled, we will find out after having loaded |
| 1240 | * the firmware and return the proper value to the caller. |
| 1241 | */ |
| 1242 | iwl_enable_fw_load_int(trans); |
| 1243 | |
| 1244 | /* really make sure rfkill handshake bits are cleared */ |
| 1245 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
| 1246 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
| 1247 | |
| 1248 | /* Load the given image to the HW */ |
| 1249 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) |
| 1250 | ret = iwl_pcie_load_given_ucode_8000(trans, fw); |
| 1251 | else |
| 1252 | ret = iwl_pcie_load_given_ucode(trans, fw); |
Emmanuel Grumbach | a6bd005 | 2016-01-31 15:02:30 +0200 | [diff] [blame] | 1253 | |
| 1254 | /* re-check RF-Kill state since we may have missed the interrupt */ |
| 1255 | hw_rfkill = iwl_is_rfkill_set(trans); |
| 1256 | if (hw_rfkill) |
| 1257 | set_bit(STATUS_RFKILL, &trans->status); |
| 1258 | else |
| 1259 | clear_bit(STATUS_RFKILL, &trans->status); |
| 1260 | |
| 1261 | iwl_trans_pcie_rf_kill(trans, hw_rfkill); |
| 1262 | if (hw_rfkill && !run_in_rfkill) |
| 1263 | ret = -ERFKILL; |
| 1264 | |
| 1265 | out: |
| 1266 | mutex_unlock(&trans_pcie->mutex); |
| 1267 | return ret; |
| 1268 | } |
| 1269 | |
| 1270 | static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr) |
| 1271 | { |
| 1272 | iwl_pcie_reset_ict(trans); |
| 1273 | iwl_pcie_tx_start(trans, scd_addr); |
| 1274 | } |
| 1275 | |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1276 | static void iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power) |
| 1277 | { |
| 1278 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1279 | |
| 1280 | mutex_lock(&trans_pcie->mutex); |
| 1281 | _iwl_trans_pcie_stop_device(trans, low_power); |
| 1282 | mutex_unlock(&trans_pcie->mutex); |
| 1283 | } |
| 1284 | |
Johannes Berg | 14cfca7 | 2014-02-25 20:50:53 +0100 | [diff] [blame] | 1285 | void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state) |
| 1286 | { |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1287 | struct iwl_trans_pcie __maybe_unused *trans_pcie = |
| 1288 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1289 | |
| 1290 | lockdep_assert_held(&trans_pcie->mutex); |
| 1291 | |
Johannes Berg | 14cfca7 | 2014-02-25 20:50:53 +0100 | [diff] [blame] | 1292 | if (iwl_op_mode_hw_rf_kill(trans->op_mode, state)) |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1293 | _iwl_trans_pcie_stop_device(trans, true); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1294 | } |
| 1295 | |
Matti Gottlieb | 23ae612 | 2015-12-31 18:18:02 +0200 | [diff] [blame] | 1296 | static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test, |
| 1297 | bool reset) |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 1298 | { |
Matti Gottlieb | 23ae612 | 2015-12-31 18:18:02 +0200 | [diff] [blame] | 1299 | if (!reset) { |
Eliad Peller | 6dfb36c | 2015-07-09 14:17:24 +0300 | [diff] [blame] | 1300 | /* Enable persistence mode to avoid reset */ |
| 1301 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
| 1302 | CSR_HW_IF_CONFIG_REG_PERSIST_MODE); |
| 1303 | } |
| 1304 | |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 1305 | iwl_disable_interrupts(trans); |
Johannes Berg | debff61 | 2013-05-14 13:53:45 +0200 | [diff] [blame] | 1306 | |
| 1307 | /* |
| 1308 | * in testing mode, the host stays awake and the |
| 1309 | * hardware won't be reset (not even partially) |
| 1310 | */ |
| 1311 | if (test) |
| 1312 | return; |
| 1313 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1314 | iwl_pcie_disable_ict(trans); |
| 1315 | |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1316 | iwl_pcie_synchronize_irqs(trans); |
Emmanuel Grumbach | 33b56af | 2015-06-25 12:55:45 +0300 | [diff] [blame] | 1317 | |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 1318 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 1319 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1320 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 1321 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 1322 | |
Sara Sharon | 1316d59 | 2016-04-17 16:28:18 +0300 | [diff] [blame] | 1323 | iwl_pcie_enable_rx_wake(trans, false); |
| 1324 | |
Matti Gottlieb | 23ae612 | 2015-12-31 18:18:02 +0200 | [diff] [blame] | 1325 | if (reset) { |
Eliad Peller | 6dfb36c | 2015-07-09 14:17:24 +0300 | [diff] [blame] | 1326 | /* |
| 1327 | * reset TX queues -- some of their registers reset during S3 |
| 1328 | * so if we don't reset everything here the D3 image would try |
| 1329 | * to execute some invalid memory upon resume |
| 1330 | */ |
| 1331 | iwl_trans_pcie_tx_reset(trans); |
| 1332 | } |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1333 | |
| 1334 | iwl_pcie_set_pwr(trans, true); |
| 1335 | } |
| 1336 | |
| 1337 | static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans, |
Johannes Berg | debff61 | 2013-05-14 13:53:45 +0200 | [diff] [blame] | 1338 | enum iwl_d3_status *status, |
Matti Gottlieb | 23ae612 | 2015-12-31 18:18:02 +0200 | [diff] [blame] | 1339 | bool test, bool reset) |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1340 | { |
| 1341 | u32 val; |
| 1342 | int ret; |
| 1343 | |
Johannes Berg | debff61 | 2013-05-14 13:53:45 +0200 | [diff] [blame] | 1344 | if (test) { |
| 1345 | iwl_enable_interrupts(trans); |
| 1346 | *status = IWL_D3_STATUS_ALIVE; |
| 1347 | return 0; |
| 1348 | } |
| 1349 | |
Sara Sharon | 1316d59 | 2016-04-17 16:28:18 +0300 | [diff] [blame] | 1350 | iwl_pcie_enable_rx_wake(trans, true); |
| 1351 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1352 | /* |
| 1353 | * Also enables interrupts - none will happen as the device doesn't |
| 1354 | * know we're waking it up, only when the opmode actually tells it |
| 1355 | * after this call. |
| 1356 | */ |
| 1357 | iwl_pcie_reset_ict(trans); |
Sara Sharon | 18dcb9a | 2016-03-13 21:48:35 +0200 | [diff] [blame] | 1358 | iwl_enable_interrupts(trans); |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1359 | |
| 1360 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
| 1361 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 1362 | |
Emmanuel Grumbach | 01e58a2 | 2014-10-27 09:14:32 +0200 | [diff] [blame] | 1363 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) |
| 1364 | udelay(2); |
| 1365 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1366 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
| 1367 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 1368 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 1369 | 25000); |
Emmanuel Grumbach | 7f2ac8f | 2014-10-23 08:53:21 +0300 | [diff] [blame] | 1370 | if (ret < 0) { |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1371 | IWL_ERR(trans, "Failed to resume the device (mac ready)\n"); |
| 1372 | return ret; |
| 1373 | } |
| 1374 | |
Emmanuel Grumbach | a3ead65 | 2014-10-12 13:23:40 +0300 | [diff] [blame] | 1375 | iwl_pcie_set_pwr(trans, false); |
| 1376 | |
Matti Gottlieb | 23ae612 | 2015-12-31 18:18:02 +0200 | [diff] [blame] | 1377 | if (!reset) { |
Eliad Peller | 6dfb36c | 2015-07-09 14:17:24 +0300 | [diff] [blame] | 1378 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 1379 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
| 1380 | } else { |
| 1381 | iwl_trans_pcie_tx_reset(trans); |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1382 | |
Eliad Peller | 6dfb36c | 2015-07-09 14:17:24 +0300 | [diff] [blame] | 1383 | ret = iwl_pcie_rx_init(trans); |
| 1384 | if (ret) { |
| 1385 | IWL_ERR(trans, |
| 1386 | "Failed to resume the device (RX reset)\n"); |
| 1387 | return ret; |
| 1388 | } |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1389 | } |
| 1390 | |
Emmanuel Grumbach | a3ead65 | 2014-10-12 13:23:40 +0300 | [diff] [blame] | 1391 | val = iwl_read32(trans, CSR_RESET); |
| 1392 | if (val & CSR_RESET_REG_FLAG_NEVO_RESET) |
| 1393 | *status = IWL_D3_STATUS_RESET; |
| 1394 | else |
| 1395 | *status = IWL_D3_STATUS_ALIVE; |
| 1396 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1397 | return 0; |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 1398 | } |
| 1399 | |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1400 | struct iwl_causes_list { |
| 1401 | u32 cause_num; |
| 1402 | u32 mask_reg; |
| 1403 | u8 addr; |
| 1404 | }; |
| 1405 | |
| 1406 | static struct iwl_causes_list causes_list[] = { |
| 1407 | {MSIX_FH_INT_CAUSES_D2S_CH0_NUM, CSR_MSIX_FH_INT_MASK_AD, 0}, |
| 1408 | {MSIX_FH_INT_CAUSES_D2S_CH1_NUM, CSR_MSIX_FH_INT_MASK_AD, 0x1}, |
| 1409 | {MSIX_FH_INT_CAUSES_S2D, CSR_MSIX_FH_INT_MASK_AD, 0x3}, |
| 1410 | {MSIX_FH_INT_CAUSES_FH_ERR, CSR_MSIX_FH_INT_MASK_AD, 0x5}, |
| 1411 | {MSIX_HW_INT_CAUSES_REG_ALIVE, CSR_MSIX_HW_INT_MASK_AD, 0x10}, |
| 1412 | {MSIX_HW_INT_CAUSES_REG_WAKEUP, CSR_MSIX_HW_INT_MASK_AD, 0x11}, |
| 1413 | {MSIX_HW_INT_CAUSES_REG_CT_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x16}, |
| 1414 | {MSIX_HW_INT_CAUSES_REG_RF_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x17}, |
| 1415 | {MSIX_HW_INT_CAUSES_REG_PERIODIC, CSR_MSIX_HW_INT_MASK_AD, 0x18}, |
| 1416 | {MSIX_HW_INT_CAUSES_REG_SW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x29}, |
| 1417 | {MSIX_HW_INT_CAUSES_REG_SCD, CSR_MSIX_HW_INT_MASK_AD, 0x2A}, |
| 1418 | {MSIX_HW_INT_CAUSES_REG_FH_TX, CSR_MSIX_HW_INT_MASK_AD, 0x2B}, |
| 1419 | {MSIX_HW_INT_CAUSES_REG_HW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x2D}, |
| 1420 | {MSIX_HW_INT_CAUSES_REG_HAP, CSR_MSIX_HW_INT_MASK_AD, 0x2E}, |
| 1421 | }; |
| 1422 | |
| 1423 | static void iwl_pcie_init_msix(struct iwl_trans_pcie *trans_pcie) |
| 1424 | { |
| 1425 | u32 val, max_rx_vector, i; |
| 1426 | struct iwl_trans *trans = trans_pcie->trans; |
| 1427 | |
| 1428 | max_rx_vector = trans_pcie->allocated_vector - 1; |
| 1429 | |
Ido Yariv | 54f315c | 2016-06-14 10:27:57 -0400 | [diff] [blame] | 1430 | if (!trans_pcie->msix_enabled) { |
| 1431 | if (trans->cfg->mq_rx_supported) |
| 1432 | iwl_write_prph(trans, UREG_CHICK, |
| 1433 | UREG_CHICK_MSI_ENABLE); |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1434 | return; |
Ido Yariv | 54f315c | 2016-06-14 10:27:57 -0400 | [diff] [blame] | 1435 | } |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1436 | |
| 1437 | iwl_write_prph(trans, UREG_CHICK, UREG_CHICK_MSIX_ENABLE); |
| 1438 | |
| 1439 | /* |
| 1440 | * Each cause from the list above and the RX causes is represented as |
| 1441 | * a byte in the IVAR table. We access the first (N - 1) bytes and map |
| 1442 | * them to the (N - 1) vectors so these vectors will be used as rx |
| 1443 | * vectors. Then access all non rx causes and map them to the |
| 1444 | * default queue (N'th queue). |
| 1445 | */ |
| 1446 | for (i = 0; i < max_rx_vector; i++) { |
| 1447 | iwl_write8(trans, CSR_MSIX_RX_IVAR(i), MSIX_FH_INT_CAUSES_Q(i)); |
| 1448 | iwl_clear_bit(trans, CSR_MSIX_FH_INT_MASK_AD, |
| 1449 | BIT(MSIX_FH_INT_CAUSES_Q(i))); |
| 1450 | } |
| 1451 | |
| 1452 | for (i = 0; i < ARRAY_SIZE(causes_list); i++) { |
| 1453 | val = trans_pcie->default_irq_num | |
| 1454 | MSIX_NON_AUTO_CLEAR_CAUSE; |
| 1455 | iwl_write8(trans, CSR_MSIX_IVAR(causes_list[i].addr), val); |
| 1456 | iwl_clear_bit(trans, causes_list[i].mask_reg, |
| 1457 | causes_list[i].cause_num); |
| 1458 | } |
| 1459 | trans_pcie->fh_init_mask = |
| 1460 | ~iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD); |
| 1461 | trans_pcie->fh_mask = trans_pcie->fh_init_mask; |
| 1462 | trans_pcie->hw_init_mask = |
| 1463 | ~iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD); |
| 1464 | trans_pcie->hw_mask = trans_pcie->hw_init_mask; |
| 1465 | } |
| 1466 | |
| 1467 | static void iwl_pcie_set_interrupt_capa(struct pci_dev *pdev, |
| 1468 | struct iwl_trans *trans) |
| 1469 | { |
| 1470 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1471 | u16 pci_cmd; |
| 1472 | int max_vector; |
| 1473 | int ret, i; |
| 1474 | |
| 1475 | if (trans->cfg->mq_rx_supported) { |
Sara Sharon | 013a67e | 2016-03-22 16:04:53 +0200 | [diff] [blame] | 1476 | max_vector = min_t(u32, (num_possible_cpus() + 2), |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1477 | IWL_MAX_RX_HW_QUEUES); |
| 1478 | for (i = 0; i < max_vector; i++) |
| 1479 | trans_pcie->msix_entries[i].entry = i; |
| 1480 | |
| 1481 | ret = pci_enable_msix_range(pdev, trans_pcie->msix_entries, |
| 1482 | MSIX_MIN_INTERRUPT_VECTORS, |
| 1483 | max_vector); |
| 1484 | if (ret > 1) { |
| 1485 | IWL_DEBUG_INFO(trans, |
| 1486 | "Enable MSI-X allocate %d interrupt vector\n", |
| 1487 | ret); |
| 1488 | trans_pcie->allocated_vector = ret; |
| 1489 | trans_pcie->default_irq_num = |
| 1490 | trans_pcie->allocated_vector - 1; |
| 1491 | trans_pcie->trans->num_rx_queues = |
| 1492 | trans_pcie->allocated_vector - 1; |
| 1493 | trans_pcie->msix_enabled = true; |
| 1494 | |
| 1495 | return; |
| 1496 | } |
| 1497 | IWL_DEBUG_INFO(trans, |
| 1498 | "ret = %d %s move to msi mode\n", ret, |
| 1499 | (ret == 1) ? |
| 1500 | "can't allocate more than 1 interrupt vector" : |
| 1501 | "failed to enable msi-x mode"); |
| 1502 | pci_disable_msix(pdev); |
| 1503 | } |
| 1504 | |
| 1505 | ret = pci_enable_msi(pdev); |
| 1506 | if (ret) { |
Emmanuel Grumbach | 6ed5e4d | 2016-03-14 19:53:57 +0200 | [diff] [blame] | 1507 | dev_err(&pdev->dev, "pci_enable_msi failed - %d\n", ret); |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1508 | /* enable rfkill interrupt: hw bug w/a */ |
| 1509 | pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd); |
| 1510 | if (pci_cmd & PCI_COMMAND_INTX_DISABLE) { |
| 1511 | pci_cmd &= ~PCI_COMMAND_INTX_DISABLE; |
| 1512 | pci_write_config_word(pdev, PCI_COMMAND, pci_cmd); |
| 1513 | } |
| 1514 | } |
| 1515 | } |
| 1516 | |
| 1517 | static int iwl_pcie_init_msix_handler(struct pci_dev *pdev, |
| 1518 | struct iwl_trans_pcie *trans_pcie) |
| 1519 | { |
| 1520 | int i, last_vector; |
| 1521 | |
| 1522 | last_vector = trans_pcie->trans->num_rx_queues; |
| 1523 | |
| 1524 | for (i = 0; i < trans_pcie->allocated_vector; i++) { |
| 1525 | int ret; |
| 1526 | |
| 1527 | ret = request_threaded_irq(trans_pcie->msix_entries[i].vector, |
| 1528 | iwl_pcie_msix_isr, |
| 1529 | (i == last_vector) ? |
| 1530 | iwl_pcie_irq_msix_handler : |
| 1531 | iwl_pcie_irq_rx_msix_handler, |
| 1532 | IRQF_SHARED, |
| 1533 | DRV_NAME, |
| 1534 | &trans_pcie->msix_entries[i]); |
| 1535 | if (ret) { |
| 1536 | int j; |
| 1537 | |
| 1538 | IWL_ERR(trans_pcie->trans, |
| 1539 | "Error allocating IRQ %d\n", i); |
| 1540 | for (j = 0; j < i; j++) |
Haim Dreyfuss | 8d80717 | 2016-03-27 12:56:13 +0300 | [diff] [blame] | 1541 | free_irq(trans_pcie->msix_entries[j].vector, |
| 1542 | &trans_pcie->msix_entries[j]); |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1543 | pci_disable_msix(pdev); |
| 1544 | return ret; |
| 1545 | } |
| 1546 | } |
| 1547 | |
| 1548 | return 0; |
| 1549 | } |
| 1550 | |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1551 | static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power) |
Emmanuel Grumbach | a27367d | 2011-07-04 09:06:44 +0300 | [diff] [blame] | 1552 | { |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1553 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Johannes Berg | c9eec95 | 2012-03-06 13:30:43 -0800 | [diff] [blame] | 1554 | bool hw_rfkill; |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1555 | int err; |
Emmanuel Grumbach | 34c1b7b | 2011-07-04 08:58:19 +0300 | [diff] [blame] | 1556 | |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1557 | lockdep_assert_held(&trans_pcie->mutex); |
| 1558 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1559 | err = iwl_pcie_prepare_card_hw(trans); |
Emmanuel Grumbach | ebb7678 | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 1560 | if (err) { |
Johannes Berg | d6f1c31 | 2012-06-28 16:49:29 +0200 | [diff] [blame] | 1561 | IWL_ERR(trans, "Error while preparing HW: %d\n", err); |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1562 | return err; |
Emmanuel Grumbach | ebb7678 | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 1563 | } |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 1564 | |
Emmanuel Grumbach | 2997494 | 2013-07-24 10:19:06 +0300 | [diff] [blame] | 1565 | /* Reset the entire device */ |
Eran Harary | ce836c7 | 2013-12-11 08:13:50 +0200 | [diff] [blame] | 1566 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
Johannes Berg | b7a08b2 | 2016-04-13 10:24:59 +0200 | [diff] [blame] | 1567 | usleep_range(1000, 2000); |
Emmanuel Grumbach | 2997494 | 2013-07-24 10:19:06 +0300 | [diff] [blame] | 1568 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1569 | iwl_pcie_apm_init(trans); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 1570 | |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1571 | iwl_pcie_init_msix(trans_pcie); |
Emmanuel Grumbach | 226c02c | 2012-03-28 10:33:09 +0200 | [diff] [blame] | 1572 | /* From now on, the op_mode will be kept updated about RF kill state */ |
| 1573 | iwl_enable_rfkill_int(trans); |
| 1574 | |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1575 | /* Set is_down to false here so that...*/ |
| 1576 | trans_pcie->is_down = false; |
| 1577 | |
Emmanuel Grumbach | 8d42551 | 2012-03-28 11:00:58 +0200 | [diff] [blame] | 1578 | hw_rfkill = iwl_is_rfkill_set(trans); |
Emmanuel Grumbach | 4620020 | 2013-03-13 16:38:32 +0200 | [diff] [blame] | 1579 | if (hw_rfkill) |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1580 | set_bit(STATUS_RFKILL, &trans->status); |
Emmanuel Grumbach | 4620020 | 2013-03-13 16:38:32 +0200 | [diff] [blame] | 1581 | else |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1582 | clear_bit(STATUS_RFKILL, &trans->status); |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1583 | /* ... rfkill can call stop_device and set it false if needed */ |
Johannes Berg | 14cfca7 | 2014-02-25 20:50:53 +0100 | [diff] [blame] | 1584 | iwl_trans_pcie_rf_kill(trans, hw_rfkill); |
Emmanuel Grumbach | d48e207 | 2012-01-08 13:48:21 +0200 | [diff] [blame] | 1585 | |
Luciano Coelho | 4cbb8e50 | 2015-08-18 16:02:38 +0300 | [diff] [blame] | 1586 | /* Make sure we sync here, because we'll need full access later */ |
| 1587 | if (low_power) |
| 1588 | pm_runtime_resume(trans->dev); |
| 1589 | |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1590 | return 0; |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 1591 | } |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1592 | |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1593 | static int iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power) |
| 1594 | { |
| 1595 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1596 | int ret; |
| 1597 | |
| 1598 | mutex_lock(&trans_pcie->mutex); |
| 1599 | ret = _iwl_trans_pcie_start_hw(trans, low_power); |
| 1600 | mutex_unlock(&trans_pcie->mutex); |
| 1601 | |
| 1602 | return ret; |
| 1603 | } |
| 1604 | |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 1605 | static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans) |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 1606 | { |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1607 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | d23f78e | 2012-03-28 10:34:02 +0200 | [diff] [blame] | 1608 | |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1609 | mutex_lock(&trans_pcie->mutex); |
| 1610 | |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 1611 | /* disable interrupts - don't enable HW RF kill interrupt */ |
David Spinadel | ee7d737 | 2012-08-12 08:14:04 +0300 | [diff] [blame] | 1612 | iwl_disable_interrupts(trans); |
David Spinadel | ee7d737 | 2012-08-12 08:14:04 +0300 | [diff] [blame] | 1613 | |
Emmanuel Grumbach | b7aaeae | 2014-12-07 19:44:30 +0200 | [diff] [blame] | 1614 | iwl_pcie_apm_stop(trans, true); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 1615 | |
Emmanuel Grumbach | 218733c | 2012-03-31 08:28:38 -0700 | [diff] [blame] | 1616 | iwl_disable_interrupts(trans); |
Emmanuel Grumbach | 218733c | 2012-03-31 08:28:38 -0700 | [diff] [blame] | 1617 | |
Emmanuel Grumbach | 8d96bb6 | 2012-12-04 22:53:30 +0200 | [diff] [blame] | 1618 | iwl_pcie_disable_ict(trans); |
Emmanuel Grumbach | 33b56af | 2015-06-25 12:55:45 +0300 | [diff] [blame] | 1619 | |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 1620 | mutex_unlock(&trans_pcie->mutex); |
Emmanuel Grumbach | 33b56af | 2015-06-25 12:55:45 +0300 | [diff] [blame] | 1621 | |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1622 | iwl_pcie_synchronize_irqs(trans); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 1623 | } |
| 1624 | |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1625 | static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val) |
| 1626 | { |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1627 | writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1628 | } |
| 1629 | |
| 1630 | static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val) |
| 1631 | { |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1632 | writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1633 | } |
| 1634 | |
| 1635 | static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs) |
| 1636 | { |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1637 | return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1638 | } |
| 1639 | |
Emmanuel Grumbach | 6a06b6c | 2012-12-02 13:07:30 +0200 | [diff] [blame] | 1640 | static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg) |
| 1641 | { |
Amnon Paz | f9477c1 | 2013-02-27 11:28:16 +0200 | [diff] [blame] | 1642 | iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR, |
| 1643 | ((reg & 0x000FFFFF) | (3 << 24))); |
Emmanuel Grumbach | 6a06b6c | 2012-12-02 13:07:30 +0200 | [diff] [blame] | 1644 | return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT); |
| 1645 | } |
| 1646 | |
| 1647 | static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr, |
| 1648 | u32 val) |
| 1649 | { |
| 1650 | iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR, |
Amnon Paz | f9477c1 | 2013-02-27 11:28:16 +0200 | [diff] [blame] | 1651 | ((addr & 0x000FFFFF) | (3 << 24))); |
Emmanuel Grumbach | 6a06b6c | 2012-12-02 13:07:30 +0200 | [diff] [blame] | 1652 | iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val); |
| 1653 | } |
| 1654 | |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 1655 | static void iwl_trans_pcie_configure(struct iwl_trans *trans, |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 1656 | const struct iwl_trans_config *trans_cfg) |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 1657 | { |
| 1658 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1659 | |
| 1660 | trans_pcie->cmd_queue = trans_cfg->cmd_queue; |
Emmanuel Grumbach | b04db9a | 2012-06-21 11:53:44 +0300 | [diff] [blame] | 1661 | trans_pcie->cmd_fifo = trans_cfg->cmd_fifo; |
Emmanuel Grumbach | 4cf677f | 2015-01-12 14:38:29 +0200 | [diff] [blame] | 1662 | trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout; |
Johannes Berg | d663ee7 | 2012-03-10 13:00:07 -0800 | [diff] [blame] | 1663 | if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS)) |
| 1664 | trans_pcie->n_no_reclaim_cmds = 0; |
| 1665 | else |
| 1666 | trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds; |
| 1667 | if (trans_pcie->n_no_reclaim_cmds) |
| 1668 | memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds, |
| 1669 | trans_pcie->n_no_reclaim_cmds * sizeof(u8)); |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 1670 | |
Emmanuel Grumbach | 6c4fbcb | 2015-11-10 11:57:41 +0200 | [diff] [blame] | 1671 | trans_pcie->rx_buf_size = trans_cfg->rx_buf_size; |
| 1672 | trans_pcie->rx_page_order = |
| 1673 | iwl_trans_get_rb_size_order(trans_pcie->rx_buf_size); |
Johannes Berg | 7c5ba4a | 2012-04-09 17:46:54 -0700 | [diff] [blame] | 1674 | |
Aviya Erenfeld | ab02165 | 2015-06-09 16:45:52 +0300 | [diff] [blame] | 1675 | trans_pcie->wide_cmd_header = trans_cfg->wide_cmd_header; |
Emmanuel Grumbach | 046db34 | 2012-12-05 15:07:54 +0200 | [diff] [blame] | 1676 | trans_pcie->bc_table_dword = trans_cfg->bc_table_dword; |
Emmanuel Grumbach | 3a736bc | 2014-09-10 11:16:41 +0300 | [diff] [blame] | 1677 | trans_pcie->scd_set_active = trans_cfg->scd_set_active; |
Emmanuel Grumbach | 41837ca9 | 2015-10-21 09:00:07 +0300 | [diff] [blame] | 1678 | trans_pcie->sw_csum_tx = trans_cfg->sw_csum_tx; |
Johannes Berg | f14d6b3 | 2014-03-21 13:30:03 +0100 | [diff] [blame] | 1679 | |
Johannes Berg | 21cb322 | 2016-06-21 13:11:48 +0200 | [diff] [blame] | 1680 | trans_pcie->page_offs = trans_cfg->cb_data_offs; |
| 1681 | trans_pcie->dev_cmd_offs = trans_cfg->cb_data_offs + sizeof(void *); |
| 1682 | |
Sharon Dvir | 39bdb17 | 2015-10-15 18:18:09 +0300 | [diff] [blame] | 1683 | trans->command_groups = trans_cfg->command_groups; |
| 1684 | trans->command_groups_size = trans_cfg->command_groups_size; |
| 1685 | |
Johannes Berg | f14d6b3 | 2014-03-21 13:30:03 +0100 | [diff] [blame] | 1686 | /* Initialize NAPI here - it should be before registering to mac80211 |
| 1687 | * in the opmode but after the HW struct is allocated. |
| 1688 | * As this function may be called again in some corner cases don't |
| 1689 | * do anything if NAPI was already initialized. |
| 1690 | */ |
Sara Sharon | bce9773 | 2016-01-25 18:14:49 +0200 | [diff] [blame] | 1691 | if (trans_pcie->napi_dev.reg_state != NETREG_DUMMY) |
Johannes Berg | f14d6b3 | 2014-03-21 13:30:03 +0100 | [diff] [blame] | 1692 | init_dummy_netdev(&trans_pcie->napi_dev); |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 1693 | } |
| 1694 | |
Johannes Berg | d1ff525 | 2012-04-12 06:24:30 -0700 | [diff] [blame] | 1695 | void iwl_trans_pcie_free(struct iwl_trans *trans) |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1696 | { |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1697 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 6eb5e529 | 2015-10-18 09:31:24 +0300 | [diff] [blame] | 1698 | int i; |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1699 | |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1700 | iwl_pcie_synchronize_irqs(trans); |
Johannes Berg | 0aa86df | 2012-12-27 22:58:21 +0100 | [diff] [blame] | 1701 | |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1702 | iwl_pcie_tx_free(trans); |
Emmanuel Grumbach | 9805c446 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1703 | iwl_pcie_rx_free(trans); |
Johannes Berg | 6379103 | 2012-09-06 15:33:42 +0200 | [diff] [blame] | 1704 | |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1705 | if (trans_pcie->msix_enabled) { |
| 1706 | for (i = 0; i < trans_pcie->allocated_vector; i++) |
| 1707 | free_irq(trans_pcie->msix_entries[i].vector, |
| 1708 | &trans_pcie->msix_entries[i]); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1709 | |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 1710 | pci_disable_msix(trans_pcie->pci_dev); |
| 1711 | trans_pcie->msix_enabled = false; |
| 1712 | } else { |
| 1713 | free_irq(trans_pcie->pci_dev->irq, trans); |
| 1714 | |
| 1715 | iwl_pcie_free_ict(trans); |
| 1716 | |
| 1717 | pci_disable_msi(trans_pcie->pci_dev); |
| 1718 | } |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1719 | iounmap(trans_pcie->hw_base); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1720 | pci_release_regions(trans_pcie->pci_dev); |
| 1721 | pci_disable_device(trans_pcie->pci_dev); |
| 1722 | |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 1723 | iwl_pcie_free_fw_monitor(trans); |
| 1724 | |
Emmanuel Grumbach | 6eb5e529 | 2015-10-18 09:31:24 +0300 | [diff] [blame] | 1725 | for_each_possible_cpu(i) { |
| 1726 | struct iwl_tso_hdr_page *p = |
| 1727 | per_cpu_ptr(trans_pcie->tso_hdr_page, i); |
| 1728 | |
| 1729 | if (p->page) |
| 1730 | __free_page(p->page); |
| 1731 | } |
| 1732 | |
| 1733 | free_percpu(trans_pcie->tso_hdr_page); |
Emmanuel Grumbach | a2a57a3 | 2016-03-15 15:36:36 +0200 | [diff] [blame] | 1734 | mutex_destroy(&trans_pcie->mutex); |
Johannes Berg | 7b501d1 | 2015-05-22 11:28:58 +0200 | [diff] [blame] | 1735 | iwl_trans_free(trans); |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1736 | } |
| 1737 | |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1738 | static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state) |
| 1739 | { |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1740 | if (state) |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1741 | set_bit(STATUS_TPOWER_PMI, &trans->status); |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1742 | else |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1743 | clear_bit(STATUS_TPOWER_PMI, &trans->status); |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1744 | } |
| 1745 | |
Emmanuel Grumbach | 23ba934 | 2015-12-17 11:55:13 +0200 | [diff] [blame] | 1746 | static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, |
| 1747 | unsigned long *flags) |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1748 | { |
| 1749 | int ret; |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1750 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1751 | |
| 1752 | spin_lock_irqsave(&trans_pcie->reg_lock, *flags); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1753 | |
Ilan Peer | fc8a350 | 2015-05-13 14:34:07 +0300 | [diff] [blame] | 1754 | if (trans_pcie->cmd_hold_nic_awake) |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 1755 | goto out; |
| 1756 | |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1757 | /* this bit wakes up the NIC */ |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1758 | __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL, |
| 1759 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Emmanuel Grumbach | 01e58a2 | 2014-10-27 09:14:32 +0200 | [diff] [blame] | 1760 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) |
| 1761 | udelay(2); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1762 | |
| 1763 | /* |
| 1764 | * These bits say the device is running, and should keep running for |
| 1765 | * at least a short while (at least as long as MAC_ACCESS_REQ stays 1), |
| 1766 | * but they do not indicate that embedded SRAM is restored yet; |
| 1767 | * 3945 and 4965 have volatile SRAM, and must save/restore contents |
| 1768 | * to/from host DRAM when sleeping/waking for power-saving. |
| 1769 | * Each direction takes approximately 1/4 millisecond; with this |
| 1770 | * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a |
| 1771 | * series of register accesses are expected (e.g. reading Event Log), |
| 1772 | * to keep device from sleeping. |
| 1773 | * |
| 1774 | * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that |
| 1775 | * SRAM is okay/restored. We don't check that here because this call |
| 1776 | * is just for hardware register access; but GP1 MAC_SLEEP check is a |
| 1777 | * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log). |
| 1778 | * |
| 1779 | * 5000 series and later (including 1000 series) have non-volatile SRAM, |
| 1780 | * and do not save/restore SRAM when power cycling. |
| 1781 | */ |
| 1782 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
| 1783 | CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN, |
| 1784 | (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY | |
| 1785 | CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000); |
| 1786 | if (unlikely(ret < 0)) { |
| 1787 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI); |
Emmanuel Grumbach | 23ba934 | 2015-12-17 11:55:13 +0200 | [diff] [blame] | 1788 | WARN_ONCE(1, |
| 1789 | "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n", |
| 1790 | iwl_read32(trans, CSR_GP_CNTRL)); |
| 1791 | spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags); |
| 1792 | return false; |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1793 | } |
| 1794 | |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 1795 | out: |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1796 | /* |
| 1797 | * Fool sparse by faking we release the lock - sparse will |
| 1798 | * track nic_access anyway. |
| 1799 | */ |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1800 | __release(&trans_pcie->reg_lock); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1801 | return true; |
| 1802 | } |
| 1803 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1804 | static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans, |
| 1805 | unsigned long *flags) |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1806 | { |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1807 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1808 | |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1809 | lockdep_assert_held(&trans_pcie->reg_lock); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1810 | |
| 1811 | /* |
| 1812 | * Fool sparse by faking we acquiring the lock - sparse will |
| 1813 | * track nic_access anyway. |
| 1814 | */ |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1815 | __acquire(&trans_pcie->reg_lock); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1816 | |
Ilan Peer | fc8a350 | 2015-05-13 14:34:07 +0300 | [diff] [blame] | 1817 | if (trans_pcie->cmd_hold_nic_awake) |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 1818 | goto out; |
| 1819 | |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1820 | __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, |
| 1821 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1822 | /* |
| 1823 | * Above we read the CSR_GP_CNTRL register, which will flush |
| 1824 | * any previous writes, but we need the write that clears the |
| 1825 | * MAC_ACCESS_REQ bit to be performed before any other writes |
| 1826 | * scheduled on different CPUs (after we drop reg_lock). |
| 1827 | */ |
| 1828 | mmiowb(); |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 1829 | out: |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1830 | spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1831 | } |
| 1832 | |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1833 | static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr, |
| 1834 | void *buf, int dwords) |
| 1835 | { |
| 1836 | unsigned long flags; |
| 1837 | int offs, ret = 0; |
| 1838 | u32 *vals = buf; |
| 1839 | |
Emmanuel Grumbach | 23ba934 | 2015-12-17 11:55:13 +0200 | [diff] [blame] | 1840 | if (iwl_trans_grab_nic_access(trans, &flags)) { |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1841 | iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr); |
| 1842 | for (offs = 0; offs < dwords; offs++) |
| 1843 | vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1844 | iwl_trans_release_nic_access(trans, &flags); |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1845 | } else { |
| 1846 | ret = -EBUSY; |
| 1847 | } |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1848 | return ret; |
| 1849 | } |
| 1850 | |
| 1851 | static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr, |
Emmanuel Grumbach | bf0fd5d | 2013-05-13 17:05:27 +0300 | [diff] [blame] | 1852 | const void *buf, int dwords) |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1853 | { |
| 1854 | unsigned long flags; |
| 1855 | int offs, ret = 0; |
Emmanuel Grumbach | bf0fd5d | 2013-05-13 17:05:27 +0300 | [diff] [blame] | 1856 | const u32 *vals = buf; |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1857 | |
Emmanuel Grumbach | 23ba934 | 2015-12-17 11:55:13 +0200 | [diff] [blame] | 1858 | if (iwl_trans_grab_nic_access(trans, &flags)) { |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1859 | iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr); |
| 1860 | for (offs = 0; offs < dwords; offs++) |
Emmanuel Grumbach | 01387ff | 2013-01-09 11:37:59 +0200 | [diff] [blame] | 1861 | iwl_write32(trans, HBUS_TARG_MEM_WDAT, |
| 1862 | vals ? vals[offs] : 0); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1863 | iwl_trans_release_nic_access(trans, &flags); |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1864 | } else { |
| 1865 | ret = -EBUSY; |
| 1866 | } |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1867 | return ret; |
| 1868 | } |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1869 | |
Emmanuel Grumbach | e0b8d40 | 2015-01-20 17:02:40 +0200 | [diff] [blame] | 1870 | static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans, |
| 1871 | unsigned long txqs, |
| 1872 | bool freeze) |
| 1873 | { |
| 1874 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1875 | int queue; |
| 1876 | |
| 1877 | for_each_set_bit(queue, &txqs, BITS_PER_LONG) { |
| 1878 | struct iwl_txq *txq = &trans_pcie->txq[queue]; |
| 1879 | unsigned long now; |
| 1880 | |
| 1881 | spin_lock_bh(&txq->lock); |
| 1882 | |
| 1883 | now = jiffies; |
| 1884 | |
| 1885 | if (txq->frozen == freeze) |
| 1886 | goto next_queue; |
| 1887 | |
| 1888 | IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n", |
| 1889 | freeze ? "Freezing" : "Waking", queue); |
| 1890 | |
| 1891 | txq->frozen = freeze; |
| 1892 | |
| 1893 | if (txq->q.read_ptr == txq->q.write_ptr) |
| 1894 | goto next_queue; |
| 1895 | |
| 1896 | if (freeze) { |
| 1897 | if (unlikely(time_after(now, |
| 1898 | txq->stuck_timer.expires))) { |
| 1899 | /* |
| 1900 | * The timer should have fired, maybe it is |
| 1901 | * spinning right now on the lock. |
| 1902 | */ |
| 1903 | goto next_queue; |
| 1904 | } |
| 1905 | /* remember how long until the timer fires */ |
| 1906 | txq->frozen_expiry_remainder = |
| 1907 | txq->stuck_timer.expires - now; |
| 1908 | del_timer(&txq->stuck_timer); |
| 1909 | goto next_queue; |
| 1910 | } |
| 1911 | |
| 1912 | /* |
| 1913 | * Wake a non-empty queue -> arm timer with the |
| 1914 | * remainder before it froze |
| 1915 | */ |
| 1916 | mod_timer(&txq->stuck_timer, |
| 1917 | now + txq->frozen_expiry_remainder); |
| 1918 | |
| 1919 | next_queue: |
| 1920 | spin_unlock_bh(&txq->lock); |
| 1921 | } |
| 1922 | } |
| 1923 | |
Emmanuel Grumbach | 0cd58ea | 2015-11-24 13:24:24 +0200 | [diff] [blame] | 1924 | static void iwl_trans_pcie_block_txq_ptrs(struct iwl_trans *trans, bool block) |
| 1925 | { |
| 1926 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1927 | int i; |
| 1928 | |
| 1929 | for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) { |
| 1930 | struct iwl_txq *txq = &trans_pcie->txq[i]; |
| 1931 | |
| 1932 | if (i == trans_pcie->cmd_queue) |
| 1933 | continue; |
| 1934 | |
| 1935 | spin_lock_bh(&txq->lock); |
| 1936 | |
| 1937 | if (!block && !(WARN_ON_ONCE(!txq->block))) { |
| 1938 | txq->block--; |
| 1939 | if (!txq->block) { |
| 1940 | iwl_write32(trans, HBUS_TARG_WRPTR, |
| 1941 | txq->q.write_ptr | (i << 8)); |
| 1942 | } |
| 1943 | } else if (block) { |
| 1944 | txq->block++; |
| 1945 | } |
| 1946 | |
| 1947 | spin_unlock_bh(&txq->lock); |
| 1948 | } |
| 1949 | } |
| 1950 | |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1951 | #define IWL_FLUSH_WAIT_MS 2000 |
| 1952 | |
Emmanuel Grumbach | 3cafdbe | 2014-03-24 11:23:51 +0200 | [diff] [blame] | 1953 | static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm) |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1954 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1955 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1956 | struct iwl_txq *txq; |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1957 | struct iwl_queue *q; |
| 1958 | int cnt; |
| 1959 | unsigned long now = jiffies; |
Emmanuel Grumbach | 1c3fea8 | 2013-01-02 12:12:25 +0200 | [diff] [blame] | 1960 | u32 scd_sram_addr; |
| 1961 | u8 buf[16]; |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1962 | int ret = 0; |
| 1963 | |
| 1964 | /* waiting for all the tx frames complete might take a while */ |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 1965 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
Emmanuel Grumbach | fa1a91f | 2014-03-24 11:25:48 +0200 | [diff] [blame] | 1966 | u8 wr_ptr; |
| 1967 | |
Wey-Yi Guy | 9ba1947 | 2012-03-09 10:12:42 -0800 | [diff] [blame] | 1968 | if (cnt == trans_pcie->cmd_queue) |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1969 | continue; |
Emmanuel Grumbach | 3cafdbe | 2014-03-24 11:23:51 +0200 | [diff] [blame] | 1970 | if (!test_bit(cnt, trans_pcie->queue_used)) |
| 1971 | continue; |
| 1972 | if (!(BIT(cnt) & txq_bm)) |
| 1973 | continue; |
Emmanuel Grumbach | 748fa67c | 2014-03-27 10:06:29 +0200 | [diff] [blame] | 1974 | |
| 1975 | IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt); |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1976 | txq = &trans_pcie->txq[cnt]; |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1977 | q = &txq->q; |
Emmanuel Grumbach | fa1a91f | 2014-03-24 11:25:48 +0200 | [diff] [blame] | 1978 | wr_ptr = ACCESS_ONCE(q->write_ptr); |
| 1979 | |
| 1980 | while (q->read_ptr != ACCESS_ONCE(q->write_ptr) && |
| 1981 | !time_after(jiffies, |
| 1982 | now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) { |
| 1983 | u8 write_ptr = ACCESS_ONCE(q->write_ptr); |
| 1984 | |
| 1985 | if (WARN_ONCE(wr_ptr != write_ptr, |
| 1986 | "WR pointer moved while flushing %d -> %d\n", |
| 1987 | wr_ptr, write_ptr)) |
| 1988 | return -ETIMEDOUT; |
Johannes Berg | 192185d | 2016-04-13 10:31:14 +0200 | [diff] [blame] | 1989 | usleep_range(1000, 2000); |
Emmanuel Grumbach | fa1a91f | 2014-03-24 11:25:48 +0200 | [diff] [blame] | 1990 | } |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1991 | |
| 1992 | if (q->read_ptr != q->write_ptr) { |
Emmanuel Grumbach | 1c3fea8 | 2013-01-02 12:12:25 +0200 | [diff] [blame] | 1993 | IWL_ERR(trans, |
| 1994 | "fail to flush all tx fifo queues Q %d\n", cnt); |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1995 | ret = -ETIMEDOUT; |
| 1996 | break; |
| 1997 | } |
Emmanuel Grumbach | 748fa67c | 2014-03-27 10:06:29 +0200 | [diff] [blame] | 1998 | IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt); |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1999 | } |
Emmanuel Grumbach | 1c3fea8 | 2013-01-02 12:12:25 +0200 | [diff] [blame] | 2000 | |
| 2001 | if (!ret) |
| 2002 | return 0; |
| 2003 | |
| 2004 | IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n", |
| 2005 | txq->q.read_ptr, txq->q.write_ptr); |
| 2006 | |
| 2007 | scd_sram_addr = trans_pcie->scd_base_addr + |
| 2008 | SCD_TX_STTS_QUEUE_OFFSET(txq->q.id); |
| 2009 | iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf)); |
| 2010 | |
| 2011 | iwl_print_hex_error(trans, buf, sizeof(buf)); |
| 2012 | |
| 2013 | for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++) |
| 2014 | IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt, |
| 2015 | iwl_read_direct32(trans, FH_TX_TRB_REG(cnt))); |
| 2016 | |
| 2017 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
| 2018 | u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt)); |
| 2019 | u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7; |
| 2020 | bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE)); |
| 2021 | u32 tbl_dw = |
| 2022 | iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr + |
| 2023 | SCD_TRANS_TBL_OFFSET_QUEUE(cnt)); |
| 2024 | |
| 2025 | if (cnt & 0x1) |
| 2026 | tbl_dw = (tbl_dw & 0xFFFF0000) >> 16; |
| 2027 | else |
| 2028 | tbl_dw = tbl_dw & 0x0000FFFF; |
| 2029 | |
| 2030 | IWL_ERR(trans, |
| 2031 | "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n", |
| 2032 | cnt, active ? "" : "in", fifo, tbl_dw, |
Johannes Berg | 83f32a4 | 2014-04-24 09:57:40 +0200 | [diff] [blame] | 2033 | iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) & |
| 2034 | (TFD_QUEUE_SIZE_MAX - 1), |
Emmanuel Grumbach | 1c3fea8 | 2013-01-02 12:12:25 +0200 | [diff] [blame] | 2035 | iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt))); |
| 2036 | } |
| 2037 | |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 2038 | return ret; |
| 2039 | } |
| 2040 | |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 2041 | static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg, |
| 2042 | u32 mask, u32 value) |
| 2043 | { |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 2044 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 2045 | unsigned long flags; |
| 2046 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 2047 | spin_lock_irqsave(&trans_pcie->reg_lock, flags); |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 2048 | __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 2049 | spin_unlock_irqrestore(&trans_pcie->reg_lock, flags); |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 2050 | } |
| 2051 | |
Luca Coelho | c24c7f5 | 2016-03-30 20:59:27 +0300 | [diff] [blame] | 2052 | static void iwl_trans_pcie_ref(struct iwl_trans *trans) |
Eliad Peller | 7616f33 | 2014-11-20 17:33:43 +0200 | [diff] [blame] | 2053 | { |
| 2054 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Eliad Peller | 7616f33 | 2014-11-20 17:33:43 +0200 | [diff] [blame] | 2055 | |
| 2056 | if (iwlwifi_mod_params.d0i3_disable) |
| 2057 | return; |
| 2058 | |
Luca Coelho | b3ff127 | 2016-01-06 18:40:38 -0200 | [diff] [blame] | 2059 | pm_runtime_get(&trans_pcie->pci_dev->dev); |
Luca Coelho | 5d93f3a | 2016-03-04 15:25:47 +0200 | [diff] [blame] | 2060 | |
| 2061 | #ifdef CONFIG_PM |
| 2062 | IWL_DEBUG_RPM(trans, "runtime usage count: %d\n", |
| 2063 | atomic_read(&trans_pcie->pci_dev->dev.power.usage_count)); |
| 2064 | #endif /* CONFIG_PM */ |
Eliad Peller | 7616f33 | 2014-11-20 17:33:43 +0200 | [diff] [blame] | 2065 | } |
| 2066 | |
Luca Coelho | c24c7f5 | 2016-03-30 20:59:27 +0300 | [diff] [blame] | 2067 | static void iwl_trans_pcie_unref(struct iwl_trans *trans) |
Eliad Peller | 7616f33 | 2014-11-20 17:33:43 +0200 | [diff] [blame] | 2068 | { |
| 2069 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Eliad Peller | 7616f33 | 2014-11-20 17:33:43 +0200 | [diff] [blame] | 2070 | |
| 2071 | if (iwlwifi_mod_params.d0i3_disable) |
| 2072 | return; |
| 2073 | |
Luca Coelho | b3ff127 | 2016-01-06 18:40:38 -0200 | [diff] [blame] | 2074 | pm_runtime_mark_last_busy(&trans_pcie->pci_dev->dev); |
| 2075 | pm_runtime_put_autosuspend(&trans_pcie->pci_dev->dev); |
Luca Coelho | b3ff127 | 2016-01-06 18:40:38 -0200 | [diff] [blame] | 2076 | |
Luca Coelho | 5d93f3a | 2016-03-04 15:25:47 +0200 | [diff] [blame] | 2077 | #ifdef CONFIG_PM |
| 2078 | IWL_DEBUG_RPM(trans, "runtime usage count: %d\n", |
| 2079 | atomic_read(&trans_pcie->pci_dev->dev.power.usage_count)); |
| 2080 | #endif /* CONFIG_PM */ |
Eliad Peller | 7616f33 | 2014-11-20 17:33:43 +0200 | [diff] [blame] | 2081 | } |
| 2082 | |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 2083 | static const char *get_csr_string(int cmd) |
| 2084 | { |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 2085 | #define IWL_CMD(x) case x: return #x |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 2086 | switch (cmd) { |
| 2087 | IWL_CMD(CSR_HW_IF_CONFIG_REG); |
| 2088 | IWL_CMD(CSR_INT_COALESCING); |
| 2089 | IWL_CMD(CSR_INT); |
| 2090 | IWL_CMD(CSR_INT_MASK); |
| 2091 | IWL_CMD(CSR_FH_INT_STATUS); |
| 2092 | IWL_CMD(CSR_GPIO_IN); |
| 2093 | IWL_CMD(CSR_RESET); |
| 2094 | IWL_CMD(CSR_GP_CNTRL); |
| 2095 | IWL_CMD(CSR_HW_REV); |
| 2096 | IWL_CMD(CSR_EEPROM_REG); |
| 2097 | IWL_CMD(CSR_EEPROM_GP); |
| 2098 | IWL_CMD(CSR_OTP_GP_REG); |
| 2099 | IWL_CMD(CSR_GIO_REG); |
| 2100 | IWL_CMD(CSR_GP_UCODE_REG); |
| 2101 | IWL_CMD(CSR_GP_DRIVER_REG); |
| 2102 | IWL_CMD(CSR_UCODE_DRV_GP1); |
| 2103 | IWL_CMD(CSR_UCODE_DRV_GP2); |
| 2104 | IWL_CMD(CSR_LED_REG); |
| 2105 | IWL_CMD(CSR_DRAM_INT_TBL_REG); |
| 2106 | IWL_CMD(CSR_GIO_CHICKEN_BITS); |
| 2107 | IWL_CMD(CSR_ANA_PLL_CFG); |
| 2108 | IWL_CMD(CSR_HW_REV_WA_REG); |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 2109 | IWL_CMD(CSR_MONITOR_STATUS_REG); |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 2110 | IWL_CMD(CSR_DBG_HPET_MEM_REG); |
| 2111 | default: |
| 2112 | return "UNKNOWN"; |
| 2113 | } |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 2114 | #undef IWL_CMD |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 2115 | } |
| 2116 | |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 2117 | void iwl_pcie_dump_csr(struct iwl_trans *trans) |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 2118 | { |
| 2119 | int i; |
| 2120 | static const u32 csr_tbl[] = { |
| 2121 | CSR_HW_IF_CONFIG_REG, |
| 2122 | CSR_INT_COALESCING, |
| 2123 | CSR_INT, |
| 2124 | CSR_INT_MASK, |
| 2125 | CSR_FH_INT_STATUS, |
| 2126 | CSR_GPIO_IN, |
| 2127 | CSR_RESET, |
| 2128 | CSR_GP_CNTRL, |
| 2129 | CSR_HW_REV, |
| 2130 | CSR_EEPROM_REG, |
| 2131 | CSR_EEPROM_GP, |
| 2132 | CSR_OTP_GP_REG, |
| 2133 | CSR_GIO_REG, |
| 2134 | CSR_GP_UCODE_REG, |
| 2135 | CSR_GP_DRIVER_REG, |
| 2136 | CSR_UCODE_DRV_GP1, |
| 2137 | CSR_UCODE_DRV_GP2, |
| 2138 | CSR_LED_REG, |
| 2139 | CSR_DRAM_INT_TBL_REG, |
| 2140 | CSR_GIO_CHICKEN_BITS, |
| 2141 | CSR_ANA_PLL_CFG, |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 2142 | CSR_MONITOR_STATUS_REG, |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 2143 | CSR_HW_REV_WA_REG, |
| 2144 | CSR_DBG_HPET_MEM_REG |
| 2145 | }; |
| 2146 | IWL_ERR(trans, "CSR values:\n"); |
| 2147 | IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is " |
| 2148 | "CSR_INT_PERIODIC_REG)\n"); |
| 2149 | for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) { |
| 2150 | IWL_ERR(trans, " %25s: 0X%08x\n", |
| 2151 | get_csr_string(csr_tbl[i]), |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 2152 | iwl_read32(trans, csr_tbl[i])); |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 2153 | } |
| 2154 | } |
| 2155 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2156 | #ifdef CONFIG_IWLWIFI_DEBUGFS |
| 2157 | /* create and remove of files */ |
| 2158 | #define DEBUGFS_ADD_FILE(name, parent, mode) do { \ |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 2159 | if (!debugfs_create_file(#name, mode, parent, trans, \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2160 | &iwl_dbgfs_##name##_ops)) \ |
Meenakshi Venkataraman | 9da987a | 2012-07-16 18:43:56 -0700 | [diff] [blame] | 2161 | goto err; \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2162 | } while (0) |
| 2163 | |
| 2164 | /* file operation */ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2165 | #define DEBUGFS_READ_FILE_OPS(name) \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2166 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
| 2167 | .read = iwl_dbgfs_##name##_read, \ |
Stephen Boyd | 234e340 | 2012-04-05 14:25:11 -0700 | [diff] [blame] | 2168 | .open = simple_open, \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2169 | .llseek = generic_file_llseek, \ |
| 2170 | }; |
| 2171 | |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2172 | #define DEBUGFS_WRITE_FILE_OPS(name) \ |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2173 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
| 2174 | .write = iwl_dbgfs_##name##_write, \ |
Stephen Boyd | 234e340 | 2012-04-05 14:25:11 -0700 | [diff] [blame] | 2175 | .open = simple_open, \ |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2176 | .llseek = generic_file_llseek, \ |
| 2177 | }; |
| 2178 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2179 | #define DEBUGFS_READ_WRITE_FILE_OPS(name) \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2180 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
| 2181 | .write = iwl_dbgfs_##name##_write, \ |
| 2182 | .read = iwl_dbgfs_##name##_read, \ |
Stephen Boyd | 234e340 | 2012-04-05 14:25:11 -0700 | [diff] [blame] | 2183 | .open = simple_open, \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2184 | .llseek = generic_file_llseek, \ |
| 2185 | }; |
| 2186 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2187 | static ssize_t iwl_dbgfs_tx_queue_read(struct file *file, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 2188 | char __user *user_buf, |
| 2189 | size_t count, loff_t *ppos) |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 2190 | { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 2191 | struct iwl_trans *trans = file->private_data; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 2192 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 2193 | struct iwl_txq *txq; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2194 | struct iwl_queue *q; |
| 2195 | char *buf; |
| 2196 | int pos = 0; |
| 2197 | int cnt; |
| 2198 | int ret; |
Wey-Yi Guy | 1745e440 | 2012-03-09 11:13:40 -0800 | [diff] [blame] | 2199 | size_t bufsz; |
| 2200 | |
Emmanuel Grumbach | e0b8d40 | 2015-01-20 17:02:40 +0200 | [diff] [blame] | 2201 | bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2202 | |
Johannes Berg | f9e7544 | 2012-03-30 09:37:39 +0200 | [diff] [blame] | 2203 | if (!trans_pcie->txq) |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2204 | return -EAGAIN; |
Johannes Berg | f9e7544 | 2012-03-30 09:37:39 +0200 | [diff] [blame] | 2205 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2206 | buf = kzalloc(bufsz, GFP_KERNEL); |
| 2207 | if (!buf) |
| 2208 | return -ENOMEM; |
| 2209 | |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 2210 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 2211 | txq = &trans_pcie->txq[cnt]; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2212 | q = &txq->q; |
| 2213 | pos += scnprintf(buf + pos, bufsz - pos, |
Emmanuel Grumbach | e0b8d40 | 2015-01-20 17:02:40 +0200 | [diff] [blame] | 2214 | "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n", |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2215 | cnt, q->read_ptr, q->write_ptr, |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 2216 | !!test_bit(cnt, trans_pcie->queue_used), |
Andy Lutomirski | f40faf6 | 2014-06-07 09:13:44 -0700 | [diff] [blame] | 2217 | !!test_bit(cnt, trans_pcie->queue_stopped), |
Emmanuel Grumbach | e0b8d40 | 2015-01-20 17:02:40 +0200 | [diff] [blame] | 2218 | txq->need_update, txq->frozen, |
Andy Lutomirski | f40faf6 | 2014-06-07 09:13:44 -0700 | [diff] [blame] | 2219 | (cnt == trans_pcie->cmd_queue ? " HCMD" : "")); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2220 | } |
| 2221 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 2222 | kfree(buf); |
| 2223 | return ret; |
| 2224 | } |
| 2225 | |
| 2226 | static ssize_t iwl_dbgfs_rx_queue_read(struct file *file, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 2227 | char __user *user_buf, |
| 2228 | size_t count, loff_t *ppos) |
| 2229 | { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 2230 | struct iwl_trans *trans = file->private_data; |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 2231 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Sara Sharon | 7848505 | 2015-12-14 17:44:11 +0200 | [diff] [blame] | 2232 | char *buf; |
| 2233 | int pos = 0, i, ret; |
| 2234 | size_t bufsz = sizeof(buf); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2235 | |
Sara Sharon | 7848505 | 2015-12-14 17:44:11 +0200 | [diff] [blame] | 2236 | bufsz = sizeof(char) * 121 * trans->num_rx_queues; |
| 2237 | |
| 2238 | if (!trans_pcie->rxq) |
| 2239 | return -EAGAIN; |
| 2240 | |
| 2241 | buf = kzalloc(bufsz, GFP_KERNEL); |
| 2242 | if (!buf) |
| 2243 | return -ENOMEM; |
| 2244 | |
| 2245 | for (i = 0; i < trans->num_rx_queues && pos < bufsz; i++) { |
| 2246 | struct iwl_rxq *rxq = &trans_pcie->rxq[i]; |
| 2247 | |
| 2248 | pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n", |
| 2249 | i); |
| 2250 | pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n", |
| 2251 | rxq->read); |
| 2252 | pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n", |
| 2253 | rxq->write); |
| 2254 | pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n", |
| 2255 | rxq->write_actual); |
| 2256 | pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n", |
| 2257 | rxq->need_update); |
| 2258 | pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n", |
| 2259 | rxq->free_count); |
| 2260 | if (rxq->rb_stts) { |
| 2261 | pos += scnprintf(buf + pos, bufsz - pos, |
| 2262 | "\tclosed_rb_num: %u\n", |
| 2263 | le16_to_cpu(rxq->rb_stts->closed_rb_num) & |
| 2264 | 0x0FFF); |
| 2265 | } else { |
| 2266 | pos += scnprintf(buf + pos, bufsz - pos, |
| 2267 | "\tclosed_rb_num: Not Allocated\n"); |
Emmanuel Grumbach | 60c0a88 | 2016-02-07 10:28:13 +0200 | [diff] [blame] | 2268 | } |
Sara Sharon | 7848505 | 2015-12-14 17:44:11 +0200 | [diff] [blame] | 2269 | } |
| 2270 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 2271 | kfree(buf); |
| 2272 | |
| 2273 | return ret; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2274 | } |
| 2275 | |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 2276 | static ssize_t iwl_dbgfs_interrupt_read(struct file *file, |
| 2277 | char __user *user_buf, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 2278 | size_t count, loff_t *ppos) |
| 2279 | { |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 2280 | struct iwl_trans *trans = file->private_data; |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 2281 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 2282 | struct isr_statistics *isr_stats = &trans_pcie->isr_stats; |
| 2283 | |
| 2284 | int pos = 0; |
| 2285 | char *buf; |
| 2286 | int bufsz = 24 * 64; /* 24 items * 64 char per item */ |
| 2287 | ssize_t ret; |
| 2288 | |
| 2289 | buf = kzalloc(bufsz, GFP_KERNEL); |
Johannes Berg | f9e7544 | 2012-03-30 09:37:39 +0200 | [diff] [blame] | 2290 | if (!buf) |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 2291 | return -ENOMEM; |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 2292 | |
| 2293 | pos += scnprintf(buf + pos, bufsz - pos, |
| 2294 | "Interrupt Statistics Report:\n"); |
| 2295 | |
| 2296 | pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n", |
| 2297 | isr_stats->hw); |
| 2298 | pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n", |
| 2299 | isr_stats->sw); |
| 2300 | if (isr_stats->sw || isr_stats->hw) { |
| 2301 | pos += scnprintf(buf + pos, bufsz - pos, |
| 2302 | "\tLast Restarting Code: 0x%X\n", |
| 2303 | isr_stats->err_code); |
| 2304 | } |
| 2305 | #ifdef CONFIG_IWLWIFI_DEBUG |
| 2306 | pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n", |
| 2307 | isr_stats->sch); |
| 2308 | pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n", |
| 2309 | isr_stats->alive); |
| 2310 | #endif |
| 2311 | pos += scnprintf(buf + pos, bufsz - pos, |
| 2312 | "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill); |
| 2313 | |
| 2314 | pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n", |
| 2315 | isr_stats->ctkill); |
| 2316 | |
| 2317 | pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n", |
| 2318 | isr_stats->wakeup); |
| 2319 | |
| 2320 | pos += scnprintf(buf + pos, bufsz - pos, |
| 2321 | "Rx command responses:\t\t %u\n", isr_stats->rx); |
| 2322 | |
| 2323 | pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n", |
| 2324 | isr_stats->tx); |
| 2325 | |
| 2326 | pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n", |
| 2327 | isr_stats->unhandled); |
| 2328 | |
| 2329 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 2330 | kfree(buf); |
| 2331 | return ret; |
| 2332 | } |
| 2333 | |
| 2334 | static ssize_t iwl_dbgfs_interrupt_write(struct file *file, |
| 2335 | const char __user *user_buf, |
| 2336 | size_t count, loff_t *ppos) |
| 2337 | { |
| 2338 | struct iwl_trans *trans = file->private_data; |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 2339 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 2340 | struct isr_statistics *isr_stats = &trans_pcie->isr_stats; |
| 2341 | |
| 2342 | char buf[8]; |
| 2343 | int buf_size; |
| 2344 | u32 reset_flag; |
| 2345 | |
| 2346 | memset(buf, 0, sizeof(buf)); |
| 2347 | buf_size = min(count, sizeof(buf) - 1); |
| 2348 | if (copy_from_user(buf, user_buf, buf_size)) |
| 2349 | return -EFAULT; |
| 2350 | if (sscanf(buf, "%x", &reset_flag) != 1) |
| 2351 | return -EFAULT; |
| 2352 | if (reset_flag == 0) |
| 2353 | memset(isr_stats, 0, sizeof(*isr_stats)); |
| 2354 | |
| 2355 | return count; |
| 2356 | } |
| 2357 | |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2358 | static ssize_t iwl_dbgfs_csr_write(struct file *file, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 2359 | const char __user *user_buf, |
| 2360 | size_t count, loff_t *ppos) |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2361 | { |
| 2362 | struct iwl_trans *trans = file->private_data; |
| 2363 | char buf[8]; |
| 2364 | int buf_size; |
| 2365 | int csr; |
| 2366 | |
| 2367 | memset(buf, 0, sizeof(buf)); |
| 2368 | buf_size = min(count, sizeof(buf) - 1); |
| 2369 | if (copy_from_user(buf, user_buf, buf_size)) |
| 2370 | return -EFAULT; |
| 2371 | if (sscanf(buf, "%d", &csr) != 1) |
| 2372 | return -EFAULT; |
| 2373 | |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 2374 | iwl_pcie_dump_csr(trans); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2375 | |
| 2376 | return count; |
| 2377 | } |
| 2378 | |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2379 | static ssize_t iwl_dbgfs_fh_reg_read(struct file *file, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 2380 | char __user *user_buf, |
| 2381 | size_t count, loff_t *ppos) |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2382 | { |
| 2383 | struct iwl_trans *trans = file->private_data; |
Johannes Berg | 94543a8 | 2012-08-21 18:57:10 +0200 | [diff] [blame] | 2384 | char *buf = NULL; |
Johannes Berg | 56c2477 | 2014-01-21 21:19:18 +0100 | [diff] [blame] | 2385 | ssize_t ret; |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2386 | |
Johannes Berg | 56c2477 | 2014-01-21 21:19:18 +0100 | [diff] [blame] | 2387 | ret = iwl_dump_fh(trans, &buf); |
| 2388 | if (ret < 0) |
| 2389 | return ret; |
| 2390 | if (!buf) |
| 2391 | return -EINVAL; |
| 2392 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret); |
| 2393 | kfree(buf); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2394 | return ret; |
| 2395 | } |
| 2396 | |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 2397 | DEBUGFS_READ_WRITE_FILE_OPS(interrupt); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2398 | DEBUGFS_READ_FILE_OPS(fh_reg); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2399 | DEBUGFS_READ_FILE_OPS(rx_queue); |
| 2400 | DEBUGFS_READ_FILE_OPS(tx_queue); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2401 | DEBUGFS_WRITE_FILE_OPS(csr); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2402 | |
Johannes Berg | f8a1edb | 2015-11-11 11:53:32 +0100 | [diff] [blame] | 2403 | /* Create the debugfs files and directories */ |
| 2404 | int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans) |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2405 | { |
Johannes Berg | f8a1edb | 2015-11-11 11:53:32 +0100 | [diff] [blame] | 2406 | struct dentry *dir = trans->dbgfs_dir; |
| 2407 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2408 | DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR); |
| 2409 | DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR); |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 2410 | DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 2411 | DEBUGFS_ADD_FILE(csr, dir, S_IWUSR); |
| 2412 | DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2413 | return 0; |
Meenakshi Venkataraman | 9da987a | 2012-07-16 18:43:56 -0700 | [diff] [blame] | 2414 | |
| 2415 | err: |
| 2416 | IWL_ERR(trans, "failed to create the trans debugfs entry\n"); |
| 2417 | return -ENOMEM; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2418 | } |
Johannes Berg | aadede6 | 2014-10-09 17:01:36 +0200 | [diff] [blame] | 2419 | #endif /*CONFIG_IWLWIFI_DEBUGFS */ |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 2420 | |
| 2421 | static u32 iwl_trans_pcie_get_cmdlen(struct iwl_tfd *tfd) |
| 2422 | { |
| 2423 | u32 cmdlen = 0; |
| 2424 | int i; |
| 2425 | |
| 2426 | for (i = 0; i < IWL_NUM_OF_TBS; i++) |
| 2427 | cmdlen += iwl_pcie_tfd_tb_get_len(tfd, i); |
| 2428 | |
| 2429 | return cmdlen; |
| 2430 | } |
| 2431 | |
Emmanuel Grumbach | bd7fc61 | 2015-07-15 23:15:08 +0300 | [diff] [blame] | 2432 | static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans, |
| 2433 | struct iwl_fw_error_dump_data **data, |
| 2434 | int allocated_rb_nums) |
| 2435 | { |
| 2436 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 2437 | int max_len = PAGE_SIZE << trans_pcie->rx_page_order; |
Sara Sharon | 7848505 | 2015-12-14 17:44:11 +0200 | [diff] [blame] | 2438 | /* Dump RBs is supported only for pre-9000 devices (1 queue) */ |
| 2439 | struct iwl_rxq *rxq = &trans_pcie->rxq[0]; |
Emmanuel Grumbach | bd7fc61 | 2015-07-15 23:15:08 +0300 | [diff] [blame] | 2440 | u32 i, r, j, rb_len = 0; |
| 2441 | |
| 2442 | spin_lock(&rxq->lock); |
| 2443 | |
| 2444 | r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF; |
| 2445 | |
| 2446 | for (i = rxq->read, j = 0; |
| 2447 | i != r && j < allocated_rb_nums; |
| 2448 | i = (i + 1) & RX_QUEUE_MASK, j++) { |
| 2449 | struct iwl_rx_mem_buffer *rxb = rxq->queue[i]; |
| 2450 | struct iwl_fw_error_dump_rb *rb; |
| 2451 | |
| 2452 | dma_unmap_page(trans->dev, rxb->page_dma, max_len, |
| 2453 | DMA_FROM_DEVICE); |
| 2454 | |
| 2455 | rb_len += sizeof(**data) + sizeof(*rb) + max_len; |
| 2456 | |
| 2457 | (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB); |
| 2458 | (*data)->len = cpu_to_le32(sizeof(*rb) + max_len); |
| 2459 | rb = (void *)(*data)->data; |
| 2460 | rb->index = cpu_to_le32(i); |
| 2461 | memcpy(rb->data, page_address(rxb->page), max_len); |
| 2462 | /* remap the page for the free benefit */ |
| 2463 | rxb->page_dma = dma_map_page(trans->dev, rxb->page, 0, |
| 2464 | max_len, |
| 2465 | DMA_FROM_DEVICE); |
| 2466 | |
| 2467 | *data = iwl_fw_error_next_data(*data); |
| 2468 | } |
| 2469 | |
| 2470 | spin_unlock(&rxq->lock); |
| 2471 | |
| 2472 | return rb_len; |
| 2473 | } |
Emmanuel Grumbach | 473ad71 | 2014-07-08 19:44:25 +0300 | [diff] [blame] | 2474 | #define IWL_CSR_TO_DUMP (0x250) |
| 2475 | |
| 2476 | static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans, |
| 2477 | struct iwl_fw_error_dump_data **data) |
| 2478 | { |
| 2479 | u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP; |
| 2480 | __le32 *val; |
| 2481 | int i; |
| 2482 | |
| 2483 | (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR); |
| 2484 | (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP); |
| 2485 | val = (void *)(*data)->data; |
| 2486 | |
| 2487 | for (i = 0; i < IWL_CSR_TO_DUMP; i += 4) |
| 2488 | *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i)); |
| 2489 | |
| 2490 | *data = iwl_fw_error_next_data(*data); |
| 2491 | |
| 2492 | return csr_len; |
| 2493 | } |
| 2494 | |
Liad Kaufman | 06d51e0 | 2014-11-23 13:56:21 +0200 | [diff] [blame] | 2495 | static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans, |
| 2496 | struct iwl_fw_error_dump_data **data) |
| 2497 | { |
| 2498 | u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND; |
| 2499 | unsigned long flags; |
| 2500 | __le32 *val; |
| 2501 | int i; |
| 2502 | |
Emmanuel Grumbach | 23ba934 | 2015-12-17 11:55:13 +0200 | [diff] [blame] | 2503 | if (!iwl_trans_grab_nic_access(trans, &flags)) |
Liad Kaufman | 06d51e0 | 2014-11-23 13:56:21 +0200 | [diff] [blame] | 2504 | return 0; |
| 2505 | |
| 2506 | (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS); |
| 2507 | (*data)->len = cpu_to_le32(fh_regs_len); |
| 2508 | val = (void *)(*data)->data; |
| 2509 | |
| 2510 | for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND; i += sizeof(u32)) |
| 2511 | *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i)); |
| 2512 | |
| 2513 | iwl_trans_release_nic_access(trans, &flags); |
| 2514 | |
| 2515 | *data = iwl_fw_error_next_data(*data); |
| 2516 | |
| 2517 | return sizeof(**data) + fh_regs_len; |
| 2518 | } |
| 2519 | |
Liad Kaufman | cc79ef6 | 2015-01-05 14:06:14 +0200 | [diff] [blame] | 2520 | static u32 |
| 2521 | iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans, |
| 2522 | struct iwl_fw_error_dump_fw_mon *fw_mon_data, |
| 2523 | u32 monitor_len) |
| 2524 | { |
| 2525 | u32 buf_size_in_dwords = (monitor_len >> 2); |
| 2526 | u32 *buffer = (u32 *)fw_mon_data->data; |
| 2527 | unsigned long flags; |
| 2528 | u32 i; |
| 2529 | |
Emmanuel Grumbach | 23ba934 | 2015-12-17 11:55:13 +0200 | [diff] [blame] | 2530 | if (!iwl_trans_grab_nic_access(trans, &flags)) |
Liad Kaufman | cc79ef6 | 2015-01-05 14:06:14 +0200 | [diff] [blame] | 2531 | return 0; |
| 2532 | |
Golan Ben-Ami | 14ef1b4 | 2015-10-21 15:16:58 +0300 | [diff] [blame] | 2533 | iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1); |
Liad Kaufman | cc79ef6 | 2015-01-05 14:06:14 +0200 | [diff] [blame] | 2534 | for (i = 0; i < buf_size_in_dwords; i++) |
Golan Ben-Ami | 14ef1b4 | 2015-10-21 15:16:58 +0300 | [diff] [blame] | 2535 | buffer[i] = iwl_read_prph_no_grab(trans, |
| 2536 | MON_DMARB_RD_DATA_ADDR); |
| 2537 | iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0); |
Liad Kaufman | cc79ef6 | 2015-01-05 14:06:14 +0200 | [diff] [blame] | 2538 | |
| 2539 | iwl_trans_release_nic_access(trans, &flags); |
| 2540 | |
| 2541 | return monitor_len; |
| 2542 | } |
| 2543 | |
Oren Givon | 36fb901 | 2015-07-15 15:47:28 +0300 | [diff] [blame] | 2544 | static u32 |
| 2545 | iwl_trans_pcie_dump_monitor(struct iwl_trans *trans, |
| 2546 | struct iwl_fw_error_dump_data **data, |
| 2547 | u32 monitor_len) |
| 2548 | { |
| 2549 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 2550 | u32 len = 0; |
| 2551 | |
| 2552 | if ((trans_pcie->fw_mon_page && |
| 2553 | trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) || |
| 2554 | trans->dbg_dest_tlv) { |
| 2555 | struct iwl_fw_error_dump_fw_mon *fw_mon_data; |
| 2556 | u32 base, write_ptr, wrap_cnt; |
| 2557 | |
| 2558 | /* If there was a dest TLV - use the values from there */ |
| 2559 | if (trans->dbg_dest_tlv) { |
| 2560 | write_ptr = |
| 2561 | le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg); |
| 2562 | wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count); |
| 2563 | base = le32_to_cpu(trans->dbg_dest_tlv->base_reg); |
| 2564 | } else { |
| 2565 | base = MON_BUFF_BASE_ADDR; |
| 2566 | write_ptr = MON_BUFF_WRPTR; |
| 2567 | wrap_cnt = MON_BUFF_CYCLE_CNT; |
| 2568 | } |
| 2569 | |
| 2570 | (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR); |
| 2571 | fw_mon_data = (void *)(*data)->data; |
| 2572 | fw_mon_data->fw_mon_wr_ptr = |
| 2573 | cpu_to_le32(iwl_read_prph(trans, write_ptr)); |
| 2574 | fw_mon_data->fw_mon_cycle_cnt = |
| 2575 | cpu_to_le32(iwl_read_prph(trans, wrap_cnt)); |
| 2576 | fw_mon_data->fw_mon_base_ptr = |
| 2577 | cpu_to_le32(iwl_read_prph(trans, base)); |
| 2578 | |
| 2579 | len += sizeof(**data) + sizeof(*fw_mon_data); |
| 2580 | if (trans_pcie->fw_mon_page) { |
| 2581 | /* |
| 2582 | * The firmware is now asserted, it won't write anything |
| 2583 | * to the buffer. CPU can take ownership to fetch the |
| 2584 | * data. The buffer will be handed back to the device |
| 2585 | * before the firmware will be restarted. |
| 2586 | */ |
| 2587 | dma_sync_single_for_cpu(trans->dev, |
| 2588 | trans_pcie->fw_mon_phys, |
| 2589 | trans_pcie->fw_mon_size, |
| 2590 | DMA_FROM_DEVICE); |
| 2591 | memcpy(fw_mon_data->data, |
| 2592 | page_address(trans_pcie->fw_mon_page), |
| 2593 | trans_pcie->fw_mon_size); |
| 2594 | |
| 2595 | monitor_len = trans_pcie->fw_mon_size; |
| 2596 | } else if (trans->dbg_dest_tlv->monitor_mode == SMEM_MODE) { |
| 2597 | /* |
| 2598 | * Update pointers to reflect actual values after |
| 2599 | * shifting |
| 2600 | */ |
| 2601 | base = iwl_read_prph(trans, base) << |
| 2602 | trans->dbg_dest_tlv->base_shift; |
| 2603 | iwl_trans_read_mem(trans, base, fw_mon_data->data, |
| 2604 | monitor_len / sizeof(u32)); |
| 2605 | } else if (trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) { |
| 2606 | monitor_len = |
| 2607 | iwl_trans_pci_dump_marbh_monitor(trans, |
| 2608 | fw_mon_data, |
| 2609 | monitor_len); |
| 2610 | } else { |
| 2611 | /* Didn't match anything - output no monitor data */ |
| 2612 | monitor_len = 0; |
| 2613 | } |
| 2614 | |
| 2615 | len += monitor_len; |
| 2616 | (*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data)); |
| 2617 | } |
| 2618 | |
| 2619 | return len; |
| 2620 | } |
| 2621 | |
| 2622 | static struct iwl_trans_dump_data |
| 2623 | *iwl_trans_pcie_dump_data(struct iwl_trans *trans, |
Emmanuel Grumbach | a80c7a6 | 2016-01-05 09:14:08 +0200 | [diff] [blame] | 2624 | const struct iwl_fw_dbg_trigger_tlv *trigger) |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 2625 | { |
| 2626 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 2627 | struct iwl_fw_error_dump_data *data; |
| 2628 | struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue]; |
| 2629 | struct iwl_fw_error_dump_txcmd *txcmd; |
Emmanuel Grumbach | 48eb7b3 | 2014-07-08 19:45:17 +0300 | [diff] [blame] | 2630 | struct iwl_trans_dump_data *dump_data; |
Emmanuel Grumbach | bd7fc61 | 2015-07-15 23:15:08 +0300 | [diff] [blame] | 2631 | u32 len, num_rbs; |
Liad Kaufman | 99684ae | 2014-11-17 11:44:03 +0200 | [diff] [blame] | 2632 | u32 monitor_len; |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 2633 | int i, ptr; |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 2634 | bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) && |
| 2635 | !trans->cfg->mq_rx_supported; |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 2636 | |
Emmanuel Grumbach | 473ad71 | 2014-07-08 19:44:25 +0300 | [diff] [blame] | 2637 | /* transport dump header */ |
| 2638 | len = sizeof(*dump_data); |
| 2639 | |
| 2640 | /* host commands */ |
| 2641 | len += sizeof(*data) + |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 2642 | cmdq->q.n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE); |
| 2643 | |
Emmanuel Grumbach | 473ad71 | 2014-07-08 19:44:25 +0300 | [diff] [blame] | 2644 | /* FW monitor */ |
Liad Kaufman | 99684ae | 2014-11-17 11:44:03 +0200 | [diff] [blame] | 2645 | if (trans_pcie->fw_mon_page) { |
Emmanuel Grumbach | c544e9c | 2014-06-26 09:54:23 +0300 | [diff] [blame] | 2646 | len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) + |
Liad Kaufman | 99684ae | 2014-11-17 11:44:03 +0200 | [diff] [blame] | 2647 | trans_pcie->fw_mon_size; |
| 2648 | monitor_len = trans_pcie->fw_mon_size; |
| 2649 | } else if (trans->dbg_dest_tlv) { |
| 2650 | u32 base, end; |
| 2651 | |
| 2652 | base = le32_to_cpu(trans->dbg_dest_tlv->base_reg); |
| 2653 | end = le32_to_cpu(trans->dbg_dest_tlv->end_reg); |
| 2654 | |
| 2655 | base = iwl_read_prph(trans, base) << |
| 2656 | trans->dbg_dest_tlv->base_shift; |
| 2657 | end = iwl_read_prph(trans, end) << |
| 2658 | trans->dbg_dest_tlv->end_shift; |
| 2659 | |
| 2660 | /* Make "end" point to the actual end */ |
Liad Kaufman | cc79ef6 | 2015-01-05 14:06:14 +0200 | [diff] [blame] | 2661 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000 || |
| 2662 | trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) |
Liad Kaufman | 99684ae | 2014-11-17 11:44:03 +0200 | [diff] [blame] | 2663 | end += (1 << trans->dbg_dest_tlv->end_shift); |
| 2664 | monitor_len = end - base; |
| 2665 | len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) + |
| 2666 | monitor_len; |
| 2667 | } else { |
| 2668 | monitor_len = 0; |
| 2669 | } |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 2670 | |
Oren Givon | 36fb901 | 2015-07-15 15:47:28 +0300 | [diff] [blame] | 2671 | if (trigger && (trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY)) { |
| 2672 | dump_data = vzalloc(len); |
| 2673 | if (!dump_data) |
| 2674 | return NULL; |
| 2675 | |
| 2676 | data = (void *)dump_data->data; |
| 2677 | len = iwl_trans_pcie_dump_monitor(trans, &data, monitor_len); |
| 2678 | dump_data->len = len; |
| 2679 | |
| 2680 | return dump_data; |
| 2681 | } |
| 2682 | |
| 2683 | /* CSR registers */ |
| 2684 | len += sizeof(*data) + IWL_CSR_TO_DUMP; |
| 2685 | |
Oren Givon | 36fb901 | 2015-07-15 15:47:28 +0300 | [diff] [blame] | 2686 | /* FH registers */ |
| 2687 | len += sizeof(*data) + (FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND); |
| 2688 | |
| 2689 | if (dump_rbs) { |
Sara Sharon | 7848505 | 2015-12-14 17:44:11 +0200 | [diff] [blame] | 2690 | /* Dump RBs is supported only for pre-9000 devices (1 queue) */ |
| 2691 | struct iwl_rxq *rxq = &trans_pcie->rxq[0]; |
Oren Givon | 36fb901 | 2015-07-15 15:47:28 +0300 | [diff] [blame] | 2692 | /* RBs */ |
Sara Sharon | 7848505 | 2015-12-14 17:44:11 +0200 | [diff] [blame] | 2693 | num_rbs = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) |
Oren Givon | 36fb901 | 2015-07-15 15:47:28 +0300 | [diff] [blame] | 2694 | & 0x0FFF; |
Sara Sharon | 7848505 | 2015-12-14 17:44:11 +0200 | [diff] [blame] | 2695 | num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK; |
Oren Givon | 36fb901 | 2015-07-15 15:47:28 +0300 | [diff] [blame] | 2696 | len += num_rbs * (sizeof(*data) + |
| 2697 | sizeof(struct iwl_fw_error_dump_rb) + |
| 2698 | (PAGE_SIZE << trans_pcie->rx_page_order)); |
| 2699 | } |
| 2700 | |
Emmanuel Grumbach | 48eb7b3 | 2014-07-08 19:45:17 +0300 | [diff] [blame] | 2701 | dump_data = vzalloc(len); |
| 2702 | if (!dump_data) |
| 2703 | return NULL; |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 2704 | |
| 2705 | len = 0; |
Emmanuel Grumbach | 48eb7b3 | 2014-07-08 19:45:17 +0300 | [diff] [blame] | 2706 | data = (void *)dump_data->data; |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 2707 | data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD); |
| 2708 | txcmd = (void *)data->data; |
| 2709 | spin_lock_bh(&cmdq->lock); |
| 2710 | ptr = cmdq->q.write_ptr; |
| 2711 | for (i = 0; i < cmdq->q.n_window; i++) { |
| 2712 | u8 idx = get_cmd_index(&cmdq->q, ptr); |
| 2713 | u32 caplen, cmdlen; |
| 2714 | |
| 2715 | cmdlen = iwl_trans_pcie_get_cmdlen(&cmdq->tfds[ptr]); |
| 2716 | caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen); |
| 2717 | |
| 2718 | if (cmdlen) { |
| 2719 | len += sizeof(*txcmd) + caplen; |
| 2720 | txcmd->cmdlen = cpu_to_le32(cmdlen); |
| 2721 | txcmd->caplen = cpu_to_le32(caplen); |
| 2722 | memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen); |
| 2723 | txcmd = (void *)((u8 *)txcmd->data + caplen); |
| 2724 | } |
| 2725 | |
| 2726 | ptr = iwl_queue_dec_wrap(ptr); |
| 2727 | } |
| 2728 | spin_unlock_bh(&cmdq->lock); |
| 2729 | |
| 2730 | data->len = cpu_to_le32(len); |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 2731 | len += sizeof(*data); |
Emmanuel Grumbach | 67c65f2 | 2014-06-26 11:27:51 +0300 | [diff] [blame] | 2732 | data = iwl_fw_error_next_data(data); |
| 2733 | |
Emmanuel Grumbach | 473ad71 | 2014-07-08 19:44:25 +0300 | [diff] [blame] | 2734 | len += iwl_trans_pcie_dump_csr(trans, &data); |
Liad Kaufman | 06d51e0 | 2014-11-23 13:56:21 +0200 | [diff] [blame] | 2735 | len += iwl_trans_pcie_fh_regs_dump(trans, &data); |
Emmanuel Grumbach | bd7fc61 | 2015-07-15 23:15:08 +0300 | [diff] [blame] | 2736 | if (dump_rbs) |
| 2737 | len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs); |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 2738 | |
Oren Givon | 36fb901 | 2015-07-15 15:47:28 +0300 | [diff] [blame] | 2739 | len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len); |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 2740 | |
Emmanuel Grumbach | 48eb7b3 | 2014-07-08 19:45:17 +0300 | [diff] [blame] | 2741 | dump_data->len = len; |
| 2742 | |
| 2743 | return dump_data; |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 2744 | } |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2745 | |
Luciano Coelho | 4cbb8e50 | 2015-08-18 16:02:38 +0300 | [diff] [blame] | 2746 | #ifdef CONFIG_PM_SLEEP |
| 2747 | static int iwl_trans_pcie_suspend(struct iwl_trans *trans) |
| 2748 | { |
| 2749 | if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3) |
| 2750 | return iwl_pci_fw_enter_d0i3(trans); |
| 2751 | |
| 2752 | return 0; |
| 2753 | } |
| 2754 | |
| 2755 | static void iwl_trans_pcie_resume(struct iwl_trans *trans) |
| 2756 | { |
| 2757 | if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3) |
| 2758 | iwl_pci_fw_exit_d0i3(trans); |
| 2759 | } |
| 2760 | #endif /* CONFIG_PM_SLEEP */ |
| 2761 | |
Johannes Berg | d1ff525 | 2012-04-12 06:24:30 -0700 | [diff] [blame] | 2762 | static const struct iwl_trans_ops trans_ops_pcie = { |
Emmanuel Grumbach | 57a1dc8 | 2012-01-08 13:22:16 +0200 | [diff] [blame] | 2763 | .start_hw = iwl_trans_pcie_start_hw, |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 2764 | .op_mode_leave = iwl_trans_pcie_op_mode_leave, |
Emmanuel Grumbach | ed6a380 | 2012-01-02 16:10:08 +0200 | [diff] [blame] | 2765 | .fw_alive = iwl_trans_pcie_fw_alive, |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 2766 | .start_fw = iwl_trans_pcie_start_fw, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 2767 | .stop_device = iwl_trans_pcie_stop_device, |
| 2768 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 2769 | .d3_suspend = iwl_trans_pcie_d3_suspend, |
| 2770 | .d3_resume = iwl_trans_pcie_d3_resume, |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 2771 | |
Luciano Coelho | 4cbb8e50 | 2015-08-18 16:02:38 +0300 | [diff] [blame] | 2772 | #ifdef CONFIG_PM_SLEEP |
| 2773 | .suspend = iwl_trans_pcie_suspend, |
| 2774 | .resume = iwl_trans_pcie_resume, |
| 2775 | #endif /* CONFIG_PM_SLEEP */ |
| 2776 | |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 2777 | .send_cmd = iwl_trans_pcie_send_hcmd, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 2778 | |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 2779 | .tx = iwl_trans_pcie_tx, |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 2780 | .reclaim = iwl_trans_pcie_reclaim, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 2781 | |
Emmanuel Grumbach | d0624be | 2012-05-29 13:07:30 +0300 | [diff] [blame] | 2782 | .txq_disable = iwl_trans_pcie_txq_disable, |
Emmanuel Grumbach | 4beaf6c | 2012-05-29 11:29:10 +0300 | [diff] [blame] | 2783 | .txq_enable = iwl_trans_pcie_txq_enable, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 2784 | |
Liad Kaufman | 42db09c | 2016-05-02 14:01:14 +0300 | [diff] [blame] | 2785 | .txq_set_shared_mode = iwl_trans_pcie_txq_set_shared_mode, |
| 2786 | |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 2787 | .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty, |
Emmanuel Grumbach | e0b8d40 | 2015-01-20 17:02:40 +0200 | [diff] [blame] | 2788 | .freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer, |
Emmanuel Grumbach | 0cd58ea | 2015-11-24 13:24:24 +0200 | [diff] [blame] | 2789 | .block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs, |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 2790 | |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 2791 | .write8 = iwl_trans_pcie_write8, |
| 2792 | .write32 = iwl_trans_pcie_write32, |
| 2793 | .read32 = iwl_trans_pcie_read32, |
Emmanuel Grumbach | 6a06b6c | 2012-12-02 13:07:30 +0200 | [diff] [blame] | 2794 | .read_prph = iwl_trans_pcie_read_prph, |
| 2795 | .write_prph = iwl_trans_pcie_write_prph, |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 2796 | .read_mem = iwl_trans_pcie_read_mem, |
| 2797 | .write_mem = iwl_trans_pcie_write_mem, |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 2798 | .configure = iwl_trans_pcie_configure, |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 2799 | .set_pmi = iwl_trans_pcie_set_pmi, |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 2800 | .grab_nic_access = iwl_trans_pcie_grab_nic_access, |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 2801 | .release_nic_access = iwl_trans_pcie_release_nic_access, |
| 2802 | .set_bits_mask = iwl_trans_pcie_set_bits_mask, |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 2803 | |
Eliad Peller | 7616f33 | 2014-11-20 17:33:43 +0200 | [diff] [blame] | 2804 | .ref = iwl_trans_pcie_ref, |
| 2805 | .unref = iwl_trans_pcie_unref, |
| 2806 | |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 2807 | .dump_data = iwl_trans_pcie_dump_data, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 2808 | }; |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2809 | |
Emmanuel Grumbach | 87ce05a | 2012-03-26 09:03:18 -0700 | [diff] [blame] | 2810 | struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev, |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 2811 | const struct pci_device_id *ent, |
| 2812 | const struct iwl_cfg *cfg) |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2813 | { |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2814 | struct iwl_trans_pcie *trans_pcie; |
| 2815 | struct iwl_trans *trans; |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 2816 | int ret, addr_size; |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2817 | |
Johannes Berg | 7b501d1 | 2015-05-22 11:28:58 +0200 | [diff] [blame] | 2818 | trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie), |
| 2819 | &pdev->dev, cfg, &trans_ops_pcie, 0); |
| 2820 | if (!trans) |
| 2821 | return ERR_PTR(-ENOMEM); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2822 | |
Johannes Berg | 206eea7 | 2015-04-17 16:38:31 +0200 | [diff] [blame] | 2823 | trans->max_skb_frags = IWL_PCIE_MAX_FRAGS; |
| 2824 | |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2825 | trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 2826 | |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2827 | trans_pcie->trans = trans; |
Johannes Berg | 7b11488 | 2012-02-05 13:55:11 -0800 | [diff] [blame] | 2828 | spin_lock_init(&trans_pcie->irq_lock); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 2829 | spin_lock_init(&trans_pcie->reg_lock); |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 2830 | mutex_init(&trans_pcie->mutex); |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 2831 | init_waitqueue_head(&trans_pcie->ucode_write_waitq); |
Emmanuel Grumbach | 6eb5e529 | 2015-10-18 09:31:24 +0300 | [diff] [blame] | 2832 | trans_pcie->tso_hdr_page = alloc_percpu(struct iwl_tso_hdr_page); |
| 2833 | if (!trans_pcie->tso_hdr_page) { |
| 2834 | ret = -ENOMEM; |
| 2835 | goto out_no_pci; |
| 2836 | } |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2837 | |
Emmanuel Grumbach | af3f2f7 | 2015-06-04 09:51:11 +0300 | [diff] [blame] | 2838 | ret = pci_enable_device(pdev); |
| 2839 | if (ret) |
Johannes Berg | d819c6c | 2013-09-30 11:02:46 +0200 | [diff] [blame] | 2840 | goto out_no_pci; |
| 2841 | |
Emmanuel Grumbach | f2532b0 | 2013-07-02 15:47:29 +0300 | [diff] [blame] | 2842 | if (!cfg->base_params->pcie_l1_allowed) { |
| 2843 | /* |
| 2844 | * W/A - seems to solve weird behavior. We need to remove this |
| 2845 | * if we don't want to stay in L1 all the time. This wastes a |
| 2846 | * lot of power. |
| 2847 | */ |
| 2848 | pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | |
| 2849 | PCIE_LINK_STATE_L1 | |
| 2850 | PCIE_LINK_STATE_CLKPM); |
| 2851 | } |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2852 | |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 2853 | if (cfg->mq_rx_supported) |
| 2854 | addr_size = 64; |
| 2855 | else |
| 2856 | addr_size = 36; |
| 2857 | |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2858 | pci_set_master(pdev); |
| 2859 | |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 2860 | ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(addr_size)); |
Emmanuel Grumbach | af3f2f7 | 2015-06-04 09:51:11 +0300 | [diff] [blame] | 2861 | if (!ret) |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 2862 | ret = pci_set_consistent_dma_mask(pdev, |
| 2863 | DMA_BIT_MASK(addr_size)); |
Emmanuel Grumbach | af3f2f7 | 2015-06-04 09:51:11 +0300 | [diff] [blame] | 2864 | if (ret) { |
| 2865 | ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); |
| 2866 | if (!ret) |
| 2867 | ret = pci_set_consistent_dma_mask(pdev, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 2868 | DMA_BIT_MASK(32)); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2869 | /* both attempts failed: */ |
Emmanuel Grumbach | af3f2f7 | 2015-06-04 09:51:11 +0300 | [diff] [blame] | 2870 | if (ret) { |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 2871 | dev_err(&pdev->dev, "No suitable DMA available\n"); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2872 | goto out_pci_disable_device; |
| 2873 | } |
| 2874 | } |
| 2875 | |
Emmanuel Grumbach | af3f2f7 | 2015-06-04 09:51:11 +0300 | [diff] [blame] | 2876 | ret = pci_request_regions(pdev, DRV_NAME); |
| 2877 | if (ret) { |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 2878 | dev_err(&pdev->dev, "pci_request_regions failed\n"); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2879 | goto out_pci_disable_device; |
| 2880 | } |
| 2881 | |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 2882 | trans_pcie->hw_base = pci_ioremap_bar(pdev, 0); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2883 | if (!trans_pcie->hw_base) { |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 2884 | dev_err(&pdev->dev, "pci_ioremap_bar failed\n"); |
Emmanuel Grumbach | af3f2f7 | 2015-06-04 09:51:11 +0300 | [diff] [blame] | 2885 | ret = -ENODEV; |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2886 | goto out_pci_release_regions; |
| 2887 | } |
| 2888 | |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2889 | /* We disable the RETRY_TIMEOUT register (0x41) to keep |
| 2890 | * PCI Tx retries from interfering with C3 CPU state */ |
| 2891 | pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00); |
| 2892 | |
Emmanuel Grumbach | 83f7a85 | 2014-04-13 16:03:11 +0300 | [diff] [blame] | 2893 | trans->dev = &pdev->dev; |
| 2894 | trans_pcie->pci_dev = pdev; |
| 2895 | iwl_disable_interrupts(trans); |
| 2896 | |
Emmanuel Grumbach | 08079a4 | 2012-01-09 16:23:00 +0200 | [diff] [blame] | 2897 | trans->hw_rev = iwl_read32(trans, CSR_HW_REV); |
Liad Kaufman | b513ee7 | 2014-06-01 17:21:33 +0300 | [diff] [blame] | 2898 | /* |
| 2899 | * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have |
| 2900 | * changed, and now the revision step also includes bit 0-1 (no more |
| 2901 | * "dash" value). To keep hw_rev backwards compatible - we'll store it |
| 2902 | * in the old format. |
| 2903 | */ |
Eran Harary | 7a42baa | 2015-02-25 14:24:51 +0200 | [diff] [blame] | 2904 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) { |
| 2905 | unsigned long flags; |
Eran Harary | 7a42baa | 2015-02-25 14:24:51 +0200 | [diff] [blame] | 2906 | |
Liad Kaufman | b513ee7 | 2014-06-01 17:21:33 +0300 | [diff] [blame] | 2907 | trans->hw_rev = (trans->hw_rev & 0xfff0) | |
Liad Kaufman | 1fc0e22 | 2014-09-17 13:28:50 +0300 | [diff] [blame] | 2908 | (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2); |
Liad Kaufman | b513ee7 | 2014-06-01 17:21:33 +0300 | [diff] [blame] | 2909 | |
Emmanuel Grumbach | f9e5554 | 2015-06-04 11:09:47 +0300 | [diff] [blame] | 2910 | ret = iwl_pcie_prepare_card_hw(trans); |
| 2911 | if (ret) { |
| 2912 | IWL_WARN(trans, "Exit HW not ready\n"); |
| 2913 | goto out_pci_disable_msi; |
| 2914 | } |
| 2915 | |
Eran Harary | 7a42baa | 2015-02-25 14:24:51 +0200 | [diff] [blame] | 2916 | /* |
| 2917 | * in-order to recognize C step driver should read chip version |
| 2918 | * id located at the AUX bus MISC address space. |
| 2919 | */ |
| 2920 | iwl_set_bit(trans, CSR_GP_CNTRL, |
| 2921 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 2922 | udelay(2); |
| 2923 | |
| 2924 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
| 2925 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 2926 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 2927 | 25000); |
| 2928 | if (ret < 0) { |
| 2929 | IWL_DEBUG_INFO(trans, "Failed to wake up the nic\n"); |
| 2930 | goto out_pci_disable_msi; |
| 2931 | } |
| 2932 | |
Emmanuel Grumbach | 23ba934 | 2015-12-17 11:55:13 +0200 | [diff] [blame] | 2933 | if (iwl_trans_grab_nic_access(trans, &flags)) { |
Eran Harary | 7a42baa | 2015-02-25 14:24:51 +0200 | [diff] [blame] | 2934 | u32 hw_step; |
| 2935 | |
Golan Ben-Ami | 14ef1b4 | 2015-10-21 15:16:58 +0300 | [diff] [blame] | 2936 | hw_step = iwl_read_prph_no_grab(trans, WFPM_CTRL_REG); |
Eran Harary | 7a42baa | 2015-02-25 14:24:51 +0200 | [diff] [blame] | 2937 | hw_step |= ENABLE_WFPM; |
Golan Ben-Ami | 14ef1b4 | 2015-10-21 15:16:58 +0300 | [diff] [blame] | 2938 | iwl_write_prph_no_grab(trans, WFPM_CTRL_REG, hw_step); |
| 2939 | hw_step = iwl_read_prph_no_grab(trans, AUX_MISC_REG); |
Eran Harary | 7a42baa | 2015-02-25 14:24:51 +0200 | [diff] [blame] | 2940 | hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF; |
| 2941 | if (hw_step == 0x3) |
| 2942 | trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) | |
| 2943 | (SILICON_C_STEP << 2); |
| 2944 | iwl_trans_release_nic_access(trans, &flags); |
| 2945 | } |
| 2946 | } |
| 2947 | |
Haim Dreyfuss | 1afb0ae | 2016-04-03 19:55:59 +0300 | [diff] [blame] | 2948 | trans->hw_rf_id = iwl_read32(trans, CSR_HW_RF_ID); |
| 2949 | |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 2950 | iwl_pcie_set_interrupt_capa(pdev, trans); |
Emmanuel Grumbach | 99673ee | 2012-01-08 21:19:45 +0200 | [diff] [blame] | 2951 | trans->hw_id = (pdev->device << 16) + pdev->subsystem_device; |
Emmanuel Grumbach | 9ca8596 | 2012-01-08 21:19:45 +0200 | [diff] [blame] | 2952 | snprintf(trans->hw_id_str, sizeof(trans->hw_id_str), |
| 2953 | "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2954 | |
Meenakshi Venkataraman | 69a10b2 | 2012-03-10 13:00:09 -0800 | [diff] [blame] | 2955 | /* Initialize the wait queue for commands */ |
Emmanuel Grumbach | f946b52 | 2012-10-25 17:25:52 +0200 | [diff] [blame] | 2956 | init_waitqueue_head(&trans_pcie->wait_command_queue); |
Meenakshi Venkataraman | 69a10b2 | 2012-03-10 13:00:09 -0800 | [diff] [blame] | 2957 | |
Luciano Coelho | 4cbb8e50 | 2015-08-18 16:02:38 +0300 | [diff] [blame] | 2958 | init_waitqueue_head(&trans_pcie->d0i3_waitq); |
| 2959 | |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 2960 | if (trans_pcie->msix_enabled) { |
| 2961 | if (iwl_pcie_init_msix_handler(pdev, trans_pcie)) |
| 2962 | goto out_pci_release_regions; |
| 2963 | } else { |
| 2964 | ret = iwl_pcie_alloc_ict(trans); |
| 2965 | if (ret) |
| 2966 | goto out_pci_disable_msi; |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 2967 | |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 2968 | ret = request_threaded_irq(pdev->irq, iwl_pcie_isr, |
| 2969 | iwl_pcie_irq_handler, |
| 2970 | IRQF_SHARED, DRV_NAME, trans); |
| 2971 | if (ret) { |
| 2972 | IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq); |
| 2973 | goto out_free_ict; |
| 2974 | } |
| 2975 | trans_pcie->inta_mask = CSR_INI_SET_MASK; |
| 2976 | } |
Emmanuel Grumbach | 83f7a85 | 2014-04-13 16:03:11 +0300 | [diff] [blame] | 2977 | |
Luca Coelho | b3ff127 | 2016-01-06 18:40:38 -0200 | [diff] [blame] | 2978 | #ifdef CONFIG_IWLWIFI_PCIE_RTPM |
| 2979 | trans->runtime_pm_mode = IWL_PLAT_PM_MODE_D0I3; |
| 2980 | #else |
| 2981 | trans->runtime_pm_mode = IWL_PLAT_PM_MODE_DISABLED; |
| 2982 | #endif /* CONFIG_IWLWIFI_PCIE_RTPM */ |
| 2983 | |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2984 | return trans; |
| 2985 | |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 2986 | out_free_ict: |
| 2987 | iwl_pcie_free_ict(trans); |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 2988 | out_pci_disable_msi: |
| 2989 | pci_disable_msi(pdev); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2990 | out_pci_release_regions: |
| 2991 | pci_release_regions(pdev); |
| 2992 | out_pci_disable_device: |
| 2993 | pci_disable_device(pdev); |
| 2994 | out_no_pci: |
Emmanuel Grumbach | 6eb5e529 | 2015-10-18 09:31:24 +0300 | [diff] [blame] | 2995 | free_percpu(trans_pcie->tso_hdr_page); |
Johannes Berg | 7b501d1 | 2015-05-22 11:28:58 +0200 | [diff] [blame] | 2996 | iwl_trans_free(trans); |
Emmanuel Grumbach | af3f2f7 | 2015-06-04 09:51:11 +0300 | [diff] [blame] | 2997 | return ERR_PTR(ret); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2998 | } |