blob: a88ac279038556e84ab16001b3fd4d33a912ceb8 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000056bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010057{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000058 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000059 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060}
Chris Wilson09246732013-08-10 22:16:32 +010061
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000062static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020063{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000064 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010065 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000066 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010067 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010069}
70
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000071static int
John Harrisona84c3ae2015-05-29 17:43:57 +010072gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010073 u32 invalidate_domains,
74 u32 flush_domains)
75{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000076 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010077 u32 cmd;
78 int ret;
79
80 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020081 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 cmd |= MI_NO_WRITE_FLUSH;
83
84 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
85 cmd |= MI_READ_FLUSH;
86
John Harrison5fb9de12015-05-29 17:44:07 +010087 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 if (ret)
89 return ret;
90
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000091 intel_ring_emit(engine, cmd);
92 intel_ring_emit(engine, MI_NOOP);
93 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094
95 return 0;
96}
97
98static int
John Harrisona84c3ae2015-05-29 17:43:57 +010099gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100 u32 invalidate_domains,
101 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000103 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000104 struct drm_device *dev = engine->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100105 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000106 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100107
Chris Wilson36d527d2011-03-19 22:26:49 +0000108 /*
109 * read/write caches:
110 *
111 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
112 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
113 * also flushed at 2d versus 3d pipeline switches.
114 *
115 * read-only caches:
116 *
117 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
118 * MI_READ_FLUSH is set, and is always flushed on 965.
119 *
120 * I915_GEM_DOMAIN_COMMAND may not exist?
121 *
122 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
123 * invalidated when MI_EXE_FLUSH is set.
124 *
125 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
126 * invalidated with every MI_FLUSH.
127 *
128 * TLBs:
129 *
130 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
131 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
132 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
133 * are flushed at any MI_FLUSH.
134 */
135
136 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100137 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000138 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000139 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
140 cmd |= MI_EXE_FLUSH;
141
142 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
143 (IS_G4X(dev) || IS_GEN5(dev)))
144 cmd |= MI_INVALIDATE_ISP;
145
John Harrison5fb9de12015-05-29 17:44:07 +0100146 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 if (ret)
148 return ret;
149
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000150 intel_ring_emit(engine, cmd);
151 intel_ring_emit(engine, MI_NOOP);
152 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000153
154 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800155}
156
Jesse Barnes8d315282011-10-16 10:23:31 +0200157/**
158 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
159 * implementing two workarounds on gen6. From section 1.4.7.1
160 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
161 *
162 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
163 * produced by non-pipelined state commands), software needs to first
164 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
165 * 0.
166 *
167 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
168 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
169 *
170 * And the workaround for these two requires this workaround first:
171 *
172 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
173 * BEFORE the pipe-control with a post-sync op and no write-cache
174 * flushes.
175 *
176 * And this last workaround is tricky because of the requirements on
177 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
178 * volume 2 part 1:
179 *
180 * "1 of the following must also be set:
181 * - Render Target Cache Flush Enable ([12] of DW1)
182 * - Depth Cache Flush Enable ([0] of DW1)
183 * - Stall at Pixel Scoreboard ([1] of DW1)
184 * - Depth Stall ([13] of DW1)
185 * - Post-Sync Operation ([13] of DW1)
186 * - Notify Enable ([8] of DW1)"
187 *
188 * The cache flushes require the workaround flush that triggered this
189 * one, so we can't use it. Depth stall would trigger the same.
190 * Post-sync nonzero is what triggered this second workaround, so we
191 * can't use that one either. Notify enable is IRQs, which aren't
192 * really our business. That leaves only stall at scoreboard.
193 */
194static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100195intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200196{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000197 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000198 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200199 int ret;
200
John Harrison5fb9de12015-05-29 17:44:07 +0100201 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200202 if (ret)
203 return ret;
204
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000205 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
206 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000208 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
209 intel_ring_emit(engine, 0); /* low dword */
210 intel_ring_emit(engine, 0); /* high dword */
211 intel_ring_emit(engine, MI_NOOP);
212 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200213
John Harrison5fb9de12015-05-29 17:44:07 +0100214 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200215 if (ret)
216 return ret;
217
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000218 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
219 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
220 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
221 intel_ring_emit(engine, 0);
222 intel_ring_emit(engine, 0);
223 intel_ring_emit(engine, MI_NOOP);
224 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200225
226 return 0;
227}
228
229static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100230gen6_render_ring_flush(struct drm_i915_gem_request *req,
231 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200232{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000233 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000235 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200236 int ret;
237
Paulo Zanonib3111502012-08-17 18:35:42 -0300238 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100239 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300240 if (ret)
241 return ret;
242
Jesse Barnes8d315282011-10-16 10:23:31 +0200243 /* Just flush everything. Experiments have shown that reducing the
244 * number of bits based on the write domains has little performance
245 * impact.
246 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 if (flush_domains) {
248 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
249 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
250 /*
251 * Ensure that any following seqno writes only happen
252 * when the render cache is indeed flushed.
253 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200254 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 }
256 if (invalidate_domains) {
257 flags |= PIPE_CONTROL_TLB_INVALIDATE;
258 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
260 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
261 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
262 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
263 /*
264 * TLB invalidate requires a post-sync write.
265 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700266 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100267 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200268
John Harrison5fb9de12015-05-29 17:44:07 +0100269 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200270 if (ret)
271 return ret;
272
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000273 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(engine, flags);
275 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
276 intel_ring_emit(engine, 0);
277 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278
279 return 0;
280}
281
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100282static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100283gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300284{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000285 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300286 int ret;
287
John Harrison5fb9de12015-05-29 17:44:07 +0100288 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300289 if (ret)
290 return ret;
291
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000292 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
293 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300294 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000295 intel_ring_emit(engine, 0);
296 intel_ring_emit(engine, 0);
297 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300298
299 return 0;
300}
301
302static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100303gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300304 u32 invalidate_domains, u32 flush_domains)
305{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000306 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300307 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000308 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 int ret;
310
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 /*
312 * Ensure that any following seqno writes only happen when the render
313 * cache is indeed flushed.
314 *
315 * Workaround: 4th PIPE_CONTROL command (except the ones with only
316 * read-cache invalidate bits set) must have the CS_STALL bit set. We
317 * don't try to be clever and just set it unconditionally.
318 */
319 flags |= PIPE_CONTROL_CS_STALL;
320
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300321 /* Just flush everything. Experiments have shown that reducing the
322 * number of bits based on the write domains has little performance
323 * impact.
324 */
325 if (flush_domains) {
326 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
327 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800328 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100329 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300330 }
331 if (invalidate_domains) {
332 flags |= PIPE_CONTROL_TLB_INVALIDATE;
333 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
337 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000338 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300339 /*
340 * TLB invalidate requires a post-sync write.
341 */
342 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200343 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300344
Chris Wilsonadd284a2014-12-16 08:44:32 +0000345 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
346
Paulo Zanonif3987632012-08-17 18:35:43 -0300347 /* Workaround: we must issue a pipe_control with CS-stall bit
348 * set before a pipe_control command that has the state cache
349 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100350 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300351 }
352
John Harrison5fb9de12015-05-29 17:44:07 +0100353 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 if (ret)
355 return ret;
356
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000357 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
358 intel_ring_emit(engine, flags);
359 intel_ring_emit(engine, scratch_addr);
360 intel_ring_emit(engine, 0);
361 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362
363 return 0;
364}
365
Ben Widawskya5f3d682013-11-02 21:07:27 -0700366static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100367gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300368 u32 flags, u32 scratch_addr)
369{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000370 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300371 int ret;
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 if (ret)
375 return ret;
376
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000377 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
378 intel_ring_emit(engine, flags);
379 intel_ring_emit(engine, scratch_addr);
380 intel_ring_emit(engine, 0);
381 intel_ring_emit(engine, 0);
382 intel_ring_emit(engine, 0);
383 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300384
385 return 0;
386}
387
388static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100389gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700390 u32 invalidate_domains, u32 flush_domains)
391{
392 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000393 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800394 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700395
396 flags |= PIPE_CONTROL_CS_STALL;
397
398 if (flush_domains) {
399 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
400 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800401 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100402 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700403 }
404 if (invalidate_domains) {
405 flags |= PIPE_CONTROL_TLB_INVALIDATE;
406 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
407 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
408 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
409 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
410 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
411 flags |= PIPE_CONTROL_QW_WRITE;
412 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800413
414 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100415 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800416 PIPE_CONTROL_CS_STALL |
417 PIPE_CONTROL_STALL_AT_SCOREBOARD,
418 0);
419 if (ret)
420 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421 }
422
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100423 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700424}
425
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000426static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100427 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800428{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000429 struct drm_i915_private *dev_priv = engine->dev->dev_private;
430 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800431}
432
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000433u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000436 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000438 if (INTEL_INFO(engine->dev)->gen >= 8)
439 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
440 RING_ACTHD_UDW(engine->mmio_base));
441 else if (INTEL_INFO(engine->dev)->gen >= 4)
442 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000443 else
444 acthd = I915_READ(ACTHD);
445
446 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800447}
448
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000449static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200450{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000451 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200452 u32 addr;
453
454 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000455 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
457 I915_WRITE(HWS_PGA, addr);
458}
459
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000460static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000461{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000462 struct drm_device *dev = engine->dev;
463 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200464 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000465
466 /* The ring status page addresses are no longer next to the rest of
467 * the ring registers as of gen7.
468 */
469 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000470 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471 case RCS:
472 mmio = RENDER_HWS_PGA_GEN7;
473 break;
474 case BCS:
475 mmio = BLT_HWS_PGA_GEN7;
476 break;
477 /*
478 * VCS2 actually doesn't exist on Gen7. Only shut up
479 * gcc switch check warning
480 */
481 case VCS2:
482 case VCS:
483 mmio = BSD_HWS_PGA_GEN7;
484 break;
485 case VECS:
486 mmio = VEBOX_HWS_PGA_GEN7;
487 break;
488 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000489 } else if (IS_GEN6(engine->dev)) {
490 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000491 } else {
492 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000494 }
495
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000496 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 POSTING_READ(mmio);
498
499 /*
500 * Flush the TLB for this page
501 *
502 * FIXME: These two bits have disappeared on gen8, so a question
503 * arises: do we still need this and if so how should we go about
504 * invalidating the TLB?
505 */
506 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000507 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000508
509 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000510 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000511
512 I915_WRITE(reg,
513 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
514 INSTPM_SYNC_FLUSH));
515 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
516 1000))
517 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000518 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000519 }
520}
521
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000522static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100523{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100525
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000526 if (!IS_GEN2(engine->dev)) {
527 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
528 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
529 DRM_ERROR("%s : timed out trying to stop ring\n",
530 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100531 /* Sometimes we observe that the idle flag is not
532 * set even though the ring is empty. So double
533 * check before giving up.
534 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000535 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100536 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100537 }
538 }
539
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000540 I915_WRITE_CTL(engine, 0);
541 I915_WRITE_HEAD(engine, 0);
542 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100543
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000544 if (!IS_GEN2(engine->dev)) {
545 (void)I915_READ_CTL(engine);
546 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100547 }
548
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000549 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100550}
551
Tomas Elffc0768c2016-03-21 16:26:59 +0000552void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
553{
554 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
555}
556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800558{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000559 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300560 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000561 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100562 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200563 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564
Mika Kuoppala59bad942015-01-16 11:34:40 +0200565 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200566
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000567 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100568 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000569 DRM_DEBUG_KMS("%s head not reset to zero "
570 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000571 engine->name,
572 I915_READ_CTL(engine),
573 I915_READ_HEAD(engine),
574 I915_READ_TAIL(engine),
575 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000577 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000578 DRM_ERROR("failed to set %s head to zero "
579 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000580 engine->name,
581 I915_READ_CTL(engine),
582 I915_READ_HEAD(engine),
583 I915_READ_TAIL(engine),
584 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100585 ret = -EIO;
586 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000587 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700588 }
589
Chris Wilson9991ae72014-04-02 16:36:07 +0100590 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000591 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100592 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000593 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100594
Jiri Kosinaece4a172014-08-07 16:29:53 +0200595 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000596 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200597
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200598 /* Initialize the ring. This must happen _after_ we've cleared the ring
599 * registers with the above sequence (the readback of the HEAD registers
600 * also enforces ordering), otherwise the hw might lose the new ring
601 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000602 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100603
604 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000605 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100606 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000607 engine->name, I915_READ_HEAD(engine));
608 I915_WRITE_HEAD(engine, 0);
609 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100610
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000611 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100612 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000613 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800614
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000616 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
617 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
618 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000619 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100620 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000621 engine->name,
622 I915_READ_CTL(engine),
623 I915_READ_CTL(engine) & RING_VALID,
624 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
625 I915_READ_START(engine),
626 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200627 ret = -EIO;
628 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800629 }
630
Dave Gordonebd0fd42014-11-27 11:22:49 +0000631 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000632 ringbuf->head = I915_READ_HEAD(engine);
633 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000634 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000635
Tomas Elffc0768c2016-03-21 16:26:59 +0000636 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100637
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200638out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200639 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200640
641 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700642}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800643
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100644void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000645intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100646{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000647 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000649 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100650 return;
651
652 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000653 kunmap(sg_page(engine->scratch.obj->pages->sgl));
654 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100655 }
656
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000657 drm_gem_object_unreference(&engine->scratch.obj->base);
658 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100659}
660
661int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000662intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 int ret;
665
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000666 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000668 engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
669 if (engine->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670 DRM_ERROR("Failed to allocate seqno page\n");
671 ret = -ENOMEM;
672 goto err;
673 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100674
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000675 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
676 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100677 if (ret)
678 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000679
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000680 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000681 if (ret)
682 goto err_unref;
683
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000684 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
685 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
686 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800687 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800689 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200691 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000692 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693 return 0;
694
695err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000698 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700 return ret;
701}
702
John Harrisone2be4fa2015-05-29 17:43:54 +0100703static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100704{
Mika Kuoppala72253422014-10-07 17:21:26 +0300705 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000706 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000707 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100708 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710
Francisco Jerez02235802015-10-07 14:44:01 +0300711 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000714 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100715 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100716 if (ret)
717 return ret;
718
John Harrison5fb9de12015-05-29 17:44:07 +0100719 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300720 if (ret)
721 return ret;
722
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000723 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300724 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000725 intel_ring_emit_reg(engine, w->reg[i].addr);
726 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000728 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300729
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000730 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300731
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000732 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100733 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 if (ret)
735 return ret;
736
737 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
738
739 return 0;
740}
741
John Harrison87531812015-05-29 17:43:44 +0100742static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100743{
744 int ret;
745
John Harrisone2be4fa2015-05-29 17:43:54 +0100746 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100747 if (ret != 0)
748 return ret;
749
John Harrisonbe013632015-05-29 17:43:45 +0100750 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100751 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000752 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100753
Chris Wilsone26e1b92016-01-29 16:49:05 +0000754 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100755}
756
Mika Kuoppala72253422014-10-07 17:21:26 +0300757static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200758 i915_reg_t addr,
759 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300760{
761 const u32 idx = dev_priv->workarounds.count;
762
763 if (WARN_ON(idx >= I915_MAX_WA_REGS))
764 return -ENOSPC;
765
766 dev_priv->workarounds.reg[idx].addr = addr;
767 dev_priv->workarounds.reg[idx].value = val;
768 dev_priv->workarounds.reg[idx].mask = mask;
769
770 dev_priv->workarounds.count++;
771
772 return 0;
773}
774
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100775#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000776 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300777 if (r) \
778 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100779 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300780
781#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000782 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300783
784#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
Damien Lespiau98533252014-12-08 17:33:51 +0000787#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000788 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000790#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
791#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000795static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
796 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000797{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000798 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000799 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000800 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000801
802 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
803 return -EINVAL;
804
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000805 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000806 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000807 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000808
809 return 0;
810}
811
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000812static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100813{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000814 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100815 struct drm_i915_private *dev_priv = dev->dev_private;
816
817 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100818
Arun Siluvery717d84d2015-09-25 17:40:39 +0100819 /* WaDisableAsyncFlipPerfMode:bdw,chv */
820 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
821
Arun Siluveryd0581192015-09-25 17:40:40 +0100822 /* WaDisablePartialInstShootdown:bdw,chv */
823 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
824 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
825
Arun Siluverya340af52015-09-25 17:40:45 +0100826 /* Use Force Non-Coherent whenever executing a 3D context. This is a
827 * workaround for for a possible hang in the unlikely event a TLB
828 * invalidation occurs during a PSD flush.
829 */
830 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100831 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100832 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100833 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100834 HDC_FORCE_NON_COHERENT);
835
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100836 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
837 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
838 * polygons in the same 8x4 pixel/sample area to be processed without
839 * stalling waiting for the earlier ones to write to Hierarchical Z
840 * buffer."
841 *
842 * This optimization is off by default for BDW and CHV; turn it on.
843 */
844 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
845
Arun Siluvery48404632015-09-25 17:40:43 +0100846 /* Wa4x4STCOptimizationDisable:bdw,chv */
847 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
848
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100849 /*
850 * BSpec recommends 8x4 when MSAA is used,
851 * however in practice 16x4 seems fastest.
852 *
853 * Note that PS/WM thread counts depend on the WIZ hashing
854 * disable bit, which we don't touch here, but it's good
855 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
856 */
857 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
858 GEN6_WIZ_HASHING_MASK,
859 GEN6_WIZ_HASHING_16x4);
860
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100861 return 0;
862}
863
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000864static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300865{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100866 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000867 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300868 struct drm_i915_private *dev_priv = dev->dev_private;
869
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000870 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100871 if (ret)
872 return ret;
873
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700874 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100875 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100876
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700877 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300878 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
879 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880
Mika Kuoppala72253422014-10-07 17:21:26 +0300881 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
882 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100883
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000885 /* WaForceContextSaveRestoreNonCoherent:bdw */
886 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000887 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300888 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100889
Arun Siluvery86d7f232014-08-26 14:44:50 +0100890 return 0;
891}
892
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000893static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100895 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000896 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300897 struct drm_i915_private *dev_priv = dev->dev_private;
898
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000899 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100900 if (ret)
901 return ret;
902
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300903 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100904 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300905
Kenneth Graunked60de812015-01-10 18:02:22 -0800906 /* Improve HiZ throughput on CHV. */
907 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
908
Mika Kuoppala72253422014-10-07 17:21:26 +0300909 return 0;
910}
911
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000912static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000913{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000914 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000915 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000916 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000917
Mika Kuoppala68370e02016-06-07 17:18:54 +0300918 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300919 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
920 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
921
Mika Kuoppala68370e02016-06-07 17:18:54 +0300922 /* WaDisableKillLogic:bxt,skl,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300923 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
924 ECOCHK_DIS_TLB);
925
Mika Kuoppala68370e02016-06-07 17:18:54 +0300926 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
927 /* WaDisablePartialInstShootdown:skl,bxt,kbl */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000928 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000929 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000930 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
931
Mika Kuoppala68370e02016-06-07 17:18:54 +0300932 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
Nick Hoath84241712015-02-05 10:47:20 +0000933 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
934 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
935
Jani Nikulae87a0052015-10-20 15:22:02 +0300936 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
937 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
938 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000939 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
940 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000941
Jani Nikulae87a0052015-10-20 15:22:02 +0300942 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
943 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
944 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000945 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
946 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100947 /*
948 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
949 * but we do that in per ctx batchbuffer as there is an issue
950 * with this register not getting restored on ctx restore
951 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000952 }
953
Mika Kuoppala68370e02016-06-07 17:18:54 +0300954 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
955 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100956 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
957 GEN9_ENABLE_YV12_BUGFIX |
958 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000959
Mika Kuoppala68370e02016-06-07 17:18:54 +0300960 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
961 /* WaDisablePartialResolveInVc:skl,bxt,kbl */
Arun Siluvery60294682015-09-25 14:33:37 +0100962 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
963 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000964
Mika Kuoppala68370e02016-06-07 17:18:54 +0300965 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000966 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
967 GEN9_CCS_TLB_PREFETCH_ENABLE);
968
Imre Deak5a2ae952015-05-19 15:04:59 +0300969 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300970 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
971 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200972 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
973 PIXEL_MASK_CAMMING_DISABLE);
974
Mika Kuoppala6fd72492016-06-07 17:18:57 +0300975 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
976 WA_SET_BIT_MASKED(HDC_CHICKEN0,
977 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
978 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
Imre Deak8ea6f892015-05-19 17:05:42 +0300979
Mika Kuoppala60f452e2016-06-07 17:18:58 +0300980 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
981 * both tied to WaForceContextSaveRestoreNonCoherent
982 * in some hsds for skl. We keep the tie for all gen9. The
983 * documentation is a bit hazy and so we want to get common behaviour,
984 * even though there is no clear evidence we would need both on kbl/bxt.
985 * This area has been source of system hangs so we play it safe
986 * and mimic the skl regardless of what bspec says.
987 *
988 * Use Force Non-Coherent whenever executing a 3D context. This
989 * is a workaround for a possible hang in the unlikely event
990 * a TLB invalidation occurs during a PSD flush.
991 */
992
993 /* WaForceEnableNonCoherent:skl,bxt,kbl */
994 WA_SET_BIT_MASKED(HDC_CHICKEN0,
995 HDC_FORCE_NON_COHERENT);
996
997 /* WaDisableHDCInvalidation:skl,bxt,kbl */
998 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
999 BDW_DISABLE_HDC_INVALIDATION);
1000
Mika Kuoppala68370e02016-06-07 17:18:54 +03001001 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
1002 if (IS_SKYLAKE(dev_priv) ||
1003 IS_KABYLAKE(dev_priv) ||
1004 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +01001005 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1006 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +01001007
Mika Kuoppala68370e02016-06-07 17:18:54 +03001008 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
Robert Beckett6b6d5622015-09-08 10:31:52 +01001009 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
1010
Mika Kuoppala68370e02016-06-07 17:18:54 +03001011 /* WaOCLCoherentLineFlush:skl,bxt,kbl */
Arun Siluvery6ecf56a2016-01-21 21:43:54 +00001012 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
1013 GEN8_LQSC_FLUSH_COHERENT_LINES));
1014
arun.siluvery@linux.intel.comf98edb22016-06-06 09:52:49 +01001015 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
1016 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
1017 if (ret)
1018 return ret;
1019
Mika Kuoppala68370e02016-06-07 17:18:54 +03001020 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001021 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001022 if (ret)
1023 return ret;
1024
Mika Kuoppala68370e02016-06-07 17:18:54 +03001025 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001026 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001027 if (ret)
1028 return ret;
1029
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001030 return 0;
1031}
1032
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001033static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001034{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001035 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001036 struct drm_i915_private *dev_priv = dev->dev_private;
1037 u8 vals[3] = { 0, 0, 0 };
1038 unsigned int i;
1039
1040 for (i = 0; i < 3; i++) {
1041 u8 ss;
1042
1043 /*
1044 * Only consider slices where one, and only one, subslice has 7
1045 * EUs
1046 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001047 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001048 continue;
1049
1050 /*
1051 * subslice_7eu[i] != 0 (because of the check above) and
1052 * ss_max == 4 (maximum number of subslices possible per slice)
1053 *
1054 * -> 0 <= ss <= 3;
1055 */
1056 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1057 vals[i] = 3 - ss;
1058 }
1059
1060 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1061 return 0;
1062
1063 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1064 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1065 GEN9_IZ_HASHING_MASK(2) |
1066 GEN9_IZ_HASHING_MASK(1) |
1067 GEN9_IZ_HASHING_MASK(0),
1068 GEN9_IZ_HASHING(2, vals[2]) |
1069 GEN9_IZ_HASHING(1, vals[1]) |
1070 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001071
Mika Kuoppala72253422014-10-07 17:21:26 +03001072 return 0;
1073}
1074
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001075static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001076{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001077 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001078 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001079 struct drm_i915_private *dev_priv = dev->dev_private;
1080
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001081 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001082 if (ret)
1083 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001084
Arun Siluverya78536e2016-01-21 21:43:53 +00001085 /*
1086 * Actual WA is to disable percontext preemption granularity control
1087 * until D0 which is the default case so this is equivalent to
1088 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1089 */
1090 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1091 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1092 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1093 }
1094
Jani Nikulae87a0052015-10-20 15:22:02 +03001095 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001096 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1097 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1098 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1099 }
1100
1101 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1102 * involving this register should also be added to WA batch as required.
1103 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001104 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001105 /* WaDisableLSQCROPERFforOCL:skl */
1106 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1107 GEN8_LQSC_RO_PERF_DIS);
1108
1109 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001110 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001111 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1112 GEN9_GAPS_TSV_CREDIT_DISABLE));
1113 }
1114
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001115 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001116 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001117 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1118 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1119
Jani Nikulae87a0052015-10-20 15:22:02 +03001120 /* WaBarrierPerformanceFixDisable:skl */
1121 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001122 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1123 HDC_FENCE_DEST_SLM_DISABLE |
1124 HDC_BARRIER_PERFORMANCE_DISABLE);
1125
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001126 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001127 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001128 WA_SET_BIT_MASKED(
1129 GEN7_HALF_SLICE_CHICKEN1,
1130 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001131
Mika Kuoppalac0004562016-06-07 17:18:53 +03001132 /* WaDisableGafsUnitClkGating:skl */
1133 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1134
Arun Siluvery61074972016-01-21 21:43:52 +00001135 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001136 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001137 if (ret)
1138 return ret;
1139
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001140 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001141}
1142
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001143static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001144{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001145 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001146 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001147 struct drm_i915_private *dev_priv = dev->dev_private;
1148
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001149 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001150 if (ret)
1151 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001152
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001153 /* WaStoreMultiplePTEenable:bxt */
1154 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001155 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001156 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1157
1158 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001159 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001160 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1161 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1162 }
1163
Nick Hoathdfb601e2015-04-10 13:12:24 +01001164 /* WaDisableThreadStallDopClockGating:bxt */
1165 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1166 STALL_DOP_GATING_DISABLE);
1167
Nick Hoath983b4b92015-04-10 13:12:25 +01001168 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001169 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001170 WA_SET_BIT_MASKED(
1171 GEN7_HALF_SLICE_CHICKEN1,
1172 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1173 }
1174
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001175 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1176 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1177 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001178 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001179 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001180 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001181 if (ret)
1182 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001183
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001184 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001185 if (ret)
1186 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001187 }
1188
Mika Kuoppala7b9005c2016-06-07 17:19:07 +03001189 /* WaInsertDummyPushConstPs:bxt */
1190 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
1191 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1192 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1193
Nick Hoathcae04372015-03-17 11:39:38 +02001194 return 0;
1195}
1196
Mika Kuoppala68370e02016-06-07 17:18:54 +03001197static int kbl_init_workarounds(struct intel_engine_cs *engine)
1198{
Mika Kuoppala79164502016-06-07 17:18:59 +03001199 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Mika Kuoppala68370e02016-06-07 17:18:54 +03001200 int ret;
1201
1202 ret = gen9_init_workarounds(engine);
1203 if (ret)
1204 return ret;
1205
Mika Kuoppala79164502016-06-07 17:18:59 +03001206 /* WaEnableGapsTsvCreditFix:kbl */
1207 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1208 GEN9_GAPS_TSV_CREDIT_DISABLE));
1209
Mika Kuoppalab9042042016-06-07 17:19:06 +03001210 /* WaDisableDynamicCreditSharing:kbl */
1211 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
1212 WA_SET_BIT(GAMT_CHKN_BIT_REG,
1213 GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
1214
Mika Kuoppala3d042d42016-06-07 17:19:00 +03001215 /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
1216 if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
1217 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1218 HDC_FENCE_DEST_SLM_DISABLE);
1219
Mika Kuoppala738fa1b2016-06-07 17:19:03 +03001220 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1221 * involving this register should also be added to WA batch as required.
1222 */
1223 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
1224 /* WaDisableLSQCROPERFforOCL:kbl */
1225 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1226 GEN8_LQSC_RO_PERF_DIS);
1227
Mika Kuoppala7b9005c2016-06-07 17:19:07 +03001228 /* WaInsertDummyPushConstPs:kbl */
1229 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
1230 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1231 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1232
Mika Kuoppala3af5f112016-06-07 17:19:11 +03001233 /* WaDisableGafsUnitClkGating:kbl */
1234 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1235
Mika Kuoppala738fa1b2016-06-07 17:19:03 +03001236 /* WaDisableLSQCROPERFforOCL:kbl */
1237 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1238 if (ret)
1239 return ret;
1240
Mika Kuoppala68370e02016-06-07 17:18:54 +03001241 return 0;
1242}
1243
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001244int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001245{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001246 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001247 struct drm_i915_private *dev_priv = dev->dev_private;
1248
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001249 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001250
1251 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001252 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001253
1254 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001255 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001256
1257 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001258 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001259
Damien Lespiau8d205492015-02-09 19:33:15 +00001260 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001261 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001262
1263 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001264 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001265
Mika Kuoppala68370e02016-06-07 17:18:54 +03001266 if (IS_KABYLAKE(dev_priv))
1267 return kbl_init_workarounds(engine);
1268
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001269 return 0;
1270}
1271
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001272static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001273{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001274 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001275 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001276 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001277 if (ret)
1278 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001279
Akash Goel61a563a2014-03-25 18:01:50 +05301280 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1281 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001282 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001283
1284 /* We need to disable the AsyncFlip performance optimisations in order
1285 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1286 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001287 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001288 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001289 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001290 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001291 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1292
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001293 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301294 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001295 if (INTEL_INFO(dev)->gen == 6)
1296 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001297 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001298
Akash Goel01fa0302014-03-24 23:00:04 +05301299 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001300 if (IS_GEN7(dev))
1301 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301302 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001303 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001304
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001305 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001306 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1307 * "If this bit is set, STCunit will have LRA as replacement
1308 * policy. [...] This bit must be reset. LRA replacement
1309 * policy is not supported."
1310 */
1311 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001312 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001313 }
1314
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001315 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001316 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001317
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001318 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001319 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001320
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001321 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001322}
1323
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001324static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001325{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001326 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001327 struct drm_i915_private *dev_priv = dev->dev_private;
1328
1329 if (dev_priv->semaphore_obj) {
1330 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1331 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1332 dev_priv->semaphore_obj = NULL;
1333 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001334
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001335 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001336}
1337
John Harrisonf7169682015-05-29 17:44:05 +01001338static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001339 unsigned int num_dwords)
1340{
1341#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001342 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001343 struct drm_device *dev = signaller->dev;
1344 struct drm_i915_private *dev_priv = dev->dev_private;
1345 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001346 enum intel_engine_id id;
1347 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001348
1349 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1350 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1351#undef MBOX_UPDATE_DWORDS
1352
John Harrison5fb9de12015-05-29 17:44:07 +01001353 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001354 if (ret)
1355 return ret;
1356
Dave Gordonc3232b12016-03-23 18:19:53 +00001357 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001358 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001359 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001360 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1361 continue;
1362
John Harrisonf7169682015-05-29 17:44:05 +01001363 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001364 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1365 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1366 PIPE_CONTROL_QW_WRITE |
1367 PIPE_CONTROL_FLUSH_ENABLE);
1368 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1369 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001370 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001371 intel_ring_emit(signaller, 0);
1372 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson83e53802016-04-29 13:18:23 +01001373 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001374 intel_ring_emit(signaller, 0);
1375 }
1376
1377 return 0;
1378}
1379
John Harrisonf7169682015-05-29 17:44:05 +01001380static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001381 unsigned int num_dwords)
1382{
1383#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001384 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001385 struct drm_device *dev = signaller->dev;
1386 struct drm_i915_private *dev_priv = dev->dev_private;
1387 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001388 enum intel_engine_id id;
1389 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001390
1391 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1392 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1393#undef MBOX_UPDATE_DWORDS
1394
John Harrison5fb9de12015-05-29 17:44:07 +01001395 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001396 if (ret)
1397 return ret;
1398
Dave Gordonc3232b12016-03-23 18:19:53 +00001399 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001400 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001401 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001402 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1403 continue;
1404
John Harrisonf7169682015-05-29 17:44:05 +01001405 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001406 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1407 MI_FLUSH_DW_OP_STOREDW);
1408 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1409 MI_FLUSH_DW_USE_GTT);
1410 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001411 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001412 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson83e53802016-04-29 13:18:23 +01001413 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001414 intel_ring_emit(signaller, 0);
1415 }
1416
1417 return 0;
1418}
1419
John Harrisonf7169682015-05-29 17:44:05 +01001420static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001421 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001422{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001423 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001424 struct drm_device *dev = signaller->dev;
1425 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001426 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001427 enum intel_engine_id id;
1428 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001429
Ben Widawskya1444b72014-06-30 09:53:35 -07001430#define MBOX_UPDATE_DWORDS 3
1431 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1432 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1433#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001434
John Harrison5fb9de12015-05-29 17:44:07 +01001435 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001436 if (ret)
1437 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001438
Dave Gordonc3232b12016-03-23 18:19:53 +00001439 for_each_engine_id(useless, dev_priv, id) {
1440 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001441
1442 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001443 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001444
Ben Widawsky78325f22014-04-29 14:52:29 -07001445 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001446 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001447 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001448 }
1449 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001450
Ben Widawskya1444b72014-06-30 09:53:35 -07001451 /* If num_dwords was rounded, make sure the tail pointer is correct */
1452 if (num_rings % 2 == 0)
1453 intel_ring_emit(signaller, MI_NOOP);
1454
Ben Widawsky024a43e2014-04-29 14:52:30 -07001455 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001456}
1457
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001458/**
1459 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001460 *
1461 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001462 *
1463 * Update the mailbox registers in the *other* rings with the current seqno.
1464 * This acts like a signal in the canonical semaphore.
1465 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001466static int
John Harrisonee044a82015-05-29 17:44:00 +01001467gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001468{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001469 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001470 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001471
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001472 if (engine->semaphore.signal)
1473 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001474 else
John Harrison5fb9de12015-05-29 17:44:07 +01001475 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001476
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001477 if (ret)
1478 return ret;
1479
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001480 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1481 intel_ring_emit(engine,
1482 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1483 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1484 intel_ring_emit(engine, MI_USER_INTERRUPT);
1485 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001486
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001487 return 0;
1488}
1489
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001490static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1491 u32 seqno)
1492{
1493 struct drm_i915_private *dev_priv = dev->dev_private;
1494 return dev_priv->last_seqno < seqno;
1495}
1496
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001497/**
1498 * intel_ring_sync - sync the waiter to the signaller on seqno
1499 *
1500 * @waiter - ring that is waiting
1501 * @signaller - ring which has, or will signal
1502 * @seqno - seqno which the waiter will block on
1503 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001504
1505static int
John Harrison599d9242015-05-29 17:44:04 +01001506gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001507 struct intel_engine_cs *signaller,
1508 u32 seqno)
1509{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001510 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001511 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1512 int ret;
1513
John Harrison5fb9de12015-05-29 17:44:07 +01001514 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001515 if (ret)
1516 return ret;
1517
1518 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1519 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001520 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001521 MI_SEMAPHORE_SAD_GTE_SDD);
1522 intel_ring_emit(waiter, seqno);
1523 intel_ring_emit(waiter,
1524 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1525 intel_ring_emit(waiter,
1526 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1527 intel_ring_advance(waiter);
1528 return 0;
1529}
1530
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001531static int
John Harrison599d9242015-05-29 17:44:04 +01001532gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001533 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001534 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001535{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001536 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001537 u32 dw1 = MI_SEMAPHORE_MBOX |
1538 MI_SEMAPHORE_COMPARE |
1539 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001540 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1541 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001542
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001543 /* Throughout all of the GEM code, seqno passed implies our current
1544 * seqno is >= the last seqno executed. However for hardware the
1545 * comparison is strictly greater than.
1546 */
1547 seqno -= 1;
1548
Ben Widawskyebc348b2014-04-29 14:52:28 -07001549 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001550
John Harrison5fb9de12015-05-29 17:44:07 +01001551 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001552 if (ret)
1553 return ret;
1554
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001555 /* If seqno wrap happened, omit the wait with no-ops */
1556 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001557 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001558 intel_ring_emit(waiter, seqno);
1559 intel_ring_emit(waiter, 0);
1560 intel_ring_emit(waiter, MI_NOOP);
1561 } else {
1562 intel_ring_emit(waiter, MI_NOOP);
1563 intel_ring_emit(waiter, MI_NOOP);
1564 intel_ring_emit(waiter, MI_NOOP);
1565 intel_ring_emit(waiter, MI_NOOP);
1566 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001567 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001568
1569 return 0;
1570}
1571
Chris Wilsonc6df5412010-12-15 09:56:50 +00001572#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1573do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001574 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1575 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001576 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1577 intel_ring_emit(ring__, 0); \
1578 intel_ring_emit(ring__, 0); \
1579} while (0)
1580
1581static int
John Harrisonee044a82015-05-29 17:44:00 +01001582pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001583{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001584 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001585 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001586 int ret;
1587
1588 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1589 * incoherent with writes to memory, i.e. completely fubar,
1590 * so we need to use PIPE_NOTIFY instead.
1591 *
1592 * However, we also need to workaround the qword write
1593 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1594 * memory before requesting an interrupt.
1595 */
John Harrison5fb9de12015-05-29 17:44:07 +01001596 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001597 if (ret)
1598 return ret;
1599
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001600 intel_ring_emit(engine,
1601 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001602 PIPE_CONTROL_WRITE_FLUSH |
1603 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001604 intel_ring_emit(engine,
1605 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1606 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1607 intel_ring_emit(engine, 0);
1608 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001609 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001610 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001611 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001612 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001613 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001614 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001615 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001616 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001617 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001618 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001619
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001620 intel_ring_emit(engine,
1621 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001622 PIPE_CONTROL_WRITE_FLUSH |
1623 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001624 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001625 intel_ring_emit(engine,
1626 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1627 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1628 intel_ring_emit(engine, 0);
1629 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001630
Chris Wilsonc6df5412010-12-15 09:56:50 +00001631 return 0;
1632}
1633
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001634static void
1635gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001636{
Chris Wilsone32da7a2016-04-27 09:02:01 +01001637 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1638
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001639 /* Workaround to force correct ordering between irq and seqno writes on
1640 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001641 * ACTHD) before reading the status page.
1642 *
1643 * Note that this effectively stalls the read by the time it takes to
1644 * do a memory transaction, which more or less ensures that the write
1645 * from the GPU has sufficient time to invalidate the CPU cacheline.
1646 * Alternatively we could delay the interrupt from the CS ring to give
1647 * the write time to land, but that would incur a delay after every
1648 * batch i.e. much more frequent than a delay when waiting for the
1649 * interrupt (with the same net latency).
Chris Wilsone32da7a2016-04-27 09:02:01 +01001650 *
1651 * Also note that to prevent whole machine hangs on gen7, we have to
1652 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001653 */
Chris Wilsone32da7a2016-04-27 09:02:01 +01001654 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001655 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsone32da7a2016-04-27 09:02:01 +01001656 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001657}
1658
1659static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001660ring_get_seqno(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001661{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001662 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001663}
1664
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001665static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001666ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001667{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001668 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001669}
1670
Chris Wilsonc6df5412010-12-15 09:56:50 +00001671static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001672pc_render_get_seqno(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001673{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001674 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001675}
1676
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001677static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001678pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001679{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001680 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001681}
1682
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001683static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001684gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001685{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001686 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001687 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001688 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001689
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001690 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001691 return false;
1692
Chris Wilson7338aef2012-04-24 21:48:47 +01001693 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001694 if (engine->irq_refcount++ == 0)
1695 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001696 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001697
1698 return true;
1699}
1700
1701static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001702gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001703{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001704 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001705 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001706 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001707
Chris Wilson7338aef2012-04-24 21:48:47 +01001708 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001709 if (--engine->irq_refcount == 0)
1710 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001711 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001712}
1713
1714static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001715i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001716{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001717 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001718 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001719 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001720
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001721 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001722 return false;
1723
Chris Wilson7338aef2012-04-24 21:48:47 +01001724 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001725 if (engine->irq_refcount++ == 0) {
1726 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001727 I915_WRITE(IMR, dev_priv->irq_mask);
1728 POSTING_READ(IMR);
1729 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001730 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001731
1732 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001733}
1734
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001735static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001736i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001737{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001738 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001739 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001740 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001741
Chris Wilson7338aef2012-04-24 21:48:47 +01001742 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001743 if (--engine->irq_refcount == 0) {
1744 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001745 I915_WRITE(IMR, dev_priv->irq_mask);
1746 POSTING_READ(IMR);
1747 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001748 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001749}
1750
Chris Wilsonc2798b12012-04-22 21:13:57 +01001751static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001752i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001753{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001754 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001755 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001756 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001757
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001758 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001759 return false;
1760
Chris Wilson7338aef2012-04-24 21:48:47 +01001761 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001762 if (engine->irq_refcount++ == 0) {
1763 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001764 I915_WRITE16(IMR, dev_priv->irq_mask);
1765 POSTING_READ16(IMR);
1766 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001767 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001768
1769 return true;
1770}
1771
1772static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001773i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001774{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001775 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001776 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001777 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001778
Chris Wilson7338aef2012-04-24 21:48:47 +01001779 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001780 if (--engine->irq_refcount == 0) {
1781 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001782 I915_WRITE16(IMR, dev_priv->irq_mask);
1783 POSTING_READ16(IMR);
1784 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001785 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001786}
1787
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001788static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001789bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001790 u32 invalidate_domains,
1791 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001792{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001793 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001794 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001795
John Harrison5fb9de12015-05-29 17:44:07 +01001796 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001797 if (ret)
1798 return ret;
1799
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001800 intel_ring_emit(engine, MI_FLUSH);
1801 intel_ring_emit(engine, MI_NOOP);
1802 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001803 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001804}
1805
Chris Wilson3cce4692010-10-27 16:11:02 +01001806static int
John Harrisonee044a82015-05-29 17:44:00 +01001807i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001808{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001809 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001810 int ret;
1811
John Harrison5fb9de12015-05-29 17:44:07 +01001812 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001813 if (ret)
1814 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001815
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001816 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1817 intel_ring_emit(engine,
1818 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1819 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1820 intel_ring_emit(engine, MI_USER_INTERRUPT);
1821 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001822
Chris Wilson3cce4692010-10-27 16:11:02 +01001823 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001824}
1825
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001826static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001827gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001828{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001829 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001830 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001831 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001832
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001833 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1834 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001835
Chris Wilson7338aef2012-04-24 21:48:47 +01001836 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001837 if (engine->irq_refcount++ == 0) {
1838 if (HAS_L3_DPF(dev) && engine->id == RCS)
1839 I915_WRITE_IMR(engine,
1840 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001841 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001842 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001843 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1844 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001845 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001846 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001847
1848 return true;
1849}
1850
1851static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001852gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001853{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001854 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001855 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001856 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001857
Chris Wilson7338aef2012-04-24 21:48:47 +01001858 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001859 if (--engine->irq_refcount == 0) {
1860 if (HAS_L3_DPF(dev) && engine->id == RCS)
1861 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001862 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001863 I915_WRITE_IMR(engine, ~0);
1864 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001865 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001866 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001867}
1868
Ben Widawskya19d2932013-05-28 19:22:30 -07001869static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001870hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001871{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001872 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001873 struct drm_i915_private *dev_priv = dev->dev_private;
1874 unsigned long flags;
1875
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001876 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001877 return false;
1878
Daniel Vetter59cdb632013-07-04 23:35:28 +02001879 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001880 if (engine->irq_refcount++ == 0) {
1881 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1882 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001883 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001884 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001885
1886 return true;
1887}
1888
1889static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001890hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001891{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001892 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001893 struct drm_i915_private *dev_priv = dev->dev_private;
1894 unsigned long flags;
1895
Daniel Vetter59cdb632013-07-04 23:35:28 +02001896 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001897 if (--engine->irq_refcount == 0) {
1898 I915_WRITE_IMR(engine, ~0);
1899 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001900 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001901 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001902}
1903
Ben Widawskyabd58f02013-11-02 21:07:09 -07001904static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001905gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001906{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001907 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001908 struct drm_i915_private *dev_priv = dev->dev_private;
1909 unsigned long flags;
1910
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001911 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001912 return false;
1913
1914 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001915 if (engine->irq_refcount++ == 0) {
1916 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1917 I915_WRITE_IMR(engine,
1918 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001919 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1920 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001921 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001922 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001923 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001924 }
1925 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1926
1927 return true;
1928}
1929
1930static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001931gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001932{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001933 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001934 struct drm_i915_private *dev_priv = dev->dev_private;
1935 unsigned long flags;
1936
1937 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001938 if (--engine->irq_refcount == 0) {
1939 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1940 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001941 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1942 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001943 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001944 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001945 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001946 }
1947 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1948}
1949
Zou Nan haid1b851f2010-05-21 09:08:57 +08001950static int
John Harrison53fddaf2015-05-29 17:44:02 +01001951i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001952 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001953 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001954{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001955 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001956 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001957
John Harrison5fb9de12015-05-29 17:44:07 +01001958 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001959 if (ret)
1960 return ret;
1961
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001962 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001963 MI_BATCH_BUFFER_START |
1964 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001965 (dispatch_flags & I915_DISPATCH_SECURE ?
1966 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001967 intel_ring_emit(engine, offset);
1968 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001969
Zou Nan haid1b851f2010-05-21 09:08:57 +08001970 return 0;
1971}
1972
Daniel Vetterb45305f2012-12-17 16:21:27 +01001973/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1974#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001975#define I830_TLB_ENTRIES (2)
1976#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001977static int
John Harrison53fddaf2015-05-29 17:44:02 +01001978i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001979 u64 offset, u32 len,
1980 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001981{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001982 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001983 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001984 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001985
John Harrison5fb9de12015-05-29 17:44:07 +01001986 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001987 if (ret)
1988 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001989
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001990 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001991 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1992 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1993 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1994 intel_ring_emit(engine, cs_offset);
1995 intel_ring_emit(engine, 0xdeadbeef);
1996 intel_ring_emit(engine, MI_NOOP);
1997 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001998
John Harrison8e004ef2015-02-13 11:48:10 +00001999 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002000 if (len > I830_BATCH_LIMIT)
2001 return -ENOSPC;
2002
John Harrison5fb9de12015-05-29 17:44:07 +01002003 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002004 if (ret)
2005 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002006
2007 /* Blit the batch (which has now all relocs applied) to the
2008 * stable batch scratch bo area (so that the CS never
2009 * stumbles over its tlb invalidation bug) ...
2010 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002011 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
2012 intel_ring_emit(engine,
2013 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
2014 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
2015 intel_ring_emit(engine, cs_offset);
2016 intel_ring_emit(engine, 4096);
2017 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002018
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002019 intel_ring_emit(engine, MI_FLUSH);
2020 intel_ring_emit(engine, MI_NOOP);
2021 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002022
2023 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002024 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01002025 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002026
Ville Syrjälä9d611c02015-12-14 18:23:49 +02002027 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002028 if (ret)
2029 return ret;
2030
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002031 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2032 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2033 0 : MI_BATCH_NON_SECURE));
2034 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002035
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002036 return 0;
2037}
2038
2039static int
John Harrison53fddaf2015-05-29 17:44:02 +01002040i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002041 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002042 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002043{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002044 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002045 int ret;
2046
John Harrison5fb9de12015-05-29 17:44:07 +01002047 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002048 if (ret)
2049 return ret;
2050
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002051 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2052 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2053 0 : MI_BATCH_NON_SECURE));
2054 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002055
Eric Anholt62fdfea2010-05-21 13:26:39 -07002056 return 0;
2057}
2058
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002059static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002060{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002061 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002062
2063 if (!dev_priv->status_page_dmah)
2064 return;
2065
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002066 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
2067 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002068}
2069
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002070static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002071{
Chris Wilson05394f32010-11-08 19:18:58 +00002072 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002073
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002074 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002075 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002076 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002077
Chris Wilson9da3da62012-06-01 15:20:22 +01002078 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002079 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002080 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002081 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002082}
2083
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002084static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002085{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002086 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002087
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002088 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002089 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002090 int ret;
2091
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002092 obj = i915_gem_alloc_object(engine->dev, 4096);
Chris Wilsone3efda42014-04-09 09:19:41 +01002093 if (obj == NULL) {
2094 DRM_ERROR("Failed to allocate status page\n");
2095 return -ENOMEM;
2096 }
2097
2098 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2099 if (ret)
2100 goto err_unref;
2101
Chris Wilson1f767e02014-07-03 17:33:03 -04002102 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002103 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002104 /* On g33, we cannot place HWS above 256MiB, so
2105 * restrict its pinning to the low mappable arena.
2106 * Though this restriction is not documented for
2107 * gen4, gen5, or byt, they also behave similarly
2108 * and hang if the HWS is placed at the top of the
2109 * GTT. To generalise, it appears that all !llc
2110 * platforms have issues with us placing the HWS
2111 * above the mappable region (even though we never
2112 * actualy map it).
2113 */
2114 flags |= PIN_MAPPABLE;
2115 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002116 if (ret) {
2117err_unref:
2118 drm_gem_object_unreference(&obj->base);
2119 return ret;
2120 }
2121
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002122 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002123 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002124
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002125 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2126 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2127 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002128
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002129 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002130 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002131
2132 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002133}
2134
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002135static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002136{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002137 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002138
2139 if (!dev_priv->status_page_dmah) {
2140 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002141 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002142 if (!dev_priv->status_page_dmah)
2143 return -ENOMEM;
2144 }
2145
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002146 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2147 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002148
2149 return 0;
2150}
2151
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002152void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2153{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002154 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002155 i915_gem_object_unpin_map(ringbuf->obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002156 else
2157 iounmap(ringbuf->virtual_start);
Dave Gordon83052162016-04-12 14:46:16 +01002158 ringbuf->virtual_start = NULL;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002159 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002160 i915_gem_object_ggtt_unpin(ringbuf->obj);
2161}
2162
2163int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2164 struct intel_ringbuffer *ringbuf)
2165{
2166 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002167 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002168 struct drm_i915_gem_object *obj = ringbuf->obj;
Chris Wilsona687a432016-04-13 17:35:11 +01002169 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
2170 unsigned flags = PIN_OFFSET_BIAS | 4096;
Dave Gordon83052162016-04-12 14:46:16 +01002171 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002172 int ret;
2173
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002174 if (HAS_LLC(dev_priv) && !obj->stolen) {
Chris Wilsona687a432016-04-13 17:35:11 +01002175 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002176 if (ret)
2177 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002178
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002179 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002180 if (ret)
2181 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002182
Dave Gordon83052162016-04-12 14:46:16 +01002183 addr = i915_gem_object_pin_map(obj);
2184 if (IS_ERR(addr)) {
2185 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002186 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002187 }
2188 } else {
Chris Wilsona687a432016-04-13 17:35:11 +01002189 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
2190 flags | PIN_MAPPABLE);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002191 if (ret)
2192 return ret;
2193
2194 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002195 if (ret)
2196 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002197
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002198 /* Access through the GTT requires the device to be awake. */
2199 assert_rpm_wakelock_held(dev_priv);
2200
Dave Gordon83052162016-04-12 14:46:16 +01002201 addr = ioremap_wc(ggtt->mappable_base +
2202 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2203 if (addr == NULL) {
Chris Wilsond2cad532016-04-08 12:11:10 +01002204 ret = -ENOMEM;
2205 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002206 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002207 }
2208
Dave Gordon83052162016-04-12 14:46:16 +01002209 ringbuf->virtual_start = addr;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002210 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002211 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01002212
2213err_unpin:
2214 i915_gem_object_ggtt_unpin(obj);
2215 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002216}
2217
Chris Wilson01101fa2015-09-03 13:01:39 +01002218static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002219{
Oscar Mateo2919d292014-07-03 16:28:02 +01002220 drm_gem_object_unreference(&ringbuf->obj->base);
2221 ringbuf->obj = NULL;
2222}
2223
Chris Wilson01101fa2015-09-03 13:01:39 +01002224static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2225 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002226{
Chris Wilsone3efda42014-04-09 09:19:41 +01002227 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002228
2229 obj = NULL;
2230 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002231 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002232 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002233 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002234 if (obj == NULL)
2235 return -ENOMEM;
2236
Akash Goel24f3a8c2014-06-17 10:59:42 +05302237 /* mark ring buffers as read-only from GPU side by default */
2238 obj->gt_ro = 1;
2239
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002240 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002241
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002242 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002243}
2244
Chris Wilson01101fa2015-09-03 13:01:39 +01002245struct intel_ringbuffer *
2246intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2247{
2248 struct intel_ringbuffer *ring;
2249 int ret;
2250
2251 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002252 if (ring == NULL) {
2253 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2254 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002255 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002256 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002257
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002258 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002259 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002260
2261 ring->size = size;
2262 /* Workaround an erratum on the i830 which causes a hang if
2263 * the TAIL pointer points to within the last 2 cachelines
2264 * of the buffer.
2265 */
2266 ring->effective_size = size;
2267 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2268 ring->effective_size -= 2 * CACHELINE_BYTES;
2269
2270 ring->last_retired_head = -1;
2271 intel_ring_update_space(ring);
2272
2273 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2274 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002275 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2276 engine->name, ret);
2277 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002278 kfree(ring);
2279 return ERR_PTR(ret);
2280 }
2281
2282 return ring;
2283}
2284
2285void
2286intel_ringbuffer_free(struct intel_ringbuffer *ring)
2287{
2288 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002289 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002290 kfree(ring);
2291}
2292
Ben Widawskyc43b5632012-04-16 14:07:40 -07002293static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002294 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002295{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002296 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002297 int ret;
2298
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002299 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002300
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002301 engine->dev = dev;
2302 INIT_LIST_HEAD(&engine->active_list);
2303 INIT_LIST_HEAD(&engine->request_list);
2304 INIT_LIST_HEAD(&engine->execlist_queue);
2305 INIT_LIST_HEAD(&engine->buffers);
2306 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2307 memset(engine->semaphore.sync_seqno, 0,
2308 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002309
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002310 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002311
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002312 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002313 if (IS_ERR(ringbuf)) {
2314 ret = PTR_ERR(ringbuf);
2315 goto error;
2316 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002317 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002318
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002319 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002320 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002321 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002322 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002323 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002324 WARN_ON(engine->id != RCS);
2325 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002326 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002327 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002328 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002329
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002330 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2331 if (ret) {
2332 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002333 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002334 intel_destroy_ringbuffer_obj(ringbuf);
2335 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002336 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002337
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002338 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002339 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002340 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002341
Oscar Mateo8ee14972014-05-22 14:13:34 +01002342 return 0;
2343
2344error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002345 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002346 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002347}
2348
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002349void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002350{
John Harrison6402c332014-10-31 12:00:26 +00002351 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002352
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002353 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002354 return;
2355
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002356 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002357
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002358 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002359 intel_stop_engine(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002360 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002361
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002362 intel_unpin_ringbuffer_obj(engine->buffer);
2363 intel_ringbuffer_free(engine->buffer);
2364 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002365 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002366
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002367 if (engine->cleanup)
2368 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002369
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002370 if (I915_NEED_GFX_HWS(engine->dev)) {
2371 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002372 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002373 WARN_ON(engine->id != RCS);
2374 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002375 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002376
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002377 i915_cmd_parser_fini_ring(engine);
2378 i915_gem_batch_pool_fini(&engine->batch_pool);
2379 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002380}
2381
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002382int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002383{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002384 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002385
Chris Wilson3e960502012-11-27 16:22:54 +00002386 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002387 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002388 return 0;
2389
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002390 req = list_entry(engine->request_list.prev,
2391 struct drm_i915_gem_request,
2392 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002393
Chris Wilsonb4716182015-04-27 13:41:17 +01002394 /* Make sure we do not trigger any retires */
2395 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002396 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002397 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002398}
2399
John Harrison6689cb22015-03-19 12:30:08 +00002400int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002401{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002402 request->ringbuf = request->engine->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002403 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002404}
2405
John Harrisonccd98fe2015-05-29 17:44:09 +01002406int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2407{
2408 /*
2409 * The first call merely notes the reserve request and is common for
2410 * all back ends. The subsequent localised _begin() call actually
2411 * ensures that the reservation is available. Without the begin, if
2412 * the request creator immediately submitted the request without
2413 * adding any commands to it then there might not actually be
2414 * sufficient room for the submission commands.
2415 */
2416 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2417
2418 return intel_ring_begin(request, 0);
2419}
2420
John Harrison29b1b412015-06-18 13:10:09 +01002421void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2422{
Chris Wilson92dcc672016-04-28 09:56:46 +01002423 GEM_BUG_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002424 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002425}
2426
2427void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2428{
Chris Wilson92dcc672016-04-28 09:56:46 +01002429 GEM_BUG_ON(!ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002430 ringbuf->reserved_size = 0;
John Harrison29b1b412015-06-18 13:10:09 +01002431}
2432
2433void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2434{
Chris Wilson92dcc672016-04-28 09:56:46 +01002435 GEM_BUG_ON(!ringbuf->reserved_size);
2436 ringbuf->reserved_size = 0;
John Harrison29b1b412015-06-18 13:10:09 +01002437}
2438
2439void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2440{
Chris Wilson92dcc672016-04-28 09:56:46 +01002441 GEM_BUG_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002442}
2443
Chris Wilson92dcc672016-04-28 09:56:46 +01002444static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002445{
Chris Wilson92dcc672016-04-28 09:56:46 +01002446 struct intel_ringbuffer *ringbuf = req->ringbuf;
2447 struct intel_engine_cs *engine = req->engine;
2448 struct drm_i915_gem_request *target;
2449
2450 intel_ring_update_space(ringbuf);
2451 if (ringbuf->space >= bytes)
2452 return 0;
2453
2454 /*
2455 * Space is reserved in the ringbuffer for finalising the request,
2456 * as that cannot be allowed to fail. During request finalisation,
2457 * reserved_space is set to 0 to stop the overallocation and the
2458 * assumption is that then we never need to wait (which has the
2459 * risk of failing with EINTR).
2460 *
2461 * See also i915_gem_request_alloc() and i915_add_request().
2462 */
2463 GEM_BUG_ON(!ringbuf->reserved_size);
2464
2465 list_for_each_entry(target, &engine->request_list, list) {
2466 unsigned space;
2467
2468 /*
2469 * The request queue is per-engine, so can contain requests
2470 * from multiple ringbuffers. Here, we must ignore any that
2471 * aren't from the ringbuffer we're considering.
2472 */
2473 if (target->ringbuf != ringbuf)
2474 continue;
2475
2476 /* Would completion of this request free enough space? */
2477 space = __intel_ring_space(target->postfix, ringbuf->tail,
2478 ringbuf->size);
2479 if (space >= bytes)
2480 break;
2481 }
2482
2483 if (WARN_ON(&target->list == &engine->request_list))
2484 return -ENOSPC;
2485
2486 return i915_wait_request(target);
2487}
2488
2489int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
2490{
2491 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +01002492 int remain_actual = ringbuf->size - ringbuf->tail;
Chris Wilson92dcc672016-04-28 09:56:46 +01002493 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2494 int bytes = num_dwords * sizeof(u32);
2495 int total_bytes, wait_bytes;
John Harrison79bbcc22015-06-30 12:40:55 +01002496 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002497
Chris Wilson92dcc672016-04-28 09:56:46 +01002498 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002499
John Harrison79bbcc22015-06-30 12:40:55 +01002500 if (unlikely(bytes > remain_usable)) {
2501 /*
2502 * Not enough space for the basic request. So need to flush
2503 * out the remainder and then wait for base + reserved.
2504 */
2505 wait_bytes = remain_actual + total_bytes;
2506 need_wrap = true;
Chris Wilson92dcc672016-04-28 09:56:46 +01002507 } else if (unlikely(total_bytes > remain_usable)) {
2508 /*
2509 * The base request will fit but the reserved space
2510 * falls off the end. So we don't need an immediate wrap
2511 * and only need to effectively wait for the reserved
2512 * size space from the start of ringbuffer.
2513 */
2514 wait_bytes = remain_actual + ringbuf->reserved_size;
John Harrison79bbcc22015-06-30 12:40:55 +01002515 } else {
Chris Wilson92dcc672016-04-28 09:56:46 +01002516 /* No wrapping required, just waiting. */
2517 wait_bytes = total_bytes;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002518 }
2519
Chris Wilson92dcc672016-04-28 09:56:46 +01002520 if (wait_bytes > ringbuf->space) {
2521 int ret = wait_for_space(req, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002522 if (unlikely(ret))
2523 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002524
Chris Wilson92dcc672016-04-28 09:56:46 +01002525 intel_ring_update_space(ringbuf);
Chris Wilson157d2c72016-05-13 11:57:22 +01002526 if (unlikely(ringbuf->space < wait_bytes))
2527 return -EAGAIN;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002528 }
2529
Chris Wilson92dcc672016-04-28 09:56:46 +01002530 if (unlikely(need_wrap)) {
2531 GEM_BUG_ON(remain_actual > ringbuf->space);
2532 GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002533
Chris Wilson92dcc672016-04-28 09:56:46 +01002534 /* Fill the tail with MI_NOOP */
2535 memset(ringbuf->virtual_start + ringbuf->tail,
2536 0, remain_actual);
2537 ringbuf->tail = 0;
2538 ringbuf->space -= remain_actual;
2539 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002540
Chris Wilson92dcc672016-04-28 09:56:46 +01002541 ringbuf->space -= bytes;
2542 GEM_BUG_ON(ringbuf->space < 0);
Chris Wilson304d6952014-01-02 14:32:35 +00002543 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002544}
2545
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002546/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002547int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002548{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002549 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002550 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002551 int ret;
2552
2553 if (num_dwords == 0)
2554 return 0;
2555
Chris Wilson18393f62014-04-09 09:19:40 +01002556 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002557 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002558 if (ret)
2559 return ret;
2560
2561 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002562 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002563
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002564 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002565
2566 return 0;
2567}
2568
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002569void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002570{
Chris Wilsond04bce42016-04-07 07:29:12 +01002571 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002572
Chris Wilson29dcb572016-04-07 07:29:13 +01002573 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2574 * so long as the semaphore value in the register/page is greater
2575 * than the sync value), so whenever we reset the seqno,
2576 * so long as we reset the tracking semaphore value to 0, it will
2577 * always be before the next request's seqno. If we don't reset
2578 * the semaphore value, then when the seqno moves backwards all
2579 * future waits will complete instantly (causing rendering corruption).
2580 */
Chris Wilsond04bce42016-04-07 07:29:12 +01002581 if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002582 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2583 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002584 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002585 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002586 }
Chris Wilsona058d932016-04-07 07:29:15 +01002587 if (dev_priv->semaphore_obj) {
2588 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2589 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2590 void *semaphores = kmap(page);
2591 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2592 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2593 kunmap(page);
2594 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002595 memset(engine->semaphore.sync_seqno, 0,
2596 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002597
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002598 engine->set_seqno(engine, seqno);
Chris Wilson01347122016-04-07 07:29:16 +01002599 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002600
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002601 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002602}
2603
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002604static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002605 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002606{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002607 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002608
2609 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002610
Chris Wilson12f55812012-07-05 17:14:01 +01002611 /* Disable notification that the ring is IDLE. The GT
2612 * will then assume that it is busy and bring it out of rc6.
2613 */
2614 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2615 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2616
2617 /* Clear the context id. Here be magic! */
2618 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2619
2620 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002621 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002622 GEN6_BSD_SLEEP_INDICATOR) == 0,
2623 50))
2624 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002625
Chris Wilson12f55812012-07-05 17:14:01 +01002626 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002627 I915_WRITE_TAIL(engine, value);
2628 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002629
2630 /* Let the ring send IDLE messages to the GT again,
2631 * and so let it sleep to conserve power when idle.
2632 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002633 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002634 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002635}
2636
John Harrisona84c3ae2015-05-29 17:43:57 +01002637static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002638 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002639{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002640 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002641 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002642 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002643
John Harrison5fb9de12015-05-29 17:44:07 +01002644 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002645 if (ret)
2646 return ret;
2647
Chris Wilson71a77e02011-02-02 12:13:49 +00002648 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002649 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002650 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002651
2652 /* We always require a command barrier so that subsequent
2653 * commands, such as breadcrumb interrupts, are strictly ordered
2654 * wrt the contents of the write cache being flushed to memory
2655 * (and thus being coherent from the CPU).
2656 */
2657 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2658
Jesse Barnes9a289772012-10-26 09:42:42 -07002659 /*
2660 * Bspec vol 1c.5 - video engine command streamer:
2661 * "If ENABLED, all TLBs will be invalidated once the flush
2662 * operation is complete. This bit is only valid when the
2663 * Post-Sync Operation field is a value of 1h or 3h."
2664 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002665 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002666 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2667
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002668 intel_ring_emit(engine, cmd);
2669 intel_ring_emit(engine,
2670 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2671 if (INTEL_INFO(engine->dev)->gen >= 8) {
2672 intel_ring_emit(engine, 0); /* upper addr */
2673 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002674 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002675 intel_ring_emit(engine, 0);
2676 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002677 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002678 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002679 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002680}
2681
2682static int
John Harrison53fddaf2015-05-29 17:44:02 +01002683gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002684 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002685 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002686{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002687 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002688 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002689 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002690 int ret;
2691
John Harrison5fb9de12015-05-29 17:44:07 +01002692 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002693 if (ret)
2694 return ret;
2695
2696 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002697 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002698 (dispatch_flags & I915_DISPATCH_RS ?
2699 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002700 intel_ring_emit(engine, lower_32_bits(offset));
2701 intel_ring_emit(engine, upper_32_bits(offset));
2702 intel_ring_emit(engine, MI_NOOP);
2703 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002704
2705 return 0;
2706}
2707
2708static int
John Harrison53fddaf2015-05-29 17:44:02 +01002709hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002710 u64 offset, u32 len,
2711 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002712{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002713 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002714 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002715
John Harrison5fb9de12015-05-29 17:44:07 +01002716 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002717 if (ret)
2718 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002719
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002720 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002721 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002722 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002723 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2724 (dispatch_flags & I915_DISPATCH_RS ?
2725 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002726 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002727 intel_ring_emit(engine, offset);
2728 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002729
2730 return 0;
2731}
2732
2733static int
John Harrison53fddaf2015-05-29 17:44:02 +01002734gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002735 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002736 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002737{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002738 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002739 int ret;
2740
John Harrison5fb9de12015-05-29 17:44:07 +01002741 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002742 if (ret)
2743 return ret;
2744
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002745 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002746 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002747 (dispatch_flags & I915_DISPATCH_SECURE ?
2748 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002749 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002750 intel_ring_emit(engine, offset);
2751 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002752
Akshay Joshi0206e352011-08-16 15:34:10 -04002753 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002754}
2755
Chris Wilson549f7362010-10-19 11:19:32 +01002756/* Blitter support (SandyBridge+) */
2757
John Harrisona84c3ae2015-05-29 17:43:57 +01002758static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002759 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002760{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002761 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002762 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002763 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002764 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002765
John Harrison5fb9de12015-05-29 17:44:07 +01002766 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002767 if (ret)
2768 return ret;
2769
Chris Wilson71a77e02011-02-02 12:13:49 +00002770 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002771 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002772 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002773
2774 /* We always require a command barrier so that subsequent
2775 * commands, such as breadcrumb interrupts, are strictly ordered
2776 * wrt the contents of the write cache being flushed to memory
2777 * (and thus being coherent from the CPU).
2778 */
2779 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2780
Jesse Barnes9a289772012-10-26 09:42:42 -07002781 /*
2782 * Bspec vol 1c.3 - blitter engine command streamer:
2783 * "If ENABLED, all TLBs will be invalidated once the flush
2784 * operation is complete. This bit is only valid when the
2785 * Post-Sync Operation field is a value of 1h or 3h."
2786 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002787 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002788 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002789 intel_ring_emit(engine, cmd);
2790 intel_ring_emit(engine,
2791 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002792 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002793 intel_ring_emit(engine, 0); /* upper addr */
2794 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002795 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002796 intel_ring_emit(engine, 0);
2797 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002798 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002799 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002800
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002801 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002802}
2803
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002804int intel_init_render_ring_buffer(struct drm_device *dev)
2805{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002806 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002807 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002808 struct drm_i915_gem_object *obj;
2809 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002810
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002811 engine->name = "render ring";
2812 engine->id = RCS;
2813 engine->exec_id = I915_EXEC_RENDER;
Chris Wilson83e53802016-04-29 13:18:23 +01002814 engine->hw_id = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002815 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002816
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002817 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002818 if (i915_semaphore_is_enabled(dev)) {
2819 obj = i915_gem_alloc_object(dev, 4096);
2820 if (obj == NULL) {
2821 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2822 i915.semaphores = 0;
2823 } else {
2824 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2825 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2826 if (ret != 0) {
2827 drm_gem_object_unreference(&obj->base);
2828 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2829 i915.semaphores = 0;
2830 } else
2831 dev_priv->semaphore_obj = obj;
2832 }
2833 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002834
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002835 engine->init_context = intel_rcs_ctx_init;
2836 engine->add_request = gen6_add_request;
2837 engine->flush = gen8_render_ring_flush;
2838 engine->irq_get = gen8_ring_get_irq;
2839 engine->irq_put = gen8_ring_put_irq;
2840 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002841 engine->irq_seqno_barrier = gen6_seqno_barrier;
2842 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002843 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002844 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002845 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002846 engine->semaphore.sync_to = gen8_ring_sync;
2847 engine->semaphore.signal = gen8_rcs_signal;
2848 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002849 }
2850 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002851 engine->init_context = intel_rcs_ctx_init;
2852 engine->add_request = gen6_add_request;
2853 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002854 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002855 engine->flush = gen6_render_ring_flush;
2856 engine->irq_get = gen6_ring_get_irq;
2857 engine->irq_put = gen6_ring_put_irq;
2858 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002859 engine->irq_seqno_barrier = gen6_seqno_barrier;
2860 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002861 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002862 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002863 engine->semaphore.sync_to = gen6_ring_sync;
2864 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002865 /*
2866 * The current semaphore is only applied on pre-gen8
2867 * platform. And there is no VCS2 ring on the pre-gen8
2868 * platform. So the semaphore between RCS and VCS2 is
2869 * initialized as INVALID. Gen8 will initialize the
2870 * sema between VCS2 and RCS later.
2871 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002872 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2873 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2874 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2875 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2876 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2877 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2878 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2879 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2880 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2881 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002882 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002883 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002884 engine->add_request = pc_render_add_request;
2885 engine->flush = gen4_render_ring_flush;
2886 engine->get_seqno = pc_render_get_seqno;
2887 engine->set_seqno = pc_render_set_seqno;
2888 engine->irq_get = gen5_ring_get_irq;
2889 engine->irq_put = gen5_ring_put_irq;
2890 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002891 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002892 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002893 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002894 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002895 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002896 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002897 engine->flush = gen4_render_ring_flush;
2898 engine->get_seqno = ring_get_seqno;
2899 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002900 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002901 engine->irq_get = i8xx_ring_get_irq;
2902 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002903 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002904 engine->irq_get = i9xx_ring_get_irq;
2905 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002906 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002907 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002908 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002909 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002910
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002911 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002912 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002913 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002914 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002915 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002916 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002917 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002918 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002919 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002920 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002921 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002922 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2923 engine->init_hw = init_render_ring;
2924 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002925
Daniel Vetterb45305f2012-12-17 16:21:27 +01002926 /* Workaround batchbuffer to combat CS tlb bug. */
2927 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002928 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002929 if (obj == NULL) {
2930 DRM_ERROR("Failed to allocate batch bo\n");
2931 return -ENOMEM;
2932 }
2933
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002934 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002935 if (ret != 0) {
2936 drm_gem_object_unreference(&obj->base);
2937 DRM_ERROR("Failed to ping batch bo\n");
2938 return ret;
2939 }
2940
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002941 engine->scratch.obj = obj;
2942 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002943 }
2944
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002945 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002946 if (ret)
2947 return ret;
2948
2949 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002950 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002951 if (ret)
2952 return ret;
2953 }
2954
2955 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002956}
2957
2958int intel_init_bsd_ring_buffer(struct drm_device *dev)
2959{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002960 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002961 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002962
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002963 engine->name = "bsd ring";
2964 engine->id = VCS;
2965 engine->exec_id = I915_EXEC_BSD;
Chris Wilson83e53802016-04-29 13:18:23 +01002966 engine->hw_id = 1;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002967
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002968 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002969 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002970 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002971 /* gen6 bsd needs a special wa for tail updates */
2972 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002973 engine->write_tail = gen6_bsd_ring_write_tail;
2974 engine->flush = gen6_bsd_ring_flush;
2975 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002976 engine->irq_seqno_barrier = gen6_seqno_barrier;
2977 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002978 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002979 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002980 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002981 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002982 engine->irq_get = gen8_ring_get_irq;
2983 engine->irq_put = gen8_ring_put_irq;
2984 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002985 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002986 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002987 engine->semaphore.sync_to = gen8_ring_sync;
2988 engine->semaphore.signal = gen8_xcs_signal;
2989 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002990 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002991 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002992 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2993 engine->irq_get = gen6_ring_get_irq;
2994 engine->irq_put = gen6_ring_put_irq;
2995 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002996 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002997 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002998 engine->semaphore.sync_to = gen6_ring_sync;
2999 engine->semaphore.signal = gen6_signal;
3000 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
3001 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
3002 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
3003 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
3004 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3005 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
3006 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
3007 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
3008 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
3009 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003010 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003011 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02003012 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003013 engine->mmio_base = BSD_RING_BASE;
3014 engine->flush = bsd_ring_flush;
3015 engine->add_request = i9xx_add_request;
3016 engine->get_seqno = ring_get_seqno;
3017 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02003018 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003019 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
3020 engine->irq_get = gen5_ring_get_irq;
3021 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02003022 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003023 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
3024 engine->irq_get = i9xx_ring_get_irq;
3025 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02003026 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003027 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02003028 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003029 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02003030
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003031 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003032}
Chris Wilson549f7362010-10-19 11:19:32 +01003033
Zhao Yakui845f74a2014-04-17 10:37:37 +08003034/**
Damien Lespiau62659922015-01-29 14:13:40 +00003035 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08003036 */
3037int intel_init_bsd2_ring_buffer(struct drm_device *dev)
3038{
3039 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003040 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08003041
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003042 engine->name = "bsd2 ring";
3043 engine->id = VCS2;
3044 engine->exec_id = I915_EXEC_BSD;
Chris Wilson83e53802016-04-29 13:18:23 +01003045 engine->hw_id = 4;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003046
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003047 engine->write_tail = ring_write_tail;
3048 engine->mmio_base = GEN8_BSD2_RING_BASE;
3049 engine->flush = gen6_bsd_ring_flush;
3050 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003051 engine->irq_seqno_barrier = gen6_seqno_barrier;
3052 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003053 engine->set_seqno = ring_set_seqno;
3054 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003055 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003056 engine->irq_get = gen8_ring_get_irq;
3057 engine->irq_put = gen8_ring_put_irq;
3058 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003059 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07003060 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003061 engine->semaphore.sync_to = gen8_ring_sync;
3062 engine->semaphore.signal = gen8_xcs_signal;
3063 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003064 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003065 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003066
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003067 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003068}
3069
Chris Wilson549f7362010-10-19 11:19:32 +01003070int intel_init_blt_ring_buffer(struct drm_device *dev)
3071{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003072 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003073 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003074
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003075 engine->name = "blitter ring";
3076 engine->id = BCS;
3077 engine->exec_id = I915_EXEC_BLT;
Chris Wilson83e53802016-04-29 13:18:23 +01003078 engine->hw_id = 2;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003079
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003080 engine->mmio_base = BLT_RING_BASE;
3081 engine->write_tail = ring_write_tail;
3082 engine->flush = gen6_ring_flush;
3083 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003084 engine->irq_seqno_barrier = gen6_seqno_barrier;
3085 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003086 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003087 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003088 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003089 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003090 engine->irq_get = gen8_ring_get_irq;
3091 engine->irq_put = gen8_ring_put_irq;
3092 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003093 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003094 engine->semaphore.sync_to = gen8_ring_sync;
3095 engine->semaphore.signal = gen8_xcs_signal;
3096 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003097 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003098 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003099 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3100 engine->irq_get = gen6_ring_get_irq;
3101 engine->irq_put = gen6_ring_put_irq;
3102 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003103 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003104 engine->semaphore.signal = gen6_signal;
3105 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003106 /*
3107 * The current semaphore is only applied on pre-gen8
3108 * platform. And there is no VCS2 ring on the pre-gen8
3109 * platform. So the semaphore between BCS and VCS2 is
3110 * initialized as INVALID. Gen8 will initialize the
3111 * sema between BCS and VCS2 later.
3112 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003113 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3114 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3115 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3116 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3117 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3118 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3119 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3120 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3121 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3122 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003123 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003124 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003125 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003126
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003127 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003128}
Chris Wilsona7b97612012-07-20 12:41:08 +01003129
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003130int intel_init_vebox_ring_buffer(struct drm_device *dev)
3131{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003132 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003133 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003134
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003135 engine->name = "video enhancement ring";
3136 engine->id = VECS;
3137 engine->exec_id = I915_EXEC_VEBOX;
Chris Wilson83e53802016-04-29 13:18:23 +01003138 engine->hw_id = 3;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003139
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003140 engine->mmio_base = VEBOX_RING_BASE;
3141 engine->write_tail = ring_write_tail;
3142 engine->flush = gen6_ring_flush;
3143 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003144 engine->irq_seqno_barrier = gen6_seqno_barrier;
3145 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003146 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003147
3148 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003149 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003150 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003151 engine->irq_get = gen8_ring_get_irq;
3152 engine->irq_put = gen8_ring_put_irq;
3153 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003154 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003155 engine->semaphore.sync_to = gen8_ring_sync;
3156 engine->semaphore.signal = gen8_xcs_signal;
3157 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003158 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003159 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003160 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3161 engine->irq_get = hsw_vebox_get_irq;
3162 engine->irq_put = hsw_vebox_put_irq;
3163 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003164 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003165 engine->semaphore.sync_to = gen6_ring_sync;
3166 engine->semaphore.signal = gen6_signal;
3167 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3168 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3169 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3170 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3171 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3172 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3173 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3174 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3175 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3176 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003177 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003178 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003179 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003180
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003181 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003182}
3183
Chris Wilsona7b97612012-07-20 12:41:08 +01003184int
John Harrison4866d722015-05-29 17:43:55 +01003185intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003186{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003187 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003188 int ret;
3189
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003190 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003191 return 0;
3192
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003193 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003194 if (ret)
3195 return ret;
3196
John Harrisona84c3ae2015-05-29 17:43:57 +01003197 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003198
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003199 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003200 return 0;
3201}
3202
3203int
John Harrison2f200552015-05-29 17:43:53 +01003204intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003205{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003206 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003207 uint32_t flush_domains;
3208 int ret;
3209
3210 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003211 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003212 flush_domains = I915_GEM_GPU_DOMAINS;
3213
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003214 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003215 if (ret)
3216 return ret;
3217
John Harrisona84c3ae2015-05-29 17:43:57 +01003218 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003219
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003220 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003221 return 0;
3222}
Chris Wilsone3efda42014-04-09 09:19:41 +01003223
3224void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003225intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003226{
3227 int ret;
3228
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003229 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003230 return;
3231
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003232 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003233 if (ret)
Chris Wilsone3efda42014-04-09 09:19:41 +01003234 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003235 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003236
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003237 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003238}