blob: da091de4e69d81eda73de4e3ce758830aaa1413c [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Maor Gottliebfe248c32017-05-30 10:29:14 +030033#include <linux/debugfs.h>
Christoph Hellwigadec6402015-08-28 09:27:19 +020034#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030035#include <linux/module.h>
36#include <linux/init.h>
37#include <linux/errno.h>
38#include <linux/pci.h>
39#include <linux/dma-mapping.h>
40#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030041#if defined(CONFIG_X86)
42#include <asm/pat.h>
43#endif
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/sched.h>
Ingo Molnar6e84f312017-02-08 18:51:29 +010045#include <linux/sched/mm.h>
Ingo Molnar0881e7b2017-02-05 15:30:50 +010046#include <linux/sched/task.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030047#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020049#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020050#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020051#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030052#include <linux/mlx5/vport.h>
Pravin Shedge72c7fe92017-12-06 22:19:39 +053053#include <linux/mlx5/fs.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030054#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030055#include <rdma/ib_smi.h>
56#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020057#include <linux/in.h>
58#include <linux/etherdevice.h>
Eli Cohene126ba92013-07-07 17:25:49 +030059#include "mlx5_ib.h"
Parav Pandite1f24a72017-04-16 07:29:29 +030060#include "cmd.h"
Eli Cohene126ba92013-07-07 17:25:49 +030061
62#define DRIVER_NAME "mlx5_ib"
Tariq Toukanb3599112017-02-22 17:45:46 +020063#define DRIVER_VERSION "5.0-0"
Eli Cohene126ba92013-07-07 17:25:49 +030064
65MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
66MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
67MODULE_LICENSE("Dual BSD/GPL");
Eli Cohene126ba92013-07-07 17:25:49 +030068
Eli Cohene126ba92013-07-07 17:25:49 +030069static char mlx5_version[] =
70 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
Tariq Toukanb3599112017-02-22 17:45:46 +020071 DRIVER_VERSION "\n";
Eli Cohene126ba92013-07-07 17:25:49 +030072
Daniel Jurgensd69a24e2018-01-04 17:25:37 +020073struct mlx5_ib_event_work {
74 struct work_struct work;
75 struct mlx5_core_dev *dev;
76 void *context;
77 enum mlx5_dev_event event;
78 unsigned long param;
79};
80
Eran Ben Elishada7525d2015-12-14 16:34:10 +020081enum {
82 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
83};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030084
Daniel Jurgensd69a24e2018-01-04 17:25:37 +020085static struct workqueue_struct *mlx5_ib_event_wq;
Daniel Jurgens32f69e42018-01-04 17:25:36 +020086static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
87static LIST_HEAD(mlx5_ib_dev_list);
88/*
89 * This mutex should be held when accessing either of the above lists
90 */
91static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
92
93struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
94{
95 struct mlx5_ib_dev *dev;
96
97 mutex_lock(&mlx5_ib_multiport_mutex);
98 dev = mpi->ibdev;
99 mutex_unlock(&mlx5_ib_multiport_mutex);
100 return dev;
101}
102
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300103static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +0200104mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300105{
Achiad Shochatebd61f62015-12-23 18:47:16 +0200106 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300107 case MLX5_CAP_PORT_TYPE_IB:
108 return IB_LINK_LAYER_INFINIBAND;
109 case MLX5_CAP_PORT_TYPE_ETH:
110 return IB_LINK_LAYER_ETHERNET;
111 default:
112 return IB_LINK_LAYER_UNSPECIFIED;
113 }
114}
115
Achiad Shochatebd61f62015-12-23 18:47:16 +0200116static enum rdma_link_layer
117mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
118{
119 struct mlx5_ib_dev *dev = to_mdev(device);
120 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
121
122 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
123}
124
Moni Shouafd65f1b2017-05-30 09:56:05 +0300125static int get_port_state(struct ib_device *ibdev,
126 u8 port_num,
127 enum ib_port_state *state)
128{
129 struct ib_port_attr attr;
130 int ret;
131
132 memset(&attr, 0, sizeof(attr));
133 ret = mlx5_ib_query_port(ibdev, port_num, &attr);
134 if (!ret)
135 *state = attr.state;
136 return ret;
137}
138
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200139static int mlx5_netdev_event(struct notifier_block *this,
140 unsigned long event, void *ptr)
141{
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200142 struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200143 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200144 u8 port_num = roce->native_port_num;
145 struct mlx5_core_dev *mdev;
146 struct mlx5_ib_dev *ibdev;
147
148 ibdev = roce->dev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200149 mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
150 if (!mdev)
151 return NOTIFY_DONE;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200152
Aviv Heller5ec8c832016-09-18 20:48:00 +0300153 switch (event) {
154 case NETDEV_REGISTER:
155 case NETDEV_UNREGISTER:
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200156 write_lock(&roce->netdev_lock);
157
158 if (ndev->dev.parent == &mdev->pdev->dev)
159 roce->netdev = (event == NETDEV_UNREGISTER) ?
160 NULL : ndev;
161 write_unlock(&roce->netdev_lock);
Aviv Heller5ec8c832016-09-18 20:48:00 +0300162 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200163
Moni Shouafd65f1b2017-05-30 09:56:05 +0300164 case NETDEV_CHANGE:
Aviv Heller5ec8c832016-09-18 20:48:00 +0300165 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300166 case NETDEV_DOWN: {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200167 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
Aviv Heller88621df2016-09-18 20:48:02 +0300168 struct net_device *upper = NULL;
169
170 if (lag_ndev) {
171 upper = netdev_master_upper_dev_get(lag_ndev);
172 dev_put(lag_ndev);
173 }
174
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200175 if ((upper == ndev || (!upper && ndev == roce->netdev))
Aviv Heller88621df2016-09-18 20:48:02 +0300176 && ibdev->ib_active) {
Bart Van Assche626bc022016-12-05 17:18:08 -0800177 struct ib_event ibev = { };
Moni Shouafd65f1b2017-05-30 09:56:05 +0300178 enum ib_port_state port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300179
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200180 if (get_port_state(&ibdev->ib_dev, port_num,
181 &port_state))
182 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300183
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200184 if (roce->last_port_state == port_state)
185 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300186
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200187 roce->last_port_state = port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300188 ibev.device = &ibdev->ib_dev;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300189 if (port_state == IB_PORT_DOWN)
190 ibev.event = IB_EVENT_PORT_ERR;
191 else if (port_state == IB_PORT_ACTIVE)
192 ibev.event = IB_EVENT_PORT_ACTIVE;
193 else
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200194 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300195
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200196 ibev.element.port_num = port_num;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300197 ib_dispatch_event(&ibev);
198 }
199 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300200 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300201
202 default:
203 break;
204 }
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200205done:
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200206 mlx5_ib_put_native_port_mdev(ibdev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200207 return NOTIFY_DONE;
208}
209
210static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
211 u8 port_num)
212{
213 struct mlx5_ib_dev *ibdev = to_mdev(device);
214 struct net_device *ndev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200215 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200216
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200217 mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
218 if (!mdev)
219 return NULL;
220
221 ndev = mlx5_lag_get_roce_netdev(mdev);
Aviv Heller88621df2016-09-18 20:48:02 +0300222 if (ndev)
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200223 goto out;
Aviv Heller88621df2016-09-18 20:48:02 +0300224
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200225 /* Ensure ndev does not disappear before we invoke dev_hold()
226 */
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200227 read_lock(&ibdev->roce[port_num - 1].netdev_lock);
228 ndev = ibdev->roce[port_num - 1].netdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200229 if (ndev)
230 dev_hold(ndev);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200231 read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200232
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200233out:
234 mlx5_ib_put_native_port_mdev(ibdev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200235 return ndev;
236}
237
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200238struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
239 u8 ib_port_num,
240 u8 *native_port_num)
241{
242 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
243 ib_port_num);
244 struct mlx5_core_dev *mdev = NULL;
245 struct mlx5_ib_multiport_info *mpi;
246 struct mlx5_ib_port *port;
247
Mark Bloch210b1f72018-03-05 20:09:47 +0200248 if (!mlx5_core_mp_enabled(ibdev->mdev) ||
249 ll != IB_LINK_LAYER_ETHERNET) {
250 if (native_port_num)
251 *native_port_num = ib_port_num;
252 return ibdev->mdev;
253 }
254
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200255 if (native_port_num)
256 *native_port_num = 1;
257
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200258 port = &ibdev->port[ib_port_num - 1];
259 if (!port)
260 return NULL;
261
262 spin_lock(&port->mp.mpi_lock);
263 mpi = ibdev->port[ib_port_num - 1].mp.mpi;
264 if (mpi && !mpi->unaffiliate) {
265 mdev = mpi->mdev;
266 /* If it's the master no need to refcount, it'll exist
267 * as long as the ib_dev exists.
268 */
269 if (!mpi->is_master)
270 mpi->mdev_refcnt++;
271 }
272 spin_unlock(&port->mp.mpi_lock);
273
274 return mdev;
275}
276
277void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
278{
279 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
280 port_num);
281 struct mlx5_ib_multiport_info *mpi;
282 struct mlx5_ib_port *port;
283
284 if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
285 return;
286
287 port = &ibdev->port[port_num - 1];
288
289 spin_lock(&port->mp.mpi_lock);
290 mpi = ibdev->port[port_num - 1].mp.mpi;
291 if (mpi->is_master)
292 goto out;
293
294 mpi->mdev_refcnt--;
295 if (mpi->unaffiliate)
296 complete(&mpi->unref_comp);
297out:
298 spin_unlock(&port->mp.mpi_lock);
299}
300
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300301static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
302 u8 *active_width)
303{
304 switch (eth_proto_oper) {
305 case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
306 case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
307 case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
308 case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
309 *active_width = IB_WIDTH_1X;
310 *active_speed = IB_SPEED_SDR;
311 break;
312 case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
313 case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
314 case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
315 case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
316 case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
317 case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
318 case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
319 *active_width = IB_WIDTH_1X;
320 *active_speed = IB_SPEED_QDR;
321 break;
322 case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
323 case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
324 case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
325 *active_width = IB_WIDTH_1X;
326 *active_speed = IB_SPEED_EDR;
327 break;
328 case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
329 case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
330 case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
331 case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
332 *active_width = IB_WIDTH_4X;
333 *active_speed = IB_SPEED_QDR;
334 break;
335 case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
336 case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
337 case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
338 *active_width = IB_WIDTH_1X;
339 *active_speed = IB_SPEED_HDR;
340 break;
341 case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
342 *active_width = IB_WIDTH_4X;
343 *active_speed = IB_SPEED_FDR;
344 break;
345 case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
346 case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
347 case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
348 case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
349 *active_width = IB_WIDTH_4X;
350 *active_speed = IB_SPEED_EDR;
351 break;
352 default:
353 return -EINVAL;
354 }
355
356 return 0;
357}
358
Ilan Tayari095b0922017-05-14 16:04:30 +0300359static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
360 struct ib_port_attr *props)
Achiad Shochat3f89a642015-12-23 18:47:21 +0200361{
362 struct mlx5_ib_dev *dev = to_mdev(device);
Colin Ian Kingda005f92018-01-09 15:55:43 +0000363 struct mlx5_core_dev *mdev;
Aviv Heller88621df2016-09-18 20:48:02 +0300364 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200365 enum ib_mtu ndev_ib_mtu;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200366 bool put_mdev = true;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200367 u16 qkey_viol_cntr;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300368 u32 eth_prot_oper;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200369 u8 mdev_port_num;
Ilan Tayari095b0922017-05-14 16:04:30 +0300370 int err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200371
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200372 mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
373 if (!mdev) {
374 /* This means the port isn't affiliated yet. Get the
375 * info for the master port instead.
376 */
377 put_mdev = false;
378 mdev = dev->mdev;
379 mdev_port_num = 1;
380 port_num = 1;
381 }
382
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300383 /* Possible bad flows are checked before filling out props so in case
384 * of an error it will still be zeroed out.
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300385 */
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200386 err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
387 mdev_port_num);
Ilan Tayari095b0922017-05-14 16:04:30 +0300388 if (err)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200389 goto out;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300390
391 translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
392 &props->active_width);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200393
394 props->port_cap_flags |= IB_PORT_CM_SUP;
395 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
396
397 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
398 roce_address_table_size);
399 props->max_mtu = IB_MTU_4096;
400 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
401 props->pkey_tbl_len = 1;
402 props->state = IB_PORT_DOWN;
403 props->phys_state = 3;
404
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200405 mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200406 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200407
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200408 /* If this is a stub query for an unaffiliated port stop here */
409 if (!put_mdev)
410 goto out;
411
Achiad Shochat3f89a642015-12-23 18:47:21 +0200412 ndev = mlx5_ib_get_netdev(device, port_num);
413 if (!ndev)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200414 goto out;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200415
Aviv Heller88621df2016-09-18 20:48:02 +0300416 if (mlx5_lag_is_active(dev->mdev)) {
417 rcu_read_lock();
418 upper = netdev_master_upper_dev_get_rcu(ndev);
419 if (upper) {
420 dev_put(ndev);
421 ndev = upper;
422 dev_hold(ndev);
423 }
424 rcu_read_unlock();
425 }
426
Achiad Shochat3f89a642015-12-23 18:47:21 +0200427 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
428 props->state = IB_PORT_ACTIVE;
429 props->phys_state = 5;
430 }
431
432 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
433
434 dev_put(ndev);
435
436 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200437out:
438 if (put_mdev)
439 mlx5_ib_put_native_port_mdev(dev, port_num);
440 return err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200441}
442
Ilan Tayari095b0922017-05-14 16:04:30 +0300443static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
444 unsigned int index, const union ib_gid *gid,
445 const struct ib_gid_attr *attr)
Achiad Shochat3cca2602015-12-23 18:47:23 +0200446{
Ilan Tayari095b0922017-05-14 16:04:30 +0300447 enum ib_gid_type gid_type = IB_GID_TYPE_IB;
448 u8 roce_version = 0;
449 u8 roce_l3_type = 0;
450 bool vlan = false;
451 u8 mac[ETH_ALEN];
452 u16 vlan_id = 0;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200453
Ilan Tayari095b0922017-05-14 16:04:30 +0300454 if (gid) {
455 gid_type = attr->gid_type;
456 ether_addr_copy(mac, attr->ndev->dev_addr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200457
Ilan Tayari095b0922017-05-14 16:04:30 +0300458 if (is_vlan_dev(attr->ndev)) {
459 vlan = true;
460 vlan_id = vlan_dev_vlan_id(attr->ndev);
461 }
Achiad Shochat3cca2602015-12-23 18:47:23 +0200462 }
463
Ilan Tayari095b0922017-05-14 16:04:30 +0300464 switch (gid_type) {
Achiad Shochat3cca2602015-12-23 18:47:23 +0200465 case IB_GID_TYPE_IB:
Ilan Tayari095b0922017-05-14 16:04:30 +0300466 roce_version = MLX5_ROCE_VERSION_1;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200467 break;
468 case IB_GID_TYPE_ROCE_UDP_ENCAP:
Ilan Tayari095b0922017-05-14 16:04:30 +0300469 roce_version = MLX5_ROCE_VERSION_2;
470 if (ipv6_addr_v4mapped((void *)gid))
471 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
472 else
473 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200474 break;
475
476 default:
Ilan Tayari095b0922017-05-14 16:04:30 +0300477 mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200478 }
479
Ilan Tayari095b0922017-05-14 16:04:30 +0300480 return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
481 roce_l3_type, gid->raw, mac, vlan,
Daniel Jurgenscfe4e372018-01-04 17:25:41 +0200482 vlan_id, port_num);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200483}
484
485static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
486 unsigned int index, const union ib_gid *gid,
487 const struct ib_gid_attr *attr,
488 __always_unused void **context)
489{
Ilan Tayari095b0922017-05-14 16:04:30 +0300490 return set_roce_addr(to_mdev(device), port_num, index, gid, attr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200491}
492
493static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
494 unsigned int index, __always_unused void **context)
495{
Ilan Tayari095b0922017-05-14 16:04:30 +0300496 return set_roce_addr(to_mdev(device), port_num, index, NULL, NULL);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200497}
498
Achiad Shochat2811ba52015-12-23 18:47:24 +0200499__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
500 int index)
501{
502 struct ib_gid_attr attr;
503 union ib_gid gid;
504
505 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
506 return 0;
507
508 if (!attr.ndev)
509 return 0;
510
511 dev_put(attr.ndev);
512
513 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
514 return 0;
515
516 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
517}
518
Majd Dibbinyed884512017-01-18 14:10:35 +0200519int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
520 int index, enum ib_gid_type *gid_type)
521{
522 struct ib_gid_attr attr;
523 union ib_gid gid;
524 int ret;
525
526 ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
527 if (ret)
528 return ret;
529
530 if (!attr.ndev)
531 return -ENODEV;
532
533 dev_put(attr.ndev);
534
535 *gid_type = attr.gid_type;
536
537 return 0;
538}
539
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300540static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
541{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300542 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
543 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
544 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300545}
546
547enum {
548 MLX5_VPORT_ACCESS_METHOD_MAD,
549 MLX5_VPORT_ACCESS_METHOD_HCA,
550 MLX5_VPORT_ACCESS_METHOD_NIC,
551};
552
553static int mlx5_get_vport_access_method(struct ib_device *ibdev)
554{
555 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
556 return MLX5_VPORT_ACCESS_METHOD_MAD;
557
Achiad Shochatebd61f62015-12-23 18:47:16 +0200558 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300559 IB_LINK_LAYER_ETHERNET)
560 return MLX5_VPORT_ACCESS_METHOD_NIC;
561
562 return MLX5_VPORT_ACCESS_METHOD_HCA;
563}
564
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200565static void get_atomic_caps(struct mlx5_ib_dev *dev,
Moni Shoua776a3902018-01-02 16:19:33 +0200566 u8 atomic_size_qp,
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200567 struct ib_device_attr *props)
568{
569 u8 tmp;
570 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200571 u8 atomic_req_8B_endianness_mode =
Or Gerlitzbd108382017-05-28 15:24:17 +0300572 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200573
574 /* Check if HW supports 8 bytes standard atomic operations and capable
575 * of host endianness respond
576 */
577 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
578 if (((atomic_operations & tmp) == tmp) &&
579 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
580 (atomic_req_8B_endianness_mode)) {
581 props->atomic_cap = IB_ATOMIC_HCA;
582 } else {
583 props->atomic_cap = IB_ATOMIC_NONE;
584 }
585}
586
Moni Shoua776a3902018-01-02 16:19:33 +0200587static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
588 struct ib_device_attr *props)
589{
590 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
591
592 get_atomic_caps(dev, atomic_size_qp, props);
593}
594
595static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
596 struct ib_device_attr *props)
597{
598 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
599
600 get_atomic_caps(dev, atomic_size_qp, props);
601}
602
603bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
604{
605 struct ib_device_attr props = {};
606
607 get_atomic_caps_dc(dev, &props);
608 return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
609}
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300610static int mlx5_query_system_image_guid(struct ib_device *ibdev,
611 __be64 *sys_image_guid)
612{
613 struct mlx5_ib_dev *dev = to_mdev(ibdev);
614 struct mlx5_core_dev *mdev = dev->mdev;
615 u64 tmp;
616 int err;
617
618 switch (mlx5_get_vport_access_method(ibdev)) {
619 case MLX5_VPORT_ACCESS_METHOD_MAD:
620 return mlx5_query_mad_ifc_system_image_guid(ibdev,
621 sys_image_guid);
622
623 case MLX5_VPORT_ACCESS_METHOD_HCA:
624 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200625 break;
626
627 case MLX5_VPORT_ACCESS_METHOD_NIC:
628 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
629 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300630
631 default:
632 return -EINVAL;
633 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200634
635 if (!err)
636 *sys_image_guid = cpu_to_be64(tmp);
637
638 return err;
639
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300640}
641
642static int mlx5_query_max_pkeys(struct ib_device *ibdev,
643 u16 *max_pkeys)
644{
645 struct mlx5_ib_dev *dev = to_mdev(ibdev);
646 struct mlx5_core_dev *mdev = dev->mdev;
647
648 switch (mlx5_get_vport_access_method(ibdev)) {
649 case MLX5_VPORT_ACCESS_METHOD_MAD:
650 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
651
652 case MLX5_VPORT_ACCESS_METHOD_HCA:
653 case MLX5_VPORT_ACCESS_METHOD_NIC:
654 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
655 pkey_table_size));
656 return 0;
657
658 default:
659 return -EINVAL;
660 }
661}
662
663static int mlx5_query_vendor_id(struct ib_device *ibdev,
664 u32 *vendor_id)
665{
666 struct mlx5_ib_dev *dev = to_mdev(ibdev);
667
668 switch (mlx5_get_vport_access_method(ibdev)) {
669 case MLX5_VPORT_ACCESS_METHOD_MAD:
670 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
671
672 case MLX5_VPORT_ACCESS_METHOD_HCA:
673 case MLX5_VPORT_ACCESS_METHOD_NIC:
674 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
675
676 default:
677 return -EINVAL;
678 }
679}
680
681static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
682 __be64 *node_guid)
683{
684 u64 tmp;
685 int err;
686
687 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
688 case MLX5_VPORT_ACCESS_METHOD_MAD:
689 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
690
691 case MLX5_VPORT_ACCESS_METHOD_HCA:
692 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200693 break;
694
695 case MLX5_VPORT_ACCESS_METHOD_NIC:
696 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
697 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300698
699 default:
700 return -EINVAL;
701 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200702
703 if (!err)
704 *node_guid = cpu_to_be64(tmp);
705
706 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300707}
708
709struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700710 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300711};
712
713static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
714{
715 struct mlx5_reg_node_desc in;
716
717 if (mlx5_use_mad_ifc(dev))
718 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
719
720 memset(&in, 0, sizeof(in));
721
722 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
723 sizeof(struct mlx5_reg_node_desc),
724 MLX5_REG_NODE_DESC, 0, 0);
725}
726
Eli Cohene126ba92013-07-07 17:25:49 +0300727static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300728 struct ib_device_attr *props,
729 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300730{
731 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300732 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300733 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300734 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300735 int max_rq_sg;
736 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300737 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200738 bool raw_support = !mlx5_core_mp_enabled(mdev);
Bodong Wang402ca532016-06-17 15:02:20 +0300739 struct mlx5_ib_query_device_resp resp = {};
740 size_t resp_len;
741 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300742
Bodong Wang402ca532016-06-17 15:02:20 +0300743 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
744 if (uhw->outlen && uhw->outlen < resp_len)
745 return -EINVAL;
746 else
747 resp.response_length = resp_len;
748
749 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300750 return -EINVAL;
751
Eli Cohene126ba92013-07-07 17:25:49 +0300752 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300753 err = mlx5_query_system_image_guid(ibdev,
754 &props->sys_image_guid);
755 if (err)
756 return err;
757
758 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
759 if (err)
760 return err;
761
762 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
763 if (err)
764 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300765
Jack Morgenstein9603b612014-07-28 23:30:22 +0300766 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
767 (fw_rev_min(dev->mdev) << 16) |
768 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300769 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
770 IB_DEVICE_PORT_ACTIVE_EVENT |
771 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200772 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300773
774 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300775 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300776 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300777 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300778 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300779 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300780 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300781 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200782 if (MLX5_CAP_GEN(mdev, imaicl)) {
783 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
784 IB_DEVICE_MEM_WINDOW_TYPE_2B;
785 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200786 /* We support 'Gappy' memory registration too */
787 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200788 }
Eli Cohene126ba92013-07-07 17:25:49 +0300789 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300790 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200791 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
792 /* At this stage no support for signature handover */
793 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
794 IB_PROT_T10DIF_TYPE_2 |
795 IB_PROT_T10DIF_TYPE_3;
796 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
797 IB_GUARD_T10DIF_CSUM;
798 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300799 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300800 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300801
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200802 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200803 if (MLX5_CAP_ETH(mdev, csum_cap)) {
804 /* Legacy bit to support old userspace libraries */
Bodong Wang88115fe2015-12-18 13:53:20 +0200805 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
Noa Osheroviche8161332017-01-18 15:40:01 +0200806 props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
807 }
808
809 if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
810 props->raw_packet_caps |=
811 IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
Bodong Wang88115fe2015-12-18 13:53:20 +0200812
Bodong Wang402ca532016-06-17 15:02:20 +0300813 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
814 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
815 if (max_tso) {
816 resp.tso_caps.max_tso = 1 << max_tso;
817 resp.tso_caps.supported_qpts |=
818 1 << IB_QPT_RAW_PACKET;
819 resp.response_length += sizeof(resp.tso_caps);
820 }
821 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300822
823 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
824 resp.rss_caps.rx_hash_function =
825 MLX5_RX_HASH_FUNC_TOEPLITZ;
826 resp.rss_caps.rx_hash_fields_mask =
827 MLX5_RX_HASH_SRC_IPV4 |
828 MLX5_RX_HASH_DST_IPV4 |
829 MLX5_RX_HASH_SRC_IPV6 |
830 MLX5_RX_HASH_DST_IPV6 |
831 MLX5_RX_HASH_SRC_PORT_TCP |
832 MLX5_RX_HASH_DST_PORT_TCP |
833 MLX5_RX_HASH_SRC_PORT_UDP |
Maor Gottlieb4e2b53a2017-12-24 14:51:25 +0200834 MLX5_RX_HASH_DST_PORT_UDP |
835 MLX5_RX_HASH_INNER;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300836 resp.response_length += sizeof(resp.rss_caps);
837 }
838 } else {
839 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
840 resp.response_length += sizeof(resp.tso_caps);
841 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
842 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300843 }
844
Erez Shitritf0313962016-02-21 16:27:17 +0200845 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
846 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
847 props->device_cap_flags |= IB_DEVICE_UD_TSO;
848 }
849
Maor Gottlieb03404e82017-05-30 10:29:13 +0300850 if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200851 MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
852 raw_support)
Maor Gottlieb03404e82017-05-30 10:29:13 +0300853 props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
854
Yishai Hadas1d54f892017-06-08 16:15:11 +0300855 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
856 MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
857 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
858
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300859 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200860 MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
861 raw_support) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200862 /* Legacy bit to support old userspace libraries */
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300863 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
Noa Osheroviche8161332017-01-18 15:40:01 +0200864 props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
865 }
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300866
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300867 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
868 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
869
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200870 if (MLX5_CAP_GEN(mdev, end_pad))
871 props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
872
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300873 props->vendor_part_id = mdev->pdev->device;
874 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300875
876 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300877 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300878 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
879 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
880 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
881 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300882 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
883 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
884 sizeof(struct mlx5_wqe_raddr_seg)) /
885 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300886 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300887 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300888 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200889 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300890 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
891 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
892 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
893 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
894 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
895 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
896 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300897 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300898 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200899 props->max_fast_reg_page_list_len =
900 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Moni Shoua776a3902018-01-02 16:19:33 +0200901 get_atomic_caps_qp(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300902 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300903 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
904 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300905 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
906 props->max_mcast_grp;
907 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300908 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200909 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
910 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300911
Haggai Eran8cdd3122014-12-11 17:04:20 +0200912#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300913 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200914 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
915 props->odp_caps = dev->odp_caps;
916#endif
917
Leon Romanovsky051f2632015-12-20 12:16:11 +0200918 if (MLX5_CAP_GEN(mdev, cd))
919 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
920
Eli Coheneff901d2016-03-11 22:58:42 +0200921 if (!mlx5_core_is_pf(mdev))
922 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
923
Yishai Hadas31f69a82016-08-28 11:28:45 +0300924 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200925 IB_LINK_LAYER_ETHERNET && raw_support) {
Yishai Hadas31f69a82016-08-28 11:28:45 +0300926 props->rss_caps.max_rwq_indirection_tables =
927 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
928 props->rss_caps.max_rwq_indirection_table_size =
929 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
930 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
931 props->max_wq_type_rq =
932 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
933 }
934
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300935 if (MLX5_CAP_GEN(mdev, tag_matching)) {
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300936 props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
937 props->tm_caps.max_num_tags =
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300938 (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300939 props->tm_caps.flags = IB_TM_CAP_RC;
940 props->tm_caps.max_ops =
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300941 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300942 props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300943 }
944
Yonatan Cohen87ab3f52017-11-13 10:51:18 +0200945 if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
946 props->cq_caps.max_cq_moderation_count =
947 MLX5_MAX_CQ_COUNT;
948 props->cq_caps.max_cq_moderation_period =
949 MLX5_MAX_CQ_PERIOD;
950 }
951
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200952 if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
953 resp.cqe_comp_caps.max_num =
954 MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
955 MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
956 resp.cqe_comp_caps.supported_format =
957 MLX5_IB_CQE_RES_FORMAT_HASH |
958 MLX5_IB_CQE_RES_FORMAT_CSUM;
959 resp.response_length += sizeof(resp.cqe_comp_caps);
960 }
961
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200962 if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
963 raw_support) {
Bodong Wangd9491672016-12-01 13:43:13 +0200964 if (MLX5_CAP_QOS(mdev, packet_pacing) &&
965 MLX5_CAP_GEN(mdev, qos)) {
966 resp.packet_pacing_caps.qp_rate_limit_max =
967 MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
968 resp.packet_pacing_caps.qp_rate_limit_min =
969 MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
970 resp.packet_pacing_caps.supported_qpts |=
971 1 << IB_QPT_RAW_PACKET;
972 }
973 resp.response_length += sizeof(resp.packet_pacing_caps);
974 }
975
Leon Romanovsky9f885202017-01-02 11:37:39 +0200976 if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
977 uhw->outlen)) {
Bodong Wang795b6092017-08-17 15:52:34 +0300978 if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
979 resp.mlx5_ib_support_multi_pkt_send_wqes =
980 MLX5_IB_ALLOW_MPW;
Bodong Wang050da902017-08-17 15:52:35 +0300981
982 if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
983 resp.mlx5_ib_support_multi_pkt_send_wqes |=
984 MLX5_IB_SUPPORT_EMPW;
985
Leon Romanovsky9f885202017-01-02 11:37:39 +0200986 resp.response_length +=
987 sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
988 }
989
Guy Levide57f2a2017-10-19 08:25:52 +0300990 if (field_avail(typeof(resp), flags, uhw->outlen)) {
991 resp.response_length += sizeof(resp.flags);
Guy Levi7a0c8f42017-10-19 08:25:53 +0300992
Guy Levide57f2a2017-10-19 08:25:52 +0300993 if (MLX5_CAP_GEN(mdev, cqe_compression_128))
994 resp.flags |=
995 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300996
997 if (MLX5_CAP_GEN(mdev, cqe_128_always))
998 resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
Guy Levide57f2a2017-10-19 08:25:52 +0300999 }
Leon Romanovsky9f885202017-01-02 11:37:39 +02001000
Noa Osherovich96dc3fc2017-08-17 15:52:28 +03001001 if (field_avail(typeof(resp), sw_parsing_caps,
1002 uhw->outlen)) {
1003 resp.response_length += sizeof(resp.sw_parsing_caps);
1004 if (MLX5_CAP_ETH(mdev, swp)) {
1005 resp.sw_parsing_caps.sw_parsing_offloads |=
1006 MLX5_IB_SW_PARSING;
1007
1008 if (MLX5_CAP_ETH(mdev, swp_csum))
1009 resp.sw_parsing_caps.sw_parsing_offloads |=
1010 MLX5_IB_SW_PARSING_CSUM;
1011
1012 if (MLX5_CAP_ETH(mdev, swp_lso))
1013 resp.sw_parsing_caps.sw_parsing_offloads |=
1014 MLX5_IB_SW_PARSING_LSO;
1015
1016 if (resp.sw_parsing_caps.sw_parsing_offloads)
1017 resp.sw_parsing_caps.supported_qpts =
1018 BIT(IB_QPT_RAW_PACKET);
1019 }
1020 }
1021
Daniel Jurgens85c7c012018-01-04 17:25:43 +02001022 if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
1023 raw_support) {
Noa Osherovichb4f34592017-10-17 18:01:12 +03001024 resp.response_length += sizeof(resp.striding_rq_caps);
1025 if (MLX5_CAP_GEN(mdev, striding_rq)) {
1026 resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
1027 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
1028 resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
1029 MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
1030 resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
1031 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
1032 resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
1033 MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
1034 resp.striding_rq_caps.supported_qpts =
1035 BIT(IB_QPT_RAW_PACKET);
1036 }
1037 }
1038
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001039 if (field_avail(typeof(resp), tunnel_offloads_caps,
1040 uhw->outlen)) {
1041 resp.response_length += sizeof(resp.tunnel_offloads_caps);
1042 if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
1043 resp.tunnel_offloads_caps |=
1044 MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
1045 if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
1046 resp.tunnel_offloads_caps |=
1047 MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
1048 if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
1049 resp.tunnel_offloads_caps |=
1050 MLX5_IB_TUNNELED_OFFLOADS_GRE;
1051 }
1052
Bodong Wang402ca532016-06-17 15:02:20 +03001053 if (uhw->outlen) {
1054 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
1055
1056 if (err)
1057 return err;
1058 }
1059
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001060 return 0;
1061}
Eli Cohene126ba92013-07-07 17:25:49 +03001062
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001063enum mlx5_ib_width {
1064 MLX5_IB_WIDTH_1X = 1 << 0,
1065 MLX5_IB_WIDTH_2X = 1 << 1,
1066 MLX5_IB_WIDTH_4X = 1 << 2,
1067 MLX5_IB_WIDTH_8X = 1 << 3,
1068 MLX5_IB_WIDTH_12X = 1 << 4
1069};
1070
1071static int translate_active_width(struct ib_device *ibdev, u8 active_width,
1072 u8 *ib_width)
1073{
1074 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1075 int err = 0;
1076
1077 if (active_width & MLX5_IB_WIDTH_1X) {
1078 *ib_width = IB_WIDTH_1X;
1079 } else if (active_width & MLX5_IB_WIDTH_2X) {
1080 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
1081 (int)active_width);
1082 err = -EINVAL;
1083 } else if (active_width & MLX5_IB_WIDTH_4X) {
1084 *ib_width = IB_WIDTH_4X;
1085 } else if (active_width & MLX5_IB_WIDTH_8X) {
1086 *ib_width = IB_WIDTH_8X;
1087 } else if (active_width & MLX5_IB_WIDTH_12X) {
1088 *ib_width = IB_WIDTH_12X;
1089 } else {
1090 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
1091 (int)active_width);
1092 err = -EINVAL;
1093 }
1094
1095 return err;
1096}
1097
1098static int mlx5_mtu_to_ib_mtu(int mtu)
1099{
1100 switch (mtu) {
1101 case 256: return 1;
1102 case 512: return 2;
1103 case 1024: return 3;
1104 case 2048: return 4;
1105 case 4096: return 5;
1106 default:
1107 pr_warn("invalid mtu\n");
1108 return -1;
1109 }
1110}
1111
1112enum ib_max_vl_num {
1113 __IB_MAX_VL_0 = 1,
1114 __IB_MAX_VL_0_1 = 2,
1115 __IB_MAX_VL_0_3 = 3,
1116 __IB_MAX_VL_0_7 = 4,
1117 __IB_MAX_VL_0_14 = 5,
1118};
1119
1120enum mlx5_vl_hw_cap {
1121 MLX5_VL_HW_0 = 1,
1122 MLX5_VL_HW_0_1 = 2,
1123 MLX5_VL_HW_0_2 = 3,
1124 MLX5_VL_HW_0_3 = 4,
1125 MLX5_VL_HW_0_4 = 5,
1126 MLX5_VL_HW_0_5 = 6,
1127 MLX5_VL_HW_0_6 = 7,
1128 MLX5_VL_HW_0_7 = 8,
1129 MLX5_VL_HW_0_14 = 15
1130};
1131
1132static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
1133 u8 *max_vl_num)
1134{
1135 switch (vl_hw_cap) {
1136 case MLX5_VL_HW_0:
1137 *max_vl_num = __IB_MAX_VL_0;
1138 break;
1139 case MLX5_VL_HW_0_1:
1140 *max_vl_num = __IB_MAX_VL_0_1;
1141 break;
1142 case MLX5_VL_HW_0_3:
1143 *max_vl_num = __IB_MAX_VL_0_3;
1144 break;
1145 case MLX5_VL_HW_0_7:
1146 *max_vl_num = __IB_MAX_VL_0_7;
1147 break;
1148 case MLX5_VL_HW_0_14:
1149 *max_vl_num = __IB_MAX_VL_0_14;
1150 break;
1151
1152 default:
1153 return -EINVAL;
1154 }
1155
1156 return 0;
1157}
1158
1159static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
1160 struct ib_port_attr *props)
1161{
1162 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1163 struct mlx5_core_dev *mdev = dev->mdev;
1164 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +03001165 u16 max_mtu;
1166 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001167 int err;
1168 u8 ib_link_width_oper;
1169 u8 vl_hw_cap;
1170
1171 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
1172 if (!rep) {
1173 err = -ENOMEM;
1174 goto out;
1175 }
1176
Or Gerlitzc4550c62017-01-24 13:02:39 +02001177 /* props being zeroed by the caller, avoid zeroing it here */
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001178
1179 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
1180 if (err)
1181 goto out;
1182
1183 props->lid = rep->lid;
1184 props->lmc = rep->lmc;
1185 props->sm_lid = rep->sm_lid;
1186 props->sm_sl = rep->sm_sl;
1187 props->state = rep->vport_state;
1188 props->phys_state = rep->port_physical_state;
1189 props->port_cap_flags = rep->cap_mask1;
1190 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
1191 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
1192 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
1193 props->bad_pkey_cntr = rep->pkey_violation_counter;
1194 props->qkey_viol_cntr = rep->qkey_violation_counter;
1195 props->subnet_timeout = rep->subnet_timeout;
1196 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +02001197 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001198
1199 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
1200 if (err)
1201 goto out;
1202
1203 err = translate_active_width(ibdev, ib_link_width_oper,
1204 &props->active_width);
1205 if (err)
1206 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +03001207 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001208 if (err)
1209 goto out;
1210
Saeed Mahameedfacc9692015-06-11 14:47:27 +03001211 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001212
1213 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
1214
Saeed Mahameedfacc9692015-06-11 14:47:27 +03001215 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001216
1217 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
1218
1219 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
1220 if (err)
1221 goto out;
1222
1223 err = translate_max_vl_num(ibdev, vl_hw_cap,
1224 &props->max_vl_num);
1225out:
1226 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +03001227 return err;
1228}
1229
1230int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1231 struct ib_port_attr *props)
1232{
Ilan Tayari095b0922017-05-14 16:04:30 +03001233 unsigned int count;
1234 int ret;
1235
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001236 switch (mlx5_get_vport_access_method(ibdev)) {
1237 case MLX5_VPORT_ACCESS_METHOD_MAD:
Ilan Tayari095b0922017-05-14 16:04:30 +03001238 ret = mlx5_query_mad_ifc_port(ibdev, port, props);
1239 break;
Eli Cohene126ba92013-07-07 17:25:49 +03001240
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001241 case MLX5_VPORT_ACCESS_METHOD_HCA:
Ilan Tayari095b0922017-05-14 16:04:30 +03001242 ret = mlx5_query_hca_port(ibdev, port, props);
1243 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001244
Achiad Shochat3f89a642015-12-23 18:47:21 +02001245 case MLX5_VPORT_ACCESS_METHOD_NIC:
Ilan Tayari095b0922017-05-14 16:04:30 +03001246 ret = mlx5_query_port_roce(ibdev, port, props);
1247 break;
Achiad Shochat3f89a642015-12-23 18:47:21 +02001248
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001249 default:
Ilan Tayari095b0922017-05-14 16:04:30 +03001250 ret = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03001251 }
Ilan Tayari095b0922017-05-14 16:04:30 +03001252
1253 if (!ret && props) {
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001254 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1255 struct mlx5_core_dev *mdev;
1256 bool put_mdev = true;
1257
1258 mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
1259 if (!mdev) {
1260 /* If the port isn't affiliated yet query the master.
1261 * The master and slave will have the same values.
1262 */
1263 mdev = dev->mdev;
1264 port = 1;
1265 put_mdev = false;
1266 }
1267 count = mlx5_core_reserved_gids_count(mdev);
1268 if (put_mdev)
1269 mlx5_ib_put_native_port_mdev(dev, port);
Ilan Tayari095b0922017-05-14 16:04:30 +03001270 props->gid_tbl_len -= count;
1271 }
1272 return ret;
Eli Cohene126ba92013-07-07 17:25:49 +03001273}
1274
1275static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
1276 union ib_gid *gid)
1277{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001278 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1279 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001280
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001281 switch (mlx5_get_vport_access_method(ibdev)) {
1282 case MLX5_VPORT_ACCESS_METHOD_MAD:
1283 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001284
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001285 case MLX5_VPORT_ACCESS_METHOD_HCA:
1286 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001287
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001288 default:
1289 return -EINVAL;
1290 }
Eli Cohene126ba92013-07-07 17:25:49 +03001291
Eli Cohene126ba92013-07-07 17:25:49 +03001292}
1293
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001294static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
1295 u16 index, u16 *pkey)
1296{
1297 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1298 struct mlx5_core_dev *mdev;
1299 bool put_mdev = true;
1300 u8 mdev_port_num;
1301 int err;
1302
1303 mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
1304 if (!mdev) {
1305 /* The port isn't affiliated yet, get the PKey from the master
1306 * port. For RoCE the PKey tables will be the same.
1307 */
1308 put_mdev = false;
1309 mdev = dev->mdev;
1310 mdev_port_num = 1;
1311 }
1312
1313 err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
1314 index, pkey);
1315 if (put_mdev)
1316 mlx5_ib_put_native_port_mdev(dev, port);
1317
1318 return err;
1319}
1320
Eli Cohene126ba92013-07-07 17:25:49 +03001321static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
1322 u16 *pkey)
1323{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001324 switch (mlx5_get_vport_access_method(ibdev)) {
1325 case MLX5_VPORT_ACCESS_METHOD_MAD:
1326 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +03001327
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001328 case MLX5_VPORT_ACCESS_METHOD_HCA:
1329 case MLX5_VPORT_ACCESS_METHOD_NIC:
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001330 return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001331 default:
1332 return -EINVAL;
1333 }
Eli Cohene126ba92013-07-07 17:25:49 +03001334}
1335
Eli Cohene126ba92013-07-07 17:25:49 +03001336static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
1337 struct ib_device_modify *props)
1338{
1339 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1340 struct mlx5_reg_node_desc in;
1341 struct mlx5_reg_node_desc out;
1342 int err;
1343
1344 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
1345 return -EOPNOTSUPP;
1346
1347 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
1348 return 0;
1349
1350 /*
1351 * If possible, pass node desc to FW, so it can generate
1352 * a 144 trap. If cmd fails, just ignore.
1353 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001354 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001355 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +03001356 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
1357 if (err)
1358 return err;
1359
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001360 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03001361
1362 return err;
1363}
1364
Eli Cohencdbe33d2017-02-14 07:25:38 +02001365static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
1366 u32 value)
1367{
1368 struct mlx5_hca_vport_context ctx = {};
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001369 struct mlx5_core_dev *mdev;
1370 u8 mdev_port_num;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001371 int err;
1372
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001373 mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
1374 if (!mdev)
1375 return -ENODEV;
1376
1377 err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
Eli Cohencdbe33d2017-02-14 07:25:38 +02001378 if (err)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001379 goto out;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001380
1381 if (~ctx.cap_mask1_perm & mask) {
1382 mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1383 mask, ctx.cap_mask1_perm);
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001384 err = -EINVAL;
1385 goto out;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001386 }
1387
1388 ctx.cap_mask1 = value;
1389 ctx.cap_mask1_perm = mask;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001390 err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
1391 0, &ctx);
1392
1393out:
1394 mlx5_ib_put_native_port_mdev(dev, port_num);
Eli Cohencdbe33d2017-02-14 07:25:38 +02001395
1396 return err;
1397}
1398
Eli Cohene126ba92013-07-07 17:25:49 +03001399static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
1400 struct ib_port_modify *props)
1401{
1402 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1403 struct ib_port_attr attr;
1404 u32 tmp;
1405 int err;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001406 u32 change_mask;
1407 u32 value;
1408 bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1409 IB_LINK_LAYER_INFINIBAND);
1410
Majd Dibbinyec255872017-08-23 08:35:42 +03001411 /* CM layer calls ib_modify_port() regardless of the link layer. For
1412 * Ethernet ports, qkey violation and Port capabilities are meaningless.
1413 */
1414 if (!is_ib)
1415 return 0;
1416
Eli Cohencdbe33d2017-02-14 07:25:38 +02001417 if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1418 change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1419 value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1420 return set_port_caps_atomic(dev, port, change_mask, value);
1421 }
Eli Cohene126ba92013-07-07 17:25:49 +03001422
1423 mutex_lock(&dev->cap_mask_mutex);
1424
Or Gerlitzc4550c62017-01-24 13:02:39 +02001425 err = ib_query_port(ibdev, port, &attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001426 if (err)
1427 goto out;
1428
1429 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1430 ~props->clr_port_cap_mask;
1431
Jack Morgenstein9603b612014-07-28 23:30:22 +03001432 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +03001433
1434out:
1435 mutex_unlock(&dev->cap_mask_mutex);
1436 return err;
1437}
1438
Eli Cohen30aa60b2017-01-03 23:55:27 +02001439static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1440{
1441 mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1442 caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1443}
1444
Yishai Hadas31a78a52017-12-24 16:31:34 +02001445static u16 calc_dynamic_bfregs(int uars_per_sys_page)
1446{
1447 /* Large page with non 4k uar support might limit the dynamic size */
1448 if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
1449 return MLX5_MIN_DYN_BFREGS;
1450
1451 return MLX5_MAX_DYN_BFREGS;
1452}
1453
Eli Cohenb037c292017-01-03 23:55:26 +02001454static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1455 struct mlx5_ib_alloc_ucontext_req_v2 *req,
Yishai Hadas31a78a52017-12-24 16:31:34 +02001456 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001457{
1458 int uars_per_sys_page;
1459 int bfregs_per_sys_page;
1460 int ref_bfregs = req->total_num_bfregs;
1461
1462 if (req->total_num_bfregs == 0)
1463 return -EINVAL;
1464
1465 BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1466 BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1467
1468 if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1469 return -ENOMEM;
1470
1471 uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1472 bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001473 /* This holds the required static allocation asked by the user */
Eli Cohenb037c292017-01-03 23:55:26 +02001474 req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001475 if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1476 return -EINVAL;
1477
Yishai Hadas31a78a52017-12-24 16:31:34 +02001478 bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1479 bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
1480 bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
1481 bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
1482
1483 mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
Eli Cohenb037c292017-01-03 23:55:26 +02001484 MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1485 lib_uar_4k ? "yes" : "no", ref_bfregs,
Yishai Hadas31a78a52017-12-24 16:31:34 +02001486 req->total_num_bfregs, bfregi->total_num_bfregs,
1487 bfregi->num_sys_pages);
Eli Cohenb037c292017-01-03 23:55:26 +02001488
1489 return 0;
1490}
1491
1492static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1493{
1494 struct mlx5_bfreg_info *bfregi;
1495 int err;
1496 int i;
1497
1498 bfregi = &context->bfregi;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001499 for (i = 0; i < bfregi->num_static_sys_pages; i++) {
Eli Cohenb037c292017-01-03 23:55:26 +02001500 err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
1501 if (err)
1502 goto error;
1503
1504 mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1505 }
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001506
1507 for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
1508 bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
1509
Eli Cohenb037c292017-01-03 23:55:26 +02001510 return 0;
1511
1512error:
1513 for (--i; i >= 0; i--)
1514 if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
1515 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1516
1517 return err;
1518}
1519
1520static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1521{
1522 struct mlx5_bfreg_info *bfregi;
1523 int err;
1524 int i;
1525
1526 bfregi = &context->bfregi;
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001527 for (i = 0; i < bfregi->num_sys_pages; i++) {
1528 if (i < bfregi->num_static_sys_pages ||
1529 bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX) {
1530 err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
1531 if (err) {
1532 mlx5_ib_warn(dev, "failed to free uar %d, err=%d\n", i, err);
1533 return err;
1534 }
Eli Cohenb037c292017-01-03 23:55:26 +02001535 }
1536 }
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001537
Eli Cohenb037c292017-01-03 23:55:26 +02001538 return 0;
1539}
1540
Huy Nguyenc85023e2017-05-30 09:42:54 +03001541static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
1542{
1543 int err;
1544
1545 err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
1546 if (err)
1547 return err;
1548
1549 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
Eran Ben Elisha8978cc92018-01-09 11:41:10 +02001550 (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1551 !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001552 return err;
1553
1554 mutex_lock(&dev->lb_mutex);
1555 dev->user_td++;
1556
1557 if (dev->user_td == 2)
1558 err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
1559
1560 mutex_unlock(&dev->lb_mutex);
1561 return err;
1562}
1563
1564static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
1565{
1566 mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
1567
1568 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
Eran Ben Elisha8978cc92018-01-09 11:41:10 +02001569 (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1570 !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001571 return;
1572
1573 mutex_lock(&dev->lb_mutex);
1574 dev->user_td--;
1575
1576 if (dev->user_td < 2)
1577 mlx5_nic_vport_update_local_lb(dev->mdev, false);
1578
1579 mutex_unlock(&dev->lb_mutex);
1580}
1581
Eli Cohene126ba92013-07-07 17:25:49 +03001582static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
1583 struct ib_udata *udata)
1584{
1585 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +02001586 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1587 struct mlx5_ib_alloc_ucontext_resp resp = {};
Feras Daoud5c99eae2018-01-16 20:08:41 +02001588 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001589 struct mlx5_ib_ucontext *context;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001590 struct mlx5_bfreg_info *bfregi;
Eli Cohen78c0f982014-01-30 13:49:48 +02001591 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001592 int err;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001593 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1594 max_cqe_version);
Eli Cohenb037c292017-01-03 23:55:26 +02001595 bool lib_uar_4k;
Eli Cohene126ba92013-07-07 17:25:49 +03001596
1597 if (!dev->ib_active)
1598 return ERR_PTR(-EAGAIN);
1599
Amrani, Rame0931112017-06-27 17:04:42 +03001600 if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
Eli Cohen78c0f982014-01-30 13:49:48 +02001601 ver = 0;
Amrani, Rame0931112017-06-27 17:04:42 +03001602 else if (udata->inlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +02001603 ver = 2;
1604 else
1605 return ERR_PTR(-EINVAL);
1606
Amrani, Rame0931112017-06-27 17:04:42 +03001607 err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +03001608 if (err)
1609 return ERR_PTR(err);
1610
Matan Barakb368d7c2015-12-15 20:30:12 +02001611 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +02001612 return ERR_PTR(-EINVAL);
1613
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001614 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001615 return ERR_PTR(-EOPNOTSUPP);
1616
Eli Cohen2f5ff262017-01-03 23:55:21 +02001617 req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1618 MLX5_NON_FP_BFREGS_PER_UAR);
1619 if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
Eli Cohene126ba92013-07-07 17:25:49 +03001620 return ERR_PTR(-EINVAL);
1621
Saeed Mahameed938fe832015-05-28 22:28:41 +03001622 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001623 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1624 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Daniel Jurgensb47bd6e2016-10-25 18:36:24 +03001625 resp.cache_line_size = cache_line_size();
Saeed Mahameed938fe832015-05-28 22:28:41 +03001626 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1627 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1628 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1629 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1630 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001631 resp.cqe_version = min_t(__u8,
1632 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1633 req.max_cqe_version);
Eli Cohen30aa60b2017-01-03 23:55:27 +02001634 resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1635 MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1636 resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1637 MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
Matan Barakb368d7c2015-12-15 20:30:12 +02001638 resp.response_length = min(offsetof(typeof(resp), response_length) +
1639 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001640
1641 context = kzalloc(sizeof(*context), GFP_KERNEL);
1642 if (!context)
1643 return ERR_PTR(-ENOMEM);
1644
Eli Cohen30aa60b2017-01-03 23:55:27 +02001645 lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001646 bfregi = &context->bfregi;
Eli Cohenb037c292017-01-03 23:55:26 +02001647
1648 /* updates req->total_num_bfregs */
Yishai Hadas31a78a52017-12-24 16:31:34 +02001649 err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
Eli Cohenb037c292017-01-03 23:55:26 +02001650 if (err)
1651 goto out_ctx;
1652
Eli Cohen2f5ff262017-01-03 23:55:21 +02001653 mutex_init(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +02001654 bfregi->lib_uar_4k = lib_uar_4k;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001655 bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
Eli Cohenb037c292017-01-03 23:55:26 +02001656 GFP_KERNEL);
1657 if (!bfregi->count) {
Eli Cohene126ba92013-07-07 17:25:49 +03001658 err = -ENOMEM;
1659 goto out_ctx;
1660 }
1661
Eli Cohenb037c292017-01-03 23:55:26 +02001662 bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
1663 sizeof(*bfregi->sys_pages),
1664 GFP_KERNEL);
1665 if (!bfregi->sys_pages) {
Eli Cohene126ba92013-07-07 17:25:49 +03001666 err = -ENOMEM;
Eli Cohenb037c292017-01-03 23:55:26 +02001667 goto out_count;
Eli Cohene126ba92013-07-07 17:25:49 +03001668 }
1669
Eli Cohenb037c292017-01-03 23:55:26 +02001670 err = allocate_uars(dev, context);
1671 if (err)
1672 goto out_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +03001673
Haggai Eranb4cfe442014-12-11 17:04:26 +02001674#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1675 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1676#endif
1677
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001678 context->upd_xlt_page = __get_free_page(GFP_KERNEL);
1679 if (!context->upd_xlt_page) {
1680 err = -ENOMEM;
1681 goto out_uars;
1682 }
1683 mutex_init(&context->upd_xlt_page_mutex);
1684
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001685 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
Huy Nguyenc85023e2017-05-30 09:42:54 +03001686 err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001687 if (err)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001688 goto out_page;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001689 }
1690
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001691 INIT_LIST_HEAD(&context->vma_private_list);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001692 mutex_init(&context->vma_private_list_mutex);
Eli Cohene126ba92013-07-07 17:25:49 +03001693 INIT_LIST_HEAD(&context->db_page_list);
1694 mutex_init(&context->db_page_mutex);
1695
Eli Cohen2f5ff262017-01-03 23:55:21 +02001696 resp.tot_bfregs = req.total_num_bfregs;
Daniel Jurgens508562d2018-01-04 17:25:34 +02001697 resp.num_ports = dev->num_ports;
Matan Barakb368d7c2015-12-15 20:30:12 +02001698
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001699 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1700 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001701
Bodong Wang402ca532016-06-17 15:02:20 +03001702 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
Moni Shoua6ad279c52016-11-23 08:23:23 +02001703 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1704 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
Bodong Wang402ca532016-06-17 15:02:20 +03001705 resp.response_length += sizeof(resp.cmds_supp_uhw);
1706 }
1707
Or Gerlitz78984892016-11-30 20:33:33 +02001708 if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
1709 if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1710 mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
1711 resp.eth_min_inline++;
1712 }
1713 resp.response_length += sizeof(resp.eth_min_inline);
1714 }
1715
Feras Daoud5c99eae2018-01-16 20:08:41 +02001716 if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
1717 if (mdev->clock_info)
1718 resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
1719 resp.response_length += sizeof(resp.clock_info_versions);
1720 }
1721
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001722 /*
1723 * We don't want to expose information from the PCI bar that is located
1724 * after 4096 bytes, so if the arch only supports larger pages, let's
1725 * pretend we don't support reading the HCA's core clock. This is also
1726 * forced by mmap function.
1727 */
Eli Cohende8d6e02017-01-03 23:55:19 +02001728 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
1729 if (PAGE_SIZE <= 4096) {
1730 resp.comp_mask |=
1731 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1732 resp.hca_core_clock_offset =
1733 offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
1734 }
Feras Daoud5c99eae2018-01-16 20:08:41 +02001735 resp.response_length += sizeof(resp.hca_core_clock_offset);
Matan Barakb368d7c2015-12-15 20:30:12 +02001736 }
1737
Eli Cohen30aa60b2017-01-03 23:55:27 +02001738 if (field_avail(typeof(resp), log_uar_size, udata->outlen))
1739 resp.response_length += sizeof(resp.log_uar_size);
1740
1741 if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
1742 resp.response_length += sizeof(resp.num_uars_per_page);
1743
Yishai Hadas31a78a52017-12-24 16:31:34 +02001744 if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
1745 resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
1746 resp.response_length += sizeof(resp.num_dyn_bfregs);
1747 }
1748
Matan Barakb368d7c2015-12-15 20:30:12 +02001749 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001750 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001751 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001752
Eli Cohen2f5ff262017-01-03 23:55:21 +02001753 bfregi->ver = ver;
1754 bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001755 context->cqe_version = resp.cqe_version;
Eli Cohen30aa60b2017-01-03 23:55:27 +02001756 context->lib_caps = req.lib_caps;
1757 print_lib_caps(dev, context->lib_caps);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001758
Eli Cohene126ba92013-07-07 17:25:49 +03001759 return &context->ibucontext;
1760
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001761out_td:
1762 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001763 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001764
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001765out_page:
1766 free_page(context->upd_xlt_page);
1767
Eli Cohene126ba92013-07-07 17:25:49 +03001768out_uars:
Eli Cohenb037c292017-01-03 23:55:26 +02001769 deallocate_uars(dev, context);
1770
1771out_sys_pages:
1772 kfree(bfregi->sys_pages);
1773
Eli Cohene126ba92013-07-07 17:25:49 +03001774out_count:
Eli Cohen2f5ff262017-01-03 23:55:21 +02001775 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001776
Eli Cohene126ba92013-07-07 17:25:49 +03001777out_ctx:
1778 kfree(context);
Eli Cohenb037c292017-01-03 23:55:26 +02001779
Eli Cohene126ba92013-07-07 17:25:49 +03001780 return ERR_PTR(err);
1781}
1782
1783static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1784{
1785 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1786 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohenb037c292017-01-03 23:55:26 +02001787 struct mlx5_bfreg_info *bfregi;
Eli Cohene126ba92013-07-07 17:25:49 +03001788
Eli Cohenb037c292017-01-03 23:55:26 +02001789 bfregi = &context->bfregi;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001790 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001791 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001792
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001793 free_page(context->upd_xlt_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001794 deallocate_uars(dev, context);
1795 kfree(bfregi->sys_pages);
Eli Cohen2f5ff262017-01-03 23:55:21 +02001796 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001797 kfree(context);
1798
1799 return 0;
1800}
1801
Eli Cohenb037c292017-01-03 23:55:26 +02001802static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001803 int uar_idx)
Eli Cohene126ba92013-07-07 17:25:49 +03001804{
Eli Cohenb037c292017-01-03 23:55:26 +02001805 int fw_uars_per_page;
1806
1807 fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
1808
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001809 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001810}
1811
1812static int get_command(unsigned long offset)
1813{
1814 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1815}
1816
1817static int get_arg(unsigned long offset)
1818{
1819 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1820}
1821
1822static int get_index(unsigned long offset)
1823{
1824 return get_arg(offset);
1825}
1826
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001827/* Index resides in an extra byte to enable larger values than 255 */
1828static int get_extended_index(unsigned long offset)
1829{
1830 return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
1831}
1832
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001833static void mlx5_ib_vma_open(struct vm_area_struct *area)
1834{
1835 /* vma_open is called when a new VMA is created on top of our VMA. This
1836 * is done through either mremap flow or split_vma (usually due to
1837 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1838 * as this VMA is strongly hardware related. Therefore we set the
1839 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1840 * calling us again and trying to do incorrect actions. We assume that
1841 * the original VMA size is exactly a single page, and therefore all
1842 * "splitting" operation will not happen to it.
1843 */
1844 area->vm_ops = NULL;
1845}
1846
1847static void mlx5_ib_vma_close(struct vm_area_struct *area)
1848{
1849 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1850
1851 /* It's guaranteed that all VMAs opened on a FD are closed before the
1852 * file itself is closed, therefore no sync is needed with the regular
1853 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1854 * However need a sync with accessing the vma as part of
1855 * mlx5_ib_disassociate_ucontext.
1856 * The close operation is usually called under mm->mmap_sem except when
1857 * process is exiting.
1858 * The exiting case is handled explicitly as part of
1859 * mlx5_ib_disassociate_ucontext.
1860 */
1861 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1862
1863 /* setting the vma context pointer to null in the mlx5_ib driver's
1864 * private data, to protect a race condition in
1865 * mlx5_ib_disassociate_ucontext().
1866 */
1867 mlx5_ib_vma_priv_data->vma = NULL;
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001868 mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001869 list_del(&mlx5_ib_vma_priv_data->list);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001870 mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001871 kfree(mlx5_ib_vma_priv_data);
1872}
1873
1874static const struct vm_operations_struct mlx5_ib_vm_ops = {
1875 .open = mlx5_ib_vma_open,
1876 .close = mlx5_ib_vma_close
1877};
1878
1879static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1880 struct mlx5_ib_ucontext *ctx)
1881{
1882 struct mlx5_ib_vma_private_data *vma_prv;
1883 struct list_head *vma_head = &ctx->vma_private_list;
1884
1885 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1886 if (!vma_prv)
1887 return -ENOMEM;
1888
1889 vma_prv->vma = vma;
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001890 vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001891 vma->vm_private_data = vma_prv;
1892 vma->vm_ops = &mlx5_ib_vm_ops;
1893
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001894 mutex_lock(&ctx->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001895 list_add(&vma_prv->list, vma_head);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001896 mutex_unlock(&ctx->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001897
1898 return 0;
1899}
1900
1901static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1902{
1903 int ret;
1904 struct vm_area_struct *vma;
1905 struct mlx5_ib_vma_private_data *vma_private, *n;
1906 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1907 struct task_struct *owning_process = NULL;
1908 struct mm_struct *owning_mm = NULL;
1909
1910 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1911 if (!owning_process)
1912 return;
1913
1914 owning_mm = get_task_mm(owning_process);
1915 if (!owning_mm) {
1916 pr_info("no mm, disassociate ucontext is pending task termination\n");
1917 while (1) {
1918 put_task_struct(owning_process);
1919 usleep_range(1000, 2000);
1920 owning_process = get_pid_task(ibcontext->tgid,
1921 PIDTYPE_PID);
1922 if (!owning_process ||
1923 owning_process->state == TASK_DEAD) {
1924 pr_info("disassociate ucontext done, task was terminated\n");
1925 /* in case task was dead need to release the
1926 * task struct.
1927 */
1928 if (owning_process)
1929 put_task_struct(owning_process);
1930 return;
1931 }
1932 }
1933 }
1934
1935 /* need to protect from a race on closing the vma as part of
1936 * mlx5_ib_vma_close.
1937 */
Maor Gottliebecc7d832017-03-29 06:03:02 +03001938 down_write(&owning_mm->mmap_sem);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001939 mutex_lock(&context->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001940 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1941 list) {
1942 vma = vma_private->vma;
1943 ret = zap_vma_ptes(vma, vma->vm_start,
1944 PAGE_SIZE);
1945 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1946 /* context going to be destroyed, should
1947 * not access ops any more.
1948 */
Maor Gottlieb13776612017-03-29 06:03:03 +03001949 vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001950 vma->vm_ops = NULL;
1951 list_del(&vma_private->list);
1952 kfree(vma_private);
1953 }
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001954 mutex_unlock(&context->vma_private_list_mutex);
Maor Gottliebecc7d832017-03-29 06:03:02 +03001955 up_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001956 mmput(owning_mm);
1957 put_task_struct(owning_process);
1958}
1959
Guy Levi37aa5c32016-04-27 16:49:50 +03001960static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1961{
1962 switch (cmd) {
1963 case MLX5_IB_MMAP_WC_PAGE:
1964 return "WC";
1965 case MLX5_IB_MMAP_REGULAR_PAGE:
1966 return "best effort WC";
1967 case MLX5_IB_MMAP_NC_PAGE:
1968 return "NC";
1969 default:
1970 return NULL;
1971 }
1972}
1973
Feras Daoud5c99eae2018-01-16 20:08:41 +02001974static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
1975 struct vm_area_struct *vma,
1976 struct mlx5_ib_ucontext *context)
1977{
1978 phys_addr_t pfn;
1979 int err;
1980
1981 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1982 return -EINVAL;
1983
1984 if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
1985 return -EOPNOTSUPP;
1986
1987 if (vma->vm_flags & VM_WRITE)
1988 return -EPERM;
1989
1990 if (!dev->mdev->clock_info_page)
1991 return -EOPNOTSUPP;
1992
1993 pfn = page_to_pfn(dev->mdev->clock_info_page);
1994 err = remap_pfn_range(vma, vma->vm_start, pfn, PAGE_SIZE,
1995 vma->vm_page_prot);
1996 if (err)
1997 return err;
1998
1999 mlx5_ib_dbg(dev, "mapped clock info at 0x%lx, PA 0x%llx\n",
2000 vma->vm_start,
2001 (unsigned long long)pfn << PAGE_SHIFT);
2002
2003 return mlx5_ib_set_vma_data(vma, context);
2004}
2005
Guy Levi37aa5c32016-04-27 16:49:50 +03002006static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03002007 struct vm_area_struct *vma,
2008 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03002009{
Eli Cohen2f5ff262017-01-03 23:55:21 +02002010 struct mlx5_bfreg_info *bfregi = &context->bfregi;
Guy Levi37aa5c32016-04-27 16:49:50 +03002011 int err;
2012 unsigned long idx;
2013 phys_addr_t pfn, pa;
2014 pgprot_t prot;
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002015 u32 bfreg_dyn_idx = 0;
2016 u32 uar_index;
2017 int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
2018 int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
2019 bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02002020
2021 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2022 return -EINVAL;
2023
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002024 if (dyn_uar)
2025 idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
2026 else
2027 idx = get_index(vma->vm_pgoff);
2028
2029 if (idx >= max_valid_idx) {
2030 mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
2031 idx, max_valid_idx);
Eli Cohenb037c292017-01-03 23:55:26 +02002032 return -EINVAL;
2033 }
Guy Levi37aa5c32016-04-27 16:49:50 +03002034
2035 switch (cmd) {
2036 case MLX5_IB_MMAP_WC_PAGE:
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002037 case MLX5_IB_MMAP_ALLOC_WC:
Guy Levi37aa5c32016-04-27 16:49:50 +03002038/* Some architectures don't support WC memory */
2039#if defined(CONFIG_X86)
2040 if (!pat_enabled())
2041 return -EPERM;
2042#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
2043 return -EPERM;
2044#endif
2045 /* fall through */
2046 case MLX5_IB_MMAP_REGULAR_PAGE:
2047 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
2048 prot = pgprot_writecombine(vma->vm_page_prot);
2049 break;
2050 case MLX5_IB_MMAP_NC_PAGE:
2051 prot = pgprot_noncached(vma->vm_page_prot);
2052 break;
2053 default:
2054 return -EINVAL;
2055 }
2056
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002057 if (dyn_uar) {
2058 int uars_per_page;
2059
2060 uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
2061 bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
2062 if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
2063 mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
2064 bfreg_dyn_idx, bfregi->total_num_bfregs);
2065 return -EINVAL;
2066 }
2067
2068 mutex_lock(&bfregi->lock);
2069 /* Fail if uar already allocated, first bfreg index of each
2070 * page holds its count.
2071 */
2072 if (bfregi->count[bfreg_dyn_idx]) {
2073 mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
2074 mutex_unlock(&bfregi->lock);
2075 return -EINVAL;
2076 }
2077
2078 bfregi->count[bfreg_dyn_idx]++;
2079 mutex_unlock(&bfregi->lock);
2080
2081 err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
2082 if (err) {
2083 mlx5_ib_warn(dev, "UAR alloc failed\n");
2084 goto free_bfreg;
2085 }
2086 } else {
2087 uar_index = bfregi->sys_pages[idx];
2088 }
2089
2090 pfn = uar_index2pfn(dev, uar_index);
Guy Levi37aa5c32016-04-27 16:49:50 +03002091 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
2092
2093 vma->vm_page_prot = prot;
2094 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
2095 PAGE_SIZE, vma->vm_page_prot);
2096 if (err) {
2097 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
2098 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002099 err = -EAGAIN;
2100 goto err;
Guy Levi37aa5c32016-04-27 16:49:50 +03002101 }
2102
2103 pa = pfn << PAGE_SHIFT;
2104 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
2105 vma->vm_start, &pa);
2106
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002107 err = mlx5_ib_set_vma_data(vma, context);
2108 if (err)
2109 goto err;
2110
2111 if (dyn_uar)
2112 bfregi->sys_pages[idx] = uar_index;
2113 return 0;
2114
2115err:
2116 if (!dyn_uar)
2117 return err;
2118
2119 mlx5_cmd_free_uar(dev->mdev, idx);
2120
2121free_bfreg:
2122 mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
2123
2124 return err;
Guy Levi37aa5c32016-04-27 16:49:50 +03002125}
2126
Eli Cohene126ba92013-07-07 17:25:49 +03002127static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
2128{
2129 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
2130 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002131 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03002132 phys_addr_t pfn;
2133
2134 command = get_command(vma->vm_pgoff);
2135 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03002136 case MLX5_IB_MMAP_WC_PAGE:
2137 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03002138 case MLX5_IB_MMAP_REGULAR_PAGE:
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002139 case MLX5_IB_MMAP_ALLOC_WC:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03002140 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03002141
2142 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
2143 return -ENOSYS;
2144
Matan Barakd69e3bc2015-12-15 20:30:13 +02002145 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02002146 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2147 return -EINVAL;
2148
Matan Barak6cbac1e2016-04-14 16:52:10 +03002149 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02002150 return -EPERM;
2151
2152 /* Don't expose to user-space information it shouldn't have */
2153 if (PAGE_SIZE > 4096)
2154 return -EOPNOTSUPP;
2155
2156 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
2157 pfn = (dev->mdev->iseg_base +
2158 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
2159 PAGE_SHIFT;
2160 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
2161 PAGE_SIZE, vma->vm_page_prot))
2162 return -EAGAIN;
2163
2164 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
2165 vma->vm_start,
2166 (unsigned long long)pfn << PAGE_SHIFT);
2167 break;
Feras Daoud5c99eae2018-01-16 20:08:41 +02002168 case MLX5_IB_MMAP_CLOCK_INFO:
2169 return mlx5_ib_mmap_clock_info_page(dev, vma, context);
Matan Barakd69e3bc2015-12-15 20:30:13 +02002170
Eli Cohene126ba92013-07-07 17:25:49 +03002171 default:
2172 return -EINVAL;
2173 }
2174
2175 return 0;
2176}
2177
Eli Cohene126ba92013-07-07 17:25:49 +03002178static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
2179 struct ib_ucontext *context,
2180 struct ib_udata *udata)
2181{
2182 struct mlx5_ib_alloc_pd_resp resp;
2183 struct mlx5_ib_pd *pd;
2184 int err;
2185
2186 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
2187 if (!pd)
2188 return ERR_PTR(-ENOMEM);
2189
Jack Morgenstein9603b612014-07-28 23:30:22 +03002190 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002191 if (err) {
2192 kfree(pd);
2193 return ERR_PTR(err);
2194 }
2195
2196 if (context) {
2197 resp.pdn = pd->pdn;
2198 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03002199 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002200 kfree(pd);
2201 return ERR_PTR(-EFAULT);
2202 }
Eli Cohene126ba92013-07-07 17:25:49 +03002203 }
2204
2205 return &pd->ibpd;
2206}
2207
2208static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
2209{
2210 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
2211 struct mlx5_ib_pd *mpd = to_mpd(pd);
2212
Jack Morgenstein9603b612014-07-28 23:30:22 +03002213 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002214 kfree(mpd);
2215
2216 return 0;
2217}
2218
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002219enum {
2220 MATCH_CRITERIA_ENABLE_OUTER_BIT,
2221 MATCH_CRITERIA_ENABLE_MISC_BIT,
2222 MATCH_CRITERIA_ENABLE_INNER_BIT
2223};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002224
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002225#define HEADER_IS_ZERO(match_criteria, headers) \
2226 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
2227 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
2228
2229static u8 get_match_criteria_enable(u32 *match_criteria)
2230{
2231 u8 match_criteria_enable;
2232
2233 match_criteria_enable =
2234 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
2235 MATCH_CRITERIA_ENABLE_OUTER_BIT;
2236 match_criteria_enable |=
2237 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
2238 MATCH_CRITERIA_ENABLE_MISC_BIT;
2239 match_criteria_enable |=
2240 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
2241 MATCH_CRITERIA_ENABLE_INNER_BIT;
2242
2243 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002244}
2245
Maor Gottliebca0d4752016-08-30 16:58:35 +03002246static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
2247{
2248 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
2249 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
2250}
2251
Moses Reuben2d1e6972016-11-14 19:04:52 +02002252static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
2253 bool inner)
2254{
2255 if (inner) {
2256 MLX5_SET(fte_match_set_misc,
2257 misc_c, inner_ipv6_flow_label, mask);
2258 MLX5_SET(fte_match_set_misc,
2259 misc_v, inner_ipv6_flow_label, val);
2260 } else {
2261 MLX5_SET(fte_match_set_misc,
2262 misc_c, outer_ipv6_flow_label, mask);
2263 MLX5_SET(fte_match_set_misc,
2264 misc_v, outer_ipv6_flow_label, val);
2265 }
2266}
2267
Maor Gottliebca0d4752016-08-30 16:58:35 +03002268static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
2269{
2270 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
2271 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
2272 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
2273 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
2274}
2275
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002276#define LAST_ETH_FIELD vlan_tag
2277#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03002278#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002279#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002280#define LAST_TCP_UDP_FIELD src_port
Moses Reubenffb30d82016-11-14 19:04:50 +02002281#define LAST_TUNNEL_FIELD tunnel_id
Moses Reuben2ac693f2017-01-18 14:59:50 +02002282#define LAST_FLOW_TAG_FIELD tag_id
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002283#define LAST_DROP_FIELD size
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002284
2285/* Field is the last supported field */
2286#define FIELDS_NOT_SUPPORTED(filter, field)\
2287 memchr_inv((void *)&filter.field +\
2288 sizeof(filter.field), 0,\
2289 sizeof(filter) -\
2290 offsetof(typeof(filter), field) -\
2291 sizeof(filter.field))
2292
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002293#define IPV4_VERSION 4
2294#define IPV6_VERSION 6
2295static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
2296 u32 *match_v, const union ib_flow_spec *ib_spec,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002297 u32 *tag_id, bool *is_drop)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002298{
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002299 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
2300 misc_parameters);
2301 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
2302 misc_parameters);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002303 void *headers_c;
2304 void *headers_v;
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002305 int match_ipv;
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002306
Moses Reuben2d1e6972016-11-14 19:04:52 +02002307 if (ib_spec->type & IB_FLOW_SPEC_INNER) {
2308 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
2309 inner_headers);
2310 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
2311 inner_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002312 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2313 ft_field_support.inner_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002314 } else {
2315 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
2316 outer_headers);
2317 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
2318 outer_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002319 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2320 ft_field_support.outer_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002321 }
2322
2323 switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002324 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002325 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002326 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002327
Moses Reuben2d1e6972016-11-14 19:04:52 +02002328 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002329 dmac_47_16),
2330 ib_spec->eth.mask.dst_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002331 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002332 dmac_47_16),
2333 ib_spec->eth.val.dst_mac);
2334
Moses Reuben2d1e6972016-11-14 19:04:52 +02002335 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottliebee3da802016-09-12 19:16:24 +03002336 smac_47_16),
2337 ib_spec->eth.mask.src_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002338 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottliebee3da802016-09-12 19:16:24 +03002339 smac_47_16),
2340 ib_spec->eth.val.src_mac);
2341
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002342 if (ib_spec->eth.mask.vlan_tag) {
Moses Reuben2d1e6972016-11-14 19:04:52 +02002343 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03002344 cvlan_tag, 1);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002345 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03002346 cvlan_tag, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002347
Moses Reuben2d1e6972016-11-14 19:04:52 +02002348 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002349 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002350 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002351 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
2352
Moses Reuben2d1e6972016-11-14 19:04:52 +02002353 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002354 first_cfi,
2355 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002356 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002357 first_cfi,
2358 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
2359
Moses Reuben2d1e6972016-11-14 19:04:52 +02002360 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002361 first_prio,
2362 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002363 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002364 first_prio,
2365 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
2366 }
Moses Reuben2d1e6972016-11-14 19:04:52 +02002367 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002368 ethertype, ntohs(ib_spec->eth.mask.ether_type));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002369 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002370 ethertype, ntohs(ib_spec->eth.val.ether_type));
2371 break;
2372 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002373 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002374 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002375
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002376 if (match_ipv) {
2377 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2378 ip_version, 0xf);
2379 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2380 ip_version, IPV4_VERSION);
2381 } else {
2382 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2383 ethertype, 0xffff);
2384 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2385 ethertype, ETH_P_IP);
2386 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002387
Moses Reuben2d1e6972016-11-14 19:04:52 +02002388 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002389 src_ipv4_src_ipv6.ipv4_layout.ipv4),
2390 &ib_spec->ipv4.mask.src_ip,
2391 sizeof(ib_spec->ipv4.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002392 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002393 src_ipv4_src_ipv6.ipv4_layout.ipv4),
2394 &ib_spec->ipv4.val.src_ip,
2395 sizeof(ib_spec->ipv4.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002396 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002397 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
2398 &ib_spec->ipv4.mask.dst_ip,
2399 sizeof(ib_spec->ipv4.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002400 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002401 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
2402 &ib_spec->ipv4.val.dst_ip,
2403 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03002404
Moses Reuben2d1e6972016-11-14 19:04:52 +02002405 set_tos(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002406 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
2407
Moses Reuben2d1e6972016-11-14 19:04:52 +02002408 set_proto(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002409 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002410 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002411 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002412 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002413 return -EOPNOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002414
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002415 if (match_ipv) {
2416 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2417 ip_version, 0xf);
2418 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2419 ip_version, IPV6_VERSION);
2420 } else {
2421 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2422 ethertype, 0xffff);
2423 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2424 ethertype, ETH_P_IPV6);
2425 }
Maor Gottlieb026bae02016-06-17 15:14:51 +03002426
Moses Reuben2d1e6972016-11-14 19:04:52 +02002427 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002428 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2429 &ib_spec->ipv6.mask.src_ip,
2430 sizeof(ib_spec->ipv6.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002431 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002432 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2433 &ib_spec->ipv6.val.src_ip,
2434 sizeof(ib_spec->ipv6.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002435 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002436 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2437 &ib_spec->ipv6.mask.dst_ip,
2438 sizeof(ib_spec->ipv6.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002439 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002440 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2441 &ib_spec->ipv6.val.dst_ip,
2442 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002443
Moses Reuben2d1e6972016-11-14 19:04:52 +02002444 set_tos(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002445 ib_spec->ipv6.mask.traffic_class,
2446 ib_spec->ipv6.val.traffic_class);
2447
Moses Reuben2d1e6972016-11-14 19:04:52 +02002448 set_proto(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002449 ib_spec->ipv6.mask.next_hdr,
2450 ib_spec->ipv6.val.next_hdr);
2451
Moses Reuben2d1e6972016-11-14 19:04:52 +02002452 set_flow_label(misc_params_c, misc_params_v,
2453 ntohl(ib_spec->ipv6.mask.flow_label),
2454 ntohl(ib_spec->ipv6.val.flow_label),
2455 ib_spec->type & IB_FLOW_SPEC_INNER);
2456
Maor Gottlieb026bae02016-06-17 15:14:51 +03002457 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002458 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002459 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2460 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002461 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002462
Moses Reuben2d1e6972016-11-14 19:04:52 +02002463 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002464 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002465 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002466 IPPROTO_TCP);
2467
Moses Reuben2d1e6972016-11-14 19:04:52 +02002468 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002469 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002470 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002471 ntohs(ib_spec->tcp_udp.val.src_port));
2472
Moses Reuben2d1e6972016-11-14 19:04:52 +02002473 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002474 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002475 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002476 ntohs(ib_spec->tcp_udp.val.dst_port));
2477 break;
2478 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002479 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2480 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002481 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002482
Moses Reuben2d1e6972016-11-14 19:04:52 +02002483 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002484 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002485 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002486 IPPROTO_UDP);
2487
Moses Reuben2d1e6972016-11-14 19:04:52 +02002488 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002489 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002490 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002491 ntohs(ib_spec->tcp_udp.val.src_port));
2492
Moses Reuben2d1e6972016-11-14 19:04:52 +02002493 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002494 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002495 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002496 ntohs(ib_spec->tcp_udp.val.dst_port));
2497 break;
Moses Reubenffb30d82016-11-14 19:04:50 +02002498 case IB_FLOW_SPEC_VXLAN_TUNNEL:
2499 if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
2500 LAST_TUNNEL_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002501 return -EOPNOTSUPP;
Moses Reubenffb30d82016-11-14 19:04:50 +02002502
2503 MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
2504 ntohl(ib_spec->tunnel.mask.tunnel_id));
2505 MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
2506 ntohl(ib_spec->tunnel.val.tunnel_id));
2507 break;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002508 case IB_FLOW_SPEC_ACTION_TAG:
2509 if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
2510 LAST_FLOW_TAG_FIELD))
2511 return -EOPNOTSUPP;
2512 if (ib_spec->flow_tag.tag_id >= BIT(24))
2513 return -EINVAL;
2514
2515 *tag_id = ib_spec->flow_tag.tag_id;
2516 break;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002517 case IB_FLOW_SPEC_ACTION_DROP:
2518 if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
2519 LAST_DROP_FIELD))
2520 return -EOPNOTSUPP;
2521 *is_drop = true;
2522 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002523 default:
2524 return -EINVAL;
2525 }
2526
2527 return 0;
2528}
2529
2530/* If a flow could catch both multicast and unicast packets,
2531 * it won't fall into the multicast flow steering table and this rule
2532 * could steal other multicast packets.
2533 */
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002534static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002535{
Yishai Hadas81e30882017-06-08 16:15:09 +03002536 union ib_flow_spec *flow_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002537
2538 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002539 ib_attr->num_of_specs < 1)
2540 return false;
2541
Yishai Hadas81e30882017-06-08 16:15:09 +03002542 flow_spec = (union ib_flow_spec *)(ib_attr + 1);
2543 if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
2544 struct ib_flow_spec_ipv4 *ipv4_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002545
Yishai Hadas81e30882017-06-08 16:15:09 +03002546 ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
2547 if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
2548 return true;
2549
2550 return false;
2551 }
2552
2553 if (flow_spec->type == IB_FLOW_SPEC_ETH) {
2554 struct ib_flow_spec_eth *eth_spec;
2555
2556 eth_spec = (struct ib_flow_spec_eth *)flow_spec;
2557 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
2558 is_multicast_ether_addr(eth_spec->val.dst_mac);
2559 }
2560
2561 return false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002562}
2563
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002564static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
2565 const struct ib_flow_attr *flow_attr,
Ariel Levkovich0f750962017-04-03 13:11:02 +03002566 bool check_inner)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002567{
2568 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002569 int match_ipv = check_inner ?
2570 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2571 ft_field_support.inner_ip_version) :
2572 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2573 ft_field_support.outer_ip_version);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002574 int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
2575 bool ipv4_spec_valid, ipv6_spec_valid;
2576 unsigned int ip_spec_type = 0;
2577 bool has_ethertype = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002578 unsigned int spec_index;
Ariel Levkovich0f750962017-04-03 13:11:02 +03002579 bool mask_valid = true;
2580 u16 eth_type = 0;
2581 bool type_valid;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002582
2583 /* Validate that ethertype is correct */
2584 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002585 if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002586 ib_spec->eth.mask.ether_type) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002587 mask_valid = (ib_spec->eth.mask.ether_type ==
2588 htons(0xffff));
2589 has_ethertype = true;
2590 eth_type = ntohs(ib_spec->eth.val.ether_type);
2591 } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
2592 (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
2593 ip_spec_type = ib_spec->type;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002594 }
2595 ib_spec = (void *)ib_spec + ib_spec->size;
2596 }
Ariel Levkovich0f750962017-04-03 13:11:02 +03002597
2598 type_valid = (!has_ethertype) || (!ip_spec_type);
2599 if (!type_valid && mask_valid) {
2600 ipv4_spec_valid = (eth_type == ETH_P_IP) &&
2601 (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
2602 ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
2603 (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002604
2605 type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
2606 (((eth_type == ETH_P_MPLS_UC) ||
2607 (eth_type == ETH_P_MPLS_MC)) && match_ipv);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002608 }
2609
2610 return type_valid;
2611}
2612
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002613static bool is_valid_attr(struct mlx5_core_dev *mdev,
2614 const struct ib_flow_attr *flow_attr)
Ariel Levkovich0f750962017-04-03 13:11:02 +03002615{
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002616 return is_valid_ethertype(mdev, flow_attr, false) &&
2617 is_valid_ethertype(mdev, flow_attr, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002618}
2619
2620static void put_flow_table(struct mlx5_ib_dev *dev,
2621 struct mlx5_ib_flow_prio *prio, bool ft_added)
2622{
2623 prio->refcount -= !!ft_added;
2624 if (!prio->refcount) {
2625 mlx5_destroy_flow_table(prio->flow_table);
2626 prio->flow_table = NULL;
2627 }
2628}
2629
2630static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
2631{
2632 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
2633 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
2634 struct mlx5_ib_flow_handler,
2635 ibflow);
2636 struct mlx5_ib_flow_handler *iter, *tmp;
2637
2638 mutex_lock(&dev->flow_db.lock);
2639
2640 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00002641 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002642 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002643 list_del(&iter->list);
2644 kfree(iter);
2645 }
2646
Mark Bloch74491de2016-08-31 11:24:25 +00002647 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002648 put_flow_table(dev, handler->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002649 mutex_unlock(&dev->flow_db.lock);
2650
2651 kfree(handler);
2652
2653 return 0;
2654}
2655
Maor Gottlieb35d190112016-03-07 18:51:47 +02002656static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
2657{
2658 priority *= 2;
2659 if (!dont_trap)
2660 priority++;
2661 return priority;
2662}
2663
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002664enum flow_table_type {
2665 MLX5_IB_FT_RX,
2666 MLX5_IB_FT_TX
2667};
2668
Maor Gottlieb00b7c2a2017-03-29 06:09:01 +03002669#define MLX5_FS_MAX_TYPES 6
2670#define MLX5_FS_MAX_ENTRIES BIT(16)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002671static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002672 struct ib_flow_attr *flow_attr,
2673 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002674{
Maor Gottlieb35d190112016-03-07 18:51:47 +02002675 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002676 struct mlx5_flow_namespace *ns = NULL;
2677 struct mlx5_ib_flow_prio *prio;
2678 struct mlx5_flow_table *ft;
Maor Gottliebdac388e2017-03-29 06:09:00 +03002679 int max_table_size;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002680 int num_entries;
2681 int num_groups;
2682 int priority;
2683 int err = 0;
2684
Maor Gottliebdac388e2017-03-29 06:09:00 +03002685 max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2686 log_max_ft_size));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002687 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002688 if (flow_is_multicast_only(flow_attr) &&
2689 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002690 priority = MLX5_IB_FLOW_MCAST_PRIO;
2691 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02002692 priority = ib_prio_to_core_prio(flow_attr->priority,
2693 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002694 ns = mlx5_get_flow_namespace(dev->mdev,
2695 MLX5_FLOW_NAMESPACE_BYPASS);
2696 num_entries = MLX5_FS_MAX_ENTRIES;
2697 num_groups = MLX5_FS_MAX_TYPES;
2698 prio = &dev->flow_db.prios[priority];
2699 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2700 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2701 ns = mlx5_get_flow_namespace(dev->mdev,
2702 MLX5_FLOW_NAMESPACE_LEFTOVERS);
2703 build_leftovers_ft_param(&priority,
2704 &num_entries,
2705 &num_groups);
2706 prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002707 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2708 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
2709 allow_sniffer_and_nic_rx_shared_tir))
2710 return ERR_PTR(-ENOTSUPP);
2711
2712 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
2713 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
2714 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
2715
2716 prio = &dev->flow_db.sniffer[ft_type];
2717 priority = 0;
2718 num_entries = 1;
2719 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002720 }
2721
2722 if (!ns)
2723 return ERR_PTR(-ENOTSUPP);
2724
Maor Gottliebdac388e2017-03-29 06:09:00 +03002725 if (num_entries > max_table_size)
2726 return ERR_PTR(-ENOMEM);
2727
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002728 ft = prio->flow_table;
2729 if (!ft) {
2730 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
2731 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03002732 num_groups,
Hadar Hen Zionc9f1b072016-11-07 15:14:44 +02002733 0, 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002734
2735 if (!IS_ERR(ft)) {
2736 prio->refcount = 0;
2737 prio->flow_table = ft;
2738 } else {
2739 err = PTR_ERR(ft);
2740 }
2741 }
2742
2743 return err ? ERR_PTR(err) : prio;
2744}
2745
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002746static void set_underlay_qp(struct mlx5_ib_dev *dev,
2747 struct mlx5_flow_spec *spec,
2748 u32 underlay_qpn)
2749{
2750 void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
2751 spec->match_criteria,
2752 misc_parameters);
2753 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
2754 misc_parameters);
2755
2756 if (underlay_qpn &&
2757 MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2758 ft_field_support.bth_dst_qp)) {
2759 MLX5_SET(fte_match_set_misc,
2760 misc_params_v, bth_dst_qp, underlay_qpn);
2761 MLX5_SET(fte_match_set_misc,
2762 misc_params_c, bth_dst_qp, 0xffffff);
2763 }
2764}
2765
2766static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
2767 struct mlx5_ib_flow_prio *ft_prio,
2768 const struct ib_flow_attr *flow_attr,
2769 struct mlx5_flow_destination *dst,
2770 u32 underlay_qpn)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002771{
2772 struct mlx5_flow_table *ft = ft_prio->flow_table;
2773 struct mlx5_ib_flow_handler *handler;
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002774 struct mlx5_flow_act flow_act = {0};
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002775 struct mlx5_flow_spec *spec;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002776 struct mlx5_flow_destination *rule_dst = dst;
Maor Gottliebdd063d02016-08-28 14:16:32 +03002777 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002778 unsigned int spec_index;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002779 u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002780 bool is_drop = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002781 int err = 0;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002782 int dest_num = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002783
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002784 if (!is_valid_attr(dev->mdev, flow_attr))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002785 return ERR_PTR(-EINVAL);
2786
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002787 spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002788 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002789 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002790 err = -ENOMEM;
2791 goto free;
2792 }
2793
2794 INIT_LIST_HEAD(&handler->list);
2795
2796 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002797 err = parse_flow_attr(dev->mdev, spec->match_criteria,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002798 spec->match_value,
2799 ib_flow, &flow_tag, &is_drop);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002800 if (err < 0)
2801 goto free;
2802
2803 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
2804 }
2805
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002806 if (!flow_is_multicast_only(flow_attr))
2807 set_underlay_qp(dev, spec, underlay_qpn);
2808
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002809 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002810 if (is_drop) {
2811 flow_act.action = MLX5_FLOW_CONTEXT_ACTION_DROP;
2812 rule_dst = NULL;
2813 dest_num = 0;
2814 } else {
2815 flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
2816 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
2817 }
Moses Reuben2ac693f2017-01-18 14:59:50 +02002818
2819 if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
2820 (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2821 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
2822 mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
2823 flow_tag, flow_attr->type);
2824 err = -EINVAL;
2825 goto free;
2826 }
2827 flow_act.flow_tag = flow_tag;
Mark Bloch74491de2016-08-31 11:24:25 +00002828 handler->rule = mlx5_add_flow_rules(ft, spec,
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002829 &flow_act,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002830 rule_dst, dest_num);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002831
2832 if (IS_ERR(handler->rule)) {
2833 err = PTR_ERR(handler->rule);
2834 goto free;
2835 }
2836
Maor Gottliebd9d49802016-08-28 14:16:33 +03002837 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002838 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002839
2840 ft_prio->flow_table = ft;
2841free:
2842 if (err)
2843 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002844 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002845 return err ? ERR_PTR(err) : handler;
2846}
2847
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002848static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
2849 struct mlx5_ib_flow_prio *ft_prio,
2850 const struct ib_flow_attr *flow_attr,
2851 struct mlx5_flow_destination *dst)
2852{
2853 return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0);
2854}
2855
Maor Gottlieb35d190112016-03-07 18:51:47 +02002856static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
2857 struct mlx5_ib_flow_prio *ft_prio,
2858 struct ib_flow_attr *flow_attr,
2859 struct mlx5_flow_destination *dst)
2860{
2861 struct mlx5_ib_flow_handler *handler_dst = NULL;
2862 struct mlx5_ib_flow_handler *handler = NULL;
2863
2864 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
2865 if (!IS_ERR(handler)) {
2866 handler_dst = create_flow_rule(dev, ft_prio,
2867 flow_attr, dst);
2868 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002869 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002870 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02002871 kfree(handler);
2872 handler = handler_dst;
2873 } else {
2874 list_add(&handler_dst->list, &handler->list);
2875 }
2876 }
2877
2878 return handler;
2879}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002880enum {
2881 LEFTOVERS_MC,
2882 LEFTOVERS_UC,
2883};
2884
2885static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
2886 struct mlx5_ib_flow_prio *ft_prio,
2887 struct ib_flow_attr *flow_attr,
2888 struct mlx5_flow_destination *dst)
2889{
2890 struct mlx5_ib_flow_handler *handler_ucast = NULL;
2891 struct mlx5_ib_flow_handler *handler = NULL;
2892
2893 static struct {
2894 struct ib_flow_attr flow_attr;
2895 struct ib_flow_spec_eth eth_flow;
2896 } leftovers_specs[] = {
2897 [LEFTOVERS_MC] = {
2898 .flow_attr = {
2899 .num_of_specs = 1,
2900 .size = sizeof(leftovers_specs[0])
2901 },
2902 .eth_flow = {
2903 .type = IB_FLOW_SPEC_ETH,
2904 .size = sizeof(struct ib_flow_spec_eth),
2905 .mask = {.dst_mac = {0x1} },
2906 .val = {.dst_mac = {0x1} }
2907 }
2908 },
2909 [LEFTOVERS_UC] = {
2910 .flow_attr = {
2911 .num_of_specs = 1,
2912 .size = sizeof(leftovers_specs[0])
2913 },
2914 .eth_flow = {
2915 .type = IB_FLOW_SPEC_ETH,
2916 .size = sizeof(struct ib_flow_spec_eth),
2917 .mask = {.dst_mac = {0x1} },
2918 .val = {.dst_mac = {} }
2919 }
2920 }
2921 };
2922
2923 handler = create_flow_rule(dev, ft_prio,
2924 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2925 dst);
2926 if (!IS_ERR(handler) &&
2927 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2928 handler_ucast = create_flow_rule(dev, ft_prio,
2929 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2930 dst);
2931 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002932 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002933 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002934 kfree(handler);
2935 handler = handler_ucast;
2936 } else {
2937 list_add(&handler_ucast->list, &handler->list);
2938 }
2939 }
2940
2941 return handler;
2942}
2943
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002944static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2945 struct mlx5_ib_flow_prio *ft_rx,
2946 struct mlx5_ib_flow_prio *ft_tx,
2947 struct mlx5_flow_destination *dst)
2948{
2949 struct mlx5_ib_flow_handler *handler_rx;
2950 struct mlx5_ib_flow_handler *handler_tx;
2951 int err;
2952 static const struct ib_flow_attr flow_attr = {
2953 .num_of_specs = 0,
2954 .size = sizeof(flow_attr)
2955 };
2956
2957 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2958 if (IS_ERR(handler_rx)) {
2959 err = PTR_ERR(handler_rx);
2960 goto err;
2961 }
2962
2963 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
2964 if (IS_ERR(handler_tx)) {
2965 err = PTR_ERR(handler_tx);
2966 goto err_tx;
2967 }
2968
2969 list_add(&handler_tx->list, &handler_rx->list);
2970
2971 return handler_rx;
2972
2973err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00002974 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002975 ft_rx->refcount--;
2976 kfree(handler_rx);
2977err:
2978 return ERR_PTR(err);
2979}
2980
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002981static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
2982 struct ib_flow_attr *flow_attr,
2983 int domain)
2984{
2985 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002986 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002987 struct mlx5_ib_flow_handler *handler = NULL;
2988 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002989 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002990 struct mlx5_ib_flow_prio *ft_prio;
2991 int err;
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002992 int underlay_qpn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002993
2994 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
Maor Gottliebdac388e2017-03-29 06:09:00 +03002995 return ERR_PTR(-ENOMEM);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002996
2997 if (domain != IB_FLOW_DOMAIN_USER ||
Daniel Jurgens508562d2018-01-04 17:25:34 +02002998 flow_attr->port > dev->num_ports ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02002999 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003000 return ERR_PTR(-EINVAL);
3001
3002 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
3003 if (!dst)
3004 return ERR_PTR(-ENOMEM);
3005
3006 mutex_lock(&dev->flow_db.lock);
3007
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003008 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003009 if (IS_ERR(ft_prio)) {
3010 err = PTR_ERR(ft_prio);
3011 goto unlock;
3012 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003013 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
3014 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
3015 if (IS_ERR(ft_prio_tx)) {
3016 err = PTR_ERR(ft_prio_tx);
3017 ft_prio_tx = NULL;
3018 goto destroy_ft;
3019 }
3020 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003021
3022 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03003023 if (mqp->flags & MLX5_IB_QP_RSS)
3024 dst->tir_num = mqp->rss_qp.tirn;
3025 else
3026 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003027
3028 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02003029 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
3030 handler = create_dont_trap_rule(dev, ft_prio,
3031 flow_attr, dst);
3032 } else {
Yishai Hadasa550ddf2017-08-17 15:52:33 +03003033 underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
3034 mqp->underlay_qpn : 0;
3035 handler = _create_flow_rule(dev, ft_prio, flow_attr,
3036 dst, underlay_qpn);
Maor Gottlieb35d190112016-03-07 18:51:47 +02003037 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003038 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
3039 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
3040 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
3041 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003042 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
3043 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003044 } else {
3045 err = -EINVAL;
3046 goto destroy_ft;
3047 }
3048
3049 if (IS_ERR(handler)) {
3050 err = PTR_ERR(handler);
3051 handler = NULL;
3052 goto destroy_ft;
3053 }
3054
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003055 mutex_unlock(&dev->flow_db.lock);
3056 kfree(dst);
3057
3058 return &handler->ibflow;
3059
3060destroy_ft:
3061 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003062 if (ft_prio_tx)
3063 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003064unlock:
3065 mutex_unlock(&dev->flow_db.lock);
3066 kfree(dst);
3067 kfree(handler);
3068 return ERR_PTR(err);
3069}
3070
Eli Cohene126ba92013-07-07 17:25:49 +03003071static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
3072{
3073 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Yishai Hadas81e30882017-06-08 16:15:09 +03003074 struct mlx5_ib_qp *mqp = to_mqp(ibqp);
Eli Cohene126ba92013-07-07 17:25:49 +03003075 int err;
3076
Yishai Hadas81e30882017-06-08 16:15:09 +03003077 if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
3078 mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
3079 return -EOPNOTSUPP;
3080 }
3081
Jack Morgenstein9603b612014-07-28 23:30:22 +03003082 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03003083 if (err)
3084 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
3085 ibqp->qp_num, gid->raw);
3086
3087 return err;
3088}
3089
3090static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
3091{
3092 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
3093 int err;
3094
Jack Morgenstein9603b612014-07-28 23:30:22 +03003095 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03003096 if (err)
3097 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
3098 ibqp->qp_num, gid->raw);
3099
3100 return err;
3101}
3102
3103static int init_node_data(struct mlx5_ib_dev *dev)
3104{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003105 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03003106
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003107 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03003108 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003109 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03003110
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003111 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03003112
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003113 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03003114}
3115
3116static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
3117 char *buf)
3118{
3119 struct mlx5_ib_dev *dev =
3120 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3121
Jack Morgenstein9603b612014-07-28 23:30:22 +03003122 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03003123}
3124
3125static ssize_t show_reg_pages(struct device *device,
3126 struct device_attribute *attr, char *buf)
3127{
3128 struct mlx5_ib_dev *dev =
3129 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3130
Haggai Eran6aec21f2014-12-11 17:04:23 +02003131 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03003132}
3133
3134static ssize_t show_hca(struct device *device, struct device_attribute *attr,
3135 char *buf)
3136{
3137 struct mlx5_ib_dev *dev =
3138 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03003139 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03003140}
3141
Eli Cohene126ba92013-07-07 17:25:49 +03003142static ssize_t show_rev(struct device *device, struct device_attribute *attr,
3143 char *buf)
3144{
3145 struct mlx5_ib_dev *dev =
3146 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03003147 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03003148}
3149
3150static ssize_t show_board(struct device *device, struct device_attribute *attr,
3151 char *buf)
3152{
3153 struct mlx5_ib_dev *dev =
3154 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3155 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03003156 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03003157}
3158
3159static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003160static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
3161static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
3162static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
3163static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
3164
3165static struct device_attribute *mlx5_class_attributes[] = {
3166 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03003167 &dev_attr_hca_type,
3168 &dev_attr_board_id,
3169 &dev_attr_fw_pages,
3170 &dev_attr_reg_pages,
3171};
3172
Haggai Eran7722f472016-02-29 15:45:07 +02003173static void pkey_change_handler(struct work_struct *work)
3174{
3175 struct mlx5_ib_port_resources *ports =
3176 container_of(work, struct mlx5_ib_port_resources,
3177 pkey_change_work);
3178
3179 mutex_lock(&ports->devr->mutex);
3180 mlx5_ib_gsi_pkey_change(ports->gsi);
3181 mutex_unlock(&ports->devr->mutex);
3182}
3183
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003184static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
3185{
3186 struct mlx5_ib_qp *mqp;
3187 struct mlx5_ib_cq *send_mcq, *recv_mcq;
3188 struct mlx5_core_cq *mcq;
3189 struct list_head cq_armed_list;
3190 unsigned long flags_qp;
3191 unsigned long flags_cq;
3192 unsigned long flags;
3193
3194 INIT_LIST_HEAD(&cq_armed_list);
3195
3196 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
3197 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
3198 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
3199 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
3200 if (mqp->sq.tail != mqp->sq.head) {
3201 send_mcq = to_mcq(mqp->ibqp.send_cq);
3202 spin_lock_irqsave(&send_mcq->lock, flags_cq);
3203 if (send_mcq->mcq.comp &&
3204 mqp->ibqp.send_cq->comp_handler) {
3205 if (!send_mcq->mcq.reset_notify_added) {
3206 send_mcq->mcq.reset_notify_added = 1;
3207 list_add_tail(&send_mcq->mcq.reset_notify,
3208 &cq_armed_list);
3209 }
3210 }
3211 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
3212 }
3213 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
3214 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
3215 /* no handling is needed for SRQ */
3216 if (!mqp->ibqp.srq) {
3217 if (mqp->rq.tail != mqp->rq.head) {
3218 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
3219 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
3220 if (recv_mcq->mcq.comp &&
3221 mqp->ibqp.recv_cq->comp_handler) {
3222 if (!recv_mcq->mcq.reset_notify_added) {
3223 recv_mcq->mcq.reset_notify_added = 1;
3224 list_add_tail(&recv_mcq->mcq.reset_notify,
3225 &cq_armed_list);
3226 }
3227 }
3228 spin_unlock_irqrestore(&recv_mcq->lock,
3229 flags_cq);
3230 }
3231 }
3232 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
3233 }
3234 /*At that point all inflight post send were put to be executed as of we
3235 * lock/unlock above locks Now need to arm all involved CQs.
3236 */
3237 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
3238 mcq->comp(mcq);
3239 }
3240 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
3241}
3242
Maor Gottlieb03404e82017-05-30 10:29:13 +03003243static void delay_drop_handler(struct work_struct *work)
3244{
3245 int err;
3246 struct mlx5_ib_delay_drop *delay_drop =
3247 container_of(work, struct mlx5_ib_delay_drop,
3248 delay_drop_work);
3249
Maor Gottliebfe248c32017-05-30 10:29:14 +03003250 atomic_inc(&delay_drop->events_cnt);
3251
Maor Gottlieb03404e82017-05-30 10:29:13 +03003252 mutex_lock(&delay_drop->lock);
3253 err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
3254 delay_drop->timeout);
3255 if (err) {
3256 mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
3257 delay_drop->timeout);
3258 delay_drop->activate = false;
3259 }
3260 mutex_unlock(&delay_drop->lock);
3261}
3262
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003263static void mlx5_ib_handle_event(struct work_struct *_work)
Eli Cohene126ba92013-07-07 17:25:49 +03003264{
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003265 struct mlx5_ib_event_work *work =
3266 container_of(_work, struct mlx5_ib_event_work, work);
3267 struct mlx5_ib_dev *ibdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003268 struct ib_event ibev;
Eli Cohendbaaff22016-10-27 16:36:44 +03003269 bool fatal = false;
Daniel Jurgensaba46212018-02-25 13:39:53 +02003270 u8 port = (u8)work->param;
Eli Cohene126ba92013-07-07 17:25:49 +03003271
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003272 if (mlx5_core_is_mp_slave(work->dev)) {
3273 ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
3274 if (!ibdev)
3275 goto out;
3276 } else {
3277 ibdev = work->context;
3278 }
3279
3280 switch (work->event) {
Eli Cohene126ba92013-07-07 17:25:49 +03003281 case MLX5_DEV_EVENT_SYS_ERROR:
Eli Cohene126ba92013-07-07 17:25:49 +03003282 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003283 mlx5_ib_handle_internal_error(ibdev);
Eli Cohendbaaff22016-10-27 16:36:44 +03003284 fatal = true;
Eli Cohene126ba92013-07-07 17:25:49 +03003285 break;
3286
3287 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03003288 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03003289 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Aviv Heller5ec8c832016-09-18 20:48:00 +03003290 /* In RoCE, port up/down events are handled in
3291 * mlx5_netdev_event().
3292 */
3293 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
3294 IB_LINK_LAYER_ETHERNET)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003295 goto out;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003296
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003297 ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
Aviv Heller5ec8c832016-09-18 20:48:00 +03003298 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03003299 break;
3300
Eli Cohene126ba92013-07-07 17:25:49 +03003301 case MLX5_DEV_EVENT_LID_CHANGE:
3302 ibev.event = IB_EVENT_LID_CHANGE;
Eli Cohene126ba92013-07-07 17:25:49 +03003303 break;
3304
3305 case MLX5_DEV_EVENT_PKEY_CHANGE:
3306 ibev.event = IB_EVENT_PKEY_CHANGE;
Haggai Eran7722f472016-02-29 15:45:07 +02003307 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003308 break;
3309
3310 case MLX5_DEV_EVENT_GUID_CHANGE:
3311 ibev.event = IB_EVENT_GID_CHANGE;
Eli Cohene126ba92013-07-07 17:25:49 +03003312 break;
3313
3314 case MLX5_DEV_EVENT_CLIENT_REREG:
3315 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Eli Cohene126ba92013-07-07 17:25:49 +03003316 break;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003317 case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
3318 schedule_work(&ibdev->delay_drop.delay_drop_work);
3319 goto out;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03003320 default:
Maor Gottlieb03404e82017-05-30 10:29:13 +03003321 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003322 }
3323
3324 ibev.device = &ibdev->ib_dev;
3325 ibev.element.port_num = port;
3326
Daniel Jurgensaba46212018-02-25 13:39:53 +02003327 if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
Eli Cohena0c84c32013-09-11 16:35:27 +03003328 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
Maor Gottlieb03404e82017-05-30 10:29:13 +03003329 goto out;
Eli Cohena0c84c32013-09-11 16:35:27 +03003330 }
3331
Eli Cohene126ba92013-07-07 17:25:49 +03003332 if (ibdev->ib_active)
3333 ib_dispatch_event(&ibev);
Eli Cohendbaaff22016-10-27 16:36:44 +03003334
3335 if (fatal)
3336 ibdev->ib_active = false;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003337out:
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003338 kfree(work);
3339}
3340
3341static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
3342 enum mlx5_dev_event event, unsigned long param)
3343{
3344 struct mlx5_ib_event_work *work;
3345
3346 work = kmalloc(sizeof(*work), GFP_ATOMIC);
Leon Romanovsky10bea9c2018-01-19 13:07:11 +02003347 if (!work)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003348 return;
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003349
Leon Romanovsky10bea9c2018-01-19 13:07:11 +02003350 INIT_WORK(&work->work, mlx5_ib_handle_event);
3351 work->dev = dev;
3352 work->param = param;
3353 work->context = context;
3354 work->event = event;
3355
3356 queue_work(mlx5_ib_event_wq, &work->work);
Eli Cohene126ba92013-07-07 17:25:49 +03003357}
3358
Maor Gottliebc43f1112017-01-18 14:10:33 +02003359static int set_has_smi_cap(struct mlx5_ib_dev *dev)
3360{
3361 struct mlx5_hca_vport_context vport_ctx;
3362 int err;
3363 int port;
3364
Daniel Jurgens508562d2018-01-04 17:25:34 +02003365 for (port = 1; port <= dev->num_ports; port++) {
Maor Gottliebc43f1112017-01-18 14:10:33 +02003366 dev->mdev->port_caps[port - 1].has_smi = false;
3367 if (MLX5_CAP_GEN(dev->mdev, port_type) ==
3368 MLX5_CAP_PORT_TYPE_IB) {
3369 if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
3370 err = mlx5_query_hca_vport_context(dev->mdev, 0,
3371 port, 0,
3372 &vport_ctx);
3373 if (err) {
3374 mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
3375 port, err);
3376 return err;
3377 }
3378 dev->mdev->port_caps[port - 1].has_smi =
3379 vport_ctx.has_smi;
3380 } else {
3381 dev->mdev->port_caps[port - 1].has_smi = true;
3382 }
3383 }
3384 }
3385 return 0;
3386}
3387
Eli Cohene126ba92013-07-07 17:25:49 +03003388static void get_ext_port_caps(struct mlx5_ib_dev *dev)
3389{
3390 int port;
3391
Daniel Jurgens508562d2018-01-04 17:25:34 +02003392 for (port = 1; port <= dev->num_ports; port++)
Eli Cohene126ba92013-07-07 17:25:49 +03003393 mlx5_query_ext_port_caps(dev, port);
3394}
3395
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003396static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
Eli Cohene126ba92013-07-07 17:25:49 +03003397{
3398 struct ib_device_attr *dprops = NULL;
3399 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03003400 int err = -ENOMEM;
Matan Barak2528e332015-06-11 16:35:25 +03003401 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03003402
3403 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
3404 if (!pprops)
3405 goto out;
3406
3407 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
3408 if (!dprops)
3409 goto out;
3410
Maor Gottliebc43f1112017-01-18 14:10:33 +02003411 err = set_has_smi_cap(dev);
3412 if (err)
3413 goto out;
3414
Matan Barak2528e332015-06-11 16:35:25 +03003415 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03003416 if (err) {
3417 mlx5_ib_warn(dev, "query_device failed %d\n", err);
3418 goto out;
3419 }
3420
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003421 memset(pprops, 0, sizeof(*pprops));
3422 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
3423 if (err) {
3424 mlx5_ib_warn(dev, "query_port %d failed %d\n",
3425 port, err);
3426 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003427 }
3428
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003429 dev->mdev->port_caps[port - 1].pkey_table_len =
3430 dprops->max_pkeys;
3431 dev->mdev->port_caps[port - 1].gid_table_len =
3432 pprops->gid_tbl_len;
3433 mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
3434 port, dprops->max_pkeys, pprops->gid_tbl_len);
3435
Eli Cohene126ba92013-07-07 17:25:49 +03003436out:
3437 kfree(pprops);
3438 kfree(dprops);
3439
3440 return err;
3441}
3442
3443static void destroy_umrc_res(struct mlx5_ib_dev *dev)
3444{
3445 int err;
3446
3447 err = mlx5_mr_cache_cleanup(dev);
3448 if (err)
3449 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
3450
3451 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003452 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003453 ib_dealloc_pd(dev->umrc.pd);
3454}
3455
3456enum {
3457 MAX_UMR_WR = 128,
3458};
3459
3460static int create_umr_res(struct mlx5_ib_dev *dev)
3461{
3462 struct ib_qp_init_attr *init_attr = NULL;
3463 struct ib_qp_attr *attr = NULL;
3464 struct ib_pd *pd;
3465 struct ib_cq *cq;
3466 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03003467 int ret;
3468
3469 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
3470 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
3471 if (!attr || !init_attr) {
3472 ret = -ENOMEM;
3473 goto error_0;
3474 }
3475
Christoph Hellwiged082d32016-09-05 12:56:17 +02003476 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03003477 if (IS_ERR(pd)) {
3478 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
3479 ret = PTR_ERR(pd);
3480 goto error_0;
3481 }
3482
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003483 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03003484 if (IS_ERR(cq)) {
3485 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
3486 ret = PTR_ERR(cq);
3487 goto error_2;
3488 }
Eli Cohene126ba92013-07-07 17:25:49 +03003489
3490 init_attr->send_cq = cq;
3491 init_attr->recv_cq = cq;
3492 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
3493 init_attr->cap.max_send_wr = MAX_UMR_WR;
3494 init_attr->cap.max_send_sge = 1;
3495 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
3496 init_attr->port_num = 1;
3497 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
3498 if (IS_ERR(qp)) {
3499 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
3500 ret = PTR_ERR(qp);
3501 goto error_3;
3502 }
3503 qp->device = &dev->ib_dev;
3504 qp->real_qp = qp;
3505 qp->uobject = NULL;
3506 qp->qp_type = MLX5_IB_QPT_REG_UMR;
Majd Dibbiny31fde032017-10-30 14:23:13 +02003507 qp->send_cq = init_attr->send_cq;
3508 qp->recv_cq = init_attr->recv_cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003509
3510 attr->qp_state = IB_QPS_INIT;
3511 attr->port_num = 1;
3512 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
3513 IB_QP_PORT, NULL);
3514 if (ret) {
3515 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
3516 goto error_4;
3517 }
3518
3519 memset(attr, 0, sizeof(*attr));
3520 attr->qp_state = IB_QPS_RTR;
3521 attr->path_mtu = IB_MTU_256;
3522
3523 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3524 if (ret) {
3525 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
3526 goto error_4;
3527 }
3528
3529 memset(attr, 0, sizeof(*attr));
3530 attr->qp_state = IB_QPS_RTS;
3531 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3532 if (ret) {
3533 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
3534 goto error_4;
3535 }
3536
3537 dev->umrc.qp = qp;
3538 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003539 dev->umrc.pd = pd;
3540
3541 sema_init(&dev->umrc.sem, MAX_UMR_WR);
3542 ret = mlx5_mr_cache_init(dev);
3543 if (ret) {
3544 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
3545 goto error_4;
3546 }
3547
3548 kfree(attr);
3549 kfree(init_attr);
3550
3551 return 0;
3552
3553error_4:
3554 mlx5_ib_destroy_qp(qp);
3555
3556error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003557 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003558
3559error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03003560 ib_dealloc_pd(pd);
3561
3562error_0:
3563 kfree(attr);
3564 kfree(init_attr);
3565 return ret;
3566}
3567
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003568static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
3569{
3570 switch (umr_fence_cap) {
3571 case MLX5_CAP_UMR_FENCE_NONE:
3572 return MLX5_FENCE_MODE_NONE;
3573 case MLX5_CAP_UMR_FENCE_SMALL:
3574 return MLX5_FENCE_MODE_INITIATOR_SMALL;
3575 default:
3576 return MLX5_FENCE_MODE_STRONG_ORDERING;
3577 }
3578}
3579
Eli Cohene126ba92013-07-07 17:25:49 +03003580static int create_dev_resources(struct mlx5_ib_resources *devr)
3581{
3582 struct ib_srq_init_attr attr;
3583 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003584 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02003585 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03003586 int ret = 0;
3587
3588 dev = container_of(devr, struct mlx5_ib_dev, devr);
3589
Haggai Erand16e91d2016-02-29 15:45:05 +02003590 mutex_init(&devr->mutex);
3591
Eli Cohene126ba92013-07-07 17:25:49 +03003592 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
3593 if (IS_ERR(devr->p0)) {
3594 ret = PTR_ERR(devr->p0);
3595 goto error0;
3596 }
3597 devr->p0->device = &dev->ib_dev;
3598 devr->p0->uobject = NULL;
3599 atomic_set(&devr->p0->usecnt, 0);
3600
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003601 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003602 if (IS_ERR(devr->c0)) {
3603 ret = PTR_ERR(devr->c0);
3604 goto error1;
3605 }
3606 devr->c0->device = &dev->ib_dev;
3607 devr->c0->uobject = NULL;
3608 devr->c0->comp_handler = NULL;
3609 devr->c0->event_handler = NULL;
3610 devr->c0->cq_context = NULL;
3611 atomic_set(&devr->c0->usecnt, 0);
3612
3613 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3614 if (IS_ERR(devr->x0)) {
3615 ret = PTR_ERR(devr->x0);
3616 goto error2;
3617 }
3618 devr->x0->device = &dev->ib_dev;
3619 devr->x0->inode = NULL;
3620 atomic_set(&devr->x0->usecnt, 0);
3621 mutex_init(&devr->x0->tgt_qp_mutex);
3622 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
3623
3624 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3625 if (IS_ERR(devr->x1)) {
3626 ret = PTR_ERR(devr->x1);
3627 goto error3;
3628 }
3629 devr->x1->device = &dev->ib_dev;
3630 devr->x1->inode = NULL;
3631 atomic_set(&devr->x1->usecnt, 0);
3632 mutex_init(&devr->x1->tgt_qp_mutex);
3633 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
3634
3635 memset(&attr, 0, sizeof(attr));
3636 attr.attr.max_sge = 1;
3637 attr.attr.max_wr = 1;
3638 attr.srq_type = IB_SRQT_XRC;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003639 attr.ext.cq = devr->c0;
Eli Cohene126ba92013-07-07 17:25:49 +03003640 attr.ext.xrc.xrcd = devr->x0;
3641
3642 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3643 if (IS_ERR(devr->s0)) {
3644 ret = PTR_ERR(devr->s0);
3645 goto error4;
3646 }
3647 devr->s0->device = &dev->ib_dev;
3648 devr->s0->pd = devr->p0;
3649 devr->s0->uobject = NULL;
3650 devr->s0->event_handler = NULL;
3651 devr->s0->srq_context = NULL;
3652 devr->s0->srq_type = IB_SRQT_XRC;
3653 devr->s0->ext.xrc.xrcd = devr->x0;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003654 devr->s0->ext.cq = devr->c0;
Eli Cohene126ba92013-07-07 17:25:49 +03003655 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003656 atomic_inc(&devr->s0->ext.cq->usecnt);
Eli Cohene126ba92013-07-07 17:25:49 +03003657 atomic_inc(&devr->p0->usecnt);
3658 atomic_set(&devr->s0->usecnt, 0);
3659
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003660 memset(&attr, 0, sizeof(attr));
3661 attr.attr.max_sge = 1;
3662 attr.attr.max_wr = 1;
3663 attr.srq_type = IB_SRQT_BASIC;
3664 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3665 if (IS_ERR(devr->s1)) {
3666 ret = PTR_ERR(devr->s1);
3667 goto error5;
3668 }
3669 devr->s1->device = &dev->ib_dev;
3670 devr->s1->pd = devr->p0;
3671 devr->s1->uobject = NULL;
3672 devr->s1->event_handler = NULL;
3673 devr->s1->srq_context = NULL;
3674 devr->s1->srq_type = IB_SRQT_BASIC;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003675 devr->s1->ext.cq = devr->c0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003676 atomic_inc(&devr->p0->usecnt);
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003677 atomic_set(&devr->s1->usecnt, 0);
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003678
Haggai Eran7722f472016-02-29 15:45:07 +02003679 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
3680 INIT_WORK(&devr->ports[port].pkey_change_work,
3681 pkey_change_handler);
3682 devr->ports[port].devr = devr;
3683 }
3684
Eli Cohene126ba92013-07-07 17:25:49 +03003685 return 0;
3686
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003687error5:
3688 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03003689error4:
3690 mlx5_ib_dealloc_xrcd(devr->x1);
3691error3:
3692 mlx5_ib_dealloc_xrcd(devr->x0);
3693error2:
3694 mlx5_ib_destroy_cq(devr->c0);
3695error1:
3696 mlx5_ib_dealloc_pd(devr->p0);
3697error0:
3698 return ret;
3699}
3700
3701static void destroy_dev_resources(struct mlx5_ib_resources *devr)
3702{
Haggai Eran7722f472016-02-29 15:45:07 +02003703 struct mlx5_ib_dev *dev =
3704 container_of(devr, struct mlx5_ib_dev, devr);
3705 int port;
3706
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003707 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03003708 mlx5_ib_destroy_srq(devr->s0);
3709 mlx5_ib_dealloc_xrcd(devr->x0);
3710 mlx5_ib_dealloc_xrcd(devr->x1);
3711 mlx5_ib_destroy_cq(devr->c0);
3712 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02003713
3714 /* Make sure no change P_Key work items are still executing */
3715 for (port = 0; port < dev->num_ports; ++port)
3716 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003717}
3718
Achiad Shochate53505a2015-12-23 18:47:25 +02003719static u32 get_core_cap_flags(struct ib_device *ibdev)
3720{
3721 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3722 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
3723 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
3724 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
Daniel Jurgens85c7c012018-01-04 17:25:43 +02003725 bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
Achiad Shochate53505a2015-12-23 18:47:25 +02003726 u32 ret = 0;
3727
3728 if (ll == IB_LINK_LAYER_INFINIBAND)
3729 return RDMA_CORE_PORT_IBA_IB;
3730
Daniel Jurgens85c7c012018-01-04 17:25:43 +02003731 if (raw_support)
3732 ret = RDMA_CORE_PORT_RAW_PACKET;
Or Gerlitz72cd5712017-01-24 13:02:36 +02003733
Achiad Shochate53505a2015-12-23 18:47:25 +02003734 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003735 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003736
3737 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003738 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003739
3740 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
3741 ret |= RDMA_CORE_PORT_IBA_ROCE;
3742
3743 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
3744 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3745
3746 return ret;
3747}
3748
Ira Weiny77386132015-05-13 20:02:58 -04003749static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
3750 struct ib_port_immutable *immutable)
3751{
3752 struct ib_port_attr attr;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003753 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3754 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
Ira Weiny77386132015-05-13 20:02:58 -04003755 int err;
3756
Or Gerlitzc4550c62017-01-24 13:02:39 +02003757 immutable->core_cap_flags = get_core_cap_flags(ibdev);
3758
3759 err = ib_query_port(ibdev, port_num, &attr);
Ira Weiny77386132015-05-13 20:02:58 -04003760 if (err)
3761 return err;
3762
3763 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3764 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02003765 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003766 if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
3767 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04003768
3769 return 0;
3770}
3771
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003772static void get_dev_fw_str(struct ib_device *ibdev, char *str)
Ira Weinyc7342822016-06-15 02:22:01 -04003773{
3774 struct mlx5_ib_dev *dev =
3775 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003776 snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
3777 fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
3778 fw_rev_sub(dev->mdev));
Ira Weinyc7342822016-06-15 02:22:01 -04003779}
3780
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003781static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003782{
3783 struct mlx5_core_dev *mdev = dev->mdev;
3784 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
3785 MLX5_FLOW_NAMESPACE_LAG);
3786 struct mlx5_flow_table *ft;
3787 int err;
3788
3789 if (!ns || !mlx5_lag_is_active(mdev))
3790 return 0;
3791
3792 err = mlx5_cmd_create_vport_lag(mdev);
3793 if (err)
3794 return err;
3795
3796 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
3797 if (IS_ERR(ft)) {
3798 err = PTR_ERR(ft);
3799 goto err_destroy_vport_lag;
3800 }
3801
3802 dev->flow_db.lag_demux_ft = ft;
3803 return 0;
3804
3805err_destroy_vport_lag:
3806 mlx5_cmd_destroy_vport_lag(mdev);
3807 return err;
3808}
3809
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003810static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003811{
3812 struct mlx5_core_dev *mdev = dev->mdev;
3813
3814 if (dev->flow_db.lag_demux_ft) {
3815 mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
3816 dev->flow_db.lag_demux_ft = NULL;
3817
3818 mlx5_cmd_destroy_vport_lag(mdev);
3819 }
3820}
3821
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003822static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003823{
Achiad Shochate53505a2015-12-23 18:47:25 +02003824 int err;
3825
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003826 dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
3827 err = register_netdevice_notifier(&dev->roce[port_num].nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003828 if (err) {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003829 dev->roce[port_num].nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02003830 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003831 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003832
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003833 return 0;
3834}
Achiad Shochate53505a2015-12-23 18:47:25 +02003835
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003836static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
Eli Cohene126ba92013-07-07 17:25:49 +03003837{
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003838 if (dev->roce[port_num].nb.notifier_call) {
3839 unregister_netdevice_notifier(&dev->roce[port_num].nb);
3840 dev->roce[port_num].nb.notifier_call = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003841 }
3842}
3843
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003844static int mlx5_enable_eth(struct mlx5_ib_dev *dev, u8 port_num)
Eli Cohene126ba92013-07-07 17:25:49 +03003845{
Eli Cohene126ba92013-07-07 17:25:49 +03003846 int err;
3847
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003848 err = mlx5_add_netdev_notifier(dev, port_num);
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003849 if (err)
Achiad Shochate53505a2015-12-23 18:47:25 +02003850 return err;
Achiad Shochate53505a2015-12-23 18:47:25 +02003851
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003852 if (MLX5_CAP_GEN(dev->mdev, roce)) {
3853 err = mlx5_nic_vport_enable_roce(dev->mdev);
3854 if (err)
3855 goto err_unregister_netdevice_notifier;
3856 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003857
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003858 err = mlx5_eth_lag_init(dev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003859 if (err)
3860 goto err_disable_roce;
3861
Achiad Shochate53505a2015-12-23 18:47:25 +02003862 return 0;
3863
Aviv Heller9ef9c642016-09-18 20:48:01 +03003864err_disable_roce:
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003865 if (MLX5_CAP_GEN(dev->mdev, roce))
3866 mlx5_nic_vport_disable_roce(dev->mdev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003867
Achiad Shochate53505a2015-12-23 18:47:25 +02003868err_unregister_netdevice_notifier:
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003869 mlx5_remove_netdev_notifier(dev, port_num);
Achiad Shochate53505a2015-12-23 18:47:25 +02003870 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003871}
3872
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003873static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003874{
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003875 mlx5_eth_lag_cleanup(dev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003876 if (MLX5_CAP_GEN(dev->mdev, roce))
3877 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003878}
3879
Parav Pandite1f24a72017-04-16 07:29:29 +03003880struct mlx5_ib_counter {
Kamal Heib7c16f472017-01-18 15:25:09 +02003881 const char *name;
3882 size_t offset;
3883};
3884
3885#define INIT_Q_COUNTER(_name) \
3886 { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
3887
Parav Pandite1f24a72017-04-16 07:29:29 +03003888static const struct mlx5_ib_counter basic_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003889 INIT_Q_COUNTER(rx_write_requests),
3890 INIT_Q_COUNTER(rx_read_requests),
3891 INIT_Q_COUNTER(rx_atomic_requests),
3892 INIT_Q_COUNTER(out_of_buffer),
3893};
3894
Parav Pandite1f24a72017-04-16 07:29:29 +03003895static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003896 INIT_Q_COUNTER(out_of_sequence),
3897};
3898
Parav Pandite1f24a72017-04-16 07:29:29 +03003899static const struct mlx5_ib_counter retrans_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003900 INIT_Q_COUNTER(duplicate_request),
3901 INIT_Q_COUNTER(rnr_nak_retry_err),
3902 INIT_Q_COUNTER(packet_seq_err),
3903 INIT_Q_COUNTER(implied_nak_seq_err),
3904 INIT_Q_COUNTER(local_ack_timeout_err),
3905};
3906
Parav Pandite1f24a72017-04-16 07:29:29 +03003907#define INIT_CONG_COUNTER(_name) \
3908 { .name = #_name, .offset = \
3909 MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
3910
3911static const struct mlx5_ib_counter cong_cnts[] = {
3912 INIT_CONG_COUNTER(rp_cnp_ignored),
3913 INIT_CONG_COUNTER(rp_cnp_handled),
3914 INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
3915 INIT_CONG_COUNTER(np_cnp_sent),
3916};
3917
Parav Pandit58dcb602017-06-19 07:19:37 +03003918static const struct mlx5_ib_counter extended_err_cnts[] = {
3919 INIT_Q_COUNTER(resp_local_length_error),
3920 INIT_Q_COUNTER(resp_cqe_error),
3921 INIT_Q_COUNTER(req_cqe_error),
3922 INIT_Q_COUNTER(req_remote_invalid_request),
3923 INIT_Q_COUNTER(req_remote_access_errors),
3924 INIT_Q_COUNTER(resp_remote_access_errors),
3925 INIT_Q_COUNTER(resp_cqe_flush_error),
3926 INIT_Q_COUNTER(req_cqe_flush_error),
3927};
3928
Parav Pandite1f24a72017-04-16 07:29:29 +03003929static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003930{
Daniel Jurgensaac44922018-01-04 17:25:40 +02003931 int i;
Mark Bloch0837e862016-06-17 15:10:55 +03003932
Kamal Heib7c16f472017-01-18 15:25:09 +02003933 for (i = 0; i < dev->num_ports; i++) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02003934 if (dev->port[i].cnts.set_id)
3935 mlx5_core_dealloc_q_counter(dev->mdev,
3936 dev->port[i].cnts.set_id);
Parav Pandite1f24a72017-04-16 07:29:29 +03003937 kfree(dev->port[i].cnts.names);
3938 kfree(dev->port[i].cnts.offsets);
Kamal Heib7c16f472017-01-18 15:25:09 +02003939 }
3940}
3941
Parav Pandite1f24a72017-04-16 07:29:29 +03003942static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
3943 struct mlx5_ib_counters *cnts)
Kamal Heib7c16f472017-01-18 15:25:09 +02003944{
3945 u32 num_counters;
3946
3947 num_counters = ARRAY_SIZE(basic_q_cnts);
3948
3949 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
3950 num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
3951
3952 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
3953 num_counters += ARRAY_SIZE(retrans_q_cnts);
Parav Pandit58dcb602017-06-19 07:19:37 +03003954
3955 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
3956 num_counters += ARRAY_SIZE(extended_err_cnts);
3957
Parav Pandite1f24a72017-04-16 07:29:29 +03003958 cnts->num_q_counters = num_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +02003959
Parav Pandite1f24a72017-04-16 07:29:29 +03003960 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3961 cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
3962 num_counters += ARRAY_SIZE(cong_cnts);
3963 }
3964
3965 cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
3966 if (!cnts->names)
Kamal Heib7c16f472017-01-18 15:25:09 +02003967 return -ENOMEM;
3968
Parav Pandite1f24a72017-04-16 07:29:29 +03003969 cnts->offsets = kcalloc(num_counters,
3970 sizeof(cnts->offsets), GFP_KERNEL);
3971 if (!cnts->offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003972 goto err_names;
3973
Kamal Heib7c16f472017-01-18 15:25:09 +02003974 return 0;
3975
3976err_names:
Parav Pandite1f24a72017-04-16 07:29:29 +03003977 kfree(cnts->names);
Daniel Jurgensaac44922018-01-04 17:25:40 +02003978 cnts->names = NULL;
Kamal Heib7c16f472017-01-18 15:25:09 +02003979 return -ENOMEM;
3980}
3981
Parav Pandite1f24a72017-04-16 07:29:29 +03003982static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
3983 const char **names,
3984 size_t *offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003985{
3986 int i;
3987 int j = 0;
3988
3989 for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
3990 names[j] = basic_q_cnts[i].name;
3991 offsets[j] = basic_q_cnts[i].offset;
3992 }
3993
3994 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
3995 for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
3996 names[j] = out_of_seq_q_cnts[i].name;
3997 offsets[j] = out_of_seq_q_cnts[i].offset;
3998 }
3999 }
4000
4001 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
4002 for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
4003 names[j] = retrans_q_cnts[i].name;
4004 offsets[j] = retrans_q_cnts[i].offset;
4005 }
4006 }
Parav Pandite1f24a72017-04-16 07:29:29 +03004007
Parav Pandit58dcb602017-06-19 07:19:37 +03004008 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
4009 for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
4010 names[j] = extended_err_cnts[i].name;
4011 offsets[j] = extended_err_cnts[i].offset;
4012 }
4013 }
4014
Parav Pandite1f24a72017-04-16 07:29:29 +03004015 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
4016 for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
4017 names[j] = cong_cnts[i].name;
4018 offsets[j] = cong_cnts[i].offset;
4019 }
4020 }
Mark Bloch0837e862016-06-17 15:10:55 +03004021}
4022
Parav Pandite1f24a72017-04-16 07:29:29 +03004023static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03004024{
Daniel Jurgensaac44922018-01-04 17:25:40 +02004025 int err = 0;
Mark Bloch0837e862016-06-17 15:10:55 +03004026 int i;
Mark Bloch0837e862016-06-17 15:10:55 +03004027
4028 for (i = 0; i < dev->num_ports; i++) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02004029 err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
4030 if (err)
4031 goto err_alloc;
Kamal Heib7c16f472017-01-18 15:25:09 +02004032
Daniel Jurgensaac44922018-01-04 17:25:40 +02004033 mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
4034 dev->port[i].cnts.offsets);
4035
4036 err = mlx5_core_alloc_q_counter(dev->mdev,
4037 &dev->port[i].cnts.set_id);
4038 if (err) {
Mark Bloch0837e862016-06-17 15:10:55 +03004039 mlx5_ib_warn(dev,
4040 "couldn't allocate queue counter for port %d, err %d\n",
Daniel Jurgensaac44922018-01-04 17:25:40 +02004041 i + 1, err);
4042 goto err_alloc;
Mark Bloch0837e862016-06-17 15:10:55 +03004043 }
Daniel Jurgensaac44922018-01-04 17:25:40 +02004044 dev->port[i].cnts.set_id_valid = true;
Mark Bloch0837e862016-06-17 15:10:55 +03004045 }
4046
4047 return 0;
4048
Daniel Jurgensaac44922018-01-04 17:25:40 +02004049err_alloc:
4050 mlx5_ib_dealloc_counters(dev);
4051 return err;
Mark Bloch0837e862016-06-17 15:10:55 +03004052}
4053
Mark Bloch0ad17a82016-06-17 15:10:56 +03004054static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
4055 u8 port_num)
4056{
Kamal Heib7c16f472017-01-18 15:25:09 +02004057 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4058 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Mark Bloch0ad17a82016-06-17 15:10:56 +03004059
4060 /* We support only per port stats */
4061 if (port_num == 0)
4062 return NULL;
4063
Parav Pandite1f24a72017-04-16 07:29:29 +03004064 return rdma_alloc_hw_stats_struct(port->cnts.names,
4065 port->cnts.num_q_counters +
4066 port->cnts.num_cong_counters,
Mark Bloch0ad17a82016-06-17 15:10:56 +03004067 RDMA_HW_STATS_DEFAULT_LIFESPAN);
4068}
4069
Daniel Jurgensaac44922018-01-04 17:25:40 +02004070static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03004071 struct mlx5_ib_port *port,
4072 struct rdma_hw_stats *stats)
4073{
4074 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
4075 void *out;
4076 __be32 val;
4077 int ret, i;
4078
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004079 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03004080 if (!out)
4081 return -ENOMEM;
4082
Daniel Jurgensaac44922018-01-04 17:25:40 +02004083 ret = mlx5_core_query_q_counter(mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03004084 port->cnts.set_id, 0,
4085 out, outlen);
4086 if (ret)
4087 goto free;
4088
4089 for (i = 0; i < port->cnts.num_q_counters; i++) {
4090 val = *(__be32 *)(out + port->cnts.offsets[i]);
4091 stats->value[i] = (u64)be32_to_cpu(val);
4092 }
4093
4094free:
4095 kvfree(out);
4096 return ret;
4097}
4098
Mark Bloch0ad17a82016-06-17 15:10:56 +03004099static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
4100 struct rdma_hw_stats *stats,
Kamal Heib7c16f472017-01-18 15:25:09 +02004101 u8 port_num, int index)
Mark Bloch0ad17a82016-06-17 15:10:56 +03004102{
4103 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Kamal Heib7c16f472017-01-18 15:25:09 +02004104 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Daniel Jurgensaac44922018-01-04 17:25:40 +02004105 struct mlx5_core_dev *mdev;
Parav Pandite1f24a72017-04-16 07:29:29 +03004106 int ret, num_counters;
Daniel Jurgensaac44922018-01-04 17:25:40 +02004107 u8 mdev_port_num;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004108
Kamal Heib7c16f472017-01-18 15:25:09 +02004109 if (!stats)
Parav Pandite1f24a72017-04-16 07:29:29 +03004110 return -EINVAL;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004111
Daniel Jurgensaac44922018-01-04 17:25:40 +02004112 num_counters = port->cnts.num_q_counters + port->cnts.num_cong_counters;
4113
4114 /* q_counters are per IB device, query the master mdev */
4115 ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
Mark Bloch0ad17a82016-06-17 15:10:56 +03004116 if (ret)
Parav Pandite1f24a72017-04-16 07:29:29 +03004117 return ret;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004118
Parav Pandite1f24a72017-04-16 07:29:29 +03004119 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02004120 mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
4121 &mdev_port_num);
4122 if (!mdev) {
4123 /* If port is not affiliated yet, its in down state
4124 * which doesn't have any counters yet, so it would be
4125 * zero. So no need to read from the HCA.
4126 */
4127 goto done;
4128 }
Majd Dibbiny71a0ff62017-12-21 17:38:26 +02004129 ret = mlx5_lag_query_cong_counters(dev->mdev,
4130 stats->value +
4131 port->cnts.num_q_counters,
4132 port->cnts.num_cong_counters,
4133 port->cnts.offsets +
4134 port->cnts.num_q_counters);
Daniel Jurgensaac44922018-01-04 17:25:40 +02004135
4136 mlx5_ib_put_native_port_mdev(dev, port_num);
Parav Pandite1f24a72017-04-16 07:29:29 +03004137 if (ret)
4138 return ret;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004139 }
Kamal Heib7c16f472017-01-18 15:25:09 +02004140
Daniel Jurgensaac44922018-01-04 17:25:40 +02004141done:
Parav Pandite1f24a72017-04-16 07:29:29 +03004142 return num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004143}
4144
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004145static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
4146{
4147 return mlx5_rdma_netdev_free(netdev);
4148}
4149
Erez Shitrit693dfd52017-04-27 17:01:34 +03004150static struct net_device*
4151mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
4152 u8 port_num,
4153 enum rdma_netdev_t type,
4154 const char *name,
4155 unsigned char name_assign_type,
4156 void (*setup)(struct net_device *))
4157{
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004158 struct net_device *netdev;
4159 struct rdma_netdev *rn;
4160
Erez Shitrit693dfd52017-04-27 17:01:34 +03004161 if (type != RDMA_NETDEV_IPOIB)
4162 return ERR_PTR(-EOPNOTSUPP);
4163
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004164 netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
4165 name, setup);
4166 if (likely(!IS_ERR_OR_NULL(netdev))) {
4167 rn = netdev_priv(netdev);
4168 rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
4169 }
4170 return netdev;
Erez Shitrit693dfd52017-04-27 17:01:34 +03004171}
4172
Maor Gottliebfe248c32017-05-30 10:29:14 +03004173static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
4174{
4175 if (!dev->delay_drop.dbg)
4176 return;
4177 debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
4178 kfree(dev->delay_drop.dbg);
4179 dev->delay_drop.dbg = NULL;
4180}
4181
Maor Gottlieb03404e82017-05-30 10:29:13 +03004182static void cancel_delay_drop(struct mlx5_ib_dev *dev)
4183{
4184 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4185 return;
4186
4187 cancel_work_sync(&dev->delay_drop.delay_drop_work);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004188 delay_drop_debugfs_cleanup(dev);
4189}
4190
4191static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
4192 size_t count, loff_t *pos)
4193{
4194 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
4195 char lbuf[20];
4196 int len;
4197
4198 len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
4199 return simple_read_from_buffer(buf, count, pos, lbuf, len);
4200}
4201
4202static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
4203 size_t count, loff_t *pos)
4204{
4205 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
4206 u32 timeout;
4207 u32 var;
4208
4209 if (kstrtouint_from_user(buf, count, 0, &var))
4210 return -EFAULT;
4211
4212 timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
4213 1000);
4214 if (timeout != var)
4215 mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
4216 timeout);
4217
4218 delay_drop->timeout = timeout;
4219
4220 return count;
4221}
4222
4223static const struct file_operations fops_delay_drop_timeout = {
4224 .owner = THIS_MODULE,
4225 .open = simple_open,
4226 .write = delay_drop_timeout_write,
4227 .read = delay_drop_timeout_read,
4228};
4229
4230static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
4231{
4232 struct mlx5_ib_dbg_delay_drop *dbg;
4233
4234 if (!mlx5_debugfs_root)
4235 return 0;
4236
4237 dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
4238 if (!dbg)
4239 return -ENOMEM;
4240
Sudip Mukherjeecbafad82017-09-18 12:28:48 +01004241 dev->delay_drop.dbg = dbg;
4242
Maor Gottliebfe248c32017-05-30 10:29:14 +03004243 dbg->dir_debugfs =
4244 debugfs_create_dir("delay_drop",
4245 dev->mdev->priv.dbg_root);
4246 if (!dbg->dir_debugfs)
Sudip Mukherjeecbafad82017-09-18 12:28:48 +01004247 goto out_debugfs;
Maor Gottliebfe248c32017-05-30 10:29:14 +03004248
4249 dbg->events_cnt_debugfs =
4250 debugfs_create_atomic_t("num_timeout_events", 0400,
4251 dbg->dir_debugfs,
4252 &dev->delay_drop.events_cnt);
4253 if (!dbg->events_cnt_debugfs)
4254 goto out_debugfs;
4255
4256 dbg->rqs_cnt_debugfs =
4257 debugfs_create_atomic_t("num_rqs", 0400,
4258 dbg->dir_debugfs,
4259 &dev->delay_drop.rqs_cnt);
4260 if (!dbg->rqs_cnt_debugfs)
4261 goto out_debugfs;
4262
4263 dbg->timeout_debugfs =
4264 debugfs_create_file("timeout", 0600,
4265 dbg->dir_debugfs,
4266 &dev->delay_drop,
4267 &fops_delay_drop_timeout);
4268 if (!dbg->timeout_debugfs)
4269 goto out_debugfs;
4270
4271 return 0;
4272
4273out_debugfs:
4274 delay_drop_debugfs_cleanup(dev);
4275 return -ENOMEM;
Maor Gottlieb03404e82017-05-30 10:29:13 +03004276}
4277
4278static void init_delay_drop(struct mlx5_ib_dev *dev)
4279{
4280 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4281 return;
4282
4283 mutex_init(&dev->delay_drop.lock);
4284 dev->delay_drop.dev = dev;
4285 dev->delay_drop.activate = false;
4286 dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
4287 INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004288 atomic_set(&dev->delay_drop.rqs_cnt, 0);
4289 atomic_set(&dev->delay_drop.events_cnt, 0);
4290
4291 if (delay_drop_debugfs_init(dev))
4292 mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
Maor Gottlieb03404e82017-05-30 10:29:13 +03004293}
4294
Leon Romanovsky84305d712017-08-17 15:50:53 +03004295static const struct cpumask *
4296mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
Sagi Grimberg40b24402017-07-13 11:09:42 +03004297{
4298 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4299
4300 return mlx5_get_vector_affinity(dev->mdev, comp_vector);
4301}
4302
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004303/* The mlx5_ib_multiport_mutex should be held when calling this function */
4304static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
4305 struct mlx5_ib_multiport_info *mpi)
4306{
4307 u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
4308 struct mlx5_ib_port *port = &ibdev->port[port_num];
4309 int comps;
4310 int err;
4311 int i;
4312
Parav Pandita9e546e2018-01-04 17:25:39 +02004313 mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
4314
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004315 spin_lock(&port->mp.mpi_lock);
4316 if (!mpi->ibdev) {
4317 spin_unlock(&port->mp.mpi_lock);
4318 return;
4319 }
4320 mpi->ibdev = NULL;
4321
4322 spin_unlock(&port->mp.mpi_lock);
4323 mlx5_remove_netdev_notifier(ibdev, port_num);
4324 spin_lock(&port->mp.mpi_lock);
4325
4326 comps = mpi->mdev_refcnt;
4327 if (comps) {
4328 mpi->unaffiliate = true;
4329 init_completion(&mpi->unref_comp);
4330 spin_unlock(&port->mp.mpi_lock);
4331
4332 for (i = 0; i < comps; i++)
4333 wait_for_completion(&mpi->unref_comp);
4334
4335 spin_lock(&port->mp.mpi_lock);
4336 mpi->unaffiliate = false;
4337 }
4338
4339 port->mp.mpi = NULL;
4340
4341 list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
4342
4343 spin_unlock(&port->mp.mpi_lock);
4344
4345 err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
4346
4347 mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
4348 /* Log an error, still needed to cleanup the pointers and add
4349 * it back to the list.
4350 */
4351 if (err)
4352 mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
4353 port_num + 1);
4354
4355 ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
4356}
4357
4358/* The mlx5_ib_multiport_mutex should be held when calling this function */
4359static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
4360 struct mlx5_ib_multiport_info *mpi)
4361{
4362 u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
4363 int err;
4364
4365 spin_lock(&ibdev->port[port_num].mp.mpi_lock);
4366 if (ibdev->port[port_num].mp.mpi) {
4367 mlx5_ib_warn(ibdev, "port %d already affiliated.\n",
4368 port_num + 1);
4369 spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
4370 return false;
4371 }
4372
4373 ibdev->port[port_num].mp.mpi = mpi;
4374 mpi->ibdev = ibdev;
4375 spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
4376
4377 err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
4378 if (err)
4379 goto unbind;
4380
4381 err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
4382 if (err)
4383 goto unbind;
4384
4385 err = mlx5_add_netdev_notifier(ibdev, port_num);
4386 if (err) {
4387 mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
4388 port_num + 1);
4389 goto unbind;
4390 }
4391
Parav Pandita9e546e2018-01-04 17:25:39 +02004392 err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
4393 if (err)
4394 goto unbind;
4395
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004396 return true;
4397
4398unbind:
4399 mlx5_ib_unbind_slave_port(ibdev, mpi);
4400 return false;
4401}
4402
4403static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
4404{
4405 int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4406 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
4407 port_num + 1);
4408 struct mlx5_ib_multiport_info *mpi;
4409 int err;
4410 int i;
4411
4412 if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
4413 return 0;
4414
4415 err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
4416 &dev->sys_image_guid);
4417 if (err)
4418 return err;
4419
4420 err = mlx5_nic_vport_enable_roce(dev->mdev);
4421 if (err)
4422 return err;
4423
4424 mutex_lock(&mlx5_ib_multiport_mutex);
4425 for (i = 0; i < dev->num_ports; i++) {
4426 bool bound = false;
4427
4428 /* build a stub multiport info struct for the native port. */
4429 if (i == port_num) {
4430 mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
4431 if (!mpi) {
4432 mutex_unlock(&mlx5_ib_multiport_mutex);
4433 mlx5_nic_vport_disable_roce(dev->mdev);
4434 return -ENOMEM;
4435 }
4436
4437 mpi->is_master = true;
4438 mpi->mdev = dev->mdev;
4439 mpi->sys_image_guid = dev->sys_image_guid;
4440 dev->port[i].mp.mpi = mpi;
4441 mpi->ibdev = dev;
4442 mpi = NULL;
4443 continue;
4444 }
4445
4446 list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
4447 list) {
4448 if (dev->sys_image_guid == mpi->sys_image_guid &&
4449 (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
4450 bound = mlx5_ib_bind_slave_port(dev, mpi);
4451 }
4452
4453 if (bound) {
4454 dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
4455 mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
4456 list_del(&mpi->list);
4457 break;
4458 }
4459 }
4460 if (!bound) {
4461 get_port_caps(dev, i + 1);
4462 mlx5_ib_dbg(dev, "no free port found for port %d\n",
4463 i + 1);
4464 }
4465 }
4466
4467 list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
4468 mutex_unlock(&mlx5_ib_multiport_mutex);
4469 return err;
4470}
4471
4472static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
4473{
4474 int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4475 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
4476 port_num + 1);
4477 int i;
4478
4479 if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
4480 return;
4481
4482 mutex_lock(&mlx5_ib_multiport_mutex);
4483 for (i = 0; i < dev->num_ports; i++) {
4484 if (dev->port[i].mp.mpi) {
4485 /* Destroy the native port stub */
4486 if (i == port_num) {
4487 kfree(dev->port[i].mp.mpi);
4488 dev->port[i].mp.mpi = NULL;
4489 } else {
4490 mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
4491 mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
4492 }
4493 }
4494 }
4495
4496 mlx5_ib_dbg(dev, "removing from devlist\n");
4497 list_del(&dev->ib_dev_list);
4498 mutex_unlock(&mlx5_ib_multiport_mutex);
4499
4500 mlx5_nic_vport_disable_roce(dev->mdev);
4501}
4502
Mark Bloch16c19752018-01-01 13:06:58 +02004503static void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03004504{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004505 mlx5_ib_cleanup_multiport_master(dev);
Mark Bloch3cc297d2018-01-01 13:07:03 +02004506#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4507 cleanup_srcu_struct(&dev->mr_srcu);
4508#endif
Mark Bloch16c19752018-01-01 13:06:58 +02004509 kfree(dev->port);
4510}
4511
4512static int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
4513{
4514 struct mlx5_core_dev *mdev = dev->mdev;
Aviv Heller4babcf92016-09-18 20:48:03 +03004515 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03004516 int err;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004517 int i;
Eli Cohene126ba92013-07-07 17:25:49 +03004518
Daniel Jurgens508562d2018-01-04 17:25:34 +02004519 dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
Mark Bloch0837e862016-06-17 15:10:55 +03004520 GFP_KERNEL);
4521 if (!dev->port)
Mark Bloch16c19752018-01-01 13:06:58 +02004522 return -ENOMEM;
Mark Bloch0837e862016-06-17 15:10:55 +03004523
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004524 for (i = 0; i < dev->num_ports; i++) {
4525 spin_lock_init(&dev->port[i].mp.mpi_lock);
4526 rwlock_init(&dev->roce[i].netdev_lock);
4527 }
4528
4529 err = mlx5_ib_init_multiport_master(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004530 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03004531 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03004532
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004533 if (!mlx5_core_mp_enabled(mdev)) {
4534 int i;
4535
4536 for (i = 1; i <= dev->num_ports; i++) {
4537 err = get_port_caps(dev, i);
4538 if (err)
4539 break;
4540 }
4541 } else {
4542 err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
4543 }
4544 if (err)
4545 goto err_mp;
4546
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03004547 if (mlx5_use_mad_ifc(dev))
4548 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004549
Aviv Heller4babcf92016-09-18 20:48:03 +03004550 if (!mlx5_lag_is_active(mdev))
4551 name = "mlx5_%d";
4552 else
4553 name = "mlx5_bond_%d";
4554
4555 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03004556 dev->ib_dev.owner = THIS_MODULE;
4557 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03004558 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Daniel Jurgens508562d2018-01-04 17:25:34 +02004559 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03004560 dev->ib_dev.num_comp_vectors =
4561 dev->mdev->priv.eq_table.num_comp_vectors;
Bart Van Assche9b0c2892017-01-20 13:04:21 -08004562 dev->ib_dev.dev.parent = &mdev->pdev->dev;
Eli Cohene126ba92013-07-07 17:25:49 +03004563
Mark Bloch3cc297d2018-01-01 13:07:03 +02004564 mutex_init(&dev->flow_db.lock);
4565 mutex_init(&dev->cap_mask_mutex);
4566 INIT_LIST_HEAD(&dev->qp_list);
4567 spin_lock_init(&dev->reset_flow_resource_lock);
4568
4569#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4570 err = init_srcu_struct(&dev->mr_srcu);
4571 if (err)
4572 goto err_free_port;
4573#endif
4574
Mark Bloch16c19752018-01-01 13:06:58 +02004575 return 0;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004576err_mp:
4577 mlx5_ib_cleanup_multiport_master(dev);
Mark Bloch16c19752018-01-01 13:06:58 +02004578
4579err_free_port:
4580 kfree(dev->port);
4581
4582 return -ENOMEM;
4583}
4584
4585static int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
4586{
4587 struct mlx5_core_dev *mdev = dev->mdev;
Mark Bloch16c19752018-01-01 13:06:58 +02004588 int err;
4589
Eli Cohene126ba92013-07-07 17:25:49 +03004590 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
4591 dev->ib_dev.uverbs_cmd_mask =
4592 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
4593 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
4594 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
4595 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
4596 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
Moni Shoua41c450f2016-11-23 08:23:26 +02004597 (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
4598 (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
Eli Cohene126ba92013-07-07 17:25:49 +03004599 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02004600 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03004601 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
4602 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
4603 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
4604 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
4605 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
4606 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
4607 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
4608 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
4609 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
4610 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
4611 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
4612 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
4613 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
4614 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
4615 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
4616 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
4617 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02004618 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02004619 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
4620 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
Bodong Wang7d29f342016-12-01 13:43:16 +02004621 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
Yonatan Cohenb0e9df62017-11-13 10:51:15 +02004622 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
4623 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
Eli Cohene126ba92013-07-07 17:25:49 +03004624
4625 dev->ib_dev.query_device = mlx5_ib_query_device;
4626 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02004627 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Eli Cohene126ba92013-07-07 17:25:49 +03004628 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02004629 dev->ib_dev.add_gid = mlx5_ib_add_gid;
4630 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03004631 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
4632 dev->ib_dev.modify_device = mlx5_ib_modify_device;
4633 dev->ib_dev.modify_port = mlx5_ib_modify_port;
4634 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
4635 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
4636 dev->ib_dev.mmap = mlx5_ib_mmap;
4637 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
4638 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
4639 dev->ib_dev.create_ah = mlx5_ib_create_ah;
4640 dev->ib_dev.query_ah = mlx5_ib_query_ah;
4641 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
4642 dev->ib_dev.create_srq = mlx5_ib_create_srq;
4643 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
4644 dev->ib_dev.query_srq = mlx5_ib_query_srq;
4645 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
4646 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
4647 dev->ib_dev.create_qp = mlx5_ib_create_qp;
4648 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
4649 dev->ib_dev.query_qp = mlx5_ib_query_qp;
4650 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
4651 dev->ib_dev.post_send = mlx5_ib_post_send;
4652 dev->ib_dev.post_recv = mlx5_ib_post_recv;
4653 dev->ib_dev.create_cq = mlx5_ib_create_cq;
4654 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
4655 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
4656 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
4657 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
4658 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
4659 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
4660 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02004661 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03004662 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
4663 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
4664 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
4665 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03004666 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004667 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004668 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04004669 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Ira Weinyc7342822016-06-15 02:22:01 -04004670 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Sagi Grimberg40b24402017-07-13 11:09:42 +03004671 dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004672 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
Alex Vesker022d0382017-06-14 09:59:06 +03004673 dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004674
Eli Coheneff901d2016-03-11 22:58:42 +02004675 if (mlx5_core_is_pf(mdev)) {
4676 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
4677 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
4678 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
4679 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
4680 }
Eli Cohene126ba92013-07-07 17:25:49 +03004681
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03004682 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
4683
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004684 dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
4685
Matan Barakd2370e02016-02-29 18:05:30 +02004686 if (MLX5_CAP_GEN(mdev, imaicl)) {
4687 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
4688 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
4689 dev->ib_dev.uverbs_cmd_mask |=
4690 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
4691 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
4692 }
4693
Saeed Mahameed938fe832015-05-28 22:28:41 +03004694 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03004695 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
4696 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
4697 dev->ib_dev.uverbs_cmd_mask |=
4698 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
4699 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
4700 }
4701
Yishai Hadas81e30882017-06-08 16:15:09 +03004702 dev->ib_dev.create_flow = mlx5_ib_create_flow;
4703 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
4704 dev->ib_dev.uverbs_ex_cmd_mask |=
4705 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
4706 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
4707
Eli Cohene126ba92013-07-07 17:25:49 +03004708 err = init_node_data(dev);
4709 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004710 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03004711
Mark Blochc8b89922018-01-01 13:07:02 +02004712 if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
Jason Gunthorpee7996a92018-01-29 13:26:40 -07004713 (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
4714 MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Mark Blochc8b89922018-01-01 13:07:02 +02004715 mutex_init(&dev->lb_mutex);
4716
Mark Bloch16c19752018-01-01 13:06:58 +02004717 return 0;
4718}
4719
4720static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
4721{
4722 struct mlx5_core_dev *mdev = dev->mdev;
4723 enum rdma_link_layer ll;
4724 int port_type_cap;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004725 u8 port_num;
Mark Bloch16c19752018-01-01 13:06:58 +02004726 int err;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004727 int i;
Mark Bloch16c19752018-01-01 13:06:58 +02004728
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004729 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
Mark Bloch16c19752018-01-01 13:06:58 +02004730 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4731 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4732
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004733 if (ll == IB_LINK_LAYER_ETHERNET) {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004734 for (i = 0; i < dev->num_ports; i++) {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004735 dev->roce[i].dev = dev;
4736 dev->roce[i].native_port_num = i + 1;
4737 dev->roce[i].last_port_state = IB_PORT_DOWN;
4738 }
4739
Mark Blochc11a2262018-01-01 13:06:59 +02004740 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
4741 dev->ib_dev.create_wq = mlx5_ib_create_wq;
4742 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
4743 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
4744 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
4745 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
4746 dev->ib_dev.uverbs_ex_cmd_mask |=
4747 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
4748 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
4749 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
4750 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
4751 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004752 err = mlx5_enable_eth(dev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004753 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004754 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004755 }
4756
Mark Bloch16c19752018-01-01 13:06:58 +02004757 return 0;
4758}
Eli Cohene126ba92013-07-07 17:25:49 +03004759
Mark Bloch16c19752018-01-01 13:06:58 +02004760static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
4761{
4762 struct mlx5_core_dev *mdev = dev->mdev;
4763 enum rdma_link_layer ll;
4764 int port_type_cap;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004765 u8 port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03004766
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004767 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
Mark Bloch16c19752018-01-01 13:06:58 +02004768 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4769 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4770
4771 if (ll == IB_LINK_LAYER_ETHERNET) {
4772 mlx5_disable_eth(dev);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004773 mlx5_remove_netdev_notifier(dev, port_num);
Kamal Heib45bded22017-01-18 14:10:32 +02004774 }
Mark Bloch16c19752018-01-01 13:06:58 +02004775}
Haggai Eran6aec21f2014-12-11 17:04:23 +02004776
Mark Bloch16c19752018-01-01 13:06:58 +02004777static int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
4778{
4779 return create_dev_resources(&dev->devr);
4780}
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004781
Mark Bloch16c19752018-01-01 13:06:58 +02004782static void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
4783{
4784 destroy_dev_resources(&dev->devr);
4785}
4786
4787static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
4788{
Mark Bloch07321b32018-01-01 13:07:00 +02004789 mlx5_ib_internal_fill_odp_caps(dev);
4790
Mark Bloch16c19752018-01-01 13:06:58 +02004791 return mlx5_ib_odp_init_one(dev);
4792}
4793
Mark Bloch16c19752018-01-01 13:06:58 +02004794static int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
4795{
Mark Bloch5e1e7612018-01-01 13:07:01 +02004796 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
4797 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
4798 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
4799
4800 return mlx5_ib_alloc_counters(dev);
4801 }
Mark Bloch16c19752018-01-01 13:06:58 +02004802
4803 return 0;
4804}
4805
4806static void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
4807{
4808 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
4809 mlx5_ib_dealloc_counters(dev);
4810}
4811
4812static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
4813{
Parav Pandita9e546e2018-01-04 17:25:39 +02004814 return mlx5_ib_init_cong_debugfs(dev,
4815 mlx5_core_native_port_num(dev->mdev) - 1);
Mark Bloch16c19752018-01-01 13:06:58 +02004816}
4817
4818static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
4819{
Parav Pandita9e546e2018-01-04 17:25:39 +02004820 mlx5_ib_cleanup_cong_debugfs(dev,
4821 mlx5_core_native_port_num(dev->mdev) - 1);
Mark Bloch16c19752018-01-01 13:06:58 +02004822}
4823
4824static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
4825{
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004826 dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
4827 if (!dev->mdev->priv.uar)
Mark Bloch16c19752018-01-01 13:06:58 +02004828 return -ENOMEM;
4829 return 0;
4830}
4831
4832static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
4833{
4834 mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
4835}
4836
4837static int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
4838{
4839 int err;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004840
4841 err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
4842 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004843 return err;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004844
4845 err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
4846 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004847 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004848
Mark Bloch16c19752018-01-01 13:06:58 +02004849 return err;
4850}
Mark Bloch0837e862016-06-17 15:10:55 +03004851
Mark Bloch16c19752018-01-01 13:06:58 +02004852static void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
4853{
4854 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4855 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4856}
Eli Cohene126ba92013-07-07 17:25:49 +03004857
Mark Bloch16c19752018-01-01 13:06:58 +02004858static int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
4859{
4860 return ib_register_device(&dev->ib_dev, NULL);
4861}
4862
Mark Bloch42cea832018-03-14 09:14:15 +02004863static void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
4864{
4865 destroy_umrc_res(dev);
4866}
4867
Mark Bloch16c19752018-01-01 13:06:58 +02004868static void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
4869{
4870 ib_unregister_device(&dev->ib_dev);
4871}
4872
Mark Bloch42cea832018-03-14 09:14:15 +02004873static int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004874{
4875 return create_umr_res(dev);
4876}
4877
Mark Bloch16c19752018-01-01 13:06:58 +02004878static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
4879{
Maor Gottlieb03404e82017-05-30 10:29:13 +03004880 init_delay_drop(dev);
4881
Mark Bloch16c19752018-01-01 13:06:58 +02004882 return 0;
4883}
4884
4885static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
4886{
4887 cancel_delay_drop(dev);
4888}
4889
4890static int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
4891{
4892 int err;
4893 int i;
4894
Eli Cohene126ba92013-07-07 17:25:49 +03004895 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08004896 err = device_create_file(&dev->ib_dev.dev,
4897 mlx5_class_attributes[i]);
4898 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004899 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03004900 }
4901
Mark Bloch16c19752018-01-01 13:06:58 +02004902 return 0;
4903}
4904
Mark Bloch16c19752018-01-01 13:06:58 +02004905static void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
4906 const struct mlx5_ib_profile *profile,
4907 int stage)
4908{
4909 /* Number of stages to cleanup */
4910 while (stage) {
4911 stage--;
4912 if (profile->stage[stage].cleanup)
4913 profile->stage[stage].cleanup(dev);
4914 }
4915
4916 ib_dealloc_device((struct ib_device *)dev);
4917}
4918
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004919static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num);
4920
Mark Bloch16c19752018-01-01 13:06:58 +02004921static void *__mlx5_ib_add(struct mlx5_core_dev *mdev,
4922 const struct mlx5_ib_profile *profile)
4923{
4924 struct mlx5_ib_dev *dev;
4925 int err;
4926 int i;
4927
4928 printk_once(KERN_INFO "%s", mlx5_version);
4929
4930 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
4931 if (!dev)
4932 return NULL;
4933
4934 dev->mdev = mdev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004935 dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
4936 MLX5_CAP_GEN(mdev, num_vhca_ports));
Mark Bloch16c19752018-01-01 13:06:58 +02004937
4938 for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
4939 if (profile->stage[i].init) {
4940 err = profile->stage[i].init(dev);
4941 if (err)
4942 goto err_out;
4943 }
4944 }
4945
4946 dev->profile = profile;
Eli Cohene126ba92013-07-07 17:25:49 +03004947 dev->ib_active = true;
4948
Jack Morgenstein9603b612014-07-28 23:30:22 +03004949 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03004950
Mark Bloch16c19752018-01-01 13:06:58 +02004951err_out:
4952 __mlx5_ib_remove(dev, profile, i);
Eli Cohene126ba92013-07-07 17:25:49 +03004953
Jack Morgenstein9603b612014-07-28 23:30:22 +03004954 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03004955}
4956
Mark Bloch16c19752018-01-01 13:06:58 +02004957static const struct mlx5_ib_profile pf_profile = {
4958 STAGE_CREATE(MLX5_IB_STAGE_INIT,
4959 mlx5_ib_stage_init_init,
4960 mlx5_ib_stage_init_cleanup),
4961 STAGE_CREATE(MLX5_IB_STAGE_CAPS,
4962 mlx5_ib_stage_caps_init,
4963 NULL),
4964 STAGE_CREATE(MLX5_IB_STAGE_ROCE,
4965 mlx5_ib_stage_roce_init,
4966 mlx5_ib_stage_roce_cleanup),
4967 STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
4968 mlx5_ib_stage_dev_res_init,
4969 mlx5_ib_stage_dev_res_cleanup),
4970 STAGE_CREATE(MLX5_IB_STAGE_ODP,
4971 mlx5_ib_stage_odp_init,
Mark Bloch3cc297d2018-01-01 13:07:03 +02004972 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02004973 STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
4974 mlx5_ib_stage_counters_init,
4975 mlx5_ib_stage_counters_cleanup),
4976 STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
4977 mlx5_ib_stage_cong_debugfs_init,
4978 mlx5_ib_stage_cong_debugfs_cleanup),
4979 STAGE_CREATE(MLX5_IB_STAGE_UAR,
4980 mlx5_ib_stage_uar_init,
4981 mlx5_ib_stage_uar_cleanup),
4982 STAGE_CREATE(MLX5_IB_STAGE_BFREG,
4983 mlx5_ib_stage_bfrag_init,
4984 mlx5_ib_stage_bfrag_cleanup),
Mark Bloch42cea832018-03-14 09:14:15 +02004985 STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
4986 NULL,
4987 mlx5_ib_stage_pre_ib_reg_umr_cleanup),
Mark Bloch16c19752018-01-01 13:06:58 +02004988 STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
4989 mlx5_ib_stage_ib_reg_init,
4990 mlx5_ib_stage_ib_reg_cleanup),
Mark Bloch42cea832018-03-14 09:14:15 +02004991 STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
4992 mlx5_ib_stage_post_ib_reg_umr_init,
4993 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02004994 STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
4995 mlx5_ib_stage_delay_drop_init,
4996 mlx5_ib_stage_delay_drop_cleanup),
4997 STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
4998 mlx5_ib_stage_class_attr_init,
4999 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005000};
5001
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005002static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num)
5003{
5004 struct mlx5_ib_multiport_info *mpi;
5005 struct mlx5_ib_dev *dev;
5006 bool bound = false;
5007 int err;
5008
5009 mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
5010 if (!mpi)
5011 return NULL;
5012
5013 mpi->mdev = mdev;
5014
5015 err = mlx5_query_nic_vport_system_image_guid(mdev,
5016 &mpi->sys_image_guid);
5017 if (err) {
5018 kfree(mpi);
5019 return NULL;
5020 }
5021
5022 mutex_lock(&mlx5_ib_multiport_mutex);
5023 list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
5024 if (dev->sys_image_guid == mpi->sys_image_guid)
5025 bound = mlx5_ib_bind_slave_port(dev, mpi);
5026
5027 if (bound) {
5028 rdma_roce_rescan_device(&dev->ib_dev);
5029 break;
5030 }
5031 }
5032
5033 if (!bound) {
5034 list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
5035 dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
5036 } else {
5037 mlx5_ib_dbg(dev, "bound port %u\n", port_num + 1);
5038 }
5039 mutex_unlock(&mlx5_ib_multiport_mutex);
5040
5041 return mpi;
5042}
5043
Mark Bloch16c19752018-01-01 13:06:58 +02005044static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
5045{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005046 enum rdma_link_layer ll;
5047 int port_type_cap;
5048
5049 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
5050 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
5051
5052 if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET) {
5053 u8 port_num = mlx5_core_native_port_num(mdev) - 1;
5054
5055 return mlx5_ib_add_slave_port(mdev, port_num);
5056 }
5057
Mark Bloch16c19752018-01-01 13:06:58 +02005058 return __mlx5_ib_add(mdev, &pf_profile);
5059}
5060
Jack Morgenstein9603b612014-07-28 23:30:22 +03005061static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03005062{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005063 struct mlx5_ib_multiport_info *mpi;
5064 struct mlx5_ib_dev *dev;
Haggai Eran6aec21f2014-12-11 17:04:23 +02005065
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005066 if (mlx5_core_is_mp_slave(mdev)) {
5067 mpi = context;
5068 mutex_lock(&mlx5_ib_multiport_mutex);
5069 if (mpi->ibdev)
5070 mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
5071 list_del(&mpi->list);
5072 mutex_unlock(&mlx5_ib_multiport_mutex);
5073 return;
5074 }
5075
5076 dev = context;
Mark Bloch16c19752018-01-01 13:06:58 +02005077 __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03005078}
5079
Jack Morgenstein9603b612014-07-28 23:30:22 +03005080static struct mlx5_interface mlx5_ib_interface = {
5081 .add = mlx5_ib_add,
5082 .remove = mlx5_ib_remove,
5083 .event = mlx5_ib_event,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02005084#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
5085 .pfault = mlx5_ib_pfault,
5086#endif
Saeed Mahameed64613d942015-04-02 17:07:34 +03005087 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03005088};
5089
5090static int __init mlx5_ib_init(void)
5091{
Haggai Eran6aec21f2014-12-11 17:04:23 +02005092 int err;
5093
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02005094 mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
5095 if (!mlx5_ib_event_wq)
5096 return -ENOMEM;
5097
Artemy Kovalyov81713d32017-01-18 16:58:11 +02005098 mlx5_ib_odp_init();
Jack Morgenstein9603b612014-07-28 23:30:22 +03005099
Haggai Eran6aec21f2014-12-11 17:04:23 +02005100 err = mlx5_register_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02005101
5102 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03005103}
5104
5105static void __exit mlx5_ib_cleanup(void)
5106{
Jack Morgenstein9603b612014-07-28 23:30:22 +03005107 mlx5_unregister_interface(&mlx5_ib_interface);
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02005108 destroy_workqueue(mlx5_ib_event_wq);
Eli Cohene126ba92013-07-07 17:25:49 +03005109}
5110
5111module_init(mlx5_ib_init);
5112module_exit(mlx5_ib_cleanup);