blob: a8329f32456bdb55f5ca0ed39fb7533aa1639b1e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020019#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/if_vlan.h>
21#include <linux/crc32.h>
22#include <linux/in.h>
23#include <linux/ip.h>
24#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000025#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000027#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000028#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include <asm/io.h>
34#include <asm/irq.h>
35
Francois Romieu865c6522008-05-11 14:51:00 +020036#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
françois romieubca03d52011-01-03 15:07:31 +000039#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
40#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000041#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
42#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080043#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080044#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
45#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080046#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080047#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080048#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080049#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080050#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000051#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000052#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000053#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080054#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
55#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
56#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
57#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000058
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070060 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020061
Julien Ducourthial477206a2012-05-09 00:00:06 +020062#define TX_SLOTS_AVAIL(tp) \
63 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
64
65/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
66#define TX_FRAGS_READY_FOR(tp,nr_frags) \
67 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
70 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050071static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Michal Schmidtaee77e42012-09-09 13:55:26 +000073#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
75
76#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020077#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000079#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
81#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
82
83#define RTL8169_TX_TIMEOUT (6*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020086#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
87#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
88#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
89#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
90#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
91#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020094 RTL_GIGA_MAC_VER_01 = 0,
95 RTL_GIGA_MAC_VER_02,
96 RTL_GIGA_MAC_VER_03,
97 RTL_GIGA_MAC_VER_04,
98 RTL_GIGA_MAC_VER_05,
99 RTL_GIGA_MAC_VER_06,
100 RTL_GIGA_MAC_VER_07,
101 RTL_GIGA_MAC_VER_08,
102 RTL_GIGA_MAC_VER_09,
103 RTL_GIGA_MAC_VER_10,
104 RTL_GIGA_MAC_VER_11,
105 RTL_GIGA_MAC_VER_12,
106 RTL_GIGA_MAC_VER_13,
107 RTL_GIGA_MAC_VER_14,
108 RTL_GIGA_MAC_VER_15,
109 RTL_GIGA_MAC_VER_16,
110 RTL_GIGA_MAC_VER_17,
111 RTL_GIGA_MAC_VER_18,
112 RTL_GIGA_MAC_VER_19,
113 RTL_GIGA_MAC_VER_20,
114 RTL_GIGA_MAC_VER_21,
115 RTL_GIGA_MAC_VER_22,
116 RTL_GIGA_MAC_VER_23,
117 RTL_GIGA_MAC_VER_24,
118 RTL_GIGA_MAC_VER_25,
119 RTL_GIGA_MAC_VER_26,
120 RTL_GIGA_MAC_VER_27,
121 RTL_GIGA_MAC_VER_28,
122 RTL_GIGA_MAC_VER_29,
123 RTL_GIGA_MAC_VER_30,
124 RTL_GIGA_MAC_VER_31,
125 RTL_GIGA_MAC_VER_32,
126 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800127 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800128 RTL_GIGA_MAC_VER_35,
129 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800130 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800131 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800132 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800133 RTL_GIGA_MAC_VER_40,
134 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000135 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000136 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800137 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800138 RTL_GIGA_MAC_VER_45,
139 RTL_GIGA_MAC_VER_46,
140 RTL_GIGA_MAC_VER_47,
141 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800142 RTL_GIGA_MAC_VER_49,
143 RTL_GIGA_MAC_VER_50,
144 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200145 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146};
147
Francois Romieu2b7b4312011-04-18 22:53:24 -0700148enum rtl_tx_desc_version {
149 RTL_TD_0 = 0,
150 RTL_TD_1 = 1,
151};
152
Francois Romieud58d46b2011-05-03 16:38:29 +0200153#define JUMBO_1K ETH_DATA_LEN
154#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
155#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
156#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
157#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
158
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200159#define _R(NAME,TD,FW,SZ) { \
Francois Romieud58d46b2011-05-03 16:38:29 +0200160 .name = NAME, \
161 .txd_version = TD, \
162 .fw_name = FW, \
163 .jumbo_max = SZ, \
Francois Romieud58d46b2011-05-03 16:38:29 +0200164}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800166static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700168 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200169 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200170 u16 jumbo_max;
Francois Romieu85bffe62011-04-27 08:22:39 +0200171} rtl_chip_infos[] = {
172 /* PCI devices. */
173 [RTL_GIGA_MAC_VER_01] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200174 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200175 [RTL_GIGA_MAC_VER_02] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200176 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200177 [RTL_GIGA_MAC_VER_03] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200178 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200179 [RTL_GIGA_MAC_VER_04] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200180 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200181 [RTL_GIGA_MAC_VER_05] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200182 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200183 [RTL_GIGA_MAC_VER_06] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200184 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200185 /* PCI-E devices. */
186 [RTL_GIGA_MAC_VER_07] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200187 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200188 [RTL_GIGA_MAC_VER_08] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200189 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200190 [RTL_GIGA_MAC_VER_09] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200191 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200192 [RTL_GIGA_MAC_VER_10] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200193 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200194 [RTL_GIGA_MAC_VER_11] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200195 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200196 [RTL_GIGA_MAC_VER_12] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200197 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200198 [RTL_GIGA_MAC_VER_13] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200199 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200200 [RTL_GIGA_MAC_VER_14] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200201 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200202 [RTL_GIGA_MAC_VER_15] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200203 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200204 [RTL_GIGA_MAC_VER_16] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200205 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200206 [RTL_GIGA_MAC_VER_17] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200207 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200208 [RTL_GIGA_MAC_VER_18] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200209 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200210 [RTL_GIGA_MAC_VER_19] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200211 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200212 [RTL_GIGA_MAC_VER_20] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200213 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200214 [RTL_GIGA_MAC_VER_21] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200215 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200216 [RTL_GIGA_MAC_VER_22] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200217 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200218 [RTL_GIGA_MAC_VER_23] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200219 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200220 [RTL_GIGA_MAC_VER_24] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200221 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200222 [RTL_GIGA_MAC_VER_25] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200223 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200224 [RTL_GIGA_MAC_VER_26] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200225 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200226 [RTL_GIGA_MAC_VER_27] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200227 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200228 [RTL_GIGA_MAC_VER_28] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200229 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200230 [RTL_GIGA_MAC_VER_29] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200231 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200232 [RTL_GIGA_MAC_VER_30] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200233 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200234 [RTL_GIGA_MAC_VER_31] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200235 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200236 [RTL_GIGA_MAC_VER_32] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200237 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200238 [RTL_GIGA_MAC_VER_33] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200239 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
Hayes Wang70090422011-07-06 15:58:06 +0800240 [RTL_GIGA_MAC_VER_34] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200241 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800242 [RTL_GIGA_MAC_VER_35] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200243 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800244 [RTL_GIGA_MAC_VER_36] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200245 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800246 [RTL_GIGA_MAC_VER_37] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200247 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1, JUMBO_1K),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800248 [RTL_GIGA_MAC_VER_38] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200249 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1, JUMBO_9K),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800250 [RTL_GIGA_MAC_VER_39] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200251 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
Hayes Wangc5583862012-07-02 17:23:22 +0800252 [RTL_GIGA_MAC_VER_40] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200253 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
Hayes Wangc5583862012-07-02 17:23:22 +0800254 [RTL_GIGA_MAC_VER_41] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200255 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K),
hayeswang57538c42013-04-01 22:23:40 +0000256 [RTL_GIGA_MAC_VER_42] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200257 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
hayeswang58152cd2013-04-01 22:23:42 +0000258 [RTL_GIGA_MAC_VER_43] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200259 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
hayeswang45dd95c2013-07-08 17:09:01 +0800260 [RTL_GIGA_MAC_VER_44] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200261 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800262 [RTL_GIGA_MAC_VER_45] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200263 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800264 [RTL_GIGA_MAC_VER_46] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200265 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800266 [RTL_GIGA_MAC_VER_47] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200267 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800268 [RTL_GIGA_MAC_VER_48] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200269 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800270 [RTL_GIGA_MAC_VER_49] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200271 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800272 [RTL_GIGA_MAC_VER_50] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200273 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800274 [RTL_GIGA_MAC_VER_51] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200275 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276};
277#undef _R
278
Francois Romieubcf0bf92006-07-26 23:14:13 +0200279enum cfg_version {
280 RTL_CFG_0 = 0x00,
281 RTL_CFG_1,
282 RTL_CFG_2
283};
284
Benoit Taine9baa3c32014-08-08 15:56:03 +0200285static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200286 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200287 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800288 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200289 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100290 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200291 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200292 { PCI_VENDOR_ID_DLINK, 0x4300,
293 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200294 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000295 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200296 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200297 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
298 { PCI_VENDOR_ID_LINKSYS, 0x1032,
299 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100300 { 0x0001, 0x8168,
301 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 {0,},
303};
304
305MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
306
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200307static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200308static struct {
309 u32 msg_enable;
310} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Francois Romieu07d3f512007-02-21 22:40:46 +0100312enum rtl_registers {
313 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100314 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100315 MAR0 = 8, /* Multicast filter. */
316 CounterAddrLow = 0x10,
317 CounterAddrHigh = 0x14,
318 TxDescStartAddrLow = 0x20,
319 TxDescStartAddrHigh = 0x24,
320 TxHDescStartAddrLow = 0x28,
321 TxHDescStartAddrHigh = 0x2c,
322 FLASH = 0x30,
323 ERSR = 0x36,
324 ChipCmd = 0x37,
325 TxPoll = 0x38,
326 IntrMask = 0x3c,
327 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700328
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800329 TxConfig = 0x40,
330#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
331#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
332
333 RxConfig = 0x44,
334#define RX128_INT_EN (1 << 15) /* 8111c and later */
335#define RX_MULTI_EN (1 << 14) /* 8111c only */
336#define RXCFG_FIFO_SHIFT 13
337 /* No threshold before first PCI xfer */
338#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000339#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800340#define RXCFG_DMA_SHIFT 8
341 /* Unlimited maximum PCI burst. */
342#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700343
Francois Romieu07d3f512007-02-21 22:40:46 +0100344 RxMissed = 0x4c,
345 Cfg9346 = 0x50,
346 Config0 = 0x51,
347 Config1 = 0x52,
348 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200349#define PME_SIGNAL (1 << 5) /* 8168c and later */
350
Francois Romieu07d3f512007-02-21 22:40:46 +0100351 Config3 = 0x54,
352 Config4 = 0x55,
353 Config5 = 0x56,
354 MultiIntr = 0x5c,
355 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100356 PHYstatus = 0x6c,
357 RxMaxSize = 0xda,
358 CPlusCmd = 0xe0,
359 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300360
361#define RTL_COALESCE_MASK 0x0f
362#define RTL_COALESCE_SHIFT 4
363#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
364#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
365
Francois Romieu07d3f512007-02-21 22:40:46 +0100366 RxDescAddrLow = 0xe4,
367 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000368 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
369
370#define NoEarlyTx 0x3f /* Max value : no early transmit. */
371
372 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
373
374#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800375#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000376
Francois Romieu07d3f512007-02-21 22:40:46 +0100377 FuncEvent = 0xf0,
378 FuncEventMask = 0xf4,
379 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800380 IBCR0 = 0xf8,
381 IBCR2 = 0xf9,
382 IBIMR0 = 0xfa,
383 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100384 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385};
386
Francois Romieuf162a5d2008-06-01 22:37:49 +0200387enum rtl8168_8101_registers {
388 CSIDR = 0x64,
389 CSIAR = 0x68,
390#define CSIAR_FLAG 0x80000000
391#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200392#define CSIAR_BYTE_ENABLE 0x0000f000
393#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000394 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200395 EPHYAR = 0x80,
396#define EPHYAR_FLAG 0x80000000
397#define EPHYAR_WRITE_CMD 0x80000000
398#define EPHYAR_REG_MASK 0x1f
399#define EPHYAR_REG_SHIFT 16
400#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800401 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800402#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800403#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200404 DBG_REG = 0xd1,
405#define FIX_NAK_1 (1 << 4)
406#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800407 TWSI = 0xd2,
408 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800409#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800410#define TX_EMPTY (1 << 5)
411#define RX_EMPTY (1 << 4)
412#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800413#define EN_NDP (1 << 3)
414#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800415#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000416 EFUSEAR = 0xdc,
417#define EFUSEAR_FLAG 0x80000000
418#define EFUSEAR_WRITE_CMD 0x80000000
419#define EFUSEAR_READ_CMD 0x00000000
420#define EFUSEAR_REG_MASK 0x03ff
421#define EFUSEAR_REG_SHIFT 8
422#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800423 MISC_1 = 0xf2,
424#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200425};
426
françois romieuc0e45c12011-01-03 15:08:04 +0000427enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800428 LED_FREQ = 0x1a,
429 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000430 ERIDR = 0x70,
431 ERIAR = 0x74,
432#define ERIAR_FLAG 0x80000000
433#define ERIAR_WRITE_CMD 0x80000000
434#define ERIAR_READ_CMD 0x00000000
435#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000436#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800437#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
438#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
439#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800440#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800441#define ERIAR_MASK_SHIFT 12
442#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
443#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800444#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800445#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800446#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000447 EPHY_RXER_NUM = 0x7c,
448 OCPDR = 0xb0, /* OCP GPHY access */
449#define OCPDR_WRITE_CMD 0x80000000
450#define OCPDR_READ_CMD 0x00000000
451#define OCPDR_REG_MASK 0x7f
452#define OCPDR_GPHY_REG_SHIFT 16
453#define OCPDR_DATA_MASK 0xffff
454 OCPAR = 0xb4,
455#define OCPAR_FLAG 0x80000000
456#define OCPAR_GPHY_WRITE_CMD 0x8000f060
457#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800458 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000459 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
460 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200461#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800462#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800463#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800464#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800465#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000466};
467
Francois Romieu07d3f512007-02-21 22:40:46 +0100468enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100470 SYSErr = 0x8000,
471 PCSTimeout = 0x4000,
472 SWInt = 0x0100,
473 TxDescUnavail = 0x0080,
474 RxFIFOOver = 0x0040,
475 LinkChg = 0x0020,
476 RxOverflow = 0x0010,
477 TxErr = 0x0008,
478 TxOK = 0x0004,
479 RxErr = 0x0002,
480 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400483 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200484 RxFOVF = (1 << 23),
485 RxRWT = (1 << 22),
486 RxRES = (1 << 21),
487 RxRUNT = (1 << 20),
488 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
490 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800491 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100492 CmdReset = 0x10,
493 CmdRxEnb = 0x08,
494 CmdTxEnb = 0x04,
495 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Francois Romieu275391a2007-02-23 23:50:28 +0100497 /* TXPoll register p.5 */
498 HPQ = 0x80, /* Poll cmd on the high prio queue */
499 NPQ = 0x40, /* Poll cmd on the low prio queue */
500 FSWInt = 0x01, /* Forced software interrupt */
501
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100503 Cfg9346_Lock = 0x00,
504 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
506 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100507 AcceptErr = 0x20,
508 AcceptRunt = 0x10,
509 AcceptBroadcast = 0x08,
510 AcceptMulticast = 0x04,
511 AcceptMyPhys = 0x02,
512 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200513#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 /* TxConfigBits */
516 TxInterFrameGapShift = 24,
517 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
518
Francois Romieu5d06a992006-02-23 00:47:58 +0100519 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200520 LEDS1 = (1 << 7),
521 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200522 Speed_down = (1 << 4),
523 MEMMAP = (1 << 3),
524 IOMAP = (1 << 2),
525 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100526 PMEnable = (1 << 0), /* Power Management Enable */
527
Francois Romieu6dccd162007-02-13 23:38:05 +0100528 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000529 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000530 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100531 PCI_Clock_66MHz = 0x01,
532 PCI_Clock_33MHz = 0x00,
533
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100534 /* Config3 register p.25 */
535 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
536 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200537 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800538 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200539 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100540
Francois Romieud58d46b2011-05-03 16:38:29 +0200541 /* Config4 register */
542 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
543
Francois Romieu5d06a992006-02-23 00:47:58 +0100544 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100545 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
546 MWF = (1 << 5), /* Accept Multicast wakeup frame */
547 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200548 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100549 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100550 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000551 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200554 EnableBist = (1 << 15), // 8168 8101
555 Mac_dbgo_oe = (1 << 14), // 8168 8101
556 Normal_mode = (1 << 13), // unused
557 Force_half_dup = (1 << 12), // 8168 8101
558 Force_rxflow_en = (1 << 11), // 8168 8101
559 Force_txflow_en = (1 << 10), // 8168 8101
560 Cxpl_dbg_sel = (1 << 9), // 8168 8101
561 ASF = (1 << 8), // 8168 8101
562 PktCntrDisable = (1 << 7), // 8168 8101
563 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 RxVlan = (1 << 6),
565 RxChkSum = (1 << 5),
566 PCIDAC = (1 << 4),
567 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200568#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100569 INTT_0 = 0x0000, // 8168
570 INTT_1 = 0x0001, // 8168
571 INTT_2 = 0x0002, // 8168
572 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
574 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100575 TBI_Enable = 0x80,
576 TxFlowCtrl = 0x40,
577 RxFlowCtrl = 0x20,
578 _1000bpsF = 0x10,
579 _100bps = 0x08,
580 _10bps = 0x04,
581 LinkStatus = 0x02,
582 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100585 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200586
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200587 /* ResetCounterCommand */
588 CounterReset = 0x1,
589
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200590 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100591 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800592
593 /* magic enable v2 */
594 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595};
596
Francois Romieu2b7b4312011-04-18 22:53:24 -0700597enum rtl_desc_bit {
598 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
600 RingEnd = (1 << 30), /* End of descriptor ring */
601 FirstFrag = (1 << 29), /* First segment of a packet */
602 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700603};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604
Francois Romieu2b7b4312011-04-18 22:53:24 -0700605/* Generic case. */
606enum rtl_tx_desc_bit {
607 /* First doubleword. */
608 TD_LSO = (1 << 27), /* Large Send Offload */
609#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Francois Romieu2b7b4312011-04-18 22:53:24 -0700611 /* Second doubleword. */
612 TxVlanTag = (1 << 17), /* Add VLAN tag */
613};
614
615/* 8169, 8168b and 810x except 8102e. */
616enum rtl_tx_desc_bit_0 {
617 /* First doubleword. */
618#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
619 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
620 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
621 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
622};
623
624/* 8102e, 8168c and beyond. */
625enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800626 /* First doubleword. */
627 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800628 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800629#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800630#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800631
Francois Romieu2b7b4312011-04-18 22:53:24 -0700632 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800633#define TCPHO_SHIFT 18
634#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700635#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800636 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
637 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700638 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
639 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
640};
641
Francois Romieu2b7b4312011-04-18 22:53:24 -0700642enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 /* Rx private */
644 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500645 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
647#define RxProtoUDP (PID1)
648#define RxProtoTCP (PID0)
649#define RxProtoIP (PID1 | PID0)
650#define RxProtoMask RxProtoIP
651
652 IPFail = (1 << 16), /* IP checksum failed */
653 UDPFail = (1 << 15), /* UDP/IP checksum failed */
654 TCPFail = (1 << 14), /* TCP/IP checksum failed */
655 RxVlanTag = (1 << 16), /* VLAN tag available */
656};
657
658#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200659#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
661struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200662 __le32 opts1;
663 __le32 opts2;
664 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665};
666
667struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200668 __le32 opts1;
669 __le32 opts2;
670 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671};
672
673struct ring_info {
674 struct sk_buff *skb;
675 u32 len;
676 u8 __pad[sizeof(void *) - sizeof(u32)];
677};
678
Ivan Vecera355423d2009-02-06 21:49:57 -0800679struct rtl8169_counters {
680 __le64 tx_packets;
681 __le64 rx_packets;
682 __le64 tx_errors;
683 __le32 rx_errors;
684 __le16 rx_missed;
685 __le16 align_errors;
686 __le32 tx_one_collision;
687 __le32 tx_multi_collision;
688 __le64 rx_unicast;
689 __le64 rx_broadcast;
690 __le32 rx_multicast;
691 __le16 tx_aborted;
692 __le16 tx_underun;
693};
694
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200695struct rtl8169_tc_offsets {
696 bool inited;
697 __le64 tx_errors;
698 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200699 __le16 tx_aborted;
700};
701
Francois Romieuda78dbf2012-01-26 14:18:23 +0100702enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100703 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100704 RTL_FLAG_TASK_SLOW_PENDING,
705 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100706 RTL_FLAG_MAX
707};
708
Junchang Wang8027aa22012-03-04 23:30:32 +0100709struct rtl8169_stats {
710 u64 packets;
711 u64 bytes;
712 struct u64_stats_sync syncp;
713};
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715struct rtl8169_private {
716 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200717 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000718 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700719 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200720 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700721 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
723 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100725 struct rtl8169_stats rx_stats;
726 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
728 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
729 dma_addr_t TxPhyAddr;
730 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000731 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100734
735 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300736 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000737
738 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200739 void (*write)(struct rtl8169_private *, int, int);
740 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000741 } mdio_ops;
742
Francois Romieud58d46b2011-05-03 16:38:29 +0200743 struct jumbo_ops {
744 void (*enable)(struct rtl8169_private *);
745 void (*disable)(struct rtl8169_private *);
746 } jumbo_ops;
747
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200748 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800749 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100750
751 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100752 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
753 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100754 struct work_struct work;
755 } wk;
756
Francois Romieuccdffb92008-07-26 14:26:06 +0200757 struct mii_if_info mii;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +0200758 struct mii_bus *mii_bus;
Corinna Vinschen42020322015-09-10 10:47:35 +0200759 dma_addr_t counters_phys_addr;
760 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200761 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000762 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000763
Francois Romieub6ffd972011-06-17 17:00:05 +0200764 struct rtl_fw {
765 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200766
767#define RTL_VER_SIZE 32
768
769 char version[RTL_VER_SIZE];
770
771 struct rtl_fw_phy_action {
772 __le32 *code;
773 size_t size;
774 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200775 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300776#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800777
778 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779};
780
Ralf Baechle979b6c12005-06-13 14:30:40 -0700781MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700784MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200785module_param_named(debug, debug.msg_enable, int, 0);
786MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787MODULE_LICENSE("GPL");
788MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000789MODULE_FIRMWARE(FIRMWARE_8168D_1);
790MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000791MODULE_FIRMWARE(FIRMWARE_8168E_1);
792MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400793MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800794MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800795MODULE_FIRMWARE(FIRMWARE_8168F_1);
796MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800797MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800798MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800799MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800800MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000801MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000802MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000803MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800804MODULE_FIRMWARE(FIRMWARE_8168H_1);
805MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200806MODULE_FIRMWARE(FIRMWARE_8107E_1);
807MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100809static inline struct device *tp_to_dev(struct rtl8169_private *tp)
810{
811 return &tp->pci_dev->dev;
812}
813
Francois Romieuda78dbf2012-01-26 14:18:23 +0100814static void rtl_lock_work(struct rtl8169_private *tp)
815{
816 mutex_lock(&tp->wk.mutex);
817}
818
819static void rtl_unlock_work(struct rtl8169_private *tp)
820{
821 mutex_unlock(&tp->wk.mutex);
822}
823
Heiner Kallweitcb732002018-03-20 07:45:35 +0100824static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200825{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100826 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800827 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200828}
829
Francois Romieuffc46952012-07-06 14:19:23 +0200830struct rtl_cond {
831 bool (*check)(struct rtl8169_private *);
832 const char *msg;
833};
834
835static void rtl_udelay(unsigned int d)
836{
837 udelay(d);
838}
839
840static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
841 void (*delay)(unsigned int), unsigned int d, int n,
842 bool high)
843{
844 int i;
845
846 for (i = 0; i < n; i++) {
847 delay(d);
848 if (c->check(tp) == high)
849 return true;
850 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200851 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
852 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200853 return false;
854}
855
856static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
857 const struct rtl_cond *c,
858 unsigned int d, int n)
859{
860 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
861}
862
863static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
864 const struct rtl_cond *c,
865 unsigned int d, int n)
866{
867 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
868}
869
870static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
871 const struct rtl_cond *c,
872 unsigned int d, int n)
873{
874 return rtl_loop_wait(tp, c, msleep, d, n, true);
875}
876
877static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
878 const struct rtl_cond *c,
879 unsigned int d, int n)
880{
881 return rtl_loop_wait(tp, c, msleep, d, n, false);
882}
883
884#define DECLARE_RTL_COND(name) \
885static bool name ## _check(struct rtl8169_private *); \
886 \
887static const struct rtl_cond name = { \
888 .check = name ## _check, \
889 .msg = #name \
890}; \
891 \
892static bool name ## _check(struct rtl8169_private *tp)
893
Hayes Wangc5583862012-07-02 17:23:22 +0800894static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
895{
896 if (reg & 0xffff0001) {
897 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
898 return true;
899 }
900 return false;
901}
902
903DECLARE_RTL_COND(rtl_ocp_gphy_cond)
904{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200905 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800906}
907
908static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
909{
Hayes Wangc5583862012-07-02 17:23:22 +0800910 if (rtl_ocp_reg_failure(tp, reg))
911 return;
912
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200913 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800914
915 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
916}
917
918static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
919{
Hayes Wangc5583862012-07-02 17:23:22 +0800920 if (rtl_ocp_reg_failure(tp, reg))
921 return 0;
922
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200923 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800924
925 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200926 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800927}
928
Hayes Wangc5583862012-07-02 17:23:22 +0800929static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
930{
Hayes Wangc5583862012-07-02 17:23:22 +0800931 if (rtl_ocp_reg_failure(tp, reg))
932 return;
933
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200934 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800935}
936
937static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
938{
Hayes Wangc5583862012-07-02 17:23:22 +0800939 if (rtl_ocp_reg_failure(tp, reg))
940 return 0;
941
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200942 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800943
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200944 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800945}
946
947#define OCP_STD_PHY_BASE 0xa400
948
949static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
950{
951 if (reg == 0x1f) {
952 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
953 return;
954 }
955
956 if (tp->ocp_base != OCP_STD_PHY_BASE)
957 reg -= 0x10;
958
959 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
960}
961
962static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
963{
964 if (tp->ocp_base != OCP_STD_PHY_BASE)
965 reg -= 0x10;
966
967 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
968}
969
hayeswangeee37862013-04-01 22:23:38 +0000970static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
971{
972 if (reg == 0x1f) {
973 tp->ocp_base = value << 4;
974 return;
975 }
976
977 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
978}
979
980static int mac_mcu_read(struct rtl8169_private *tp, int reg)
981{
982 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
983}
984
Francois Romieuffc46952012-07-06 14:19:23 +0200985DECLARE_RTL_COND(rtl_phyar_cond)
986{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200987 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200988}
989
Francois Romieu24192212012-07-06 20:19:42 +0200990static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200992 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
Francois Romieuffc46952012-07-06 14:19:23 +0200994 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700995 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700996 * According to hardware specs a 20us delay is required after write
997 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700998 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700999 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000}
1001
Francois Romieu24192212012-07-06 20:19:42 +02001002static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003{
Francois Romieuffc46952012-07-06 14:19:23 +02001004 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001006 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007
Francois Romieuffc46952012-07-06 14:19:23 +02001008 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001009 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +02001010
Timo Teräs81a95f02010-06-09 17:31:48 -07001011 /*
1012 * According to hardware specs a 20us delay is required after read
1013 * complete indication, but before sending next command.
1014 */
1015 udelay(20);
1016
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 return value;
1018}
1019
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001020DECLARE_RTL_COND(rtl_ocpar_cond)
1021{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001022 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001023}
1024
Francois Romieu24192212012-07-06 20:19:42 +02001025static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001026{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001027 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1028 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
1029 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001030
Francois Romieuffc46952012-07-06 14:19:23 +02001031 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001032}
1033
Francois Romieu24192212012-07-06 20:19:42 +02001034static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001035{
Francois Romieu24192212012-07-06 20:19:42 +02001036 r8168dp_1_mdio_access(tp, reg,
1037 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001038}
1039
Francois Romieu24192212012-07-06 20:19:42 +02001040static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001041{
Francois Romieu24192212012-07-06 20:19:42 +02001042 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001043
1044 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001045 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1046 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001047
Francois Romieuffc46952012-07-06 14:19:23 +02001048 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001049 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001050}
1051
françois romieue6de30d2011-01-03 15:08:37 +00001052#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1053
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001054static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001055{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001056 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001057}
1058
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001059static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001060{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001061 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001062}
1063
Francois Romieu24192212012-07-06 20:19:42 +02001064static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001065{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001066 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001067
Francois Romieu24192212012-07-06 20:19:42 +02001068 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001069
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001070 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001071}
1072
Francois Romieu24192212012-07-06 20:19:42 +02001073static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001074{
1075 int value;
1076
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001077 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001078
Francois Romieu24192212012-07-06 20:19:42 +02001079 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001080
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001081 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001082
1083 return value;
1084}
1085
françois romieu4da19632011-01-03 15:07:55 +00001086static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001087{
Francois Romieu24192212012-07-06 20:19:42 +02001088 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001089}
1090
françois romieu4da19632011-01-03 15:07:55 +00001091static int rtl_readphy(struct rtl8169_private *tp, int location)
1092{
Francois Romieu24192212012-07-06 20:19:42 +02001093 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001094}
1095
1096static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1097{
1098 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1099}
1100
Chun-Hao Lin76564422014-10-01 23:17:17 +08001101static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001102{
1103 int val;
1104
françois romieu4da19632011-01-03 15:07:55 +00001105 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001106 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001107}
1108
Francois Romieuccdffb92008-07-26 14:26:06 +02001109static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1110 int val)
1111{
1112 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001113
françois romieu4da19632011-01-03 15:07:55 +00001114 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001115}
1116
1117static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1118{
1119 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001120
françois romieu4da19632011-01-03 15:07:55 +00001121 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001122}
1123
Francois Romieuffc46952012-07-06 14:19:23 +02001124DECLARE_RTL_COND(rtl_ephyar_cond)
1125{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001126 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001127}
1128
Francois Romieufdf6fc02012-07-06 22:40:38 +02001129static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001130{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001131 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001132 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1133
Francois Romieuffc46952012-07-06 14:19:23 +02001134 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1135
1136 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001137}
1138
Francois Romieufdf6fc02012-07-06 22:40:38 +02001139static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001140{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001141 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001142
Francois Romieuffc46952012-07-06 14:19:23 +02001143 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001144 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001145}
1146
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001147DECLARE_RTL_COND(rtl_eriar_cond)
1148{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001149 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001150}
1151
Francois Romieufdf6fc02012-07-06 22:40:38 +02001152static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1153 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001154{
Hayes Wang133ac402011-07-06 15:58:05 +08001155 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001156 RTL_W32(tp, ERIDR, val);
1157 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001158
Francois Romieuffc46952012-07-06 14:19:23 +02001159 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001160}
1161
Francois Romieufdf6fc02012-07-06 22:40:38 +02001162static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001163{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001164 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001165
Francois Romieuffc46952012-07-06 14:19:23 +02001166 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001167 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001168}
1169
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001170static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001171 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001172{
1173 u32 val;
1174
Francois Romieufdf6fc02012-07-06 22:40:38 +02001175 val = rtl_eri_read(tp, addr, type);
1176 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001177}
1178
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001179static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1180{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001181 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001182 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001183 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001184}
1185
1186static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1187{
1188 return rtl_eri_read(tp, reg, ERIAR_OOB);
1189}
1190
1191static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1192{
1193 switch (tp->mac_version) {
1194 case RTL_GIGA_MAC_VER_27:
1195 case RTL_GIGA_MAC_VER_28:
1196 case RTL_GIGA_MAC_VER_31:
1197 return r8168dp_ocp_read(tp, mask, reg);
1198 case RTL_GIGA_MAC_VER_49:
1199 case RTL_GIGA_MAC_VER_50:
1200 case RTL_GIGA_MAC_VER_51:
1201 return r8168ep_ocp_read(tp, mask, reg);
1202 default:
1203 BUG();
1204 return ~0;
1205 }
1206}
1207
1208static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1209 u32 data)
1210{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001211 RTL_W32(tp, OCPDR, data);
1212 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001213 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1214}
1215
1216static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1217 u32 data)
1218{
1219 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1220 data, ERIAR_OOB);
1221}
1222
1223static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1224{
1225 switch (tp->mac_version) {
1226 case RTL_GIGA_MAC_VER_27:
1227 case RTL_GIGA_MAC_VER_28:
1228 case RTL_GIGA_MAC_VER_31:
1229 r8168dp_ocp_write(tp, mask, reg, data);
1230 break;
1231 case RTL_GIGA_MAC_VER_49:
1232 case RTL_GIGA_MAC_VER_50:
1233 case RTL_GIGA_MAC_VER_51:
1234 r8168ep_ocp_write(tp, mask, reg, data);
1235 break;
1236 default:
1237 BUG();
1238 break;
1239 }
1240}
1241
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001242static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1243{
1244 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1245
1246 ocp_write(tp, 0x1, 0x30, 0x00000001);
1247}
1248
1249#define OOB_CMD_RESET 0x00
1250#define OOB_CMD_DRIVER_START 0x05
1251#define OOB_CMD_DRIVER_STOP 0x06
1252
1253static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1254{
1255 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1256}
1257
1258DECLARE_RTL_COND(rtl_ocp_read_cond)
1259{
1260 u16 reg;
1261
1262 reg = rtl8168_get_ocp_reg(tp);
1263
1264 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1265}
1266
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001267DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1268{
1269 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1270}
1271
1272DECLARE_RTL_COND(rtl_ocp_tx_cond)
1273{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001274 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001275}
1276
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001277static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1278{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001279 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001280 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001281 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1282 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001283}
1284
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001285static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001286{
1287 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001288 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1289}
1290
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001291static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1292{
1293 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1294 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1295 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1296}
1297
1298static void rtl8168_driver_start(struct rtl8169_private *tp)
1299{
1300 switch (tp->mac_version) {
1301 case RTL_GIGA_MAC_VER_27:
1302 case RTL_GIGA_MAC_VER_28:
1303 case RTL_GIGA_MAC_VER_31:
1304 rtl8168dp_driver_start(tp);
1305 break;
1306 case RTL_GIGA_MAC_VER_49:
1307 case RTL_GIGA_MAC_VER_50:
1308 case RTL_GIGA_MAC_VER_51:
1309 rtl8168ep_driver_start(tp);
1310 break;
1311 default:
1312 BUG();
1313 break;
1314 }
1315}
1316
1317static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1318{
1319 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1320 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1321}
1322
1323static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1324{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001325 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001326 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1327 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1328 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1329}
1330
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001331static void rtl8168_driver_stop(struct rtl8169_private *tp)
1332{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001333 switch (tp->mac_version) {
1334 case RTL_GIGA_MAC_VER_27:
1335 case RTL_GIGA_MAC_VER_28:
1336 case RTL_GIGA_MAC_VER_31:
1337 rtl8168dp_driver_stop(tp);
1338 break;
1339 case RTL_GIGA_MAC_VER_49:
1340 case RTL_GIGA_MAC_VER_50:
1341 case RTL_GIGA_MAC_VER_51:
1342 rtl8168ep_driver_stop(tp);
1343 break;
1344 default:
1345 BUG();
1346 break;
1347 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001348}
1349
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001350static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001351{
1352 u16 reg = rtl8168_get_ocp_reg(tp);
1353
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001354 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001355}
1356
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001357static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001358{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001359 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001360}
1361
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001362static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001363{
1364 switch (tp->mac_version) {
1365 case RTL_GIGA_MAC_VER_27:
1366 case RTL_GIGA_MAC_VER_28:
1367 case RTL_GIGA_MAC_VER_31:
1368 return r8168dp_check_dash(tp);
1369 case RTL_GIGA_MAC_VER_49:
1370 case RTL_GIGA_MAC_VER_50:
1371 case RTL_GIGA_MAC_VER_51:
1372 return r8168ep_check_dash(tp);
1373 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001374 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001375 }
1376}
1377
françois romieuc28aa382011-08-02 03:53:43 +00001378struct exgmac_reg {
1379 u16 addr;
1380 u16 mask;
1381 u32 val;
1382};
1383
Francois Romieufdf6fc02012-07-06 22:40:38 +02001384static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001385 const struct exgmac_reg *r, int len)
1386{
1387 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001388 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001389 r++;
1390 }
1391}
1392
Francois Romieuffc46952012-07-06 14:19:23 +02001393DECLARE_RTL_COND(rtl_efusear_cond)
1394{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001395 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001396}
1397
Francois Romieufdf6fc02012-07-06 22:40:38 +02001398static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001399{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001400 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001401
Francois Romieuffc46952012-07-06 14:19:23 +02001402 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001403 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001404}
1405
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001406static u16 rtl_get_events(struct rtl8169_private *tp)
1407{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001408 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001409}
1410
1411static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1412{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001413 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001414 mmiowb();
1415}
1416
1417static void rtl_irq_disable(struct rtl8169_private *tp)
1418{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001419 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001420 mmiowb();
1421}
1422
Francois Romieu3e990ff2012-01-26 12:50:01 +01001423static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1424{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001425 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001426}
1427
Francois Romieuda78dbf2012-01-26 14:18:23 +01001428#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1429#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1430#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1431
1432static void rtl_irq_enable_all(struct rtl8169_private *tp)
1433{
1434 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1435}
1436
françois romieu811fd302011-12-04 20:30:45 +00001437static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001439 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001440 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001441 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442}
1443
Hayes Wang70090422011-07-06 15:58:06 +08001444static void rtl_link_chg_patch(struct rtl8169_private *tp)
1445{
Hayes Wang70090422011-07-06 15:58:06 +08001446 struct net_device *dev = tp->dev;
1447
1448 if (!netif_running(dev))
1449 return;
1450
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001451 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1452 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001453 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001454 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1455 ERIAR_EXGMAC);
1456 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1457 ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001458 } else if (RTL_R8(tp, PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001459 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1460 ERIAR_EXGMAC);
1461 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1462 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001463 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001464 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1465 ERIAR_EXGMAC);
1466 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1467 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001468 }
1469 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001470 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001471 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001472 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001473 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001474 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1475 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001476 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001477 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1478 ERIAR_EXGMAC);
1479 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1480 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001481 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001482 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1483 ERIAR_EXGMAC);
1484 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1485 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001486 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001487 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001488 if (RTL_R8(tp, PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001489 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1490 ERIAR_EXGMAC);
1491 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1492 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001493 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001494 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1495 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001496 }
Hayes Wang70090422011-07-06 15:58:06 +08001497 }
1498}
1499
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001500#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1501
1502static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1503{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001504 u8 options;
1505 u32 wolopts = 0;
1506
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001507 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001508 if (!(options & PMEnable))
1509 return 0;
1510
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001511 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001512 if (options & LinkUp)
1513 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001514 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001515 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1516 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001517 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1518 wolopts |= WAKE_MAGIC;
1519 break;
1520 default:
1521 if (options & MagicPacket)
1522 wolopts |= WAKE_MAGIC;
1523 break;
1524 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001525
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001526 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001527 if (options & UWF)
1528 wolopts |= WAKE_UCAST;
1529 if (options & BWF)
1530 wolopts |= WAKE_BCAST;
1531 if (options & MWF)
1532 wolopts |= WAKE_MCAST;
1533
1534 return wolopts;
1535}
1536
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001537static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1538{
1539 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001540
Francois Romieuda78dbf2012-01-26 14:18:23 +01001541 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001542 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001543 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001544 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001545}
1546
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001547static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001548{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001549 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001550 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001551 u32 opt;
1552 u16 reg;
1553 u8 mask;
1554 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001555 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001556 { WAKE_UCAST, Config5, UWF },
1557 { WAKE_BCAST, Config5, BWF },
1558 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001559 { WAKE_ANY, Config5, LanWake },
1560 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001561 };
Francois Romieu851e6022012-04-17 11:10:11 +02001562 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001563
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001564 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001565
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001566 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001567 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1568 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001569 tmp = ARRAY_SIZE(cfg) - 1;
1570 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001571 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001572 0x0dc,
1573 ERIAR_MASK_0100,
1574 MagicPacket_v2,
1575 0x0000,
1576 ERIAR_EXGMAC);
1577 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001578 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001579 0x0dc,
1580 ERIAR_MASK_0100,
1581 0x0000,
1582 MagicPacket_v2,
1583 ERIAR_EXGMAC);
1584 break;
1585 default:
1586 tmp = ARRAY_SIZE(cfg);
1587 break;
1588 }
1589
1590 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001591 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001592 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001593 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001594 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001595 }
1596
Francois Romieu851e6022012-04-17 11:10:11 +02001597 switch (tp->mac_version) {
1598 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001599 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001600 if (wolopts)
1601 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001602 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001603 break;
1604 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001605 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001606 if (wolopts)
1607 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001608 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001609 break;
1610 }
1611
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001612 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001613}
1614
1615static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1616{
1617 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001618 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001619
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001620 if (wol->wolopts & ~WAKE_ANY)
1621 return -EINVAL;
1622
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001623 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001624
Francois Romieuda78dbf2012-01-26 14:18:23 +01001625 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001626
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001627 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001628
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001629 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001630 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001631
1632 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001633
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001634 device_set_wakeup_enable(d, tp->saved_wolopts);
françois romieuea809072010-11-08 13:23:58 +00001635
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001636 pm_runtime_put_noidle(d);
1637
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001638 return 0;
1639}
1640
Francois Romieu31bd2042011-04-26 18:58:59 +02001641static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1642{
Francois Romieu85bffe62011-04-27 08:22:39 +02001643 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001644}
1645
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646static void rtl8169_get_drvinfo(struct net_device *dev,
1647 struct ethtool_drvinfo *info)
1648{
1649 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001650 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
Rick Jones68aad782011-11-07 13:29:27 +00001652 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1653 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1654 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001655 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001656 if (!IS_ERR_OR_NULL(rtl_fw))
1657 strlcpy(info->fw_version, rtl_fw->version,
1658 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659}
1660
1661static int rtl8169_get_regs_len(struct net_device *dev)
1662{
1663 return R8169_REGS_SIZE;
1664}
1665
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001667 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668{
1669 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001670 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001671 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672
Hayes Wang716b50a2011-02-22 17:26:18 +08001673 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
1675 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001676 int auto_nego;
1677
françois romieu4da19632011-01-03 15:07:55 +00001678 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001679 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1680 ADVERTISE_100HALF | ADVERTISE_100FULL);
1681
1682 if (adv & ADVERTISED_10baseT_Half)
1683 auto_nego |= ADVERTISE_10HALF;
1684 if (adv & ADVERTISED_10baseT_Full)
1685 auto_nego |= ADVERTISE_10FULL;
1686 if (adv & ADVERTISED_100baseT_Half)
1687 auto_nego |= ADVERTISE_100HALF;
1688 if (adv & ADVERTISED_100baseT_Full)
1689 auto_nego |= ADVERTISE_100FULL;
1690
françois romieu3577aa12009-05-19 10:46:48 +00001691 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1692
françois romieu4da19632011-01-03 15:07:55 +00001693 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001694 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1695
1696 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001697 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001698 if (adv & ADVERTISED_1000baseT_Half)
1699 giga_ctrl |= ADVERTISE_1000HALF;
1700 if (adv & ADVERTISED_1000baseT_Full)
1701 giga_ctrl |= ADVERTISE_1000FULL;
1702 } else if (adv & (ADVERTISED_1000baseT_Half |
1703 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001704 netif_info(tp, link, dev,
1705 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001706 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001707 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708
françois romieu3577aa12009-05-19 10:46:48 +00001709 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001710
françois romieu4da19632011-01-03 15:07:55 +00001711 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1712 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001713 } else {
françois romieu3577aa12009-05-19 10:46:48 +00001714 if (speed == SPEED_10)
1715 bmcr = 0;
1716 else if (speed == SPEED_100)
1717 bmcr = BMCR_SPEED100;
1718 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001719 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001720
1721 if (duplex == DUPLEX_FULL)
1722 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001723 }
1724
françois romieu4da19632011-01-03 15:07:55 +00001725 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001726
Francois Romieucecb5fd2011-04-01 10:21:07 +02001727 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1728 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001729 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001730 rtl_writephy(tp, 0x17, 0x2138);
1731 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001732 } else {
françois romieu4da19632011-01-03 15:07:55 +00001733 rtl_writephy(tp, 0x17, 0x2108);
1734 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001735 }
1736 }
1737
Oliver Neukum54405cd2011-01-06 21:55:13 +01001738 rc = 0;
1739out:
1740 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741}
1742
1743static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001744 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745{
Heiner Kallweit335c9972018-07-01 00:25:19 +02001746 return rtl8169_set_speed_xmii(dev, autoneg, speed, duplex, advertising);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747}
1748
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001749static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1750 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751{
Francois Romieud58d46b2011-05-03 16:38:29 +02001752 struct rtl8169_private *tp = netdev_priv(dev);
1753
Francois Romieu2b7b4312011-04-18 22:53:24 -07001754 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001755 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756
Francois Romieud58d46b2011-05-03 16:38:29 +02001757 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001758 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001759 features &= ~NETIF_F_IP_CSUM;
1760
Michał Mirosław350fb322011-04-08 06:35:56 +00001761 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762}
1763
Heiner Kallweita3984572018-04-28 22:19:15 +02001764static int rtl8169_set_features(struct net_device *dev,
1765 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766{
1767 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001768 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
Heiner Kallweita3984572018-04-28 22:19:15 +02001770 rtl_lock_work(tp);
1771
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001772 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001773 if (features & NETIF_F_RXALL)
1774 rx_config |= (AcceptErr | AcceptRunt);
1775 else
1776 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001778 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001779
hayeswang929a0312014-09-16 11:40:47 +08001780 if (features & NETIF_F_RXCSUM)
1781 tp->cp_cmd |= RxChkSum;
1782 else
1783 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001784
hayeswang929a0312014-09-16 11:40:47 +08001785 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1786 tp->cp_cmd |= RxVlan;
1787 else
1788 tp->cp_cmd &= ~RxVlan;
1789
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001790 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1791 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
Francois Romieuda78dbf2012-01-26 14:18:23 +01001793 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794
1795 return 0;
1796}
1797
Kirill Smelkov810f4892012-11-10 21:11:02 +04001798static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001800 return (skb_vlan_tag_present(skb)) ?
1801 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802}
1803
Francois Romieu7a8fc772011-03-01 17:18:33 +01001804static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805{
1806 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Francois Romieu7a8fc772011-03-01 17:18:33 +01001808 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001809 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810}
1811
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1813 void *p)
1814{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001815 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001816 u32 __iomem *data = tp->mmio_addr;
1817 u32 *dw = p;
1818 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
Francois Romieuda78dbf2012-01-26 14:18:23 +01001820 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001821 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1822 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001823 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824}
1825
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001826static u32 rtl8169_get_msglevel(struct net_device *dev)
1827{
1828 struct rtl8169_private *tp = netdev_priv(dev);
1829
1830 return tp->msg_enable;
1831}
1832
1833static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1834{
1835 struct rtl8169_private *tp = netdev_priv(dev);
1836
1837 tp->msg_enable = value;
1838}
1839
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001840static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1841 "tx_packets",
1842 "rx_packets",
1843 "tx_errors",
1844 "rx_errors",
1845 "rx_missed",
1846 "align_errors",
1847 "tx_single_collisions",
1848 "tx_multi_collisions",
1849 "unicast",
1850 "broadcast",
1851 "multicast",
1852 "tx_aborted",
1853 "tx_underrun",
1854};
1855
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001856static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001857{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001858 switch (sset) {
1859 case ETH_SS_STATS:
1860 return ARRAY_SIZE(rtl8169_gstrings);
1861 default:
1862 return -EOPNOTSUPP;
1863 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001864}
1865
Corinna Vinschen42020322015-09-10 10:47:35 +02001866DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001867{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001868 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001869}
1870
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001871static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001872{
Corinna Vinschen42020322015-09-10 10:47:35 +02001873 dma_addr_t paddr = tp->counters_phys_addr;
1874 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001875
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001876 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1877 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001878 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001879 RTL_W32(tp, CounterAddrLow, cmd);
1880 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001881
Francois Romieua78e9362018-01-26 01:53:26 +01001882 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001883}
1884
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001885static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001886{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001887 /*
1888 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1889 * tally counters.
1890 */
1891 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1892 return true;
1893
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001894 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001895}
1896
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001897static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001898{
Ivan Vecera355423d2009-02-06 21:49:57 -08001899 /*
1900 * Some chips are unable to dump tally counters when the receiver
1901 * is disabled.
1902 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001903 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001904 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001905
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001906 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001907}
1908
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001909static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001910{
Corinna Vinschen42020322015-09-10 10:47:35 +02001911 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001912 bool ret = false;
1913
1914 /*
1915 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1916 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1917 * reset by a power cycle, while the counter values collected by the
1918 * driver are reset at every driver unload/load cycle.
1919 *
1920 * To make sure the HW values returned by @get_stats64 match the SW
1921 * values, we collect the initial values at first open(*) and use them
1922 * as offsets to normalize the values returned by @get_stats64.
1923 *
1924 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1925 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1926 * set at open time by rtl_hw_start.
1927 */
1928
1929 if (tp->tc_offset.inited)
1930 return true;
1931
1932 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001933 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001934 ret = true;
1935
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001936 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001937 ret = true;
1938
Corinna Vinschen42020322015-09-10 10:47:35 +02001939 tp->tc_offset.tx_errors = counters->tx_errors;
1940 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1941 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001942 tp->tc_offset.inited = true;
1943
1944 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001945}
1946
Ivan Vecera355423d2009-02-06 21:49:57 -08001947static void rtl8169_get_ethtool_stats(struct net_device *dev,
1948 struct ethtool_stats *stats, u64 *data)
1949{
1950 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001951 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001952 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001953
1954 ASSERT_RTNL();
1955
Chun-Hao Line0636232016-07-29 16:37:55 +08001956 pm_runtime_get_noresume(d);
1957
1958 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001959 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001960
1961 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001962
Corinna Vinschen42020322015-09-10 10:47:35 +02001963 data[0] = le64_to_cpu(counters->tx_packets);
1964 data[1] = le64_to_cpu(counters->rx_packets);
1965 data[2] = le64_to_cpu(counters->tx_errors);
1966 data[3] = le32_to_cpu(counters->rx_errors);
1967 data[4] = le16_to_cpu(counters->rx_missed);
1968 data[5] = le16_to_cpu(counters->align_errors);
1969 data[6] = le32_to_cpu(counters->tx_one_collision);
1970 data[7] = le32_to_cpu(counters->tx_multi_collision);
1971 data[8] = le64_to_cpu(counters->rx_unicast);
1972 data[9] = le64_to_cpu(counters->rx_broadcast);
1973 data[10] = le32_to_cpu(counters->rx_multicast);
1974 data[11] = le16_to_cpu(counters->tx_aborted);
1975 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001976}
1977
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001978static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1979{
1980 switch(stringset) {
1981 case ETH_SS_STATS:
1982 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1983 break;
1984 }
1985}
1986
Florian Fainellif0903ea2016-12-03 12:01:19 -08001987static int rtl8169_nway_reset(struct net_device *dev)
1988{
1989 struct rtl8169_private *tp = netdev_priv(dev);
1990
1991 return mii_nway_restart(&tp->mii);
1992}
1993
Francois Romieu50970832017-10-27 13:24:49 +03001994/*
1995 * Interrupt coalescing
1996 *
1997 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1998 * > 8169, 8168 and 810x line of chipsets
1999 *
2000 * 8169, 8168, and 8136(810x) serial chipsets support it.
2001 *
2002 * > 2 - the Tx timer unit at gigabit speed
2003 *
2004 * The unit of the timer depends on both the speed and the setting of CPlusCmd
2005 * (0xe0) bit 1 and bit 0.
2006 *
2007 * For 8169
2008 * bit[1:0] \ speed 1000M 100M 10M
2009 * 0 0 320ns 2.56us 40.96us
2010 * 0 1 2.56us 20.48us 327.7us
2011 * 1 0 5.12us 40.96us 655.4us
2012 * 1 1 10.24us 81.92us 1.31ms
2013 *
2014 * For the other
2015 * bit[1:0] \ speed 1000M 100M 10M
2016 * 0 0 5us 2.56us 40.96us
2017 * 0 1 40us 20.48us 327.7us
2018 * 1 0 80us 40.96us 655.4us
2019 * 1 1 160us 81.92us 1.31ms
2020 */
2021
2022/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
2023struct rtl_coalesce_scale {
2024 /* Rx / Tx */
2025 u32 nsecs[2];
2026};
2027
2028/* rx/tx scale factors for all CPlusCmd[0:1] cases */
2029struct rtl_coalesce_info {
2030 u32 speed;
2031 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
2032};
2033
2034/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
2035#define rxtx_x1822(r, t) { \
2036 {{(r), (t)}}, \
2037 {{(r)*8, (t)*8}}, \
2038 {{(r)*8*2, (t)*8*2}}, \
2039 {{(r)*8*2*2, (t)*8*2*2}}, \
2040}
2041static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
2042 /* speed delays: rx00 tx00 */
2043 { SPEED_10, rxtx_x1822(40960, 40960) },
2044 { SPEED_100, rxtx_x1822( 2560, 2560) },
2045 { SPEED_1000, rxtx_x1822( 320, 320) },
2046 { 0 },
2047};
2048
2049static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
2050 /* speed delays: rx00 tx00 */
2051 { SPEED_10, rxtx_x1822(40960, 40960) },
2052 { SPEED_100, rxtx_x1822( 2560, 2560) },
2053 { SPEED_1000, rxtx_x1822( 5000, 5000) },
2054 { 0 },
2055};
2056#undef rxtx_x1822
2057
2058/* get rx/tx scale vector corresponding to current speed */
2059static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
2060{
2061 struct rtl8169_private *tp = netdev_priv(dev);
2062 struct ethtool_link_ksettings ecmd;
2063 const struct rtl_coalesce_info *ci;
2064 int rc;
2065
Heiner Kallweit45772432018-07-17 22:51:44 +02002066 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03002067 if (rc < 0)
2068 return ERR_PTR(rc);
2069
2070 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
2071 if (ecmd.base.speed == ci->speed) {
2072 return ci;
2073 }
2074 }
2075
2076 return ERR_PTR(-ELNRNG);
2077}
2078
2079static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2080{
2081 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002082 const struct rtl_coalesce_info *ci;
2083 const struct rtl_coalesce_scale *scale;
2084 struct {
2085 u32 *max_frames;
2086 u32 *usecs;
2087 } coal_settings [] = {
2088 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
2089 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
2090 }, *p = coal_settings;
2091 int i;
2092 u16 w;
2093
2094 memset(ec, 0, sizeof(*ec));
2095
2096 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
2097 ci = rtl_coalesce_info(dev);
2098 if (IS_ERR(ci))
2099 return PTR_ERR(ci);
2100
Heiner Kallweit0ae09742018-04-28 22:19:26 +02002101 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03002102
2103 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002104 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03002105 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
2106 w >>= RTL_COALESCE_SHIFT;
2107 *p->usecs = w & RTL_COALESCE_MASK;
2108 }
2109
2110 for (i = 0; i < 2; i++) {
2111 p = coal_settings + i;
2112 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
2113
2114 /*
2115 * ethtool_coalesce says it is illegal to set both usecs and
2116 * max_frames to 0.
2117 */
2118 if (!*p->usecs && !*p->max_frames)
2119 *p->max_frames = 1;
2120 }
2121
2122 return 0;
2123}
2124
2125/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
2126static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
2127 struct net_device *dev, u32 nsec, u16 *cp01)
2128{
2129 const struct rtl_coalesce_info *ci;
2130 u16 i;
2131
2132 ci = rtl_coalesce_info(dev);
2133 if (IS_ERR(ci))
2134 return ERR_CAST(ci);
2135
2136 for (i = 0; i < 4; i++) {
2137 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
2138 ci->scalev[i].nsecs[1]);
2139 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
2140 *cp01 = i;
2141 return &ci->scalev[i];
2142 }
2143 }
2144
2145 return ERR_PTR(-EINVAL);
2146}
2147
2148static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2149{
2150 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002151 const struct rtl_coalesce_scale *scale;
2152 struct {
2153 u32 frames;
2154 u32 usecs;
2155 } coal_settings [] = {
2156 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
2157 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
2158 }, *p = coal_settings;
2159 u16 w = 0, cp01;
2160 int i;
2161
2162 scale = rtl_coalesce_choose_scale(dev,
2163 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
2164 if (IS_ERR(scale))
2165 return PTR_ERR(scale);
2166
2167 for (i = 0; i < 2; i++, p++) {
2168 u32 units;
2169
2170 /*
2171 * accept max_frames=1 we returned in rtl_get_coalesce.
2172 * accept it not only when usecs=0 because of e.g. the following scenario:
2173 *
2174 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2175 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2176 * - then user does `ethtool -C eth0 rx-usecs 100`
2177 *
2178 * since ethtool sends to kernel whole ethtool_coalesce
2179 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2180 * we'll reject it below in `frames % 4 != 0`.
2181 */
2182 if (p->frames == 1) {
2183 p->frames = 0;
2184 }
2185
2186 units = p->usecs * 1000 / scale->nsecs[i];
2187 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2188 return -EINVAL;
2189
2190 w <<= RTL_COALESCE_SHIFT;
2191 w |= units;
2192 w <<= RTL_COALESCE_SHIFT;
2193 w |= p->frames >> 2;
2194 }
2195
2196 rtl_lock_work(tp);
2197
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002198 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002199
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002200 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002201 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2202 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002203
2204 rtl_unlock_work(tp);
2205
2206 return 0;
2207}
2208
Jeff Garzik7282d492006-09-13 14:30:00 -04002209static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210 .get_drvinfo = rtl8169_get_drvinfo,
2211 .get_regs_len = rtl8169_get_regs_len,
2212 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002213 .get_coalesce = rtl_get_coalesce,
2214 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002215 .get_msglevel = rtl8169_get_msglevel,
2216 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002218 .get_wol = rtl8169_get_wol,
2219 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002220 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002221 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002222 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002223 .get_ts_info = ethtool_op_get_ts_info,
Florian Fainellif0903ea2016-12-03 12:01:19 -08002224 .nway_reset = rtl8169_nway_reset,
Heiner Kallweit45772432018-07-17 22:51:44 +02002225 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2226 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227};
2228
Francois Romieu07d3f512007-02-21 22:40:46 +01002229static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Heiner Kallweit22148df2018-04-22 17:15:15 +02002230 u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231{
Francois Romieu0e485152007-02-20 00:00:26 +01002232 /*
2233 * The driver currently handles the 8168Bf and the 8168Be identically
2234 * but they can be identified more specifically through the test below
2235 * if needed:
2236 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002237 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002238 *
2239 * Same thing for the 8101Eb and the 8101Ec:
2240 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002241 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002242 */
Francois Romieu37441002011-06-17 22:58:54 +02002243 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002245 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246 int mac_version;
2247 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002248 /* 8168EP family. */
2249 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2250 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2251 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2252
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002253 /* 8168H family. */
2254 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2255 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2256
Hayes Wangc5583862012-07-02 17:23:22 +08002257 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002258 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002259 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002260 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2261 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2262
Hayes Wangc2218922011-09-06 16:55:18 +08002263 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002264 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002265 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2266 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2267
hayeswang01dc7fe2011-03-21 01:50:28 +00002268 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002269 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002270 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2271 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2272
Francois Romieu5b538df2008-07-20 16:22:45 +02002273 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002274 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002275 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002276
françois romieue6de30d2011-01-03 15:08:37 +00002277 /* 8168DP family. */
2278 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2279 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002280 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002281
Francois Romieuef808d52008-06-29 13:10:54 +02002282 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002283 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002284 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002285 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002286 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2287 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002288 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002289 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002290
2291 /* 8168B family. */
2292 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002293 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2294 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2295
2296 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002297 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002298 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002299 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2300 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002301 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2302 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2303 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2304 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002305 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002306 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002307 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002308 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2309 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002310 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2311 /* FIXME: where did these entries come from ? -- FR */
2312 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2313 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2314
2315 /* 8110 family. */
2316 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2317 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2318 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2319 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2320 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2321 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2322
Jean Delvaref21b75e2009-05-26 20:54:48 -07002323 /* Catch-all */
2324 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002325 };
2326 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327 u32 reg;
2328
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002329 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002330 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 p++;
2332 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002333
2334 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02002335 dev_notice(tp_to_dev(tp),
2336 "unknown MAC, using family default\n");
Francois Romieu5d320a22011-05-08 17:47:36 +02002337 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002338 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2339 tp->mac_version = tp->mii.supports_gmii ?
2340 RTL_GIGA_MAC_VER_42 :
2341 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002342 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
2343 tp->mac_version = tp->mii.supports_gmii ?
2344 RTL_GIGA_MAC_VER_45 :
2345 RTL_GIGA_MAC_VER_47;
2346 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
2347 tp->mac_version = tp->mii.supports_gmii ?
2348 RTL_GIGA_MAC_VER_46 :
2349 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002350 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351}
2352
2353static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2354{
Heiner Kallweit49d17512018-06-28 20:36:15 +02002355 netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356}
2357
Francois Romieu867763c2007-08-17 18:21:58 +02002358struct phy_reg {
2359 u16 reg;
2360 u16 val;
2361};
2362
françois romieu4da19632011-01-03 15:07:55 +00002363static void rtl_writephy_batch(struct rtl8169_private *tp,
2364 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002365{
2366 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002367 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002368 regs++;
2369 }
2370}
2371
françois romieubca03d52011-01-03 15:07:31 +00002372#define PHY_READ 0x00000000
2373#define PHY_DATA_OR 0x10000000
2374#define PHY_DATA_AND 0x20000000
2375#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002376#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002377#define PHY_CLEAR_READCOUNT 0x70000000
2378#define PHY_WRITE 0x80000000
2379#define PHY_READCOUNT_EQ_SKIP 0x90000000
2380#define PHY_COMP_EQ_SKIPN 0xa0000000
2381#define PHY_COMP_NEQ_SKIPN 0xb0000000
2382#define PHY_WRITE_PREVIOUS 0xc0000000
2383#define PHY_SKIPN 0xd0000000
2384#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002385
Hayes Wang960aee62011-06-18 11:37:48 +02002386struct fw_info {
2387 u32 magic;
2388 char version[RTL_VER_SIZE];
2389 __le32 fw_start;
2390 __le32 fw_len;
2391 u8 chksum;
2392} __packed;
2393
Francois Romieu1c361ef2011-06-17 17:16:24 +02002394#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2395
2396static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002397{
Francois Romieub6ffd972011-06-17 17:00:05 +02002398 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002399 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002400 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2401 char *version = rtl_fw->version;
2402 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002403
Francois Romieu1c361ef2011-06-17 17:16:24 +02002404 if (fw->size < FW_OPCODE_SIZE)
2405 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002406
2407 if (!fw_info->magic) {
2408 size_t i, size, start;
2409 u8 checksum = 0;
2410
2411 if (fw->size < sizeof(*fw_info))
2412 goto out;
2413
2414 for (i = 0; i < fw->size; i++)
2415 checksum += fw->data[i];
2416 if (checksum != 0)
2417 goto out;
2418
2419 start = le32_to_cpu(fw_info->fw_start);
2420 if (start > fw->size)
2421 goto out;
2422
2423 size = le32_to_cpu(fw_info->fw_len);
2424 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2425 goto out;
2426
2427 memcpy(version, fw_info->version, RTL_VER_SIZE);
2428
2429 pa->code = (__le32 *)(fw->data + start);
2430 pa->size = size;
2431 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002432 if (fw->size % FW_OPCODE_SIZE)
2433 goto out;
2434
2435 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2436
2437 pa->code = (__le32 *)fw->data;
2438 pa->size = fw->size / FW_OPCODE_SIZE;
2439 }
2440 version[RTL_VER_SIZE - 1] = 0;
2441
2442 rc = true;
2443out:
2444 return rc;
2445}
2446
Francois Romieufd112f22011-06-18 00:10:29 +02002447static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2448 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002449{
Francois Romieufd112f22011-06-18 00:10:29 +02002450 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002451 size_t index;
2452
Francois Romieu1c361ef2011-06-17 17:16:24 +02002453 for (index = 0; index < pa->size; index++) {
2454 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002455 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002456
hayeswang42b82dc2011-01-10 02:07:25 +00002457 switch(action & 0xf0000000) {
2458 case PHY_READ:
2459 case PHY_DATA_OR:
2460 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002461 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002462 case PHY_CLEAR_READCOUNT:
2463 case PHY_WRITE:
2464 case PHY_WRITE_PREVIOUS:
2465 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002466 break;
2467
hayeswang42b82dc2011-01-10 02:07:25 +00002468 case PHY_BJMPN:
2469 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002470 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002471 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002472 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002473 }
2474 break;
2475 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002476 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002477 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002478 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002479 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002480 }
2481 break;
2482 case PHY_COMP_EQ_SKIPN:
2483 case PHY_COMP_NEQ_SKIPN:
2484 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002485 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002486 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002487 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002488 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002489 }
2490 break;
2491
hayeswang42b82dc2011-01-10 02:07:25 +00002492 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002493 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002494 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002495 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002496 }
2497 }
Francois Romieufd112f22011-06-18 00:10:29 +02002498 rc = true;
2499out:
2500 return rc;
2501}
françois romieubca03d52011-01-03 15:07:31 +00002502
Francois Romieufd112f22011-06-18 00:10:29 +02002503static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2504{
2505 struct net_device *dev = tp->dev;
2506 int rc = -EINVAL;
2507
2508 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002509 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002510 goto out;
2511 }
2512
2513 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2514 rc = 0;
2515out:
2516 return rc;
2517}
2518
2519static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2520{
2521 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002522 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002523 u32 predata, count;
2524 size_t index;
2525
2526 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002527 org.write = ops->write;
2528 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002529
Francois Romieu1c361ef2011-06-17 17:16:24 +02002530 for (index = 0; index < pa->size; ) {
2531 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002532 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002533 u32 regno = (action & 0x0fff0000) >> 16;
2534
2535 if (!action)
2536 break;
françois romieubca03d52011-01-03 15:07:31 +00002537
2538 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002539 case PHY_READ:
2540 predata = rtl_readphy(tp, regno);
2541 count++;
2542 index++;
françois romieubca03d52011-01-03 15:07:31 +00002543 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002544 case PHY_DATA_OR:
2545 predata |= data;
2546 index++;
2547 break;
2548 case PHY_DATA_AND:
2549 predata &= data;
2550 index++;
2551 break;
2552 case PHY_BJMPN:
2553 index -= regno;
2554 break;
hayeswangeee37862013-04-01 22:23:38 +00002555 case PHY_MDIO_CHG:
2556 if (data == 0) {
2557 ops->write = org.write;
2558 ops->read = org.read;
2559 } else if (data == 1) {
2560 ops->write = mac_mcu_write;
2561 ops->read = mac_mcu_read;
2562 }
2563
hayeswang42b82dc2011-01-10 02:07:25 +00002564 index++;
2565 break;
2566 case PHY_CLEAR_READCOUNT:
2567 count = 0;
2568 index++;
2569 break;
2570 case PHY_WRITE:
2571 rtl_writephy(tp, regno, data);
2572 index++;
2573 break;
2574 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002575 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002576 break;
2577 case PHY_COMP_EQ_SKIPN:
2578 if (predata == data)
2579 index += regno;
2580 index++;
2581 break;
2582 case PHY_COMP_NEQ_SKIPN:
2583 if (predata != data)
2584 index += regno;
2585 index++;
2586 break;
2587 case PHY_WRITE_PREVIOUS:
2588 rtl_writephy(tp, regno, predata);
2589 index++;
2590 break;
2591 case PHY_SKIPN:
2592 index += regno + 1;
2593 break;
2594 case PHY_DELAY_MS:
2595 mdelay(data);
2596 index++;
2597 break;
2598
françois romieubca03d52011-01-03 15:07:31 +00002599 default:
2600 BUG();
2601 }
2602 }
hayeswangeee37862013-04-01 22:23:38 +00002603
2604 ops->write = org.write;
2605 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002606}
2607
françois romieuf1e02ed2011-01-13 13:07:53 +00002608static void rtl_release_firmware(struct rtl8169_private *tp)
2609{
Francois Romieub6ffd972011-06-17 17:00:05 +02002610 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2611 release_firmware(tp->rtl_fw->fw);
2612 kfree(tp->rtl_fw);
2613 }
2614 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002615}
2616
François Romieu953a12c2011-04-24 17:38:48 +02002617static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002618{
Francois Romieub6ffd972011-06-17 17:00:05 +02002619 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002620
2621 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002622 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002623 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002624}
2625
2626static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2627{
2628 if (rtl_readphy(tp, reg) != val)
2629 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2630 else
2631 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002632}
2633
françois romieu4da19632011-01-03 15:07:55 +00002634static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002636 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002637 { 0x1f, 0x0001 },
2638 { 0x06, 0x006e },
2639 { 0x08, 0x0708 },
2640 { 0x15, 0x4000 },
2641 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642
françois romieu0b9b5712009-08-10 19:44:56 +00002643 { 0x1f, 0x0001 },
2644 { 0x03, 0x00a1 },
2645 { 0x02, 0x0008 },
2646 { 0x01, 0x0120 },
2647 { 0x00, 0x1000 },
2648 { 0x04, 0x0800 },
2649 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650
françois romieu0b9b5712009-08-10 19:44:56 +00002651 { 0x03, 0xff41 },
2652 { 0x02, 0xdf60 },
2653 { 0x01, 0x0140 },
2654 { 0x00, 0x0077 },
2655 { 0x04, 0x7800 },
2656 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002657
françois romieu0b9b5712009-08-10 19:44:56 +00002658 { 0x03, 0x802f },
2659 { 0x02, 0x4f02 },
2660 { 0x01, 0x0409 },
2661 { 0x00, 0xf0f9 },
2662 { 0x04, 0x9800 },
2663 { 0x04, 0x9000 },
2664
2665 { 0x03, 0xdf01 },
2666 { 0x02, 0xdf20 },
2667 { 0x01, 0xff95 },
2668 { 0x00, 0xba00 },
2669 { 0x04, 0xa800 },
2670 { 0x04, 0xa000 },
2671
2672 { 0x03, 0xff41 },
2673 { 0x02, 0xdf20 },
2674 { 0x01, 0x0140 },
2675 { 0x00, 0x00bb },
2676 { 0x04, 0xb800 },
2677 { 0x04, 0xb000 },
2678
2679 { 0x03, 0xdf41 },
2680 { 0x02, 0xdc60 },
2681 { 0x01, 0x6340 },
2682 { 0x00, 0x007d },
2683 { 0x04, 0xd800 },
2684 { 0x04, 0xd000 },
2685
2686 { 0x03, 0xdf01 },
2687 { 0x02, 0xdf20 },
2688 { 0x01, 0x100a },
2689 { 0x00, 0xa0ff },
2690 { 0x04, 0xf800 },
2691 { 0x04, 0xf000 },
2692
2693 { 0x1f, 0x0000 },
2694 { 0x0b, 0x0000 },
2695 { 0x00, 0x9200 }
2696 };
2697
françois romieu4da19632011-01-03 15:07:55 +00002698 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699}
2700
françois romieu4da19632011-01-03 15:07:55 +00002701static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002702{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002703 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002704 { 0x1f, 0x0002 },
2705 { 0x01, 0x90d0 },
2706 { 0x1f, 0x0000 }
2707 };
2708
françois romieu4da19632011-01-03 15:07:55 +00002709 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002710}
2711
françois romieu4da19632011-01-03 15:07:55 +00002712static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002713{
2714 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002715
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002716 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2717 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002718 return;
2719
françois romieu4da19632011-01-03 15:07:55 +00002720 rtl_writephy(tp, 0x1f, 0x0001);
2721 rtl_writephy(tp, 0x10, 0xf01b);
2722 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002723}
2724
françois romieu4da19632011-01-03 15:07:55 +00002725static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002726{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002727 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002728 { 0x1f, 0x0001 },
2729 { 0x04, 0x0000 },
2730 { 0x03, 0x00a1 },
2731 { 0x02, 0x0008 },
2732 { 0x01, 0x0120 },
2733 { 0x00, 0x1000 },
2734 { 0x04, 0x0800 },
2735 { 0x04, 0x9000 },
2736 { 0x03, 0x802f },
2737 { 0x02, 0x4f02 },
2738 { 0x01, 0x0409 },
2739 { 0x00, 0xf099 },
2740 { 0x04, 0x9800 },
2741 { 0x04, 0xa000 },
2742 { 0x03, 0xdf01 },
2743 { 0x02, 0xdf20 },
2744 { 0x01, 0xff95 },
2745 { 0x00, 0xba00 },
2746 { 0x04, 0xa800 },
2747 { 0x04, 0xf000 },
2748 { 0x03, 0xdf01 },
2749 { 0x02, 0xdf20 },
2750 { 0x01, 0x101a },
2751 { 0x00, 0xa0ff },
2752 { 0x04, 0xf800 },
2753 { 0x04, 0x0000 },
2754 { 0x1f, 0x0000 },
2755
2756 { 0x1f, 0x0001 },
2757 { 0x10, 0xf41b },
2758 { 0x14, 0xfb54 },
2759 { 0x18, 0xf5c7 },
2760 { 0x1f, 0x0000 },
2761
2762 { 0x1f, 0x0001 },
2763 { 0x17, 0x0cc0 },
2764 { 0x1f, 0x0000 }
2765 };
2766
françois romieu4da19632011-01-03 15:07:55 +00002767 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002768
françois romieu4da19632011-01-03 15:07:55 +00002769 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002770}
2771
françois romieu4da19632011-01-03 15:07:55 +00002772static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002773{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002774 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002775 { 0x1f, 0x0001 },
2776 { 0x04, 0x0000 },
2777 { 0x03, 0x00a1 },
2778 { 0x02, 0x0008 },
2779 { 0x01, 0x0120 },
2780 { 0x00, 0x1000 },
2781 { 0x04, 0x0800 },
2782 { 0x04, 0x9000 },
2783 { 0x03, 0x802f },
2784 { 0x02, 0x4f02 },
2785 { 0x01, 0x0409 },
2786 { 0x00, 0xf099 },
2787 { 0x04, 0x9800 },
2788 { 0x04, 0xa000 },
2789 { 0x03, 0xdf01 },
2790 { 0x02, 0xdf20 },
2791 { 0x01, 0xff95 },
2792 { 0x00, 0xba00 },
2793 { 0x04, 0xa800 },
2794 { 0x04, 0xf000 },
2795 { 0x03, 0xdf01 },
2796 { 0x02, 0xdf20 },
2797 { 0x01, 0x101a },
2798 { 0x00, 0xa0ff },
2799 { 0x04, 0xf800 },
2800 { 0x04, 0x0000 },
2801 { 0x1f, 0x0000 },
2802
2803 { 0x1f, 0x0001 },
2804 { 0x0b, 0x8480 },
2805 { 0x1f, 0x0000 },
2806
2807 { 0x1f, 0x0001 },
2808 { 0x18, 0x67c7 },
2809 { 0x04, 0x2000 },
2810 { 0x03, 0x002f },
2811 { 0x02, 0x4360 },
2812 { 0x01, 0x0109 },
2813 { 0x00, 0x3022 },
2814 { 0x04, 0x2800 },
2815 { 0x1f, 0x0000 },
2816
2817 { 0x1f, 0x0001 },
2818 { 0x17, 0x0cc0 },
2819 { 0x1f, 0x0000 }
2820 };
2821
françois romieu4da19632011-01-03 15:07:55 +00002822 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002823}
2824
françois romieu4da19632011-01-03 15:07:55 +00002825static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002826{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002827 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002828 { 0x10, 0xf41b },
2829 { 0x1f, 0x0000 }
2830 };
2831
françois romieu4da19632011-01-03 15:07:55 +00002832 rtl_writephy(tp, 0x1f, 0x0001);
2833 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002834
françois romieu4da19632011-01-03 15:07:55 +00002835 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002836}
2837
françois romieu4da19632011-01-03 15:07:55 +00002838static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002839{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002840 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002841 { 0x1f, 0x0001 },
2842 { 0x10, 0xf41b },
2843 { 0x1f, 0x0000 }
2844 };
2845
françois romieu4da19632011-01-03 15:07:55 +00002846 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002847}
2848
françois romieu4da19632011-01-03 15:07:55 +00002849static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002850{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002851 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002852 { 0x1f, 0x0000 },
2853 { 0x1d, 0x0f00 },
2854 { 0x1f, 0x0002 },
2855 { 0x0c, 0x1ec8 },
2856 { 0x1f, 0x0000 }
2857 };
2858
françois romieu4da19632011-01-03 15:07:55 +00002859 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002860}
2861
françois romieu4da19632011-01-03 15:07:55 +00002862static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002863{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002864 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002865 { 0x1f, 0x0001 },
2866 { 0x1d, 0x3d98 },
2867 { 0x1f, 0x0000 }
2868 };
2869
françois romieu4da19632011-01-03 15:07:55 +00002870 rtl_writephy(tp, 0x1f, 0x0000);
2871 rtl_patchphy(tp, 0x14, 1 << 5);
2872 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002873
françois romieu4da19632011-01-03 15:07:55 +00002874 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002875}
2876
françois romieu4da19632011-01-03 15:07:55 +00002877static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002878{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002879 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002880 { 0x1f, 0x0001 },
2881 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002882 { 0x1f, 0x0002 },
2883 { 0x00, 0x88d4 },
2884 { 0x01, 0x82b1 },
2885 { 0x03, 0x7002 },
2886 { 0x08, 0x9e30 },
2887 { 0x09, 0x01f0 },
2888 { 0x0a, 0x5500 },
2889 { 0x0c, 0x00c8 },
2890 { 0x1f, 0x0003 },
2891 { 0x12, 0xc096 },
2892 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002893 { 0x1f, 0x0000 },
2894 { 0x1f, 0x0000 },
2895 { 0x09, 0x2000 },
2896 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002897 };
2898
françois romieu4da19632011-01-03 15:07:55 +00002899 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002900
françois romieu4da19632011-01-03 15:07:55 +00002901 rtl_patchphy(tp, 0x14, 1 << 5);
2902 rtl_patchphy(tp, 0x0d, 1 << 5);
2903 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002904}
2905
françois romieu4da19632011-01-03 15:07:55 +00002906static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002907{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002908 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002909 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002910 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002911 { 0x03, 0x802f },
2912 { 0x02, 0x4f02 },
2913 { 0x01, 0x0409 },
2914 { 0x00, 0xf099 },
2915 { 0x04, 0x9800 },
2916 { 0x04, 0x9000 },
2917 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002918 { 0x1f, 0x0002 },
2919 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002920 { 0x06, 0x0761 },
2921 { 0x1f, 0x0003 },
2922 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002923 { 0x1f, 0x0000 }
2924 };
2925
françois romieu4da19632011-01-03 15:07:55 +00002926 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002927
françois romieu4da19632011-01-03 15:07:55 +00002928 rtl_patchphy(tp, 0x16, 1 << 0);
2929 rtl_patchphy(tp, 0x14, 1 << 5);
2930 rtl_patchphy(tp, 0x0d, 1 << 5);
2931 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002932}
2933
françois romieu4da19632011-01-03 15:07:55 +00002934static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002935{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002936 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002937 { 0x1f, 0x0001 },
2938 { 0x12, 0x2300 },
2939 { 0x1d, 0x3d98 },
2940 { 0x1f, 0x0002 },
2941 { 0x0c, 0x7eb8 },
2942 { 0x06, 0x5461 },
2943 { 0x1f, 0x0003 },
2944 { 0x16, 0x0f0a },
2945 { 0x1f, 0x0000 }
2946 };
2947
françois romieu4da19632011-01-03 15:07:55 +00002948 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002949
françois romieu4da19632011-01-03 15:07:55 +00002950 rtl_patchphy(tp, 0x16, 1 << 0);
2951 rtl_patchphy(tp, 0x14, 1 << 5);
2952 rtl_patchphy(tp, 0x0d, 1 << 5);
2953 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002954}
2955
françois romieu4da19632011-01-03 15:07:55 +00002956static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002957{
françois romieu4da19632011-01-03 15:07:55 +00002958 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002959}
2960
françois romieubca03d52011-01-03 15:07:31 +00002961static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002962{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002963 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002964 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002965 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002966 { 0x06, 0x4064 },
2967 { 0x07, 0x2863 },
2968 { 0x08, 0x059c },
2969 { 0x09, 0x26b4 },
2970 { 0x0a, 0x6a19 },
2971 { 0x0b, 0xdcc8 },
2972 { 0x10, 0xf06d },
2973 { 0x14, 0x7f68 },
2974 { 0x18, 0x7fd9 },
2975 { 0x1c, 0xf0ff },
2976 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002977 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002978 { 0x12, 0xf49f },
2979 { 0x13, 0x070b },
2980 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002981 { 0x14, 0x94c0 },
2982
2983 /*
2984 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002985 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002986 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002987 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002988 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002989 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002990 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002991 { 0x06, 0x5561 },
2992
2993 /*
2994 * Can not link to 1Gbps with bad cable
2995 * Decrease SNR threshold form 21.07dB to 19.04dB
2996 */
2997 { 0x1f, 0x0001 },
2998 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002999
3000 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003001 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003002 };
3003
françois romieu4da19632011-01-03 15:07:55 +00003004 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02003005
françois romieubca03d52011-01-03 15:07:31 +00003006 /*
3007 * Rx Error Issue
3008 * Fine Tune Switching regulator parameter
3009 */
françois romieu4da19632011-01-03 15:07:55 +00003010 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003011 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
3012 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00003013
Francois Romieufdf6fc02012-07-06 22:40:38 +02003014 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003015 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003016 { 0x1f, 0x0002 },
3017 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02003018 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003019 { 0x05, 0x8330 },
3020 { 0x06, 0x669a },
3021 { 0x1f, 0x0002 }
3022 };
3023 int val;
3024
françois romieu4da19632011-01-03 15:07:55 +00003025 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003026
françois romieu4da19632011-01-03 15:07:55 +00003027 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003028
3029 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003030 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003031 0x0065, 0x0066, 0x0067, 0x0068,
3032 0x0069, 0x006a, 0x006b, 0x006c
3033 };
3034 int i;
3035
françois romieu4da19632011-01-03 15:07:55 +00003036 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003037
3038 val &= 0xff00;
3039 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003040 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003041 }
3042 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003043 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003044 { 0x1f, 0x0002 },
3045 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003046 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003047 { 0x05, 0x8330 },
3048 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003049 };
3050
françois romieu4da19632011-01-03 15:07:55 +00003051 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003052 }
3053
françois romieubca03d52011-01-03 15:07:31 +00003054 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003055 rtl_writephy(tp, 0x1f, 0x0002);
3056 rtl_patchphy(tp, 0x0d, 0x0300);
3057 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003058
françois romieubca03d52011-01-03 15:07:31 +00003059 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003060 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003061 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3062 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003063
françois romieu4da19632011-01-03 15:07:55 +00003064 rtl_writephy(tp, 0x1f, 0x0005);
3065 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003066
3067 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003068
françois romieu4da19632011-01-03 15:07:55 +00003069 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003070}
3071
françois romieubca03d52011-01-03 15:07:31 +00003072static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003073{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003074 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003075 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00003076 { 0x1f, 0x0001 },
3077 { 0x06, 0x4064 },
3078 { 0x07, 0x2863 },
3079 { 0x08, 0x059c },
3080 { 0x09, 0x26b4 },
3081 { 0x0a, 0x6a19 },
3082 { 0x0b, 0xdcc8 },
3083 { 0x10, 0xf06d },
3084 { 0x14, 0x7f68 },
3085 { 0x18, 0x7fd9 },
3086 { 0x1c, 0xf0ff },
3087 { 0x1d, 0x3d9c },
3088 { 0x1f, 0x0003 },
3089 { 0x12, 0xf49f },
3090 { 0x13, 0x070b },
3091 { 0x1a, 0x05ad },
3092 { 0x14, 0x94c0 },
3093
françois romieubca03d52011-01-03 15:07:31 +00003094 /*
3095 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003096 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003097 */
françois romieudaf9df62009-10-07 12:44:20 +00003098 { 0x1f, 0x0002 },
3099 { 0x06, 0x5561 },
3100 { 0x1f, 0x0005 },
3101 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003102 { 0x06, 0x5561 },
3103
3104 /*
3105 * Can not link to 1Gbps with bad cable
3106 * Decrease SNR threshold form 21.07dB to 19.04dB
3107 */
3108 { 0x1f, 0x0001 },
3109 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003110
3111 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003112 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003113 };
3114
françois romieu4da19632011-01-03 15:07:55 +00003115 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003116
Francois Romieufdf6fc02012-07-06 22:40:38 +02003117 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003118 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003119 { 0x1f, 0x0002 },
3120 { 0x05, 0x669a },
3121 { 0x1f, 0x0005 },
3122 { 0x05, 0x8330 },
3123 { 0x06, 0x669a },
3124
3125 { 0x1f, 0x0002 }
3126 };
3127 int val;
3128
françois romieu4da19632011-01-03 15:07:55 +00003129 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003130
françois romieu4da19632011-01-03 15:07:55 +00003131 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003132 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003133 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003134 0x0065, 0x0066, 0x0067, 0x0068,
3135 0x0069, 0x006a, 0x006b, 0x006c
3136 };
3137 int i;
3138
françois romieu4da19632011-01-03 15:07:55 +00003139 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003140
3141 val &= 0xff00;
3142 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003143 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003144 }
3145 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003146 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003147 { 0x1f, 0x0002 },
3148 { 0x05, 0x2642 },
3149 { 0x1f, 0x0005 },
3150 { 0x05, 0x8330 },
3151 { 0x06, 0x2642 }
3152 };
3153
françois romieu4da19632011-01-03 15:07:55 +00003154 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003155 }
3156
françois romieubca03d52011-01-03 15:07:31 +00003157 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003158 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003159 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3160 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003161
françois romieubca03d52011-01-03 15:07:31 +00003162 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003163 rtl_writephy(tp, 0x1f, 0x0002);
3164 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003165
françois romieu4da19632011-01-03 15:07:55 +00003166 rtl_writephy(tp, 0x1f, 0x0005);
3167 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003168
3169 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003170
françois romieu4da19632011-01-03 15:07:55 +00003171 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003172}
3173
françois romieu4da19632011-01-03 15:07:55 +00003174static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003175{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003176 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003177 { 0x1f, 0x0002 },
3178 { 0x10, 0x0008 },
3179 { 0x0d, 0x006c },
3180
3181 { 0x1f, 0x0000 },
3182 { 0x0d, 0xf880 },
3183
3184 { 0x1f, 0x0001 },
3185 { 0x17, 0x0cc0 },
3186
3187 { 0x1f, 0x0001 },
3188 { 0x0b, 0xa4d8 },
3189 { 0x09, 0x281c },
3190 { 0x07, 0x2883 },
3191 { 0x0a, 0x6b35 },
3192 { 0x1d, 0x3da4 },
3193 { 0x1c, 0xeffd },
3194 { 0x14, 0x7f52 },
3195 { 0x18, 0x7fc6 },
3196 { 0x08, 0x0601 },
3197 { 0x06, 0x4063 },
3198 { 0x10, 0xf074 },
3199 { 0x1f, 0x0003 },
3200 { 0x13, 0x0789 },
3201 { 0x12, 0xf4bd },
3202 { 0x1a, 0x04fd },
3203 { 0x14, 0x84b0 },
3204 { 0x1f, 0x0000 },
3205 { 0x00, 0x9200 },
3206
3207 { 0x1f, 0x0005 },
3208 { 0x01, 0x0340 },
3209 { 0x1f, 0x0001 },
3210 { 0x04, 0x4000 },
3211 { 0x03, 0x1d21 },
3212 { 0x02, 0x0c32 },
3213 { 0x01, 0x0200 },
3214 { 0x00, 0x5554 },
3215 { 0x04, 0x4800 },
3216 { 0x04, 0x4000 },
3217 { 0x04, 0xf000 },
3218 { 0x03, 0xdf01 },
3219 { 0x02, 0xdf20 },
3220 { 0x01, 0x101a },
3221 { 0x00, 0xa0ff },
3222 { 0x04, 0xf800 },
3223 { 0x04, 0xf000 },
3224 { 0x1f, 0x0000 },
3225
3226 { 0x1f, 0x0007 },
3227 { 0x1e, 0x0023 },
3228 { 0x16, 0x0000 },
3229 { 0x1f, 0x0000 }
3230 };
3231
françois romieu4da19632011-01-03 15:07:55 +00003232 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003233}
3234
françois romieue6de30d2011-01-03 15:08:37 +00003235static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3236{
3237 static const struct phy_reg phy_reg_init[] = {
3238 { 0x1f, 0x0001 },
3239 { 0x17, 0x0cc0 },
3240
3241 { 0x1f, 0x0007 },
3242 { 0x1e, 0x002d },
3243 { 0x18, 0x0040 },
3244 { 0x1f, 0x0000 }
3245 };
3246
3247 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3248 rtl_patchphy(tp, 0x0d, 1 << 5);
3249}
3250
Hayes Wang70090422011-07-06 15:58:06 +08003251static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003252{
3253 static const struct phy_reg phy_reg_init[] = {
3254 /* Enable Delay cap */
3255 { 0x1f, 0x0005 },
3256 { 0x05, 0x8b80 },
3257 { 0x06, 0xc896 },
3258 { 0x1f, 0x0000 },
3259
3260 /* Channel estimation fine tune */
3261 { 0x1f, 0x0001 },
3262 { 0x0b, 0x6c20 },
3263 { 0x07, 0x2872 },
3264 { 0x1c, 0xefff },
3265 { 0x1f, 0x0003 },
3266 { 0x14, 0x6420 },
3267 { 0x1f, 0x0000 },
3268
3269 /* Update PFM & 10M TX idle timer */
3270 { 0x1f, 0x0007 },
3271 { 0x1e, 0x002f },
3272 { 0x15, 0x1919 },
3273 { 0x1f, 0x0000 },
3274
3275 { 0x1f, 0x0007 },
3276 { 0x1e, 0x00ac },
3277 { 0x18, 0x0006 },
3278 { 0x1f, 0x0000 }
3279 };
3280
Francois Romieu15ecd032011-04-27 13:52:22 -07003281 rtl_apply_firmware(tp);
3282
hayeswang01dc7fe2011-03-21 01:50:28 +00003283 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3284
3285 /* DCO enable for 10M IDLE Power */
3286 rtl_writephy(tp, 0x1f, 0x0007);
3287 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003288 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003289 rtl_writephy(tp, 0x1f, 0x0000);
3290
3291 /* For impedance matching */
3292 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003293 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003294 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003295
3296 /* PHY auto speed down */
3297 rtl_writephy(tp, 0x1f, 0x0007);
3298 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003299 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003300 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003301 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003302
3303 rtl_writephy(tp, 0x1f, 0x0005);
3304 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003305 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003306 rtl_writephy(tp, 0x1f, 0x0000);
3307
3308 rtl_writephy(tp, 0x1f, 0x0005);
3309 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003310 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003311 rtl_writephy(tp, 0x1f, 0x0007);
3312 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003313 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003314 rtl_writephy(tp, 0x1f, 0x0006);
3315 rtl_writephy(tp, 0x00, 0x5a00);
3316 rtl_writephy(tp, 0x1f, 0x0000);
3317 rtl_writephy(tp, 0x0d, 0x0007);
3318 rtl_writephy(tp, 0x0e, 0x003c);
3319 rtl_writephy(tp, 0x0d, 0x4007);
3320 rtl_writephy(tp, 0x0e, 0x0000);
3321 rtl_writephy(tp, 0x0d, 0x0000);
3322}
3323
françois romieu9ecb9aa2012-12-07 11:20:21 +00003324static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3325{
3326 const u16 w[] = {
3327 addr[0] | (addr[1] << 8),
3328 addr[2] | (addr[3] << 8),
3329 addr[4] | (addr[5] << 8)
3330 };
3331 const struct exgmac_reg e[] = {
3332 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3333 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3334 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3335 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3336 };
3337
3338 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3339}
3340
Hayes Wang70090422011-07-06 15:58:06 +08003341static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3342{
3343 static const struct phy_reg phy_reg_init[] = {
3344 /* Enable Delay cap */
3345 { 0x1f, 0x0004 },
3346 { 0x1f, 0x0007 },
3347 { 0x1e, 0x00ac },
3348 { 0x18, 0x0006 },
3349 { 0x1f, 0x0002 },
3350 { 0x1f, 0x0000 },
3351 { 0x1f, 0x0000 },
3352
3353 /* Channel estimation fine tune */
3354 { 0x1f, 0x0003 },
3355 { 0x09, 0xa20f },
3356 { 0x1f, 0x0000 },
3357 { 0x1f, 0x0000 },
3358
3359 /* Green Setting */
3360 { 0x1f, 0x0005 },
3361 { 0x05, 0x8b5b },
3362 { 0x06, 0x9222 },
3363 { 0x05, 0x8b6d },
3364 { 0x06, 0x8000 },
3365 { 0x05, 0x8b76 },
3366 { 0x06, 0x8000 },
3367 { 0x1f, 0x0000 }
3368 };
3369
3370 rtl_apply_firmware(tp);
3371
3372 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3373
3374 /* For 4-corner performance improve */
3375 rtl_writephy(tp, 0x1f, 0x0005);
3376 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003377 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003378 rtl_writephy(tp, 0x1f, 0x0000);
3379
3380 /* PHY auto speed down */
3381 rtl_writephy(tp, 0x1f, 0x0004);
3382 rtl_writephy(tp, 0x1f, 0x0007);
3383 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003384 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003385 rtl_writephy(tp, 0x1f, 0x0002);
3386 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003387 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003388
3389 /* improve 10M EEE waveform */
3390 rtl_writephy(tp, 0x1f, 0x0005);
3391 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003392 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003393 rtl_writephy(tp, 0x1f, 0x0000);
3394
3395 /* Improve 2-pair detection performance */
3396 rtl_writephy(tp, 0x1f, 0x0005);
3397 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003398 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003399 rtl_writephy(tp, 0x1f, 0x0000);
3400
3401 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003402 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003403 rtl_writephy(tp, 0x1f, 0x0005);
3404 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003405 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003406 rtl_writephy(tp, 0x1f, 0x0004);
3407 rtl_writephy(tp, 0x1f, 0x0007);
3408 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003409 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003410 rtl_writephy(tp, 0x1f, 0x0002);
3411 rtl_writephy(tp, 0x1f, 0x0000);
3412 rtl_writephy(tp, 0x0d, 0x0007);
3413 rtl_writephy(tp, 0x0e, 0x003c);
3414 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003415 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003416 rtl_writephy(tp, 0x0d, 0x0000);
3417
3418 /* Green feature */
3419 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003420 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3421 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003422 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003423 rtl_writephy(tp, 0x1f, 0x0005);
3424 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3425 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003426
françois romieu9ecb9aa2012-12-07 11:20:21 +00003427 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3428 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003429}
3430
Hayes Wang5f886e02012-03-30 14:33:03 +08003431static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3432{
3433 /* For 4-corner performance improve */
3434 rtl_writephy(tp, 0x1f, 0x0005);
3435 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003436 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003437 rtl_writephy(tp, 0x1f, 0x0000);
3438
3439 /* PHY auto speed down */
3440 rtl_writephy(tp, 0x1f, 0x0007);
3441 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003442 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003443 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003444 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003445
3446 /* Improve 10M EEE waveform */
3447 rtl_writephy(tp, 0x1f, 0x0005);
3448 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003449 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003450 rtl_writephy(tp, 0x1f, 0x0000);
3451}
3452
Hayes Wangc2218922011-09-06 16:55:18 +08003453static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3454{
3455 static const struct phy_reg phy_reg_init[] = {
3456 /* Channel estimation fine tune */
3457 { 0x1f, 0x0003 },
3458 { 0x09, 0xa20f },
3459 { 0x1f, 0x0000 },
3460
3461 /* Modify green table for giga & fnet */
3462 { 0x1f, 0x0005 },
3463 { 0x05, 0x8b55 },
3464 { 0x06, 0x0000 },
3465 { 0x05, 0x8b5e },
3466 { 0x06, 0x0000 },
3467 { 0x05, 0x8b67 },
3468 { 0x06, 0x0000 },
3469 { 0x05, 0x8b70 },
3470 { 0x06, 0x0000 },
3471 { 0x1f, 0x0000 },
3472 { 0x1f, 0x0007 },
3473 { 0x1e, 0x0078 },
3474 { 0x17, 0x0000 },
3475 { 0x19, 0x00fb },
3476 { 0x1f, 0x0000 },
3477
3478 /* Modify green table for 10M */
3479 { 0x1f, 0x0005 },
3480 { 0x05, 0x8b79 },
3481 { 0x06, 0xaa00 },
3482 { 0x1f, 0x0000 },
3483
3484 /* Disable hiimpedance detection (RTCT) */
3485 { 0x1f, 0x0003 },
3486 { 0x01, 0x328a },
3487 { 0x1f, 0x0000 }
3488 };
3489
3490 rtl_apply_firmware(tp);
3491
3492 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3493
Hayes Wang5f886e02012-03-30 14:33:03 +08003494 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003495
3496 /* Improve 2-pair detection performance */
3497 rtl_writephy(tp, 0x1f, 0x0005);
3498 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003499 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003500 rtl_writephy(tp, 0x1f, 0x0000);
3501}
3502
3503static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3504{
3505 rtl_apply_firmware(tp);
3506
Hayes Wang5f886e02012-03-30 14:33:03 +08003507 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003508}
3509
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003510static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3511{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003512 static const struct phy_reg phy_reg_init[] = {
3513 /* Channel estimation fine tune */
3514 { 0x1f, 0x0003 },
3515 { 0x09, 0xa20f },
3516 { 0x1f, 0x0000 },
3517
3518 /* Modify green table for giga & fnet */
3519 { 0x1f, 0x0005 },
3520 { 0x05, 0x8b55 },
3521 { 0x06, 0x0000 },
3522 { 0x05, 0x8b5e },
3523 { 0x06, 0x0000 },
3524 { 0x05, 0x8b67 },
3525 { 0x06, 0x0000 },
3526 { 0x05, 0x8b70 },
3527 { 0x06, 0x0000 },
3528 { 0x1f, 0x0000 },
3529 { 0x1f, 0x0007 },
3530 { 0x1e, 0x0078 },
3531 { 0x17, 0x0000 },
3532 { 0x19, 0x00aa },
3533 { 0x1f, 0x0000 },
3534
3535 /* Modify green table for 10M */
3536 { 0x1f, 0x0005 },
3537 { 0x05, 0x8b79 },
3538 { 0x06, 0xaa00 },
3539 { 0x1f, 0x0000 },
3540
3541 /* Disable hiimpedance detection (RTCT) */
3542 { 0x1f, 0x0003 },
3543 { 0x01, 0x328a },
3544 { 0x1f, 0x0000 }
3545 };
3546
3547
3548 rtl_apply_firmware(tp);
3549
3550 rtl8168f_hw_phy_config(tp);
3551
3552 /* Improve 2-pair detection performance */
3553 rtl_writephy(tp, 0x1f, 0x0005);
3554 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003555 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003556 rtl_writephy(tp, 0x1f, 0x0000);
3557
3558 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3559
3560 /* Modify green table for giga */
3561 rtl_writephy(tp, 0x1f, 0x0005);
3562 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003563 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003564 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003565 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003566 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003567 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003568 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003569 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003570 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003571 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003572 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003573 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003574 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003575 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003576 rtl_writephy(tp, 0x1f, 0x0000);
3577
3578 /* uc same-seed solution */
3579 rtl_writephy(tp, 0x1f, 0x0005);
3580 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003581 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003582 rtl_writephy(tp, 0x1f, 0x0000);
3583
3584 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003585 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003586 rtl_writephy(tp, 0x1f, 0x0005);
3587 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003588 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003589 rtl_writephy(tp, 0x1f, 0x0004);
3590 rtl_writephy(tp, 0x1f, 0x0007);
3591 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003592 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003593 rtl_writephy(tp, 0x1f, 0x0000);
3594 rtl_writephy(tp, 0x0d, 0x0007);
3595 rtl_writephy(tp, 0x0e, 0x003c);
3596 rtl_writephy(tp, 0x0d, 0x4007);
3597 rtl_writephy(tp, 0x0e, 0x0000);
3598 rtl_writephy(tp, 0x0d, 0x0000);
3599
3600 /* Green feature */
3601 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003602 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3603 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003604 rtl_writephy(tp, 0x1f, 0x0000);
3605}
3606
Hayes Wangc5583862012-07-02 17:23:22 +08003607static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3608{
Hayes Wangc5583862012-07-02 17:23:22 +08003609 rtl_apply_firmware(tp);
3610
hayeswang41f44d12013-04-01 22:23:36 +00003611 rtl_writephy(tp, 0x1f, 0x0a46);
3612 if (rtl_readphy(tp, 0x10) & 0x0100) {
3613 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003614 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003615 } else {
3616 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003617 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003618 }
Hayes Wangc5583862012-07-02 17:23:22 +08003619
hayeswang41f44d12013-04-01 22:23:36 +00003620 rtl_writephy(tp, 0x1f, 0x0a46);
3621 if (rtl_readphy(tp, 0x13) & 0x0100) {
3622 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003623 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003624 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003625 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003626 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003627 }
Hayes Wangc5583862012-07-02 17:23:22 +08003628
hayeswang41f44d12013-04-01 22:23:36 +00003629 /* Enable PHY auto speed down */
3630 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003631 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003632
hayeswangfe7524c2013-04-01 22:23:37 +00003633 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003634 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003635 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003636 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003637 rtl_writephy(tp, 0x1f, 0x0a43);
3638 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003639 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3640 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003641
hayeswang41f44d12013-04-01 22:23:36 +00003642 /* EEE auto-fallback function */
3643 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003644 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003645
hayeswang41f44d12013-04-01 22:23:36 +00003646 /* Enable UC LPF tune function */
3647 rtl_writephy(tp, 0x1f, 0x0a43);
3648 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003649 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003650
3651 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003652 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003653
hayeswangfe7524c2013-04-01 22:23:37 +00003654 /* Improve SWR Efficiency */
3655 rtl_writephy(tp, 0x1f, 0x0bcd);
3656 rtl_writephy(tp, 0x14, 0x5065);
3657 rtl_writephy(tp, 0x14, 0xd065);
3658 rtl_writephy(tp, 0x1f, 0x0bc8);
3659 rtl_writephy(tp, 0x11, 0x5655);
3660 rtl_writephy(tp, 0x1f, 0x0bcd);
3661 rtl_writephy(tp, 0x14, 0x1065);
3662 rtl_writephy(tp, 0x14, 0x9065);
3663 rtl_writephy(tp, 0x14, 0x1065);
3664
David Chang1bac1072013-11-27 15:48:36 +08003665 /* Check ALDPS bit, disable it if enabled */
3666 rtl_writephy(tp, 0x1f, 0x0a43);
3667 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003668 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003669
hayeswang41f44d12013-04-01 22:23:36 +00003670 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003671}
3672
hayeswang57538c42013-04-01 22:23:40 +00003673static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3674{
3675 rtl_apply_firmware(tp);
3676}
3677
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003678static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3679{
3680 u16 dout_tapbin;
3681 u32 data;
3682
3683 rtl_apply_firmware(tp);
3684
3685 /* CHN EST parameters adjust - giga master */
3686 rtl_writephy(tp, 0x1f, 0x0a43);
3687 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003688 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003689 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003690 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003691 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003692 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003693 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003694 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003695 rtl_writephy(tp, 0x1f, 0x0000);
3696
3697 /* CHN EST parameters adjust - giga slave */
3698 rtl_writephy(tp, 0x1f, 0x0a43);
3699 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003700 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003701 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003702 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003703 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003704 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003705 rtl_writephy(tp, 0x1f, 0x0000);
3706
3707 /* CHN EST parameters adjust - fnet */
3708 rtl_writephy(tp, 0x1f, 0x0a43);
3709 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003710 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003711 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003712 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003713 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003714 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003715 rtl_writephy(tp, 0x1f, 0x0000);
3716
3717 /* enable R-tune & PGA-retune function */
3718 dout_tapbin = 0;
3719 rtl_writephy(tp, 0x1f, 0x0a46);
3720 data = rtl_readphy(tp, 0x13);
3721 data &= 3;
3722 data <<= 2;
3723 dout_tapbin |= data;
3724 data = rtl_readphy(tp, 0x12);
3725 data &= 0xc000;
3726 data >>= 14;
3727 dout_tapbin |= data;
3728 dout_tapbin = ~(dout_tapbin^0x08);
3729 dout_tapbin <<= 12;
3730 dout_tapbin &= 0xf000;
3731 rtl_writephy(tp, 0x1f, 0x0a43);
3732 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003733 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003734 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003735 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003736 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003737 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003738 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003739 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003740
3741 rtl_writephy(tp, 0x1f, 0x0a43);
3742 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003743 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003744 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003745 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003746 rtl_writephy(tp, 0x1f, 0x0000);
3747
3748 /* enable GPHY 10M */
3749 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003750 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003751 rtl_writephy(tp, 0x1f, 0x0000);
3752
3753 /* SAR ADC performance */
3754 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003755 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003756 rtl_writephy(tp, 0x1f, 0x0000);
3757
3758 rtl_writephy(tp, 0x1f, 0x0a43);
3759 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003760 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003761 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003762 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003763 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003764 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003765 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003766 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003767 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003768 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003769 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003770 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003771 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003772 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003773 rtl_writephy(tp, 0x1f, 0x0000);
3774
3775 /* disable phy pfm mode */
3776 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003777 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003778 rtl_writephy(tp, 0x1f, 0x0000);
3779
3780 /* Check ALDPS bit, disable it if enabled */
3781 rtl_writephy(tp, 0x1f, 0x0a43);
3782 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003783 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003784
3785 rtl_writephy(tp, 0x1f, 0x0000);
3786}
3787
3788static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3789{
3790 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3791 u16 rlen;
3792 u32 data;
3793
3794 rtl_apply_firmware(tp);
3795
3796 /* CHIN EST parameter update */
3797 rtl_writephy(tp, 0x1f, 0x0a43);
3798 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003799 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003800 rtl_writephy(tp, 0x1f, 0x0000);
3801
3802 /* enable R-tune & PGA-retune function */
3803 rtl_writephy(tp, 0x1f, 0x0a43);
3804 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003805 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003806 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003807 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003808 rtl_writephy(tp, 0x1f, 0x0000);
3809
3810 /* enable GPHY 10M */
3811 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003812 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003813 rtl_writephy(tp, 0x1f, 0x0000);
3814
3815 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3816 data = r8168_mac_ocp_read(tp, 0xdd02);
3817 ioffset_p3 = ((data & 0x80)>>7);
3818 ioffset_p3 <<= 3;
3819
3820 data = r8168_mac_ocp_read(tp, 0xdd00);
3821 ioffset_p3 |= ((data & (0xe000))>>13);
3822 ioffset_p2 = ((data & (0x1e00))>>9);
3823 ioffset_p1 = ((data & (0x01e0))>>5);
3824 ioffset_p0 = ((data & 0x0010)>>4);
3825 ioffset_p0 <<= 3;
3826 ioffset_p0 |= (data & (0x07));
3827 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3828
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003829 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003830 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003831 rtl_writephy(tp, 0x1f, 0x0bcf);
3832 rtl_writephy(tp, 0x16, data);
3833 rtl_writephy(tp, 0x1f, 0x0000);
3834 }
3835
3836 /* Modify rlen (TX LPF corner frequency) level */
3837 rtl_writephy(tp, 0x1f, 0x0bcd);
3838 data = rtl_readphy(tp, 0x16);
3839 data &= 0x000f;
3840 rlen = 0;
3841 if (data > 3)
3842 rlen = data - 3;
3843 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3844 rtl_writephy(tp, 0x17, data);
3845 rtl_writephy(tp, 0x1f, 0x0bcd);
3846 rtl_writephy(tp, 0x1f, 0x0000);
3847
3848 /* disable phy pfm mode */
3849 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003850 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003851 rtl_writephy(tp, 0x1f, 0x0000);
3852
3853 /* Check ALDPS bit, disable it if enabled */
3854 rtl_writephy(tp, 0x1f, 0x0a43);
3855 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003856 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003857
3858 rtl_writephy(tp, 0x1f, 0x0000);
3859}
3860
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003861static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3862{
3863 /* Enable PHY auto speed down */
3864 rtl_writephy(tp, 0x1f, 0x0a44);
3865 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3866 rtl_writephy(tp, 0x1f, 0x0000);
3867
3868 /* patch 10M & ALDPS */
3869 rtl_writephy(tp, 0x1f, 0x0bcc);
3870 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3871 rtl_writephy(tp, 0x1f, 0x0a44);
3872 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3873 rtl_writephy(tp, 0x1f, 0x0a43);
3874 rtl_writephy(tp, 0x13, 0x8084);
3875 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3876 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3877 rtl_writephy(tp, 0x1f, 0x0000);
3878
3879 /* Enable EEE auto-fallback function */
3880 rtl_writephy(tp, 0x1f, 0x0a4b);
3881 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3882 rtl_writephy(tp, 0x1f, 0x0000);
3883
3884 /* Enable UC LPF tune function */
3885 rtl_writephy(tp, 0x1f, 0x0a43);
3886 rtl_writephy(tp, 0x13, 0x8012);
3887 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3888 rtl_writephy(tp, 0x1f, 0x0000);
3889
3890 /* set rg_sel_sdm_rate */
3891 rtl_writephy(tp, 0x1f, 0x0c42);
3892 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3893 rtl_writephy(tp, 0x1f, 0x0000);
3894
3895 /* Check ALDPS bit, disable it if enabled */
3896 rtl_writephy(tp, 0x1f, 0x0a43);
3897 if (rtl_readphy(tp, 0x10) & 0x0004)
3898 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3899
3900 rtl_writephy(tp, 0x1f, 0x0000);
3901}
3902
3903static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3904{
3905 /* patch 10M & ALDPS */
3906 rtl_writephy(tp, 0x1f, 0x0bcc);
3907 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3908 rtl_writephy(tp, 0x1f, 0x0a44);
3909 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3910 rtl_writephy(tp, 0x1f, 0x0a43);
3911 rtl_writephy(tp, 0x13, 0x8084);
3912 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3913 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3914 rtl_writephy(tp, 0x1f, 0x0000);
3915
3916 /* Enable UC LPF tune function */
3917 rtl_writephy(tp, 0x1f, 0x0a43);
3918 rtl_writephy(tp, 0x13, 0x8012);
3919 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3920 rtl_writephy(tp, 0x1f, 0x0000);
3921
3922 /* Set rg_sel_sdm_rate */
3923 rtl_writephy(tp, 0x1f, 0x0c42);
3924 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3925 rtl_writephy(tp, 0x1f, 0x0000);
3926
3927 /* Channel estimation parameters */
3928 rtl_writephy(tp, 0x1f, 0x0a43);
3929 rtl_writephy(tp, 0x13, 0x80f3);
3930 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3931 rtl_writephy(tp, 0x13, 0x80f0);
3932 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3933 rtl_writephy(tp, 0x13, 0x80ef);
3934 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3935 rtl_writephy(tp, 0x13, 0x80f6);
3936 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3937 rtl_writephy(tp, 0x13, 0x80ec);
3938 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3939 rtl_writephy(tp, 0x13, 0x80ed);
3940 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3941 rtl_writephy(tp, 0x13, 0x80f2);
3942 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3943 rtl_writephy(tp, 0x13, 0x80f4);
3944 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3945 rtl_writephy(tp, 0x1f, 0x0a43);
3946 rtl_writephy(tp, 0x13, 0x8110);
3947 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3948 rtl_writephy(tp, 0x13, 0x810f);
3949 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3950 rtl_writephy(tp, 0x13, 0x8111);
3951 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3952 rtl_writephy(tp, 0x13, 0x8113);
3953 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3954 rtl_writephy(tp, 0x13, 0x8115);
3955 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3956 rtl_writephy(tp, 0x13, 0x810e);
3957 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3958 rtl_writephy(tp, 0x13, 0x810c);
3959 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3960 rtl_writephy(tp, 0x13, 0x810b);
3961 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3962 rtl_writephy(tp, 0x1f, 0x0a43);
3963 rtl_writephy(tp, 0x13, 0x80d1);
3964 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3965 rtl_writephy(tp, 0x13, 0x80cd);
3966 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3967 rtl_writephy(tp, 0x13, 0x80d3);
3968 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3969 rtl_writephy(tp, 0x13, 0x80d5);
3970 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3971 rtl_writephy(tp, 0x13, 0x80d7);
3972 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3973
3974 /* Force PWM-mode */
3975 rtl_writephy(tp, 0x1f, 0x0bcd);
3976 rtl_writephy(tp, 0x14, 0x5065);
3977 rtl_writephy(tp, 0x14, 0xd065);
3978 rtl_writephy(tp, 0x1f, 0x0bc8);
3979 rtl_writephy(tp, 0x12, 0x00ed);
3980 rtl_writephy(tp, 0x1f, 0x0bcd);
3981 rtl_writephy(tp, 0x14, 0x1065);
3982 rtl_writephy(tp, 0x14, 0x9065);
3983 rtl_writephy(tp, 0x14, 0x1065);
3984 rtl_writephy(tp, 0x1f, 0x0000);
3985
3986 /* Check ALDPS bit, disable it if enabled */
3987 rtl_writephy(tp, 0x1f, 0x0a43);
3988 if (rtl_readphy(tp, 0x10) & 0x0004)
3989 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3990
3991 rtl_writephy(tp, 0x1f, 0x0000);
3992}
3993
françois romieu4da19632011-01-03 15:07:55 +00003994static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003995{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003996 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003997 { 0x1f, 0x0003 },
3998 { 0x08, 0x441d },
3999 { 0x01, 0x9100 },
4000 { 0x1f, 0x0000 }
4001 };
4002
françois romieu4da19632011-01-03 15:07:55 +00004003 rtl_writephy(tp, 0x1f, 0x0000);
4004 rtl_patchphy(tp, 0x11, 1 << 12);
4005 rtl_patchphy(tp, 0x19, 1 << 13);
4006 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004007
françois romieu4da19632011-01-03 15:07:55 +00004008 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02004009}
4010
Hayes Wang5a5e4442011-02-22 17:26:21 +08004011static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
4012{
4013 static const struct phy_reg phy_reg_init[] = {
4014 { 0x1f, 0x0005 },
4015 { 0x1a, 0x0000 },
4016 { 0x1f, 0x0000 },
4017
4018 { 0x1f, 0x0004 },
4019 { 0x1c, 0x0000 },
4020 { 0x1f, 0x0000 },
4021
4022 { 0x1f, 0x0001 },
4023 { 0x15, 0x7701 },
4024 { 0x1f, 0x0000 }
4025 };
4026
4027 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004028 rtl_writephy(tp, 0x1f, 0x0000);
4029 rtl_writephy(tp, 0x18, 0x0310);
4030 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004031
François Romieu953a12c2011-04-24 17:38:48 +02004032 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004033
4034 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4035}
4036
Hayes Wang7e18dca2012-03-30 14:33:02 +08004037static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
4038{
Hayes Wang7e18dca2012-03-30 14:33:02 +08004039 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01004040 rtl_writephy(tp, 0x1f, 0x0000);
4041 rtl_writephy(tp, 0x18, 0x0310);
4042 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004043
4044 rtl_apply_firmware(tp);
4045
4046 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02004047 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004048 rtl_writephy(tp, 0x1f, 0x0004);
4049 rtl_writephy(tp, 0x10, 0x401f);
4050 rtl_writephy(tp, 0x19, 0x7030);
4051 rtl_writephy(tp, 0x1f, 0x0000);
4052}
4053
Hayes Wang5598bfe2012-07-02 17:23:21 +08004054static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
4055{
Hayes Wang5598bfe2012-07-02 17:23:21 +08004056 static const struct phy_reg phy_reg_init[] = {
4057 { 0x1f, 0x0004 },
4058 { 0x10, 0xc07f },
4059 { 0x19, 0x7030 },
4060 { 0x1f, 0x0000 }
4061 };
4062
4063 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004064 rtl_writephy(tp, 0x1f, 0x0000);
4065 rtl_writephy(tp, 0x18, 0x0310);
4066 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004067
4068 rtl_apply_firmware(tp);
4069
Francois Romieufdf6fc02012-07-06 22:40:38 +02004070 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004071 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4072
Francois Romieufdf6fc02012-07-06 22:40:38 +02004073 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004074}
4075
Francois Romieu5615d9f2007-08-17 17:50:46 +02004076static void rtl_hw_phy_config(struct net_device *dev)
4077{
4078 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004079
4080 rtl8169_print_mac_version(tp);
4081
4082 switch (tp->mac_version) {
4083 case RTL_GIGA_MAC_VER_01:
4084 break;
4085 case RTL_GIGA_MAC_VER_02:
4086 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00004087 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004088 break;
4089 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00004090 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004091 break;
françois romieu2e9558562009-08-10 19:44:19 +00004092 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00004093 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00004094 break;
françois romieu8c7006a2009-08-10 19:43:29 +00004095 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00004096 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00004097 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02004098 case RTL_GIGA_MAC_VER_07:
4099 case RTL_GIGA_MAC_VER_08:
4100 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00004101 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004102 break;
Francois Romieu236b8082008-05-30 16:11:48 +02004103 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00004104 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004105 break;
4106 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004107 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004108 break;
4109 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004110 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004111 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004112 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004113 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004114 break;
4115 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004116 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004117 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004118 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004119 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004120 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004121 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004122 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004123 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004124 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004125 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004126 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004127 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004128 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004129 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004130 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004131 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004132 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004133 break;
4134 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004135 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004136 break;
4137 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004138 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004139 break;
françois romieue6de30d2011-01-03 15:08:37 +00004140 case RTL_GIGA_MAC_VER_28:
4141 rtl8168d_4_hw_phy_config(tp);
4142 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004143 case RTL_GIGA_MAC_VER_29:
4144 case RTL_GIGA_MAC_VER_30:
4145 rtl8105e_hw_phy_config(tp);
4146 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004147 case RTL_GIGA_MAC_VER_31:
4148 /* None. */
4149 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004150 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004151 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004152 rtl8168e_1_hw_phy_config(tp);
4153 break;
4154 case RTL_GIGA_MAC_VER_34:
4155 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004156 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004157 case RTL_GIGA_MAC_VER_35:
4158 rtl8168f_1_hw_phy_config(tp);
4159 break;
4160 case RTL_GIGA_MAC_VER_36:
4161 rtl8168f_2_hw_phy_config(tp);
4162 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004163
Hayes Wang7e18dca2012-03-30 14:33:02 +08004164 case RTL_GIGA_MAC_VER_37:
4165 rtl8402_hw_phy_config(tp);
4166 break;
4167
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004168 case RTL_GIGA_MAC_VER_38:
4169 rtl8411_hw_phy_config(tp);
4170 break;
4171
Hayes Wang5598bfe2012-07-02 17:23:21 +08004172 case RTL_GIGA_MAC_VER_39:
4173 rtl8106e_hw_phy_config(tp);
4174 break;
4175
Hayes Wangc5583862012-07-02 17:23:22 +08004176 case RTL_GIGA_MAC_VER_40:
4177 rtl8168g_1_hw_phy_config(tp);
4178 break;
hayeswang57538c42013-04-01 22:23:40 +00004179 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004180 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004181 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004182 rtl8168g_2_hw_phy_config(tp);
4183 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004184 case RTL_GIGA_MAC_VER_45:
4185 case RTL_GIGA_MAC_VER_47:
4186 rtl8168h_1_hw_phy_config(tp);
4187 break;
4188 case RTL_GIGA_MAC_VER_46:
4189 case RTL_GIGA_MAC_VER_48:
4190 rtl8168h_2_hw_phy_config(tp);
4191 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004192
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004193 case RTL_GIGA_MAC_VER_49:
4194 rtl8168ep_1_hw_phy_config(tp);
4195 break;
4196 case RTL_GIGA_MAC_VER_50:
4197 case RTL_GIGA_MAC_VER_51:
4198 rtl8168ep_2_hw_phy_config(tp);
4199 break;
4200
Hayes Wangc5583862012-07-02 17:23:22 +08004201 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004202 default:
4203 break;
4204 }
4205}
4206
Francois Romieuda78dbf2012-01-26 14:18:23 +01004207static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4208{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004209 if (!test_and_set_bit(flag, tp->wk.flags))
4210 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004211}
4212
David S. Miller8decf862011-09-22 03:23:13 -04004213static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4214{
David S. Miller8decf862011-09-22 03:23:13 -04004215 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004216 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004217}
4218
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004219static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004220{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004221 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004222
Marcus Sundberg773328942008-07-10 21:28:08 +02004223 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004224 netif_dbg(tp, drv, dev,
4225 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004226 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004227 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004228
Francois Romieu6dccd162007-02-13 23:38:05 +01004229 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4230
4231 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4232 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004233
Francois Romieubcf0bf92006-07-26 23:14:13 +02004234 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004235 netif_dbg(tp, drv, dev,
4236 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004237 RTL_W8(tp, 0x82, 0x01);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004238 netif_dbg(tp, drv, dev,
4239 "Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004240 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004241 }
4242
Heiner Kallweitf75222b2018-07-17 22:51:41 +02004243 genphy_soft_reset(dev->phydev);
Francois Romieubf793292006-11-01 00:53:05 +01004244
Oliver Neukum54405cd2011-01-06 21:55:13 +01004245 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02004246 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4247 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4248 (tp->mii.supports_gmii ?
4249 ADVERTISED_1000baseT_Half |
4250 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004251}
4252
Francois Romieu773d2022007-01-31 23:47:43 +01004253static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4254{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004255 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004256
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004257 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004258
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004259 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4260 RTL_R32(tp, MAC4);
françois romieu908ba2b2010-04-26 11:42:58 +00004261
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004262 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4263 RTL_R32(tp, MAC0);
françois romieu908ba2b2010-04-26 11:42:58 +00004264
françois romieu9ecb9aa2012-12-07 11:20:21 +00004265 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4266 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004267
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004268 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004269
Francois Romieuda78dbf2012-01-26 14:18:23 +01004270 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004271}
4272
4273static int rtl_set_mac_address(struct net_device *dev, void *p)
4274{
4275 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004276 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004277 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004278
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004279 ret = eth_mac_addr(dev, p);
4280 if (ret)
4281 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004282
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004283 pm_runtime_get_noresume(d);
4284
4285 if (pm_runtime_active(d))
4286 rtl_rar_set(tp, dev->dev_addr);
4287
4288 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004289
4290 return 0;
4291}
4292
Francois Romieucecb5fd2011-04-01 10:21:07 +02004293static int rtl_xmii_ioctl(struct rtl8169_private *tp,
4294 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004295{
Francois Romieu5f787a12006-08-17 13:02:36 +02004296 switch (cmd) {
4297 case SIOCGMIIPHY:
4298 data->phy_id = 32; /* Internal PHY */
4299 return 0;
4300
4301 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004302 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02004303 return 0;
4304
4305 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004306 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02004307 return 0;
4308 }
4309 return -EOPNOTSUPP;
4310}
4311
Heiner Kallweite3972862018-06-29 08:07:04 +02004312static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004313{
Heiner Kallweite3972862018-06-29 08:07:04 +02004314 struct rtl8169_private *tp = netdev_priv(dev);
4315 struct mii_ioctl_data *data = if_mii(ifr);
4316
4317 return netif_running(dev) ? rtl_xmii_ioctl(tp, data, cmd) : -ENODEV;
Francois Romieu8b4ab282008-11-19 22:05:25 -08004318}
4319
Bill Pembertonbaf63292012-12-03 09:23:28 -05004320static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004321{
4322 struct mdio_ops *ops = &tp->mdio_ops;
4323
4324 switch (tp->mac_version) {
4325 case RTL_GIGA_MAC_VER_27:
4326 ops->write = r8168dp_1_mdio_write;
4327 ops->read = r8168dp_1_mdio_read;
4328 break;
françois romieue6de30d2011-01-03 15:08:37 +00004329 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004330 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004331 ops->write = r8168dp_2_mdio_write;
4332 ops->read = r8168dp_2_mdio_read;
4333 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004334 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004335 ops->write = r8168g_mdio_write;
4336 ops->read = r8168g_mdio_read;
4337 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004338 default:
4339 ops->write = r8169_mdio_write;
4340 ops->read = r8169_mdio_read;
4341 break;
4342 }
4343}
4344
hayeswange2409d82013-03-31 17:02:04 +00004345static void rtl_speed_down(struct rtl8169_private *tp)
4346{
4347 u32 adv;
4348 int lpa;
4349
4350 rtl_writephy(tp, 0x1f, 0x0000);
4351 lpa = rtl_readphy(tp, MII_LPA);
4352
4353 if (lpa & (LPA_10HALF | LPA_10FULL))
4354 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
4355 else if (lpa & (LPA_100HALF | LPA_100FULL))
4356 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4357 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4358 else
4359 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4360 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4361 (tp->mii.supports_gmii ?
4362 ADVERTISED_1000baseT_Half |
4363 ADVERTISED_1000baseT_Full : 0);
4364
4365 rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
4366 adv);
4367}
4368
David S. Miller1805b2f2011-10-24 18:18:09 -04004369static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4370{
David S. Miller1805b2f2011-10-24 18:18:09 -04004371 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004372 case RTL_GIGA_MAC_VER_25:
4373 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004374 case RTL_GIGA_MAC_VER_29:
4375 case RTL_GIGA_MAC_VER_30:
4376 case RTL_GIGA_MAC_VER_32:
4377 case RTL_GIGA_MAC_VER_33:
4378 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004379 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004380 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004381 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4382 break;
4383 default:
4384 break;
4385 }
4386}
4387
4388static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4389{
Heiner Kallweit6fcf9b12018-07-04 21:11:29 +02004390 if (!netif_running(tp->dev) || !__rtl8169_get_wol(tp))
David S. Miller1805b2f2011-10-24 18:18:09 -04004391 return false;
4392
hayeswange2409d82013-03-31 17:02:04 +00004393 rtl_speed_down(tp);
David S. Miller1805b2f2011-10-24 18:18:09 -04004394 rtl_wol_suspend_quirk(tp);
4395
4396 return true;
4397}
4398
françois romieu065c27c2011-01-03 15:08:12 +00004399static void r8168_pll_power_down(struct rtl8169_private *tp)
4400{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004401 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004402 return;
4403
hayeswang01dc7fe2011-03-21 01:50:28 +00004404 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4405 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004406 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004407
David S. Miller1805b2f2011-10-24 18:18:09 -04004408 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004409 return;
françois romieu065c27c2011-01-03 15:08:12 +00004410
françois romieu065c27c2011-01-03 15:08:12 +00004411 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004412 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004413 case RTL_GIGA_MAC_VER_37:
4414 case RTL_GIGA_MAC_VER_39:
4415 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004416 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004417 case RTL_GIGA_MAC_VER_45:
4418 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004419 case RTL_GIGA_MAC_VER_47:
4420 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004421 case RTL_GIGA_MAC_VER_50:
4422 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004423 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004424 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004425 case RTL_GIGA_MAC_VER_40:
4426 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004427 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004428 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004429 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004430 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004431 break;
françois romieu065c27c2011-01-03 15:08:12 +00004432 }
4433}
4434
4435static void r8168_pll_power_up(struct rtl8169_private *tp)
4436{
françois romieu065c27c2011-01-03 15:08:12 +00004437 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004438 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004439 case RTL_GIGA_MAC_VER_37:
4440 case RTL_GIGA_MAC_VER_39:
4441 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004442 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004443 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004444 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004445 case RTL_GIGA_MAC_VER_45:
4446 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004447 case RTL_GIGA_MAC_VER_47:
4448 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004449 case RTL_GIGA_MAC_VER_50:
4450 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004451 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004452 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004453 case RTL_GIGA_MAC_VER_40:
4454 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004455 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004456 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004457 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004458 0x00000000, ERIAR_EXGMAC);
4459 break;
françois romieu065c27c2011-01-03 15:08:12 +00004460 }
4461
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004462 phy_resume(tp->dev->phydev);
4463 /* give MAC/PHY some time to resume */
4464 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004465}
4466
françois romieu065c27c2011-01-03 15:08:12 +00004467static void rtl_pll_power_down(struct rtl8169_private *tp)
4468{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004469 switch (tp->mac_version) {
4470 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4471 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4472 break;
4473 default:
4474 r8168_pll_power_down(tp);
4475 }
françois romieu065c27c2011-01-03 15:08:12 +00004476}
4477
4478static void rtl_pll_power_up(struct rtl8169_private *tp)
4479{
françois romieu065c27c2011-01-03 15:08:12 +00004480 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004481 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4482 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004483 break;
françois romieu065c27c2011-01-03 15:08:12 +00004484 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004485 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004486 }
4487}
4488
Hayes Wange542a222011-07-06 15:58:04 +08004489static void rtl_init_rxcfg(struct rtl8169_private *tp)
4490{
Hayes Wange542a222011-07-06 15:58:04 +08004491 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004492 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4493 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004494 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004495 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004496 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004497 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004498 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004499 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004500 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004501 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004502 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004503 break;
Hayes Wange542a222011-07-06 15:58:04 +08004504 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004505 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004506 break;
4507 }
4508}
4509
Hayes Wang92fc43b2011-07-06 15:58:03 +08004510static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4511{
Timo Teräs9fba0812013-01-15 21:01:24 +00004512 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004513}
4514
Francois Romieud58d46b2011-05-03 16:38:29 +02004515static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4516{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004517 if (tp->jumbo_ops.enable) {
4518 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4519 tp->jumbo_ops.enable(tp);
4520 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4521 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004522}
4523
4524static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4525{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004526 if (tp->jumbo_ops.disable) {
4527 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4528 tp->jumbo_ops.disable(tp);
4529 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4530 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004531}
4532
4533static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4534{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004535 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4536 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004537 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004538}
4539
4540static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4541{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004542 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4543 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004544 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004545}
4546
4547static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4548{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004549 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004550}
4551
4552static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4553{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004554 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004555}
4556
4557static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4558{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004559 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4560 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4561 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004562 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004563}
4564
4565static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4566{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004567 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4568 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4569 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004570 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004571}
4572
4573static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4574{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004575 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004576 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004577}
4578
4579static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4580{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004581 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004582 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004583}
4584
4585static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4586{
Francois Romieud58d46b2011-05-03 16:38:29 +02004587 r8168b_0_hw_jumbo_enable(tp);
4588
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004589 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004590}
4591
4592static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4593{
Francois Romieud58d46b2011-05-03 16:38:29 +02004594 r8168b_0_hw_jumbo_disable(tp);
4595
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004596 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004597}
4598
Bill Pembertonbaf63292012-12-03 09:23:28 -05004599static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004600{
4601 struct jumbo_ops *ops = &tp->jumbo_ops;
4602
4603 switch (tp->mac_version) {
4604 case RTL_GIGA_MAC_VER_11:
4605 ops->disable = r8168b_0_hw_jumbo_disable;
4606 ops->enable = r8168b_0_hw_jumbo_enable;
4607 break;
4608 case RTL_GIGA_MAC_VER_12:
4609 case RTL_GIGA_MAC_VER_17:
4610 ops->disable = r8168b_1_hw_jumbo_disable;
4611 ops->enable = r8168b_1_hw_jumbo_enable;
4612 break;
4613 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4614 case RTL_GIGA_MAC_VER_19:
4615 case RTL_GIGA_MAC_VER_20:
4616 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4617 case RTL_GIGA_MAC_VER_22:
4618 case RTL_GIGA_MAC_VER_23:
4619 case RTL_GIGA_MAC_VER_24:
4620 case RTL_GIGA_MAC_VER_25:
4621 case RTL_GIGA_MAC_VER_26:
4622 ops->disable = r8168c_hw_jumbo_disable;
4623 ops->enable = r8168c_hw_jumbo_enable;
4624 break;
4625 case RTL_GIGA_MAC_VER_27:
4626 case RTL_GIGA_MAC_VER_28:
4627 ops->disable = r8168dp_hw_jumbo_disable;
4628 ops->enable = r8168dp_hw_jumbo_enable;
4629 break;
4630 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4631 case RTL_GIGA_MAC_VER_32:
4632 case RTL_GIGA_MAC_VER_33:
4633 case RTL_GIGA_MAC_VER_34:
4634 ops->disable = r8168e_hw_jumbo_disable;
4635 ops->enable = r8168e_hw_jumbo_enable;
4636 break;
4637
4638 /*
4639 * No action needed for jumbo frames with 8169.
4640 * No jumbo for 810x at all.
4641 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004642 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004643 default:
4644 ops->disable = NULL;
4645 ops->enable = NULL;
4646 break;
4647 }
4648}
4649
Francois Romieuffc46952012-07-06 14:19:23 +02004650DECLARE_RTL_COND(rtl_chipcmd_cond)
4651{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004652 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004653}
4654
Francois Romieu6f43adc2011-04-29 15:05:51 +02004655static void rtl_hw_reset(struct rtl8169_private *tp)
4656{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004657 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004658
Francois Romieuffc46952012-07-06 14:19:23 +02004659 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004660}
4661
Francois Romieub6ffd972011-06-17 17:00:05 +02004662static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4663{
4664 struct rtl_fw *rtl_fw;
4665 const char *name;
4666 int rc = -ENOMEM;
4667
4668 name = rtl_lookup_firmware_name(tp);
4669 if (!name)
4670 goto out_no_firmware;
4671
4672 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4673 if (!rtl_fw)
4674 goto err_warn;
4675
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004676 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004677 if (rc < 0)
4678 goto err_free;
4679
Francois Romieufd112f22011-06-18 00:10:29 +02004680 rc = rtl_check_firmware(tp, rtl_fw);
4681 if (rc < 0)
4682 goto err_release_firmware;
4683
Francois Romieub6ffd972011-06-17 17:00:05 +02004684 tp->rtl_fw = rtl_fw;
4685out:
4686 return;
4687
Francois Romieufd112f22011-06-18 00:10:29 +02004688err_release_firmware:
4689 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004690err_free:
4691 kfree(rtl_fw);
4692err_warn:
4693 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4694 name, rc);
4695out_no_firmware:
4696 tp->rtl_fw = NULL;
4697 goto out;
4698}
4699
François Romieu953a12c2011-04-24 17:38:48 +02004700static void rtl_request_firmware(struct rtl8169_private *tp)
4701{
Francois Romieub6ffd972011-06-17 17:00:05 +02004702 if (IS_ERR(tp->rtl_fw))
4703 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004704}
4705
Hayes Wang92fc43b2011-07-06 15:58:03 +08004706static void rtl_rx_close(struct rtl8169_private *tp)
4707{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004708 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004709}
4710
Francois Romieuffc46952012-07-06 14:19:23 +02004711DECLARE_RTL_COND(rtl_npq_cond)
4712{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004713 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004714}
4715
4716DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4717{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004718 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004719}
4720
françois romieue6de30d2011-01-03 15:08:37 +00004721static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004722{
4723 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004724 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004725
Hayes Wang92fc43b2011-07-06 15:58:03 +08004726 rtl_rx_close(tp);
4727
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004728 switch (tp->mac_version) {
4729 case RTL_GIGA_MAC_VER_27:
4730 case RTL_GIGA_MAC_VER_28:
4731 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004732 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004733 break;
4734 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4735 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004736 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004737 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004738 break;
4739 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004740 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004741 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004742 break;
françois romieue6de30d2011-01-03 15:08:37 +00004743 }
4744
Hayes Wang92fc43b2011-07-06 15:58:03 +08004745 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004746}
4747
Francois Romieu7f796d832007-06-11 23:04:41 +02004748static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004749{
Francois Romieu9cb427b2006-11-02 00:10:16 +01004750 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004751 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01004752 (InterFrameGap << TxInterFrameGapShift));
4753}
4754
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004755static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004756{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004757 /* Low hurts. Let's disable the filtering. */
4758 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004759}
4760
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004761static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004762{
4763 /*
4764 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4765 * register to be written before TxDescAddrLow to work.
4766 * Switching from MMIO to I/O access fixes the issue as well.
4767 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004768 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4769 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4770 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4771 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004772}
4773
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004774static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004775{
Francois Romieu37441002011-06-17 22:58:54 +02004776 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004777 u32 mac_version;
4778 u32 clk;
4779 u32 val;
4780 } cfg2_info [] = {
4781 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4782 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4783 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4784 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004785 };
4786 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004787 unsigned int i;
4788 u32 clk;
4789
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004790 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004791 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004792 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004793 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004794 break;
4795 }
4796 }
4797}
4798
Francois Romieue6b763e2012-03-08 09:35:39 +01004799static void rtl_set_rx_mode(struct net_device *dev)
4800{
4801 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004802 u32 mc_filter[2]; /* Multicast hash filter */
4803 int rx_mode;
4804 u32 tmp = 0;
4805
4806 if (dev->flags & IFF_PROMISC) {
4807 /* Unconditionally log net taps. */
4808 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4809 rx_mode =
4810 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4811 AcceptAllPhys;
4812 mc_filter[1] = mc_filter[0] = 0xffffffff;
4813 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4814 (dev->flags & IFF_ALLMULTI)) {
4815 /* Too many to filter perfectly -- accept all multicasts. */
4816 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4817 mc_filter[1] = mc_filter[0] = 0xffffffff;
4818 } else {
4819 struct netdev_hw_addr *ha;
4820
4821 rx_mode = AcceptBroadcast | AcceptMyPhys;
4822 mc_filter[1] = mc_filter[0] = 0;
4823 netdev_for_each_mc_addr(ha, dev) {
4824 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4825 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4826 rx_mode |= AcceptMulticast;
4827 }
4828 }
4829
4830 if (dev->features & NETIF_F_RXALL)
4831 rx_mode |= (AcceptErr | AcceptRunt);
4832
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004833 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004834
4835 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4836 u32 data = mc_filter[0];
4837
4838 mc_filter[0] = swab32(mc_filter[1]);
4839 mc_filter[1] = swab32(data);
4840 }
4841
Nathan Walp04817762012-11-01 12:08:47 +00004842 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4843 mc_filter[1] = mc_filter[0] = 0xffffffff;
4844
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004845 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4846 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004847
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004848 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004849}
4850
Heiner Kallweit52f85602018-05-19 10:29:33 +02004851static void rtl_hw_start(struct rtl8169_private *tp)
4852{
4853 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4854
4855 tp->hw_start(tp);
4856
4857 rtl_set_rx_max_size(tp);
4858 rtl_set_rx_tx_desc_registers(tp);
4859 rtl_set_rx_tx_config_registers(tp);
4860 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4861
4862 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4863 RTL_R8(tp, IntrMask);
4864 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
4865 rtl_set_rx_mode(tp->dev);
4866 /* no early-rx interrupts */
4867 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
4868 rtl_irq_enable_all(tp);
4869}
4870
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004871static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004872{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004873 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004874 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004875
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004876 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004877
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004878 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004879
Francois Romieucecb5fd2011-04-01 10:21:07 +02004880 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4881 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004882 netif_dbg(tp, drv, tp->dev,
4883 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004884 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004885 }
4886
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004887 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004888
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004889 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004890
Linus Torvalds1da177e2005-04-16 15:20:36 -07004891 /*
4892 * Undocumented corner. Supposedly:
4893 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4894 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004895 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004896
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004897 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004898}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004899
Francois Romieuffc46952012-07-06 14:19:23 +02004900DECLARE_RTL_COND(rtl_csiar_cond)
4901{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004902 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004903}
4904
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004905static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004906{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004907 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4908
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004909 RTL_W32(tp, CSIDR, value);
4910 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004911 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004912
Francois Romieuffc46952012-07-06 14:19:23 +02004913 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004914}
4915
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004916static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004917{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004918 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4919
4920 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4921 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004922
Francois Romieuffc46952012-07-06 14:19:23 +02004923 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004924 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004925}
4926
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004927static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004928{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004929 struct pci_dev *pdev = tp->pci_dev;
4930 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004931
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004932 /* According to Realtek the value at config space address 0x070f
4933 * controls the L0s/L1 entrance latency. We try standard ECAM access
4934 * first and if it fails fall back to CSI.
4935 */
4936 if (pdev->cfg_size > 0x070f &&
4937 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4938 return;
4939
4940 netdev_notice_once(tp->dev,
4941 "No native access to PCI extended config space, falling back to CSI\n");
4942 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4943 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004944}
4945
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004946static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004947{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004948 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004949}
4950
4951struct ephy_info {
4952 unsigned int offset;
4953 u16 mask;
4954 u16 bits;
4955};
4956
Francois Romieufdf6fc02012-07-06 22:40:38 +02004957static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4958 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004959{
4960 u16 w;
4961
4962 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004963 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4964 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004965 e++;
4966 }
4967}
4968
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004969static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004970{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004971 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004972 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004973}
4974
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004975static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004976{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004977 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004978 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004979}
4980
hayeswangb51ecea2014-07-09 14:52:51 +08004981static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
4982{
hayeswangb51ecea2014-07-09 14:52:51 +08004983 u8 data;
4984
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004985 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08004986
4987 if (enable)
4988 data |= Rdy_to_L23;
4989 else
4990 data &= ~Rdy_to_L23;
4991
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004992 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08004993}
4994
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004995static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4996{
4997 if (enable) {
4998 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
4999 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
5000 } else {
5001 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5002 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
5003 }
5004}
5005
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005006static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005007{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005008 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02005009
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005010 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005011 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02005012
françois romieufaf1e782013-02-27 13:01:57 +00005013 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005014 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00005015 PCI_EXP_DEVCTL_NOSNOOP_EN);
5016 }
Francois Romieu219a1e92008-06-28 11:58:39 +02005017}
5018
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005019static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005020{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005021 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005022
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005023 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02005024
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005025 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02005026}
5027
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005028static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005029{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005030 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02005031
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005032 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02005033
françois romieufaf1e782013-02-27 13:01:57 +00005034 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005035 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02005036
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005037 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005038
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005039 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005040 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02005041}
5042
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005043static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005044{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005045 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005046 { 0x01, 0, 0x0001 },
5047 { 0x02, 0x0800, 0x1000 },
5048 { 0x03, 0, 0x0042 },
5049 { 0x06, 0x0080, 0x0000 },
5050 { 0x07, 0, 0x2000 }
5051 };
5052
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005053 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005054
Francois Romieufdf6fc02012-07-06 22:40:38 +02005055 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02005056
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005057 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005058}
5059
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005060static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02005061{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005062 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02005063
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005064 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02005065
françois romieufaf1e782013-02-27 13:01:57 +00005066 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005067 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02005068
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005069 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005070 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02005071}
5072
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005073static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005074{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005075 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005076
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005077 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005078
5079 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005080 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005081
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005082 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005083
françois romieufaf1e782013-02-27 13:01:57 +00005084 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005085 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005086
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005087 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005088 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005089}
5090
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005091static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005092{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005093 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005094 { 0x02, 0x0800, 0x1000 },
5095 { 0x03, 0, 0x0002 },
5096 { 0x06, 0x0080, 0x0000 }
5097 };
5098
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005099 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005100
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005101 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02005102
Francois Romieufdf6fc02012-07-06 22:40:38 +02005103 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02005104
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005105 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005106}
5107
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005108static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005109{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005110 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005111 { 0x01, 0, 0x0001 },
5112 { 0x03, 0x0400, 0x0220 }
5113 };
5114
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005115 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005116
Francois Romieufdf6fc02012-07-06 22:40:38 +02005117 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02005118
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005119 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005120}
5121
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005122static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02005123{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005124 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02005125}
5126
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005127static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02005128{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005129 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005130
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005131 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005132}
5133
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005134static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02005135{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005136 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005137
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005138 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005139
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005140 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02005141
françois romieufaf1e782013-02-27 13:01:57 +00005142 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005143 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02005144
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005145 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005146 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02005147}
5148
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005149static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00005150{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005151 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005152
françois romieufaf1e782013-02-27 13:01:57 +00005153 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005154 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00005155
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005156 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00005157
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005158 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005159}
5160
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005161static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005162{
5163 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005164 { 0x0b, 0x0000, 0x0048 },
5165 { 0x19, 0x0020, 0x0050 },
5166 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005167 };
françois romieue6de30d2011-01-03 15:08:37 +00005168
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005169 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005170
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005171 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005172
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005173 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005174
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005175 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005176
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005177 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005178}
5179
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005180static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005181{
Hayes Wang70090422011-07-06 15:58:06 +08005182 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005183 { 0x00, 0x0200, 0x0100 },
5184 { 0x00, 0x0000, 0x0004 },
5185 { 0x06, 0x0002, 0x0001 },
5186 { 0x06, 0x0000, 0x0030 },
5187 { 0x07, 0x0000, 0x2000 },
5188 { 0x00, 0x0000, 0x0020 },
5189 { 0x03, 0x5800, 0x2000 },
5190 { 0x03, 0x0000, 0x0001 },
5191 { 0x01, 0x0800, 0x1000 },
5192 { 0x07, 0x0000, 0x4000 },
5193 { 0x1e, 0x0000, 0x2000 },
5194 { 0x19, 0xffff, 0xfe6c },
5195 { 0x0a, 0x0000, 0x0040 }
5196 };
5197
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005198 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005199
Francois Romieufdf6fc02012-07-06 22:40:38 +02005200 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005201
françois romieufaf1e782013-02-27 13:01:57 +00005202 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005203 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005204
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005205 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005206
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005207 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005208
5209 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005210 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5211 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005212
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005213 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005214}
5215
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005216static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005217{
5218 static const struct ephy_info e_info_8168e_2[] = {
5219 { 0x09, 0x0000, 0x0080 },
5220 { 0x19, 0x0000, 0x0224 }
5221 };
5222
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005223 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005224
Francois Romieufdf6fc02012-07-06 22:40:38 +02005225 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005226
françois romieufaf1e782013-02-27 13:01:57 +00005227 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005228 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005229
Francois Romieufdf6fc02012-07-06 22:40:38 +02005230 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5231 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5232 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5233 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5234 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5235 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005236 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5237 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005238
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005239 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005240
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005241 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005242
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005243 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5244 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005245
5246 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005247 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005248
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005249 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5250 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5251 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005252
5253 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005254}
5255
Hayes Wang5f886e02012-03-30 14:33:03 +08005256static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005257{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005258 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005259
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005260 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005261
Francois Romieufdf6fc02012-07-06 22:40:38 +02005262 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5263 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5264 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5265 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005266 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5267 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5268 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5269 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005270 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5271 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005272
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005273 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005274
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005275 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005276
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005277 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5278 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5279 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5280 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5281 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005282}
5283
Hayes Wang5f886e02012-03-30 14:33:03 +08005284static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5285{
Hayes Wang5f886e02012-03-30 14:33:03 +08005286 static const struct ephy_info e_info_8168f_1[] = {
5287 { 0x06, 0x00c0, 0x0020 },
5288 { 0x08, 0x0001, 0x0002 },
5289 { 0x09, 0x0000, 0x0080 },
5290 { 0x19, 0x0000, 0x0224 }
5291 };
5292
5293 rtl_hw_start_8168f(tp);
5294
Francois Romieufdf6fc02012-07-06 22:40:38 +02005295 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005296
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005297 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005298
5299 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005300 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005301}
5302
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005303static void rtl_hw_start_8411(struct rtl8169_private *tp)
5304{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005305 static const struct ephy_info e_info_8168f_1[] = {
5306 { 0x06, 0x00c0, 0x0020 },
5307 { 0x0f, 0xffff, 0x5200 },
5308 { 0x1e, 0x0000, 0x4000 },
5309 { 0x19, 0x0000, 0x0224 }
5310 };
5311
5312 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005313 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005314
Francois Romieufdf6fc02012-07-06 22:40:38 +02005315 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005316
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005317 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005318}
5319
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005320static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005321{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005322 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00005323
Hayes Wangc5583862012-07-02 17:23:22 +08005324 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5325 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5326 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5327 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5328
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005329 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005330
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005331 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005332
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005333 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5334 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005335 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005336
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005337 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5338 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005339
5340 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5341 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5342
5343 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005344 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005345
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005346 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5347 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005348
5349 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005350}
5351
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005352static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5353{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005354 static const struct ephy_info e_info_8168g_1[] = {
5355 { 0x00, 0x0000, 0x0008 },
5356 { 0x0c, 0x37d0, 0x0820 },
5357 { 0x1e, 0x0000, 0x0001 },
5358 { 0x19, 0x8000, 0x0000 }
5359 };
5360
5361 rtl_hw_start_8168g(tp);
5362
5363 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005364 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005365 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005366 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005367}
5368
hayeswang57538c42013-04-01 22:23:40 +00005369static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5370{
hayeswang57538c42013-04-01 22:23:40 +00005371 static const struct ephy_info e_info_8168g_2[] = {
5372 { 0x00, 0x0000, 0x0008 },
5373 { 0x0c, 0x3df0, 0x0200 },
5374 { 0x19, 0xffff, 0xfc00 },
5375 { 0x1e, 0xffff, 0x20eb }
5376 };
5377
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005378 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005379
5380 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005381 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5382 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005383 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5384}
5385
hayeswang45dd95c2013-07-08 17:09:01 +08005386static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5387{
hayeswang45dd95c2013-07-08 17:09:01 +08005388 static const struct ephy_info e_info_8411_2[] = {
5389 { 0x00, 0x0000, 0x0008 },
5390 { 0x0c, 0x3df0, 0x0200 },
5391 { 0x0f, 0xffff, 0x5200 },
5392 { 0x19, 0x0020, 0x0000 },
5393 { 0x1e, 0x0000, 0x2000 }
5394 };
5395
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005396 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005397
5398 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005399 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005400 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005401 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005402}
5403
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005404static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5405{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005406 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005407 u32 data;
5408 static const struct ephy_info e_info_8168h_1[] = {
5409 { 0x1e, 0x0800, 0x0001 },
5410 { 0x1d, 0x0000, 0x0800 },
5411 { 0x05, 0xffff, 0x2089 },
5412 { 0x06, 0xffff, 0x5881 },
5413 { 0x04, 0xffff, 0x154a },
5414 { 0x01, 0xffff, 0x068b }
5415 };
5416
5417 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005418 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005419 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5420
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005421 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005422
5423 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5424 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5425 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5426 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5427
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005428 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005429
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005430 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005431
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005432 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5433 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005434
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005435 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005436
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005437 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005438
5439 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5440
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005441 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5442 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005443
5444 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5445 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5446
5447 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005448 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005449
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005450 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5451 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005452
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005453 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005454
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005455 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005456
5457 rtl_pcie_state_l2l3_enable(tp, false);
5458
5459 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005460 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005461 rtl_writephy(tp, 0x1f, 0x0000);
5462 if (rg_saw_cnt > 0) {
5463 u16 sw_cnt_1ms_ini;
5464
5465 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5466 sw_cnt_1ms_ini &= 0x0fff;
5467 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005468 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005469 data |= sw_cnt_1ms_ini;
5470 r8168_mac_ocp_write(tp, 0xd412, data);
5471 }
5472
5473 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005474 data &= ~0xf0;
5475 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005476 r8168_mac_ocp_write(tp, 0xe056, data);
5477
5478 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005479 data &= ~0x6000;
5480 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005481 r8168_mac_ocp_write(tp, 0xe052, data);
5482
5483 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005484 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005485 data |= 0x017f;
5486 r8168_mac_ocp_write(tp, 0xe0d6, data);
5487
5488 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005489 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005490 data |= 0x047f;
5491 r8168_mac_ocp_write(tp, 0xd420, data);
5492
5493 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5494 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5495 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5496 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005497
5498 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005499}
5500
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005501static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5502{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005503 rtl8168ep_stop_cmac(tp);
5504
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005505 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005506
5507 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5508 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5509 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5510 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5511
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005512 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005513
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005514 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005515
5516 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5517 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5518
5519 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5520
5521 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5522
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005523 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5524 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005525
5526 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5527 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5528
5529 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005530 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005531
5532 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5533
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005534 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005535
5536 rtl_pcie_state_l2l3_enable(tp, false);
5537}
5538
5539static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5540{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005541 static const struct ephy_info e_info_8168ep_1[] = {
5542 { 0x00, 0xffff, 0x10ab },
5543 { 0x06, 0xffff, 0xf030 },
5544 { 0x08, 0xffff, 0x2006 },
5545 { 0x0d, 0xffff, 0x1666 },
5546 { 0x0c, 0x3ff0, 0x0000 }
5547 };
5548
5549 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005550 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005551 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5552
5553 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005554
5555 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005556}
5557
5558static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5559{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005560 static const struct ephy_info e_info_8168ep_2[] = {
5561 { 0x00, 0xffff, 0x10a3 },
5562 { 0x19, 0xffff, 0xfc00 },
5563 { 0x1e, 0xffff, 0x20ea }
5564 };
5565
5566 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005567 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005568 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5569
5570 rtl_hw_start_8168ep(tp);
5571
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005572 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5573 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005574
5575 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005576}
5577
5578static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5579{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005580 u32 data;
5581 static const struct ephy_info e_info_8168ep_3[] = {
5582 { 0x00, 0xffff, 0x10a3 },
5583 { 0x19, 0xffff, 0x7c00 },
5584 { 0x1e, 0xffff, 0x20eb },
5585 { 0x0d, 0xffff, 0x1666 }
5586 };
5587
5588 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005589 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005590 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5591
5592 rtl_hw_start_8168ep(tp);
5593
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005594 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5595 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005596
5597 data = r8168_mac_ocp_read(tp, 0xd3e2);
5598 data &= 0xf000;
5599 data |= 0x0271;
5600 r8168_mac_ocp_write(tp, 0xd3e2, data);
5601
5602 data = r8168_mac_ocp_read(tp, 0xd3e4);
5603 data &= 0xff00;
5604 r8168_mac_ocp_write(tp, 0xd3e4, data);
5605
5606 data = r8168_mac_ocp_read(tp, 0xe860);
5607 data |= 0x0080;
5608 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005609
5610 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005611}
5612
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005613static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005614{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005615 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005616
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005617 tp->cp_cmd &= ~INTT_MASK;
5618 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005619 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005620
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005621 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005622
5623 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005624 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005625 tp->event_slow |= RxFIFOOver | PCSTimeout;
5626 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005627 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005628
Francois Romieu219a1e92008-06-28 11:58:39 +02005629 switch (tp->mac_version) {
5630 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005631 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005632 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005633
5634 case RTL_GIGA_MAC_VER_12:
5635 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005636 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005637 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005638
5639 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005640 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005641 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005642
5643 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005644 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005645 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005646
5647 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005648 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005649 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005650
Francois Romieu197ff762008-06-28 13:16:02 +02005651 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005652 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005653 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005654
Francois Romieu6fb07052008-06-29 11:54:28 +02005655 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005656 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005657 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005658
Francois Romieuef3386f2008-06-29 12:24:30 +02005659 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005660 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005661 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005662
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005663 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005664 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005665 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005666
Francois Romieu5b538df2008-07-20 16:22:45 +02005667 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005668 case RTL_GIGA_MAC_VER_26:
5669 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005670 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005671 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005672
françois romieue6de30d2011-01-03 15:08:37 +00005673 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005674 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005675 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005676
hayeswang4804b3b2011-03-21 01:50:29 +00005677 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005678 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005679 break;
5680
hayeswang01dc7fe2011-03-21 01:50:28 +00005681 case RTL_GIGA_MAC_VER_32:
5682 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005683 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005684 break;
5685 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005686 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005687 break;
françois romieue6de30d2011-01-03 15:08:37 +00005688
Hayes Wangc2218922011-09-06 16:55:18 +08005689 case RTL_GIGA_MAC_VER_35:
5690 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005691 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005692 break;
5693
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005694 case RTL_GIGA_MAC_VER_38:
5695 rtl_hw_start_8411(tp);
5696 break;
5697
Hayes Wangc5583862012-07-02 17:23:22 +08005698 case RTL_GIGA_MAC_VER_40:
5699 case RTL_GIGA_MAC_VER_41:
5700 rtl_hw_start_8168g_1(tp);
5701 break;
hayeswang57538c42013-04-01 22:23:40 +00005702 case RTL_GIGA_MAC_VER_42:
5703 rtl_hw_start_8168g_2(tp);
5704 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005705
hayeswang45dd95c2013-07-08 17:09:01 +08005706 case RTL_GIGA_MAC_VER_44:
5707 rtl_hw_start_8411_2(tp);
5708 break;
5709
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005710 case RTL_GIGA_MAC_VER_45:
5711 case RTL_GIGA_MAC_VER_46:
5712 rtl_hw_start_8168h_1(tp);
5713 break;
5714
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005715 case RTL_GIGA_MAC_VER_49:
5716 rtl_hw_start_8168ep_1(tp);
5717 break;
5718
5719 case RTL_GIGA_MAC_VER_50:
5720 rtl_hw_start_8168ep_2(tp);
5721 break;
5722
5723 case RTL_GIGA_MAC_VER_51:
5724 rtl_hw_start_8168ep_3(tp);
5725 break;
5726
Francois Romieu219a1e92008-06-28 11:58:39 +02005727 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005728 netif_err(tp, drv, tp->dev,
5729 "unknown chipset (mac_version = %d)\n",
5730 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005731 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005732 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005733}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005734
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005735static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005736{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005737 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005738 { 0x01, 0, 0x6e65 },
5739 { 0x02, 0, 0x091f },
5740 { 0x03, 0, 0xc2f9 },
5741 { 0x06, 0, 0xafb5 },
5742 { 0x07, 0, 0x0e00 },
5743 { 0x19, 0, 0xec80 },
5744 { 0x01, 0, 0x2e65 },
5745 { 0x01, 0, 0x6e65 }
5746 };
5747 u8 cfg1;
5748
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005749 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005750
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005751 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005752
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005753 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005754
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005755 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005756 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005757 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005758
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005759 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005760 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005761 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005762
Francois Romieufdf6fc02012-07-06 22:40:38 +02005763 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005764}
5765
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005766static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005767{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005768 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005769
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005770 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005771
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005772 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5773 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005774}
5775
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005776static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005777{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005778 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005779
Francois Romieufdf6fc02012-07-06 22:40:38 +02005780 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005781}
5782
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005783static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005784{
5785 static const struct ephy_info e_info_8105e_1[] = {
5786 { 0x07, 0, 0x4000 },
5787 { 0x19, 0, 0x0200 },
5788 { 0x19, 0, 0x0020 },
5789 { 0x1e, 0, 0x2000 },
5790 { 0x03, 0, 0x0001 },
5791 { 0x19, 0, 0x0100 },
5792 { 0x19, 0, 0x0004 },
5793 { 0x0a, 0, 0x0020 }
5794 };
5795
Francois Romieucecb5fd2011-04-01 10:21:07 +02005796 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005797 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005798
Francois Romieucecb5fd2011-04-01 10:21:07 +02005799 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005800 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005801
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005802 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5803 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005804
Francois Romieufdf6fc02012-07-06 22:40:38 +02005805 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005806
5807 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005808}
5809
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005810static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005811{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005812 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005813 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005814}
5815
Hayes Wang7e18dca2012-03-30 14:33:02 +08005816static void rtl_hw_start_8402(struct rtl8169_private *tp)
5817{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005818 static const struct ephy_info e_info_8402[] = {
5819 { 0x19, 0xffff, 0xff64 },
5820 { 0x1e, 0, 0x4000 }
5821 };
5822
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005823 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005824
5825 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005826 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005827
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005828 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5829 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005830
Francois Romieufdf6fc02012-07-06 22:40:38 +02005831 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005832
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005833 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005834
Francois Romieufdf6fc02012-07-06 22:40:38 +02005835 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5836 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005837 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5838 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005839 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5840 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005841 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005842
5843 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005844}
5845
Hayes Wang5598bfe2012-07-02 17:23:21 +08005846static void rtl_hw_start_8106(struct rtl8169_private *tp)
5847{
Hayes Wang5598bfe2012-07-02 17:23:21 +08005848 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005849 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005850
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005851 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5852 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5853 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005854
5855 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005856}
5857
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005858static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005859{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005860 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5861 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005862
Francois Romieucecb5fd2011-04-01 10:21:07 +02005863 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005864 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005865 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005866 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005867
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005868 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005869
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005870 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005871 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005872
Francois Romieu2857ffb2008-08-02 21:08:49 +02005873 switch (tp->mac_version) {
5874 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005875 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005876 break;
5877
5878 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005879 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005880 break;
5881
5882 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005883 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005884 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005885
5886 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005887 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005888 break;
5889 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005890 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005891 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005892
5893 case RTL_GIGA_MAC_VER_37:
5894 rtl_hw_start_8402(tp);
5895 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005896
5897 case RTL_GIGA_MAC_VER_39:
5898 rtl_hw_start_8106(tp);
5899 break;
hayeswang58152cd2013-04-01 22:23:42 +00005900 case RTL_GIGA_MAC_VER_43:
5901 rtl_hw_start_8168g_2(tp);
5902 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005903 case RTL_GIGA_MAC_VER_47:
5904 case RTL_GIGA_MAC_VER_48:
5905 rtl_hw_start_8168h_1(tp);
5906 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005907 }
5908
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005909 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005910}
5911
5912static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5913{
Francois Romieud58d46b2011-05-03 16:38:29 +02005914 struct rtl8169_private *tp = netdev_priv(dev);
5915
Francois Romieud58d46b2011-05-03 16:38:29 +02005916 if (new_mtu > ETH_DATA_LEN)
5917 rtl_hw_jumbo_enable(tp);
5918 else
5919 rtl_hw_jumbo_disable(tp);
5920
Linus Torvalds1da177e2005-04-16 15:20:36 -07005921 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005922 netdev_update_features(dev);
5923
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005924 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005925}
5926
5927static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5928{
Al Viro95e09182007-12-22 18:55:39 +00005929 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005930 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5931}
5932
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005933static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5934 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005935{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005936 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5937 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005938
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005939 kfree(*data_buff);
5940 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005941 rtl8169_make_unusable_by_asic(desc);
5942}
5943
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005944static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005945{
5946 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5947
Alexander Duycka0750132014-12-11 15:02:17 -08005948 /* Force memory writes to complete before releasing descriptor */
5949 dma_wmb();
5950
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005951 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005952}
5953
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005954static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005955{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005956 return (void *)ALIGN((long)data, 16);
5957}
5958
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005959static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5960 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005961{
5962 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005963 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005964 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005965 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005966
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005967 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005968 if (!data)
5969 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005970
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005971 if (rtl8169_align(data) != data) {
5972 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005973 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005974 if (!data)
5975 return NULL;
5976 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005977
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005978 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005979 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005980 if (unlikely(dma_mapping_error(d, mapping))) {
5981 if (net_ratelimit())
5982 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005983 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005984 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005985
Heiner Kallweitd731af72018-04-17 23:26:41 +02005986 desc->addr = cpu_to_le64(mapping);
5987 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005988 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005989
5990err_out:
5991 kfree(data);
5992 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005993}
5994
5995static void rtl8169_rx_clear(struct rtl8169_private *tp)
5996{
Francois Romieu07d3f512007-02-21 22:40:46 +01005997 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005998
5999 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006000 if (tp->Rx_databuff[i]) {
6001 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006002 tp->RxDescArray + i);
6003 }
6004 }
6005}
6006
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006007static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006008{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006009 desc->opts1 |= cpu_to_le32(RingEnd);
6010}
Francois Romieu5b0384f2006-08-16 16:00:01 +02006011
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006012static int rtl8169_rx_fill(struct rtl8169_private *tp)
6013{
6014 unsigned int i;
6015
6016 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006017 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02006018
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006019 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006020 if (!data) {
6021 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006022 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006023 }
6024 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006025 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006026
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006027 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
6028 return 0;
6029
6030err_out:
6031 rtl8169_rx_clear(tp);
6032 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006033}
6034
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006035static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006036{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006037 rtl8169_init_ring_indexes(tp);
6038
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006039 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
6040 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006041
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006042 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006043}
6044
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006045static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006046 struct TxDesc *desc)
6047{
6048 unsigned int len = tx_skb->len;
6049
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006050 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
6051
Linus Torvalds1da177e2005-04-16 15:20:36 -07006052 desc->opts1 = 0x00;
6053 desc->opts2 = 0x00;
6054 desc->addr = 0x00;
6055 tx_skb->len = 0;
6056}
6057
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006058static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
6059 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006060{
6061 unsigned int i;
6062
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006063 for (i = 0; i < n; i++) {
6064 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006065 struct ring_info *tx_skb = tp->tx_skb + entry;
6066 unsigned int len = tx_skb->len;
6067
6068 if (len) {
6069 struct sk_buff *skb = tx_skb->skb;
6070
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006071 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006072 tp->TxDescArray + entry);
6073 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006074 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006075 tx_skb->skb = NULL;
6076 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006077 }
6078 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006079}
6080
6081static void rtl8169_tx_clear(struct rtl8169_private *tp)
6082{
6083 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006084 tp->cur_tx = tp->dirty_tx = 0;
6085}
6086
Francois Romieu4422bcd2012-01-26 11:23:32 +01006087static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006088{
David Howellsc4028952006-11-22 14:57:56 +00006089 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01006090 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006091
Francois Romieuda78dbf2012-01-26 14:18:23 +01006092 napi_disable(&tp->napi);
6093 netif_stop_queue(dev);
6094 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006095
françois romieuc7c2c392011-12-04 20:30:52 +00006096 rtl8169_hw_reset(tp);
6097
Francois Romieu56de4142011-03-15 17:29:31 +01006098 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006099 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01006100
Linus Torvalds1da177e2005-04-16 15:20:36 -07006101 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00006102 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006103
Francois Romieuda78dbf2012-01-26 14:18:23 +01006104 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006105 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01006106 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006107}
6108
6109static void rtl8169_tx_timeout(struct net_device *dev)
6110{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006111 struct rtl8169_private *tp = netdev_priv(dev);
6112
6113 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006114}
6115
6116static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07006117 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006118{
6119 struct skb_shared_info *info = skb_shinfo(skb);
6120 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006121 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006122 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006123
6124 entry = tp->cur_tx;
6125 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006126 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006127 dma_addr_t mapping;
6128 u32 status, len;
6129 void *addr;
6130
6131 entry = (entry + 1) % NUM_TX_DESC;
6132
6133 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00006134 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00006135 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006136 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006137 if (unlikely(dma_mapping_error(d, mapping))) {
6138 if (net_ratelimit())
6139 netif_err(tp, drv, tp->dev,
6140 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006141 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006142 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006143
Francois Romieucecb5fd2011-04-01 10:21:07 +02006144 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006145 status = opts[0] | len |
6146 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006147
6148 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07006149 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006150 txd->addr = cpu_to_le64(mapping);
6151
6152 tp->tx_skb[entry].len = len;
6153 }
6154
6155 if (cur_frag) {
6156 tp->tx_skb[entry].skb = skb;
6157 txd->opts1 |= cpu_to_le32(LastFrag);
6158 }
6159
6160 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006161
6162err_out:
6163 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6164 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006165}
6166
françois romieub423e9a2013-05-18 01:24:46 +00006167static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6168{
6169 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6170}
6171
hayeswange9746042014-07-11 16:25:58 +08006172static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6173 struct net_device *dev);
6174/* r8169_csum_workaround()
6175 * The hw limites the value the transport offset. When the offset is out of the
6176 * range, calculate the checksum by sw.
6177 */
6178static void r8169_csum_workaround(struct rtl8169_private *tp,
6179 struct sk_buff *skb)
6180{
6181 if (skb_shinfo(skb)->gso_size) {
6182 netdev_features_t features = tp->dev->features;
6183 struct sk_buff *segs, *nskb;
6184
6185 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6186 segs = skb_gso_segment(skb, features);
6187 if (IS_ERR(segs) || !segs)
6188 goto drop;
6189
6190 do {
6191 nskb = segs;
6192 segs = segs->next;
6193 nskb->next = NULL;
6194 rtl8169_start_xmit(nskb, tp->dev);
6195 } while (segs);
6196
Alexander Duyckeb781392015-05-01 10:34:44 -07006197 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006198 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6199 if (skb_checksum_help(skb) < 0)
6200 goto drop;
6201
6202 rtl8169_start_xmit(skb, tp->dev);
6203 } else {
6204 struct net_device_stats *stats;
6205
6206drop:
6207 stats = &tp->dev->stats;
6208 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006209 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006210 }
6211}
6212
6213/* msdn_giant_send_check()
6214 * According to the document of microsoft, the TCP Pseudo Header excludes the
6215 * packet length for IPv6 TCP large packets.
6216 */
6217static int msdn_giant_send_check(struct sk_buff *skb)
6218{
6219 const struct ipv6hdr *ipv6h;
6220 struct tcphdr *th;
6221 int ret;
6222
6223 ret = skb_cow_head(skb, 0);
6224 if (ret)
6225 return ret;
6226
6227 ipv6h = ipv6_hdr(skb);
6228 th = tcp_hdr(skb);
6229
6230 th->check = 0;
6231 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6232
6233 return ret;
6234}
6235
hayeswang5888d3f2014-07-11 16:25:56 +08006236static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6237 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006238{
Michał Mirosław350fb322011-04-08 06:35:56 +00006239 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006240
Francois Romieu2b7b4312011-04-18 22:53:24 -07006241 if (mss) {
6242 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006243 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6244 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6245 const struct iphdr *ip = ip_hdr(skb);
6246
6247 if (ip->protocol == IPPROTO_TCP)
6248 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6249 else if (ip->protocol == IPPROTO_UDP)
6250 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6251 else
6252 WARN_ON_ONCE(1);
6253 }
6254
6255 return true;
6256}
6257
6258static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6259 struct sk_buff *skb, u32 *opts)
6260{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006261 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006262 u32 mss = skb_shinfo(skb)->gso_size;
6263
6264 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006265 if (transport_offset > GTTCPHO_MAX) {
6266 netif_warn(tp, tx_err, tp->dev,
6267 "Invalid transport offset 0x%x for TSO\n",
6268 transport_offset);
6269 return false;
6270 }
6271
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006272 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006273 case htons(ETH_P_IP):
6274 opts[0] |= TD1_GTSENV4;
6275 break;
6276
6277 case htons(ETH_P_IPV6):
6278 if (msdn_giant_send_check(skb))
6279 return false;
6280
6281 opts[0] |= TD1_GTSENV6;
6282 break;
6283
6284 default:
6285 WARN_ON_ONCE(1);
6286 break;
6287 }
6288
hayeswangbdfa4ed2014-07-11 16:25:57 +08006289 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006290 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006291 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006292 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006293
françois romieub423e9a2013-05-18 01:24:46 +00006294 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006295 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006296
hayeswange9746042014-07-11 16:25:58 +08006297 if (transport_offset > TCPHO_MAX) {
6298 netif_warn(tp, tx_err, tp->dev,
6299 "Invalid transport offset 0x%x\n",
6300 transport_offset);
6301 return false;
6302 }
6303
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006304 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006305 case htons(ETH_P_IP):
6306 opts[1] |= TD1_IPv4_CS;
6307 ip_protocol = ip_hdr(skb)->protocol;
6308 break;
6309
6310 case htons(ETH_P_IPV6):
6311 opts[1] |= TD1_IPv6_CS;
6312 ip_protocol = ipv6_hdr(skb)->nexthdr;
6313 break;
6314
6315 default:
6316 ip_protocol = IPPROTO_RAW;
6317 break;
6318 }
6319
6320 if (ip_protocol == IPPROTO_TCP)
6321 opts[1] |= TD1_TCP_CS;
6322 else if (ip_protocol == IPPROTO_UDP)
6323 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006324 else
6325 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006326
6327 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006328 } else {
6329 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006330 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006331 }
hayeswang5888d3f2014-07-11 16:25:56 +08006332
françois romieub423e9a2013-05-18 01:24:46 +00006333 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006334}
6335
Stephen Hemminger613573252009-08-31 19:50:58 +00006336static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6337 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006338{
6339 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006340 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006341 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006342 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006343 dma_addr_t mapping;
6344 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006345 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006346 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006347
Julien Ducourthial477206a2012-05-09 00:00:06 +02006348 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006349 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006350 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006351 }
6352
6353 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006354 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006355
françois romieub423e9a2013-05-18 01:24:46 +00006356 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6357 opts[0] = DescOwn;
6358
hayeswange9746042014-07-11 16:25:58 +08006359 if (!tp->tso_csum(tp, skb, opts)) {
6360 r8169_csum_workaround(tp, skb);
6361 return NETDEV_TX_OK;
6362 }
françois romieub423e9a2013-05-18 01:24:46 +00006363
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006364 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006365 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006366 if (unlikely(dma_mapping_error(d, mapping))) {
6367 if (net_ratelimit())
6368 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006369 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006370 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006371
6372 tp->tx_skb[entry].len = len;
6373 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006374
Francois Romieu2b7b4312011-04-18 22:53:24 -07006375 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006376 if (frags < 0)
6377 goto err_dma_1;
6378 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006379 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006380 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006381 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006382 tp->tx_skb[entry].skb = skb;
6383 }
6384
Francois Romieu2b7b4312011-04-18 22:53:24 -07006385 txd->opts2 = cpu_to_le32(opts[1]);
6386
Richard Cochran5047fb52012-03-10 07:29:42 +00006387 skb_tx_timestamp(skb);
6388
Alexander Duycka0750132014-12-11 15:02:17 -08006389 /* Force memory writes to complete before releasing descriptor */
6390 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006391
Francois Romieucecb5fd2011-04-01 10:21:07 +02006392 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006393 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006394 txd->opts1 = cpu_to_le32(status);
6395
Alexander Duycka0750132014-12-11 15:02:17 -08006396 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006397 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006398
Alexander Duycka0750132014-12-11 15:02:17 -08006399 tp->cur_tx += frags + 1;
6400
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006401 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006402
David S. Miller87cda7c2015-02-22 15:54:29 -05006403 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01006404
David S. Miller87cda7c2015-02-22 15:54:29 -05006405 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006406 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6407 * not miss a ring update when it notices a stopped queue.
6408 */
6409 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006410 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006411 /* Sync with rtl_tx:
6412 * - publish queue status and cur_tx ring index (write barrier)
6413 * - refresh dirty_tx ring index (read barrier).
6414 * May the current thread have a pessimistic view of the ring
6415 * status and forget to wake up queue, a racing rtl_tx thread
6416 * can't.
6417 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006418 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006419 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006420 netif_wake_queue(dev);
6421 }
6422
Stephen Hemminger613573252009-08-31 19:50:58 +00006423 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006424
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006425err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006426 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006427err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006428 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006429 dev->stats.tx_dropped++;
6430 return NETDEV_TX_OK;
6431
6432err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006433 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006434 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006435 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006436}
6437
6438static void rtl8169_pcierr_interrupt(struct net_device *dev)
6439{
6440 struct rtl8169_private *tp = netdev_priv(dev);
6441 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006442 u16 pci_status, pci_cmd;
6443
6444 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6445 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6446
Joe Perchesbf82c182010-02-09 11:49:50 +00006447 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6448 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006449
6450 /*
6451 * The recovery sequence below admits a very elaborated explanation:
6452 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006453 * - I did not see what else could be done;
6454 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006455 *
6456 * Feel free to adjust to your needs.
6457 */
Francois Romieua27993f2006-12-18 00:04:19 +01006458 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006459 pci_cmd &= ~PCI_COMMAND_PARITY;
6460 else
6461 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6462
6463 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006464
6465 pci_write_config_word(pdev, PCI_STATUS,
6466 pci_status & (PCI_STATUS_DETECTED_PARITY |
6467 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6468 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6469
6470 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006471 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006472 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006473 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006474 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006475 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006476 }
6477
françois romieue6de30d2011-01-03 15:08:37 +00006478 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006479
Francois Romieu98ddf982012-01-31 10:47:34 +01006480 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006481}
6482
Francois Romieuda78dbf2012-01-26 14:18:23 +01006483static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006484{
6485 unsigned int dirty_tx, tx_left;
6486
Linus Torvalds1da177e2005-04-16 15:20:36 -07006487 dirty_tx = tp->dirty_tx;
6488 smp_rmb();
6489 tx_left = tp->cur_tx - dirty_tx;
6490
6491 while (tx_left > 0) {
6492 unsigned int entry = dirty_tx % NUM_TX_DESC;
6493 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006494 u32 status;
6495
Linus Torvalds1da177e2005-04-16 15:20:36 -07006496 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6497 if (status & DescOwn)
6498 break;
6499
Alexander Duycka0750132014-12-11 15:02:17 -08006500 /* This barrier is needed to keep us from reading
6501 * any other fields out of the Tx descriptor until
6502 * we know the status of DescOwn
6503 */
6504 dma_rmb();
6505
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006506 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006507 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006508 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05006509 u64_stats_update_begin(&tp->tx_stats.syncp);
6510 tp->tx_stats.packets++;
6511 tp->tx_stats.bytes += tx_skb->skb->len;
6512 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006513 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006514 tx_skb->skb = NULL;
6515 }
6516 dirty_tx++;
6517 tx_left--;
6518 }
6519
6520 if (tp->dirty_tx != dirty_tx) {
6521 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006522 /* Sync with rtl8169_start_xmit:
6523 * - publish dirty_tx ring index (write barrier)
6524 * - refresh cur_tx ring index and queue status (read barrier)
6525 * May the current thread miss the stopped queue condition,
6526 * a racing xmit thread can only have a right view of the
6527 * ring status.
6528 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006529 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006530 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006531 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006532 netif_wake_queue(dev);
6533 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006534 /*
6535 * 8168 hack: TxPoll requests are lost when the Tx packets are
6536 * too close. Let's kick an extra TxPoll request when a burst
6537 * of start_xmit activity is detected (if it is not detected,
6538 * it is slow enough). -- FR
6539 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006540 if (tp->cur_tx != dirty_tx)
6541 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006542 }
6543}
6544
Francois Romieu126fa4b2005-05-12 20:09:17 -04006545static inline int rtl8169_fragmented_frame(u32 status)
6546{
6547 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6548}
6549
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006550static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006551{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006552 u32 status = opts1 & RxProtoMask;
6553
6554 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006555 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006556 skb->ip_summed = CHECKSUM_UNNECESSARY;
6557 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006558 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006559}
6560
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006561static struct sk_buff *rtl8169_try_rx_copy(void *data,
6562 struct rtl8169_private *tp,
6563 int pkt_size,
6564 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006565{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006566 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006567 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006568
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006569 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006570 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006571 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006572 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006573 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006574 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006575 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6576
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006577 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006578}
6579
Francois Romieuda78dbf2012-01-26 14:18:23 +01006580static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006581{
6582 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006583 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006584
Linus Torvalds1da177e2005-04-16 15:20:36 -07006585 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006586
Timo Teräs9fba0812013-01-15 21:01:24 +00006587 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006588 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006589 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006590 u32 status;
6591
Heiner Kallweit62028062018-04-17 23:30:29 +02006592 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006593 if (status & DescOwn)
6594 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006595
6596 /* This barrier is needed to keep us from reading
6597 * any other fields out of the Rx descriptor until
6598 * we know the status of DescOwn
6599 */
6600 dma_rmb();
6601
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006602 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006603 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6604 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006605 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006606 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006607 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006608 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006609 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006610 /* RxFOVF is a reserved bit on later chip versions */
6611 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6612 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006613 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006614 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006615 } else if (status & (RxRUNT | RxCRC) &&
6616 !(status & RxRWT) &&
6617 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006618 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006619 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006620 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006621 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006622 dma_addr_t addr;
6623 int pkt_size;
6624
6625process_pkt:
6626 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006627 if (likely(!(dev->features & NETIF_F_RXFCS)))
6628 pkt_size = (status & 0x00003fff) - 4;
6629 else
6630 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006631
Francois Romieu126fa4b2005-05-12 20:09:17 -04006632 /*
6633 * The driver does not support incoming fragmented
6634 * frames. They are seen as a symptom of over-mtu
6635 * sized frames.
6636 */
6637 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006638 dev->stats.rx_dropped++;
6639 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006640 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006641 }
6642
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006643 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6644 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006645 if (!skb) {
6646 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006647 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006648 }
6649
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006650 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006651 skb_put(skb, pkt_size);
6652 skb->protocol = eth_type_trans(skb, dev);
6653
Francois Romieu7a8fc772011-03-01 17:18:33 +01006654 rtl8169_rx_vlan_tag(desc, skb);
6655
françois romieu39174292015-11-11 23:35:18 +01006656 if (skb->pkt_type == PACKET_MULTICAST)
6657 dev->stats.multicast++;
6658
Francois Romieu56de4142011-03-15 17:29:31 +01006659 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006660
Junchang Wang8027aa22012-03-04 23:30:32 +01006661 u64_stats_update_begin(&tp->rx_stats.syncp);
6662 tp->rx_stats.packets++;
6663 tp->rx_stats.bytes += pkt_size;
6664 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006665 }
françois romieuce11ff52013-01-24 13:30:06 +00006666release_descriptor:
6667 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006668 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006669 }
6670
6671 count = cur_rx - tp->cur_rx;
6672 tp->cur_rx = cur_rx;
6673
Linus Torvalds1da177e2005-04-16 15:20:36 -07006674 return count;
6675}
6676
Francois Romieu07d3f512007-02-21 22:40:46 +01006677static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006678{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006679 struct rtl8169_private *tp = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006680 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006681 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006682
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006683 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006684 if (status && status != 0xffff) {
6685 status &= RTL_EVENT_NAPI | tp->event_slow;
6686 if (status) {
6687 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00006688
Francois Romieuda78dbf2012-01-26 14:18:23 +01006689 rtl_irq_disable(tp);
Heiner Kallweit9a899a32018-04-17 23:21:01 +02006690 napi_schedule_irqoff(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006691 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006692 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006693 return IRQ_RETVAL(handled);
6694}
6695
Francois Romieuda78dbf2012-01-26 14:18:23 +01006696/*
6697 * Workqueue context.
6698 */
6699static void rtl_slow_event_work(struct rtl8169_private *tp)
6700{
6701 struct net_device *dev = tp->dev;
6702 u16 status;
6703
6704 status = rtl_get_events(tp) & tp->event_slow;
6705 rtl_ack_events(tp, status);
6706
6707 if (unlikely(status & RxFIFOOver)) {
6708 switch (tp->mac_version) {
6709 /* Work around for rx fifo overflow */
6710 case RTL_GIGA_MAC_VER_11:
6711 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006712 /* XXX - Hack alert. See rtl_task(). */
6713 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006714 default:
6715 break;
6716 }
6717 }
6718
6719 if (unlikely(status & SYSErr))
6720 rtl8169_pcierr_interrupt(dev);
6721
6722 if (status & LinkChg)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006723 phy_mac_interrupt(dev->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006724
françois romieu7dbb4912012-06-09 10:53:16 +00006725 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006726}
6727
Francois Romieu4422bcd2012-01-26 11:23:32 +01006728static void rtl_task(struct work_struct *work)
6729{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006730 static const struct {
6731 int bitnr;
6732 void (*action)(struct rtl8169_private *);
6733 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006734 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006735 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6736 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006737 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006738 struct rtl8169_private *tp =
6739 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006740 struct net_device *dev = tp->dev;
6741 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006742
Francois Romieuda78dbf2012-01-26 14:18:23 +01006743 rtl_lock_work(tp);
6744
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006745 if (!netif_running(dev) ||
6746 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006747 goto out_unlock;
6748
6749 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6750 bool pending;
6751
Francois Romieuda78dbf2012-01-26 14:18:23 +01006752 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006753 if (pending)
6754 rtl_work[i].action(tp);
6755 }
6756
6757out_unlock:
6758 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006759}
6760
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006761static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006762{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006763 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6764 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006765 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6766 int work_done= 0;
6767 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006768
Francois Romieuda78dbf2012-01-26 14:18:23 +01006769 status = rtl_get_events(tp);
6770 rtl_ack_events(tp, status & ~tp->event_slow);
6771
6772 if (status & RTL_EVENT_NAPI_RX)
6773 work_done = rtl_rx(dev, tp, (u32) budget);
6774
6775 if (status & RTL_EVENT_NAPI_TX)
6776 rtl_tx(dev, tp);
6777
6778 if (status & tp->event_slow) {
6779 enable_mask &= ~tp->event_slow;
6780
6781 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6782 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006783
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006784 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006785 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00006786
Francois Romieuda78dbf2012-01-26 14:18:23 +01006787 rtl_irq_enable(tp, enable_mask);
6788 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006789 }
6790
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006791 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006792}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006793
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006794static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006795{
6796 struct rtl8169_private *tp = netdev_priv(dev);
6797
6798 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6799 return;
6800
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006801 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6802 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006803}
6804
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006805static void r8169_phylink_handler(struct net_device *ndev)
6806{
6807 struct rtl8169_private *tp = netdev_priv(ndev);
6808
6809 if (netif_carrier_ok(ndev)) {
6810 rtl_link_chg_patch(tp);
6811 pm_request_resume(&tp->pci_dev->dev);
6812 } else {
6813 pm_runtime_idle(&tp->pci_dev->dev);
6814 }
6815
6816 if (net_ratelimit())
6817 phy_print_status(ndev->phydev);
6818}
6819
6820static int r8169_phy_connect(struct rtl8169_private *tp)
6821{
6822 struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
6823 phy_interface_t phy_mode;
6824 int ret;
6825
6826 phy_mode = tp->mii.supports_gmii ? PHY_INTERFACE_MODE_GMII :
6827 PHY_INTERFACE_MODE_MII;
6828
6829 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6830 phy_mode);
6831 if (ret)
6832 return ret;
6833
6834 if (!tp->mii.supports_gmii)
6835 phy_set_max_speed(phydev, SPEED_100);
6836
6837 /* Ensure to advertise everything, incl. pause */
6838 phydev->advertising = phydev->supported;
6839
6840 phy_attached_info(phydev);
6841
6842 return 0;
6843}
6844
Linus Torvalds1da177e2005-04-16 15:20:36 -07006845static void rtl8169_down(struct net_device *dev)
6846{
6847 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006848
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006849 phy_stop(dev->phydev);
6850
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006851 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006852 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006853
Hayes Wang92fc43b2011-07-06 15:58:03 +08006854 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006855 /*
6856 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006857 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6858 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006859 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006860 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006861
Linus Torvalds1da177e2005-04-16 15:20:36 -07006862 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006863 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006864
Linus Torvalds1da177e2005-04-16 15:20:36 -07006865 rtl8169_tx_clear(tp);
6866
6867 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006868
6869 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006870}
6871
6872static int rtl8169_close(struct net_device *dev)
6873{
6874 struct rtl8169_private *tp = netdev_priv(dev);
6875 struct pci_dev *pdev = tp->pci_dev;
6876
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006877 pm_runtime_get_sync(&pdev->dev);
6878
Francois Romieucecb5fd2011-04-01 10:21:07 +02006879 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006880 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006881
Francois Romieuda78dbf2012-01-26 14:18:23 +01006882 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006883 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006884
Linus Torvalds1da177e2005-04-16 15:20:36 -07006885 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006886 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006887
Lekensteyn4ea72442013-07-22 09:53:30 +02006888 cancel_work_sync(&tp->wk.work);
6889
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006890 phy_disconnect(dev->phydev);
6891
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006892 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006893
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006894 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6895 tp->RxPhyAddr);
6896 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6897 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006898 tp->TxDescArray = NULL;
6899 tp->RxDescArray = NULL;
6900
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006901 pm_runtime_put_sync(&pdev->dev);
6902
Linus Torvalds1da177e2005-04-16 15:20:36 -07006903 return 0;
6904}
6905
Francois Romieudc1c00c2012-03-08 10:06:18 +01006906#ifdef CONFIG_NET_POLL_CONTROLLER
6907static void rtl8169_netpoll(struct net_device *dev)
6908{
6909 struct rtl8169_private *tp = netdev_priv(dev);
6910
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006911 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006912}
6913#endif
6914
Francois Romieudf43ac72012-03-08 09:48:40 +01006915static int rtl_open(struct net_device *dev)
6916{
6917 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006918 struct pci_dev *pdev = tp->pci_dev;
6919 int retval = -ENOMEM;
6920
6921 pm_runtime_get_sync(&pdev->dev);
6922
6923 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006924 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006925 * dma_alloc_coherent provides more.
6926 */
6927 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6928 &tp->TxPhyAddr, GFP_KERNEL);
6929 if (!tp->TxDescArray)
6930 goto err_pm_runtime_put;
6931
6932 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6933 &tp->RxPhyAddr, GFP_KERNEL);
6934 if (!tp->RxDescArray)
6935 goto err_free_tx_0;
6936
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006937 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006938 if (retval < 0)
6939 goto err_free_rx_1;
6940
6941 INIT_WORK(&tp->wk.work, rtl_task);
6942
6943 smp_mb();
6944
6945 rtl_request_firmware(tp);
6946
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006947 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006948 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006949 if (retval < 0)
6950 goto err_release_fw_2;
6951
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006952 retval = r8169_phy_connect(tp);
6953 if (retval)
6954 goto err_free_irq;
6955
Francois Romieudf43ac72012-03-08 09:48:40 +01006956 rtl_lock_work(tp);
6957
6958 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6959
6960 napi_enable(&tp->napi);
6961
6962 rtl8169_init_phy(dev, tp);
6963
Francois Romieudf43ac72012-03-08 09:48:40 +01006964 rtl_pll_power_up(tp);
6965
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006966 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006967
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006968 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006969 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6970
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006971 phy_start(dev->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006972 netif_start_queue(dev);
6973
6974 rtl_unlock_work(tp);
6975
Heiner Kallweita92a0842018-01-08 21:39:13 +01006976 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006977out:
6978 return retval;
6979
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006980err_free_irq:
6981 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006982err_release_fw_2:
6983 rtl_release_firmware(tp);
6984 rtl8169_rx_clear(tp);
6985err_free_rx_1:
6986 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6987 tp->RxPhyAddr);
6988 tp->RxDescArray = NULL;
6989err_free_tx_0:
6990 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6991 tp->TxPhyAddr);
6992 tp->TxDescArray = NULL;
6993err_pm_runtime_put:
6994 pm_runtime_put_noidle(&pdev->dev);
6995 goto out;
6996}
6997
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006998static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006999rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007000{
7001 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007002 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02007003 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01007004 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007005
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007006 pm_runtime_get_noresume(&pdev->dev);
7007
7008 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007009 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02007010
Junchang Wang8027aa22012-03-04 23:30:32 +01007011 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007012 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007013 stats->rx_packets = tp->rx_stats.packets;
7014 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007015 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007016
Junchang Wang8027aa22012-03-04 23:30:32 +01007017 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007018 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007019 stats->tx_packets = tp->tx_stats.packets;
7020 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007021 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007022
7023 stats->rx_dropped = dev->stats.rx_dropped;
7024 stats->tx_dropped = dev->stats.tx_dropped;
7025 stats->rx_length_errors = dev->stats.rx_length_errors;
7026 stats->rx_errors = dev->stats.rx_errors;
7027 stats->rx_crc_errors = dev->stats.rx_crc_errors;
7028 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
7029 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02007030 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01007031
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007032 /*
7033 * Fetch additonal counter values missing in stats collected by driver
7034 * from tally counters.
7035 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007036 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007037 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007038
7039 /*
7040 * Subtract values fetched during initalization.
7041 * See rtl8169_init_counter_offsets for a description why we do that.
7042 */
Corinna Vinschen42020322015-09-10 10:47:35 +02007043 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007044 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02007045 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007046 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02007047 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007048 le16_to_cpu(tp->tc_offset.tx_aborted);
7049
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007050 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007051}
7052
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007053static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01007054{
françois romieu065c27c2011-01-03 15:08:12 +00007055 struct rtl8169_private *tp = netdev_priv(dev);
7056
Francois Romieu5d06a992006-02-23 00:47:58 +01007057 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007058 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01007059
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007060 phy_stop(dev->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01007061 netif_device_detach(dev);
7062 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007063
7064 rtl_lock_work(tp);
7065 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007066 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007067 rtl_unlock_work(tp);
7068
7069 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007070}
Francois Romieu5d06a992006-02-23 00:47:58 +01007071
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007072#ifdef CONFIG_PM
7073
7074static int rtl8169_suspend(struct device *device)
7075{
7076 struct pci_dev *pdev = to_pci_dev(device);
7077 struct net_device *dev = pci_get_drvdata(pdev);
7078
7079 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02007080
Francois Romieu5d06a992006-02-23 00:47:58 +01007081 return 0;
7082}
7083
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007084static void __rtl8169_resume(struct net_device *dev)
7085{
françois romieu065c27c2011-01-03 15:08:12 +00007086 struct rtl8169_private *tp = netdev_priv(dev);
7087
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007088 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00007089
7090 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02007091 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00007092
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007093 phy_start(tp->dev->phydev);
7094
Artem Savkovcff4c162012-04-03 10:29:11 +00007095 rtl_lock_work(tp);
7096 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007097 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00007098 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007099
Francois Romieu98ddf982012-01-31 10:47:34 +01007100 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007101}
7102
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007103static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01007104{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007105 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01007106 struct net_device *dev = pci_get_drvdata(pdev);
7107
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007108 if (netif_running(dev))
7109 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01007110
Francois Romieu5d06a992006-02-23 00:47:58 +01007111 return 0;
7112}
7113
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007114static int rtl8169_runtime_suspend(struct device *device)
7115{
7116 struct pci_dev *pdev = to_pci_dev(device);
7117 struct net_device *dev = pci_get_drvdata(pdev);
7118 struct rtl8169_private *tp = netdev_priv(dev);
7119
Heiner Kallweita92a0842018-01-08 21:39:13 +01007120 if (!tp->TxDescArray) {
7121 rtl_pll_power_down(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007122 return 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01007123 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007124
Francois Romieuda78dbf2012-01-26 14:18:23 +01007125 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007126 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007127 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007128
7129 rtl8169_net_suspend(dev);
7130
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007131 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007132 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007133 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007134
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007135 return 0;
7136}
7137
7138static int rtl8169_runtime_resume(struct device *device)
7139{
7140 struct pci_dev *pdev = to_pci_dev(device);
7141 struct net_device *dev = pci_get_drvdata(pdev);
7142 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08007143 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007144
7145 if (!tp->TxDescArray)
7146 return 0;
7147
Francois Romieuda78dbf2012-01-26 14:18:23 +01007148 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007149 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007150 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007151
7152 __rtl8169_resume(dev);
7153
7154 return 0;
7155}
7156
7157static int rtl8169_runtime_idle(struct device *device)
7158{
7159 struct pci_dev *pdev = to_pci_dev(device);
7160 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007161
Heiner Kallweita92a0842018-01-08 21:39:13 +01007162 if (!netif_running(dev) || !netif_carrier_ok(dev))
7163 pm_schedule_suspend(device, 10000);
7164
7165 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007166}
7167
Alexey Dobriyan47145212009-12-14 18:00:08 -08007168static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007169 .suspend = rtl8169_suspend,
7170 .resume = rtl8169_resume,
7171 .freeze = rtl8169_suspend,
7172 .thaw = rtl8169_resume,
7173 .poweroff = rtl8169_suspend,
7174 .restore = rtl8169_resume,
7175 .runtime_suspend = rtl8169_runtime_suspend,
7176 .runtime_resume = rtl8169_runtime_resume,
7177 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007178};
7179
7180#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7181
7182#else /* !CONFIG_PM */
7183
7184#define RTL8169_PM_OPS NULL
7185
7186#endif /* !CONFIG_PM */
7187
David S. Miller1805b2f2011-10-24 18:18:09 -04007188static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7189{
David S. Miller1805b2f2011-10-24 18:18:09 -04007190 /* WoL fails with 8168b when the receiver is disabled. */
7191 switch (tp->mac_version) {
7192 case RTL_GIGA_MAC_VER_11:
7193 case RTL_GIGA_MAC_VER_12:
7194 case RTL_GIGA_MAC_VER_17:
7195 pci_clear_master(tp->pci_dev);
7196
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007197 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007198 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007199 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007200 break;
7201 default:
7202 break;
7203 }
7204}
7205
Francois Romieu1765f952008-09-13 17:21:40 +02007206static void rtl_shutdown(struct pci_dev *pdev)
7207{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007208 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007209 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007210
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007211 rtl8169_net_suspend(dev);
7212
Francois Romieucecb5fd2011-04-01 10:21:07 +02007213 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007214 rtl_rar_set(tp, dev->perm_addr);
7215
Hayes Wang92fc43b2011-07-06 15:58:03 +08007216 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007217
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007218 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02007219 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007220 rtl_wol_suspend_quirk(tp);
7221 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007222 }
7223
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007224 pci_wake_from_d3(pdev, true);
7225 pci_set_power_state(pdev, PCI_D3hot);
7226 }
7227}
Francois Romieu5d06a992006-02-23 00:47:58 +01007228
Bill Pembertonbaf63292012-12-03 09:23:28 -05007229static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007230{
7231 struct net_device *dev = pci_get_drvdata(pdev);
7232 struct rtl8169_private *tp = netdev_priv(dev);
7233
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007234 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007235 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007236
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007237 netif_napi_del(&tp->napi);
7238
Francois Romieue27566e2012-03-08 09:54:01 +01007239 unregister_netdev(dev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007240 mdiobus_unregister(tp->mii_bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007241
7242 rtl_release_firmware(tp);
7243
7244 if (pci_dev_run_wake(pdev))
7245 pm_runtime_get_noresume(&pdev->dev);
7246
7247 /* restore original MAC address */
7248 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007249}
7250
Francois Romieufa9c3852012-03-08 10:01:50 +01007251static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007252 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007253 .ndo_stop = rtl8169_close,
7254 .ndo_get_stats64 = rtl8169_get_stats64,
7255 .ndo_start_xmit = rtl8169_start_xmit,
7256 .ndo_tx_timeout = rtl8169_tx_timeout,
7257 .ndo_validate_addr = eth_validate_addr,
7258 .ndo_change_mtu = rtl8169_change_mtu,
7259 .ndo_fix_features = rtl8169_fix_features,
7260 .ndo_set_features = rtl8169_set_features,
7261 .ndo_set_mac_address = rtl_set_mac_address,
7262 .ndo_do_ioctl = rtl8169_ioctl,
7263 .ndo_set_rx_mode = rtl_set_rx_mode,
7264#ifdef CONFIG_NET_POLL_CONTROLLER
7265 .ndo_poll_controller = rtl8169_netpoll,
7266#endif
7267
7268};
7269
Francois Romieu31fa8b12012-03-08 10:09:40 +01007270static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007271 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007272 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007273 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007274 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007275 u8 default_ver;
7276} rtl_cfg_infos [] = {
7277 [RTL_CFG_0] = {
7278 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007279 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007280 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007281 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007282 .default_ver = RTL_GIGA_MAC_VER_01,
7283 },
7284 [RTL_CFG_1] = {
7285 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007286 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007287 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007288 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007289 .default_ver = RTL_GIGA_MAC_VER_11,
7290 },
7291 [RTL_CFG_2] = {
7292 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007293 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7294 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007295 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007296 .default_ver = RTL_GIGA_MAC_VER_13,
7297 }
7298};
7299
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007300static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007301{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007302 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007303
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007304 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007305 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7306 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7307 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007308 flags = PCI_IRQ_LEGACY;
7309 } else {
7310 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007311 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007312
7313 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007314}
7315
Hayes Wangc5583862012-07-02 17:23:22 +08007316DECLARE_RTL_COND(rtl_link_list_ready_cond)
7317{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007318 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007319}
7320
7321DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7322{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007323 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007324}
7325
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007326static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7327{
7328 struct rtl8169_private *tp = mii_bus->priv;
7329
7330 if (phyaddr > 0)
7331 return -ENODEV;
7332
7333 return rtl_readphy(tp, phyreg);
7334}
7335
7336static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7337 int phyreg, u16 val)
7338{
7339 struct rtl8169_private *tp = mii_bus->priv;
7340
7341 if (phyaddr > 0)
7342 return -ENODEV;
7343
7344 rtl_writephy(tp, phyreg, val);
7345
7346 return 0;
7347}
7348
7349static int r8169_mdio_register(struct rtl8169_private *tp)
7350{
7351 struct pci_dev *pdev = tp->pci_dev;
7352 struct phy_device *phydev;
7353 struct mii_bus *new_bus;
7354 int ret;
7355
7356 new_bus = devm_mdiobus_alloc(&pdev->dev);
7357 if (!new_bus)
7358 return -ENOMEM;
7359
7360 new_bus->name = "r8169";
7361 new_bus->priv = tp;
7362 new_bus->parent = &pdev->dev;
7363 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7364 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7365 PCI_DEVID(pdev->bus->number, pdev->devfn));
7366
7367 new_bus->read = r8169_mdio_read_reg;
7368 new_bus->write = r8169_mdio_write_reg;
7369
7370 ret = mdiobus_register(new_bus);
7371 if (ret)
7372 return ret;
7373
7374 phydev = mdiobus_get_phy(new_bus, 0);
7375 if (!phydev) {
7376 mdiobus_unregister(new_bus);
7377 return -ENODEV;
7378 }
7379
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007380 /* PHY will be woken up in rtl_open() */
7381 phy_suspend(phydev);
7382
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007383 tp->mii_bus = new_bus;
7384
7385 return 0;
7386}
7387
Bill Pembertonbaf63292012-12-03 09:23:28 -05007388static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007389{
Hayes Wangc5583862012-07-02 17:23:22 +08007390 u32 data;
7391
7392 tp->ocp_base = OCP_STD_PHY_BASE;
7393
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007394 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007395
7396 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7397 return;
7398
7399 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7400 return;
7401
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007402 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007403 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007404 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007405
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007406 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007407 data &= ~(1 << 14);
7408 r8168_mac_ocp_write(tp, 0xe8de, data);
7409
7410 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7411 return;
7412
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007413 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007414 data |= (1 << 15);
7415 r8168_mac_ocp_write(tp, 0xe8de, data);
7416
7417 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7418 return;
7419}
7420
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007421static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7422{
7423 rtl8168ep_stop_cmac(tp);
7424 rtl_hw_init_8168g(tp);
7425}
7426
Bill Pembertonbaf63292012-12-03 09:23:28 -05007427static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007428{
7429 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007430 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007431 rtl_hw_init_8168g(tp);
7432 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007433 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007434 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007435 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007436 default:
7437 break;
7438 }
7439}
7440
hayeswang929a0312014-09-16 11:40:47 +08007441static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007442{
7443 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007444 struct rtl8169_private *tp;
7445 struct mii_if_info *mii;
7446 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007447 int chipset, region, i;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007448 int rc;
7449
7450 if (netif_msg_drv(&debug)) {
7451 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
7452 MODULENAME, RTL8169_VERSION);
7453 }
7454
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007455 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7456 if (!dev)
7457 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007458
7459 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007460 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007461 tp = netdev_priv(dev);
7462 tp->dev = dev;
7463 tp->pci_dev = pdev;
7464 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
7465
7466 mii = &tp->mii;
7467 mii->dev = dev;
7468 mii->mdio_read = rtl_mdio_read;
7469 mii->mdio_write = rtl_mdio_write;
7470 mii->phy_id_mask = 0x1f;
7471 mii->reg_num_mask = 0x1f;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007472 mii->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007473
Francois Romieu3b6cf252012-03-08 09:59:04 +01007474 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007475 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007476 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007477 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007478 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007479 }
7480
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007481 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007482 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007483
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007484 /* use first MMIO region */
7485 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7486 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007487 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007488 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007489 }
7490
7491 /* check for weird/broken PCI region reporting */
7492 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007493 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007494 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007495 }
7496
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007497 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007498 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007499 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007500 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007501 }
7502
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007503 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007504
7505 if (!pci_is_pcie(pdev))
Heiner Kallweit22148df2018-04-22 17:15:15 +02007506 dev_info(&pdev->dev, "not PCI Express\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007507
7508 /* Identify chip attached to board */
Heiner Kallweit22148df2018-04-22 17:15:15 +02007509 rtl8169_get_mac_version(tp, cfg->default_ver);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007510
Heiner Kallweite3972862018-06-29 08:07:04 +02007511 if (rtl_tbi_enabled(tp)) {
7512 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7513 return -ENODEV;
7514 }
7515
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007516 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007517
7518 if ((sizeof(dma_addr_t) > 4) &&
7519 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
7520 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01007521 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
7522 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007523
7524 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
7525 if (!pci_is_pcie(pdev))
7526 tp->cp_cmd |= PCIDAC;
7527 dev->features |= NETIF_F_HIGHDMA;
7528 } else {
7529 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7530 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007531 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007532 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007533 }
7534 }
7535
Francois Romieu3b6cf252012-03-08 09:59:04 +01007536 rtl_init_rxcfg(tp);
7537
7538 rtl_irq_disable(tp);
7539
Hayes Wangc5583862012-07-02 17:23:22 +08007540 rtl_hw_initialize(tp);
7541
Francois Romieu3b6cf252012-03-08 09:59:04 +01007542 rtl_hw_reset(tp);
7543
7544 rtl_ack_events(tp, 0xffff);
7545
7546 pci_set_master(pdev);
7547
Francois Romieu3b6cf252012-03-08 09:59:04 +01007548 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007549 rtl_init_jumbo_ops(tp);
7550
7551 rtl8169_print_mac_version(tp);
7552
7553 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007554
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007555 rc = rtl_alloc_irq(tp);
7556 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007557 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007558 return rc;
7559 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007560
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01007561 /* override BIOS settings, use userspace tools to enable WOL */
7562 __rtl8169_set_wol(tp, 0);
7563
Francois Romieu3b6cf252012-03-08 09:59:04 +01007564 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007565 u64_stats_init(&tp->rx_stats.syncp);
7566 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007567
7568 /* Get MAC address */
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007569 switch (tp->mac_version) {
Heiner Kallweit353af852018-05-02 21:39:59 +02007570 u8 mac_addr[ETH_ALEN] __aligned(4);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007571 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7572 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007573 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
Heiner Kallweit353af852018-05-02 21:39:59 +02007574 *(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007575
Heiner Kallweit353af852018-05-02 21:39:59 +02007576 if (is_valid_ether_addr(mac_addr))
7577 rtl_rar_set(tp, mac_addr);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007578 break;
7579 default:
7580 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007581 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007582 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007583 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007584
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007585 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007586 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007587
Heiner Kallweit37621492018-04-17 23:20:03 +02007588 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007589
7590 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7591 * properly for all devices */
7592 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007593 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007594
7595 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007596 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7597 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007598 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7599 NETIF_F_HIGHDMA;
7600
hayeswang929a0312014-09-16 11:40:47 +08007601 tp->cp_cmd |= RxChkSum | RxVlan;
7602
7603 /*
7604 * Pretend we are using VLANs; This bypasses a nasty bug where
7605 * Interrupts stop flowing on high load on 8110SCd controllers.
7606 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007607 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007608 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007609 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007610
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007611 switch (rtl_chip_infos[chipset].txd_version) {
7612 case RTL_TD_0:
hayeswang5888d3f2014-07-11 16:25:56 +08007613 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007614 break;
7615 case RTL_TD_1:
hayeswang5888d3f2014-07-11 16:25:56 +08007616 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007617 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007618 break;
7619 default:
hayeswang5888d3f2014-07-11 16:25:56 +08007620 WARN_ON_ONCE(1);
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007621 }
hayeswang5888d3f2014-07-11 16:25:56 +08007622
Francois Romieu3b6cf252012-03-08 09:59:04 +01007623 dev->hw_features |= NETIF_F_RXALL;
7624 dev->hw_features |= NETIF_F_RXFCS;
7625
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007626 /* MTU range: 60 - hw-specific max */
7627 dev->min_mtu = ETH_ZLEN;
7628 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
7629
Francois Romieu3b6cf252012-03-08 09:59:04 +01007630 tp->hw_start = cfg->hw_start;
7631 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03007632 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007633
Francois Romieu3b6cf252012-03-08 09:59:04 +01007634 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7635
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007636 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7637 &tp->counters_phys_addr,
7638 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007639 if (!tp->counters)
7640 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007641
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007642 pci_set_drvdata(pdev, dev);
7643
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007644 rc = r8169_mdio_register(tp);
7645 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007646 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007647
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007648 rc = register_netdev(dev);
7649 if (rc)
7650 goto err_mdio_unregister;
7651
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007652 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
7653 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02007654 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01007655 pci_irq_vector(pdev, 0));
Francois Romieu3b6cf252012-03-08 09:59:04 +01007656 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
7657 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
7658 "tx checksumming: %s]\n",
7659 rtl_chip_infos[chipset].jumbo_max,
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02007660 tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007661 }
7662
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007663 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007664 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007665
Heiner Kallweita92a0842018-01-08 21:39:13 +01007666 if (pci_dev_run_wake(pdev))
7667 pm_runtime_put_sync(&pdev->dev);
7668
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007669 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007670
7671err_mdio_unregister:
7672 mdiobus_unregister(tp->mii_bus);
7673 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007674}
7675
Linus Torvalds1da177e2005-04-16 15:20:36 -07007676static struct pci_driver rtl8169_pci_driver = {
7677 .name = MODULENAME,
7678 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007679 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007680 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007681 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007682 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007683};
7684
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007685module_pci_driver(rtl8169_pci_driver);