Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1 | /* |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 2 | * DesignWare High-Definition Multimedia Interface (HDMI) driver |
| 3 | * |
| 4 | * Copyright (C) 2013-2015 Mentor Graphics Inc. |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 5 | * Copyright (C) 2011-2013 Freescale Semiconductor, Inc. |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 6 | * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de> |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; either version 2 of the License, or |
| 11 | * (at your option) any later version. |
| 12 | * |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 13 | */ |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 14 | #include <linux/module.h> |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 15 | #include <linux/irq.h> |
| 16 | #include <linux/delay.h> |
| 17 | #include <linux/err.h> |
| 18 | #include <linux/clk.h> |
Sachin Kamat | 5a819ed | 2014-01-28 10:33:16 +0530 | [diff] [blame] | 19 | #include <linux/hdmi.h> |
Russell King | 6bcf495 | 2015-02-02 11:01:08 +0000 | [diff] [blame] | 20 | #include <linux/mutex.h> |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 21 | #include <linux/of_device.h> |
Neil Armstrong | 80e2f97 | 2017-03-03 19:20:06 +0200 | [diff] [blame] | 22 | #include <linux/regmap.h> |
Russell King | b90120a | 2015-03-27 12:59:58 +0000 | [diff] [blame] | 23 | #include <linux/spinlock.h> |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 24 | |
Andy Yan | 3d1b35a | 2014-12-05 14:25:05 +0800 | [diff] [blame] | 25 | #include <drm/drm_of.h> |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 26 | #include <drm/drmP.h> |
Mark Yao | 2c5b2cc | 2015-11-30 18:33:40 +0800 | [diff] [blame] | 27 | #include <drm/drm_atomic_helper.h> |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 28 | #include <drm/drm_crtc_helper.h> |
| 29 | #include <drm/drm_edid.h> |
| 30 | #include <drm/drm_encoder_slave.h> |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 31 | #include <drm/bridge/dw_hdmi.h> |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 32 | |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 33 | #include <uapi/linux/media-bus-format.h> |
| 34 | #include <uapi/linux/videodev2.h> |
| 35 | |
Thierry Reding | 248a86f | 2015-11-24 17:52:58 +0100 | [diff] [blame] | 36 | #include "dw-hdmi.h" |
| 37 | #include "dw-hdmi-audio.h" |
Russell King | a616e63 | 2017-08-02 20:41:07 +0200 | [diff] [blame] | 38 | #include "dw-hdmi-cec.h" |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 39 | |
Russell King | e84b8d7 | 2017-07-31 15:29:41 +0100 | [diff] [blame] | 40 | #include <media/cec-notifier.h> |
| 41 | |
Nickey Yang | 94bb4dc | 2017-03-20 10:57:31 +0800 | [diff] [blame] | 42 | #define DDC_SEGMENT_ADDR 0x30 |
Russell King | e84b8d7 | 2017-07-31 15:29:41 +0100 | [diff] [blame] | 43 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 44 | #define HDMI_EDID_LEN 512 |
| 45 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 46 | enum hdmi_datamap { |
| 47 | RGB444_8B = 0x01, |
| 48 | RGB444_10B = 0x03, |
| 49 | RGB444_12B = 0x05, |
| 50 | RGB444_16B = 0x07, |
| 51 | YCbCr444_8B = 0x09, |
| 52 | YCbCr444_10B = 0x0B, |
| 53 | YCbCr444_12B = 0x0D, |
| 54 | YCbCr444_16B = 0x0F, |
| 55 | YCbCr422_8B = 0x16, |
| 56 | YCbCr422_10B = 0x14, |
| 57 | YCbCr422_12B = 0x12, |
| 58 | }; |
| 59 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 60 | static const u16 csc_coeff_default[3][4] = { |
| 61 | { 0x2000, 0x0000, 0x0000, 0x0000 }, |
| 62 | { 0x0000, 0x2000, 0x0000, 0x0000 }, |
| 63 | { 0x0000, 0x0000, 0x2000, 0x0000 } |
| 64 | }; |
| 65 | |
| 66 | static const u16 csc_coeff_rgb_out_eitu601[3][4] = { |
| 67 | { 0x2000, 0x6926, 0x74fd, 0x010e }, |
| 68 | { 0x2000, 0x2cdd, 0x0000, 0x7e9a }, |
| 69 | { 0x2000, 0x0000, 0x38b4, 0x7e3b } |
| 70 | }; |
| 71 | |
| 72 | static const u16 csc_coeff_rgb_out_eitu709[3][4] = { |
| 73 | { 0x2000, 0x7106, 0x7a02, 0x00a7 }, |
| 74 | { 0x2000, 0x3264, 0x0000, 0x7e6d }, |
| 75 | { 0x2000, 0x0000, 0x3b61, 0x7e25 } |
| 76 | }; |
| 77 | |
| 78 | static const u16 csc_coeff_rgb_in_eitu601[3][4] = { |
| 79 | { 0x2591, 0x1322, 0x074b, 0x0000 }, |
| 80 | { 0x6535, 0x2000, 0x7acc, 0x0200 }, |
| 81 | { 0x6acd, 0x7534, 0x2000, 0x0200 } |
| 82 | }; |
| 83 | |
| 84 | static const u16 csc_coeff_rgb_in_eitu709[3][4] = { |
| 85 | { 0x2dc5, 0x0d9b, 0x049e, 0x0000 }, |
| 86 | { 0x62f0, 0x2000, 0x7d11, 0x0200 }, |
| 87 | { 0x6756, 0x78ab, 0x2000, 0x0200 } |
| 88 | }; |
| 89 | |
| 90 | struct hdmi_vmode { |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 91 | bool mdataenablepolarity; |
| 92 | |
| 93 | unsigned int mpixelclock; |
| 94 | unsigned int mpixelrepetitioninput; |
| 95 | unsigned int mpixelrepetitionoutput; |
| 96 | }; |
| 97 | |
| 98 | struct hdmi_data_info { |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 99 | unsigned int enc_in_bus_format; |
| 100 | unsigned int enc_out_bus_format; |
| 101 | unsigned int enc_in_encoding; |
| 102 | unsigned int enc_out_encoding; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 103 | unsigned int pix_repet_factor; |
| 104 | unsigned int hdcp_enable; |
| 105 | struct hdmi_vmode video_mode; |
| 106 | }; |
| 107 | |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 108 | struct dw_hdmi_i2c { |
| 109 | struct i2c_adapter adap; |
| 110 | |
| 111 | struct mutex lock; /* used to serialize data transfers */ |
| 112 | struct completion cmp; |
| 113 | u8 stat; |
| 114 | |
| 115 | u8 slave_reg; |
| 116 | bool is_regaddr; |
Nickey Yang | 94bb4dc | 2017-03-20 10:57:31 +0800 | [diff] [blame] | 117 | bool is_segment; |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 118 | }; |
| 119 | |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 120 | struct dw_hdmi_phy_data { |
| 121 | enum dw_hdmi_phy_type type; |
| 122 | const char *name; |
Laurent Pinchart | b0e583e | 2017-03-06 01:35:39 +0200 | [diff] [blame] | 123 | unsigned int gen; |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 124 | bool has_svsret; |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 125 | int (*configure)(struct dw_hdmi *hdmi, |
| 126 | const struct dw_hdmi_plat_data *pdata, |
| 127 | unsigned long mpixelclock); |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 128 | }; |
| 129 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 130 | struct dw_hdmi { |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 131 | struct drm_connector connector; |
Laurent Pinchart | 70c963e | 2017-01-17 10:28:54 +0200 | [diff] [blame] | 132 | struct drm_bridge bridge; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 133 | |
Laurent Pinchart | be41fc5 | 2017-01-17 10:29:05 +0200 | [diff] [blame] | 134 | unsigned int version; |
| 135 | |
| 136 | struct platform_device *audio; |
Russell King | a616e63 | 2017-08-02 20:41:07 +0200 | [diff] [blame] | 137 | struct platform_device *cec; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 138 | struct device *dev; |
| 139 | struct clk *isfr_clk; |
| 140 | struct clk *iahb_clk; |
Pierre-Hugues Husson | ebe32c3 | 2017-11-25 21:18:44 +0100 | [diff] [blame] | 141 | struct clk *cec_clk; |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 142 | struct dw_hdmi_i2c *i2c; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 143 | |
| 144 | struct hdmi_data_info hdmi_data; |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 145 | const struct dw_hdmi_plat_data *plat_data; |
| 146 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 147 | int vic; |
| 148 | |
| 149 | u8 edid[HDMI_EDID_LEN]; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 150 | |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 151 | struct { |
| 152 | const struct dw_hdmi_phy_ops *ops; |
| 153 | const char *name; |
| 154 | void *data; |
| 155 | bool enabled; |
| 156 | } phy; |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 157 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 158 | struct drm_display_mode previous_mode; |
| 159 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 160 | struct i2c_adapter *ddc; |
| 161 | void __iomem *regs; |
Russell King | 05b1342 | 2015-07-21 15:35:52 +0100 | [diff] [blame] | 162 | bool sink_is_hdmi; |
Russell King | f709ec0 | 2015-07-21 16:09:39 +0100 | [diff] [blame] | 163 | bool sink_has_audio; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 164 | |
Russell King | b872a8e | 2015-06-05 12:22:46 +0100 | [diff] [blame] | 165 | struct mutex mutex; /* for state below and previous_mode */ |
Russell King | 381f05a | 2015-06-05 15:25:08 +0100 | [diff] [blame] | 166 | enum drm_connector_force force; /* mutex-protected force state */ |
Russell King | b872a8e | 2015-06-05 12:22:46 +0100 | [diff] [blame] | 167 | bool disabled; /* DRM has disabled our bridge */ |
Russell King | 381f05a | 2015-06-05 15:25:08 +0100 | [diff] [blame] | 168 | bool bridge_is_on; /* indicates the bridge is on */ |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 169 | bool rxsense; /* rxsense state */ |
| 170 | u8 phy_mask; /* desired phy int mask settings */ |
Russell King | 7cc4ab2 | 2017-07-31 15:29:46 +0100 | [diff] [blame] | 171 | u8 mc_clkdis; /* clock disable register */ |
Russell King | b872a8e | 2015-06-05 12:22:46 +0100 | [diff] [blame] | 172 | |
Russell King | b90120a | 2015-03-27 12:59:58 +0000 | [diff] [blame] | 173 | spinlock_t audio_lock; |
Russell King | 6bcf495 | 2015-02-02 11:01:08 +0000 | [diff] [blame] | 174 | struct mutex audio_mutex; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 175 | unsigned int sample_rate; |
Russell King | b90120a | 2015-03-27 12:59:58 +0000 | [diff] [blame] | 176 | unsigned int audio_cts; |
| 177 | unsigned int audio_n; |
| 178 | bool audio_enable; |
Andy Yan | 0cd9d14 | 2014-12-05 14:28:24 +0800 | [diff] [blame] | 179 | |
Neil Armstrong | 80e2f97 | 2017-03-03 19:20:06 +0200 | [diff] [blame] | 180 | unsigned int reg_shift; |
| 181 | struct regmap *regm; |
Romain Perier | a7d555d | 2017-04-14 10:31:12 +0200 | [diff] [blame] | 182 | void (*enable_audio)(struct dw_hdmi *hdmi); |
| 183 | void (*disable_audio)(struct dw_hdmi *hdmi); |
Russell King | e84b8d7 | 2017-07-31 15:29:41 +0100 | [diff] [blame] | 184 | |
| 185 | struct cec_notifier *cec_notifier; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 186 | }; |
| 187 | |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 188 | #define HDMI_IH_PHY_STAT0_RX_SENSE \ |
| 189 | (HDMI_IH_PHY_STAT0_RX_SENSE0 | HDMI_IH_PHY_STAT0_RX_SENSE1 | \ |
| 190 | HDMI_IH_PHY_STAT0_RX_SENSE2 | HDMI_IH_PHY_STAT0_RX_SENSE3) |
| 191 | |
| 192 | #define HDMI_PHY_RX_SENSE \ |
| 193 | (HDMI_PHY_RX_SENSE0 | HDMI_PHY_RX_SENSE1 | \ |
| 194 | HDMI_PHY_RX_SENSE2 | HDMI_PHY_RX_SENSE3) |
| 195 | |
Andy Yan | 0cd9d14 | 2014-12-05 14:28:24 +0800 | [diff] [blame] | 196 | static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset) |
| 197 | { |
Neil Armstrong | 80e2f97 | 2017-03-03 19:20:06 +0200 | [diff] [blame] | 198 | regmap_write(hdmi->regm, offset << hdmi->reg_shift, val); |
Andy Yan | 0cd9d14 | 2014-12-05 14:28:24 +0800 | [diff] [blame] | 199 | } |
| 200 | |
| 201 | static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset) |
| 202 | { |
Neil Armstrong | 80e2f97 | 2017-03-03 19:20:06 +0200 | [diff] [blame] | 203 | unsigned int val = 0; |
| 204 | |
| 205 | regmap_read(hdmi->regm, offset << hdmi->reg_shift, &val); |
| 206 | |
| 207 | return val; |
Andy Yan | 0cd9d14 | 2014-12-05 14:28:24 +0800 | [diff] [blame] | 208 | } |
| 209 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 210 | static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg) |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 211 | { |
Neil Armstrong | 80e2f97 | 2017-03-03 19:20:06 +0200 | [diff] [blame] | 212 | regmap_update_bits(hdmi->regm, reg << hdmi->reg_shift, mask, data); |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 213 | } |
| 214 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 215 | static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg, |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 216 | u8 shift, u8 mask) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 217 | { |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 218 | hdmi_modb(hdmi, data << shift, mask, reg); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 219 | } |
| 220 | |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 221 | static void dw_hdmi_i2c_init(struct dw_hdmi *hdmi) |
| 222 | { |
| 223 | /* Software reset */ |
| 224 | hdmi_writeb(hdmi, 0x00, HDMI_I2CM_SOFTRSTZ); |
| 225 | |
| 226 | /* Set Standard Mode speed (determined to be 100KHz on iMX6) */ |
| 227 | hdmi_writeb(hdmi, 0x00, HDMI_I2CM_DIV); |
| 228 | |
| 229 | /* Set done, not acknowledged and arbitration interrupt polarities */ |
| 230 | hdmi_writeb(hdmi, HDMI_I2CM_INT_DONE_POL, HDMI_I2CM_INT); |
| 231 | hdmi_writeb(hdmi, HDMI_I2CM_CTLINT_NAC_POL | HDMI_I2CM_CTLINT_ARB_POL, |
| 232 | HDMI_I2CM_CTLINT); |
| 233 | |
| 234 | /* Clear DONE and ERROR interrupts */ |
| 235 | hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE, |
| 236 | HDMI_IH_I2CM_STAT0); |
| 237 | |
| 238 | /* Mute DONE and ERROR interrupts */ |
| 239 | hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE, |
| 240 | HDMI_IH_MUTE_I2CM_STAT0); |
| 241 | } |
| 242 | |
| 243 | static int dw_hdmi_i2c_read(struct dw_hdmi *hdmi, |
| 244 | unsigned char *buf, unsigned int length) |
| 245 | { |
| 246 | struct dw_hdmi_i2c *i2c = hdmi->i2c; |
| 247 | int stat; |
| 248 | |
| 249 | if (!i2c->is_regaddr) { |
| 250 | dev_dbg(hdmi->dev, "set read register address to 0\n"); |
| 251 | i2c->slave_reg = 0x00; |
| 252 | i2c->is_regaddr = true; |
| 253 | } |
| 254 | |
| 255 | while (length--) { |
| 256 | reinit_completion(&i2c->cmp); |
| 257 | |
| 258 | hdmi_writeb(hdmi, i2c->slave_reg++, HDMI_I2CM_ADDRESS); |
Nickey Yang | 94bb4dc | 2017-03-20 10:57:31 +0800 | [diff] [blame] | 259 | if (i2c->is_segment) |
| 260 | hdmi_writeb(hdmi, HDMI_I2CM_OPERATION_READ_EXT, |
| 261 | HDMI_I2CM_OPERATION); |
| 262 | else |
| 263 | hdmi_writeb(hdmi, HDMI_I2CM_OPERATION_READ, |
| 264 | HDMI_I2CM_OPERATION); |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 265 | |
| 266 | stat = wait_for_completion_timeout(&i2c->cmp, HZ / 10); |
| 267 | if (!stat) |
| 268 | return -EAGAIN; |
| 269 | |
| 270 | /* Check for error condition on the bus */ |
| 271 | if (i2c->stat & HDMI_IH_I2CM_STAT0_ERROR) |
| 272 | return -EIO; |
| 273 | |
| 274 | *buf++ = hdmi_readb(hdmi, HDMI_I2CM_DATAI); |
| 275 | } |
Nickey Yang | 94bb4dc | 2017-03-20 10:57:31 +0800 | [diff] [blame] | 276 | i2c->is_segment = false; |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 277 | |
| 278 | return 0; |
| 279 | } |
| 280 | |
| 281 | static int dw_hdmi_i2c_write(struct dw_hdmi *hdmi, |
| 282 | unsigned char *buf, unsigned int length) |
| 283 | { |
| 284 | struct dw_hdmi_i2c *i2c = hdmi->i2c; |
| 285 | int stat; |
| 286 | |
| 287 | if (!i2c->is_regaddr) { |
| 288 | /* Use the first write byte as register address */ |
| 289 | i2c->slave_reg = buf[0]; |
| 290 | length--; |
| 291 | buf++; |
| 292 | i2c->is_regaddr = true; |
| 293 | } |
| 294 | |
| 295 | while (length--) { |
| 296 | reinit_completion(&i2c->cmp); |
| 297 | |
| 298 | hdmi_writeb(hdmi, *buf++, HDMI_I2CM_DATAO); |
| 299 | hdmi_writeb(hdmi, i2c->slave_reg++, HDMI_I2CM_ADDRESS); |
| 300 | hdmi_writeb(hdmi, HDMI_I2CM_OPERATION_WRITE, |
| 301 | HDMI_I2CM_OPERATION); |
| 302 | |
| 303 | stat = wait_for_completion_timeout(&i2c->cmp, HZ / 10); |
| 304 | if (!stat) |
| 305 | return -EAGAIN; |
| 306 | |
| 307 | /* Check for error condition on the bus */ |
| 308 | if (i2c->stat & HDMI_IH_I2CM_STAT0_ERROR) |
| 309 | return -EIO; |
| 310 | } |
| 311 | |
| 312 | return 0; |
| 313 | } |
| 314 | |
| 315 | static int dw_hdmi_i2c_xfer(struct i2c_adapter *adap, |
| 316 | struct i2c_msg *msgs, int num) |
| 317 | { |
| 318 | struct dw_hdmi *hdmi = i2c_get_adapdata(adap); |
| 319 | struct dw_hdmi_i2c *i2c = hdmi->i2c; |
| 320 | u8 addr = msgs[0].addr; |
| 321 | int i, ret = 0; |
| 322 | |
| 323 | dev_dbg(hdmi->dev, "xfer: num: %d, addr: %#x\n", num, addr); |
| 324 | |
| 325 | for (i = 0; i < num; i++) { |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 326 | if (msgs[i].len == 0) { |
| 327 | dev_dbg(hdmi->dev, |
| 328 | "unsupported transfer %d/%d, no data\n", |
| 329 | i + 1, num); |
| 330 | return -EOPNOTSUPP; |
| 331 | } |
| 332 | } |
| 333 | |
| 334 | mutex_lock(&i2c->lock); |
| 335 | |
| 336 | /* Unmute DONE and ERROR interrupts */ |
| 337 | hdmi_writeb(hdmi, 0x00, HDMI_IH_MUTE_I2CM_STAT0); |
| 338 | |
| 339 | /* Set slave device address taken from the first I2C message */ |
| 340 | hdmi_writeb(hdmi, addr, HDMI_I2CM_SLAVE); |
| 341 | |
| 342 | /* Set slave device register address on transfer */ |
| 343 | i2c->is_regaddr = false; |
| 344 | |
Nickey Yang | 94bb4dc | 2017-03-20 10:57:31 +0800 | [diff] [blame] | 345 | /* Set segment pointer for I2C extended read mode operation */ |
| 346 | i2c->is_segment = false; |
| 347 | |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 348 | for (i = 0; i < num; i++) { |
| 349 | dev_dbg(hdmi->dev, "xfer: num: %d/%d, len: %d, flags: %#x\n", |
| 350 | i + 1, num, msgs[i].len, msgs[i].flags); |
Nickey Yang | 94bb4dc | 2017-03-20 10:57:31 +0800 | [diff] [blame] | 351 | if (msgs[i].addr == DDC_SEGMENT_ADDR && msgs[i].len == 1) { |
| 352 | i2c->is_segment = true; |
| 353 | hdmi_writeb(hdmi, DDC_SEGMENT_ADDR, HDMI_I2CM_SEGADDR); |
| 354 | hdmi_writeb(hdmi, *msgs[i].buf, HDMI_I2CM_SEGPTR); |
| 355 | } else { |
| 356 | if (msgs[i].flags & I2C_M_RD) |
| 357 | ret = dw_hdmi_i2c_read(hdmi, msgs[i].buf, |
| 358 | msgs[i].len); |
| 359 | else |
| 360 | ret = dw_hdmi_i2c_write(hdmi, msgs[i].buf, |
| 361 | msgs[i].len); |
| 362 | } |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 363 | if (ret < 0) |
| 364 | break; |
| 365 | } |
| 366 | |
| 367 | if (!ret) |
| 368 | ret = num; |
| 369 | |
| 370 | /* Mute DONE and ERROR interrupts */ |
| 371 | hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE, |
| 372 | HDMI_IH_MUTE_I2CM_STAT0); |
| 373 | |
| 374 | mutex_unlock(&i2c->lock); |
| 375 | |
| 376 | return ret; |
| 377 | } |
| 378 | |
| 379 | static u32 dw_hdmi_i2c_func(struct i2c_adapter *adapter) |
| 380 | { |
| 381 | return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; |
| 382 | } |
| 383 | |
| 384 | static const struct i2c_algorithm dw_hdmi_algorithm = { |
| 385 | .master_xfer = dw_hdmi_i2c_xfer, |
| 386 | .functionality = dw_hdmi_i2c_func, |
| 387 | }; |
| 388 | |
| 389 | static struct i2c_adapter *dw_hdmi_i2c_adapter(struct dw_hdmi *hdmi) |
| 390 | { |
| 391 | struct i2c_adapter *adap; |
| 392 | struct dw_hdmi_i2c *i2c; |
| 393 | int ret; |
| 394 | |
| 395 | i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL); |
| 396 | if (!i2c) |
| 397 | return ERR_PTR(-ENOMEM); |
| 398 | |
| 399 | mutex_init(&i2c->lock); |
| 400 | init_completion(&i2c->cmp); |
| 401 | |
| 402 | adap = &i2c->adap; |
| 403 | adap->class = I2C_CLASS_DDC; |
| 404 | adap->owner = THIS_MODULE; |
| 405 | adap->dev.parent = hdmi->dev; |
| 406 | adap->algo = &dw_hdmi_algorithm; |
| 407 | strlcpy(adap->name, "DesignWare HDMI", sizeof(adap->name)); |
| 408 | i2c_set_adapdata(adap, hdmi); |
| 409 | |
| 410 | ret = i2c_add_adapter(adap); |
| 411 | if (ret) { |
| 412 | dev_warn(hdmi->dev, "cannot add %s I2C adapter\n", adap->name); |
| 413 | devm_kfree(hdmi->dev, i2c); |
| 414 | return ERR_PTR(ret); |
| 415 | } |
| 416 | |
| 417 | hdmi->i2c = i2c; |
| 418 | |
| 419 | dev_info(hdmi->dev, "registered %s I2C bus driver\n", adap->name); |
| 420 | |
| 421 | return adap; |
| 422 | } |
| 423 | |
Russell King | 351e135 | 2015-01-31 14:50:23 +0000 | [diff] [blame] | 424 | static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts, |
| 425 | unsigned int n) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 426 | { |
Russell King | 622494a | 2015-02-02 10:55:38 +0000 | [diff] [blame] | 427 | /* Must be set/cleared first */ |
| 428 | hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 429 | |
| 430 | /* nshift factor = 0 */ |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 431 | hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 432 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 433 | hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) | |
| 434 | HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3); |
Russell King | 622494a | 2015-02-02 10:55:38 +0000 | [diff] [blame] | 435 | hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2); |
| 436 | hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1); |
| 437 | |
| 438 | hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3); |
| 439 | hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2); |
| 440 | hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 441 | } |
| 442 | |
Russell King | b195fbd | 2015-07-22 11:28:16 +0100 | [diff] [blame] | 443 | static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 444 | { |
| 445 | unsigned int n = (128 * freq) / 1000; |
Russell King | d0c96d1 | 2015-07-22 10:35:41 +0100 | [diff] [blame] | 446 | unsigned int mult = 1; |
| 447 | |
| 448 | while (freq > 48000) { |
| 449 | mult *= 2; |
| 450 | freq /= 2; |
| 451 | } |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 452 | |
| 453 | switch (freq) { |
| 454 | case 32000: |
Russell King | 426701d | 2015-07-22 10:39:27 +0100 | [diff] [blame] | 455 | if (pixel_clk == 25175000) |
Russell King | b195fbd | 2015-07-22 11:28:16 +0100 | [diff] [blame] | 456 | n = 4576; |
Russell King | 426701d | 2015-07-22 10:39:27 +0100 | [diff] [blame] | 457 | else if (pixel_clk == 27027000) |
Russell King | b195fbd | 2015-07-22 11:28:16 +0100 | [diff] [blame] | 458 | n = 4096; |
Russell King | 426701d | 2015-07-22 10:39:27 +0100 | [diff] [blame] | 459 | else if (pixel_clk == 74176000 || pixel_clk == 148352000) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 460 | n = 11648; |
| 461 | else |
| 462 | n = 4096; |
Russell King | d0c96d1 | 2015-07-22 10:35:41 +0100 | [diff] [blame] | 463 | n *= mult; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 464 | break; |
| 465 | |
| 466 | case 44100: |
Russell King | 426701d | 2015-07-22 10:39:27 +0100 | [diff] [blame] | 467 | if (pixel_clk == 25175000) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 468 | n = 7007; |
Russell King | 426701d | 2015-07-22 10:39:27 +0100 | [diff] [blame] | 469 | else if (pixel_clk == 74176000) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 470 | n = 17836; |
Russell King | 426701d | 2015-07-22 10:39:27 +0100 | [diff] [blame] | 471 | else if (pixel_clk == 148352000) |
Russell King | b195fbd | 2015-07-22 11:28:16 +0100 | [diff] [blame] | 472 | n = 8918; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 473 | else |
| 474 | n = 6272; |
Russell King | d0c96d1 | 2015-07-22 10:35:41 +0100 | [diff] [blame] | 475 | n *= mult; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 476 | break; |
| 477 | |
| 478 | case 48000: |
Russell King | 426701d | 2015-07-22 10:39:27 +0100 | [diff] [blame] | 479 | if (pixel_clk == 25175000) |
Russell King | b195fbd | 2015-07-22 11:28:16 +0100 | [diff] [blame] | 480 | n = 6864; |
Russell King | 426701d | 2015-07-22 10:39:27 +0100 | [diff] [blame] | 481 | else if (pixel_clk == 27027000) |
Russell King | b195fbd | 2015-07-22 11:28:16 +0100 | [diff] [blame] | 482 | n = 6144; |
Russell King | 426701d | 2015-07-22 10:39:27 +0100 | [diff] [blame] | 483 | else if (pixel_clk == 74176000) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 484 | n = 11648; |
Russell King | 426701d | 2015-07-22 10:39:27 +0100 | [diff] [blame] | 485 | else if (pixel_clk == 148352000) |
Russell King | b195fbd | 2015-07-22 11:28:16 +0100 | [diff] [blame] | 486 | n = 5824; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 487 | else |
| 488 | n = 6144; |
Russell King | d0c96d1 | 2015-07-22 10:35:41 +0100 | [diff] [blame] | 489 | n *= mult; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 490 | break; |
| 491 | |
| 492 | default: |
| 493 | break; |
| 494 | } |
| 495 | |
| 496 | return n; |
| 497 | } |
| 498 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 499 | static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi, |
Russell King | b195fbd | 2015-07-22 11:28:16 +0100 | [diff] [blame] | 500 | unsigned long pixel_clk, unsigned int sample_rate) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 501 | { |
Russell King | dfbdaf5 | 2015-07-22 16:54:37 +0100 | [diff] [blame] | 502 | unsigned long ftdms = pixel_clk; |
Russell King | f879b38 | 2015-03-27 12:53:29 +0000 | [diff] [blame] | 503 | unsigned int n, cts; |
Russell King | dfbdaf5 | 2015-07-22 16:54:37 +0100 | [diff] [blame] | 504 | u64 tmp; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 505 | |
Russell King | b195fbd | 2015-07-22 11:28:16 +0100 | [diff] [blame] | 506 | n = hdmi_compute_n(sample_rate, pixel_clk); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 507 | |
Russell King | dfbdaf5 | 2015-07-22 16:54:37 +0100 | [diff] [blame] | 508 | /* |
| 509 | * Compute the CTS value from the N value. Note that CTS and N |
| 510 | * can be up to 20 bits in total, so we need 64-bit math. Also |
| 511 | * note that our TDMS clock is not fully accurate; it is accurate |
| 512 | * to kHz. This can introduce an unnecessary remainder in the |
| 513 | * calculation below, so we don't try to warn about that. |
| 514 | */ |
| 515 | tmp = (u64)ftdms * n; |
| 516 | do_div(tmp, 128 * sample_rate); |
| 517 | cts = tmp; |
| 518 | |
| 519 | dev_dbg(hdmi->dev, "%s: fs=%uHz ftdms=%lu.%03luMHz N=%d cts=%d\n", |
| 520 | __func__, sample_rate, ftdms / 1000000, (ftdms / 1000) % 1000, |
| 521 | n, cts); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 522 | |
Russell King | b90120a | 2015-03-27 12:59:58 +0000 | [diff] [blame] | 523 | spin_lock_irq(&hdmi->audio_lock); |
| 524 | hdmi->audio_n = n; |
| 525 | hdmi->audio_cts = cts; |
| 526 | hdmi_set_cts_n(hdmi, cts, hdmi->audio_enable ? n : 0); |
| 527 | spin_unlock_irq(&hdmi->audio_lock); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 528 | } |
| 529 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 530 | static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 531 | { |
Russell King | 6bcf495 | 2015-02-02 11:01:08 +0000 | [diff] [blame] | 532 | mutex_lock(&hdmi->audio_mutex); |
Russell King | b195fbd | 2015-07-22 11:28:16 +0100 | [diff] [blame] | 533 | hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate); |
Russell King | 6bcf495 | 2015-02-02 11:01:08 +0000 | [diff] [blame] | 534 | mutex_unlock(&hdmi->audio_mutex); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 535 | } |
| 536 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 537 | static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 538 | { |
Russell King | 6bcf495 | 2015-02-02 11:01:08 +0000 | [diff] [blame] | 539 | mutex_lock(&hdmi->audio_mutex); |
Russell King | f879b38 | 2015-03-27 12:53:29 +0000 | [diff] [blame] | 540 | hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock, |
Russell King | b195fbd | 2015-07-22 11:28:16 +0100 | [diff] [blame] | 541 | hdmi->sample_rate); |
Russell King | 6bcf495 | 2015-02-02 11:01:08 +0000 | [diff] [blame] | 542 | mutex_unlock(&hdmi->audio_mutex); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 543 | } |
| 544 | |
Russell King | b5814ff | 2015-03-27 12:50:58 +0000 | [diff] [blame] | 545 | void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate) |
| 546 | { |
| 547 | mutex_lock(&hdmi->audio_mutex); |
| 548 | hdmi->sample_rate = rate; |
| 549 | hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock, |
Russell King | b195fbd | 2015-07-22 11:28:16 +0100 | [diff] [blame] | 550 | hdmi->sample_rate); |
Russell King | b5814ff | 2015-03-27 12:50:58 +0000 | [diff] [blame] | 551 | mutex_unlock(&hdmi->audio_mutex); |
| 552 | } |
| 553 | EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate); |
| 554 | |
Romain Perier | 57fbc05 | 2017-04-20 14:34:34 +0530 | [diff] [blame] | 555 | static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi, bool enable) |
| 556 | { |
Russell King | 7cc4ab2 | 2017-07-31 15:29:46 +0100 | [diff] [blame] | 557 | if (enable) |
| 558 | hdmi->mc_clkdis &= ~HDMI_MC_CLKDIS_AUDCLK_DISABLE; |
| 559 | else |
| 560 | hdmi->mc_clkdis |= HDMI_MC_CLKDIS_AUDCLK_DISABLE; |
| 561 | hdmi_writeb(hdmi, hdmi->mc_clkdis, HDMI_MC_CLKDIS); |
Romain Perier | 57fbc05 | 2017-04-20 14:34:34 +0530 | [diff] [blame] | 562 | } |
| 563 | |
Romain Perier | a7d555d | 2017-04-14 10:31:12 +0200 | [diff] [blame] | 564 | static void dw_hdmi_ahb_audio_enable(struct dw_hdmi *hdmi) |
| 565 | { |
| 566 | hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n); |
| 567 | } |
| 568 | |
| 569 | static void dw_hdmi_ahb_audio_disable(struct dw_hdmi *hdmi) |
| 570 | { |
| 571 | hdmi_set_cts_n(hdmi, hdmi->audio_cts, 0); |
| 572 | } |
| 573 | |
| 574 | static void dw_hdmi_i2s_audio_enable(struct dw_hdmi *hdmi) |
| 575 | { |
| 576 | hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n); |
Romain Perier | 57fbc05 | 2017-04-20 14:34:34 +0530 | [diff] [blame] | 577 | hdmi_enable_audio_clk(hdmi, true); |
| 578 | } |
| 579 | |
| 580 | static void dw_hdmi_i2s_audio_disable(struct dw_hdmi *hdmi) |
| 581 | { |
| 582 | hdmi_enable_audio_clk(hdmi, false); |
Romain Perier | a7d555d | 2017-04-14 10:31:12 +0200 | [diff] [blame] | 583 | } |
| 584 | |
Russell King | b90120a | 2015-03-27 12:59:58 +0000 | [diff] [blame] | 585 | void dw_hdmi_audio_enable(struct dw_hdmi *hdmi) |
| 586 | { |
| 587 | unsigned long flags; |
| 588 | |
| 589 | spin_lock_irqsave(&hdmi->audio_lock, flags); |
| 590 | hdmi->audio_enable = true; |
Romain Perier | a7d555d | 2017-04-14 10:31:12 +0200 | [diff] [blame] | 591 | if (hdmi->enable_audio) |
| 592 | hdmi->enable_audio(hdmi); |
Russell King | b90120a | 2015-03-27 12:59:58 +0000 | [diff] [blame] | 593 | spin_unlock_irqrestore(&hdmi->audio_lock, flags); |
| 594 | } |
| 595 | EXPORT_SYMBOL_GPL(dw_hdmi_audio_enable); |
| 596 | |
| 597 | void dw_hdmi_audio_disable(struct dw_hdmi *hdmi) |
| 598 | { |
| 599 | unsigned long flags; |
| 600 | |
| 601 | spin_lock_irqsave(&hdmi->audio_lock, flags); |
| 602 | hdmi->audio_enable = false; |
Romain Perier | a7d555d | 2017-04-14 10:31:12 +0200 | [diff] [blame] | 603 | if (hdmi->disable_audio) |
| 604 | hdmi->disable_audio(hdmi); |
Russell King | b90120a | 2015-03-27 12:59:58 +0000 | [diff] [blame] | 605 | spin_unlock_irqrestore(&hdmi->audio_lock, flags); |
| 606 | } |
| 607 | EXPORT_SYMBOL_GPL(dw_hdmi_audio_disable); |
| 608 | |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 609 | static bool hdmi_bus_fmt_is_rgb(unsigned int bus_format) |
| 610 | { |
| 611 | switch (bus_format) { |
| 612 | case MEDIA_BUS_FMT_RGB888_1X24: |
| 613 | case MEDIA_BUS_FMT_RGB101010_1X30: |
| 614 | case MEDIA_BUS_FMT_RGB121212_1X36: |
| 615 | case MEDIA_BUS_FMT_RGB161616_1X48: |
| 616 | return true; |
| 617 | |
| 618 | default: |
| 619 | return false; |
| 620 | } |
| 621 | } |
| 622 | |
| 623 | static bool hdmi_bus_fmt_is_yuv444(unsigned int bus_format) |
| 624 | { |
| 625 | switch (bus_format) { |
| 626 | case MEDIA_BUS_FMT_YUV8_1X24: |
| 627 | case MEDIA_BUS_FMT_YUV10_1X30: |
| 628 | case MEDIA_BUS_FMT_YUV12_1X36: |
| 629 | case MEDIA_BUS_FMT_YUV16_1X48: |
| 630 | return true; |
| 631 | |
| 632 | default: |
| 633 | return false; |
| 634 | } |
| 635 | } |
| 636 | |
| 637 | static bool hdmi_bus_fmt_is_yuv422(unsigned int bus_format) |
| 638 | { |
| 639 | switch (bus_format) { |
| 640 | case MEDIA_BUS_FMT_UYVY8_1X16: |
| 641 | case MEDIA_BUS_FMT_UYVY10_1X20: |
| 642 | case MEDIA_BUS_FMT_UYVY12_1X24: |
| 643 | return true; |
| 644 | |
| 645 | default: |
| 646 | return false; |
| 647 | } |
| 648 | } |
| 649 | |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 650 | static int hdmi_bus_fmt_color_depth(unsigned int bus_format) |
| 651 | { |
| 652 | switch (bus_format) { |
| 653 | case MEDIA_BUS_FMT_RGB888_1X24: |
| 654 | case MEDIA_BUS_FMT_YUV8_1X24: |
| 655 | case MEDIA_BUS_FMT_UYVY8_1X16: |
| 656 | case MEDIA_BUS_FMT_UYYVYY8_0_5X24: |
| 657 | return 8; |
| 658 | |
| 659 | case MEDIA_BUS_FMT_RGB101010_1X30: |
| 660 | case MEDIA_BUS_FMT_YUV10_1X30: |
| 661 | case MEDIA_BUS_FMT_UYVY10_1X20: |
| 662 | case MEDIA_BUS_FMT_UYYVYY10_0_5X30: |
| 663 | return 10; |
| 664 | |
| 665 | case MEDIA_BUS_FMT_RGB121212_1X36: |
| 666 | case MEDIA_BUS_FMT_YUV12_1X36: |
| 667 | case MEDIA_BUS_FMT_UYVY12_1X24: |
| 668 | case MEDIA_BUS_FMT_UYYVYY12_0_5X36: |
| 669 | return 12; |
| 670 | |
| 671 | case MEDIA_BUS_FMT_RGB161616_1X48: |
| 672 | case MEDIA_BUS_FMT_YUV16_1X48: |
| 673 | case MEDIA_BUS_FMT_UYYVYY16_0_5X48: |
| 674 | return 16; |
| 675 | |
| 676 | default: |
| 677 | return 0; |
| 678 | } |
| 679 | } |
| 680 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 681 | /* |
| 682 | * this submodule is responsible for the video data synchronization. |
| 683 | * for example, for RGB 4:4:4 input, the data map is defined as |
| 684 | * pin{47~40} <==> R[7:0] |
| 685 | * pin{31~24} <==> G[7:0] |
| 686 | * pin{15~8} <==> B[7:0] |
| 687 | */ |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 688 | static void hdmi_video_sample(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 689 | { |
| 690 | int color_format = 0; |
| 691 | u8 val; |
| 692 | |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 693 | switch (hdmi->hdmi_data.enc_in_bus_format) { |
| 694 | case MEDIA_BUS_FMT_RGB888_1X24: |
| 695 | color_format = 0x01; |
| 696 | break; |
| 697 | case MEDIA_BUS_FMT_RGB101010_1X30: |
| 698 | color_format = 0x03; |
| 699 | break; |
| 700 | case MEDIA_BUS_FMT_RGB121212_1X36: |
| 701 | color_format = 0x05; |
| 702 | break; |
| 703 | case MEDIA_BUS_FMT_RGB161616_1X48: |
| 704 | color_format = 0x07; |
| 705 | break; |
| 706 | |
| 707 | case MEDIA_BUS_FMT_YUV8_1X24: |
| 708 | case MEDIA_BUS_FMT_UYYVYY8_0_5X24: |
| 709 | color_format = 0x09; |
| 710 | break; |
| 711 | case MEDIA_BUS_FMT_YUV10_1X30: |
| 712 | case MEDIA_BUS_FMT_UYYVYY10_0_5X30: |
| 713 | color_format = 0x0B; |
| 714 | break; |
| 715 | case MEDIA_BUS_FMT_YUV12_1X36: |
| 716 | case MEDIA_BUS_FMT_UYYVYY12_0_5X36: |
| 717 | color_format = 0x0D; |
| 718 | break; |
| 719 | case MEDIA_BUS_FMT_YUV16_1X48: |
| 720 | case MEDIA_BUS_FMT_UYYVYY16_0_5X48: |
| 721 | color_format = 0x0F; |
| 722 | break; |
| 723 | |
| 724 | case MEDIA_BUS_FMT_UYVY8_1X16: |
| 725 | color_format = 0x16; |
| 726 | break; |
| 727 | case MEDIA_BUS_FMT_UYVY10_1X20: |
| 728 | color_format = 0x14; |
| 729 | break; |
| 730 | case MEDIA_BUS_FMT_UYVY12_1X24: |
| 731 | color_format = 0x12; |
| 732 | break; |
| 733 | |
| 734 | default: |
| 735 | return; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 736 | } |
| 737 | |
| 738 | val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE | |
| 739 | ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) & |
| 740 | HDMI_TX_INVID0_VIDEO_MAPPING_MASK); |
| 741 | hdmi_writeb(hdmi, val, HDMI_TX_INVID0); |
| 742 | |
| 743 | /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */ |
| 744 | val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE | |
| 745 | HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE | |
| 746 | HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE; |
| 747 | hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING); |
| 748 | hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0); |
| 749 | hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1); |
| 750 | hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0); |
| 751 | hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1); |
| 752 | hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0); |
| 753 | hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1); |
| 754 | } |
| 755 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 756 | static int is_color_space_conversion(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 757 | { |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 758 | return hdmi->hdmi_data.enc_in_bus_format != hdmi->hdmi_data.enc_out_bus_format; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 759 | } |
| 760 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 761 | static int is_color_space_decimation(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 762 | { |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 763 | if (!hdmi_bus_fmt_is_yuv422(hdmi->hdmi_data.enc_out_bus_format)) |
Fabio Estevam | ba92b22 | 2014-02-06 10:12:03 -0200 | [diff] [blame] | 764 | return 0; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 765 | |
| 766 | if (hdmi_bus_fmt_is_rgb(hdmi->hdmi_data.enc_in_bus_format) || |
| 767 | hdmi_bus_fmt_is_yuv444(hdmi->hdmi_data.enc_in_bus_format)) |
Fabio Estevam | ba92b22 | 2014-02-06 10:12:03 -0200 | [diff] [blame] | 768 | return 1; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 769 | |
Fabio Estevam | ba92b22 | 2014-02-06 10:12:03 -0200 | [diff] [blame] | 770 | return 0; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 771 | } |
| 772 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 773 | static int is_color_space_interpolation(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 774 | { |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 775 | if (!hdmi_bus_fmt_is_yuv422(hdmi->hdmi_data.enc_in_bus_format)) |
Fabio Estevam | ba92b22 | 2014-02-06 10:12:03 -0200 | [diff] [blame] | 776 | return 0; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 777 | |
| 778 | if (hdmi_bus_fmt_is_rgb(hdmi->hdmi_data.enc_out_bus_format) || |
| 779 | hdmi_bus_fmt_is_yuv444(hdmi->hdmi_data.enc_out_bus_format)) |
Fabio Estevam | ba92b22 | 2014-02-06 10:12:03 -0200 | [diff] [blame] | 780 | return 1; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 781 | |
Fabio Estevam | ba92b22 | 2014-02-06 10:12:03 -0200 | [diff] [blame] | 782 | return 0; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 783 | } |
| 784 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 785 | static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 786 | { |
| 787 | const u16 (*csc_coeff)[3][4] = &csc_coeff_default; |
Russell King | c082f9d | 2013-11-04 12:10:40 +0000 | [diff] [blame] | 788 | unsigned i; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 789 | u32 csc_scale = 1; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 790 | |
| 791 | if (is_color_space_conversion(hdmi)) { |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 792 | if (hdmi_bus_fmt_is_rgb(hdmi->hdmi_data.enc_out_bus_format)) { |
| 793 | if (hdmi->hdmi_data.enc_out_encoding == |
| 794 | V4L2_YCBCR_ENC_601) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 795 | csc_coeff = &csc_coeff_rgb_out_eitu601; |
| 796 | else |
| 797 | csc_coeff = &csc_coeff_rgb_out_eitu709; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 798 | } else if (hdmi_bus_fmt_is_rgb( |
| 799 | hdmi->hdmi_data.enc_in_bus_format)) { |
| 800 | if (hdmi->hdmi_data.enc_out_encoding == |
| 801 | V4L2_YCBCR_ENC_601) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 802 | csc_coeff = &csc_coeff_rgb_in_eitu601; |
| 803 | else |
| 804 | csc_coeff = &csc_coeff_rgb_in_eitu709; |
| 805 | csc_scale = 0; |
| 806 | } |
| 807 | } |
| 808 | |
Russell King | c082f9d | 2013-11-04 12:10:40 +0000 | [diff] [blame] | 809 | /* The CSC registers are sequential, alternating MSB then LSB */ |
| 810 | for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) { |
| 811 | u16 coeff_a = (*csc_coeff)[0][i]; |
| 812 | u16 coeff_b = (*csc_coeff)[1][i]; |
| 813 | u16 coeff_c = (*csc_coeff)[2][i]; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 814 | |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 815 | hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2); |
Russell King | c082f9d | 2013-11-04 12:10:40 +0000 | [diff] [blame] | 816 | hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2); |
| 817 | hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2); |
| 818 | hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2); |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 819 | hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2); |
Russell King | c082f9d | 2013-11-04 12:10:40 +0000 | [diff] [blame] | 820 | hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2); |
| 821 | } |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 822 | |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 823 | hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK, |
| 824 | HDMI_CSC_SCALE); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 825 | } |
| 826 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 827 | static void hdmi_video_csc(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 828 | { |
| 829 | int color_depth = 0; |
| 830 | int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE; |
| 831 | int decimation = 0; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 832 | |
| 833 | /* YCC422 interpolation to 444 mode */ |
| 834 | if (is_color_space_interpolation(hdmi)) |
| 835 | interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1; |
| 836 | else if (is_color_space_decimation(hdmi)) |
| 837 | decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3; |
| 838 | |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 839 | switch (hdmi_bus_fmt_color_depth(hdmi->hdmi_data.enc_out_bus_format)) { |
| 840 | case 8: |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 841 | color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 842 | break; |
| 843 | case 10: |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 844 | color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 845 | break; |
| 846 | case 12: |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 847 | color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 848 | break; |
| 849 | case 16: |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 850 | color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 851 | break; |
| 852 | |
| 853 | default: |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 854 | return; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 855 | } |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 856 | |
| 857 | /* Configure the CSC registers */ |
| 858 | hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG); |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 859 | hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK, |
| 860 | HDMI_CSC_SCALE); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 861 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 862 | dw_hdmi_update_csc_coeffs(hdmi); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 863 | } |
| 864 | |
| 865 | /* |
| 866 | * HDMI video packetizer is used to packetize the data. |
| 867 | * for example, if input is YCC422 mode or repeater is used, |
| 868 | * data should be repacked this module can be bypassed. |
| 869 | */ |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 870 | static void hdmi_video_packetize(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 871 | { |
| 872 | unsigned int color_depth = 0; |
| 873 | unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit; |
| 874 | unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP; |
| 875 | struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data; |
Russell King | bebdf66 | 2013-11-04 12:55:30 +0000 | [diff] [blame] | 876 | u8 val, vp_conf; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 877 | |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 878 | if (hdmi_bus_fmt_is_rgb(hdmi->hdmi_data.enc_out_bus_format) || |
| 879 | hdmi_bus_fmt_is_yuv444(hdmi->hdmi_data.enc_out_bus_format)) { |
| 880 | switch (hdmi_bus_fmt_color_depth( |
| 881 | hdmi->hdmi_data.enc_out_bus_format)) { |
| 882 | case 8: |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 883 | color_depth = 4; |
| 884 | output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 885 | break; |
| 886 | case 10: |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 887 | color_depth = 5; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 888 | break; |
| 889 | case 12: |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 890 | color_depth = 6; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 891 | break; |
| 892 | case 16: |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 893 | color_depth = 7; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 894 | break; |
| 895 | default: |
| 896 | output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS; |
| 897 | } |
| 898 | } else if (hdmi_bus_fmt_is_yuv422(hdmi->hdmi_data.enc_out_bus_format)) { |
| 899 | switch (hdmi_bus_fmt_color_depth( |
| 900 | hdmi->hdmi_data.enc_out_bus_format)) { |
| 901 | case 0: |
| 902 | case 8: |
| 903 | remap_size = HDMI_VP_REMAP_YCC422_16bit; |
| 904 | break; |
| 905 | case 10: |
| 906 | remap_size = HDMI_VP_REMAP_YCC422_20bit; |
| 907 | break; |
| 908 | case 12: |
| 909 | remap_size = HDMI_VP_REMAP_YCC422_24bit; |
| 910 | break; |
| 911 | |
| 912 | default: |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 913 | return; |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 914 | } |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 915 | output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422; |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 916 | } else { |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 917 | return; |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 918 | } |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 919 | |
| 920 | /* set the packetizer registers */ |
| 921 | val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) & |
| 922 | HDMI_VP_PR_CD_COLOR_DEPTH_MASK) | |
| 923 | ((hdmi_data->pix_repet_factor << |
| 924 | HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) & |
| 925 | HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK); |
| 926 | hdmi_writeb(hdmi, val, HDMI_VP_PR_CD); |
| 927 | |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 928 | hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE, |
| 929 | HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 930 | |
| 931 | /* Data from pixel repeater block */ |
| 932 | if (hdmi_data->pix_repet_factor > 1) { |
Russell King | bebdf66 | 2013-11-04 12:55:30 +0000 | [diff] [blame] | 933 | vp_conf = HDMI_VP_CONF_PR_EN_ENABLE | |
| 934 | HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 935 | } else { /* data from packetizer block */ |
Russell King | bebdf66 | 2013-11-04 12:55:30 +0000 | [diff] [blame] | 936 | vp_conf = HDMI_VP_CONF_PR_EN_DISABLE | |
| 937 | HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 938 | } |
| 939 | |
Russell King | bebdf66 | 2013-11-04 12:55:30 +0000 | [diff] [blame] | 940 | hdmi_modb(hdmi, vp_conf, |
| 941 | HDMI_VP_CONF_PR_EN_MASK | |
| 942 | HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF); |
| 943 | |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 944 | hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET, |
| 945 | HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 946 | |
| 947 | hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP); |
| 948 | |
| 949 | if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) { |
Russell King | bebdf66 | 2013-11-04 12:55:30 +0000 | [diff] [blame] | 950 | vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE | |
| 951 | HDMI_VP_CONF_PP_EN_ENABLE | |
| 952 | HDMI_VP_CONF_YCC422_EN_DISABLE; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 953 | } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) { |
Russell King | bebdf66 | 2013-11-04 12:55:30 +0000 | [diff] [blame] | 954 | vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE | |
| 955 | HDMI_VP_CONF_PP_EN_DISABLE | |
| 956 | HDMI_VP_CONF_YCC422_EN_ENABLE; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 957 | } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) { |
Russell King | bebdf66 | 2013-11-04 12:55:30 +0000 | [diff] [blame] | 958 | vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE | |
| 959 | HDMI_VP_CONF_PP_EN_DISABLE | |
| 960 | HDMI_VP_CONF_YCC422_EN_DISABLE; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 961 | } else { |
| 962 | return; |
| 963 | } |
| 964 | |
Russell King | bebdf66 | 2013-11-04 12:55:30 +0000 | [diff] [blame] | 965 | hdmi_modb(hdmi, vp_conf, |
| 966 | HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK | |
| 967 | HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 968 | |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 969 | hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE | |
| 970 | HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE, |
| 971 | HDMI_VP_STUFF_PP_STUFFING_MASK | |
| 972 | HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 973 | |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 974 | hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK, |
| 975 | HDMI_VP_CONF); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 976 | } |
| 977 | |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 978 | /* ----------------------------------------------------------------------------- |
| 979 | * Synopsys PHY Handling |
| 980 | */ |
| 981 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 982 | static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi, |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 983 | unsigned char bit) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 984 | { |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 985 | hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET, |
| 986 | HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 987 | } |
| 988 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 989 | static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 990 | { |
Andy Yan | a4d3b8b | 2014-12-05 14:31:09 +0800 | [diff] [blame] | 991 | u32 val; |
| 992 | |
| 993 | while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) { |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 994 | if (msec-- == 0) |
| 995 | return false; |
Emil Renner Berthing | 0e6bcf3 | 2014-03-30 00:21:21 +0100 | [diff] [blame] | 996 | udelay(1000); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 997 | } |
Andy Yan | a4d3b8b | 2014-12-05 14:31:09 +0800 | [diff] [blame] | 998 | hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0); |
| 999 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1000 | return true; |
| 1001 | } |
| 1002 | |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 1003 | void dw_hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data, |
| 1004 | unsigned char addr) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1005 | { |
| 1006 | hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0); |
| 1007 | hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR); |
| 1008 | hdmi_writeb(hdmi, (unsigned char)(data >> 8), |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 1009 | HDMI_PHY_I2CM_DATAO_1_ADDR); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1010 | hdmi_writeb(hdmi, (unsigned char)(data >> 0), |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 1011 | HDMI_PHY_I2CM_DATAO_0_ADDR); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1012 | hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE, |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 1013 | HDMI_PHY_I2CM_OPERATION_ADDR); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1014 | hdmi_phy_wait_i2c_done(hdmi, 1000); |
| 1015 | } |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 1016 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_i2c_write); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1017 | |
Russell King | 2fada10 | 2015-07-28 12:21:34 +0100 | [diff] [blame] | 1018 | static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1019 | { |
Russell King | 2fada10 | 2015-07-28 12:21:34 +0100 | [diff] [blame] | 1020 | hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0, |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1021 | HDMI_PHY_CONF0_PDZ_OFFSET, |
| 1022 | HDMI_PHY_CONF0_PDZ_MASK); |
| 1023 | } |
| 1024 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1025 | static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1026 | { |
| 1027 | hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0, |
| 1028 | HDMI_PHY_CONF0_ENTMDS_OFFSET, |
| 1029 | HDMI_PHY_CONF0_ENTMDS_MASK); |
| 1030 | } |
| 1031 | |
Laurent Pinchart | f4104e8 | 2017-01-17 10:29:02 +0200 | [diff] [blame] | 1032 | static void dw_hdmi_phy_enable_svsret(struct dw_hdmi *hdmi, u8 enable) |
Andy Yan | d346c14 | 2014-12-05 14:31:53 +0800 | [diff] [blame] | 1033 | { |
| 1034 | hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0, |
Laurent Pinchart | f4104e8 | 2017-01-17 10:29:02 +0200 | [diff] [blame] | 1035 | HDMI_PHY_CONF0_SVSRET_OFFSET, |
| 1036 | HDMI_PHY_CONF0_SVSRET_MASK); |
Andy Yan | d346c14 | 2014-12-05 14:31:53 +0800 | [diff] [blame] | 1037 | } |
| 1038 | |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1039 | void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1040 | { |
| 1041 | hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0, |
| 1042 | HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET, |
| 1043 | HDMI_PHY_CONF0_GEN2_PDDQ_MASK); |
| 1044 | } |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1045 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_gen2_pddq); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1046 | |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1047 | void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1048 | { |
| 1049 | hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0, |
| 1050 | HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET, |
| 1051 | HDMI_PHY_CONF0_GEN2_TXPWRON_MASK); |
| 1052 | } |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1053 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_gen2_txpwron); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1054 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1055 | static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1056 | { |
| 1057 | hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0, |
| 1058 | HDMI_PHY_CONF0_SELDATAENPOL_OFFSET, |
| 1059 | HDMI_PHY_CONF0_SELDATAENPOL_MASK); |
| 1060 | } |
| 1061 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1062 | static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1063 | { |
| 1064 | hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0, |
| 1065 | HDMI_PHY_CONF0_SELDIPIF_OFFSET, |
| 1066 | HDMI_PHY_CONF0_SELDIPIF_MASK); |
| 1067 | } |
| 1068 | |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1069 | void dw_hdmi_phy_reset(struct dw_hdmi *hdmi) |
| 1070 | { |
| 1071 | /* PHY reset. The reset signal is active high on Gen2 PHYs. */ |
| 1072 | hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_PHYRSTZ, HDMI_MC_PHYRSTZ); |
| 1073 | hdmi_writeb(hdmi, 0, HDMI_MC_PHYRSTZ); |
| 1074 | } |
| 1075 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_reset); |
| 1076 | |
| 1077 | void dw_hdmi_phy_i2c_set_addr(struct dw_hdmi *hdmi, u8 address) |
| 1078 | { |
| 1079 | hdmi_phy_test_clear(hdmi, 1); |
| 1080 | hdmi_writeb(hdmi, address, HDMI_PHY_I2CM_SLAVE_ADDR); |
| 1081 | hdmi_phy_test_clear(hdmi, 0); |
| 1082 | } |
| 1083 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_i2c_set_addr); |
| 1084 | |
Laurent Pinchart | b0e583e | 2017-03-06 01:35:39 +0200 | [diff] [blame] | 1085 | static void dw_hdmi_phy_power_off(struct dw_hdmi *hdmi) |
| 1086 | { |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1087 | const struct dw_hdmi_phy_data *phy = hdmi->phy.data; |
Laurent Pinchart | b0e583e | 2017-03-06 01:35:39 +0200 | [diff] [blame] | 1088 | unsigned int i; |
| 1089 | u16 val; |
| 1090 | |
| 1091 | if (phy->gen == 1) { |
| 1092 | dw_hdmi_phy_enable_tmds(hdmi, 0); |
| 1093 | dw_hdmi_phy_enable_powerdown(hdmi, true); |
| 1094 | return; |
| 1095 | } |
| 1096 | |
| 1097 | dw_hdmi_phy_gen2_txpwron(hdmi, 0); |
| 1098 | |
| 1099 | /* |
| 1100 | * Wait for TX_PHY_LOCK to be deasserted to indicate that the PHY went |
| 1101 | * to low power mode. |
| 1102 | */ |
| 1103 | for (i = 0; i < 5; ++i) { |
| 1104 | val = hdmi_readb(hdmi, HDMI_PHY_STAT0); |
| 1105 | if (!(val & HDMI_PHY_TX_PHY_LOCK)) |
| 1106 | break; |
| 1107 | |
| 1108 | usleep_range(1000, 2000); |
| 1109 | } |
| 1110 | |
| 1111 | if (val & HDMI_PHY_TX_PHY_LOCK) |
| 1112 | dev_warn(hdmi->dev, "PHY failed to power down\n"); |
| 1113 | else |
| 1114 | dev_dbg(hdmi->dev, "PHY powered down in %u iterations\n", i); |
| 1115 | |
| 1116 | dw_hdmi_phy_gen2_pddq(hdmi, 1); |
| 1117 | } |
| 1118 | |
Laurent Pinchart | 181e0ef | 2017-03-06 01:35:57 +0200 | [diff] [blame] | 1119 | static int dw_hdmi_phy_power_on(struct dw_hdmi *hdmi) |
| 1120 | { |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1121 | const struct dw_hdmi_phy_data *phy = hdmi->phy.data; |
Laurent Pinchart | 181e0ef | 2017-03-06 01:35:57 +0200 | [diff] [blame] | 1122 | unsigned int i; |
| 1123 | u8 val; |
| 1124 | |
| 1125 | if (phy->gen == 1) { |
| 1126 | dw_hdmi_phy_enable_powerdown(hdmi, false); |
| 1127 | |
| 1128 | /* Toggle TMDS enable. */ |
| 1129 | dw_hdmi_phy_enable_tmds(hdmi, 0); |
| 1130 | dw_hdmi_phy_enable_tmds(hdmi, 1); |
| 1131 | return 0; |
| 1132 | } |
| 1133 | |
| 1134 | dw_hdmi_phy_gen2_txpwron(hdmi, 1); |
| 1135 | dw_hdmi_phy_gen2_pddq(hdmi, 0); |
| 1136 | |
| 1137 | /* Wait for PHY PLL lock */ |
| 1138 | for (i = 0; i < 5; ++i) { |
| 1139 | val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK; |
| 1140 | if (val) |
| 1141 | break; |
| 1142 | |
| 1143 | usleep_range(1000, 2000); |
| 1144 | } |
| 1145 | |
| 1146 | if (!val) { |
| 1147 | dev_err(hdmi->dev, "PHY PLL failed to lock\n"); |
| 1148 | return -ETIMEDOUT; |
| 1149 | } |
| 1150 | |
| 1151 | dev_dbg(hdmi->dev, "PHY PLL locked %u iterations\n", i); |
| 1152 | return 0; |
| 1153 | } |
| 1154 | |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 1155 | /* |
| 1156 | * PHY configuration function for the DWC HDMI 3D TX PHY. Based on the available |
| 1157 | * information the DWC MHL PHY has the same register layout and is thus also |
| 1158 | * supported by this function. |
| 1159 | */ |
| 1160 | static int hdmi_phy_configure_dwc_hdmi_3d_tx(struct dw_hdmi *hdmi, |
| 1161 | const struct dw_hdmi_plat_data *pdata, |
| 1162 | unsigned long mpixelclock) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1163 | { |
Russell King | 39cc153 | 2015-03-31 18:34:11 +0100 | [diff] [blame] | 1164 | const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg; |
| 1165 | const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr; |
| 1166 | const struct dw_hdmi_phy_config *phy_config = pdata->phy_config; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1167 | |
Russell King | 39cc153 | 2015-03-31 18:34:11 +0100 | [diff] [blame] | 1168 | /* PLL/MPLL Cfg - always match on final entry */ |
| 1169 | for (; mpll_config->mpixelclock != ~0UL; mpll_config++) |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 1170 | if (mpixelclock <= mpll_config->mpixelclock) |
Russell King | 39cc153 | 2015-03-31 18:34:11 +0100 | [diff] [blame] | 1171 | break; |
| 1172 | |
| 1173 | for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++) |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 1174 | if (mpixelclock <= curr_ctrl->mpixelclock) |
Russell King | 39cc153 | 2015-03-31 18:34:11 +0100 | [diff] [blame] | 1175 | break; |
| 1176 | |
| 1177 | for (; phy_config->mpixelclock != ~0UL; phy_config++) |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 1178 | if (mpixelclock <= phy_config->mpixelclock) |
Russell King | 39cc153 | 2015-03-31 18:34:11 +0100 | [diff] [blame] | 1179 | break; |
| 1180 | |
| 1181 | if (mpll_config->mpixelclock == ~0UL || |
| 1182 | curr_ctrl->mpixelclock == ~0UL || |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 1183 | phy_config->mpixelclock == ~0UL) |
Russell King | 39cc153 | 2015-03-31 18:34:11 +0100 | [diff] [blame] | 1184 | return -EINVAL; |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 1185 | |
| 1186 | dw_hdmi_phy_i2c_write(hdmi, mpll_config->res[0].cpce, |
| 1187 | HDMI_3D_TX_PHY_CPCE_CTRL); |
| 1188 | dw_hdmi_phy_i2c_write(hdmi, mpll_config->res[0].gmp, |
| 1189 | HDMI_3D_TX_PHY_GMPCTRL); |
| 1190 | dw_hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[0], |
| 1191 | HDMI_3D_TX_PHY_CURRCTRL); |
| 1192 | |
| 1193 | dw_hdmi_phy_i2c_write(hdmi, 0, HDMI_3D_TX_PHY_PLLPHBYCTRL); |
| 1194 | dw_hdmi_phy_i2c_write(hdmi, HDMI_3D_TX_PHY_MSM_CTRL_CKO_SEL_FB_CLK, |
| 1195 | HDMI_3D_TX_PHY_MSM_CTRL); |
| 1196 | |
| 1197 | dw_hdmi_phy_i2c_write(hdmi, phy_config->term, HDMI_3D_TX_PHY_TXTERM); |
| 1198 | dw_hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, |
| 1199 | HDMI_3D_TX_PHY_CKSYMTXCTRL); |
| 1200 | dw_hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, |
| 1201 | HDMI_3D_TX_PHY_VLEVCTRL); |
| 1202 | |
| 1203 | /* Override and disable clock termination. */ |
| 1204 | dw_hdmi_phy_i2c_write(hdmi, HDMI_3D_TX_PHY_CKCALCTRL_OVERRIDE, |
| 1205 | HDMI_3D_TX_PHY_CKCALCTRL); |
| 1206 | |
| 1207 | return 0; |
| 1208 | } |
| 1209 | |
| 1210 | static int hdmi_phy_configure(struct dw_hdmi *hdmi) |
| 1211 | { |
| 1212 | const struct dw_hdmi_phy_data *phy = hdmi->phy.data; |
| 1213 | const struct dw_hdmi_plat_data *pdata = hdmi->plat_data; |
| 1214 | unsigned long mpixelclock = hdmi->hdmi_data.video_mode.mpixelclock; |
| 1215 | int ret; |
Russell King | 39cc153 | 2015-03-31 18:34:11 +0100 | [diff] [blame] | 1216 | |
Laurent Pinchart | b0e583e | 2017-03-06 01:35:39 +0200 | [diff] [blame] | 1217 | dw_hdmi_phy_power_off(hdmi); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1218 | |
Laurent Pinchart | 2668db3 | 2017-01-17 10:29:09 +0200 | [diff] [blame] | 1219 | /* Leave low power consumption mode by asserting SVSRET. */ |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1220 | if (phy->has_svsret) |
Laurent Pinchart | 2668db3 | 2017-01-17 10:29:09 +0200 | [diff] [blame] | 1221 | dw_hdmi_phy_enable_svsret(hdmi, 1); |
| 1222 | |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1223 | dw_hdmi_phy_reset(hdmi); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1224 | |
| 1225 | hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST); |
| 1226 | |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1227 | dw_hdmi_phy_i2c_set_addr(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1228 | |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 1229 | /* Write to the PHY as configured by the platform */ |
| 1230 | if (pdata->configure_phy) |
| 1231 | ret = pdata->configure_phy(hdmi, pdata, mpixelclock); |
| 1232 | else |
| 1233 | ret = phy->configure(hdmi, pdata, mpixelclock); |
| 1234 | if (ret) { |
| 1235 | dev_err(hdmi->dev, "PHY configuration failed (clock %lu)\n", |
| 1236 | mpixelclock); |
| 1237 | return ret; |
| 1238 | } |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1239 | |
Laurent Pinchart | 181e0ef | 2017-03-06 01:35:57 +0200 | [diff] [blame] | 1240 | return dw_hdmi_phy_power_on(hdmi); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1241 | } |
| 1242 | |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1243 | static int dw_hdmi_phy_init(struct dw_hdmi *hdmi, void *data, |
| 1244 | struct drm_display_mode *mode) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1245 | { |
| 1246 | int i, ret; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1247 | |
| 1248 | /* HDMI Phy spec says to do the phy initialization sequence twice */ |
| 1249 | for (i = 0; i < 2; i++) { |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1250 | dw_hdmi_phy_sel_data_en_pol(hdmi, 1); |
| 1251 | dw_hdmi_phy_sel_interface_control(hdmi, 0); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1252 | |
Laurent Pinchart | 8b9e1c0 | 2017-03-03 19:19:59 +0200 | [diff] [blame] | 1253 | ret = hdmi_phy_configure(hdmi); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1254 | if (ret) |
| 1255 | return ret; |
| 1256 | } |
| 1257 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1258 | return 0; |
| 1259 | } |
| 1260 | |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1261 | static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi, void *data) |
| 1262 | { |
| 1263 | dw_hdmi_phy_power_off(hdmi); |
| 1264 | } |
| 1265 | |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1266 | enum drm_connector_status dw_hdmi_phy_read_hpd(struct dw_hdmi *hdmi, |
| 1267 | void *data) |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1268 | { |
| 1269 | return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ? |
| 1270 | connector_status_connected : connector_status_disconnected; |
| 1271 | } |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1272 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_read_hpd); |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1273 | |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1274 | void dw_hdmi_phy_update_hpd(struct dw_hdmi *hdmi, void *data, |
| 1275 | bool force, bool disabled, bool rxsense) |
Neil Armstrong | 386d329 | 2017-04-04 14:31:59 +0200 | [diff] [blame] | 1276 | { |
| 1277 | u8 old_mask = hdmi->phy_mask; |
| 1278 | |
| 1279 | if (force || disabled || !rxsense) |
| 1280 | hdmi->phy_mask |= HDMI_PHY_RX_SENSE; |
| 1281 | else |
| 1282 | hdmi->phy_mask &= ~HDMI_PHY_RX_SENSE; |
| 1283 | |
| 1284 | if (old_mask != hdmi->phy_mask) |
| 1285 | hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0); |
| 1286 | } |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1287 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_update_hpd); |
Neil Armstrong | 386d329 | 2017-04-04 14:31:59 +0200 | [diff] [blame] | 1288 | |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1289 | void dw_hdmi_phy_setup_hpd(struct dw_hdmi *hdmi, void *data) |
Neil Armstrong | 386d329 | 2017-04-04 14:31:59 +0200 | [diff] [blame] | 1290 | { |
| 1291 | /* |
| 1292 | * Configure the PHY RX SENSE and HPD interrupts polarities and clear |
| 1293 | * any pending interrupt. |
| 1294 | */ |
| 1295 | hdmi_writeb(hdmi, HDMI_PHY_HPD | HDMI_PHY_RX_SENSE, HDMI_PHY_POL0); |
| 1296 | hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE, |
| 1297 | HDMI_IH_PHY_STAT0); |
| 1298 | |
| 1299 | /* Enable cable hot plug irq. */ |
| 1300 | hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0); |
| 1301 | |
| 1302 | /* Clear and unmute interrupts. */ |
| 1303 | hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE, |
| 1304 | HDMI_IH_PHY_STAT0); |
| 1305 | hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE), |
| 1306 | HDMI_IH_MUTE_PHY_STAT0); |
| 1307 | } |
Jernej Skrabec | 5765916 | 2018-02-14 21:08:58 +0100 | [diff] [blame] | 1308 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_setup_hpd); |
Neil Armstrong | 386d329 | 2017-04-04 14:31:59 +0200 | [diff] [blame] | 1309 | |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1310 | static const struct dw_hdmi_phy_ops dw_hdmi_synopsys_phy_ops = { |
| 1311 | .init = dw_hdmi_phy_init, |
| 1312 | .disable = dw_hdmi_phy_disable, |
| 1313 | .read_hpd = dw_hdmi_phy_read_hpd, |
Neil Armstrong | 386d329 | 2017-04-04 14:31:59 +0200 | [diff] [blame] | 1314 | .update_hpd = dw_hdmi_phy_update_hpd, |
| 1315 | .setup_hpd = dw_hdmi_phy_setup_hpd, |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1316 | }; |
| 1317 | |
| 1318 | /* ----------------------------------------------------------------------------- |
| 1319 | * HDMI TX Setup |
| 1320 | */ |
| 1321 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1322 | static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1323 | { |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 1324 | u8 de; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1325 | |
| 1326 | if (hdmi->hdmi_data.video_mode.mdataenablepolarity) |
| 1327 | de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH; |
| 1328 | else |
| 1329 | de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW; |
| 1330 | |
| 1331 | /* disable rx detect */ |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 1332 | hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE, |
| 1333 | HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1334 | |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 1335 | hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1336 | |
Russell King | 812bc61 | 2013-11-04 12:42:02 +0000 | [diff] [blame] | 1337 | hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE, |
| 1338 | HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1339 | } |
| 1340 | |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1341 | static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1342 | { |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1343 | struct hdmi_avi_infoframe frame; |
| 1344 | u8 val; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1345 | |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1346 | /* Initialise info frame from DRM mode */ |
Shashank Sharma | 0c1f528 | 2017-07-13 21:03:07 +0530 | [diff] [blame] | 1347 | drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1348 | |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 1349 | if (hdmi_bus_fmt_is_yuv444(hdmi->hdmi_data.enc_out_bus_format)) |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1350 | frame.colorspace = HDMI_COLORSPACE_YUV444; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 1351 | else if (hdmi_bus_fmt_is_yuv422(hdmi->hdmi_data.enc_out_bus_format)) |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1352 | frame.colorspace = HDMI_COLORSPACE_YUV422; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1353 | else |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1354 | frame.colorspace = HDMI_COLORSPACE_RGB; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1355 | |
| 1356 | /* Set up colorimetry */ |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 1357 | switch (hdmi->hdmi_data.enc_out_encoding) { |
| 1358 | case V4L2_YCBCR_ENC_601: |
| 1359 | if (hdmi->hdmi_data.enc_in_encoding == V4L2_YCBCR_ENC_XV601) |
| 1360 | frame.colorimetry = HDMI_COLORIMETRY_EXTENDED; |
| 1361 | else |
| 1362 | frame.colorimetry = HDMI_COLORIMETRY_ITU_601; |
| 1363 | frame.extended_colorimetry = |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1364 | HDMI_EXTENDED_COLORIMETRY_XV_YCC_601; |
Dan Carpenter | f40d656 | 2017-04-06 08:21:32 +0300 | [diff] [blame] | 1365 | break; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 1366 | case V4L2_YCBCR_ENC_709: |
| 1367 | if (hdmi->hdmi_data.enc_in_encoding == V4L2_YCBCR_ENC_XV709) |
| 1368 | frame.colorimetry = HDMI_COLORIMETRY_EXTENDED; |
| 1369 | else |
| 1370 | frame.colorimetry = HDMI_COLORIMETRY_ITU_709; |
| 1371 | frame.extended_colorimetry = |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1372 | HDMI_EXTENDED_COLORIMETRY_XV_YCC_709; |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 1373 | break; |
| 1374 | default: /* Carries no data */ |
| 1375 | frame.colorimetry = HDMI_COLORIMETRY_ITU_601; |
| 1376 | frame.extended_colorimetry = |
| 1377 | HDMI_EXTENDED_COLORIMETRY_XV_YCC_601; |
| 1378 | break; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1379 | } |
| 1380 | |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1381 | frame.scan_mode = HDMI_SCAN_MODE_NONE; |
| 1382 | |
| 1383 | /* |
| 1384 | * The Designware IP uses a different byte format from standard |
| 1385 | * AVI info frames, though generally the bits are in the correct |
| 1386 | * bytes. |
| 1387 | */ |
| 1388 | |
| 1389 | /* |
Jose Abreu | b0118e7 | 2016-08-29 10:30:51 +0100 | [diff] [blame] | 1390 | * AVI data byte 1 differences: Colorspace in bits 0,1 rather than 5,6, |
| 1391 | * scan info in bits 4,5 rather than 0,1 and active aspect present in |
| 1392 | * bit 6 rather than 4. |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1393 | */ |
Jose Abreu | b0118e7 | 2016-08-29 10:30:51 +0100 | [diff] [blame] | 1394 | val = (frame.scan_mode & 3) << 4 | (frame.colorspace & 3); |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1395 | if (frame.active_aspect & 15) |
| 1396 | val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT; |
| 1397 | if (frame.top_bar || frame.bottom_bar) |
| 1398 | val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR; |
| 1399 | if (frame.left_bar || frame.right_bar) |
| 1400 | val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR; |
| 1401 | hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0); |
| 1402 | |
| 1403 | /* AVI data byte 2 differences: none */ |
| 1404 | val = ((frame.colorimetry & 0x3) << 6) | |
| 1405 | ((frame.picture_aspect & 0x3) << 4) | |
| 1406 | (frame.active_aspect & 0xf); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1407 | hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1); |
| 1408 | |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1409 | /* AVI data byte 3 differences: none */ |
| 1410 | val = ((frame.extended_colorimetry & 0x7) << 4) | |
| 1411 | ((frame.quantization_range & 0x3) << 2) | |
| 1412 | (frame.nups & 0x3); |
| 1413 | if (frame.itc) |
| 1414 | val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1415 | hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2); |
| 1416 | |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1417 | /* AVI data byte 4 differences: none */ |
| 1418 | val = frame.video_code & 0x7f; |
| 1419 | hdmi_writeb(hdmi, val, HDMI_FC_AVIVID); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1420 | |
| 1421 | /* AVI Data Byte 5- set up input and output pixel repetition */ |
| 1422 | val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) << |
| 1423 | HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) & |
| 1424 | HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) | |
| 1425 | ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput << |
| 1426 | HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) & |
| 1427 | HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK); |
| 1428 | hdmi_writeb(hdmi, val, HDMI_FC_PRCONF); |
| 1429 | |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1430 | /* |
| 1431 | * AVI data byte 5 differences: content type in 0,1 rather than 4,5, |
| 1432 | * ycc range in bits 2,3 rather than 6,7 |
| 1433 | */ |
| 1434 | val = ((frame.ycc_quantization_range & 0x3) << 2) | |
| 1435 | (frame.content_type & 0x3); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1436 | hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3); |
| 1437 | |
| 1438 | /* AVI Data Bytes 6-13 */ |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1439 | hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0); |
| 1440 | hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1); |
| 1441 | hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0); |
| 1442 | hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1); |
| 1443 | hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0); |
| 1444 | hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1); |
| 1445 | hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0); |
| 1446 | hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1447 | } |
| 1448 | |
Nickey Yang | 9aa1eca | 2017-03-21 15:36:17 +0800 | [diff] [blame] | 1449 | static void hdmi_config_vendor_specific_infoframe(struct dw_hdmi *hdmi, |
| 1450 | struct drm_display_mode *mode) |
| 1451 | { |
| 1452 | struct hdmi_vendor_infoframe frame; |
| 1453 | u8 buffer[10]; |
| 1454 | ssize_t err; |
| 1455 | |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 1456 | err = drm_hdmi_vendor_infoframe_from_display_mode(&frame, |
| 1457 | &hdmi->connector, |
| 1458 | mode); |
Nickey Yang | 9aa1eca | 2017-03-21 15:36:17 +0800 | [diff] [blame] | 1459 | if (err < 0) |
| 1460 | /* |
| 1461 | * Going into that statement does not means vendor infoframe |
| 1462 | * fails. It just informed us that vendor infoframe is not |
| 1463 | * needed for the selected mode. Only 4k or stereoscopic 3D |
| 1464 | * mode requires vendor infoframe. So just simply return. |
| 1465 | */ |
| 1466 | return; |
| 1467 | |
| 1468 | err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer)); |
| 1469 | if (err < 0) { |
| 1470 | dev_err(hdmi->dev, "Failed to pack vendor infoframe: %zd\n", |
| 1471 | err); |
| 1472 | return; |
| 1473 | } |
| 1474 | hdmi_mask_writeb(hdmi, 0, HDMI_FC_DATAUTO0, HDMI_FC_DATAUTO0_VSD_OFFSET, |
| 1475 | HDMI_FC_DATAUTO0_VSD_MASK); |
| 1476 | |
| 1477 | /* Set the length of HDMI vendor specific InfoFrame payload */ |
| 1478 | hdmi_writeb(hdmi, buffer[2], HDMI_FC_VSDSIZE); |
| 1479 | |
| 1480 | /* Set 24bit IEEE Registration Identifier */ |
| 1481 | hdmi_writeb(hdmi, buffer[4], HDMI_FC_VSDIEEEID0); |
| 1482 | hdmi_writeb(hdmi, buffer[5], HDMI_FC_VSDIEEEID1); |
| 1483 | hdmi_writeb(hdmi, buffer[6], HDMI_FC_VSDIEEEID2); |
| 1484 | |
| 1485 | /* Set HDMI_Video_Format and HDMI_VIC/3D_Structure */ |
| 1486 | hdmi_writeb(hdmi, buffer[7], HDMI_FC_VSDPAYLOAD0); |
| 1487 | hdmi_writeb(hdmi, buffer[8], HDMI_FC_VSDPAYLOAD1); |
| 1488 | |
| 1489 | if (frame.s3d_struct >= HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF) |
| 1490 | hdmi_writeb(hdmi, buffer[9], HDMI_FC_VSDPAYLOAD2); |
| 1491 | |
| 1492 | /* Packet frame interpolation */ |
| 1493 | hdmi_writeb(hdmi, 1, HDMI_FC_DATAUTO1); |
| 1494 | |
| 1495 | /* Auto packets per frame and line spacing */ |
| 1496 | hdmi_writeb(hdmi, 0x11, HDMI_FC_DATAUTO2); |
| 1497 | |
| 1498 | /* Configures the Frame Composer On RDRB mode */ |
| 1499 | hdmi_mask_writeb(hdmi, 1, HDMI_FC_DATAUTO0, HDMI_FC_DATAUTO0_VSD_OFFSET, |
| 1500 | HDMI_FC_DATAUTO0_VSD_MASK); |
| 1501 | } |
| 1502 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1503 | static void hdmi_av_composer(struct dw_hdmi *hdmi, |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1504 | const struct drm_display_mode *mode) |
| 1505 | { |
| 1506 | u8 inv_val; |
| 1507 | struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode; |
| 1508 | int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len; |
Russell King | e80b9f4 | 2015-07-21 11:08:25 +0100 | [diff] [blame] | 1509 | unsigned int vdisplay; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1510 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1511 | vmode->mpixelclock = mode->clock * 1000; |
| 1512 | |
| 1513 | dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock); |
| 1514 | |
| 1515 | /* Set up HDMI_FC_INVIDCONF */ |
| 1516 | inv_val = (hdmi->hdmi_data.hdcp_enable ? |
| 1517 | HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE : |
| 1518 | HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE); |
| 1519 | |
Russell King | b91eee8 | 2015-03-27 23:27:17 +0000 | [diff] [blame] | 1520 | inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ? |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1521 | HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH : |
Russell King | b91eee8 | 2015-03-27 23:27:17 +0000 | [diff] [blame] | 1522 | HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1523 | |
Russell King | b91eee8 | 2015-03-27 23:27:17 +0000 | [diff] [blame] | 1524 | inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ? |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1525 | HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH : |
Russell King | b91eee8 | 2015-03-27 23:27:17 +0000 | [diff] [blame] | 1526 | HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1527 | |
| 1528 | inv_val |= (vmode->mdataenablepolarity ? |
| 1529 | HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH : |
| 1530 | HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW); |
| 1531 | |
| 1532 | if (hdmi->vic == 39) |
| 1533 | inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH; |
| 1534 | else |
Russell King | b91eee8 | 2015-03-27 23:27:17 +0000 | [diff] [blame] | 1535 | inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ? |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1536 | HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH : |
Russell King | b91eee8 | 2015-03-27 23:27:17 +0000 | [diff] [blame] | 1537 | HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1538 | |
Russell King | b91eee8 | 2015-03-27 23:27:17 +0000 | [diff] [blame] | 1539 | inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ? |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1540 | HDMI_FC_INVIDCONF_IN_I_P_INTERLACED : |
Russell King | b91eee8 | 2015-03-27 23:27:17 +0000 | [diff] [blame] | 1541 | HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1542 | |
Russell King | 05b1342 | 2015-07-21 15:35:52 +0100 | [diff] [blame] | 1543 | inv_val |= hdmi->sink_is_hdmi ? |
| 1544 | HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE : |
| 1545 | HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1546 | |
| 1547 | hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF); |
| 1548 | |
Russell King | e80b9f4 | 2015-07-21 11:08:25 +0100 | [diff] [blame] | 1549 | vdisplay = mode->vdisplay; |
| 1550 | vblank = mode->vtotal - mode->vdisplay; |
| 1551 | v_de_vs = mode->vsync_start - mode->vdisplay; |
| 1552 | vsync_len = mode->vsync_end - mode->vsync_start; |
| 1553 | |
| 1554 | /* |
| 1555 | * When we're setting an interlaced mode, we need |
| 1556 | * to adjust the vertical timing to suit. |
| 1557 | */ |
| 1558 | if (mode->flags & DRM_MODE_FLAG_INTERLACE) { |
| 1559 | vdisplay /= 2; |
| 1560 | vblank /= 2; |
| 1561 | v_de_vs /= 2; |
| 1562 | vsync_len /= 2; |
| 1563 | } |
| 1564 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1565 | /* Set up horizontal active pixel width */ |
| 1566 | hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1); |
| 1567 | hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0); |
| 1568 | |
| 1569 | /* Set up vertical active lines */ |
Russell King | e80b9f4 | 2015-07-21 11:08:25 +0100 | [diff] [blame] | 1570 | hdmi_writeb(hdmi, vdisplay >> 8, HDMI_FC_INVACTV1); |
| 1571 | hdmi_writeb(hdmi, vdisplay, HDMI_FC_INVACTV0); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1572 | |
| 1573 | /* Set up horizontal blanking pixel region width */ |
| 1574 | hblank = mode->htotal - mode->hdisplay; |
| 1575 | hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1); |
| 1576 | hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0); |
| 1577 | |
| 1578 | /* Set up vertical blanking pixel region width */ |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1579 | hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK); |
| 1580 | |
| 1581 | /* Set up HSYNC active edge delay width (in pixel clks) */ |
| 1582 | h_de_hs = mode->hsync_start - mode->hdisplay; |
| 1583 | hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1); |
| 1584 | hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0); |
| 1585 | |
| 1586 | /* Set up VSYNC active edge delay (in lines) */ |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1587 | hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY); |
| 1588 | |
| 1589 | /* Set up HSYNC active pulse width (in pixel clks) */ |
| 1590 | hsync_len = mode->hsync_end - mode->hsync_start; |
| 1591 | hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1); |
| 1592 | hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0); |
| 1593 | |
| 1594 | /* Set up VSYNC active edge delay (in lines) */ |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1595 | hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH); |
| 1596 | } |
| 1597 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1598 | /* HDMI Initialization Step B.4 */ |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1599 | static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1600 | { |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1601 | /* control period minimum duration */ |
| 1602 | hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR); |
| 1603 | hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR); |
| 1604 | hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC); |
| 1605 | |
| 1606 | /* Set to fill TMDS data channels */ |
| 1607 | hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM); |
| 1608 | hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM); |
| 1609 | hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM); |
| 1610 | |
| 1611 | /* Enable pixel clock and tmds data path */ |
Russell King | 7cc4ab2 | 2017-07-31 15:29:46 +0100 | [diff] [blame] | 1612 | hdmi->mc_clkdis |= HDMI_MC_CLKDIS_HDCPCLK_DISABLE | |
| 1613 | HDMI_MC_CLKDIS_CSCCLK_DISABLE | |
| 1614 | HDMI_MC_CLKDIS_AUDCLK_DISABLE | |
| 1615 | HDMI_MC_CLKDIS_PREPCLK_DISABLE | |
| 1616 | HDMI_MC_CLKDIS_TMDSCLK_DISABLE; |
| 1617 | hdmi->mc_clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE; |
| 1618 | hdmi_writeb(hdmi, hdmi->mc_clkdis, HDMI_MC_CLKDIS); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1619 | |
Russell King | 7cc4ab2 | 2017-07-31 15:29:46 +0100 | [diff] [blame] | 1620 | hdmi->mc_clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE; |
| 1621 | hdmi_writeb(hdmi, hdmi->mc_clkdis, HDMI_MC_CLKDIS); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1622 | |
| 1623 | /* Enable csc path */ |
| 1624 | if (is_color_space_conversion(hdmi)) { |
Russell King | 7cc4ab2 | 2017-07-31 15:29:46 +0100 | [diff] [blame] | 1625 | hdmi->mc_clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE; |
| 1626 | hdmi_writeb(hdmi, hdmi->mc_clkdis, HDMI_MC_CLKDIS); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1627 | } |
Laurent Pinchart | 8b9e1c0 | 2017-03-03 19:19:59 +0200 | [diff] [blame] | 1628 | |
Neil Armstrong | 14247d7 | 2017-03-03 19:20:00 +0200 | [diff] [blame] | 1629 | /* Enable color space conversion if needed */ |
| 1630 | if (is_color_space_conversion(hdmi)) |
Laurent Pinchart | 8b9e1c0 | 2017-03-03 19:19:59 +0200 | [diff] [blame] | 1631 | hdmi_writeb(hdmi, HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH, |
| 1632 | HDMI_MC_FLOWCTRL); |
| 1633 | else |
| 1634 | hdmi_writeb(hdmi, HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS, |
| 1635 | HDMI_MC_FLOWCTRL); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1636 | } |
| 1637 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1638 | /* Workaround to clear the overflow condition */ |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1639 | static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1640 | { |
Laurent Pinchart | be41fc5 | 2017-01-17 10:29:05 +0200 | [diff] [blame] | 1641 | unsigned int count; |
| 1642 | unsigned int i; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1643 | u8 val; |
| 1644 | |
Laurent Pinchart | be41fc5 | 2017-01-17 10:29:05 +0200 | [diff] [blame] | 1645 | /* |
| 1646 | * Under some circumstances the Frame Composer arithmetic unit can miss |
| 1647 | * an FC register write due to being busy processing the previous one. |
| 1648 | * The issue can be worked around by issuing a TMDS software reset and |
| 1649 | * then write one of the FC registers several times. |
| 1650 | * |
| 1651 | * The number of iterations matters and depends on the HDMI TX revision |
Jernej Skrabec | 46d1b42 | 2018-02-14 21:08:57 +0100 | [diff] [blame] | 1652 | * (and possibly on the platform). So far i.MX6Q (v1.30a), i.MX6DL |
| 1653 | * (v1.31a) and multiple Allwinner SoCs (v1.32a) have been identified |
| 1654 | * as needing the workaround, with 4 iterations for v1.30a and 1 |
| 1655 | * iteration for others. |
Neil Armstrong | 9c305eb | 2018-02-23 12:44:37 +0100 | [diff] [blame] | 1656 | * The Amlogic Meson GX SoCs (v2.01a) have been identified as needing |
| 1657 | * the workaround with a single iteration. |
Laurent Pinchart | be41fc5 | 2017-01-17 10:29:05 +0200 | [diff] [blame] | 1658 | */ |
| 1659 | |
| 1660 | switch (hdmi->version) { |
| 1661 | case 0x130a: |
| 1662 | count = 4; |
| 1663 | break; |
| 1664 | case 0x131a: |
Jernej Skrabec | 46d1b42 | 2018-02-14 21:08:57 +0100 | [diff] [blame] | 1665 | case 0x132a: |
Neil Armstrong | 9c305eb | 2018-02-23 12:44:37 +0100 | [diff] [blame] | 1666 | case 0x201a: |
Laurent Pinchart | be41fc5 | 2017-01-17 10:29:05 +0200 | [diff] [blame] | 1667 | count = 1; |
| 1668 | break; |
| 1669 | default: |
| 1670 | return; |
| 1671 | } |
| 1672 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1673 | /* TMDS software reset */ |
| 1674 | hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ); |
| 1675 | |
| 1676 | val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF); |
Laurent Pinchart | be41fc5 | 2017-01-17 10:29:05 +0200 | [diff] [blame] | 1677 | for (i = 0; i < count; i++) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1678 | hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF); |
| 1679 | } |
| 1680 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1681 | static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1682 | { |
| 1683 | hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK, |
| 1684 | HDMI_IH_MUTE_FC_STAT2); |
| 1685 | } |
| 1686 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1687 | static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1688 | { |
| 1689 | int ret; |
| 1690 | |
| 1691 | hdmi_disable_overflow_interrupts(hdmi); |
| 1692 | |
| 1693 | hdmi->vic = drm_match_cea_mode(mode); |
| 1694 | |
| 1695 | if (!hdmi->vic) { |
| 1696 | dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n"); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1697 | } else { |
| 1698 | dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1699 | } |
| 1700 | |
| 1701 | if ((hdmi->vic == 6) || (hdmi->vic == 7) || |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 1702 | (hdmi->vic == 21) || (hdmi->vic == 22) || |
| 1703 | (hdmi->vic == 2) || (hdmi->vic == 3) || |
| 1704 | (hdmi->vic == 17) || (hdmi->vic == 18)) |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 1705 | hdmi->hdmi_data.enc_out_encoding = V4L2_YCBCR_ENC_601; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1706 | else |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 1707 | hdmi->hdmi_data.enc_out_encoding = V4L2_YCBCR_ENC_709; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1708 | |
Russell King | d10ca82 | 2015-07-21 11:25:00 +0100 | [diff] [blame] | 1709 | hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1710 | hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0; |
| 1711 | |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 1712 | /* TOFIX: Get input format from plat data or fallback to RGB888 */ |
Neil Armstrong | e20c29a | 2017-04-06 11:34:04 +0200 | [diff] [blame] | 1713 | if (hdmi->plat_data->input_bus_format) |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 1714 | hdmi->hdmi_data.enc_in_bus_format = |
| 1715 | hdmi->plat_data->input_bus_format; |
| 1716 | else |
| 1717 | hdmi->hdmi_data.enc_in_bus_format = MEDIA_BUS_FMT_RGB888_1X24; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1718 | |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 1719 | /* TOFIX: Get input encoding from plat data or fallback to none */ |
Neil Armstrong | e20c29a | 2017-04-06 11:34:04 +0200 | [diff] [blame] | 1720 | if (hdmi->plat_data->input_bus_encoding) |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 1721 | hdmi->hdmi_data.enc_in_encoding = |
| 1722 | hdmi->plat_data->input_bus_encoding; |
| 1723 | else |
| 1724 | hdmi->hdmi_data.enc_in_encoding = V4L2_YCBCR_ENC_DEFAULT; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1725 | |
Neil Armstrong | def23aa | 2017-04-04 14:31:57 +0200 | [diff] [blame] | 1726 | /* TOFIX: Default to RGB888 output format */ |
| 1727 | hdmi->hdmi_data.enc_out_bus_format = MEDIA_BUS_FMT_RGB888_1X24; |
| 1728 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1729 | hdmi->hdmi_data.pix_repet_factor = 0; |
| 1730 | hdmi->hdmi_data.hdcp_enable = 0; |
| 1731 | hdmi->hdmi_data.video_mode.mdataenablepolarity = true; |
| 1732 | |
| 1733 | /* HDMI Initialization Step B.1 */ |
| 1734 | hdmi_av_composer(hdmi, mode); |
| 1735 | |
| 1736 | /* HDMI Initializateion Step B.2 */ |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1737 | ret = hdmi->phy.ops->init(hdmi, hdmi->phy.data, &hdmi->previous_mode); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1738 | if (ret) |
| 1739 | return ret; |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1740 | hdmi->phy.enabled = true; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1741 | |
| 1742 | /* HDMI Initialization Step B.3 */ |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1743 | dw_hdmi_enable_video_path(hdmi); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1744 | |
Russell King | f709ec0 | 2015-07-21 16:09:39 +0100 | [diff] [blame] | 1745 | if (hdmi->sink_has_audio) { |
| 1746 | dev_dbg(hdmi->dev, "sink has audio support\n"); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1747 | |
| 1748 | /* HDMI Initialization Step E - Configure audio */ |
| 1749 | hdmi_clk_regenerator_update_pixel_clock(hdmi); |
Romain Perier | 57fbc05 | 2017-04-20 14:34:34 +0530 | [diff] [blame] | 1750 | hdmi_enable_audio_clk(hdmi, true); |
Russell King | f709ec0 | 2015-07-21 16:09:39 +0100 | [diff] [blame] | 1751 | } |
| 1752 | |
| 1753 | /* not for DVI mode */ |
| 1754 | if (hdmi->sink_is_hdmi) { |
| 1755 | dev_dbg(hdmi->dev, "%s HDMI mode\n", __func__); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1756 | |
| 1757 | /* HDMI Initialization Step F - Configure AVI InfoFrame */ |
Russell King | d4ac4cb | 2015-03-27 20:06:50 +0000 | [diff] [blame] | 1758 | hdmi_config_AVI(hdmi, mode); |
Nickey Yang | 9aa1eca | 2017-03-21 15:36:17 +0800 | [diff] [blame] | 1759 | hdmi_config_vendor_specific_infoframe(hdmi, mode); |
Russell King | 05b1342 | 2015-07-21 15:35:52 +0100 | [diff] [blame] | 1760 | } else { |
| 1761 | dev_dbg(hdmi->dev, "%s DVI mode\n", __func__); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1762 | } |
| 1763 | |
| 1764 | hdmi_video_packetize(hdmi); |
| 1765 | hdmi_video_csc(hdmi); |
| 1766 | hdmi_video_sample(hdmi); |
| 1767 | hdmi_tx_hdcp_config(hdmi); |
| 1768 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1769 | dw_hdmi_clear_overflow(hdmi); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1770 | |
| 1771 | return 0; |
| 1772 | } |
| 1773 | |
Laurent Pinchart | a23d626 | 2017-04-04 14:31:56 +0200 | [diff] [blame] | 1774 | static void dw_hdmi_setup_i2c(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1775 | { |
| 1776 | hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL, |
| 1777 | HDMI_PHY_I2CM_INT_ADDR); |
| 1778 | |
| 1779 | hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL | |
| 1780 | HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL, |
| 1781 | HDMI_PHY_I2CM_CTLINT_ADDR); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1782 | } |
| 1783 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1784 | static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1785 | { |
| 1786 | u8 ih_mute; |
| 1787 | |
| 1788 | /* |
| 1789 | * Boot up defaults are: |
| 1790 | * HDMI_IH_MUTE = 0x03 (disabled) |
| 1791 | * HDMI_IH_MUTE_* = 0x00 (enabled) |
| 1792 | * |
| 1793 | * Disable top level interrupt bits in HDMI block |
| 1794 | */ |
| 1795 | ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) | |
| 1796 | HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT | |
| 1797 | HDMI_IH_MUTE_MUTE_ALL_INTERRUPT; |
| 1798 | |
| 1799 | hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE); |
| 1800 | |
| 1801 | /* by default mask all interrupts */ |
| 1802 | hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK); |
| 1803 | hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0); |
| 1804 | hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1); |
| 1805 | hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2); |
| 1806 | hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0); |
| 1807 | hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR); |
| 1808 | hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR); |
| 1809 | hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT); |
| 1810 | hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT); |
| 1811 | hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK); |
| 1812 | hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK); |
| 1813 | hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1814 | hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT); |
| 1815 | hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT); |
| 1816 | |
| 1817 | /* Disable interrupts in the IH_MUTE_* registers */ |
| 1818 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0); |
| 1819 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1); |
| 1820 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2); |
| 1821 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0); |
| 1822 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0); |
| 1823 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0); |
| 1824 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0); |
| 1825 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0); |
| 1826 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0); |
| 1827 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0); |
| 1828 | |
| 1829 | /* Enable top level interrupt bits in HDMI block */ |
| 1830 | ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT | |
| 1831 | HDMI_IH_MUTE_MUTE_ALL_INTERRUPT); |
| 1832 | hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE); |
| 1833 | } |
| 1834 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1835 | static void dw_hdmi_poweron(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1836 | { |
Russell King | 381f05a | 2015-06-05 15:25:08 +0100 | [diff] [blame] | 1837 | hdmi->bridge_is_on = true; |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1838 | dw_hdmi_setup(hdmi, &hdmi->previous_mode); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1839 | } |
| 1840 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1841 | static void dw_hdmi_poweroff(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1842 | { |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1843 | if (hdmi->phy.enabled) { |
| 1844 | hdmi->phy.ops->disable(hdmi, hdmi->phy.data); |
| 1845 | hdmi->phy.enabled = false; |
| 1846 | } |
| 1847 | |
Russell King | 381f05a | 2015-06-05 15:25:08 +0100 | [diff] [blame] | 1848 | hdmi->bridge_is_on = false; |
| 1849 | } |
| 1850 | |
| 1851 | static void dw_hdmi_update_power(struct dw_hdmi *hdmi) |
| 1852 | { |
| 1853 | int force = hdmi->force; |
| 1854 | |
| 1855 | if (hdmi->disabled) { |
| 1856 | force = DRM_FORCE_OFF; |
| 1857 | } else if (force == DRM_FORCE_UNSPECIFIED) { |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 1858 | if (hdmi->rxsense) |
Russell King | 381f05a | 2015-06-05 15:25:08 +0100 | [diff] [blame] | 1859 | force = DRM_FORCE_ON; |
| 1860 | else |
| 1861 | force = DRM_FORCE_OFF; |
| 1862 | } |
| 1863 | |
| 1864 | if (force == DRM_FORCE_OFF) { |
| 1865 | if (hdmi->bridge_is_on) |
| 1866 | dw_hdmi_poweroff(hdmi); |
| 1867 | } else { |
| 1868 | if (!hdmi->bridge_is_on) |
| 1869 | dw_hdmi_poweron(hdmi); |
| 1870 | } |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1871 | } |
| 1872 | |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 1873 | /* |
| 1874 | * Adjust the detection of RXSENSE according to whether we have a forced |
| 1875 | * connection mode enabled, or whether we have been disabled. There is |
| 1876 | * no point processing RXSENSE interrupts if we have a forced connection |
| 1877 | * state, or DRM has us disabled. |
| 1878 | * |
| 1879 | * We also disable rxsense interrupts when we think we're disconnected |
| 1880 | * to avoid floating TDMS signals giving false rxsense interrupts. |
| 1881 | * |
| 1882 | * Note: we still need to listen for HPD interrupts even when DRM has us |
| 1883 | * disabled so that we can detect a connect event. |
| 1884 | */ |
| 1885 | static void dw_hdmi_update_phy_mask(struct dw_hdmi *hdmi) |
| 1886 | { |
Neil Armstrong | 386d329 | 2017-04-04 14:31:59 +0200 | [diff] [blame] | 1887 | if (hdmi->phy.ops->update_hpd) |
| 1888 | hdmi->phy.ops->update_hpd(hdmi, hdmi->phy.data, |
| 1889 | hdmi->force, hdmi->disabled, |
| 1890 | hdmi->rxsense); |
Laurent Pinchart | a23d626 | 2017-04-04 14:31:56 +0200 | [diff] [blame] | 1891 | } |
| 1892 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1893 | static enum drm_connector_status |
| 1894 | dw_hdmi_connector_detect(struct drm_connector *connector, bool force) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1895 | { |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1896 | struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi, |
Russell King | d94905e | 2013-11-03 22:23:24 +0000 | [diff] [blame] | 1897 | connector); |
Russell King | 98dbead | 2014-04-18 10:46:45 +0100 | [diff] [blame] | 1898 | |
Russell King | 381f05a | 2015-06-05 15:25:08 +0100 | [diff] [blame] | 1899 | mutex_lock(&hdmi->mutex); |
| 1900 | hdmi->force = DRM_FORCE_UNSPECIFIED; |
| 1901 | dw_hdmi_update_power(hdmi); |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 1902 | dw_hdmi_update_phy_mask(hdmi); |
Russell King | 381f05a | 2015-06-05 15:25:08 +0100 | [diff] [blame] | 1903 | mutex_unlock(&hdmi->mutex); |
| 1904 | |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 1905 | return hdmi->phy.ops->read_hpd(hdmi, hdmi->phy.data); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1906 | } |
| 1907 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1908 | static int dw_hdmi_connector_get_modes(struct drm_connector *connector) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1909 | { |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1910 | struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi, |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1911 | connector); |
| 1912 | struct edid *edid; |
Doug Anderson | 6c7e66e | 2015-06-04 11:04:36 -0700 | [diff] [blame] | 1913 | int ret = 0; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1914 | |
| 1915 | if (!hdmi->ddc) |
| 1916 | return 0; |
| 1917 | |
| 1918 | edid = drm_get_edid(connector, hdmi->ddc); |
| 1919 | if (edid) { |
| 1920 | dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n", |
| 1921 | edid->width_cm, edid->height_cm); |
| 1922 | |
Russell King | 05b1342 | 2015-07-21 15:35:52 +0100 | [diff] [blame] | 1923 | hdmi->sink_is_hdmi = drm_detect_hdmi_monitor(edid); |
Russell King | f709ec0 | 2015-07-21 16:09:39 +0100 | [diff] [blame] | 1924 | hdmi->sink_has_audio = drm_detect_monitor_audio(edid); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1925 | drm_mode_connector_update_edid_property(connector, edid); |
Russell King | e84b8d7 | 2017-07-31 15:29:41 +0100 | [diff] [blame] | 1926 | cec_notifier_set_phys_addr_from_edid(hdmi->cec_notifier, edid); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1927 | ret = drm_add_edid_modes(connector, edid); |
| 1928 | kfree(edid); |
| 1929 | } else { |
| 1930 | dev_dbg(hdmi->dev, "failed to get edid\n"); |
| 1931 | } |
| 1932 | |
Doug Anderson | 6c7e66e | 2015-06-04 11:04:36 -0700 | [diff] [blame] | 1933 | return ret; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1934 | } |
| 1935 | |
Russell King | 381f05a | 2015-06-05 15:25:08 +0100 | [diff] [blame] | 1936 | static void dw_hdmi_connector_force(struct drm_connector *connector) |
| 1937 | { |
| 1938 | struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi, |
| 1939 | connector); |
| 1940 | |
| 1941 | mutex_lock(&hdmi->mutex); |
| 1942 | hdmi->force = connector->force; |
| 1943 | dw_hdmi_update_power(hdmi); |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 1944 | dw_hdmi_update_phy_mask(hdmi); |
Russell King | 381f05a | 2015-06-05 15:25:08 +0100 | [diff] [blame] | 1945 | mutex_unlock(&hdmi->mutex); |
| 1946 | } |
| 1947 | |
Ville Syrjälä | dae91e4 | 2015-12-15 12:21:02 +0100 | [diff] [blame] | 1948 | static const struct drm_connector_funcs dw_hdmi_connector_funcs = { |
Mark Yao | 2c5b2cc | 2015-11-30 18:33:40 +0800 | [diff] [blame] | 1949 | .fill_modes = drm_helper_probe_single_connector_modes, |
| 1950 | .detect = dw_hdmi_connector_detect, |
Marek Vasut | fdd8326 | 2016-10-05 16:31:33 +0200 | [diff] [blame] | 1951 | .destroy = drm_connector_cleanup, |
Mark Yao | 2c5b2cc | 2015-11-30 18:33:40 +0800 | [diff] [blame] | 1952 | .force = dw_hdmi_connector_force, |
| 1953 | .reset = drm_atomic_helper_connector_reset, |
| 1954 | .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, |
| 1955 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
| 1956 | }; |
| 1957 | |
Ville Syrjälä | dae91e4 | 2015-12-15 12:21:02 +0100 | [diff] [blame] | 1958 | static const struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = { |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 1959 | .get_modes = dw_hdmi_connector_get_modes, |
Boris Brezillon | c2a441f | 2016-06-07 13:48:15 +0200 | [diff] [blame] | 1960 | .best_encoder = drm_atomic_helper_best_encoder, |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 1961 | }; |
| 1962 | |
Laurent Pinchart | d2ae94a | 2017-01-17 10:28:59 +0200 | [diff] [blame] | 1963 | static int dw_hdmi_bridge_attach(struct drm_bridge *bridge) |
| 1964 | { |
| 1965 | struct dw_hdmi *hdmi = bridge->driver_private; |
| 1966 | struct drm_encoder *encoder = bridge->encoder; |
| 1967 | struct drm_connector *connector = &hdmi->connector; |
| 1968 | |
| 1969 | connector->interlace_allowed = 1; |
| 1970 | connector->polled = DRM_CONNECTOR_POLL_HPD; |
| 1971 | |
| 1972 | drm_connector_helper_add(connector, &dw_hdmi_connector_helper_funcs); |
| 1973 | |
| 1974 | drm_connector_init(bridge->dev, connector, &dw_hdmi_connector_funcs, |
| 1975 | DRM_MODE_CONNECTOR_HDMIA); |
| 1976 | |
| 1977 | drm_mode_connector_attach_encoder(connector, encoder); |
| 1978 | |
| 1979 | return 0; |
| 1980 | } |
| 1981 | |
Jose Abreu | b0febde | 2017-05-25 15:19:19 +0100 | [diff] [blame] | 1982 | static enum drm_mode_status |
| 1983 | dw_hdmi_bridge_mode_valid(struct drm_bridge *bridge, |
| 1984 | const struct drm_display_mode *mode) |
Romain Perier | 6ce2ca5 | 2017-04-07 14:17:43 +0200 | [diff] [blame] | 1985 | { |
| 1986 | struct dw_hdmi *hdmi = bridge->driver_private; |
| 1987 | struct drm_connector *connector = &hdmi->connector; |
Jose Abreu | b0febde | 2017-05-25 15:19:19 +0100 | [diff] [blame] | 1988 | enum drm_mode_status mode_status = MODE_OK; |
Romain Perier | 6ce2ca5 | 2017-04-07 14:17:43 +0200 | [diff] [blame] | 1989 | |
Jose Abreu | b0febde | 2017-05-25 15:19:19 +0100 | [diff] [blame] | 1990 | /* We don't support double-clocked modes */ |
| 1991 | if (mode->flags & DRM_MODE_FLAG_DBLCLK) |
| 1992 | return MODE_BAD; |
| 1993 | |
| 1994 | if (hdmi->plat_data->mode_valid) |
| 1995 | mode_status = hdmi->plat_data->mode_valid(connector, mode); |
| 1996 | |
| 1997 | return mode_status; |
Romain Perier | 6ce2ca5 | 2017-04-07 14:17:43 +0200 | [diff] [blame] | 1998 | } |
| 1999 | |
Laurent Pinchart | fd30b38 | 2017-01-17 10:28:58 +0200 | [diff] [blame] | 2000 | static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge, |
| 2001 | struct drm_display_mode *orig_mode, |
| 2002 | struct drm_display_mode *mode) |
| 2003 | { |
| 2004 | struct dw_hdmi *hdmi = bridge->driver_private; |
| 2005 | |
| 2006 | mutex_lock(&hdmi->mutex); |
| 2007 | |
| 2008 | /* Store the display mode for plugin/DKMS poweron events */ |
| 2009 | memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode)); |
| 2010 | |
| 2011 | mutex_unlock(&hdmi->mutex); |
| 2012 | } |
| 2013 | |
| 2014 | static void dw_hdmi_bridge_disable(struct drm_bridge *bridge) |
| 2015 | { |
| 2016 | struct dw_hdmi *hdmi = bridge->driver_private; |
| 2017 | |
| 2018 | mutex_lock(&hdmi->mutex); |
| 2019 | hdmi->disabled = true; |
| 2020 | dw_hdmi_update_power(hdmi); |
| 2021 | dw_hdmi_update_phy_mask(hdmi); |
| 2022 | mutex_unlock(&hdmi->mutex); |
| 2023 | } |
| 2024 | |
| 2025 | static void dw_hdmi_bridge_enable(struct drm_bridge *bridge) |
| 2026 | { |
| 2027 | struct dw_hdmi *hdmi = bridge->driver_private; |
| 2028 | |
| 2029 | mutex_lock(&hdmi->mutex); |
| 2030 | hdmi->disabled = false; |
| 2031 | dw_hdmi_update_power(hdmi); |
| 2032 | dw_hdmi_update_phy_mask(hdmi); |
| 2033 | mutex_unlock(&hdmi->mutex); |
| 2034 | } |
| 2035 | |
Ville Syrjälä | dae91e4 | 2015-12-15 12:21:02 +0100 | [diff] [blame] | 2036 | static const struct drm_bridge_funcs dw_hdmi_bridge_funcs = { |
Laurent Pinchart | d2ae94a | 2017-01-17 10:28:59 +0200 | [diff] [blame] | 2037 | .attach = dw_hdmi_bridge_attach, |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 2038 | .enable = dw_hdmi_bridge_enable, |
| 2039 | .disable = dw_hdmi_bridge_disable, |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 2040 | .mode_set = dw_hdmi_bridge_mode_set, |
Jose Abreu | b0febde | 2017-05-25 15:19:19 +0100 | [diff] [blame] | 2041 | .mode_valid = dw_hdmi_bridge_mode_valid, |
Andy Yan | 3d1b35a | 2014-12-05 14:25:05 +0800 | [diff] [blame] | 2042 | }; |
| 2043 | |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 2044 | static irqreturn_t dw_hdmi_i2c_irq(struct dw_hdmi *hdmi) |
| 2045 | { |
| 2046 | struct dw_hdmi_i2c *i2c = hdmi->i2c; |
| 2047 | unsigned int stat; |
| 2048 | |
| 2049 | stat = hdmi_readb(hdmi, HDMI_IH_I2CM_STAT0); |
| 2050 | if (!stat) |
| 2051 | return IRQ_NONE; |
| 2052 | |
| 2053 | hdmi_writeb(hdmi, stat, HDMI_IH_I2CM_STAT0); |
| 2054 | |
| 2055 | i2c->stat = stat; |
| 2056 | |
| 2057 | complete(&i2c->cmp); |
| 2058 | |
| 2059 | return IRQ_HANDLED; |
| 2060 | } |
| 2061 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 2062 | static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id) |
Russell King | d94905e | 2013-11-03 22:23:24 +0000 | [diff] [blame] | 2063 | { |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 2064 | struct dw_hdmi *hdmi = dev_id; |
Russell King | d94905e | 2013-11-03 22:23:24 +0000 | [diff] [blame] | 2065 | u8 intr_stat; |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 2066 | irqreturn_t ret = IRQ_NONE; |
| 2067 | |
| 2068 | if (hdmi->i2c) |
| 2069 | ret = dw_hdmi_i2c_irq(hdmi); |
Russell King | d94905e | 2013-11-03 22:23:24 +0000 | [diff] [blame] | 2070 | |
| 2071 | intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0); |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 2072 | if (intr_stat) { |
Russell King | d94905e | 2013-11-03 22:23:24 +0000 | [diff] [blame] | 2073 | hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0); |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 2074 | return IRQ_WAKE_THREAD; |
| 2075 | } |
Russell King | d94905e | 2013-11-03 22:23:24 +0000 | [diff] [blame] | 2076 | |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 2077 | return ret; |
Russell King | d94905e | 2013-11-03 22:23:24 +0000 | [diff] [blame] | 2078 | } |
| 2079 | |
Neil Armstrong | 386d329 | 2017-04-04 14:31:59 +0200 | [diff] [blame] | 2080 | void __dw_hdmi_setup_rx_sense(struct dw_hdmi *hdmi, bool hpd, bool rx_sense) |
| 2081 | { |
| 2082 | mutex_lock(&hdmi->mutex); |
| 2083 | |
| 2084 | if (!hdmi->force) { |
| 2085 | /* |
| 2086 | * If the RX sense status indicates we're disconnected, |
| 2087 | * clear the software rxsense status. |
| 2088 | */ |
| 2089 | if (!rx_sense) |
| 2090 | hdmi->rxsense = false; |
| 2091 | |
| 2092 | /* |
| 2093 | * Only set the software rxsense status when both |
| 2094 | * rxsense and hpd indicates we're connected. |
| 2095 | * This avoids what seems to be bad behaviour in |
| 2096 | * at least iMX6S versions of the phy. |
| 2097 | */ |
| 2098 | if (hpd) |
| 2099 | hdmi->rxsense = true; |
| 2100 | |
| 2101 | dw_hdmi_update_power(hdmi); |
| 2102 | dw_hdmi_update_phy_mask(hdmi); |
| 2103 | } |
| 2104 | mutex_unlock(&hdmi->mutex); |
| 2105 | } |
| 2106 | |
| 2107 | void dw_hdmi_setup_rx_sense(struct device *dev, bool hpd, bool rx_sense) |
| 2108 | { |
| 2109 | struct dw_hdmi *hdmi = dev_get_drvdata(dev); |
| 2110 | |
| 2111 | __dw_hdmi_setup_rx_sense(hdmi, hpd, rx_sense); |
| 2112 | } |
| 2113 | EXPORT_SYMBOL_GPL(dw_hdmi_setup_rx_sense); |
| 2114 | |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 2115 | static irqreturn_t dw_hdmi_irq(int irq, void *dev_id) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2116 | { |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 2117 | struct dw_hdmi *hdmi = dev_id; |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 2118 | u8 intr_stat, phy_int_pol, phy_pol_mask, phy_stat; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2119 | |
| 2120 | intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2121 | phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0); |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 2122 | phy_stat = hdmi_readb(hdmi, HDMI_PHY_STAT0); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2123 | |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 2124 | phy_pol_mask = 0; |
| 2125 | if (intr_stat & HDMI_IH_PHY_STAT0_HPD) |
| 2126 | phy_pol_mask |= HDMI_PHY_HPD; |
| 2127 | if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE0) |
| 2128 | phy_pol_mask |= HDMI_PHY_RX_SENSE0; |
| 2129 | if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE1) |
| 2130 | phy_pol_mask |= HDMI_PHY_RX_SENSE1; |
| 2131 | if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE2) |
| 2132 | phy_pol_mask |= HDMI_PHY_RX_SENSE2; |
| 2133 | if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE3) |
| 2134 | phy_pol_mask |= HDMI_PHY_RX_SENSE3; |
| 2135 | |
| 2136 | if (phy_pol_mask) |
| 2137 | hdmi_modb(hdmi, ~phy_int_pol, phy_pol_mask, HDMI_PHY_POL0); |
| 2138 | |
| 2139 | /* |
| 2140 | * RX sense tells us whether the TDMS transmitters are detecting |
| 2141 | * load - in other words, there's something listening on the |
| 2142 | * other end of the link. Use this to decide whether we should |
| 2143 | * power on the phy as HPD may be toggled by the sink to merely |
| 2144 | * ask the source to re-read the EDID. |
| 2145 | */ |
| 2146 | if (intr_stat & |
Russell King | e84b8d7 | 2017-07-31 15:29:41 +0100 | [diff] [blame] | 2147 | (HDMI_IH_PHY_STAT0_RX_SENSE | HDMI_IH_PHY_STAT0_HPD)) { |
Neil Armstrong | 386d329 | 2017-04-04 14:31:59 +0200 | [diff] [blame] | 2148 | __dw_hdmi_setup_rx_sense(hdmi, |
| 2149 | phy_stat & HDMI_PHY_HPD, |
| 2150 | phy_stat & HDMI_PHY_RX_SENSE); |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 2151 | |
Russell King | e84b8d7 | 2017-07-31 15:29:41 +0100 | [diff] [blame] | 2152 | if ((phy_stat & (HDMI_PHY_RX_SENSE | HDMI_PHY_HPD)) == 0) |
| 2153 | cec_notifier_set_phys_addr(hdmi->cec_notifier, |
| 2154 | CEC_PHYS_ADDR_INVALID); |
| 2155 | } |
| 2156 | |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 2157 | if (intr_stat & HDMI_IH_PHY_STAT0_HPD) { |
| 2158 | dev_dbg(hdmi->dev, "EVENT=%s\n", |
| 2159 | phy_int_pol & HDMI_PHY_HPD ? "plugin" : "plugout"); |
Laurent Pinchart | ba5d7e6 | 2017-01-17 10:28:56 +0200 | [diff] [blame] | 2160 | if (hdmi->bridge.dev) |
| 2161 | drm_helper_hpd_irq_event(hdmi->bridge.dev); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2162 | } |
| 2163 | |
| 2164 | hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0); |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 2165 | hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE), |
| 2166 | HDMI_IH_MUTE_PHY_STAT0); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2167 | |
| 2168 | return IRQ_HANDLED; |
| 2169 | } |
| 2170 | |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2171 | static const struct dw_hdmi_phy_data dw_hdmi_phys[] = { |
| 2172 | { |
| 2173 | .type = DW_HDMI_PHY_DWC_HDMI_TX_PHY, |
| 2174 | .name = "DWC HDMI TX PHY", |
Laurent Pinchart | b0e583e | 2017-03-06 01:35:39 +0200 | [diff] [blame] | 2175 | .gen = 1, |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2176 | }, { |
| 2177 | .type = DW_HDMI_PHY_DWC_MHL_PHY_HEAC, |
| 2178 | .name = "DWC MHL PHY + HEAC PHY", |
Laurent Pinchart | b0e583e | 2017-03-06 01:35:39 +0200 | [diff] [blame] | 2179 | .gen = 2, |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2180 | .has_svsret = true, |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 2181 | .configure = hdmi_phy_configure_dwc_hdmi_3d_tx, |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2182 | }, { |
| 2183 | .type = DW_HDMI_PHY_DWC_MHL_PHY, |
| 2184 | .name = "DWC MHL PHY", |
Laurent Pinchart | b0e583e | 2017-03-06 01:35:39 +0200 | [diff] [blame] | 2185 | .gen = 2, |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2186 | .has_svsret = true, |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 2187 | .configure = hdmi_phy_configure_dwc_hdmi_3d_tx, |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2188 | }, { |
| 2189 | .type = DW_HDMI_PHY_DWC_HDMI_3D_TX_PHY_HEAC, |
| 2190 | .name = "DWC HDMI 3D TX PHY + HEAC PHY", |
Laurent Pinchart | b0e583e | 2017-03-06 01:35:39 +0200 | [diff] [blame] | 2191 | .gen = 2, |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 2192 | .configure = hdmi_phy_configure_dwc_hdmi_3d_tx, |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2193 | }, { |
| 2194 | .type = DW_HDMI_PHY_DWC_HDMI_3D_TX_PHY, |
| 2195 | .name = "DWC HDMI 3D TX PHY", |
Laurent Pinchart | b0e583e | 2017-03-06 01:35:39 +0200 | [diff] [blame] | 2196 | .gen = 2, |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 2197 | .configure = hdmi_phy_configure_dwc_hdmi_3d_tx, |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2198 | }, { |
| 2199 | .type = DW_HDMI_PHY_DWC_HDMI20_TX_PHY, |
| 2200 | .name = "DWC HDMI 2.0 TX PHY", |
Laurent Pinchart | b0e583e | 2017-03-06 01:35:39 +0200 | [diff] [blame] | 2201 | .gen = 2, |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2202 | .has_svsret = true, |
Jose Abreu | c93f609 | 2017-06-23 10:36:44 +0100 | [diff] [blame] | 2203 | .configure = hdmi_phy_configure_dwc_hdmi_3d_tx, |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 2204 | }, { |
| 2205 | .type = DW_HDMI_PHY_VENDOR_PHY, |
| 2206 | .name = "Vendor PHY", |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2207 | } |
| 2208 | }; |
| 2209 | |
| 2210 | static int dw_hdmi_detect_phy(struct dw_hdmi *hdmi) |
| 2211 | { |
| 2212 | unsigned int i; |
| 2213 | u8 phy_type; |
| 2214 | |
| 2215 | phy_type = hdmi_readb(hdmi, HDMI_CONFIG2_ID); |
| 2216 | |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 2217 | if (phy_type == DW_HDMI_PHY_VENDOR_PHY) { |
| 2218 | /* Vendor PHYs require support from the glue layer. */ |
| 2219 | if (!hdmi->plat_data->phy_ops || !hdmi->plat_data->phy_name) { |
| 2220 | dev_err(hdmi->dev, |
| 2221 | "Vendor HDMI PHY not supported by glue layer\n"); |
| 2222 | return -ENODEV; |
| 2223 | } |
| 2224 | |
| 2225 | hdmi->phy.ops = hdmi->plat_data->phy_ops; |
| 2226 | hdmi->phy.data = hdmi->plat_data->phy_data; |
| 2227 | hdmi->phy.name = hdmi->plat_data->phy_name; |
| 2228 | return 0; |
| 2229 | } |
| 2230 | |
| 2231 | /* Synopsys PHYs are handled internally. */ |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2232 | for (i = 0; i < ARRAY_SIZE(dw_hdmi_phys); ++i) { |
| 2233 | if (dw_hdmi_phys[i].type == phy_type) { |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 2234 | hdmi->phy.ops = &dw_hdmi_synopsys_phy_ops; |
| 2235 | hdmi->phy.name = dw_hdmi_phys[i].name; |
| 2236 | hdmi->phy.data = (void *)&dw_hdmi_phys[i]; |
Kieran Bingham | 2ef9dfe | 2017-03-03 19:20:04 +0200 | [diff] [blame] | 2237 | |
| 2238 | if (!dw_hdmi_phys[i].configure && |
| 2239 | !hdmi->plat_data->configure_phy) { |
| 2240 | dev_err(hdmi->dev, "%s requires platform support\n", |
| 2241 | hdmi->phy.name); |
| 2242 | return -ENODEV; |
| 2243 | } |
| 2244 | |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2245 | return 0; |
| 2246 | } |
| 2247 | } |
| 2248 | |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 2249 | dev_err(hdmi->dev, "Unsupported HDMI PHY type (%02x)\n", phy_type); |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2250 | return -ENODEV; |
| 2251 | } |
| 2252 | |
Russell King | a616e63 | 2017-08-02 20:41:07 +0200 | [diff] [blame] | 2253 | static void dw_hdmi_cec_enable(struct dw_hdmi *hdmi) |
| 2254 | { |
| 2255 | mutex_lock(&hdmi->mutex); |
| 2256 | hdmi->mc_clkdis &= ~HDMI_MC_CLKDIS_CECCLK_DISABLE; |
| 2257 | hdmi_writeb(hdmi, hdmi->mc_clkdis, HDMI_MC_CLKDIS); |
| 2258 | mutex_unlock(&hdmi->mutex); |
| 2259 | } |
| 2260 | |
| 2261 | static void dw_hdmi_cec_disable(struct dw_hdmi *hdmi) |
| 2262 | { |
| 2263 | mutex_lock(&hdmi->mutex); |
| 2264 | hdmi->mc_clkdis |= HDMI_MC_CLKDIS_CECCLK_DISABLE; |
| 2265 | hdmi_writeb(hdmi, hdmi->mc_clkdis, HDMI_MC_CLKDIS); |
| 2266 | mutex_unlock(&hdmi->mutex); |
| 2267 | } |
| 2268 | |
| 2269 | static const struct dw_hdmi_cec_ops dw_hdmi_cec_ops = { |
| 2270 | .write = hdmi_writeb, |
| 2271 | .read = hdmi_readb, |
| 2272 | .enable = dw_hdmi_cec_enable, |
| 2273 | .disable = dw_hdmi_cec_disable, |
| 2274 | }; |
| 2275 | |
Neil Armstrong | 80e2f97 | 2017-03-03 19:20:06 +0200 | [diff] [blame] | 2276 | static const struct regmap_config hdmi_regmap_8bit_config = { |
| 2277 | .reg_bits = 32, |
| 2278 | .val_bits = 8, |
| 2279 | .reg_stride = 1, |
| 2280 | .max_register = HDMI_I2CM_FS_SCL_LCNT_0_ADDR, |
| 2281 | }; |
| 2282 | |
| 2283 | static const struct regmap_config hdmi_regmap_32bit_config = { |
| 2284 | .reg_bits = 32, |
| 2285 | .val_bits = 32, |
| 2286 | .reg_stride = 4, |
| 2287 | .max_register = HDMI_I2CM_FS_SCL_LCNT_0_ADDR << 2, |
| 2288 | }; |
| 2289 | |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2290 | static struct dw_hdmi * |
| 2291 | __dw_hdmi_probe(struct platform_device *pdev, |
| 2292 | const struct dw_hdmi_plat_data *plat_data) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2293 | { |
Laurent Pinchart | c608119 | 2017-01-17 10:28:57 +0200 | [diff] [blame] | 2294 | struct device *dev = &pdev->dev; |
Russell King | 17b5001 | 2013-11-03 11:23:34 +0000 | [diff] [blame] | 2295 | struct device_node *np = dev->of_node; |
Russell King | 7ed6c66 | 2013-11-07 16:01:45 +0000 | [diff] [blame] | 2296 | struct platform_device_info pdevinfo; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2297 | struct device_node *ddc_node; |
Russell King | a616e63 | 2017-08-02 20:41:07 +0200 | [diff] [blame] | 2298 | struct dw_hdmi_cec_data cec; |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 2299 | struct dw_hdmi *hdmi; |
Neil Armstrong | 80e2f97 | 2017-03-03 19:20:06 +0200 | [diff] [blame] | 2300 | struct resource *iores = NULL; |
Laurent Pinchart | c608119 | 2017-01-17 10:28:57 +0200 | [diff] [blame] | 2301 | int irq; |
Andy Yan | 3d1b35a | 2014-12-05 14:25:05 +0800 | [diff] [blame] | 2302 | int ret; |
Andy Yan | 0cd9d14 | 2014-12-05 14:28:24 +0800 | [diff] [blame] | 2303 | u32 val = 1; |
Laurent Pinchart | 0527e12 | 2017-01-17 10:29:03 +0200 | [diff] [blame] | 2304 | u8 prod_id0; |
| 2305 | u8 prod_id1; |
Kuninori Morimoto | 2761ba6 | 2016-11-08 01:00:57 +0000 | [diff] [blame] | 2306 | u8 config0; |
Laurent Pinchart | 0c67494 | 2017-01-17 10:29:04 +0200 | [diff] [blame] | 2307 | u8 config3; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2308 | |
Russell King | 17b5001 | 2013-11-03 11:23:34 +0000 | [diff] [blame] | 2309 | hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2310 | if (!hdmi) |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2311 | return ERR_PTR(-ENOMEM); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2312 | |
Andy Yan | 3d1b35a | 2014-12-05 14:25:05 +0800 | [diff] [blame] | 2313 | hdmi->plat_data = plat_data; |
Russell King | 17b5001 | 2013-11-03 11:23:34 +0000 | [diff] [blame] | 2314 | hdmi->dev = dev; |
Russell King | 4067838 | 2013-11-07 15:35:06 +0000 | [diff] [blame] | 2315 | hdmi->sample_rate = 48000; |
Russell King | b872a8e | 2015-06-05 12:22:46 +0100 | [diff] [blame] | 2316 | hdmi->disabled = true; |
Russell King | aeac23b | 2015-06-05 13:46:22 +0100 | [diff] [blame] | 2317 | hdmi->rxsense = true; |
| 2318 | hdmi->phy_mask = (u8)~(HDMI_PHY_HPD | HDMI_PHY_RX_SENSE); |
Russell King | 7cc4ab2 | 2017-07-31 15:29:46 +0100 | [diff] [blame] | 2319 | hdmi->mc_clkdis = 0x7f; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2320 | |
Russell King | b872a8e | 2015-06-05 12:22:46 +0100 | [diff] [blame] | 2321 | mutex_init(&hdmi->mutex); |
Russell King | 6bcf495 | 2015-02-02 11:01:08 +0000 | [diff] [blame] | 2322 | mutex_init(&hdmi->audio_mutex); |
Russell King | b90120a | 2015-03-27 12:59:58 +0000 | [diff] [blame] | 2323 | spin_lock_init(&hdmi->audio_lock); |
Russell King | 6bcf495 | 2015-02-02 11:01:08 +0000 | [diff] [blame] | 2324 | |
Philipp Zabel | b5d4590 | 2014-03-05 10:20:56 +0100 | [diff] [blame] | 2325 | ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2326 | if (ddc_node) { |
Vladimir Zapolskiy | 9f04a1f | 2016-08-16 23:26:43 +0300 | [diff] [blame] | 2327 | hdmi->ddc = of_get_i2c_adapter_by_node(ddc_node); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2328 | of_node_put(ddc_node); |
Andy Yan | c2c3848 | 2014-12-05 14:24:28 +0800 | [diff] [blame] | 2329 | if (!hdmi->ddc) { |
| 2330 | dev_dbg(hdmi->dev, "failed to read ddc node\n"); |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2331 | return ERR_PTR(-EPROBE_DEFER); |
Andy Yan | c2c3848 | 2014-12-05 14:24:28 +0800 | [diff] [blame] | 2332 | } |
| 2333 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2334 | } else { |
| 2335 | dev_dbg(hdmi->dev, "no ddc property found\n"); |
| 2336 | } |
| 2337 | |
Neil Armstrong | 80e2f97 | 2017-03-03 19:20:06 +0200 | [diff] [blame] | 2338 | if (!plat_data->regm) { |
| 2339 | const struct regmap_config *reg_config; |
| 2340 | |
| 2341 | of_property_read_u32(np, "reg-io-width", &val); |
| 2342 | switch (val) { |
| 2343 | case 4: |
| 2344 | reg_config = &hdmi_regmap_32bit_config; |
| 2345 | hdmi->reg_shift = 2; |
| 2346 | break; |
| 2347 | case 1: |
| 2348 | reg_config = &hdmi_regmap_8bit_config; |
| 2349 | break; |
| 2350 | default: |
| 2351 | dev_err(dev, "reg-io-width must be 1 or 4\n"); |
| 2352 | return ERR_PTR(-EINVAL); |
| 2353 | } |
| 2354 | |
| 2355 | iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 2356 | hdmi->regs = devm_ioremap_resource(dev, iores); |
| 2357 | if (IS_ERR(hdmi->regs)) { |
| 2358 | ret = PTR_ERR(hdmi->regs); |
| 2359 | goto err_res; |
| 2360 | } |
| 2361 | |
| 2362 | hdmi->regm = devm_regmap_init_mmio(dev, hdmi->regs, reg_config); |
| 2363 | if (IS_ERR(hdmi->regm)) { |
| 2364 | dev_err(dev, "Failed to configure regmap\n"); |
| 2365 | ret = PTR_ERR(hdmi->regm); |
| 2366 | goto err_res; |
| 2367 | } |
| 2368 | } else { |
| 2369 | hdmi->regm = plat_data->regm; |
Vladimir Zapolskiy | 9f04a1f | 2016-08-16 23:26:43 +0300 | [diff] [blame] | 2370 | } |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2371 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2372 | hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr"); |
| 2373 | if (IS_ERR(hdmi->isfr_clk)) { |
| 2374 | ret = PTR_ERR(hdmi->isfr_clk); |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 2375 | dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret); |
Vladimir Zapolskiy | 9f04a1f | 2016-08-16 23:26:43 +0300 | [diff] [blame] | 2376 | goto err_res; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2377 | } |
| 2378 | |
| 2379 | ret = clk_prepare_enable(hdmi->isfr_clk); |
| 2380 | if (ret) { |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 2381 | dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret); |
Vladimir Zapolskiy | 9f04a1f | 2016-08-16 23:26:43 +0300 | [diff] [blame] | 2382 | goto err_res; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2383 | } |
| 2384 | |
| 2385 | hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb"); |
| 2386 | if (IS_ERR(hdmi->iahb_clk)) { |
| 2387 | ret = PTR_ERR(hdmi->iahb_clk); |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 2388 | dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2389 | goto err_isfr; |
| 2390 | } |
| 2391 | |
| 2392 | ret = clk_prepare_enable(hdmi->iahb_clk); |
| 2393 | if (ret) { |
Andy Yan | b587833 | 2014-12-05 14:23:52 +0800 | [diff] [blame] | 2394 | dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2395 | goto err_isfr; |
| 2396 | } |
| 2397 | |
Pierre-Hugues Husson | ebe32c3 | 2017-11-25 21:18:44 +0100 | [diff] [blame] | 2398 | hdmi->cec_clk = devm_clk_get(hdmi->dev, "cec"); |
| 2399 | if (PTR_ERR(hdmi->cec_clk) == -ENOENT) { |
| 2400 | hdmi->cec_clk = NULL; |
| 2401 | } else if (IS_ERR(hdmi->cec_clk)) { |
| 2402 | ret = PTR_ERR(hdmi->cec_clk); |
| 2403 | if (ret != -EPROBE_DEFER) |
| 2404 | dev_err(hdmi->dev, "Cannot get HDMI cec clock: %d\n", |
| 2405 | ret); |
| 2406 | |
| 2407 | hdmi->cec_clk = NULL; |
| 2408 | goto err_iahb; |
| 2409 | } else { |
| 2410 | ret = clk_prepare_enable(hdmi->cec_clk); |
| 2411 | if (ret) { |
| 2412 | dev_err(hdmi->dev, "Cannot enable HDMI cec clock: %d\n", |
| 2413 | ret); |
| 2414 | goto err_iahb; |
| 2415 | } |
| 2416 | } |
| 2417 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2418 | /* Product and revision IDs */ |
Laurent Pinchart | be41fc5 | 2017-01-17 10:29:05 +0200 | [diff] [blame] | 2419 | hdmi->version = (hdmi_readb(hdmi, HDMI_DESIGN_ID) << 8) |
| 2420 | | (hdmi_readb(hdmi, HDMI_REVISION_ID) << 0); |
Laurent Pinchart | 0527e12 | 2017-01-17 10:29:03 +0200 | [diff] [blame] | 2421 | prod_id0 = hdmi_readb(hdmi, HDMI_PRODUCT_ID0); |
| 2422 | prod_id1 = hdmi_readb(hdmi, HDMI_PRODUCT_ID1); |
| 2423 | |
| 2424 | if (prod_id0 != HDMI_PRODUCT_ID0_HDMI_TX || |
| 2425 | (prod_id1 & ~HDMI_PRODUCT_ID1_HDCP) != HDMI_PRODUCT_ID1_HDMI_TX) { |
| 2426 | dev_err(dev, "Unsupported HDMI controller (%04x:%02x:%02x)\n", |
Laurent Pinchart | be41fc5 | 2017-01-17 10:29:05 +0200 | [diff] [blame] | 2427 | hdmi->version, prod_id0, prod_id1); |
Laurent Pinchart | 0527e12 | 2017-01-17 10:29:03 +0200 | [diff] [blame] | 2428 | ret = -ENODEV; |
| 2429 | goto err_iahb; |
| 2430 | } |
| 2431 | |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2432 | ret = dw_hdmi_detect_phy(hdmi); |
| 2433 | if (ret < 0) |
| 2434 | goto err_iahb; |
| 2435 | |
| 2436 | dev_info(dev, "Detected HDMI TX controller v%x.%03x %s HDCP (%s)\n", |
Laurent Pinchart | be41fc5 | 2017-01-17 10:29:05 +0200 | [diff] [blame] | 2437 | hdmi->version >> 12, hdmi->version & 0xfff, |
Laurent Pinchart | faba6c3 | 2017-01-17 10:29:06 +0200 | [diff] [blame] | 2438 | prod_id1 & HDMI_PRODUCT_ID1_HDCP ? "with" : "without", |
Laurent Pinchart | f1585f6 | 2017-03-06 01:36:15 +0200 | [diff] [blame] | 2439 | hdmi->phy.name); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2440 | |
| 2441 | initialize_hdmi_ih_mutes(hdmi); |
| 2442 | |
Laurent Pinchart | c608119 | 2017-01-17 10:28:57 +0200 | [diff] [blame] | 2443 | irq = platform_get_irq(pdev, 0); |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2444 | if (irq < 0) { |
| 2445 | ret = irq; |
Laurent Pinchart | c608119 | 2017-01-17 10:28:57 +0200 | [diff] [blame] | 2446 | goto err_iahb; |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2447 | } |
Laurent Pinchart | c608119 | 2017-01-17 10:28:57 +0200 | [diff] [blame] | 2448 | |
Philipp Zabel | 639a202 | 2015-01-07 13:43:50 +0100 | [diff] [blame] | 2449 | ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq, |
| 2450 | dw_hdmi_irq, IRQF_SHARED, |
| 2451 | dev_name(dev), hdmi); |
| 2452 | if (ret) |
Fabio Estevam | b33ef61 | 2015-01-27 10:54:12 -0200 | [diff] [blame] | 2453 | goto err_iahb; |
Philipp Zabel | 639a202 | 2015-01-07 13:43:50 +0100 | [diff] [blame] | 2454 | |
Russell King | e84b8d7 | 2017-07-31 15:29:41 +0100 | [diff] [blame] | 2455 | hdmi->cec_notifier = cec_notifier_get(dev); |
| 2456 | if (!hdmi->cec_notifier) { |
| 2457 | ret = -ENOMEM; |
| 2458 | goto err_iahb; |
| 2459 | } |
| 2460 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2461 | /* |
| 2462 | * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator |
| 2463 | * N and cts values before enabling phy |
| 2464 | */ |
| 2465 | hdmi_init_clk_regenerator(hdmi); |
| 2466 | |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 2467 | /* If DDC bus is not specified, try to register HDMI I2C bus */ |
| 2468 | if (!hdmi->ddc) { |
| 2469 | hdmi->ddc = dw_hdmi_i2c_adapter(hdmi); |
| 2470 | if (IS_ERR(hdmi->ddc)) |
| 2471 | hdmi->ddc = NULL; |
| 2472 | } |
| 2473 | |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2474 | hdmi->bridge.driver_private = hdmi; |
| 2475 | hdmi->bridge.funcs = &dw_hdmi_bridge_funcs; |
Arnd Bergmann | d5ad784 | 2017-01-23 13:20:38 +0100 | [diff] [blame] | 2476 | #ifdef CONFIG_OF |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2477 | hdmi->bridge.of_node = pdev->dev.of_node; |
Arnd Bergmann | d5ad784 | 2017-01-23 13:20:38 +0100 | [diff] [blame] | 2478 | #endif |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2479 | |
Laurent Pinchart | a23d626 | 2017-04-04 14:31:56 +0200 | [diff] [blame] | 2480 | dw_hdmi_setup_i2c(hdmi); |
Neil Armstrong | 386d329 | 2017-04-04 14:31:59 +0200 | [diff] [blame] | 2481 | if (hdmi->phy.ops->setup_hpd) |
| 2482 | hdmi->phy.ops->setup_hpd(hdmi, hdmi->phy.data); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2483 | |
Russell King | 7ed6c66 | 2013-11-07 16:01:45 +0000 | [diff] [blame] | 2484 | memset(&pdevinfo, 0, sizeof(pdevinfo)); |
| 2485 | pdevinfo.parent = dev; |
| 2486 | pdevinfo.id = PLATFORM_DEVID_AUTO; |
| 2487 | |
Kuninori Morimoto | 2761ba6 | 2016-11-08 01:00:57 +0000 | [diff] [blame] | 2488 | config0 = hdmi_readb(hdmi, HDMI_CONFIG0_ID); |
Laurent Pinchart | 0c67494 | 2017-01-17 10:29:04 +0200 | [diff] [blame] | 2489 | config3 = hdmi_readb(hdmi, HDMI_CONFIG3_ID); |
Kuninori Morimoto | 2761ba6 | 2016-11-08 01:00:57 +0000 | [diff] [blame] | 2490 | |
Neil Armstrong | 80e2f97 | 2017-03-03 19:20:06 +0200 | [diff] [blame] | 2491 | if (iores && config3 & HDMI_CONFIG3_AHBAUDDMA) { |
Kuninori Morimoto | 2761ba6 | 2016-11-08 01:00:57 +0000 | [diff] [blame] | 2492 | struct dw_hdmi_audio_data audio; |
| 2493 | |
Russell King | 7ed6c66 | 2013-11-07 16:01:45 +0000 | [diff] [blame] | 2494 | audio.phys = iores->start; |
| 2495 | audio.base = hdmi->regs; |
| 2496 | audio.irq = irq; |
| 2497 | audio.hdmi = hdmi; |
Russell King | f5ce405 | 2013-11-07 16:06:01 +0000 | [diff] [blame] | 2498 | audio.eld = hdmi->connector.eld; |
Romain Perier | a7d555d | 2017-04-14 10:31:12 +0200 | [diff] [blame] | 2499 | hdmi->enable_audio = dw_hdmi_ahb_audio_enable; |
| 2500 | hdmi->disable_audio = dw_hdmi_ahb_audio_disable; |
Russell King | 7ed6c66 | 2013-11-07 16:01:45 +0000 | [diff] [blame] | 2501 | |
| 2502 | pdevinfo.name = "dw-hdmi-ahb-audio"; |
| 2503 | pdevinfo.data = &audio; |
| 2504 | pdevinfo.size_data = sizeof(audio); |
| 2505 | pdevinfo.dma_mask = DMA_BIT_MASK(32); |
| 2506 | hdmi->audio = platform_device_register_full(&pdevinfo); |
Kuninori Morimoto | 2761ba6 | 2016-11-08 01:00:57 +0000 | [diff] [blame] | 2507 | } else if (config0 & HDMI_CONFIG0_I2S) { |
| 2508 | struct dw_hdmi_i2s_audio_data audio; |
| 2509 | |
| 2510 | audio.hdmi = hdmi; |
| 2511 | audio.write = hdmi_writeb; |
| 2512 | audio.read = hdmi_readb; |
Romain Perier | a7d555d | 2017-04-14 10:31:12 +0200 | [diff] [blame] | 2513 | hdmi->enable_audio = dw_hdmi_i2s_audio_enable; |
Romain Perier | 57fbc05 | 2017-04-20 14:34:34 +0530 | [diff] [blame] | 2514 | hdmi->disable_audio = dw_hdmi_i2s_audio_disable; |
Kuninori Morimoto | 2761ba6 | 2016-11-08 01:00:57 +0000 | [diff] [blame] | 2515 | |
| 2516 | pdevinfo.name = "dw-hdmi-i2s-audio"; |
| 2517 | pdevinfo.data = &audio; |
| 2518 | pdevinfo.size_data = sizeof(audio); |
| 2519 | pdevinfo.dma_mask = DMA_BIT_MASK(32); |
| 2520 | hdmi->audio = platform_device_register_full(&pdevinfo); |
Russell King | 7ed6c66 | 2013-11-07 16:01:45 +0000 | [diff] [blame] | 2521 | } |
| 2522 | |
Russell King | a616e63 | 2017-08-02 20:41:07 +0200 | [diff] [blame] | 2523 | if (config0 & HDMI_CONFIG0_CEC) { |
| 2524 | cec.hdmi = hdmi; |
| 2525 | cec.ops = &dw_hdmi_cec_ops; |
| 2526 | cec.irq = irq; |
| 2527 | |
| 2528 | pdevinfo.name = "dw-hdmi-cec"; |
| 2529 | pdevinfo.data = &cec; |
| 2530 | pdevinfo.size_data = sizeof(cec); |
| 2531 | pdevinfo.dma_mask = 0; |
| 2532 | |
| 2533 | hdmi->cec = platform_device_register_full(&pdevinfo); |
| 2534 | } |
| 2535 | |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 2536 | /* Reset HDMI DDC I2C master controller and mute I2CM interrupts */ |
| 2537 | if (hdmi->i2c) |
| 2538 | dw_hdmi_i2c_init(hdmi); |
| 2539 | |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2540 | return hdmi; |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2541 | |
| 2542 | err_iahb: |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 2543 | if (hdmi->i2c) { |
| 2544 | i2c_del_adapter(&hdmi->i2c->adap); |
| 2545 | hdmi->ddc = NULL; |
| 2546 | } |
| 2547 | |
Russell King | e84b8d7 | 2017-07-31 15:29:41 +0100 | [diff] [blame] | 2548 | if (hdmi->cec_notifier) |
| 2549 | cec_notifier_put(hdmi->cec_notifier); |
| 2550 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2551 | clk_disable_unprepare(hdmi->iahb_clk); |
Pierre-Hugues Husson | ebe32c3 | 2017-11-25 21:18:44 +0100 | [diff] [blame] | 2552 | if (hdmi->cec_clk) |
| 2553 | clk_disable_unprepare(hdmi->cec_clk); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2554 | err_isfr: |
| 2555 | clk_disable_unprepare(hdmi->isfr_clk); |
Vladimir Zapolskiy | 9f04a1f | 2016-08-16 23:26:43 +0300 | [diff] [blame] | 2556 | err_res: |
| 2557 | i2c_put_adapter(hdmi->ddc); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2558 | |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2559 | return ERR_PTR(ret); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2560 | } |
| 2561 | |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2562 | static void __dw_hdmi_remove(struct dw_hdmi *hdmi) |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2563 | { |
Russell King | 7ed6c66 | 2013-11-07 16:01:45 +0000 | [diff] [blame] | 2564 | if (hdmi->audio && !IS_ERR(hdmi->audio)) |
| 2565 | platform_device_unregister(hdmi->audio); |
Russell King | a616e63 | 2017-08-02 20:41:07 +0200 | [diff] [blame] | 2566 | if (!IS_ERR(hdmi->cec)) |
| 2567 | platform_device_unregister(hdmi->cec); |
Russell King | 7ed6c66 | 2013-11-07 16:01:45 +0000 | [diff] [blame] | 2568 | |
Russell King | d94905e | 2013-11-03 22:23:24 +0000 | [diff] [blame] | 2569 | /* Disable all interrupts */ |
| 2570 | hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0); |
| 2571 | |
Hans Verkuil | e383bf8 | 2017-08-07 09:20:35 +0200 | [diff] [blame] | 2572 | if (hdmi->cec_notifier) |
| 2573 | cec_notifier_put(hdmi->cec_notifier); |
| 2574 | |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2575 | clk_disable_unprepare(hdmi->iahb_clk); |
| 2576 | clk_disable_unprepare(hdmi->isfr_clk); |
Pierre-Hugues Husson | ebe32c3 | 2017-11-25 21:18:44 +0100 | [diff] [blame] | 2577 | if (hdmi->cec_clk) |
| 2578 | clk_disable_unprepare(hdmi->cec_clk); |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 2579 | |
| 2580 | if (hdmi->i2c) |
| 2581 | i2c_del_adapter(&hdmi->i2c->adap); |
| 2582 | else |
| 2583 | i2c_put_adapter(hdmi->ddc); |
Russell King | 17b5001 | 2013-11-03 11:23:34 +0000 | [diff] [blame] | 2584 | } |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2585 | |
| 2586 | /* ----------------------------------------------------------------------------- |
| 2587 | * Probe/remove API, used from platforms based on the DRM bridge API. |
| 2588 | */ |
Jernej Skrabec | eea034a | 2018-02-14 21:08:59 +0100 | [diff] [blame] | 2589 | struct dw_hdmi *dw_hdmi_probe(struct platform_device *pdev, |
| 2590 | const struct dw_hdmi_plat_data *plat_data) |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2591 | { |
| 2592 | struct dw_hdmi *hdmi; |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2593 | |
| 2594 | hdmi = __dw_hdmi_probe(pdev, plat_data); |
| 2595 | if (IS_ERR(hdmi)) |
Jernej Skrabec | eea034a | 2018-02-14 21:08:59 +0100 | [diff] [blame] | 2596 | return hdmi; |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2597 | |
Inki Dae | b678682 | 2017-07-03 17:42:25 +0900 | [diff] [blame] | 2598 | drm_bridge_add(&hdmi->bridge); |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2599 | |
Jernej Skrabec | eea034a | 2018-02-14 21:08:59 +0100 | [diff] [blame] | 2600 | return hdmi; |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2601 | } |
| 2602 | EXPORT_SYMBOL_GPL(dw_hdmi_probe); |
| 2603 | |
Jernej Skrabec | eea034a | 2018-02-14 21:08:59 +0100 | [diff] [blame] | 2604 | void dw_hdmi_remove(struct dw_hdmi *hdmi) |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2605 | { |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2606 | drm_bridge_remove(&hdmi->bridge); |
| 2607 | |
| 2608 | __dw_hdmi_remove(hdmi); |
| 2609 | } |
| 2610 | EXPORT_SYMBOL_GPL(dw_hdmi_remove); |
| 2611 | |
| 2612 | /* ----------------------------------------------------------------------------- |
| 2613 | * Bind/unbind API, used from platforms based on the component framework. |
| 2614 | */ |
Jernej Skrabec | eea034a | 2018-02-14 21:08:59 +0100 | [diff] [blame] | 2615 | struct dw_hdmi *dw_hdmi_bind(struct platform_device *pdev, |
| 2616 | struct drm_encoder *encoder, |
| 2617 | const struct dw_hdmi_plat_data *plat_data) |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2618 | { |
| 2619 | struct dw_hdmi *hdmi; |
| 2620 | int ret; |
| 2621 | |
| 2622 | hdmi = __dw_hdmi_probe(pdev, plat_data); |
| 2623 | if (IS_ERR(hdmi)) |
Jernej Skrabec | eea034a | 2018-02-14 21:08:59 +0100 | [diff] [blame] | 2624 | return hdmi; |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2625 | |
| 2626 | ret = drm_bridge_attach(encoder, &hdmi->bridge, NULL); |
| 2627 | if (ret) { |
Jernej Skrabec | eea034a | 2018-02-14 21:08:59 +0100 | [diff] [blame] | 2628 | dw_hdmi_remove(hdmi); |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2629 | DRM_ERROR("Failed to initialize bridge with drm\n"); |
Jernej Skrabec | eea034a | 2018-02-14 21:08:59 +0100 | [diff] [blame] | 2630 | return ERR_PTR(ret); |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2631 | } |
| 2632 | |
Jernej Skrabec | eea034a | 2018-02-14 21:08:59 +0100 | [diff] [blame] | 2633 | return hdmi; |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2634 | } |
| 2635 | EXPORT_SYMBOL_GPL(dw_hdmi_bind); |
| 2636 | |
Jernej Skrabec | eea034a | 2018-02-14 21:08:59 +0100 | [diff] [blame] | 2637 | void dw_hdmi_unbind(struct dw_hdmi *hdmi) |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2638 | { |
Laurent Pinchart | 69497eb | 2017-01-17 10:29:00 +0200 | [diff] [blame] | 2639 | __dw_hdmi_remove(hdmi); |
| 2640 | } |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 2641 | EXPORT_SYMBOL_GPL(dw_hdmi_unbind); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2642 | |
| 2643 | MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>"); |
Andy Yan | 3d1b35a | 2014-12-05 14:25:05 +0800 | [diff] [blame] | 2644 | MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>"); |
| 2645 | MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>"); |
Vladimir Zapolskiy | 3efc2fa | 2016-08-24 08:46:37 +0300 | [diff] [blame] | 2646 | MODULE_AUTHOR("Vladimir Zapolskiy <vladimir_zapolskiy@mentor.com>"); |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 2647 | MODULE_DESCRIPTION("DW HDMI transmitter driver"); |
Fabio Estevam | 9aaf880 | 2013-11-29 08:46:32 -0200 | [diff] [blame] | 2648 | MODULE_LICENSE("GPL"); |
Andy Yan | b21f4b6 | 2014-12-05 14:26:31 +0800 | [diff] [blame] | 2649 | MODULE_ALIAS("platform:dw-hdmi"); |