blob: 40a5e6ef6f2c858fabe5908fb40a6f93dd0b9846 [file] [log] [blame]
Mark Yao2048e322014-08-22 18:36:26 +08001/*
2 * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3 * Author:Mark Yao <mark.yao@rock-chips.com>
4 *
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <drm/drm.h>
16#include <drm/drmP.h>
Mark Yao63ebb9f2015-11-30 18:22:42 +080017#include <drm/drm_atomic.h>
Mark Yao2048e322014-08-22 18:36:26 +080018#include <drm/drm_crtc.h>
19#include <drm/drm_crtc_helper.h>
Tomasz Figa47a7eb42016-09-14 21:54:57 +090020#include <drm/drm_flip_work.h>
Mark Yao2048e322014-08-22 18:36:26 +080021#include <drm/drm_plane_helper.h>
Sean Paul6cca3862017-03-06 15:02:26 -050022#ifdef CONFIG_DRM_ANALOGIX_DP
Tomeu Vizoso3190e582017-03-03 14:39:36 +010023#include <drm/bridge/analogix_dp.h>
Sean Paul6cca3862017-03-06 15:02:26 -050024#endif
Mark Yao2048e322014-08-22 18:36:26 +080025
26#include <linux/kernel.h>
Paul Gortmaker00fe6142015-05-01 20:02:30 -040027#include <linux/module.h>
Mark Yao2048e322014-08-22 18:36:26 +080028#include <linux/platform_device.h>
29#include <linux/clk.h>
Tomasz Figa7caecdb2016-09-14 21:54:56 +090030#include <linux/iopoll.h>
Mark Yao2048e322014-08-22 18:36:26 +080031#include <linux/of.h>
32#include <linux/of_device.h>
33#include <linux/pm_runtime.h>
34#include <linux/component.h>
35
36#include <linux/reset.h>
37#include <linux/delay.h>
38
39#include "rockchip_drm_drv.h"
40#include "rockchip_drm_gem.h"
41#include "rockchip_drm_fb.h"
Yakir Yang5182c1a2016-07-24 14:57:44 +080042#include "rockchip_drm_psr.h"
Mark Yao2048e322014-08-22 18:36:26 +080043#include "rockchip_drm_vop.h"
44
Mark Yaod49463e2016-04-20 14:18:15 +080045#define __REG_SET_RELAXED(x, off, mask, shift, v, write_mask) \
46 vop_mask_write(x, off, mask, shift, v, write_mask, true)
47
48#define __REG_SET_NORMAL(x, off, mask, shift, v, write_mask) \
49 vop_mask_write(x, off, mask, shift, v, write_mask, false)
Mark Yao2048e322014-08-22 18:36:26 +080050
51#define REG_SET(x, base, reg, v, mode) \
Mark Yaod49463e2016-04-20 14:18:15 +080052 __REG_SET_##mode(x, base + reg.offset, \
53 reg.mask, reg.shift, v, reg.write_mask)
John Keepingc7647f82016-01-12 18:05:18 +000054#define REG_SET_MASK(x, base, reg, mask, v, mode) \
Mark Yaod49463e2016-04-20 14:18:15 +080055 __REG_SET_##mode(x, base + reg.offset, \
56 mask, reg.shift, v, reg.write_mask)
Mark Yao2048e322014-08-22 18:36:26 +080057
58#define VOP_WIN_SET(x, win, name, v) \
59 REG_SET(x, win->base, win->phy->name, v, RELAXED)
Mark Yao4c156c22015-06-26 17:14:46 +080060#define VOP_SCL_SET(x, win, name, v) \
61 REG_SET(x, win->base, win->phy->scl->name, v, RELAXED)
Mark Yao1194fff2015-12-15 09:08:43 +080062#define VOP_SCL_SET_EXT(x, win, name, v) \
63 REG_SET(x, win->base, win->phy->scl->ext->name, v, RELAXED)
Mark Yao2048e322014-08-22 18:36:26 +080064#define VOP_CTRL_SET(x, name, v) \
65 REG_SET(x, 0, (x)->data->ctrl->name, v, NORMAL)
66
Mark Yaodbb3d942015-12-15 08:36:55 +080067#define VOP_INTR_GET(vop, name) \
68 vop_read_reg(vop, 0, &vop->data->ctrl->name)
69
John Keepingc7647f82016-01-12 18:05:18 +000070#define VOP_INTR_SET(vop, name, mask, v) \
71 REG_SET_MASK(vop, 0, vop->data->intr->name, mask, v, NORMAL)
Mark Yaodbb3d942015-12-15 08:36:55 +080072#define VOP_INTR_SET_TYPE(vop, name, type, v) \
73 do { \
John Keepingc7647f82016-01-12 18:05:18 +000074 int i, reg = 0, mask = 0; \
Mark Yaodbb3d942015-12-15 08:36:55 +080075 for (i = 0; i < vop->data->intr->nintrs; i++) { \
John Keepingc7647f82016-01-12 18:05:18 +000076 if (vop->data->intr->intrs[i] & type) { \
Mark Yaodbb3d942015-12-15 08:36:55 +080077 reg |= (v) << i; \
John Keepingc7647f82016-01-12 18:05:18 +000078 mask |= 1 << i; \
79 } \
Mark Yaodbb3d942015-12-15 08:36:55 +080080 } \
John Keepingc7647f82016-01-12 18:05:18 +000081 VOP_INTR_SET(vop, name, mask, reg); \
Mark Yaodbb3d942015-12-15 08:36:55 +080082 } while (0)
83#define VOP_INTR_GET_TYPE(vop, name, type) \
84 vop_get_intr_type(vop, &vop->data->intr->name, type)
85
Mark Yao2048e322014-08-22 18:36:26 +080086#define VOP_WIN_GET(x, win, name) \
87 vop_read_reg(x, win->base, &win->phy->name)
88
89#define VOP_WIN_GET_YRGBADDR(vop, win) \
90 vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
91
92#define to_vop(x) container_of(x, struct vop, crtc)
93#define to_vop_win(x) container_of(x, struct vop_win, base)
94
Tomasz Figa47a7eb42016-09-14 21:54:57 +090095enum vop_pending {
96 VOP_PENDING_FB_UNREF,
97};
98
Mark Yao2048e322014-08-22 18:36:26 +080099struct vop_win {
100 struct drm_plane base;
101 const struct vop_win_data *data;
102 struct vop *vop;
Mark Yao2048e322014-08-22 18:36:26 +0800103};
104
105struct vop {
106 struct drm_crtc crtc;
107 struct device *dev;
108 struct drm_device *drm_dev;
Mark Yao31e980c2015-01-22 14:37:56 +0800109 bool is_enabled;
Mark Yao2048e322014-08-22 18:36:26 +0800110
Mark Yao2048e322014-08-22 18:36:26 +0800111 /* mutex vsync_ work */
112 struct mutex vsync_mutex;
113 bool vsync_work_pending;
Mark Yao10672192015-02-04 13:10:31 +0800114 struct completion dsp_hold_completion;
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200115
116 /* protected by dev->event_lock */
Mark Yao63ebb9f2015-11-30 18:22:42 +0800117 struct drm_pending_vblank_event *event;
Mark Yao2048e322014-08-22 18:36:26 +0800118
Tomasz Figa47a7eb42016-09-14 21:54:57 +0900119 struct drm_flip_work fb_unref_work;
120 unsigned long pending;
121
Yakir Yang69c34e42016-07-24 14:57:40 +0800122 struct completion line_flag_completion;
123
Mark Yao2048e322014-08-22 18:36:26 +0800124 const struct vop_data *data;
125
126 uint32_t *regsbak;
127 void __iomem *regs;
128
129 /* physical map length of vop register */
130 uint32_t len;
131
132 /* one time only one process allowed to config the register */
133 spinlock_t reg_lock;
134 /* lock vop irq reg */
135 spinlock_t irq_lock;
136
137 unsigned int irq;
138
139 /* vop AHP clk */
140 struct clk *hclk;
141 /* vop dclk */
142 struct clk *dclk;
143 /* vop share memory frequency */
144 struct clk *aclk;
145
146 /* vop dclk reset */
147 struct reset_control *dclk_rst;
148
Mark Yao2048e322014-08-22 18:36:26 +0800149 struct vop_win win[];
150};
151
Mark Yao2048e322014-08-22 18:36:26 +0800152static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
153{
154 writel(v, vop->regs + offset);
155 vop->regsbak[offset >> 2] = v;
156}
157
158static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
159{
160 return readl(vop->regs + offset);
161}
162
163static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
164 const struct vop_reg *reg)
165{
166 return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
167}
168
Mark Yao2048e322014-08-22 18:36:26 +0800169static inline void vop_mask_write(struct vop *vop, uint32_t offset,
Mark Yaod49463e2016-04-20 14:18:15 +0800170 uint32_t mask, uint32_t shift, uint32_t v,
171 bool write_mask, bool relaxed)
Mark Yao2048e322014-08-22 18:36:26 +0800172{
Mark Yaod49463e2016-04-20 14:18:15 +0800173 if (!mask)
174 return;
175
176 if (write_mask) {
177 v = ((v << shift) & 0xffff) | (mask << (shift + 16));
178 } else {
Mark Yao2048e322014-08-22 18:36:26 +0800179 uint32_t cached_val = vop->regsbak[offset >> 2];
180
Mark Yaod49463e2016-04-20 14:18:15 +0800181 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
182 vop->regsbak[offset >> 2] = v;
Mark Yao2048e322014-08-22 18:36:26 +0800183 }
Mark Yao2048e322014-08-22 18:36:26 +0800184
Mark Yaod49463e2016-04-20 14:18:15 +0800185 if (relaxed)
186 writel_relaxed(v, vop->regs + offset);
187 else
188 writel(v, vop->regs + offset);
Mark Yao2048e322014-08-22 18:36:26 +0800189}
190
Mark Yaodbb3d942015-12-15 08:36:55 +0800191static inline uint32_t vop_get_intr_type(struct vop *vop,
192 const struct vop_reg *reg, int type)
193{
194 uint32_t i, ret = 0;
195 uint32_t regs = vop_read_reg(vop, 0, reg);
196
197 for (i = 0; i < vop->data->intr->nintrs; i++) {
198 if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
199 ret |= vop->data->intr->intrs[i];
200 }
201
202 return ret;
203}
204
Mark Yao0cf33fe2015-12-14 18:14:36 +0800205static inline void vop_cfg_done(struct vop *vop)
206{
207 VOP_CTRL_SET(vop, cfg_done, 1);
208}
209
Tomasz Figa85a359f2015-05-11 19:55:39 +0900210static bool has_rb_swapped(uint32_t format)
211{
212 switch (format) {
213 case DRM_FORMAT_XBGR8888:
214 case DRM_FORMAT_ABGR8888:
215 case DRM_FORMAT_BGR888:
216 case DRM_FORMAT_BGR565:
217 return true;
218 default:
219 return false;
220 }
221}
222
Mark Yao2048e322014-08-22 18:36:26 +0800223static enum vop_data_format vop_convert_format(uint32_t format)
224{
225 switch (format) {
226 case DRM_FORMAT_XRGB8888:
227 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900228 case DRM_FORMAT_XBGR8888:
229 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800230 return VOP_FMT_ARGB8888;
231 case DRM_FORMAT_RGB888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900232 case DRM_FORMAT_BGR888:
Mark Yao2048e322014-08-22 18:36:26 +0800233 return VOP_FMT_RGB888;
234 case DRM_FORMAT_RGB565:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900235 case DRM_FORMAT_BGR565:
Mark Yao2048e322014-08-22 18:36:26 +0800236 return VOP_FMT_RGB565;
237 case DRM_FORMAT_NV12:
238 return VOP_FMT_YUV420SP;
239 case DRM_FORMAT_NV16:
240 return VOP_FMT_YUV422SP;
241 case DRM_FORMAT_NV24:
242 return VOP_FMT_YUV444SP;
243 default:
Sean Paulee4d7892016-08-12 13:00:54 -0400244 DRM_ERROR("unsupported format[%08x]\n", format);
Mark Yao2048e322014-08-22 18:36:26 +0800245 return -EINVAL;
246 }
247}
248
Mark Yao84c7f8c2015-07-20 16:16:49 +0800249static bool is_yuv_support(uint32_t format)
250{
251 switch (format) {
252 case DRM_FORMAT_NV12:
253 case DRM_FORMAT_NV16:
254 case DRM_FORMAT_NV24:
255 return true;
256 default:
257 return false;
258 }
259}
260
Mark Yao2048e322014-08-22 18:36:26 +0800261static bool is_alpha_support(uint32_t format)
262{
263 switch (format) {
264 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900265 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800266 return true;
267 default:
268 return false;
269 }
270}
271
Mark Yao4c156c22015-06-26 17:14:46 +0800272static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
273 uint32_t dst, bool is_horizontal,
274 int vsu_mode, int *vskiplines)
275{
276 uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
277
278 if (is_horizontal) {
279 if (mode == SCALE_UP)
280 val = GET_SCL_FT_BIC(src, dst);
281 else if (mode == SCALE_DOWN)
282 val = GET_SCL_FT_BILI_DN(src, dst);
283 } else {
284 if (mode == SCALE_UP) {
285 if (vsu_mode == SCALE_UP_BIL)
286 val = GET_SCL_FT_BILI_UP(src, dst);
287 else
288 val = GET_SCL_FT_BIC(src, dst);
289 } else if (mode == SCALE_DOWN) {
290 if (vskiplines) {
291 *vskiplines = scl_get_vskiplines(src, dst);
292 val = scl_get_bili_dn_vskip(src, dst,
293 *vskiplines);
294 } else {
295 val = GET_SCL_FT_BILI_DN(src, dst);
296 }
297 }
298 }
299
300 return val;
301}
302
303static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
304 uint32_t src_w, uint32_t src_h, uint32_t dst_w,
305 uint32_t dst_h, uint32_t pixel_format)
306{
307 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
308 uint16_t cbcr_hor_scl_mode = SCALE_NONE;
309 uint16_t cbcr_ver_scl_mode = SCALE_NONE;
310 int hsub = drm_format_horz_chroma_subsampling(pixel_format);
311 int vsub = drm_format_vert_chroma_subsampling(pixel_format);
312 bool is_yuv = is_yuv_support(pixel_format);
313 uint16_t cbcr_src_w = src_w / hsub;
314 uint16_t cbcr_src_h = src_h / vsub;
315 uint16_t vsu_mode;
316 uint16_t lb_mode;
317 uint32_t val;
Mark Yao2db00cf2016-04-29 15:39:53 +0800318 int vskiplines = 0;
Mark Yao4c156c22015-06-26 17:14:46 +0800319
320 if (dst_w > 3840) {
Sean Paulee4d7892016-08-12 13:00:54 -0400321 DRM_DEV_ERROR(vop->dev, "Maximum dst width (3840) exceeded\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800322 return;
323 }
324
Mark Yao1194fff2015-12-15 09:08:43 +0800325 if (!win->phy->scl->ext) {
326 VOP_SCL_SET(vop, win, scale_yrgb_x,
327 scl_cal_scale2(src_w, dst_w));
328 VOP_SCL_SET(vop, win, scale_yrgb_y,
329 scl_cal_scale2(src_h, dst_h));
330 if (is_yuv) {
331 VOP_SCL_SET(vop, win, scale_cbcr_x,
Mark Yaoee8662f2016-06-06 15:58:46 +0800332 scl_cal_scale2(cbcr_src_w, dst_w));
Mark Yao1194fff2015-12-15 09:08:43 +0800333 VOP_SCL_SET(vop, win, scale_cbcr_y,
Mark Yaoee8662f2016-06-06 15:58:46 +0800334 scl_cal_scale2(cbcr_src_h, dst_h));
Mark Yao1194fff2015-12-15 09:08:43 +0800335 }
336 return;
337 }
338
Mark Yao4c156c22015-06-26 17:14:46 +0800339 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
340 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
341
342 if (is_yuv) {
343 cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
344 cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
345 if (cbcr_hor_scl_mode == SCALE_DOWN)
346 lb_mode = scl_vop_cal_lb_mode(dst_w, true);
347 else
348 lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
349 } else {
350 if (yrgb_hor_scl_mode == SCALE_DOWN)
351 lb_mode = scl_vop_cal_lb_mode(dst_w, false);
352 else
353 lb_mode = scl_vop_cal_lb_mode(src_w, false);
354 }
355
Mark Yao1194fff2015-12-15 09:08:43 +0800356 VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800357 if (lb_mode == LB_RGB_3840X2) {
358 if (yrgb_ver_scl_mode != SCALE_NONE) {
Sean Paulee4d7892016-08-12 13:00:54 -0400359 DRM_DEV_ERROR(vop->dev, "not allow yrgb ver scale\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800360 return;
361 }
362 if (cbcr_ver_scl_mode != SCALE_NONE) {
Sean Paulee4d7892016-08-12 13:00:54 -0400363 DRM_DEV_ERROR(vop->dev, "not allow cbcr ver scale\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800364 return;
365 }
366 vsu_mode = SCALE_UP_BIL;
367 } else if (lb_mode == LB_RGB_2560X4) {
368 vsu_mode = SCALE_UP_BIL;
369 } else {
370 vsu_mode = SCALE_UP_BIC;
371 }
372
373 val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
374 true, 0, NULL);
375 VOP_SCL_SET(vop, win, scale_yrgb_x, val);
376 val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
377 false, vsu_mode, &vskiplines);
378 VOP_SCL_SET(vop, win, scale_yrgb_y, val);
379
Mark Yao1194fff2015-12-15 09:08:43 +0800380 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
381 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
Mark Yao4c156c22015-06-26 17:14:46 +0800382
Mark Yao1194fff2015-12-15 09:08:43 +0800383 VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
384 VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
385 VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
386 VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
387 VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800388 if (is_yuv) {
389 val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
390 dst_w, true, 0, NULL);
391 VOP_SCL_SET(vop, win, scale_cbcr_x, val);
392 val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
393 dst_h, false, vsu_mode, &vskiplines);
394 VOP_SCL_SET(vop, win, scale_cbcr_y, val);
395
Mark Yao1194fff2015-12-15 09:08:43 +0800396 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
397 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
398 VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
399 VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
400 VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
401 VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
402 VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800403 }
404}
405
Mark Yao10672192015-02-04 13:10:31 +0800406static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
407{
408 unsigned long flags;
409
410 if (WARN_ON(!vop->is_enabled))
411 return;
412
413 spin_lock_irqsave(&vop->irq_lock, flags);
414
Tomasz Figafa374102016-09-14 21:54:54 +0900415 VOP_INTR_SET_TYPE(vop, clear, DSP_HOLD_VALID_INTR, 1);
Mark Yaodbb3d942015-12-15 08:36:55 +0800416 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
Mark Yao10672192015-02-04 13:10:31 +0800417
418 spin_unlock_irqrestore(&vop->irq_lock, flags);
419}
420
421static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
422{
423 unsigned long flags;
424
425 if (WARN_ON(!vop->is_enabled))
426 return;
427
428 spin_lock_irqsave(&vop->irq_lock, flags);
429
Mark Yaodbb3d942015-12-15 08:36:55 +0800430 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
Mark Yao10672192015-02-04 13:10:31 +0800431
432 spin_unlock_irqrestore(&vop->irq_lock, flags);
433}
434
Yakir Yang69c34e42016-07-24 14:57:40 +0800435/*
436 * (1) each frame starts at the start of the Vsync pulse which is signaled by
437 * the "FRAME_SYNC" interrupt.
438 * (2) the active data region of each frame ends at dsp_vact_end
439 * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
440 * to get "LINE_FLAG" interrupt at the end of the active on screen data.
441 *
442 * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
443 * Interrupts
444 * LINE_FLAG -------------------------------+
445 * FRAME_SYNC ----+ |
446 * | |
447 * v v
448 * | Vsync | Vbp | Vactive | Vfp |
449 * ^ ^ ^ ^
450 * | | | |
451 * | | | |
452 * dsp_vs_end ------------+ | | | VOP_DSP_VTOTAL_VS_END
453 * dsp_vact_start --------------+ | | VOP_DSP_VACT_ST_END
454 * dsp_vact_end ----------------------------+ | VOP_DSP_VACT_ST_END
455 * dsp_total -------------------------------------+ VOP_DSP_VTOTAL_VS_END
456 */
457static bool vop_line_flag_irq_is_enabled(struct vop *vop)
458{
459 uint32_t line_flag_irq;
460 unsigned long flags;
461
462 spin_lock_irqsave(&vop->irq_lock, flags);
463
464 line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
465
466 spin_unlock_irqrestore(&vop->irq_lock, flags);
467
468 return !!line_flag_irq;
469}
470
Jeffy Chen459b0862017-04-27 14:54:17 +0800471static void vop_line_flag_irq_enable(struct vop *vop)
Yakir Yang69c34e42016-07-24 14:57:40 +0800472{
473 unsigned long flags;
474
475 if (WARN_ON(!vop->is_enabled))
476 return;
477
478 spin_lock_irqsave(&vop->irq_lock, flags);
479
Tomasz Figafa374102016-09-14 21:54:54 +0900480 VOP_INTR_SET_TYPE(vop, clear, LINE_FLAG_INTR, 1);
Yakir Yang69c34e42016-07-24 14:57:40 +0800481 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
482
483 spin_unlock_irqrestore(&vop->irq_lock, flags);
484}
485
486static void vop_line_flag_irq_disable(struct vop *vop)
487{
488 unsigned long flags;
489
490 if (WARN_ON(!vop->is_enabled))
491 return;
492
493 spin_lock_irqsave(&vop->irq_lock, flags);
494
495 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
496
497 spin_unlock_irqrestore(&vop->irq_lock, flags);
498}
499
Sean Paul39a9ad82016-08-15 16:12:29 -0700500static int vop_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800501{
502 struct vop *vop = to_vop(crtc);
503 int ret;
504
Mark Yao5d82d1a2015-04-01 13:48:53 +0800505 ret = pm_runtime_get_sync(vop->dev);
506 if (ret < 0) {
507 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
Jeffy Chen5e570372017-04-06 20:31:20 +0800508 return ret;
Mark Yao5d82d1a2015-04-01 13:48:53 +0800509 }
510
Mark Yao2048e322014-08-22 18:36:26 +0800511 ret = clk_enable(vop->hclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700512 if (WARN_ON(ret < 0))
513 goto err_put_pm_runtime;
Mark Yao2048e322014-08-22 18:36:26 +0800514
515 ret = clk_enable(vop->dclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700516 if (WARN_ON(ret < 0))
Mark Yao2048e322014-08-22 18:36:26 +0800517 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +0800518
519 ret = clk_enable(vop->aclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700520 if (WARN_ON(ret < 0))
Mark Yao2048e322014-08-22 18:36:26 +0800521 goto err_disable_dclk;
Mark Yao2048e322014-08-22 18:36:26 +0800522
523 /*
524 * Slave iommu shares power, irq and clock with vop. It was associated
525 * automatically with this master device via common driver code.
526 * Now that we have enabled the clock we attach it to the shared drm
527 * mapping.
528 */
529 ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
530 if (ret) {
531 dev_err(vop->dev, "failed to attach dma mapping, %d\n", ret);
532 goto err_disable_aclk;
533 }
534
Mark Yao77faa162015-07-20 16:25:20 +0800535 memcpy(vop->regs, vop->regsbak, vop->len);
Chris Zhong17a794d2016-08-26 20:39:38 -0700536 vop_cfg_done(vop);
537
Mark Yao52ab7892015-01-22 18:29:57 +0800538 /*
539 * At here, vop clock & iommu is enable, R/W vop regs would be safe.
540 */
541 vop->is_enabled = true;
542
Mark Yao2048e322014-08-22 18:36:26 +0800543 spin_lock(&vop->reg_lock);
544
545 VOP_CTRL_SET(vop, standby, 0);
546
547 spin_unlock(&vop->reg_lock);
548
549 enable_irq(vop->irq);
550
Mark Yaob5f7b752015-11-23 15:21:08 +0800551 drm_crtc_vblank_on(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800552
Sean Paul39a9ad82016-08-15 16:12:29 -0700553 return 0;
Mark Yao2048e322014-08-22 18:36:26 +0800554
555err_disable_aclk:
556 clk_disable(vop->aclk);
557err_disable_dclk:
558 clk_disable(vop->dclk);
559err_disable_hclk:
560 clk_disable(vop->hclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700561err_put_pm_runtime:
562 pm_runtime_put_sync(vop->dev);
563 return ret;
Mark Yao2048e322014-08-22 18:36:26 +0800564}
565
Mark Yao0ad36752015-11-09 11:33:16 +0800566static void vop_crtc_disable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800567{
568 struct vop *vop = to_vop(crtc);
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100569 int i;
Mark Yao2048e322014-08-22 18:36:26 +0800570
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200571 WARN_ON(vop->event);
572
Sean Paulb883c9b2016-08-18 12:01:46 -0700573 rockchip_drm_psr_deactivate(&vop->crtc);
574
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100575 /*
576 * We need to make sure that all windows are disabled before we
577 * disable that crtc. Otherwise we might try to scan from a destroyed
578 * buffer later.
579 */
580 for (i = 0; i < vop->data->win_size; i++) {
581 struct vop_win *vop_win = &vop->win[i];
582 const struct vop_win_data *win = vop_win->data;
583
584 spin_lock(&vop->reg_lock);
585 VOP_WIN_SET(vop, win, enable, 0);
586 spin_unlock(&vop->reg_lock);
587 }
588
Chris Zhong17a794d2016-08-26 20:39:38 -0700589 vop_cfg_done(vop);
590
Mark Yaob5f7b752015-11-23 15:21:08 +0800591 drm_crtc_vblank_off(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800592
Mark Yao2048e322014-08-22 18:36:26 +0800593 /*
Mark Yao10672192015-02-04 13:10:31 +0800594 * Vop standby will take effect at end of current frame,
595 * if dsp hold valid irq happen, it means standby complete.
596 *
597 * we must wait standby complete when we want to disable aclk,
598 * if not, memory bus maybe dead.
Mark Yao2048e322014-08-22 18:36:26 +0800599 */
Mark Yao10672192015-02-04 13:10:31 +0800600 reinit_completion(&vop->dsp_hold_completion);
601 vop_dsp_hold_valid_irq_enable(vop);
602
Mark Yao2048e322014-08-22 18:36:26 +0800603 spin_lock(&vop->reg_lock);
604
605 VOP_CTRL_SET(vop, standby, 1);
606
607 spin_unlock(&vop->reg_lock);
Mark Yao52ab7892015-01-22 18:29:57 +0800608
Mark Yao10672192015-02-04 13:10:31 +0800609 wait_for_completion(&vop->dsp_hold_completion);
Mark Yao2048e322014-08-22 18:36:26 +0800610
Mark Yao10672192015-02-04 13:10:31 +0800611 vop_dsp_hold_valid_irq_disable(vop);
612
613 disable_irq(vop->irq);
614
615 vop->is_enabled = false;
616
617 /*
618 * vop standby complete, so iommu detach is safe.
619 */
Mark Yao2048e322014-08-22 18:36:26 +0800620 rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
621
Mark Yao10672192015-02-04 13:10:31 +0800622 clk_disable(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +0800623 clk_disable(vop->aclk);
624 clk_disable(vop->hclk);
Mark Yao5d82d1a2015-04-01 13:48:53 +0800625 pm_runtime_put(vop->dev);
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200626
627 if (crtc->state->event && !crtc->state->active) {
628 spin_lock_irq(&crtc->dev->event_lock);
629 drm_crtc_send_vblank_event(crtc, crtc->state->event);
630 spin_unlock_irq(&crtc->dev->event_lock);
631
632 crtc->state->event = NULL;
633 }
Mark Yao2048e322014-08-22 18:36:26 +0800634}
635
Mark Yao63ebb9f2015-11-30 18:22:42 +0800636static void vop_plane_destroy(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800637{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800638 drm_plane_cleanup(plane);
Mark Yao2048e322014-08-22 18:36:26 +0800639}
640
Mark Yao63ebb9f2015-11-30 18:22:42 +0800641static int vop_plane_atomic_check(struct drm_plane *plane,
642 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800643{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800644 struct drm_crtc *crtc = state->crtc;
John Keeping92915da2016-03-04 11:04:03 +0000645 struct drm_crtc_state *crtc_state;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800646 struct drm_framebuffer *fb = state->fb;
Mark Yao2048e322014-08-22 18:36:26 +0800647 struct vop_win *vop_win = to_vop_win(plane);
648 const struct vop_win_data *win = vop_win->data;
Mark Yao2048e322014-08-22 18:36:26 +0800649 int ret;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800650 struct drm_rect clip;
Mark Yao4c156c22015-06-26 17:14:46 +0800651 int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
652 DRM_PLANE_HELPER_NO_SCALING;
653 int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
654 DRM_PLANE_HELPER_NO_SCALING;
Mark Yao2048e322014-08-22 18:36:26 +0800655
Mark Yao63ebb9f2015-11-30 18:22:42 +0800656 if (!crtc || !fb)
Tomasz Figad47a7242016-09-14 21:55:01 +0900657 return 0;
John Keeping92915da2016-03-04 11:04:03 +0000658
659 crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
660 if (WARN_ON(!crtc_state))
661 return -EINVAL;
662
Mark Yao63ebb9f2015-11-30 18:22:42 +0800663 clip.x1 = 0;
664 clip.y1 = 0;
John Keeping92915da2016-03-04 11:04:03 +0000665 clip.x2 = crtc_state->adjusted_mode.hdisplay;
666 clip.y2 = crtc_state->adjusted_mode.vdisplay;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800667
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300668 ret = drm_plane_helper_check_state(state, &clip,
669 min_scale, max_scale,
670 true, true);
Mark Yao2048e322014-08-22 18:36:26 +0800671 if (ret)
672 return ret;
673
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300674 if (!state->visible)
Tomasz Figad47a7242016-09-14 21:55:01 +0900675 return 0;
Mark Yao2048e322014-08-22 18:36:26 +0800676
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200677 ret = vop_convert_format(fb->format->format);
Tomasz Figad47a7242016-09-14 21:55:01 +0900678 if (ret < 0)
679 return ret;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800680
Mark Yao63ebb9f2015-11-30 18:22:42 +0800681 /*
682 * Src.x1 can be odd when do clip, but yuv plane start point
683 * need align with 2 pixel.
684 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200685 if (is_yuv_support(fb->format->format) && ((state->src.x1 >> 16) % 2))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800686 return -EINVAL;
687
Mark Yao63ebb9f2015-11-30 18:22:42 +0800688 return 0;
689}
690
691static void vop_plane_atomic_disable(struct drm_plane *plane,
692 struct drm_plane_state *old_state)
693{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800694 struct vop_win *vop_win = to_vop_win(plane);
695 const struct vop_win_data *win = vop_win->data;
696 struct vop *vop = to_vop(old_state->crtc);
697
698 if (!old_state->crtc)
699 return;
700
701 spin_lock(&vop->reg_lock);
702
703 VOP_WIN_SET(vop, win, enable, 0);
704
705 spin_unlock(&vop->reg_lock);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800706}
707
708static void vop_plane_atomic_update(struct drm_plane *plane,
709 struct drm_plane_state *old_state)
710{
711 struct drm_plane_state *state = plane->state;
712 struct drm_crtc *crtc = state->crtc;
713 struct vop_win *vop_win = to_vop_win(plane);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800714 const struct vop_win_data *win = vop_win->data;
715 struct vop *vop = to_vop(state->crtc);
716 struct drm_framebuffer *fb = state->fb;
717 unsigned int actual_w, actual_h;
718 unsigned int dsp_stx, dsp_sty;
719 uint32_t act_info, dsp_info, dsp_st;
Ville Syrjäläac920282016-07-26 19:07:01 +0300720 struct drm_rect *src = &state->src;
721 struct drm_rect *dest = &state->dst;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800722 struct drm_gem_object *obj, *uv_obj;
723 struct rockchip_gem_object *rk_obj, *rk_uv_obj;
724 unsigned long offset;
725 dma_addr_t dma_addr;
726 uint32_t val;
727 bool rb_swap;
Tomasz Figad47a7242016-09-14 21:55:01 +0900728 int format;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800729
730 /*
731 * can't update plane when vop is disabled.
732 */
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200733 if (WARN_ON(!crtc))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800734 return;
735
736 if (WARN_ON(!vop->is_enabled))
737 return;
738
Tomasz Figad47a7242016-09-14 21:55:01 +0900739 if (!state->visible) {
Mark Yao63ebb9f2015-11-30 18:22:42 +0800740 vop_plane_atomic_disable(plane, old_state);
741 return;
742 }
Mark Yao2048e322014-08-22 18:36:26 +0800743
744 obj = rockchip_fb_get_gem_obj(fb, 0);
Mark Yao2048e322014-08-22 18:36:26 +0800745 rk_obj = to_rockchip_obj(obj);
746
Mark Yao63ebb9f2015-11-30 18:22:42 +0800747 actual_w = drm_rect_width(src) >> 16;
748 actual_h = drm_rect_height(src) >> 16;
749 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800750
Mark Yao63ebb9f2015-11-30 18:22:42 +0800751 dsp_info = (drm_rect_height(dest) - 1) << 16;
752 dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
Mark Yao2048e322014-08-22 18:36:26 +0800753
Mark Yao63ebb9f2015-11-30 18:22:42 +0800754 dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
755 dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
756 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
Mark Yao2048e322014-08-22 18:36:26 +0800757
Ville Syrjälä353c8592016-12-14 23:30:57 +0200758 offset = (src->x1 >> 16) * fb->format->cpp[0];
Mark Yao63ebb9f2015-11-30 18:22:42 +0800759 offset += (src->y1 >> 16) * fb->pitches[0];
Tomasz Figad47a7242016-09-14 21:55:01 +0900760 dma_addr = rk_obj->dma_addr + offset + fb->offsets[0];
761
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200762 format = vop_convert_format(fb->format->format);
Mark Yao2048e322014-08-22 18:36:26 +0800763
Mark Yao63ebb9f2015-11-30 18:22:42 +0800764 spin_lock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800765
Tomasz Figad47a7242016-09-14 21:55:01 +0900766 VOP_WIN_SET(vop, win, format, format);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800767 VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
Tomasz Figad47a7242016-09-14 21:55:01 +0900768 VOP_WIN_SET(vop, win, yrgb_mst, dma_addr);
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200769 if (is_yuv_support(fb->format->format)) {
770 int hsub = drm_format_horz_chroma_subsampling(fb->format->format);
771 int vsub = drm_format_vert_chroma_subsampling(fb->format->format);
Ville Syrjälä353c8592016-12-14 23:30:57 +0200772 int bpp = fb->format->cpp[1];
Mark Yao84c7f8c2015-07-20 16:16:49 +0800773
774 uv_obj = rockchip_fb_get_gem_obj(fb, 1);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800775 rk_uv_obj = to_rockchip_obj(uv_obj);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800776
Mark Yao63ebb9f2015-11-30 18:22:42 +0800777 offset = (src->x1 >> 16) * bpp / hsub;
778 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800779
Mark Yao63ebb9f2015-11-30 18:22:42 +0800780 dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
781 VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
782 VOP_WIN_SET(vop, win, uv_mst, dma_addr);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800783 }
Mark Yao4c156c22015-06-26 17:14:46 +0800784
785 if (win->phy->scl)
786 scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800787 drm_rect_width(dest), drm_rect_height(dest),
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200788 fb->format->format);
Mark Yao4c156c22015-06-26 17:14:46 +0800789
Mark Yao63ebb9f2015-11-30 18:22:42 +0800790 VOP_WIN_SET(vop, win, act_info, act_info);
791 VOP_WIN_SET(vop, win, dsp_info, dsp_info);
792 VOP_WIN_SET(vop, win, dsp_st, dsp_st);
Mark Yao4c156c22015-06-26 17:14:46 +0800793
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200794 rb_swap = has_rb_swapped(fb->format->format);
Tomasz Figa85a359f2015-05-11 19:55:39 +0900795 VOP_WIN_SET(vop, win, rb_swap, rb_swap);
Mark Yao2048e322014-08-22 18:36:26 +0800796
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200797 if (is_alpha_support(fb->format->format)) {
Mark Yao2048e322014-08-22 18:36:26 +0800798 VOP_WIN_SET(vop, win, dst_alpha_ctl,
799 DST_FACTOR_M0(ALPHA_SRC_INVERSE));
800 val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
801 SRC_ALPHA_M0(ALPHA_STRAIGHT) |
802 SRC_BLEND_M0(ALPHA_PER_PIX) |
803 SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
804 SRC_FACTOR_M0(ALPHA_ONE);
805 VOP_WIN_SET(vop, win, src_alpha_ctl, val);
806 } else {
807 VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
808 }
809
810 VOP_WIN_SET(vop, win, enable, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800811 spin_unlock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800812}
813
Mark Yao63ebb9f2015-11-30 18:22:42 +0800814static const struct drm_plane_helper_funcs plane_helper_funcs = {
815 .atomic_check = vop_plane_atomic_check,
816 .atomic_update = vop_plane_atomic_update,
817 .atomic_disable = vop_plane_atomic_disable,
818};
819
Mark Yao2048e322014-08-22 18:36:26 +0800820static const struct drm_plane_funcs vop_plane_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +0800821 .update_plane = drm_atomic_helper_update_plane,
822 .disable_plane = drm_atomic_helper_disable_plane,
Mark Yao2048e322014-08-22 18:36:26 +0800823 .destroy = vop_plane_destroy,
Tomasz Figad47a7242016-09-14 21:55:01 +0900824 .reset = drm_atomic_helper_plane_reset,
825 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
826 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +0800827};
828
Mark Yao2048e322014-08-22 18:36:26 +0800829static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
830{
831 struct vop *vop = to_vop(crtc);
832 unsigned long flags;
833
Mark Yao63ebb9f2015-11-30 18:22:42 +0800834 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800835 return -EPERM;
836
837 spin_lock_irqsave(&vop->irq_lock, flags);
838
Tomasz Figafa374102016-09-14 21:54:54 +0900839 VOP_INTR_SET_TYPE(vop, clear, FS_INTR, 1);
Mark Yaodbb3d942015-12-15 08:36:55 +0800840 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800841
842 spin_unlock_irqrestore(&vop->irq_lock, flags);
843
844 return 0;
845}
846
847static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
848{
849 struct vop *vop = to_vop(crtc);
850 unsigned long flags;
851
Mark Yao63ebb9f2015-11-30 18:22:42 +0800852 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800853 return;
Mark Yao31e980c2015-01-22 14:37:56 +0800854
Mark Yao2048e322014-08-22 18:36:26 +0800855 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +0800856
857 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
858
Mark Yao2048e322014-08-22 18:36:26 +0800859 spin_unlock_irqrestore(&vop->irq_lock, flags);
860}
861
Mark Yao2048e322014-08-22 18:36:26 +0800862static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
863 const struct drm_display_mode *mode,
864 struct drm_display_mode *adjusted_mode)
865{
Chris Zhongb59b8de2016-01-06 12:03:53 +0800866 struct vop *vop = to_vop(crtc);
867
Chris Zhongb59b8de2016-01-06 12:03:53 +0800868 adjusted_mode->clock =
869 clk_round_rate(vop->dclk, mode->clock * 1000) / 1000;
870
Mark Yao2048e322014-08-22 18:36:26 +0800871 return true;
872}
873
Mark Yao63ebb9f2015-11-30 18:22:42 +0800874static void vop_crtc_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800875{
876 struct vop *vop = to_vop(crtc);
Mark Yao4e257d92016-04-20 10:41:42 +0800877 struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800878 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
Mark Yao2048e322014-08-22 18:36:26 +0800879 u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
880 u16 hdisplay = adjusted_mode->hdisplay;
881 u16 htotal = adjusted_mode->htotal;
882 u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
883 u16 hact_end = hact_st + hdisplay;
884 u16 vdisplay = adjusted_mode->vdisplay;
885 u16 vtotal = adjusted_mode->vtotal;
886 u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
887 u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
888 u16 vact_end = vact_st + vdisplay;
Mark Yao0a63bfd2016-04-20 14:18:16 +0800889 uint32_t pin_pol, val;
Sean Paul39a9ad82016-08-15 16:12:29 -0700890 int ret;
Mark Yao2048e322014-08-22 18:36:26 +0800891
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200892 WARN_ON(vop->event);
893
Sean Paul39a9ad82016-08-15 16:12:29 -0700894 ret = vop_enable(crtc);
895 if (ret) {
896 DRM_DEV_ERROR(vop->dev, "Failed to enable vop (%d)\n", ret);
897 return;
898 }
899
Mark Yao2048e322014-08-22 18:36:26 +0800900 /*
Mark Yaoce3887e2015-12-16 18:08:17 +0800901 * If dclk rate is zero, mean that scanout is stop,
902 * we don't need wait any more.
Mark Yao2048e322014-08-22 18:36:26 +0800903 */
Mark Yaoce3887e2015-12-16 18:08:17 +0800904 if (clk_get_rate(vop->dclk)) {
905 /*
906 * Rk3288 vop timing register is immediately, when configure
907 * display timing on display time, may cause tearing.
908 *
909 * Vop standby will take effect at end of current frame,
910 * if dsp hold valid irq happen, it means standby complete.
911 *
912 * mode set:
913 * standby and wait complete --> |----
914 * | display time
915 * |----
916 * |---> dsp hold irq
917 * configure display timing --> |
918 * standby exit |
919 * | new frame start.
920 */
921
922 reinit_completion(&vop->dsp_hold_completion);
923 vop_dsp_hold_valid_irq_enable(vop);
924
925 spin_lock(&vop->reg_lock);
926
927 VOP_CTRL_SET(vop, standby, 1);
928
929 spin_unlock(&vop->reg_lock);
930
931 wait_for_completion(&vop->dsp_hold_completion);
932
933 vop_dsp_hold_valid_irq_disable(vop);
934 }
Mark Yao2048e322014-08-22 18:36:26 +0800935
Chris Zhong1a0f7ed2017-02-05 15:54:56 +0800936 pin_pol = BIT(DCLK_INVERT);
John Keepingd790ad02017-02-24 12:55:03 +0000937 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) ?
938 BIT(HSYNC_POSITIVE) : 0;
939 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) ?
940 BIT(VSYNC_POSITIVE) : 0;
Mark Yao0a63bfd2016-04-20 14:18:16 +0800941 VOP_CTRL_SET(vop, pin_pol, pin_pol);
942
Mark Yao4e257d92016-04-20 10:41:42 +0800943 switch (s->output_type) {
944 case DRM_MODE_CONNECTOR_LVDS:
945 VOP_CTRL_SET(vop, rgb_en, 1);
Mark Yao0a63bfd2016-04-20 14:18:16 +0800946 VOP_CTRL_SET(vop, rgb_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +0800947 break;
948 case DRM_MODE_CONNECTOR_eDP:
Mark Yao0a63bfd2016-04-20 14:18:16 +0800949 VOP_CTRL_SET(vop, edp_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +0800950 VOP_CTRL_SET(vop, edp_en, 1);
951 break;
952 case DRM_MODE_CONNECTOR_HDMIA:
Mark Yao0a63bfd2016-04-20 14:18:16 +0800953 VOP_CTRL_SET(vop, hdmi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +0800954 VOP_CTRL_SET(vop, hdmi_en, 1);
955 break;
956 case DRM_MODE_CONNECTOR_DSI:
Mark Yao0a63bfd2016-04-20 14:18:16 +0800957 VOP_CTRL_SET(vop, mipi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +0800958 VOP_CTRL_SET(vop, mipi_en, 1);
959 break;
Chris Zhong1a0f7ed2017-02-05 15:54:56 +0800960 case DRM_MODE_CONNECTOR_DisplayPort:
961 pin_pol &= ~BIT(DCLK_INVERT);
962 VOP_CTRL_SET(vop, dp_pin_pol, pin_pol);
963 VOP_CTRL_SET(vop, dp_en, 1);
964 break;
Mark Yao4e257d92016-04-20 10:41:42 +0800965 default:
Sean Paulee4d7892016-08-12 13:00:54 -0400966 DRM_DEV_ERROR(vop->dev, "unsupported connector_type [%d]\n",
967 s->output_type);
Mark Yao4e257d92016-04-20 10:41:42 +0800968 }
969 VOP_CTRL_SET(vop, out_mode, s->output_mode);
Mark Yao2048e322014-08-22 18:36:26 +0800970
971 VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
972 val = hact_st << 16;
973 val |= hact_end;
974 VOP_CTRL_SET(vop, hact_st_end, val);
975 VOP_CTRL_SET(vop, hpost_st_end, val);
976
977 VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
978 val = vact_st << 16;
979 val |= vact_end;
980 VOP_CTRL_SET(vop, vact_st_end, val);
981 VOP_CTRL_SET(vop, vpost_st_end, val);
982
Jeffy Chen459b0862017-04-27 14:54:17 +0800983 VOP_CTRL_SET(vop, line_flag_num[0], vact_end);
984
Mark Yao2048e322014-08-22 18:36:26 +0800985 clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
Mark Yaoce3887e2015-12-16 18:08:17 +0800986
987 VOP_CTRL_SET(vop, standby, 0);
Sean Paulb883c9b2016-08-18 12:01:46 -0700988
989 rockchip_drm_psr_activate(&vop->crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800990}
Mark Yao2048e322014-08-22 18:36:26 +0800991
Tomasz Figa7caecdb2016-09-14 21:54:56 +0900992static bool vop_fs_irq_is_pending(struct vop *vop)
993{
994 return VOP_INTR_GET_TYPE(vop, status, FS_INTR);
995}
996
997static void vop_wait_for_irq_handler(struct vop *vop)
998{
999 bool pending;
1000 int ret;
1001
1002 /*
1003 * Spin until frame start interrupt status bit goes low, which means
1004 * that interrupt handler was invoked and cleared it. The timeout of
1005 * 10 msecs is really too long, but it is just a safety measure if
1006 * something goes really wrong. The wait will only happen in the very
1007 * unlikely case of a vblank happening exactly at the same time and
1008 * shouldn't exceed microseconds range.
1009 */
1010 ret = readx_poll_timeout_atomic(vop_fs_irq_is_pending, vop, pending,
1011 !pending, 0, 10 * 1000);
1012 if (ret)
1013 DRM_DEV_ERROR(vop->dev, "VOP vblank IRQ stuck for 10 ms\n");
1014
1015 synchronize_irq(vop->irq);
1016}
1017
Mark Yao63ebb9f2015-11-30 18:22:42 +08001018static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
1019 struct drm_crtc_state *old_crtc_state)
1020{
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001021 struct drm_atomic_state *old_state = old_crtc_state->state;
1022 struct drm_plane_state *old_plane_state;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001023 struct vop *vop = to_vop(crtc);
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001024 struct drm_plane *plane;
1025 int i;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001026
1027 if (WARN_ON(!vop->is_enabled))
1028 return;
1029
1030 spin_lock(&vop->reg_lock);
1031
1032 vop_cfg_done(vop);
1033
1034 spin_unlock(&vop->reg_lock);
Tomasz Figa7caecdb2016-09-14 21:54:56 +09001035
1036 /*
1037 * There is a (rather unlikely) possiblity that a vblank interrupt
1038 * fired before we set the cfg_done bit. To avoid spuriously
1039 * signalling flip completion we need to wait for it to finish.
1040 */
1041 vop_wait_for_irq_handler(vop);
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001042
Tomasz Figa41ee4362016-09-14 21:55:00 +09001043 spin_lock_irq(&crtc->dev->event_lock);
1044 if (crtc->state->event) {
1045 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1046 WARN_ON(vop->event);
1047
1048 vop->event = crtc->state->event;
1049 crtc->state->event = NULL;
1050 }
1051 spin_unlock_irq(&crtc->dev->event_lock);
1052
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001053 for_each_plane_in_state(old_state, plane, old_plane_state, i) {
1054 if (!old_plane_state->fb)
1055 continue;
1056
1057 if (old_plane_state->fb == plane->state->fb)
1058 continue;
1059
1060 drm_framebuffer_reference(old_plane_state->fb);
1061 drm_flip_work_queue(&vop->fb_unref_work, old_plane_state->fb);
1062 set_bit(VOP_PENDING_FB_UNREF, &vop->pending);
1063 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1064 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001065}
1066
1067static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
1068 struct drm_crtc_state *old_crtc_state)
1069{
Sean Paulb883c9b2016-08-18 12:01:46 -07001070 rockchip_drm_psr_flush(crtc);
Mark Yao2048e322014-08-22 18:36:26 +08001071}
1072
Mark Yao2048e322014-08-22 18:36:26 +08001073static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
Mark Yao0ad36752015-11-09 11:33:16 +08001074 .enable = vop_crtc_enable,
1075 .disable = vop_crtc_disable,
Mark Yao2048e322014-08-22 18:36:26 +08001076 .mode_fixup = vop_crtc_mode_fixup,
Mark Yao63ebb9f2015-11-30 18:22:42 +08001077 .atomic_flush = vop_crtc_atomic_flush,
1078 .atomic_begin = vop_crtc_atomic_begin,
Mark Yao2048e322014-08-22 18:36:26 +08001079};
1080
Mark Yao2048e322014-08-22 18:36:26 +08001081static void vop_crtc_destroy(struct drm_crtc *crtc)
1082{
1083 drm_crtc_cleanup(crtc);
1084}
1085
John Keepingdc0b4082016-07-14 16:29:15 +01001086static void vop_crtc_reset(struct drm_crtc *crtc)
1087{
1088 if (crtc->state)
1089 __drm_atomic_helper_crtc_destroy_state(crtc->state);
1090 kfree(crtc->state);
1091
1092 crtc->state = kzalloc(sizeof(struct rockchip_crtc_state), GFP_KERNEL);
1093 if (crtc->state)
1094 crtc->state->crtc = crtc;
1095}
1096
Mark Yao4e257d92016-04-20 10:41:42 +08001097static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
1098{
1099 struct rockchip_crtc_state *rockchip_state;
1100
1101 rockchip_state = kzalloc(sizeof(*rockchip_state), GFP_KERNEL);
1102 if (!rockchip_state)
1103 return NULL;
1104
1105 __drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
1106 return &rockchip_state->base;
1107}
1108
1109static void vop_crtc_destroy_state(struct drm_crtc *crtc,
1110 struct drm_crtc_state *state)
1111{
1112 struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
1113
Daniel Vetterec2dc6a2016-05-09 16:34:09 +02001114 __drm_atomic_helper_crtc_destroy_state(&s->base);
Mark Yao4e257d92016-04-20 10:41:42 +08001115 kfree(s);
1116}
1117
Sean Paul6cca3862017-03-06 15:02:26 -05001118#ifdef CONFIG_DRM_ANALOGIX_DP
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001119static struct drm_connector *vop_get_edp_connector(struct vop *vop)
1120{
1121 struct drm_crtc *crtc = &vop->crtc;
1122 struct drm_connector *connector;
1123
1124 mutex_lock(&crtc->dev->mode_config.mutex);
1125 drm_for_each_connector(connector, crtc->dev)
1126 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1127 mutex_unlock(&crtc->dev->mode_config.mutex);
1128 return connector;
1129 }
1130 mutex_unlock(&crtc->dev->mode_config.mutex);
1131
1132 return NULL;
1133}
1134
1135static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
1136 const char *source_name, size_t *values_cnt)
1137{
1138 struct vop *vop = to_vop(crtc);
1139 struct drm_connector *connector;
1140 int ret;
1141
1142 connector = vop_get_edp_connector(vop);
1143 if (!connector)
1144 return -EINVAL;
1145
1146 *values_cnt = 3;
1147
1148 if (source_name && strcmp(source_name, "auto") == 0)
1149 ret = analogix_dp_start_crc(connector);
1150 else if (!source_name)
1151 ret = analogix_dp_stop_crc(connector);
1152 else
1153 ret = -EINVAL;
1154
1155 return ret;
1156}
Sean Paul6cca3862017-03-06 15:02:26 -05001157#else
1158static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
1159 const char *source_name, size_t *values_cnt)
1160{
1161 return -ENODEV;
1162}
1163#endif
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001164
Mark Yao2048e322014-08-22 18:36:26 +08001165static const struct drm_crtc_funcs vop_crtc_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001166 .set_config = drm_atomic_helper_set_config,
1167 .page_flip = drm_atomic_helper_page_flip,
Mark Yao2048e322014-08-22 18:36:26 +08001168 .destroy = vop_crtc_destroy,
John Keepingdc0b4082016-07-14 16:29:15 +01001169 .reset = vop_crtc_reset,
Mark Yao4e257d92016-04-20 10:41:42 +08001170 .atomic_duplicate_state = vop_crtc_duplicate_state,
1171 .atomic_destroy_state = vop_crtc_destroy_state,
Shawn Guoc3605df2017-02-07 17:16:29 +08001172 .enable_vblank = vop_crtc_enable_vblank,
1173 .disable_vblank = vop_crtc_disable_vblank,
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001174 .set_crc_source = vop_crtc_set_crc_source,
Mark Yao2048e322014-08-22 18:36:26 +08001175};
1176
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001177static void vop_fb_unref_worker(struct drm_flip_work *work, void *val)
1178{
1179 struct vop *vop = container_of(work, struct vop, fb_unref_work);
1180 struct drm_framebuffer *fb = val;
1181
1182 drm_crtc_vblank_put(&vop->crtc);
1183 drm_framebuffer_unreference(fb);
1184}
1185
Mark Yao63ebb9f2015-11-30 18:22:42 +08001186static void vop_handle_vblank(struct vop *vop)
1187{
1188 struct drm_device *drm = vop->drm_dev;
1189 struct drm_crtc *crtc = &vop->crtc;
1190 unsigned long flags;
Mark Yao2048e322014-08-22 18:36:26 +08001191
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001192 spin_lock_irqsave(&drm->event_lock, flags);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001193 if (vop->event) {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001194 drm_crtc_send_vblank_event(crtc, vop->event);
Sean Paul5b680402016-08-10 16:24:39 -04001195 drm_crtc_vblank_put(crtc);
Tomasz Figa646ec682016-09-14 21:54:59 +09001196 vop->event = NULL;
Sean Paul5b680402016-08-10 16:24:39 -04001197 }
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001198 spin_unlock_irqrestore(&drm->event_lock, flags);
1199
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001200 if (test_and_clear_bit(VOP_PENDING_FB_UNREF, &vop->pending))
1201 drm_flip_work_commit(&vop->fb_unref_work, system_unbound_wq);
Mark Yao2048e322014-08-22 18:36:26 +08001202}
1203
1204static irqreturn_t vop_isr(int irq, void *data)
1205{
1206 struct vop *vop = data;
Mark Yaob5f7b752015-11-23 15:21:08 +08001207 struct drm_crtc *crtc = &vop->crtc;
Mark Yaodbb3d942015-12-15 08:36:55 +08001208 uint32_t active_irqs;
Mark Yao2048e322014-08-22 18:36:26 +08001209 unsigned long flags;
Mark Yao10672192015-02-04 13:10:31 +08001210 int ret = IRQ_NONE;
Mark Yao2048e322014-08-22 18:36:26 +08001211
1212 /*
Mark Yaodbb3d942015-12-15 08:36:55 +08001213 * interrupt register has interrupt status, enable and clear bits, we
Mark Yao2048e322014-08-22 18:36:26 +08001214 * must hold irq_lock to avoid a race with enable/disable_vblank().
1215 */
1216 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +08001217
1218 active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
Mark Yao2048e322014-08-22 18:36:26 +08001219 /* Clear all active interrupt sources */
1220 if (active_irqs)
Mark Yaodbb3d942015-12-15 08:36:55 +08001221 VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
1222
Mark Yao2048e322014-08-22 18:36:26 +08001223 spin_unlock_irqrestore(&vop->irq_lock, flags);
1224
1225 /* This is expected for vop iommu irqs, since the irq is shared */
1226 if (!active_irqs)
1227 return IRQ_NONE;
1228
Mark Yao10672192015-02-04 13:10:31 +08001229 if (active_irqs & DSP_HOLD_VALID_INTR) {
1230 complete(&vop->dsp_hold_completion);
1231 active_irqs &= ~DSP_HOLD_VALID_INTR;
1232 ret = IRQ_HANDLED;
Mark Yao2048e322014-08-22 18:36:26 +08001233 }
1234
Yakir Yang69c34e42016-07-24 14:57:40 +08001235 if (active_irqs & LINE_FLAG_INTR) {
1236 complete(&vop->line_flag_completion);
1237 active_irqs &= ~LINE_FLAG_INTR;
1238 ret = IRQ_HANDLED;
1239 }
1240
Mark Yao10672192015-02-04 13:10:31 +08001241 if (active_irqs & FS_INTR) {
Mark Yaob5f7b752015-11-23 15:21:08 +08001242 drm_crtc_handle_vblank(crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001243 vop_handle_vblank(vop);
Mark Yao10672192015-02-04 13:10:31 +08001244 active_irqs &= ~FS_INTR;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001245 ret = IRQ_HANDLED;
Mark Yao10672192015-02-04 13:10:31 +08001246 }
Mark Yao2048e322014-08-22 18:36:26 +08001247
Mark Yao10672192015-02-04 13:10:31 +08001248 /* Unhandled irqs are spurious. */
1249 if (active_irqs)
Sean Paulee4d7892016-08-12 13:00:54 -04001250 DRM_DEV_ERROR(vop->dev, "Unknown VOP IRQs: %#02x\n",
1251 active_irqs);
Mark Yao10672192015-02-04 13:10:31 +08001252
1253 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001254}
1255
1256static int vop_create_crtc(struct vop *vop)
1257{
1258 const struct vop_data *vop_data = vop->data;
1259 struct device *dev = vop->dev;
1260 struct drm_device *drm_dev = vop->drm_dev;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001261 struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001262 struct drm_crtc *crtc = &vop->crtc;
1263 struct device_node *port;
1264 int ret;
1265 int i;
1266
1267 /*
1268 * Create drm_plane for primary and cursor planes first, since we need
1269 * to pass them to drm_crtc_init_with_planes, which sets the
1270 * "possible_crtcs" to the newly initialized crtc.
1271 */
1272 for (i = 0; i < vop_data->win_size; i++) {
1273 struct vop_win *vop_win = &vop->win[i];
1274 const struct vop_win_data *win_data = vop_win->data;
1275
1276 if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
1277 win_data->type != DRM_PLANE_TYPE_CURSOR)
1278 continue;
1279
1280 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1281 0, &vop_plane_funcs,
1282 win_data->phy->data_formats,
1283 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001284 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001285 if (ret) {
Sean Paulee4d7892016-08-12 13:00:54 -04001286 DRM_DEV_ERROR(vop->dev, "failed to init plane %d\n",
1287 ret);
Mark Yao2048e322014-08-22 18:36:26 +08001288 goto err_cleanup_planes;
1289 }
1290
1291 plane = &vop_win->base;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001292 drm_plane_helper_add(plane, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001293 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
1294 primary = plane;
1295 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
1296 cursor = plane;
1297 }
1298
1299 ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001300 &vop_crtc_funcs, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001301 if (ret)
Douglas Anderson328b51c2016-03-07 14:00:52 -08001302 goto err_cleanup_planes;
Mark Yao2048e322014-08-22 18:36:26 +08001303
1304 drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
1305
1306 /*
1307 * Create drm_planes for overlay windows with possible_crtcs restricted
1308 * to the newly created crtc.
1309 */
1310 for (i = 0; i < vop_data->win_size; i++) {
1311 struct vop_win *vop_win = &vop->win[i];
1312 const struct vop_win_data *win_data = vop_win->data;
1313 unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
1314
1315 if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
1316 continue;
1317
1318 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1319 possible_crtcs,
1320 &vop_plane_funcs,
1321 win_data->phy->data_formats,
1322 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001323 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001324 if (ret) {
Sean Paulee4d7892016-08-12 13:00:54 -04001325 DRM_DEV_ERROR(vop->dev, "failed to init overlay %d\n",
1326 ret);
Mark Yao2048e322014-08-22 18:36:26 +08001327 goto err_cleanup_crtc;
1328 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001329 drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001330 }
1331
1332 port = of_get_child_by_name(dev->of_node, "port");
1333 if (!port) {
Sean Paulee4d7892016-08-12 13:00:54 -04001334 DRM_DEV_ERROR(vop->dev, "no port node found in %s\n",
1335 dev->of_node->full_name);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001336 ret = -ENOENT;
Mark Yao2048e322014-08-22 18:36:26 +08001337 goto err_cleanup_crtc;
1338 }
1339
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001340 drm_flip_work_init(&vop->fb_unref_work, "fb_unref",
1341 vop_fb_unref_worker);
1342
Mark Yao10672192015-02-04 13:10:31 +08001343 init_completion(&vop->dsp_hold_completion);
Yakir Yang69c34e42016-07-24 14:57:40 +08001344 init_completion(&vop->line_flag_completion);
Mark Yao2048e322014-08-22 18:36:26 +08001345 crtc->port = port;
Mark Yao2048e322014-08-22 18:36:26 +08001346
1347 return 0;
1348
1349err_cleanup_crtc:
1350 drm_crtc_cleanup(crtc);
1351err_cleanup_planes:
Douglas Anderson328b51c2016-03-07 14:00:52 -08001352 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1353 head)
Mark Yao2048e322014-08-22 18:36:26 +08001354 drm_plane_cleanup(plane);
1355 return ret;
1356}
1357
1358static void vop_destroy_crtc(struct vop *vop)
1359{
1360 struct drm_crtc *crtc = &vop->crtc;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001361 struct drm_device *drm_dev = vop->drm_dev;
1362 struct drm_plane *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001363
Mark Yao2048e322014-08-22 18:36:26 +08001364 of_node_put(crtc->port);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001365
1366 /*
1367 * We need to cleanup the planes now. Why?
1368 *
1369 * The planes are "&vop->win[i].base". That means the memory is
1370 * all part of the big "struct vop" chunk of memory. That memory
1371 * was devm allocated and associated with this component. We need to
1372 * free it ourselves before vop_unbind() finishes.
1373 */
1374 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1375 head)
1376 vop_plane_destroy(plane);
1377
1378 /*
1379 * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
1380 * references the CRTC.
1381 */
Mark Yao2048e322014-08-22 18:36:26 +08001382 drm_crtc_cleanup(crtc);
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001383 drm_flip_work_cleanup(&vop->fb_unref_work);
Mark Yao2048e322014-08-22 18:36:26 +08001384}
1385
1386static int vop_initial(struct vop *vop)
1387{
1388 const struct vop_data *vop_data = vop->data;
1389 const struct vop_reg_data *init_table = vop_data->init_table;
1390 struct reset_control *ahb_rst;
1391 int i, ret;
1392
1393 vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
1394 if (IS_ERR(vop->hclk)) {
1395 dev_err(vop->dev, "failed to get hclk source\n");
1396 return PTR_ERR(vop->hclk);
1397 }
1398 vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
1399 if (IS_ERR(vop->aclk)) {
1400 dev_err(vop->dev, "failed to get aclk source\n");
1401 return PTR_ERR(vop->aclk);
1402 }
1403 vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
1404 if (IS_ERR(vop->dclk)) {
1405 dev_err(vop->dev, "failed to get dclk source\n");
1406 return PTR_ERR(vop->dclk);
1407 }
1408
Jeffy Chen5e570372017-04-06 20:31:20 +08001409 ret = pm_runtime_get_sync(vop->dev);
1410 if (ret < 0) {
1411 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
1412 return ret;
1413 }
1414
Mark Yao2048e322014-08-22 18:36:26 +08001415 ret = clk_prepare(vop->dclk);
1416 if (ret < 0) {
1417 dev_err(vop->dev, "failed to prepare dclk\n");
Jeffy Chen5e570372017-04-06 20:31:20 +08001418 goto err_put_pm_runtime;
Mark Yao2048e322014-08-22 18:36:26 +08001419 }
1420
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001421 /* Enable both the hclk and aclk to setup the vop */
1422 ret = clk_prepare_enable(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001423 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001424 dev_err(vop->dev, "failed to prepare/enable hclk\n");
Mark Yao2048e322014-08-22 18:36:26 +08001425 goto err_unprepare_dclk;
1426 }
1427
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001428 ret = clk_prepare_enable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001429 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001430 dev_err(vop->dev, "failed to prepare/enable aclk\n");
1431 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +08001432 }
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001433
Mark Yao2048e322014-08-22 18:36:26 +08001434 /*
1435 * do hclk_reset, reset all vop registers.
1436 */
1437 ahb_rst = devm_reset_control_get(vop->dev, "ahb");
1438 if (IS_ERR(ahb_rst)) {
1439 dev_err(vop->dev, "failed to get ahb reset\n");
1440 ret = PTR_ERR(ahb_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001441 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001442 }
1443 reset_control_assert(ahb_rst);
1444 usleep_range(10, 20);
1445 reset_control_deassert(ahb_rst);
1446
1447 memcpy(vop->regsbak, vop->regs, vop->len);
1448
1449 for (i = 0; i < vop_data->table_size; i++)
1450 vop_writel(vop, init_table[i].offset, init_table[i].value);
1451
1452 for (i = 0; i < vop_data->win_size; i++) {
1453 const struct vop_win_data *win = &vop_data->win[i];
1454
1455 VOP_WIN_SET(vop, win, enable, 0);
1456 }
1457
1458 vop_cfg_done(vop);
1459
1460 /*
1461 * do dclk_reset, let all config take affect.
1462 */
1463 vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
1464 if (IS_ERR(vop->dclk_rst)) {
1465 dev_err(vop->dev, "failed to get dclk reset\n");
1466 ret = PTR_ERR(vop->dclk_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001467 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001468 }
1469 reset_control_assert(vop->dclk_rst);
1470 usleep_range(10, 20);
1471 reset_control_deassert(vop->dclk_rst);
1472
1473 clk_disable(vop->hclk);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001474 clk_disable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001475
Mark Yao31e980c2015-01-22 14:37:56 +08001476 vop->is_enabled = false;
Mark Yao2048e322014-08-22 18:36:26 +08001477
Jeffy Chen5e570372017-04-06 20:31:20 +08001478 pm_runtime_put_sync(vop->dev);
1479
Mark Yao2048e322014-08-22 18:36:26 +08001480 return 0;
1481
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001482err_disable_aclk:
1483 clk_disable_unprepare(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001484err_disable_hclk:
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001485 clk_disable_unprepare(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001486err_unprepare_dclk:
1487 clk_unprepare(vop->dclk);
Jeffy Chen5e570372017-04-06 20:31:20 +08001488err_put_pm_runtime:
1489 pm_runtime_put_sync(vop->dev);
Mark Yao2048e322014-08-22 18:36:26 +08001490 return ret;
1491}
1492
1493/*
1494 * Initialize the vop->win array elements.
1495 */
1496static void vop_win_init(struct vop *vop)
1497{
1498 const struct vop_data *vop_data = vop->data;
1499 unsigned int i;
1500
1501 for (i = 0; i < vop_data->win_size; i++) {
1502 struct vop_win *vop_win = &vop->win[i];
1503 const struct vop_win_data *win_data = &vop_data->win[i];
1504
1505 vop_win->data = win_data;
1506 vop_win->vop = vop;
Mark Yao2048e322014-08-22 18:36:26 +08001507 }
1508}
1509
Yakir Yang69c34e42016-07-24 14:57:40 +08001510/**
Jeffy Chen459b0862017-04-27 14:54:17 +08001511 * rockchip_drm_wait_vact_end
Yakir Yang69c34e42016-07-24 14:57:40 +08001512 * @crtc: CRTC to enable line flag
Yakir Yang69c34e42016-07-24 14:57:40 +08001513 * @mstimeout: millisecond for timeout
1514 *
Jeffy Chen459b0862017-04-27 14:54:17 +08001515 * Wait for vact_end line flag irq or timeout.
Yakir Yang69c34e42016-07-24 14:57:40 +08001516 *
1517 * Returns:
1518 * Zero on success, negative errno on failure.
1519 */
Jeffy Chen459b0862017-04-27 14:54:17 +08001520int rockchip_drm_wait_vact_end(struct drm_crtc *crtc, unsigned int mstimeout)
Yakir Yang69c34e42016-07-24 14:57:40 +08001521{
1522 struct vop *vop = to_vop(crtc);
1523 unsigned long jiffies_left;
1524
1525 if (!crtc || !vop->is_enabled)
1526 return -ENODEV;
1527
Jeffy Chen459b0862017-04-27 14:54:17 +08001528 if (mstimeout <= 0)
Yakir Yang69c34e42016-07-24 14:57:40 +08001529 return -EINVAL;
1530
1531 if (vop_line_flag_irq_is_enabled(vop))
1532 return -EBUSY;
1533
1534 reinit_completion(&vop->line_flag_completion);
Jeffy Chen459b0862017-04-27 14:54:17 +08001535 vop_line_flag_irq_enable(vop);
Yakir Yang69c34e42016-07-24 14:57:40 +08001536
1537 jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
1538 msecs_to_jiffies(mstimeout));
1539 vop_line_flag_irq_disable(vop);
1540
1541 if (jiffies_left == 0) {
1542 dev_err(vop->dev, "Timeout waiting for IRQ\n");
1543 return -ETIMEDOUT;
1544 }
1545
1546 return 0;
1547}
Jeffy Chen459b0862017-04-27 14:54:17 +08001548EXPORT_SYMBOL(rockchip_drm_wait_vact_end);
Yakir Yang69c34e42016-07-24 14:57:40 +08001549
Mark Yao2048e322014-08-22 18:36:26 +08001550static int vop_bind(struct device *dev, struct device *master, void *data)
1551{
1552 struct platform_device *pdev = to_platform_device(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001553 const struct vop_data *vop_data;
1554 struct drm_device *drm_dev = data;
1555 struct vop *vop;
1556 struct resource *res;
1557 size_t alloc_size;
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001558 int ret, irq;
Mark Yao2048e322014-08-22 18:36:26 +08001559
Mark Yaoa67719d2015-12-15 08:58:26 +08001560 vop_data = of_device_get_match_data(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001561 if (!vop_data)
1562 return -ENODEV;
1563
1564 /* Allocate vop struct and its vop_win array */
1565 alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
1566 vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
1567 if (!vop)
1568 return -ENOMEM;
1569
1570 vop->dev = dev;
1571 vop->data = vop_data;
1572 vop->drm_dev = drm_dev;
1573 dev_set_drvdata(dev, vop);
1574
1575 vop_win_init(vop);
1576
1577 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1578 vop->len = resource_size(res);
1579 vop->regs = devm_ioremap_resource(dev, res);
1580 if (IS_ERR(vop->regs))
1581 return PTR_ERR(vop->regs);
1582
1583 vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
1584 if (!vop->regsbak)
1585 return -ENOMEM;
1586
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001587 irq = platform_get_irq(pdev, 0);
1588 if (irq < 0) {
Mark Yao2048e322014-08-22 18:36:26 +08001589 dev_err(dev, "cannot find irq for vop\n");
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001590 return irq;
Mark Yao2048e322014-08-22 18:36:26 +08001591 }
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001592 vop->irq = (unsigned int)irq;
Mark Yao2048e322014-08-22 18:36:26 +08001593
1594 spin_lock_init(&vop->reg_lock);
1595 spin_lock_init(&vop->irq_lock);
1596
1597 mutex_init(&vop->vsync_mutex);
1598
Mark Yao63ebb9f2015-11-30 18:22:42 +08001599 ret = devm_request_irq(dev, vop->irq, vop_isr,
1600 IRQF_SHARED, dev_name(dev), vop);
Mark Yao2048e322014-08-22 18:36:26 +08001601 if (ret)
1602 return ret;
1603
1604 /* IRQ is initially disabled; it gets enabled in power_on */
1605 disable_irq(vop->irq);
1606
1607 ret = vop_create_crtc(vop);
1608 if (ret)
Sean Paul8c763c92016-09-16 14:22:03 -04001609 goto err_enable_irq;
Mark Yao2048e322014-08-22 18:36:26 +08001610
1611 pm_runtime_enable(&pdev->dev);
Yakir Yang5182c1a2016-07-24 14:57:44 +08001612
Jeffy Chen5e570372017-04-06 20:31:20 +08001613 ret = vop_initial(vop);
1614 if (ret < 0) {
1615 dev_err(&pdev->dev, "cannot initial vop dev - err %d\n", ret);
1616 goto err_disable_pm_runtime;
1617 }
1618
Mark Yao2048e322014-08-22 18:36:26 +08001619 return 0;
Sean Paul8c763c92016-09-16 14:22:03 -04001620
Jeffy Chen5e570372017-04-06 20:31:20 +08001621err_disable_pm_runtime:
1622 pm_runtime_disable(&pdev->dev);
1623 vop_destroy_crtc(vop);
Sean Paul8c763c92016-09-16 14:22:03 -04001624err_enable_irq:
1625 enable_irq(vop->irq); /* To balance out the disable_irq above */
1626 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001627}
1628
1629static void vop_unbind(struct device *dev, struct device *master, void *data)
1630{
1631 struct vop *vop = dev_get_drvdata(dev);
1632
1633 pm_runtime_disable(dev);
1634 vop_destroy_crtc(vop);
Jeffy Chenec6e7762017-04-06 20:31:21 +08001635
1636 clk_unprepare(vop->aclk);
1637 clk_unprepare(vop->hclk);
1638 clk_unprepare(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +08001639}
1640
Mark Yaoa67719d2015-12-15 08:58:26 +08001641const struct component_ops vop_component_ops = {
Mark Yao2048e322014-08-22 18:36:26 +08001642 .bind = vop_bind,
1643 .unbind = vop_unbind,
1644};
Stephen Rothwell54255e82015-12-31 13:40:11 +11001645EXPORT_SYMBOL_GPL(vop_component_ops);