blob: 2a127edc2bcf79fe8b14454483e60db2b1ebf871 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs49769862011-04-01 13:03:56 +100068 engine->graph.init = nouveau_stub_init;
69 engine->graph.takedown = nouveau_stub_takedown;
70 engine->graph.channel = nvc0_graph_channel;
71 engine->graph.fifo_access = nvc0_graph_fifo_access;
Ben Skeggs6ee73862009-12-11 19:24:15 +100072 engine->fifo.channels = 16;
73 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100074 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 engine->fifo.disable = nv04_fifo_disable;
76 engine->fifo.enable = nv04_fifo_enable;
77 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010078 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100079 engine->fifo.channel_id = nv04_fifo_channel_id;
80 engine->fifo.create_context = nv04_fifo_create_context;
81 engine->fifo.destroy_context = nv04_fifo_destroy_context;
82 engine->fifo.load_context = nv04_fifo_load_context;
83 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020084 engine->display.early_init = nv04_display_early_init;
85 engine->display.late_takedown = nv04_display_late_takedown;
86 engine->display.create = nv04_display_create;
87 engine->display.init = nv04_display_init;
88 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100089 engine->gpio.init = nouveau_stub_init;
90 engine->gpio.takedown = nouveau_stub_takedown;
91 engine->gpio.get = NULL;
92 engine->gpio.set = NULL;
93 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100094 engine->pm.clock_get = nv04_pm_clock_get;
95 engine->pm.clock_pre = nv04_pm_clock_pre;
96 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +100097 engine->vram.init = nouveau_mem_detect;
98 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +100099 break;
100 case 0x10:
101 engine->instmem.init = nv04_instmem_init;
102 engine->instmem.takedown = nv04_instmem_takedown;
103 engine->instmem.suspend = nv04_instmem_suspend;
104 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000105 engine->instmem.get = nv04_instmem_get;
106 engine->instmem.put = nv04_instmem_put;
107 engine->instmem.map = nv04_instmem_map;
108 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000109 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000110 engine->mc.init = nv04_mc_init;
111 engine->mc.takedown = nv04_mc_takedown;
112 engine->timer.init = nv04_timer_init;
113 engine->timer.read = nv04_timer_read;
114 engine->timer.takedown = nv04_timer_takedown;
115 engine->fb.init = nv10_fb_init;
116 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200117 engine->fb.init_tile_region = nv10_fb_init_tile_region;
118 engine->fb.set_tile_region = nv10_fb_set_tile_region;
119 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggsd11db272011-04-01 12:50:55 +1000120 engine->graph.init = nouveau_stub_init;
121 engine->graph.takedown = nouveau_stub_takedown;
122 engine->graph.channel = nvc0_graph_channel;
123 engine->graph.fifo_access = nvc0_graph_fifo_access;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200124 engine->graph.set_tile_region = nv10_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000125 engine->fifo.channels = 32;
126 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000127 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000128 engine->fifo.disable = nv04_fifo_disable;
129 engine->fifo.enable = nv04_fifo_enable;
130 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100131 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000132 engine->fifo.channel_id = nv10_fifo_channel_id;
133 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200134 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135 engine->fifo.load_context = nv10_fifo_load_context;
136 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200137 engine->display.early_init = nv04_display_early_init;
138 engine->display.late_takedown = nv04_display_late_takedown;
139 engine->display.create = nv04_display_create;
140 engine->display.init = nv04_display_init;
141 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000142 engine->gpio.init = nouveau_stub_init;
143 engine->gpio.takedown = nouveau_stub_takedown;
144 engine->gpio.get = nv10_gpio_get;
145 engine->gpio.set = nv10_gpio_set;
146 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000147 engine->pm.clock_get = nv04_pm_clock_get;
148 engine->pm.clock_pre = nv04_pm_clock_pre;
149 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000150 engine->vram.init = nouveau_mem_detect;
151 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000152 break;
153 case 0x20:
154 engine->instmem.init = nv04_instmem_init;
155 engine->instmem.takedown = nv04_instmem_takedown;
156 engine->instmem.suspend = nv04_instmem_suspend;
157 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000158 engine->instmem.get = nv04_instmem_get;
159 engine->instmem.put = nv04_instmem_put;
160 engine->instmem.map = nv04_instmem_map;
161 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000162 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000163 engine->mc.init = nv04_mc_init;
164 engine->mc.takedown = nv04_mc_takedown;
165 engine->timer.init = nv04_timer_init;
166 engine->timer.read = nv04_timer_read;
167 engine->timer.takedown = nv04_timer_takedown;
168 engine->fb.init = nv10_fb_init;
169 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200170 engine->fb.init_tile_region = nv10_fb_init_tile_region;
171 engine->fb.set_tile_region = nv10_fb_set_tile_region;
172 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggsa0b1de82011-04-01 12:32:03 +1000173 engine->graph.init = nouveau_stub_init;
174 engine->graph.takedown = nouveau_stub_takedown;
175 engine->graph.channel = nvc0_graph_channel;
176 engine->graph.fifo_access = nvc0_graph_fifo_access;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200177 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000178 engine->fifo.channels = 32;
179 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000180 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000181 engine->fifo.disable = nv04_fifo_disable;
182 engine->fifo.enable = nv04_fifo_enable;
183 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100184 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000185 engine->fifo.channel_id = nv10_fifo_channel_id;
186 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200187 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000188 engine->fifo.load_context = nv10_fifo_load_context;
189 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200190 engine->display.early_init = nv04_display_early_init;
191 engine->display.late_takedown = nv04_display_late_takedown;
192 engine->display.create = nv04_display_create;
193 engine->display.init = nv04_display_init;
194 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000195 engine->gpio.init = nouveau_stub_init;
196 engine->gpio.takedown = nouveau_stub_takedown;
197 engine->gpio.get = nv10_gpio_get;
198 engine->gpio.set = nv10_gpio_set;
199 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000200 engine->pm.clock_get = nv04_pm_clock_get;
201 engine->pm.clock_pre = nv04_pm_clock_pre;
202 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000203 engine->vram.init = nouveau_mem_detect;
204 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000205 break;
206 case 0x30:
207 engine->instmem.init = nv04_instmem_init;
208 engine->instmem.takedown = nv04_instmem_takedown;
209 engine->instmem.suspend = nv04_instmem_suspend;
210 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000211 engine->instmem.get = nv04_instmem_get;
212 engine->instmem.put = nv04_instmem_put;
213 engine->instmem.map = nv04_instmem_map;
214 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000215 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000216 engine->mc.init = nv04_mc_init;
217 engine->mc.takedown = nv04_mc_takedown;
218 engine->timer.init = nv04_timer_init;
219 engine->timer.read = nv04_timer_read;
220 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200221 engine->fb.init = nv30_fb_init;
222 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200223 engine->fb.init_tile_region = nv30_fb_init_tile_region;
224 engine->fb.set_tile_region = nv10_fb_set_tile_region;
225 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggsa0b1de82011-04-01 12:32:03 +1000226 engine->graph.init = nouveau_stub_init;
227 engine->graph.takedown = nouveau_stub_takedown;
228 engine->graph.channel = nvc0_graph_channel;
229 engine->graph.fifo_access = nvc0_graph_fifo_access;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200230 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000231 engine->fifo.channels = 32;
232 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000233 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000234 engine->fifo.disable = nv04_fifo_disable;
235 engine->fifo.enable = nv04_fifo_enable;
236 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100237 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000238 engine->fifo.channel_id = nv10_fifo_channel_id;
239 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200240 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000241 engine->fifo.load_context = nv10_fifo_load_context;
242 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200243 engine->display.early_init = nv04_display_early_init;
244 engine->display.late_takedown = nv04_display_late_takedown;
245 engine->display.create = nv04_display_create;
246 engine->display.init = nv04_display_init;
247 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000248 engine->gpio.init = nouveau_stub_init;
249 engine->gpio.takedown = nouveau_stub_takedown;
250 engine->gpio.get = nv10_gpio_get;
251 engine->gpio.set = nv10_gpio_set;
252 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000253 engine->pm.clock_get = nv04_pm_clock_get;
254 engine->pm.clock_pre = nv04_pm_clock_pre;
255 engine->pm.clock_set = nv04_pm_clock_set;
256 engine->pm.voltage_get = nouveau_voltage_gpio_get;
257 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000258 engine->vram.init = nouveau_mem_detect;
259 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000260 break;
261 case 0x40:
262 case 0x60:
263 engine->instmem.init = nv04_instmem_init;
264 engine->instmem.takedown = nv04_instmem_takedown;
265 engine->instmem.suspend = nv04_instmem_suspend;
266 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000267 engine->instmem.get = nv04_instmem_get;
268 engine->instmem.put = nv04_instmem_put;
269 engine->instmem.map = nv04_instmem_map;
270 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000271 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000272 engine->mc.init = nv40_mc_init;
273 engine->mc.takedown = nv40_mc_takedown;
274 engine->timer.init = nv04_timer_init;
275 engine->timer.read = nv04_timer_read;
276 engine->timer.takedown = nv04_timer_takedown;
277 engine->fb.init = nv40_fb_init;
278 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200279 engine->fb.init_tile_region = nv30_fb_init_tile_region;
280 engine->fb.set_tile_region = nv40_fb_set_tile_region;
281 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs39c8d362011-04-01 11:33:21 +1000282 engine->graph.init = nouveau_stub_init;
283 engine->graph.takedown = nouveau_stub_takedown;
284 engine->graph.fifo_access = nvc0_graph_fifo_access;
285 engine->graph.channel = nvc0_graph_channel;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200286 engine->graph.set_tile_region = nv40_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000287 engine->fifo.channels = 32;
288 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000289 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000290 engine->fifo.disable = nv04_fifo_disable;
291 engine->fifo.enable = nv04_fifo_enable;
292 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100293 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000294 engine->fifo.channel_id = nv10_fifo_channel_id;
295 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200296 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000297 engine->fifo.load_context = nv40_fifo_load_context;
298 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200299 engine->display.early_init = nv04_display_early_init;
300 engine->display.late_takedown = nv04_display_late_takedown;
301 engine->display.create = nv04_display_create;
302 engine->display.init = nv04_display_init;
303 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000304 engine->gpio.init = nouveau_stub_init;
305 engine->gpio.takedown = nouveau_stub_takedown;
306 engine->gpio.get = nv10_gpio_get;
307 engine->gpio.set = nv10_gpio_set;
308 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000309 engine->pm.clock_get = nv04_pm_clock_get;
310 engine->pm.clock_pre = nv04_pm_clock_pre;
311 engine->pm.clock_set = nv04_pm_clock_set;
312 engine->pm.voltage_get = nouveau_voltage_gpio_get;
313 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200314 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000315 engine->vram.init = nouveau_mem_detect;
316 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317 break;
318 case 0x50:
319 case 0x80: /* gotta love NVIDIA's consistency.. */
320 case 0x90:
321 case 0xA0:
322 engine->instmem.init = nv50_instmem_init;
323 engine->instmem.takedown = nv50_instmem_takedown;
324 engine->instmem.suspend = nv50_instmem_suspend;
325 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000326 engine->instmem.get = nv50_instmem_get;
327 engine->instmem.put = nv50_instmem_put;
328 engine->instmem.map = nv50_instmem_map;
329 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000330 if (dev_priv->chipset == 0x50)
331 engine->instmem.flush = nv50_instmem_flush;
332 else
333 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000334 engine->mc.init = nv50_mc_init;
335 engine->mc.takedown = nv50_mc_takedown;
336 engine->timer.init = nv04_timer_init;
337 engine->timer.read = nv04_timer_read;
338 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000339 engine->fb.init = nv50_fb_init;
340 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs2703c212011-04-01 09:50:18 +1000341 engine->graph.init = nouveau_stub_init;
342 engine->graph.takedown = nouveau_stub_takedown;
343 engine->graph.fifo_access = nvc0_graph_fifo_access;
344 engine->graph.channel = nvc0_graph_channel;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000345 engine->fifo.channels = 128;
346 engine->fifo.init = nv50_fifo_init;
347 engine->fifo.takedown = nv50_fifo_takedown;
348 engine->fifo.disable = nv04_fifo_disable;
349 engine->fifo.enable = nv04_fifo_enable;
350 engine->fifo.reassign = nv04_fifo_reassign;
351 engine->fifo.channel_id = nv50_fifo_channel_id;
352 engine->fifo.create_context = nv50_fifo_create_context;
353 engine->fifo.destroy_context = nv50_fifo_destroy_context;
354 engine->fifo.load_context = nv50_fifo_load_context;
355 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000356 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200357 engine->display.early_init = nv50_display_early_init;
358 engine->display.late_takedown = nv50_display_late_takedown;
359 engine->display.create = nv50_display_create;
360 engine->display.init = nv50_display_init;
361 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000362 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000363 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000364 engine->gpio.get = nv50_gpio_get;
365 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000366 engine->gpio.irq_register = nv50_gpio_irq_register;
367 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000368 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000369 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000370 case 0x84:
371 case 0x86:
372 case 0x92:
373 case 0x94:
374 case 0x96:
375 case 0x98:
376 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000377 case 0xaa:
378 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000379 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000380 engine->pm.clock_get = nv50_pm_clock_get;
381 engine->pm.clock_pre = nv50_pm_clock_pre;
382 engine->pm.clock_set = nv50_pm_clock_set;
383 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000384 default:
385 engine->pm.clock_get = nva3_pm_clock_get;
386 engine->pm.clock_pre = nva3_pm_clock_pre;
387 engine->pm.clock_set = nva3_pm_clock_set;
388 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000389 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000390 engine->pm.voltage_get = nouveau_voltage_gpio_get;
391 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200392 if (dev_priv->chipset >= 0x84)
393 engine->pm.temp_get = nv84_temp_get;
394 else
395 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000396 engine->vram.init = nv50_vram_init;
397 engine->vram.get = nv50_vram_new;
398 engine->vram.put = nv50_vram_del;
399 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000400 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000401 case 0xC0:
402 engine->instmem.init = nvc0_instmem_init;
403 engine->instmem.takedown = nvc0_instmem_takedown;
404 engine->instmem.suspend = nvc0_instmem_suspend;
405 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000406 engine->instmem.get = nv50_instmem_get;
407 engine->instmem.put = nv50_instmem_put;
408 engine->instmem.map = nv50_instmem_map;
409 engine->instmem.unmap = nv50_instmem_unmap;
410 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000411 engine->mc.init = nv50_mc_init;
412 engine->mc.takedown = nv50_mc_takedown;
413 engine->timer.init = nv04_timer_init;
414 engine->timer.read = nv04_timer_read;
415 engine->timer.takedown = nv04_timer_takedown;
416 engine->fb.init = nvc0_fb_init;
417 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000418 engine->graph.fifo_access = nvc0_graph_fifo_access;
419 engine->graph.channel = nvc0_graph_channel;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000420 engine->fifo.channels = 128;
421 engine->fifo.init = nvc0_fifo_init;
422 engine->fifo.takedown = nvc0_fifo_takedown;
423 engine->fifo.disable = nvc0_fifo_disable;
424 engine->fifo.enable = nvc0_fifo_enable;
425 engine->fifo.reassign = nvc0_fifo_reassign;
426 engine->fifo.channel_id = nvc0_fifo_channel_id;
427 engine->fifo.create_context = nvc0_fifo_create_context;
428 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
429 engine->fifo.load_context = nvc0_fifo_load_context;
430 engine->fifo.unload_context = nvc0_fifo_unload_context;
431 engine->display.early_init = nv50_display_early_init;
432 engine->display.late_takedown = nv50_display_late_takedown;
433 engine->display.create = nv50_display_create;
434 engine->display.init = nv50_display_init;
435 engine->display.destroy = nv50_display_destroy;
436 engine->gpio.init = nv50_gpio_init;
437 engine->gpio.takedown = nouveau_stub_takedown;
438 engine->gpio.get = nv50_gpio_get;
439 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000440 engine->gpio.irq_register = nv50_gpio_irq_register;
441 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000442 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs8984e042010-11-15 11:48:33 +1000443 engine->vram.init = nvc0_vram_init;
444 engine->vram.get = nvc0_vram_new;
445 engine->vram.put = nv50_vram_del;
446 engine->vram.flags_valid = nvc0_vram_flags_valid;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000447 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000448 default:
449 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
450 return 1;
451 }
452
453 return 0;
454}
455
456static unsigned int
457nouveau_vga_set_decode(void *priv, bool state)
458{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000459 struct drm_device *dev = priv;
460 struct drm_nouveau_private *dev_priv = dev->dev_private;
461
462 if (dev_priv->chipset >= 0x40)
463 nv_wr32(dev, 0x88054, state);
464 else
465 nv_wr32(dev, 0x1854, state);
466
Ben Skeggs6ee73862009-12-11 19:24:15 +1000467 if (state)
468 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
469 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
470 else
471 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
472}
473
Ben Skeggs0735f622009-12-16 14:28:55 +1000474static int
475nouveau_card_init_channel(struct drm_device *dev)
476{
477 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs0735f622009-12-16 14:28:55 +1000478 int ret;
479
480 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000481 (struct drm_file *)-2, NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000482 if (ret)
483 return ret;
484
Ben Skeggscff5c132010-10-06 16:16:59 +1000485 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs0735f622009-12-16 14:28:55 +1000486 return 0;
Ben Skeggs0735f622009-12-16 14:28:55 +1000487}
488
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000489static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
490 enum vga_switcheroo_state state)
491{
Dave Airliefbf81762010-06-01 09:09:06 +1000492 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000493 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
494 if (state == VGA_SWITCHEROO_ON) {
495 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000496 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000497 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000498 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000499 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000500 } else {
501 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000502 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000503 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000504 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000505 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000506 }
507}
508
Dave Airlie8d608aa2010-12-07 08:57:57 +1000509static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
510{
511 struct drm_device *dev = pci_get_drvdata(pdev);
512 nouveau_fbcon_output_poll_changed(dev);
513}
514
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000515static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
516{
517 struct drm_device *dev = pci_get_drvdata(pdev);
518 bool can_switch;
519
520 spin_lock(&dev->count_lock);
521 can_switch = (dev->open_count == 0);
522 spin_unlock(&dev->count_lock);
523 return can_switch;
524}
525
Ben Skeggs6ee73862009-12-11 19:24:15 +1000526int
527nouveau_card_init(struct drm_device *dev)
528{
529 struct drm_nouveau_private *dev_priv = dev->dev_private;
530 struct nouveau_engine *engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000531 int ret, e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000532
Ben Skeggs6ee73862009-12-11 19:24:15 +1000533 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000534 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000535 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000536 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000537
538 /* Initialise internal driver API hooks */
539 ret = nouveau_init_engine_ptrs(dev);
540 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000541 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000542 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000543 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200544 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100545 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000546 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000547
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200548 /* Make the CRTCs and I2C buses accessible */
549 ret = engine->display.early_init(dev);
550 if (ret)
551 goto out;
552
Ben Skeggs6ee73862009-12-11 19:24:15 +1000553 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000554 ret = nouveau_bios_init(dev);
555 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200556 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000557
Ben Skeggs330c5982010-09-16 15:39:49 +1000558 nouveau_pm_init(dev);
559
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000560 ret = nouveau_mem_vram_init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000561 if (ret)
562 goto out_bios;
563
Ben Skeggs6ee73862009-12-11 19:24:15 +1000564 ret = nouveau_gpuobj_init(dev);
565 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000566 goto out_vram;
567
568 ret = engine->instmem.init(dev);
569 if (ret)
570 goto out_gpuobj;
571
572 ret = nouveau_mem_gart_init(dev);
573 if (ret)
574 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000575
576 /* PMC */
577 ret = engine->mc.init(dev);
578 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000579 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000580
Ben Skeggsee2e0132010-07-26 09:28:25 +1000581 /* PGPIO */
582 ret = engine->gpio.init(dev);
583 if (ret)
584 goto out_mc;
585
Ben Skeggs6ee73862009-12-11 19:24:15 +1000586 /* PTIMER */
587 ret = engine->timer.init(dev);
588 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000589 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000590
591 /* PFB */
592 ret = engine->fb.init(dev);
593 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000594 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000595
Ben Skeggs39c8d362011-04-01 11:33:21 +1000596 switch (dev_priv->card_type) {
Ben Skeggs49769862011-04-01 13:03:56 +1000597 case NV_04:
598 nv04_graph_create(dev);
599 break;
Ben Skeggsd11db272011-04-01 12:50:55 +1000600 case NV_10:
601 nv10_graph_create(dev);
602 break;
Ben Skeggsa0b1de82011-04-01 12:32:03 +1000603 case NV_20:
604 case NV_30:
605 nv20_graph_create(dev);
606 break;
Ben Skeggs39c8d362011-04-01 11:33:21 +1000607 case NV_40:
608 nv40_graph_create(dev);
609 break;
610 case NV_50:
Ben Skeggs2703c212011-04-01 09:50:18 +1000611 nv50_graph_create(dev);
Ben Skeggs39c8d362011-04-01 11:33:21 +1000612 break;
613 case NV_C0:
Ben Skeggs7a45cd12011-04-01 10:59:53 +1000614 nvc0_graph_create(dev);
Ben Skeggs39c8d362011-04-01 11:33:21 +1000615 break;
Ben Skeggsa0b1de82011-04-01 12:32:03 +1000616 default:
617 break;
Ben Skeggs39c8d362011-04-01 11:33:21 +1000618 }
Ben Skeggs2703c212011-04-01 09:50:18 +1000619
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000620 switch (dev_priv->chipset) {
621 case 0x84:
622 case 0x86:
623 case 0x92:
624 case 0x94:
625 case 0x96:
626 case 0xa0:
627 nv84_crypt_create(dev);
628 break;
629 }
630
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000631 if (nouveau_noaccel)
632 engine->graph.accel_blocked = true;
633 else {
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000634 for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
635 if (dev_priv->eng[e]) {
636 ret = dev_priv->eng[e]->init(dev, e);
637 if (ret)
638 goto out_engine;
639 }
640 }
641
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000642 /* PGRAPH */
643 ret = engine->graph.init(dev);
644 if (ret)
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000645 goto out_engine;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000646
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000647 /* PFIFO */
648 ret = engine->fifo.init(dev);
649 if (ret)
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000650 goto out_graph;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000651 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000652
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200653 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000654 if (ret)
655 goto out_fifo;
656
Francisco Jerez042206c2010-10-21 18:19:29 +0200657 ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
658 if (ret)
659 goto out_vblank;
660
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000661 ret = nouveau_irq_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000662 if (ret)
Francisco Jerez042206c2010-10-21 18:19:29 +0200663 goto out_vblank;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000664
665 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
666
Ben Skeggs0735f622009-12-16 14:28:55 +1000667 if (!engine->graph.accel_blocked) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200668 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000669 if (ret)
670 goto out_irq;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200671
672 ret = nouveau_card_init_channel(dev);
673 if (ret)
674 goto out_fence;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000675 }
676
Ben Skeggscd0b0722010-06-01 15:56:22 +1000677 nouveau_fbcon_init(dev);
678 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000679 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000680
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200681out_fence:
682 nouveau_fence_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000683out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000684 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200685out_vblank:
686 drm_vblank_cleanup(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200687 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000688out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000689 if (!nouveau_noaccel)
690 engine->fifo.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000691out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000692 if (!nouveau_noaccel)
693 engine->graph.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000694out_engine:
695 if (!nouveau_noaccel) {
696 for (e = e - 1; e >= 0; e--) {
Ben Skeggs2703c212011-04-01 09:50:18 +1000697 if (!dev_priv->eng[e])
698 continue;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000699 dev_priv->eng[e]->fini(dev, e);
Ben Skeggs2703c212011-04-01 09:50:18 +1000700 dev_priv->eng[e]->destroy(dev,e );
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000701 }
702 }
703
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000704 engine->fb.takedown(dev);
705out_timer:
706 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000707out_gpio:
708 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000709out_mc:
710 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000711out_gart:
712 nouveau_mem_gart_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000713out_instmem:
714 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000715out_gpuobj:
716 nouveau_gpuobj_takedown(dev);
717out_vram:
718 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000719out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000720 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000721 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200722out_display_early:
723 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000724out:
725 vga_client_register(dev->pdev, NULL, NULL, NULL);
726 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000727}
728
729static void nouveau_card_takedown(struct drm_device *dev)
730{
731 struct drm_nouveau_private *dev_priv = dev->dev_private;
732 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000733 int e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000734
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200735 if (!engine->graph.accel_blocked) {
736 nouveau_fence_fini(dev);
Francisco Jerez36c952e2010-10-18 03:01:34 +0200737 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000738 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000739
740 if (!nouveau_noaccel) {
741 engine->fifo.takedown(dev);
742 engine->graph.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000743 for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
744 if (dev_priv->eng[e]) {
745 dev_priv->eng[e]->fini(dev, e);
746 dev_priv->eng[e]->destroy(dev,e );
747 }
748 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000749 }
750 engine->fb.takedown(dev);
751 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000752 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000753 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200754 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000755
756 mutex_lock(&dev->struct_mutex);
757 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
758 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
759 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000760 nouveau_mem_gart_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000761
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000762 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000763 nouveau_gpuobj_takedown(dev);
764 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000765
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000766 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200767 drm_vblank_cleanup(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000768
Ben Skeggs330c5982010-09-16 15:39:49 +1000769 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000770 nouveau_bios_takedown(dev);
771
772 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000773}
774
775/* here a client dies, release the stuff that was allocated for its
776 * file_priv */
777void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
778{
779 nouveau_channel_cleanup(dev, file_priv);
780}
781
782/* first module load, setup the mmio/fb mapping */
783/* KMS: we need mmio at load time, not when the first drm client opens. */
784int nouveau_firstopen(struct drm_device *dev)
785{
786 return 0;
787}
788
789/* if we have an OF card, copy vbios to RAMIN */
790static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
791{
792#if defined(__powerpc__)
793 int size, i;
794 const uint32_t *bios;
795 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
796 if (!dn) {
797 NV_INFO(dev, "Unable to get the OF node\n");
798 return;
799 }
800
801 bios = of_get_property(dn, "NVDA,BMP", &size);
802 if (bios) {
803 for (i = 0; i < size; i += 4)
804 nv_wi32(dev, i, bios[i/4]);
805 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
806 } else {
807 NV_INFO(dev, "Unable to get the OF bios\n");
808 }
809#endif
810}
811
Marcin Slusarz06415c52010-05-16 17:29:56 +0200812static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
813{
814 struct pci_dev *pdev = dev->pdev;
815 struct apertures_struct *aper = alloc_apertures(3);
816 if (!aper)
817 return NULL;
818
819 aper->ranges[0].base = pci_resource_start(pdev, 1);
820 aper->ranges[0].size = pci_resource_len(pdev, 1);
821 aper->count = 1;
822
823 if (pci_resource_len(pdev, 2)) {
824 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
825 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
826 aper->count++;
827 }
828
829 if (pci_resource_len(pdev, 3)) {
830 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
831 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
832 aper->count++;
833 }
834
835 return aper;
836}
837
838static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
839{
840 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200841 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200842 dev_priv->apertures = nouveau_get_apertures(dev);
843 if (!dev_priv->apertures)
844 return -ENOMEM;
845
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200846#ifdef CONFIG_X86
847 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
848#endif
Emil Velikovf2129492011-03-19 23:31:52 +0000849
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200850 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200851 return 0;
852}
853
Ben Skeggs6ee73862009-12-11 19:24:15 +1000854int nouveau_load(struct drm_device *dev, unsigned long flags)
855{
856 struct drm_nouveau_private *dev_priv;
857 uint32_t reg0;
858 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000859 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000860
861 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200862 if (!dev_priv) {
863 ret = -ENOMEM;
864 goto err_out;
865 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000866 dev->dev_private = dev_priv;
867 dev_priv->dev = dev;
868
869 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000870
871 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
872 dev->pci_vendor, dev->pci_device, dev->pdev->class);
873
Ben Skeggs6ee73862009-12-11 19:24:15 +1000874 /* resource 0 is mmio regs */
875 /* resource 1 is linear FB */
876 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
877 /* resource 6 is bios */
878
879 /* map the mmio regs */
880 mmio_start_offs = pci_resource_start(dev->pdev, 0);
881 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
882 if (!dev_priv->mmio) {
883 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
884 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200885 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +0100886 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000887 }
888 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
889 (unsigned long long)mmio_start_offs);
890
891#ifdef __BIG_ENDIAN
892 /* Put the card in BE mode if it's not */
893 if (nv_rd32(dev, NV03_PMC_BOOT_1))
894 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
895
896 DRM_MEMORYBARRIER();
897#endif
898
899 /* Time to determine the card architecture */
900 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
Roy Spliet50066f82011-03-27 18:13:11 +0200901 dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000902
903 /* We're dealing with >=NV10 */
904 if ((reg0 & 0x0f000000) > 0) {
905 /* Bit 27-20 contain the architecture in hex */
906 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
Roy Spliet50066f82011-03-27 18:13:11 +0200907 dev_priv->stepping = (reg0 & 0xff);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000908 /* NV04 or NV05 */
909 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000910 if (reg0 & 0x00f00000)
911 dev_priv->chipset = 0x05;
912 else
913 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000914 } else
915 dev_priv->chipset = 0xff;
916
917 switch (dev_priv->chipset & 0xf0) {
918 case 0x00:
919 case 0x10:
920 case 0x20:
921 case 0x30:
922 dev_priv->card_type = dev_priv->chipset & 0xf0;
923 break;
924 case 0x40:
925 case 0x60:
926 dev_priv->card_type = NV_40;
927 break;
928 case 0x50:
929 case 0x80:
930 case 0x90:
931 case 0xa0:
932 dev_priv->card_type = NV_50;
933 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000934 case 0xc0:
935 dev_priv->card_type = NV_C0;
936 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000937 default:
938 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200939 ret = -EINVAL;
940 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000941 }
942
943 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
944 dev_priv->card_type, reg0);
945
Ben Skeggscd0b0722010-06-01 15:56:22 +1000946 ret = nouveau_remove_conflicting_drivers(dev);
947 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200948 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200949
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300950 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000951 if (dev_priv->card_type >= NV_40) {
952 int ramin_bar = 2;
953 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
954 ramin_bar = 3;
955
956 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000957 dev_priv->ramin =
958 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000959 dev_priv->ramin_size);
960 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000961 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200962 ret = -ENOMEM;
963 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000964 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000965 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000966 dev_priv->ramin_size = 1 * 1024 * 1024;
967 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +1000968 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000969 if (!dev_priv->ramin) {
970 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200971 ret = -ENOMEM;
972 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000973 }
974 }
975
976 nouveau_OF_copy_vbios_to_ramin(dev);
977
978 /* Special flags */
979 if (dev->pci_device == 0x01a0)
980 dev_priv->flags |= NV_NFORCE;
981 else if (dev->pci_device == 0x01f0)
982 dev_priv->flags |= NV_NFORCE2;
983
984 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000985 ret = nouveau_card_init(dev);
986 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200987 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000988
989 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +0200990
991err_ramin:
992 iounmap(dev_priv->ramin);
993err_mmio:
994 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200995err_priv:
996 kfree(dev_priv);
997 dev->dev_private = NULL;
998err_out:
999 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001000}
1001
Ben Skeggs6ee73862009-12-11 19:24:15 +10001002void nouveau_lastclose(struct drm_device *dev)
1003{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001004 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001005}
1006
1007int nouveau_unload(struct drm_device *dev)
1008{
1009 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001010 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001011
Ben Skeggscd0b0722010-06-01 15:56:22 +10001012 drm_kms_helper_poll_fini(dev);
1013 nouveau_fbcon_fini(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001014 engine->display.destroy(dev);
Ben Skeggscd0b0722010-06-01 15:56:22 +10001015 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001016
1017 iounmap(dev_priv->mmio);
1018 iounmap(dev_priv->ramin);
1019
1020 kfree(dev_priv);
1021 dev->dev_private = NULL;
1022 return 0;
1023}
1024
Ben Skeggs6ee73862009-12-11 19:24:15 +10001025int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1026 struct drm_file *file_priv)
1027{
1028 struct drm_nouveau_private *dev_priv = dev->dev_private;
1029 struct drm_nouveau_getparam *getparam = data;
1030
Ben Skeggs6ee73862009-12-11 19:24:15 +10001031 switch (getparam->param) {
1032 case NOUVEAU_GETPARAM_CHIPSET_ID:
1033 getparam->value = dev_priv->chipset;
1034 break;
1035 case NOUVEAU_GETPARAM_PCI_VENDOR:
1036 getparam->value = dev->pci_vendor;
1037 break;
1038 case NOUVEAU_GETPARAM_PCI_DEVICE:
1039 getparam->value = dev->pci_device;
1040 break;
1041 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001042 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001043 getparam->value = NV_AGP;
Dave Airlie8410ea32010-12-15 03:16:38 +10001044 else if (drm_pci_device_is_pcie(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001045 getparam->value = NV_PCIE;
1046 else
1047 getparam->value = NV_PCI;
1048 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001049 case NOUVEAU_GETPARAM_FB_SIZE:
1050 getparam->value = dev_priv->fb_available_size;
1051 break;
1052 case NOUVEAU_GETPARAM_AGP_SIZE:
1053 getparam->value = dev_priv->gart_info.aper_size;
1054 break;
1055 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001056 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001057 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001058 case NOUVEAU_GETPARAM_PTIMER_TIME:
1059 getparam->value = dev_priv->engine.timer.read(dev);
1060 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001061 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1062 getparam->value = 1;
1063 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001064 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd2f2032011-02-08 15:16:23 +10001065 getparam->value = 1;
Francisco Jerez332b2422010-10-20 23:35:40 +02001066 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001067 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1068 /* NV40 and NV50 versions are quite different, but register
1069 * address is the same. User is supposed to know the card
1070 * family anyway... */
1071 if (dev_priv->chipset >= 0x40) {
1072 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1073 break;
1074 }
1075 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001076 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001077 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001078 return -EINVAL;
1079 }
1080
1081 return 0;
1082}
1083
1084int
1085nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv)
1087{
1088 struct drm_nouveau_setparam *setparam = data;
1089
Ben Skeggs6ee73862009-12-11 19:24:15 +10001090 switch (setparam->param) {
1091 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001092 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001093 return -EINVAL;
1094 }
1095
1096 return 0;
1097}
1098
1099/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001100bool
1101nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1102 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001103{
1104 struct drm_nouveau_private *dev_priv = dev->dev_private;
1105 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1106 uint64_t start = ptimer->read(dev);
1107
1108 do {
1109 if ((nv_rd32(dev, reg) & mask) == val)
1110 return true;
1111 } while (ptimer->read(dev) - start < timeout);
1112
1113 return false;
1114}
1115
Ben Skeggs12fb9522010-11-19 14:32:56 +10001116/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1117bool
1118nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1119 uint32_t reg, uint32_t mask, uint32_t val)
1120{
1121 struct drm_nouveau_private *dev_priv = dev->dev_private;
1122 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1123 uint64_t start = ptimer->read(dev);
1124
1125 do {
1126 if ((nv_rd32(dev, reg) & mask) != val)
1127 return true;
1128 } while (ptimer->read(dev) - start < timeout);
1129
1130 return false;
1131}
1132
Ben Skeggs6ee73862009-12-11 19:24:15 +10001133/* Waits for PGRAPH to go completely idle */
1134bool nouveau_wait_for_idle(struct drm_device *dev)
1135{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001136 struct drm_nouveau_private *dev_priv = dev->dev_private;
1137 uint32_t mask = ~0;
1138
1139 if (dev_priv->card_type == NV_40)
1140 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1141
1142 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001143 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1144 nv_rd32(dev, NV04_PGRAPH_STATUS));
1145 return false;
1146 }
1147
1148 return true;
1149}
1150