blob: 7bb2433013df3bc3b5908b67dce37370bf4b832e [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->graph.init = nv04_graph_init;
69 engine->graph.takedown = nv04_graph_takedown;
70 engine->graph.fifo_access = nv04_graph_fifo_access;
71 engine->graph.channel = nv04_graph_channel;
72 engine->graph.create_context = nv04_graph_create_context;
73 engine->graph.destroy_context = nv04_graph_destroy_context;
74 engine->graph.load_context = nv04_graph_load_context;
75 engine->graph.unload_context = nv04_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +100076 engine->graph.object_new = nv04_graph_object_new;
Ben Skeggs6ee73862009-12-11 19:24:15 +100077 engine->fifo.channels = 16;
78 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100079 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100080 engine->fifo.disable = nv04_fifo_disable;
81 engine->fifo.enable = nv04_fifo_enable;
82 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010083 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100084 engine->fifo.channel_id = nv04_fifo_channel_id;
85 engine->fifo.create_context = nv04_fifo_create_context;
86 engine->fifo.destroy_context = nv04_fifo_destroy_context;
87 engine->fifo.load_context = nv04_fifo_load_context;
88 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020089 engine->display.early_init = nv04_display_early_init;
90 engine->display.late_takedown = nv04_display_late_takedown;
91 engine->display.create = nv04_display_create;
92 engine->display.init = nv04_display_init;
93 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100094 engine->gpio.init = nouveau_stub_init;
95 engine->gpio.takedown = nouveau_stub_takedown;
96 engine->gpio.get = NULL;
97 engine->gpio.set = NULL;
98 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100099 engine->pm.clock_get = nv04_pm_clock_get;
100 engine->pm.clock_pre = nv04_pm_clock_pre;
101 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000102 engine->vram.init = nouveau_mem_detect;
103 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000104 break;
105 case 0x10:
106 engine->instmem.init = nv04_instmem_init;
107 engine->instmem.takedown = nv04_instmem_takedown;
108 engine->instmem.suspend = nv04_instmem_suspend;
109 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000110 engine->instmem.get = nv04_instmem_get;
111 engine->instmem.put = nv04_instmem_put;
112 engine->instmem.map = nv04_instmem_map;
113 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000114 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000115 engine->mc.init = nv04_mc_init;
116 engine->mc.takedown = nv04_mc_takedown;
117 engine->timer.init = nv04_timer_init;
118 engine->timer.read = nv04_timer_read;
119 engine->timer.takedown = nv04_timer_takedown;
120 engine->fb.init = nv10_fb_init;
121 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200122 engine->fb.init_tile_region = nv10_fb_init_tile_region;
123 engine->fb.set_tile_region = nv10_fb_set_tile_region;
124 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000125 engine->graph.init = nv10_graph_init;
126 engine->graph.takedown = nv10_graph_takedown;
127 engine->graph.channel = nv10_graph_channel;
128 engine->graph.create_context = nv10_graph_create_context;
129 engine->graph.destroy_context = nv10_graph_destroy_context;
130 engine->graph.fifo_access = nv04_graph_fifo_access;
131 engine->graph.load_context = nv10_graph_load_context;
132 engine->graph.unload_context = nv10_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000133 engine->graph.object_new = nv04_graph_object_new;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200134 engine->graph.set_tile_region = nv10_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135 engine->fifo.channels = 32;
136 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000137 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138 engine->fifo.disable = nv04_fifo_disable;
139 engine->fifo.enable = nv04_fifo_enable;
140 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100141 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000142 engine->fifo.channel_id = nv10_fifo_channel_id;
143 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200144 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 engine->fifo.load_context = nv10_fifo_load_context;
146 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200147 engine->display.early_init = nv04_display_early_init;
148 engine->display.late_takedown = nv04_display_late_takedown;
149 engine->display.create = nv04_display_create;
150 engine->display.init = nv04_display_init;
151 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000152 engine->gpio.init = nouveau_stub_init;
153 engine->gpio.takedown = nouveau_stub_takedown;
154 engine->gpio.get = nv10_gpio_get;
155 engine->gpio.set = nv10_gpio_set;
156 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000157 engine->pm.clock_get = nv04_pm_clock_get;
158 engine->pm.clock_pre = nv04_pm_clock_pre;
159 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000160 engine->vram.init = nouveau_mem_detect;
161 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000162 break;
163 case 0x20:
164 engine->instmem.init = nv04_instmem_init;
165 engine->instmem.takedown = nv04_instmem_takedown;
166 engine->instmem.suspend = nv04_instmem_suspend;
167 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000168 engine->instmem.get = nv04_instmem_get;
169 engine->instmem.put = nv04_instmem_put;
170 engine->instmem.map = nv04_instmem_map;
171 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000172 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000173 engine->mc.init = nv04_mc_init;
174 engine->mc.takedown = nv04_mc_takedown;
175 engine->timer.init = nv04_timer_init;
176 engine->timer.read = nv04_timer_read;
177 engine->timer.takedown = nv04_timer_takedown;
178 engine->fb.init = nv10_fb_init;
179 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200180 engine->fb.init_tile_region = nv10_fb_init_tile_region;
181 engine->fb.set_tile_region = nv10_fb_set_tile_region;
182 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggsa0b1de82011-04-01 12:32:03 +1000183 engine->graph.init = nouveau_stub_init;
184 engine->graph.takedown = nouveau_stub_takedown;
185 engine->graph.channel = nvc0_graph_channel;
186 engine->graph.fifo_access = nvc0_graph_fifo_access;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200187 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000188 engine->fifo.channels = 32;
189 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000190 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000191 engine->fifo.disable = nv04_fifo_disable;
192 engine->fifo.enable = nv04_fifo_enable;
193 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100194 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000195 engine->fifo.channel_id = nv10_fifo_channel_id;
196 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200197 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000198 engine->fifo.load_context = nv10_fifo_load_context;
199 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200200 engine->display.early_init = nv04_display_early_init;
201 engine->display.late_takedown = nv04_display_late_takedown;
202 engine->display.create = nv04_display_create;
203 engine->display.init = nv04_display_init;
204 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000205 engine->gpio.init = nouveau_stub_init;
206 engine->gpio.takedown = nouveau_stub_takedown;
207 engine->gpio.get = nv10_gpio_get;
208 engine->gpio.set = nv10_gpio_set;
209 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000210 engine->pm.clock_get = nv04_pm_clock_get;
211 engine->pm.clock_pre = nv04_pm_clock_pre;
212 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000213 engine->vram.init = nouveau_mem_detect;
214 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000215 break;
216 case 0x30:
217 engine->instmem.init = nv04_instmem_init;
218 engine->instmem.takedown = nv04_instmem_takedown;
219 engine->instmem.suspend = nv04_instmem_suspend;
220 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000221 engine->instmem.get = nv04_instmem_get;
222 engine->instmem.put = nv04_instmem_put;
223 engine->instmem.map = nv04_instmem_map;
224 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000225 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000226 engine->mc.init = nv04_mc_init;
227 engine->mc.takedown = nv04_mc_takedown;
228 engine->timer.init = nv04_timer_init;
229 engine->timer.read = nv04_timer_read;
230 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200231 engine->fb.init = nv30_fb_init;
232 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200233 engine->fb.init_tile_region = nv30_fb_init_tile_region;
234 engine->fb.set_tile_region = nv10_fb_set_tile_region;
235 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggsa0b1de82011-04-01 12:32:03 +1000236 engine->graph.init = nouveau_stub_init;
237 engine->graph.takedown = nouveau_stub_takedown;
238 engine->graph.channel = nvc0_graph_channel;
239 engine->graph.fifo_access = nvc0_graph_fifo_access;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200240 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000241 engine->fifo.channels = 32;
242 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000243 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000244 engine->fifo.disable = nv04_fifo_disable;
245 engine->fifo.enable = nv04_fifo_enable;
246 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100247 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000248 engine->fifo.channel_id = nv10_fifo_channel_id;
249 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200250 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000251 engine->fifo.load_context = nv10_fifo_load_context;
252 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200253 engine->display.early_init = nv04_display_early_init;
254 engine->display.late_takedown = nv04_display_late_takedown;
255 engine->display.create = nv04_display_create;
256 engine->display.init = nv04_display_init;
257 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000258 engine->gpio.init = nouveau_stub_init;
259 engine->gpio.takedown = nouveau_stub_takedown;
260 engine->gpio.get = nv10_gpio_get;
261 engine->gpio.set = nv10_gpio_set;
262 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000263 engine->pm.clock_get = nv04_pm_clock_get;
264 engine->pm.clock_pre = nv04_pm_clock_pre;
265 engine->pm.clock_set = nv04_pm_clock_set;
266 engine->pm.voltage_get = nouveau_voltage_gpio_get;
267 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000268 engine->vram.init = nouveau_mem_detect;
269 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000270 break;
271 case 0x40:
272 case 0x60:
273 engine->instmem.init = nv04_instmem_init;
274 engine->instmem.takedown = nv04_instmem_takedown;
275 engine->instmem.suspend = nv04_instmem_suspend;
276 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000277 engine->instmem.get = nv04_instmem_get;
278 engine->instmem.put = nv04_instmem_put;
279 engine->instmem.map = nv04_instmem_map;
280 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000281 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000282 engine->mc.init = nv40_mc_init;
283 engine->mc.takedown = nv40_mc_takedown;
284 engine->timer.init = nv04_timer_init;
285 engine->timer.read = nv04_timer_read;
286 engine->timer.takedown = nv04_timer_takedown;
287 engine->fb.init = nv40_fb_init;
288 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200289 engine->fb.init_tile_region = nv30_fb_init_tile_region;
290 engine->fb.set_tile_region = nv40_fb_set_tile_region;
291 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs39c8d362011-04-01 11:33:21 +1000292 engine->graph.init = nouveau_stub_init;
293 engine->graph.takedown = nouveau_stub_takedown;
294 engine->graph.fifo_access = nvc0_graph_fifo_access;
295 engine->graph.channel = nvc0_graph_channel;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200296 engine->graph.set_tile_region = nv40_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000297 engine->fifo.channels = 32;
298 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000299 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000300 engine->fifo.disable = nv04_fifo_disable;
301 engine->fifo.enable = nv04_fifo_enable;
302 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100303 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000304 engine->fifo.channel_id = nv10_fifo_channel_id;
305 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200306 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000307 engine->fifo.load_context = nv40_fifo_load_context;
308 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200309 engine->display.early_init = nv04_display_early_init;
310 engine->display.late_takedown = nv04_display_late_takedown;
311 engine->display.create = nv04_display_create;
312 engine->display.init = nv04_display_init;
313 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000314 engine->gpio.init = nouveau_stub_init;
315 engine->gpio.takedown = nouveau_stub_takedown;
316 engine->gpio.get = nv10_gpio_get;
317 engine->gpio.set = nv10_gpio_set;
318 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000319 engine->pm.clock_get = nv04_pm_clock_get;
320 engine->pm.clock_pre = nv04_pm_clock_pre;
321 engine->pm.clock_set = nv04_pm_clock_set;
322 engine->pm.voltage_get = nouveau_voltage_gpio_get;
323 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200324 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000325 engine->vram.init = nouveau_mem_detect;
326 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000327 break;
328 case 0x50:
329 case 0x80: /* gotta love NVIDIA's consistency.. */
330 case 0x90:
331 case 0xA0:
332 engine->instmem.init = nv50_instmem_init;
333 engine->instmem.takedown = nv50_instmem_takedown;
334 engine->instmem.suspend = nv50_instmem_suspend;
335 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000336 engine->instmem.get = nv50_instmem_get;
337 engine->instmem.put = nv50_instmem_put;
338 engine->instmem.map = nv50_instmem_map;
339 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000340 if (dev_priv->chipset == 0x50)
341 engine->instmem.flush = nv50_instmem_flush;
342 else
343 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000344 engine->mc.init = nv50_mc_init;
345 engine->mc.takedown = nv50_mc_takedown;
346 engine->timer.init = nv04_timer_init;
347 engine->timer.read = nv04_timer_read;
348 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000349 engine->fb.init = nv50_fb_init;
350 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs2703c212011-04-01 09:50:18 +1000351 engine->graph.init = nouveau_stub_init;
352 engine->graph.takedown = nouveau_stub_takedown;
353 engine->graph.fifo_access = nvc0_graph_fifo_access;
354 engine->graph.channel = nvc0_graph_channel;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000355 engine->fifo.channels = 128;
356 engine->fifo.init = nv50_fifo_init;
357 engine->fifo.takedown = nv50_fifo_takedown;
358 engine->fifo.disable = nv04_fifo_disable;
359 engine->fifo.enable = nv04_fifo_enable;
360 engine->fifo.reassign = nv04_fifo_reassign;
361 engine->fifo.channel_id = nv50_fifo_channel_id;
362 engine->fifo.create_context = nv50_fifo_create_context;
363 engine->fifo.destroy_context = nv50_fifo_destroy_context;
364 engine->fifo.load_context = nv50_fifo_load_context;
365 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000366 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200367 engine->display.early_init = nv50_display_early_init;
368 engine->display.late_takedown = nv50_display_late_takedown;
369 engine->display.create = nv50_display_create;
370 engine->display.init = nv50_display_init;
371 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000372 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000373 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000374 engine->gpio.get = nv50_gpio_get;
375 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000376 engine->gpio.irq_register = nv50_gpio_irq_register;
377 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000378 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000379 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000380 case 0x84:
381 case 0x86:
382 case 0x92:
383 case 0x94:
384 case 0x96:
385 case 0x98:
386 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000387 case 0xaa:
388 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000389 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000390 engine->pm.clock_get = nv50_pm_clock_get;
391 engine->pm.clock_pre = nv50_pm_clock_pre;
392 engine->pm.clock_set = nv50_pm_clock_set;
393 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000394 default:
395 engine->pm.clock_get = nva3_pm_clock_get;
396 engine->pm.clock_pre = nva3_pm_clock_pre;
397 engine->pm.clock_set = nva3_pm_clock_set;
398 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000399 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000400 engine->pm.voltage_get = nouveau_voltage_gpio_get;
401 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200402 if (dev_priv->chipset >= 0x84)
403 engine->pm.temp_get = nv84_temp_get;
404 else
405 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000406 engine->vram.init = nv50_vram_init;
407 engine->vram.get = nv50_vram_new;
408 engine->vram.put = nv50_vram_del;
409 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000410 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000411 case 0xC0:
412 engine->instmem.init = nvc0_instmem_init;
413 engine->instmem.takedown = nvc0_instmem_takedown;
414 engine->instmem.suspend = nvc0_instmem_suspend;
415 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000416 engine->instmem.get = nv50_instmem_get;
417 engine->instmem.put = nv50_instmem_put;
418 engine->instmem.map = nv50_instmem_map;
419 engine->instmem.unmap = nv50_instmem_unmap;
420 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000421 engine->mc.init = nv50_mc_init;
422 engine->mc.takedown = nv50_mc_takedown;
423 engine->timer.init = nv04_timer_init;
424 engine->timer.read = nv04_timer_read;
425 engine->timer.takedown = nv04_timer_takedown;
426 engine->fb.init = nvc0_fb_init;
427 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000428 engine->graph.fifo_access = nvc0_graph_fifo_access;
429 engine->graph.channel = nvc0_graph_channel;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000430 engine->fifo.channels = 128;
431 engine->fifo.init = nvc0_fifo_init;
432 engine->fifo.takedown = nvc0_fifo_takedown;
433 engine->fifo.disable = nvc0_fifo_disable;
434 engine->fifo.enable = nvc0_fifo_enable;
435 engine->fifo.reassign = nvc0_fifo_reassign;
436 engine->fifo.channel_id = nvc0_fifo_channel_id;
437 engine->fifo.create_context = nvc0_fifo_create_context;
438 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
439 engine->fifo.load_context = nvc0_fifo_load_context;
440 engine->fifo.unload_context = nvc0_fifo_unload_context;
441 engine->display.early_init = nv50_display_early_init;
442 engine->display.late_takedown = nv50_display_late_takedown;
443 engine->display.create = nv50_display_create;
444 engine->display.init = nv50_display_init;
445 engine->display.destroy = nv50_display_destroy;
446 engine->gpio.init = nv50_gpio_init;
447 engine->gpio.takedown = nouveau_stub_takedown;
448 engine->gpio.get = nv50_gpio_get;
449 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000450 engine->gpio.irq_register = nv50_gpio_irq_register;
451 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000452 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs8984e042010-11-15 11:48:33 +1000453 engine->vram.init = nvc0_vram_init;
454 engine->vram.get = nvc0_vram_new;
455 engine->vram.put = nv50_vram_del;
456 engine->vram.flags_valid = nvc0_vram_flags_valid;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000457 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000458 default:
459 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
460 return 1;
461 }
462
463 return 0;
464}
465
466static unsigned int
467nouveau_vga_set_decode(void *priv, bool state)
468{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000469 struct drm_device *dev = priv;
470 struct drm_nouveau_private *dev_priv = dev->dev_private;
471
472 if (dev_priv->chipset >= 0x40)
473 nv_wr32(dev, 0x88054, state);
474 else
475 nv_wr32(dev, 0x1854, state);
476
Ben Skeggs6ee73862009-12-11 19:24:15 +1000477 if (state)
478 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
479 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
480 else
481 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
482}
483
Ben Skeggs0735f622009-12-16 14:28:55 +1000484static int
485nouveau_card_init_channel(struct drm_device *dev)
486{
487 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs0735f622009-12-16 14:28:55 +1000488 int ret;
489
490 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000491 (struct drm_file *)-2, NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000492 if (ret)
493 return ret;
494
Ben Skeggscff5c132010-10-06 16:16:59 +1000495 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs0735f622009-12-16 14:28:55 +1000496 return 0;
Ben Skeggs0735f622009-12-16 14:28:55 +1000497}
498
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000499static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
500 enum vga_switcheroo_state state)
501{
Dave Airliefbf81762010-06-01 09:09:06 +1000502 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000503 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
504 if (state == VGA_SWITCHEROO_ON) {
505 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000506 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000507 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000508 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000509 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000510 } else {
511 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000512 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000513 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000514 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000515 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000516 }
517}
518
Dave Airlie8d608aa2010-12-07 08:57:57 +1000519static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
520{
521 struct drm_device *dev = pci_get_drvdata(pdev);
522 nouveau_fbcon_output_poll_changed(dev);
523}
524
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000525static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
526{
527 struct drm_device *dev = pci_get_drvdata(pdev);
528 bool can_switch;
529
530 spin_lock(&dev->count_lock);
531 can_switch = (dev->open_count == 0);
532 spin_unlock(&dev->count_lock);
533 return can_switch;
534}
535
Ben Skeggs6ee73862009-12-11 19:24:15 +1000536int
537nouveau_card_init(struct drm_device *dev)
538{
539 struct drm_nouveau_private *dev_priv = dev->dev_private;
540 struct nouveau_engine *engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000541 int ret, e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000542
Ben Skeggs6ee73862009-12-11 19:24:15 +1000543 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000544 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000545 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000546 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000547
548 /* Initialise internal driver API hooks */
549 ret = nouveau_init_engine_ptrs(dev);
550 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000551 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000552 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000553 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200554 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100555 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000556 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000557
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200558 /* Make the CRTCs and I2C buses accessible */
559 ret = engine->display.early_init(dev);
560 if (ret)
561 goto out;
562
Ben Skeggs6ee73862009-12-11 19:24:15 +1000563 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000564 ret = nouveau_bios_init(dev);
565 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200566 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000567
Ben Skeggs330c5982010-09-16 15:39:49 +1000568 nouveau_pm_init(dev);
569
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000570 ret = nouveau_mem_vram_init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000571 if (ret)
572 goto out_bios;
573
Ben Skeggs6ee73862009-12-11 19:24:15 +1000574 ret = nouveau_gpuobj_init(dev);
575 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000576 goto out_vram;
577
578 ret = engine->instmem.init(dev);
579 if (ret)
580 goto out_gpuobj;
581
582 ret = nouveau_mem_gart_init(dev);
583 if (ret)
584 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000585
586 /* PMC */
587 ret = engine->mc.init(dev);
588 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000589 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000590
Ben Skeggsee2e0132010-07-26 09:28:25 +1000591 /* PGPIO */
592 ret = engine->gpio.init(dev);
593 if (ret)
594 goto out_mc;
595
Ben Skeggs6ee73862009-12-11 19:24:15 +1000596 /* PTIMER */
597 ret = engine->timer.init(dev);
598 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000599 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000600
601 /* PFB */
602 ret = engine->fb.init(dev);
603 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000604 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000605
Ben Skeggs39c8d362011-04-01 11:33:21 +1000606 switch (dev_priv->card_type) {
Ben Skeggsa0b1de82011-04-01 12:32:03 +1000607 case NV_20:
608 case NV_30:
609 nv20_graph_create(dev);
610 break;
Ben Skeggs39c8d362011-04-01 11:33:21 +1000611 case NV_40:
612 nv40_graph_create(dev);
613 break;
614 case NV_50:
Ben Skeggs2703c212011-04-01 09:50:18 +1000615 nv50_graph_create(dev);
Ben Skeggs39c8d362011-04-01 11:33:21 +1000616 break;
617 case NV_C0:
Ben Skeggs7a45cd12011-04-01 10:59:53 +1000618 nvc0_graph_create(dev);
Ben Skeggs39c8d362011-04-01 11:33:21 +1000619 break;
Ben Skeggsa0b1de82011-04-01 12:32:03 +1000620 default:
621 break;
Ben Skeggs39c8d362011-04-01 11:33:21 +1000622 }
Ben Skeggs2703c212011-04-01 09:50:18 +1000623
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000624 switch (dev_priv->chipset) {
625 case 0x84:
626 case 0x86:
627 case 0x92:
628 case 0x94:
629 case 0x96:
630 case 0xa0:
631 nv84_crypt_create(dev);
632 break;
633 }
634
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000635 if (nouveau_noaccel)
636 engine->graph.accel_blocked = true;
637 else {
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000638 for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
639 if (dev_priv->eng[e]) {
640 ret = dev_priv->eng[e]->init(dev, e);
641 if (ret)
642 goto out_engine;
643 }
644 }
645
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000646 /* PGRAPH */
647 ret = engine->graph.init(dev);
648 if (ret)
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000649 goto out_engine;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000650
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000651 /* PFIFO */
652 ret = engine->fifo.init(dev);
653 if (ret)
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000654 goto out_graph;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000655 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000656
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200657 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000658 if (ret)
659 goto out_fifo;
660
Francisco Jerez042206c2010-10-21 18:19:29 +0200661 ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
662 if (ret)
663 goto out_vblank;
664
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000665 ret = nouveau_irq_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000666 if (ret)
Francisco Jerez042206c2010-10-21 18:19:29 +0200667 goto out_vblank;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000668
669 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
670
Ben Skeggs0735f622009-12-16 14:28:55 +1000671 if (!engine->graph.accel_blocked) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200672 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000673 if (ret)
674 goto out_irq;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200675
676 ret = nouveau_card_init_channel(dev);
677 if (ret)
678 goto out_fence;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000679 }
680
Ben Skeggscd0b0722010-06-01 15:56:22 +1000681 nouveau_fbcon_init(dev);
682 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000683 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000684
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200685out_fence:
686 nouveau_fence_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000687out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000688 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200689out_vblank:
690 drm_vblank_cleanup(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200691 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000692out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000693 if (!nouveau_noaccel)
694 engine->fifo.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000695out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000696 if (!nouveau_noaccel)
697 engine->graph.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000698out_engine:
699 if (!nouveau_noaccel) {
700 for (e = e - 1; e >= 0; e--) {
Ben Skeggs2703c212011-04-01 09:50:18 +1000701 if (!dev_priv->eng[e])
702 continue;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000703 dev_priv->eng[e]->fini(dev, e);
Ben Skeggs2703c212011-04-01 09:50:18 +1000704 dev_priv->eng[e]->destroy(dev,e );
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000705 }
706 }
707
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000708 engine->fb.takedown(dev);
709out_timer:
710 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000711out_gpio:
712 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000713out_mc:
714 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000715out_gart:
716 nouveau_mem_gart_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000717out_instmem:
718 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000719out_gpuobj:
720 nouveau_gpuobj_takedown(dev);
721out_vram:
722 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000723out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000724 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000725 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200726out_display_early:
727 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000728out:
729 vga_client_register(dev->pdev, NULL, NULL, NULL);
730 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000731}
732
733static void nouveau_card_takedown(struct drm_device *dev)
734{
735 struct drm_nouveau_private *dev_priv = dev->dev_private;
736 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000737 int e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000738
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200739 if (!engine->graph.accel_blocked) {
740 nouveau_fence_fini(dev);
Francisco Jerez36c952e2010-10-18 03:01:34 +0200741 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000742 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000743
744 if (!nouveau_noaccel) {
745 engine->fifo.takedown(dev);
746 engine->graph.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000747 for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
748 if (dev_priv->eng[e]) {
749 dev_priv->eng[e]->fini(dev, e);
750 dev_priv->eng[e]->destroy(dev,e );
751 }
752 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000753 }
754 engine->fb.takedown(dev);
755 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000756 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000757 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200758 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000759
760 mutex_lock(&dev->struct_mutex);
761 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
762 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
763 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000764 nouveau_mem_gart_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000765
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000766 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000767 nouveau_gpuobj_takedown(dev);
768 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000769
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000770 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200771 drm_vblank_cleanup(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000772
Ben Skeggs330c5982010-09-16 15:39:49 +1000773 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000774 nouveau_bios_takedown(dev);
775
776 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000777}
778
779/* here a client dies, release the stuff that was allocated for its
780 * file_priv */
781void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
782{
783 nouveau_channel_cleanup(dev, file_priv);
784}
785
786/* first module load, setup the mmio/fb mapping */
787/* KMS: we need mmio at load time, not when the first drm client opens. */
788int nouveau_firstopen(struct drm_device *dev)
789{
790 return 0;
791}
792
793/* if we have an OF card, copy vbios to RAMIN */
794static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
795{
796#if defined(__powerpc__)
797 int size, i;
798 const uint32_t *bios;
799 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
800 if (!dn) {
801 NV_INFO(dev, "Unable to get the OF node\n");
802 return;
803 }
804
805 bios = of_get_property(dn, "NVDA,BMP", &size);
806 if (bios) {
807 for (i = 0; i < size; i += 4)
808 nv_wi32(dev, i, bios[i/4]);
809 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
810 } else {
811 NV_INFO(dev, "Unable to get the OF bios\n");
812 }
813#endif
814}
815
Marcin Slusarz06415c52010-05-16 17:29:56 +0200816static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
817{
818 struct pci_dev *pdev = dev->pdev;
819 struct apertures_struct *aper = alloc_apertures(3);
820 if (!aper)
821 return NULL;
822
823 aper->ranges[0].base = pci_resource_start(pdev, 1);
824 aper->ranges[0].size = pci_resource_len(pdev, 1);
825 aper->count = 1;
826
827 if (pci_resource_len(pdev, 2)) {
828 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
829 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
830 aper->count++;
831 }
832
833 if (pci_resource_len(pdev, 3)) {
834 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
835 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
836 aper->count++;
837 }
838
839 return aper;
840}
841
842static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
843{
844 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200845 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200846 dev_priv->apertures = nouveau_get_apertures(dev);
847 if (!dev_priv->apertures)
848 return -ENOMEM;
849
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200850#ifdef CONFIG_X86
851 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
852#endif
Emil Velikovf2129492011-03-19 23:31:52 +0000853
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200854 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200855 return 0;
856}
857
Ben Skeggs6ee73862009-12-11 19:24:15 +1000858int nouveau_load(struct drm_device *dev, unsigned long flags)
859{
860 struct drm_nouveau_private *dev_priv;
861 uint32_t reg0;
862 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000863 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000864
865 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200866 if (!dev_priv) {
867 ret = -ENOMEM;
868 goto err_out;
869 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000870 dev->dev_private = dev_priv;
871 dev_priv->dev = dev;
872
873 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000874
875 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
876 dev->pci_vendor, dev->pci_device, dev->pdev->class);
877
Ben Skeggs6ee73862009-12-11 19:24:15 +1000878 /* resource 0 is mmio regs */
879 /* resource 1 is linear FB */
880 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
881 /* resource 6 is bios */
882
883 /* map the mmio regs */
884 mmio_start_offs = pci_resource_start(dev->pdev, 0);
885 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
886 if (!dev_priv->mmio) {
887 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
888 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200889 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +0100890 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000891 }
892 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
893 (unsigned long long)mmio_start_offs);
894
895#ifdef __BIG_ENDIAN
896 /* Put the card in BE mode if it's not */
897 if (nv_rd32(dev, NV03_PMC_BOOT_1))
898 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
899
900 DRM_MEMORYBARRIER();
901#endif
902
903 /* Time to determine the card architecture */
904 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
Roy Spliet50066f82011-03-27 18:13:11 +0200905 dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000906
907 /* We're dealing with >=NV10 */
908 if ((reg0 & 0x0f000000) > 0) {
909 /* Bit 27-20 contain the architecture in hex */
910 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
Roy Spliet50066f82011-03-27 18:13:11 +0200911 dev_priv->stepping = (reg0 & 0xff);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000912 /* NV04 or NV05 */
913 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000914 if (reg0 & 0x00f00000)
915 dev_priv->chipset = 0x05;
916 else
917 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000918 } else
919 dev_priv->chipset = 0xff;
920
921 switch (dev_priv->chipset & 0xf0) {
922 case 0x00:
923 case 0x10:
924 case 0x20:
925 case 0x30:
926 dev_priv->card_type = dev_priv->chipset & 0xf0;
927 break;
928 case 0x40:
929 case 0x60:
930 dev_priv->card_type = NV_40;
931 break;
932 case 0x50:
933 case 0x80:
934 case 0x90:
935 case 0xa0:
936 dev_priv->card_type = NV_50;
937 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000938 case 0xc0:
939 dev_priv->card_type = NV_C0;
940 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000941 default:
942 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200943 ret = -EINVAL;
944 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000945 }
946
947 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
948 dev_priv->card_type, reg0);
949
Ben Skeggscd0b0722010-06-01 15:56:22 +1000950 ret = nouveau_remove_conflicting_drivers(dev);
951 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200952 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200953
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300954 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000955 if (dev_priv->card_type >= NV_40) {
956 int ramin_bar = 2;
957 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
958 ramin_bar = 3;
959
960 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000961 dev_priv->ramin =
962 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000963 dev_priv->ramin_size);
964 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000965 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200966 ret = -ENOMEM;
967 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000968 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000969 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000970 dev_priv->ramin_size = 1 * 1024 * 1024;
971 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +1000972 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000973 if (!dev_priv->ramin) {
974 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200975 ret = -ENOMEM;
976 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000977 }
978 }
979
980 nouveau_OF_copy_vbios_to_ramin(dev);
981
982 /* Special flags */
983 if (dev->pci_device == 0x01a0)
984 dev_priv->flags |= NV_NFORCE;
985 else if (dev->pci_device == 0x01f0)
986 dev_priv->flags |= NV_NFORCE2;
987
988 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000989 ret = nouveau_card_init(dev);
990 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200991 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000992
993 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +0200994
995err_ramin:
996 iounmap(dev_priv->ramin);
997err_mmio:
998 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200999err_priv:
1000 kfree(dev_priv);
1001 dev->dev_private = NULL;
1002err_out:
1003 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001004}
1005
Ben Skeggs6ee73862009-12-11 19:24:15 +10001006void nouveau_lastclose(struct drm_device *dev)
1007{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001008 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001009}
1010
1011int nouveau_unload(struct drm_device *dev)
1012{
1013 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001014 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001015
Ben Skeggscd0b0722010-06-01 15:56:22 +10001016 drm_kms_helper_poll_fini(dev);
1017 nouveau_fbcon_fini(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001018 engine->display.destroy(dev);
Ben Skeggscd0b0722010-06-01 15:56:22 +10001019 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001020
1021 iounmap(dev_priv->mmio);
1022 iounmap(dev_priv->ramin);
1023
1024 kfree(dev_priv);
1025 dev->dev_private = NULL;
1026 return 0;
1027}
1028
Ben Skeggs6ee73862009-12-11 19:24:15 +10001029int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1030 struct drm_file *file_priv)
1031{
1032 struct drm_nouveau_private *dev_priv = dev->dev_private;
1033 struct drm_nouveau_getparam *getparam = data;
1034
Ben Skeggs6ee73862009-12-11 19:24:15 +10001035 switch (getparam->param) {
1036 case NOUVEAU_GETPARAM_CHIPSET_ID:
1037 getparam->value = dev_priv->chipset;
1038 break;
1039 case NOUVEAU_GETPARAM_PCI_VENDOR:
1040 getparam->value = dev->pci_vendor;
1041 break;
1042 case NOUVEAU_GETPARAM_PCI_DEVICE:
1043 getparam->value = dev->pci_device;
1044 break;
1045 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001046 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001047 getparam->value = NV_AGP;
Dave Airlie8410ea32010-12-15 03:16:38 +10001048 else if (drm_pci_device_is_pcie(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001049 getparam->value = NV_PCIE;
1050 else
1051 getparam->value = NV_PCI;
1052 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001053 case NOUVEAU_GETPARAM_FB_SIZE:
1054 getparam->value = dev_priv->fb_available_size;
1055 break;
1056 case NOUVEAU_GETPARAM_AGP_SIZE:
1057 getparam->value = dev_priv->gart_info.aper_size;
1058 break;
1059 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001060 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001061 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001062 case NOUVEAU_GETPARAM_PTIMER_TIME:
1063 getparam->value = dev_priv->engine.timer.read(dev);
1064 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001065 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1066 getparam->value = 1;
1067 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001068 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd2f2032011-02-08 15:16:23 +10001069 getparam->value = 1;
Francisco Jerez332b2422010-10-20 23:35:40 +02001070 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001071 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1072 /* NV40 and NV50 versions are quite different, but register
1073 * address is the same. User is supposed to know the card
1074 * family anyway... */
1075 if (dev_priv->chipset >= 0x40) {
1076 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1077 break;
1078 }
1079 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001080 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001081 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001082 return -EINVAL;
1083 }
1084
1085 return 0;
1086}
1087
1088int
1089nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1090 struct drm_file *file_priv)
1091{
1092 struct drm_nouveau_setparam *setparam = data;
1093
Ben Skeggs6ee73862009-12-11 19:24:15 +10001094 switch (setparam->param) {
1095 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001096 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001097 return -EINVAL;
1098 }
1099
1100 return 0;
1101}
1102
1103/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001104bool
1105nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1106 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001107{
1108 struct drm_nouveau_private *dev_priv = dev->dev_private;
1109 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1110 uint64_t start = ptimer->read(dev);
1111
1112 do {
1113 if ((nv_rd32(dev, reg) & mask) == val)
1114 return true;
1115 } while (ptimer->read(dev) - start < timeout);
1116
1117 return false;
1118}
1119
Ben Skeggs12fb9522010-11-19 14:32:56 +10001120/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1121bool
1122nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1123 uint32_t reg, uint32_t mask, uint32_t val)
1124{
1125 struct drm_nouveau_private *dev_priv = dev->dev_private;
1126 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1127 uint64_t start = ptimer->read(dev);
1128
1129 do {
1130 if ((nv_rd32(dev, reg) & mask) != val)
1131 return true;
1132 } while (ptimer->read(dev) - start < timeout);
1133
1134 return false;
1135}
1136
Ben Skeggs6ee73862009-12-11 19:24:15 +10001137/* Waits for PGRAPH to go completely idle */
1138bool nouveau_wait_for_idle(struct drm_device *dev)
1139{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001140 struct drm_nouveau_private *dev_priv = dev->dev_private;
1141 uint32_t mask = ~0;
1142
1143 if (dev_priv->card_type == NV_40)
1144 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1145
1146 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001147 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1148 nv_rd32(dev, NV04_PGRAPH_STATUS));
1149 return false;
1150 }
1151
1152 return true;
1153}
1154