blob: 33e5332684882c51c5567dc375494aa42980973a [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
Dave Gerlach416a07f2014-07-29 06:27:58 +000021#include <linux/pinctrl/consumer.h>
22#include <linux/suspend.h>
Jyri Sarhaedc43302015-12-30 17:40:24 +020023#include <drm/drm_atomic.h>
24#include <drm/drm_atomic_helper.h>
Masahiro Yamadabb2af9b2017-04-24 13:50:32 +090025#include <drm/drm_fb_helper.h>
Noralf Trønnes6025a152017-08-13 15:32:02 +020026#include <drm/drm_gem_framebuffer_helper.h>
Jyri Sarha103cd8b2015-02-10 14:13:23 +020027
Rob Clark16ea9752013-01-08 15:04:28 -060028#include "tilcdc_drv.h"
29#include "tilcdc_regs.h"
30#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060031#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020032#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060033
Rob Clark16ea9752013-01-08 15:04:28 -060034static LIST_HEAD(module_list);
35
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +030036static const u32 tilcdc_rev1_formats[] = { DRM_FORMAT_RGB565 };
37
38static const u32 tilcdc_straight_formats[] = { DRM_FORMAT_RGB565,
39 DRM_FORMAT_BGR888,
40 DRM_FORMAT_XBGR8888 };
41
42static const u32 tilcdc_crossed_formats[] = { DRM_FORMAT_BGR565,
43 DRM_FORMAT_RGB888,
44 DRM_FORMAT_XRGB8888 };
45
46static const u32 tilcdc_legacy_formats[] = { DRM_FORMAT_RGB565,
47 DRM_FORMAT_RGB888,
48 DRM_FORMAT_XRGB8888 };
49
Rob Clark16ea9752013-01-08 15:04:28 -060050void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
51 const struct tilcdc_module_ops *funcs)
52{
53 mod->name = name;
54 mod->funcs = funcs;
55 INIT_LIST_HEAD(&mod->list);
56 list_add(&mod->list, &module_list);
57}
58
59void tilcdc_module_cleanup(struct tilcdc_module *mod)
60{
61 list_del(&mod->list);
62}
63
64static struct of_device_id tilcdc_of_match[];
65
66static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020067 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060068{
Noralf Trønnes6025a152017-08-13 15:32:02 +020069 return drm_gem_fb_create(dev, file_priv, mode_cmd);
Rob Clark16ea9752013-01-08 15:04:28 -060070}
71
Wei Yongjun30457672016-09-10 12:32:57 +000072static int tilcdc_atomic_check(struct drm_device *dev,
73 struct drm_atomic_state *state)
Jyri Sarhaedc43302015-12-30 17:40:24 +020074{
75 int ret;
76
77 ret = drm_atomic_helper_check_modeset(dev, state);
78 if (ret)
79 return ret;
80
81 ret = drm_atomic_helper_check_planes(dev, state);
82 if (ret)
83 return ret;
84
85 /*
86 * tilcdc ->atomic_check can update ->mode_changed if pixel format
87 * changes, hence will we check modeset changes again.
88 */
89 ret = drm_atomic_helper_check_modeset(dev, state);
90 if (ret)
91 return ret;
92
93 return ret;
94}
95
96static int tilcdc_commit(struct drm_device *dev,
97 struct drm_atomic_state *state,
98 bool async)
99{
100 int ret;
101
102 ret = drm_atomic_helper_prepare_planes(dev, state);
103 if (ret)
104 return ret;
105
Maarten Lankhorstfad9e432017-07-11 16:33:11 +0200106 ret = drm_atomic_helper_swap_state(state, true);
107 if (ret) {
108 drm_atomic_helper_cleanup_planes(dev, state);
109 return ret;
110 }
Jyri Sarhaedc43302015-12-30 17:40:24 +0200111
112 /*
113 * Everything below can be run asynchronously without the need to grab
114 * any modeset locks at all under one condition: It must be guaranteed
115 * that the asynchronous work has either been cancelled (if the driver
116 * supports it, which at least requires that the framebuffers get
117 * cleaned up with drm_atomic_helper_cleanup_planes()) or completed
118 * before the new state gets committed on the software side with
119 * drm_atomic_helper_swap_state().
120 *
121 * This scheme allows new atomic state updates to be prepared and
122 * checked in parallel to the asynchronous completion of the previous
123 * update. Which is important since compositors need to figure out the
124 * composition of the next frame right after having submitted the
125 * current layout.
126 */
127
128 drm_atomic_helper_commit_modeset_disables(dev, state);
129
Liu Ying2b58e982016-08-29 17:12:03 +0800130 drm_atomic_helper_commit_planes(dev, state, 0);
Jyri Sarhaedc43302015-12-30 17:40:24 +0200131
132 drm_atomic_helper_commit_modeset_enables(dev, state);
133
134 drm_atomic_helper_wait_for_vblanks(dev, state);
135
136 drm_atomic_helper_cleanup_planes(dev, state);
137
Jyri Sarhaedc43302015-12-30 17:40:24 +0200138 return 0;
139}
140
Rob Clark16ea9752013-01-08 15:04:28 -0600141static const struct drm_mode_config_funcs mode_config_funcs = {
142 .fb_create = tilcdc_fb_create,
Noralf Trønnes50b45f22017-11-15 15:19:54 +0100143 .output_poll_changed = drm_fb_helper_output_poll_changed,
Jyri Sarhaedc43302015-12-30 17:40:24 +0200144 .atomic_check = tilcdc_atomic_check,
145 .atomic_commit = tilcdc_commit,
Rob Clark16ea9752013-01-08 15:04:28 -0600146};
147
Jyri Sarha9963d362016-11-15 22:56:46 +0200148static void modeset_init(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600149{
150 struct tilcdc_drm_private *priv = dev->dev_private;
151 struct tilcdc_module *mod;
152
Rob Clark16ea9752013-01-08 15:04:28 -0600153 list_for_each_entry(mod, &module_list, list) {
154 DBG("loading module: %s", mod->name);
155 mod->funcs->modeset_init(mod, dev);
156 }
157
Rob Clark16ea9752013-01-08 15:04:28 -0600158 dev->mode_config.min_width = 0;
159 dev->mode_config.min_height = 0;
160 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
161 dev->mode_config.max_height = 2048;
162 dev->mode_config.funcs = &mode_config_funcs;
Rob Clark16ea9752013-01-08 15:04:28 -0600163}
164
165#ifdef CONFIG_CPU_FREQ
166static int cpufreq_transition(struct notifier_block *nb,
167 unsigned long val, void *data)
168{
169 struct tilcdc_drm_private *priv = container_of(nb,
170 struct tilcdc_drm_private, freq_transition);
Jyri Sarhaa6b7eba2016-09-05 20:39:32 +0300171
Jyri Sarha642e5162016-09-06 16:19:54 +0300172 if (val == CPUFREQ_POSTCHANGE)
173 tilcdc_crtc_update_clk(priv->crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600174
175 return 0;
176}
177#endif
178
179/*
180 * DRM operations:
181 */
182
Jyri Sarha923310b2016-10-17 17:53:33 +0300183static void tilcdc_fini(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600184{
185 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600186
Jyri Sarha9e79e062016-10-18 23:23:27 +0300187 if (priv->crtc)
Jyri Sarha2d53a182016-10-25 12:27:31 +0300188 tilcdc_crtc_shutdown(priv->crtc);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200189
Jyri Sarha9e79e062016-10-18 23:23:27 +0300190 if (priv->is_registered)
191 drm_dev_unregister(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300192
Rob Clark16ea9752013-01-08 15:04:28 -0600193 drm_kms_helper_poll_fini(dev);
Jyri Sarha9e79e062016-10-18 23:23:27 +0300194
Noralf Trønnes50b45f22017-11-15 15:19:54 +0100195 drm_fb_cma_fbdev_fini(dev);
Jyri Sarha9e79e062016-10-18 23:23:27 +0300196
Rob Clark16ea9752013-01-08 15:04:28 -0600197 drm_irq_uninstall(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300198 drm_mode_config_cleanup(dev);
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200199 tilcdc_remove_external_device(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600200
201#ifdef CONFIG_CPU_FREQ
Jyri Sarha9e79e062016-10-18 23:23:27 +0300202 if (priv->freq_transition.notifier_call)
203 cpufreq_unregister_notifier(&priv->freq_transition,
204 CPUFREQ_TRANSITION_NOTIFIER);
Rob Clark16ea9752013-01-08 15:04:28 -0600205#endif
206
207 if (priv->clk)
208 clk_put(priv->clk);
209
210 if (priv->mmio)
211 iounmap(priv->mmio);
212
Jyri Sarha9e79e062016-10-18 23:23:27 +0300213 if (priv->wq) {
214 flush_workqueue(priv->wq);
215 destroy_workqueue(priv->wq);
216 }
Rob Clark16ea9752013-01-08 15:04:28 -0600217
218 dev->dev_private = NULL;
219
220 pm_runtime_disable(dev->dev);
221
Aishwarya Pantce7b7002017-09-26 14:00:19 +0530222 drm_dev_put(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600223}
224
Jyri Sarha923310b2016-10-17 17:53:33 +0300225static int tilcdc_init(struct drm_driver *ddrv, struct device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600226{
Jyri Sarha923310b2016-10-17 17:53:33 +0300227 struct drm_device *ddev;
228 struct platform_device *pdev = to_platform_device(dev);
229 struct device_node *node = dev->of_node;
Rob Clark16ea9752013-01-08 15:04:28 -0600230 struct tilcdc_drm_private *priv;
231 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500232 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600233 int ret;
234
Jyri Sarha923310b2016-10-17 17:53:33 +0300235 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
Markus Elfring3366ba32018-02-06 21:51:15 +0100236 if (!priv)
Rob Clark16ea9752013-01-08 15:04:28 -0600237 return -ENOMEM;
Rob Clark16ea9752013-01-08 15:04:28 -0600238
Jyri Sarha923310b2016-10-17 17:53:33 +0300239 ddev = drm_dev_alloc(ddrv, dev);
240 if (IS_ERR(ddev))
241 return PTR_ERR(ddev);
242
Jyri Sarha923310b2016-10-17 17:53:33 +0300243 ddev->dev_private = priv;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300244 platform_set_drvdata(pdev, ddev);
245 drm_mode_config_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600246
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200247 priv->is_componentized =
Jyri Sarha923310b2016-10-17 17:53:33 +0300248 tilcdc_get_external_components(dev, NULL) > 0;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200249
Rob Clark16ea9752013-01-08 15:04:28 -0600250 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300251 if (!priv->wq) {
252 ret = -ENOMEM;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300253 goto init_failed;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300254 }
Rob Clark16ea9752013-01-08 15:04:28 -0600255
256 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
257 if (!res) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300258 dev_err(dev, "failed to get memory resource\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600259 ret = -EINVAL;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300260 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600261 }
262
263 priv->mmio = ioremap_nocache(res->start, resource_size(res));
264 if (!priv->mmio) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300265 dev_err(dev, "failed to ioremap\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600266 ret = -ENOMEM;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300267 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600268 }
269
Jyri Sarha923310b2016-10-17 17:53:33 +0300270 priv->clk = clk_get(dev, "fck");
Rob Clark16ea9752013-01-08 15:04:28 -0600271 if (IS_ERR(priv->clk)) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300272 dev_err(dev, "failed to get functional clock\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600273 ret = -ENODEV;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300274 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600275 }
276
Rob Clark16ea9752013-01-08 15:04:28 -0600277#ifdef CONFIG_CPU_FREQ
Rob Clark16ea9752013-01-08 15:04:28 -0600278 priv->freq_transition.notifier_call = cpufreq_transition;
279 ret = cpufreq_register_notifier(&priv->freq_transition,
280 CPUFREQ_TRANSITION_NOTIFIER);
281 if (ret) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300282 dev_err(dev, "failed to register cpufreq notifier\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300283 priv->freq_transition.notifier_call = NULL;
284 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600285 }
286#endif
287
288 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500289 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
290
291 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
292
Bartosz Golaszewski0186fcc2016-11-28 12:37:23 +0100293 if (of_property_read_u32(node, "max-width", &priv->max_width))
Darren Etheridge4e564342013-06-21 13:52:23 -0500294 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
295
296 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
297
Bartosz Golaszewski0186fcc2016-11-28 12:37:23 +0100298 if (of_property_read_u32(node, "max-pixelclock",
Darren Etheridge4e564342013-06-21 13:52:23 -0500299 &priv->max_pixelclock))
300 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
301
302 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600303
Jyri Sarha923310b2016-10-17 17:53:33 +0300304 pm_runtime_enable(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600305
306 /* Determine LCD IP Version */
Jyri Sarha923310b2016-10-17 17:53:33 +0300307 pm_runtime_get_sync(dev);
308 switch (tilcdc_read(ddev, LCDC_PID_REG)) {
Rob Clark16ea9752013-01-08 15:04:28 -0600309 case 0x4c100102:
310 priv->rev = 1;
311 break;
312 case 0x4f200800:
313 case 0x4f201000:
314 priv->rev = 2;
315 break;
316 default:
Jyri Sarha923310b2016-10-17 17:53:33 +0300317 dev_warn(dev, "Unknown PID Reg value 0x%08x, "
318 "defaulting to LCD revision 1\n",
319 tilcdc_read(ddev, LCDC_PID_REG));
Rob Clark16ea9752013-01-08 15:04:28 -0600320 priv->rev = 1;
321 break;
322 }
323
Jyri Sarha923310b2016-10-17 17:53:33 +0300324 pm_runtime_put_sync(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600325
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300326 if (priv->rev == 1) {
327 DBG("Revision 1 LCDC supports only RGB565 format");
328 priv->pixelformats = tilcdc_rev1_formats;
329 priv->num_pixelformats = ARRAY_SIZE(tilcdc_rev1_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300330 bpp = 16;
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300331 } else {
332 const char *str = "\0";
333
334 of_property_read_string(node, "blue-and-red-wiring", &str);
335 if (0 == strcmp(str, "crossed")) {
336 DBG("Configured for crossed blue and red wires");
337 priv->pixelformats = tilcdc_crossed_formats;
338 priv->num_pixelformats =
339 ARRAY_SIZE(tilcdc_crossed_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300340 bpp = 32; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300341 } else if (0 == strcmp(str, "straight")) {
342 DBG("Configured for straight blue and red wires");
343 priv->pixelformats = tilcdc_straight_formats;
344 priv->num_pixelformats =
345 ARRAY_SIZE(tilcdc_straight_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300346 bpp = 16; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300347 } else {
348 DBG("Blue and red wiring '%s' unknown, use legacy mode",
349 str);
350 priv->pixelformats = tilcdc_legacy_formats;
351 priv->num_pixelformats =
352 ARRAY_SIZE(tilcdc_legacy_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300353 bpp = 16; /* This is just a guess */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300354 }
355 }
356
Jyri Sarha9963d362016-11-15 22:56:46 +0200357 ret = tilcdc_crtc_create(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600358 if (ret < 0) {
Jyri Sarha9963d362016-11-15 22:56:46 +0200359 dev_err(dev, "failed to create crtc\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300360 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600361 }
Jyri Sarha9963d362016-11-15 22:56:46 +0200362 modeset_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600363
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200364 if (priv->is_componentized) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300365 ret = component_bind_all(dev, ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200366 if (ret < 0)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300367 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200368
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200369 ret = tilcdc_add_component_encoder(ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200370 if (ret < 0)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300371 goto init_failed;
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200372 } else {
373 ret = tilcdc_attach_external_device(ddev);
374 if (ret)
375 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200376 }
377
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200378 if (!priv->external_connector &&
379 ((priv->num_encoders == 0) || (priv->num_connectors == 0))) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300380 dev_err(dev, "no encoders/connectors found\n");
Sjoerd Simonsa132b5a2018-03-30 15:15:53 +0200381 ret = -EPROBE_DEFER;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300382 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200383 }
384
Jyri Sarha923310b2016-10-17 17:53:33 +0300385 ret = drm_vblank_init(ddev, 1);
Rob Clark16ea9752013-01-08 15:04:28 -0600386 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300387 dev_err(dev, "failed to initialize vblank\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300388 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600389 }
390
Jyri Sarha923310b2016-10-17 17:53:33 +0300391 ret = drm_irq_install(ddev, platform_get_irq(pdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600392 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300393 dev_err(dev, "failed to install IRQ handler\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300394 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600395 }
396
Jyri Sarha923310b2016-10-17 17:53:33 +0300397 drm_mode_config_reset(ddev);
Jyri Sarha522a76f2015-12-29 17:27:32 +0200398
Noralf Trønnes50b45f22017-11-15 15:19:54 +0100399 ret = drm_fb_cma_fbdev_init(ddev, bpp, 0);
400 if (ret)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300401 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600402
Jyri Sarha923310b2016-10-17 17:53:33 +0300403 drm_kms_helper_poll_init(ddev);
404
405 ret = drm_dev_register(ddev, 0);
406 if (ret)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300407 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600408
Jyri Sarha9e79e062016-10-18 23:23:27 +0300409 priv->is_registered = true;
Rob Clark16ea9752013-01-08 15:04:28 -0600410 return 0;
411
Jyri Sarha9e79e062016-10-18 23:23:27 +0300412init_failed:
413 tilcdc_fini(ddev);
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200414
Rob Clark16ea9752013-01-08 15:04:28 -0600415 return ret;
416}
417
Daniel Vettere9f0d762013-12-11 11:34:42 +0100418static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600419{
420 struct drm_device *dev = arg;
421 struct tilcdc_drm_private *priv = dev->dev_private;
422 return tilcdc_crtc_irq(priv->crtc);
423}
424
Jyri Sarha514d1a12016-06-16 11:28:23 +0300425#if defined(CONFIG_DEBUG_FS)
Rob Clark16ea9752013-01-08 15:04:28 -0600426static const struct {
427 const char *name;
428 uint8_t rev;
429 uint8_t save;
430 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530431} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600432#define REG(rev, save, reg) { #reg, rev, save, reg }
433 /* exists in revision 1: */
434 REG(1, false, LCDC_PID_REG),
435 REG(1, true, LCDC_CTRL_REG),
436 REG(1, false, LCDC_STAT_REG),
437 REG(1, true, LCDC_RASTER_CTRL_REG),
438 REG(1, true, LCDC_RASTER_TIMING_0_REG),
439 REG(1, true, LCDC_RASTER_TIMING_1_REG),
440 REG(1, true, LCDC_RASTER_TIMING_2_REG),
441 REG(1, true, LCDC_DMA_CTRL_REG),
442 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
443 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
444 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
445 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
446 /* new in revision 2: */
447 REG(2, false, LCDC_RAW_STAT_REG),
448 REG(2, false, LCDC_MASKED_STAT_REG),
Jyri Sarhaf3a99942016-01-08 12:17:50 +0200449 REG(2, true, LCDC_INT_ENABLE_SET_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600450 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
451 REG(2, false, LCDC_END_OF_INT_IND_REG),
452 REG(2, true, LCDC_CLK_ENABLE_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600453#undef REG
454};
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300455
Rob Clark16ea9752013-01-08 15:04:28 -0600456#endif
457
458#ifdef CONFIG_DEBUG_FS
459static int tilcdc_regs_show(struct seq_file *m, void *arg)
460{
461 struct drm_info_node *node = (struct drm_info_node *) m->private;
462 struct drm_device *dev = node->minor->dev;
463 struct tilcdc_drm_private *priv = dev->dev_private;
464 unsigned i;
465
466 pm_runtime_get_sync(dev->dev);
467
468 seq_printf(m, "revision: %d\n", priv->rev);
469
470 for (i = 0; i < ARRAY_SIZE(registers); i++)
471 if (priv->rev >= registers[i].rev)
472 seq_printf(m, "%s:\t %08x\n", registers[i].name,
473 tilcdc_read(dev, registers[i].reg));
474
475 pm_runtime_put_sync(dev->dev);
476
477 return 0;
478}
479
480static int tilcdc_mm_show(struct seq_file *m, void *arg)
481{
482 struct drm_info_node *node = (struct drm_info_node *) m->private;
483 struct drm_device *dev = node->minor->dev;
Daniel Vetterb5c37142016-12-29 12:09:24 +0100484 struct drm_printer p = drm_seq_file_printer(m);
485 drm_mm_print(&dev->vma_offset_manager->vm_addr_space_mm, &p);
486 return 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600487}
488
489static struct drm_info_list tilcdc_debugfs_list[] = {
490 { "regs", tilcdc_regs_show, 0 },
491 { "mm", tilcdc_mm_show, 0 },
Rob Clark16ea9752013-01-08 15:04:28 -0600492};
493
494static int tilcdc_debugfs_init(struct drm_minor *minor)
495{
496 struct drm_device *dev = minor->dev;
497 struct tilcdc_module *mod;
498 int ret;
499
500 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
501 ARRAY_SIZE(tilcdc_debugfs_list),
502 minor->debugfs_root, minor);
503
504 list_for_each_entry(mod, &module_list, list)
505 if (mod->funcs->debugfs_init)
506 mod->funcs->debugfs_init(mod, minor);
507
508 if (ret) {
509 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
510 return ret;
511 }
512
513 return ret;
514}
Rob Clark16ea9752013-01-08 15:04:28 -0600515#endif
516
Daniel Vetterd55f7e52017-03-08 15:12:56 +0100517DEFINE_DRM_GEM_CMA_FOPS(fops);
Rob Clark16ea9752013-01-08 15:04:28 -0600518
519static struct drm_driver tilcdc_driver = {
Jyri Sarha9c153902015-06-23 14:31:17 +0300520 .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
Jyri Sarha305198d2016-04-07 15:05:16 +0300521 DRIVER_PRIME | DRIVER_ATOMIC),
Noralf Trønnes50b45f22017-11-15 15:19:54 +0100522 .lastclose = drm_fb_helper_lastclose,
Rob Clark16ea9752013-01-08 15:04:28 -0600523 .irq_handler = tilcdc_irq,
Daniel Vetteraa0438c2016-05-30 19:53:05 +0200524 .gem_free_object_unlocked = drm_gem_cma_free_object,
Noralf Trønnesfbf65b72017-11-07 20:13:46 +0100525 .gem_print_info = drm_gem_cma_print_info,
Rob Clark16ea9752013-01-08 15:04:28 -0600526 .gem_vm_ops = &drm_gem_cma_vm_ops,
527 .dumb_create = drm_gem_cma_dumb_create,
Jyri Sarha9c153902015-06-23 14:31:17 +0300528
529 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
530 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
531 .gem_prime_import = drm_gem_prime_import,
532 .gem_prime_export = drm_gem_prime_export,
533 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
534 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
535 .gem_prime_vmap = drm_gem_cma_prime_vmap,
536 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
537 .gem_prime_mmap = drm_gem_cma_prime_mmap,
Rob Clark16ea9752013-01-08 15:04:28 -0600538#ifdef CONFIG_DEBUG_FS
539 .debugfs_init = tilcdc_debugfs_init,
Rob Clark16ea9752013-01-08 15:04:28 -0600540#endif
541 .fops = &fops,
542 .name = "tilcdc",
543 .desc = "TI LCD Controller DRM",
544 .date = "20121205",
545 .major = 1,
546 .minor = 0,
547};
548
549/*
550 * Power management:
551 */
552
553#ifdef CONFIG_PM_SLEEP
554static int tilcdc_pm_suspend(struct device *dev)
555{
556 struct drm_device *ddev = dev_get_drvdata(dev);
Souptick Joarder4fdce782018-08-08 21:46:41 +0530557 int ret = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600558
Souptick Joarder4fdce782018-08-08 21:46:41 +0530559 ret = drm_mode_config_helper_suspend(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600560
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000561 /* Select sleep pin state */
562 pinctrl_pm_select_sleep_state(dev);
563
Souptick Joarder4fdce782018-08-08 21:46:41 +0530564 return ret;
Rob Clark16ea9752013-01-08 15:04:28 -0600565}
566
567static int tilcdc_pm_resume(struct device *dev)
568{
569 struct drm_device *ddev = dev_get_drvdata(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600570
Dave Gerlach416a07f2014-07-29 06:27:58 +0000571 /* Select default pin state */
572 pinctrl_pm_select_default_state(dev);
Souptick Joarder4fdce782018-08-08 21:46:41 +0530573 return drm_mode_config_helper_resume(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600574}
575#endif
576
577static const struct dev_pm_ops tilcdc_pm_ops = {
578 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
579};
580
581/*
582 * Platform driver:
583 */
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200584static int tilcdc_bind(struct device *dev)
585{
Jyri Sarha923310b2016-10-17 17:53:33 +0300586 return tilcdc_init(&tilcdc_driver, dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200587}
588
589static void tilcdc_unbind(struct device *dev)
590{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300591 struct drm_device *ddev = dev_get_drvdata(dev);
592
593 /* Check if a subcomponent has already triggered the unloading. */
594 if (!ddev->dev_private)
595 return;
596
Jyri Sarha923310b2016-10-17 17:53:33 +0300597 tilcdc_fini(dev_get_drvdata(dev));
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200598}
599
600static const struct component_master_ops tilcdc_comp_ops = {
601 .bind = tilcdc_bind,
602 .unbind = tilcdc_unbind,
603};
604
Rob Clark16ea9752013-01-08 15:04:28 -0600605static int tilcdc_pdev_probe(struct platform_device *pdev)
606{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200607 struct component_match *match = NULL;
608 int ret;
609
Rob Clark16ea9752013-01-08 15:04:28 -0600610 /* bail out early if no DT data: */
611 if (!pdev->dev.of_node) {
612 dev_err(&pdev->dev, "device-tree data is missing\n");
613 return -ENXIO;
614 }
615
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200616 ret = tilcdc_get_external_components(&pdev->dev, &match);
617 if (ret < 0)
618 return ret;
619 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300620 return tilcdc_init(&tilcdc_driver, &pdev->dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200621 else
622 return component_master_add_with_match(&pdev->dev,
623 &tilcdc_comp_ops,
624 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600625}
626
627static int tilcdc_pdev_remove(struct platform_device *pdev)
628{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300629 int ret;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200630
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300631 ret = tilcdc_get_external_components(&pdev->dev, NULL);
632 if (ret < 0)
633 return ret;
634 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300635 tilcdc_fini(platform_get_drvdata(pdev));
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300636 else
637 component_master_del(&pdev->dev, &tilcdc_comp_ops);
Rob Clark16ea9752013-01-08 15:04:28 -0600638
639 return 0;
640}
641
642static struct of_device_id tilcdc_of_match[] = {
643 { .compatible = "ti,am33xx-tilcdc", },
Bartosz Golaszewski507b72b2016-10-03 17:45:19 +0200644 { .compatible = "ti,da850-tilcdc", },
Rob Clark16ea9752013-01-08 15:04:28 -0600645 { },
646};
647MODULE_DEVICE_TABLE(of, tilcdc_of_match);
648
649static struct platform_driver tilcdc_platform_driver = {
650 .probe = tilcdc_pdev_probe,
651 .remove = tilcdc_pdev_remove,
652 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600653 .name = "tilcdc",
654 .pm = &tilcdc_pm_ops,
655 .of_match_table = tilcdc_of_match,
656 },
657};
658
659static int __init tilcdc_drm_init(void)
660{
661 DBG("init");
662 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600663 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600664 return platform_driver_register(&tilcdc_platform_driver);
665}
666
667static void __exit tilcdc_drm_fini(void)
668{
669 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600670 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300671 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300672 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600673}
674
Guido Martínez2023d842014-06-17 11:17:11 -0300675module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600676module_exit(tilcdc_drm_fini);
677
678MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
679MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
680MODULE_LICENSE("GPL");