blob: 049d2f5a1ee498efe3ac71dfab4fd4f7dcb9f38c [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
Dave Gerlach416a07f2014-07-29 06:27:58 +000021#include <linux/pinctrl/consumer.h>
22#include <linux/suspend.h>
Jyri Sarhaedc43302015-12-30 17:40:24 +020023#include <drm/drm_atomic.h>
24#include <drm/drm_atomic_helper.h>
Masahiro Yamadabb2af9b2017-04-24 13:50:32 +090025#include <drm/drm_fb_helper.h>
Jyri Sarha103cd8b2015-02-10 14:13:23 +020026
Rob Clark16ea9752013-01-08 15:04:28 -060027#include "tilcdc_drv.h"
28#include "tilcdc_regs.h"
29#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060030#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020031#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060032
Rob Clark16ea9752013-01-08 15:04:28 -060033static LIST_HEAD(module_list);
34
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +030035static const u32 tilcdc_rev1_formats[] = { DRM_FORMAT_RGB565 };
36
37static const u32 tilcdc_straight_formats[] = { DRM_FORMAT_RGB565,
38 DRM_FORMAT_BGR888,
39 DRM_FORMAT_XBGR8888 };
40
41static const u32 tilcdc_crossed_formats[] = { DRM_FORMAT_BGR565,
42 DRM_FORMAT_RGB888,
43 DRM_FORMAT_XRGB8888 };
44
45static const u32 tilcdc_legacy_formats[] = { DRM_FORMAT_RGB565,
46 DRM_FORMAT_RGB888,
47 DRM_FORMAT_XRGB8888 };
48
Rob Clark16ea9752013-01-08 15:04:28 -060049void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
50 const struct tilcdc_module_ops *funcs)
51{
52 mod->name = name;
53 mod->funcs = funcs;
54 INIT_LIST_HEAD(&mod->list);
55 list_add(&mod->list, &module_list);
56}
57
58void tilcdc_module_cleanup(struct tilcdc_module *mod)
59{
60 list_del(&mod->list);
61}
62
63static struct of_device_id tilcdc_of_match[];
64
65static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020066 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060067{
68 return drm_fb_cma_create(dev, file_priv, mode_cmd);
69}
70
71static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
72{
73 struct tilcdc_drm_private *priv = dev->dev_private;
Markus Elfringc08448172014-11-19 17:05:20 +010074 drm_fbdev_cma_hotplug_event(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -060075}
76
Wei Yongjun30457672016-09-10 12:32:57 +000077static int tilcdc_atomic_check(struct drm_device *dev,
78 struct drm_atomic_state *state)
Jyri Sarhaedc43302015-12-30 17:40:24 +020079{
80 int ret;
81
82 ret = drm_atomic_helper_check_modeset(dev, state);
83 if (ret)
84 return ret;
85
86 ret = drm_atomic_helper_check_planes(dev, state);
87 if (ret)
88 return ret;
89
90 /*
91 * tilcdc ->atomic_check can update ->mode_changed if pixel format
92 * changes, hence will we check modeset changes again.
93 */
94 ret = drm_atomic_helper_check_modeset(dev, state);
95 if (ret)
96 return ret;
97
98 return ret;
99}
100
101static int tilcdc_commit(struct drm_device *dev,
102 struct drm_atomic_state *state,
103 bool async)
104{
105 int ret;
106
107 ret = drm_atomic_helper_prepare_planes(dev, state);
108 if (ret)
109 return ret;
110
Maarten Lankhorstfad9e432017-07-11 16:33:11 +0200111 ret = drm_atomic_helper_swap_state(state, true);
112 if (ret) {
113 drm_atomic_helper_cleanup_planes(dev, state);
114 return ret;
115 }
Jyri Sarhaedc43302015-12-30 17:40:24 +0200116
117 /*
118 * Everything below can be run asynchronously without the need to grab
119 * any modeset locks at all under one condition: It must be guaranteed
120 * that the asynchronous work has either been cancelled (if the driver
121 * supports it, which at least requires that the framebuffers get
122 * cleaned up with drm_atomic_helper_cleanup_planes()) or completed
123 * before the new state gets committed on the software side with
124 * drm_atomic_helper_swap_state().
125 *
126 * This scheme allows new atomic state updates to be prepared and
127 * checked in parallel to the asynchronous completion of the previous
128 * update. Which is important since compositors need to figure out the
129 * composition of the next frame right after having submitted the
130 * current layout.
131 */
132
133 drm_atomic_helper_commit_modeset_disables(dev, state);
134
Liu Ying2b58e982016-08-29 17:12:03 +0800135 drm_atomic_helper_commit_planes(dev, state, 0);
Jyri Sarhaedc43302015-12-30 17:40:24 +0200136
137 drm_atomic_helper_commit_modeset_enables(dev, state);
138
139 drm_atomic_helper_wait_for_vblanks(dev, state);
140
141 drm_atomic_helper_cleanup_planes(dev, state);
142
Jyri Sarhaedc43302015-12-30 17:40:24 +0200143 return 0;
144}
145
Rob Clark16ea9752013-01-08 15:04:28 -0600146static const struct drm_mode_config_funcs mode_config_funcs = {
147 .fb_create = tilcdc_fb_create,
148 .output_poll_changed = tilcdc_fb_output_poll_changed,
Jyri Sarhaedc43302015-12-30 17:40:24 +0200149 .atomic_check = tilcdc_atomic_check,
150 .atomic_commit = tilcdc_commit,
Rob Clark16ea9752013-01-08 15:04:28 -0600151};
152
Jyri Sarha9963d362016-11-15 22:56:46 +0200153static void modeset_init(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600154{
155 struct tilcdc_drm_private *priv = dev->dev_private;
156 struct tilcdc_module *mod;
157
Rob Clark16ea9752013-01-08 15:04:28 -0600158 list_for_each_entry(mod, &module_list, list) {
159 DBG("loading module: %s", mod->name);
160 mod->funcs->modeset_init(mod, dev);
161 }
162
Rob Clark16ea9752013-01-08 15:04:28 -0600163 dev->mode_config.min_width = 0;
164 dev->mode_config.min_height = 0;
165 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
166 dev->mode_config.max_height = 2048;
167 dev->mode_config.funcs = &mode_config_funcs;
Rob Clark16ea9752013-01-08 15:04:28 -0600168}
169
170#ifdef CONFIG_CPU_FREQ
171static int cpufreq_transition(struct notifier_block *nb,
172 unsigned long val, void *data)
173{
174 struct tilcdc_drm_private *priv = container_of(nb,
175 struct tilcdc_drm_private, freq_transition);
Jyri Sarhaa6b7eba2016-09-05 20:39:32 +0300176
Jyri Sarha642e5162016-09-06 16:19:54 +0300177 if (val == CPUFREQ_POSTCHANGE)
178 tilcdc_crtc_update_clk(priv->crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600179
180 return 0;
181}
182#endif
183
184/*
185 * DRM operations:
186 */
187
Jyri Sarha923310b2016-10-17 17:53:33 +0300188static void tilcdc_fini(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600189{
190 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600191
Jyri Sarha9e79e062016-10-18 23:23:27 +0300192 if (priv->crtc)
Jyri Sarha2d53a182016-10-25 12:27:31 +0300193 tilcdc_crtc_shutdown(priv->crtc);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200194
Jyri Sarha9e79e062016-10-18 23:23:27 +0300195 if (priv->is_registered)
196 drm_dev_unregister(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300197
Rob Clark16ea9752013-01-08 15:04:28 -0600198 drm_kms_helper_poll_fini(dev);
Jyri Sarha9e79e062016-10-18 23:23:27 +0300199
200 if (priv->fbdev)
201 drm_fbdev_cma_fini(priv->fbdev);
202
Rob Clark16ea9752013-01-08 15:04:28 -0600203 drm_irq_uninstall(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300204 drm_mode_config_cleanup(dev);
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200205 tilcdc_remove_external_device(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600206
207#ifdef CONFIG_CPU_FREQ
Jyri Sarha9e79e062016-10-18 23:23:27 +0300208 if (priv->freq_transition.notifier_call)
209 cpufreq_unregister_notifier(&priv->freq_transition,
210 CPUFREQ_TRANSITION_NOTIFIER);
Rob Clark16ea9752013-01-08 15:04:28 -0600211#endif
212
213 if (priv->clk)
214 clk_put(priv->clk);
215
216 if (priv->mmio)
217 iounmap(priv->mmio);
218
Jyri Sarha9e79e062016-10-18 23:23:27 +0300219 if (priv->wq) {
220 flush_workqueue(priv->wq);
221 destroy_workqueue(priv->wq);
222 }
Rob Clark16ea9752013-01-08 15:04:28 -0600223
224 dev->dev_private = NULL;
225
226 pm_runtime_disable(dev->dev);
227
Jyri Sarha923310b2016-10-17 17:53:33 +0300228 drm_dev_unref(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600229}
230
Jyri Sarha923310b2016-10-17 17:53:33 +0300231static int tilcdc_init(struct drm_driver *ddrv, struct device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600232{
Jyri Sarha923310b2016-10-17 17:53:33 +0300233 struct drm_device *ddev;
234 struct platform_device *pdev = to_platform_device(dev);
235 struct device_node *node = dev->of_node;
Rob Clark16ea9752013-01-08 15:04:28 -0600236 struct tilcdc_drm_private *priv;
237 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500238 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600239 int ret;
240
Jyri Sarha923310b2016-10-17 17:53:33 +0300241 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
Jyri Sarha514d1a12016-06-16 11:28:23 +0300242 if (!priv) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300243 dev_err(dev, "failed to allocate private data\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600244 return -ENOMEM;
245 }
246
Jyri Sarha923310b2016-10-17 17:53:33 +0300247 ddev = drm_dev_alloc(ddrv, dev);
248 if (IS_ERR(ddev))
249 return PTR_ERR(ddev);
250
Jyri Sarha923310b2016-10-17 17:53:33 +0300251 ddev->dev_private = priv;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300252 platform_set_drvdata(pdev, ddev);
253 drm_mode_config_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600254
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200255 priv->is_componentized =
Jyri Sarha923310b2016-10-17 17:53:33 +0300256 tilcdc_get_external_components(dev, NULL) > 0;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200257
Rob Clark16ea9752013-01-08 15:04:28 -0600258 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300259 if (!priv->wq) {
260 ret = -ENOMEM;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300261 goto init_failed;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300262 }
Rob Clark16ea9752013-01-08 15:04:28 -0600263
264 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
265 if (!res) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300266 dev_err(dev, "failed to get memory resource\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600267 ret = -EINVAL;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300268 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600269 }
270
271 priv->mmio = ioremap_nocache(res->start, resource_size(res));
272 if (!priv->mmio) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300273 dev_err(dev, "failed to ioremap\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600274 ret = -ENOMEM;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300275 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600276 }
277
Jyri Sarha923310b2016-10-17 17:53:33 +0300278 priv->clk = clk_get(dev, "fck");
Rob Clark16ea9752013-01-08 15:04:28 -0600279 if (IS_ERR(priv->clk)) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300280 dev_err(dev, "failed to get functional clock\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600281 ret = -ENODEV;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300282 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600283 }
284
Rob Clark16ea9752013-01-08 15:04:28 -0600285#ifdef CONFIG_CPU_FREQ
Rob Clark16ea9752013-01-08 15:04:28 -0600286 priv->freq_transition.notifier_call = cpufreq_transition;
287 ret = cpufreq_register_notifier(&priv->freq_transition,
288 CPUFREQ_TRANSITION_NOTIFIER);
289 if (ret) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300290 dev_err(dev, "failed to register cpufreq notifier\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300291 priv->freq_transition.notifier_call = NULL;
292 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600293 }
294#endif
295
296 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500297 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
298
299 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
300
Bartosz Golaszewski0186fcc2016-11-28 12:37:23 +0100301 if (of_property_read_u32(node, "max-width", &priv->max_width))
Darren Etheridge4e564342013-06-21 13:52:23 -0500302 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
303
304 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
305
Bartosz Golaszewski0186fcc2016-11-28 12:37:23 +0100306 if (of_property_read_u32(node, "max-pixelclock",
Darren Etheridge4e564342013-06-21 13:52:23 -0500307 &priv->max_pixelclock))
308 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
309
310 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600311
Jyri Sarha923310b2016-10-17 17:53:33 +0300312 pm_runtime_enable(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600313
314 /* Determine LCD IP Version */
Jyri Sarha923310b2016-10-17 17:53:33 +0300315 pm_runtime_get_sync(dev);
316 switch (tilcdc_read(ddev, LCDC_PID_REG)) {
Rob Clark16ea9752013-01-08 15:04:28 -0600317 case 0x4c100102:
318 priv->rev = 1;
319 break;
320 case 0x4f200800:
321 case 0x4f201000:
322 priv->rev = 2;
323 break;
324 default:
Jyri Sarha923310b2016-10-17 17:53:33 +0300325 dev_warn(dev, "Unknown PID Reg value 0x%08x, "
326 "defaulting to LCD revision 1\n",
327 tilcdc_read(ddev, LCDC_PID_REG));
Rob Clark16ea9752013-01-08 15:04:28 -0600328 priv->rev = 1;
329 break;
330 }
331
Jyri Sarha923310b2016-10-17 17:53:33 +0300332 pm_runtime_put_sync(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600333
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300334 if (priv->rev == 1) {
335 DBG("Revision 1 LCDC supports only RGB565 format");
336 priv->pixelformats = tilcdc_rev1_formats;
337 priv->num_pixelformats = ARRAY_SIZE(tilcdc_rev1_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300338 bpp = 16;
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300339 } else {
340 const char *str = "\0";
341
342 of_property_read_string(node, "blue-and-red-wiring", &str);
343 if (0 == strcmp(str, "crossed")) {
344 DBG("Configured for crossed blue and red wires");
345 priv->pixelformats = tilcdc_crossed_formats;
346 priv->num_pixelformats =
347 ARRAY_SIZE(tilcdc_crossed_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300348 bpp = 32; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300349 } else if (0 == strcmp(str, "straight")) {
350 DBG("Configured for straight blue and red wires");
351 priv->pixelformats = tilcdc_straight_formats;
352 priv->num_pixelformats =
353 ARRAY_SIZE(tilcdc_straight_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300354 bpp = 16; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300355 } else {
356 DBG("Blue and red wiring '%s' unknown, use legacy mode",
357 str);
358 priv->pixelformats = tilcdc_legacy_formats;
359 priv->num_pixelformats =
360 ARRAY_SIZE(tilcdc_legacy_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300361 bpp = 16; /* This is just a guess */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300362 }
363 }
364
Jyri Sarha9963d362016-11-15 22:56:46 +0200365 ret = tilcdc_crtc_create(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600366 if (ret < 0) {
Jyri Sarha9963d362016-11-15 22:56:46 +0200367 dev_err(dev, "failed to create crtc\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300368 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600369 }
Jyri Sarha9963d362016-11-15 22:56:46 +0200370 modeset_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600371
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200372 if (priv->is_componentized) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300373 ret = component_bind_all(dev, ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200374 if (ret < 0)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300375 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200376
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200377 ret = tilcdc_add_component_encoder(ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200378 if (ret < 0)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300379 goto init_failed;
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200380 } else {
381 ret = tilcdc_attach_external_device(ddev);
382 if (ret)
383 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200384 }
385
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200386 if (!priv->external_connector &&
387 ((priv->num_encoders == 0) || (priv->num_connectors == 0))) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300388 dev_err(dev, "no encoders/connectors found\n");
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200389 ret = -ENXIO;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300390 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200391 }
392
Jyri Sarha923310b2016-10-17 17:53:33 +0300393 ret = drm_vblank_init(ddev, 1);
Rob Clark16ea9752013-01-08 15:04:28 -0600394 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300395 dev_err(dev, "failed to initialize vblank\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300396 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600397 }
398
Jyri Sarha923310b2016-10-17 17:53:33 +0300399 ret = drm_irq_install(ddev, platform_get_irq(pdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600400 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300401 dev_err(dev, "failed to install IRQ handler\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300402 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600403 }
404
Jyri Sarha923310b2016-10-17 17:53:33 +0300405 drm_mode_config_reset(ddev);
Jyri Sarha522a76f2015-12-29 17:27:32 +0200406
Jyri Sarha923310b2016-10-17 17:53:33 +0300407 priv->fbdev = drm_fbdev_cma_init(ddev, bpp,
Gabriel Krisman Bertazie4563f62017-02-02 14:26:40 -0200408 ddev->mode_config.num_connector);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300409 if (IS_ERR(priv->fbdev)) {
410 ret = PTR_ERR(priv->fbdev);
Jyri Sarha9e79e062016-10-18 23:23:27 +0300411 goto init_failed;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300412 }
Rob Clark16ea9752013-01-08 15:04:28 -0600413
Jyri Sarha923310b2016-10-17 17:53:33 +0300414 drm_kms_helper_poll_init(ddev);
415
416 ret = drm_dev_register(ddev, 0);
417 if (ret)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300418 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600419
Jyri Sarha9e79e062016-10-18 23:23:27 +0300420 priv->is_registered = true;
Rob Clark16ea9752013-01-08 15:04:28 -0600421 return 0;
422
Jyri Sarha9e79e062016-10-18 23:23:27 +0300423init_failed:
424 tilcdc_fini(ddev);
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200425
Rob Clark16ea9752013-01-08 15:04:28 -0600426 return ret;
427}
428
Rob Clark16ea9752013-01-08 15:04:28 -0600429static void tilcdc_lastclose(struct drm_device *dev)
430{
431 struct tilcdc_drm_private *priv = dev->dev_private;
432 drm_fbdev_cma_restore_mode(priv->fbdev);
433}
434
Daniel Vettere9f0d762013-12-11 11:34:42 +0100435static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600436{
437 struct drm_device *dev = arg;
438 struct tilcdc_drm_private *priv = dev->dev_private;
439 return tilcdc_crtc_irq(priv->crtc);
440}
441
Jyri Sarha514d1a12016-06-16 11:28:23 +0300442#if defined(CONFIG_DEBUG_FS)
Rob Clark16ea9752013-01-08 15:04:28 -0600443static const struct {
444 const char *name;
445 uint8_t rev;
446 uint8_t save;
447 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530448} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600449#define REG(rev, save, reg) { #reg, rev, save, reg }
450 /* exists in revision 1: */
451 REG(1, false, LCDC_PID_REG),
452 REG(1, true, LCDC_CTRL_REG),
453 REG(1, false, LCDC_STAT_REG),
454 REG(1, true, LCDC_RASTER_CTRL_REG),
455 REG(1, true, LCDC_RASTER_TIMING_0_REG),
456 REG(1, true, LCDC_RASTER_TIMING_1_REG),
457 REG(1, true, LCDC_RASTER_TIMING_2_REG),
458 REG(1, true, LCDC_DMA_CTRL_REG),
459 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
460 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
461 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
462 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
463 /* new in revision 2: */
464 REG(2, false, LCDC_RAW_STAT_REG),
465 REG(2, false, LCDC_MASKED_STAT_REG),
Jyri Sarhaf3a99942016-01-08 12:17:50 +0200466 REG(2, true, LCDC_INT_ENABLE_SET_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600467 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
468 REG(2, false, LCDC_END_OF_INT_IND_REG),
469 REG(2, true, LCDC_CLK_ENABLE_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600470#undef REG
471};
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300472
Rob Clark16ea9752013-01-08 15:04:28 -0600473#endif
474
475#ifdef CONFIG_DEBUG_FS
476static int tilcdc_regs_show(struct seq_file *m, void *arg)
477{
478 struct drm_info_node *node = (struct drm_info_node *) m->private;
479 struct drm_device *dev = node->minor->dev;
480 struct tilcdc_drm_private *priv = dev->dev_private;
481 unsigned i;
482
483 pm_runtime_get_sync(dev->dev);
484
485 seq_printf(m, "revision: %d\n", priv->rev);
486
487 for (i = 0; i < ARRAY_SIZE(registers); i++)
488 if (priv->rev >= registers[i].rev)
489 seq_printf(m, "%s:\t %08x\n", registers[i].name,
490 tilcdc_read(dev, registers[i].reg));
491
492 pm_runtime_put_sync(dev->dev);
493
494 return 0;
495}
496
497static int tilcdc_mm_show(struct seq_file *m, void *arg)
498{
499 struct drm_info_node *node = (struct drm_info_node *) m->private;
500 struct drm_device *dev = node->minor->dev;
Daniel Vetterb5c37142016-12-29 12:09:24 +0100501 struct drm_printer p = drm_seq_file_printer(m);
502 drm_mm_print(&dev->vma_offset_manager->vm_addr_space_mm, &p);
503 return 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600504}
505
506static struct drm_info_list tilcdc_debugfs_list[] = {
507 { "regs", tilcdc_regs_show, 0 },
508 { "mm", tilcdc_mm_show, 0 },
509 { "fb", drm_fb_cma_debugfs_show, 0 },
510};
511
512static int tilcdc_debugfs_init(struct drm_minor *minor)
513{
514 struct drm_device *dev = minor->dev;
515 struct tilcdc_module *mod;
516 int ret;
517
518 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
519 ARRAY_SIZE(tilcdc_debugfs_list),
520 minor->debugfs_root, minor);
521
522 list_for_each_entry(mod, &module_list, list)
523 if (mod->funcs->debugfs_init)
524 mod->funcs->debugfs_init(mod, minor);
525
526 if (ret) {
527 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
528 return ret;
529 }
530
531 return ret;
532}
Rob Clark16ea9752013-01-08 15:04:28 -0600533#endif
534
Daniel Vetterd55f7e52017-03-08 15:12:56 +0100535DEFINE_DRM_GEM_CMA_FOPS(fops);
Rob Clark16ea9752013-01-08 15:04:28 -0600536
537static struct drm_driver tilcdc_driver = {
Jyri Sarha9c153902015-06-23 14:31:17 +0300538 .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
Jyri Sarha305198d2016-04-07 15:05:16 +0300539 DRIVER_PRIME | DRIVER_ATOMIC),
Rob Clark16ea9752013-01-08 15:04:28 -0600540 .lastclose = tilcdc_lastclose,
541 .irq_handler = tilcdc_irq,
Daniel Vetteraa0438c2016-05-30 19:53:05 +0200542 .gem_free_object_unlocked = drm_gem_cma_free_object,
Rob Clark16ea9752013-01-08 15:04:28 -0600543 .gem_vm_ops = &drm_gem_cma_vm_ops,
544 .dumb_create = drm_gem_cma_dumb_create,
545 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
Daniel Vetter43387b32013-07-16 09:12:04 +0200546 .dumb_destroy = drm_gem_dumb_destroy,
Jyri Sarha9c153902015-06-23 14:31:17 +0300547
548 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
549 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
550 .gem_prime_import = drm_gem_prime_import,
551 .gem_prime_export = drm_gem_prime_export,
552 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
553 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
554 .gem_prime_vmap = drm_gem_cma_prime_vmap,
555 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
556 .gem_prime_mmap = drm_gem_cma_prime_mmap,
Rob Clark16ea9752013-01-08 15:04:28 -0600557#ifdef CONFIG_DEBUG_FS
558 .debugfs_init = tilcdc_debugfs_init,
Rob Clark16ea9752013-01-08 15:04:28 -0600559#endif
560 .fops = &fops,
561 .name = "tilcdc",
562 .desc = "TI LCD Controller DRM",
563 .date = "20121205",
564 .major = 1,
565 .minor = 0,
566};
567
568/*
569 * Power management:
570 */
571
572#ifdef CONFIG_PM_SLEEP
573static int tilcdc_pm_suspend(struct device *dev)
574{
575 struct drm_device *ddev = dev_get_drvdata(dev);
576 struct tilcdc_drm_private *priv = ddev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600577
Jyri Sarha514d1a12016-06-16 11:28:23 +0300578 priv->saved_state = drm_atomic_helper_suspend(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600579
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000580 /* Select sleep pin state */
581 pinctrl_pm_select_sleep_state(dev);
582
Rob Clark16ea9752013-01-08 15:04:28 -0600583 return 0;
584}
585
586static int tilcdc_pm_resume(struct device *dev)
587{
588 struct drm_device *ddev = dev_get_drvdata(dev);
589 struct tilcdc_drm_private *priv = ddev->dev_private;
Jyri Sarha514d1a12016-06-16 11:28:23 +0300590 int ret = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600591
Dave Gerlach416a07f2014-07-29 06:27:58 +0000592 /* Select default pin state */
593 pinctrl_pm_select_default_state(dev);
594
Jyri Sarha514d1a12016-06-16 11:28:23 +0300595 if (priv->saved_state)
596 ret = drm_atomic_helper_resume(ddev, priv->saved_state);
Rob Clark16ea9752013-01-08 15:04:28 -0600597
Jyri Sarha514d1a12016-06-16 11:28:23 +0300598 return ret;
Rob Clark16ea9752013-01-08 15:04:28 -0600599}
600#endif
601
602static const struct dev_pm_ops tilcdc_pm_ops = {
603 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
604};
605
606/*
607 * Platform driver:
608 */
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200609static int tilcdc_bind(struct device *dev)
610{
Jyri Sarha923310b2016-10-17 17:53:33 +0300611 return tilcdc_init(&tilcdc_driver, dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200612}
613
614static void tilcdc_unbind(struct device *dev)
615{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300616 struct drm_device *ddev = dev_get_drvdata(dev);
617
618 /* Check if a subcomponent has already triggered the unloading. */
619 if (!ddev->dev_private)
620 return;
621
Jyri Sarha923310b2016-10-17 17:53:33 +0300622 tilcdc_fini(dev_get_drvdata(dev));
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200623}
624
625static const struct component_master_ops tilcdc_comp_ops = {
626 .bind = tilcdc_bind,
627 .unbind = tilcdc_unbind,
628};
629
Rob Clark16ea9752013-01-08 15:04:28 -0600630static int tilcdc_pdev_probe(struct platform_device *pdev)
631{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200632 struct component_match *match = NULL;
633 int ret;
634
Rob Clark16ea9752013-01-08 15:04:28 -0600635 /* bail out early if no DT data: */
636 if (!pdev->dev.of_node) {
637 dev_err(&pdev->dev, "device-tree data is missing\n");
638 return -ENXIO;
639 }
640
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200641 ret = tilcdc_get_external_components(&pdev->dev, &match);
642 if (ret < 0)
643 return ret;
644 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300645 return tilcdc_init(&tilcdc_driver, &pdev->dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200646 else
647 return component_master_add_with_match(&pdev->dev,
648 &tilcdc_comp_ops,
649 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600650}
651
652static int tilcdc_pdev_remove(struct platform_device *pdev)
653{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300654 int ret;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200655
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300656 ret = tilcdc_get_external_components(&pdev->dev, NULL);
657 if (ret < 0)
658 return ret;
659 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300660 tilcdc_fini(platform_get_drvdata(pdev));
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300661 else
662 component_master_del(&pdev->dev, &tilcdc_comp_ops);
Rob Clark16ea9752013-01-08 15:04:28 -0600663
664 return 0;
665}
666
667static struct of_device_id tilcdc_of_match[] = {
668 { .compatible = "ti,am33xx-tilcdc", },
Bartosz Golaszewski507b72b2016-10-03 17:45:19 +0200669 { .compatible = "ti,da850-tilcdc", },
Rob Clark16ea9752013-01-08 15:04:28 -0600670 { },
671};
672MODULE_DEVICE_TABLE(of, tilcdc_of_match);
673
674static struct platform_driver tilcdc_platform_driver = {
675 .probe = tilcdc_pdev_probe,
676 .remove = tilcdc_pdev_remove,
677 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600678 .name = "tilcdc",
679 .pm = &tilcdc_pm_ops,
680 .of_match_table = tilcdc_of_match,
681 },
682};
683
684static int __init tilcdc_drm_init(void)
685{
686 DBG("init");
687 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600688 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600689 return platform_driver_register(&tilcdc_platform_driver);
690}
691
692static void __exit tilcdc_drm_fini(void)
693{
694 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600695 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300696 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300697 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600698}
699
Guido Martínez2023d842014-06-17 11:17:11 -0300700module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600701module_exit(tilcdc_drm_fini);
702
703MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
704MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
705MODULE_LICENSE("GPL");