blob: 43761c5bcacadd33368c0de66d54cf94c2f5e361 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Ben Widawsky40521052012-06-04 14:42:43 -070093/* This is a HW constraint. The value below is the largest known requirement
94 * I've seen in a spec to date, and that was a workaround for a non-shipping
95 * part. It should be safe to decrease this, but it's more future proof as is.
96 */
Ben Widawskyb731d332013-12-06 14:10:59 -080097#define GEN6_CONTEXT_ALIGN (64<<10)
98#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070099
Ben Widawskyb731d332013-12-06 14:10:59 -0800100static size_t get_context_alignment(struct drm_device *dev)
101{
102 if (IS_GEN6(dev))
103 return GEN6_CONTEXT_ALIGN;
104
105 return GEN7_CONTEXT_ALIGN;
106}
107
Ben Widawsky254f9652012-06-04 14:42:42 -0700108static int get_context_size(struct drm_device *dev)
109{
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 int ret;
112 u32 reg;
113
114 switch (INTEL_INFO(dev)->gen) {
115 case 6:
116 reg = I915_READ(CXT_SIZE);
117 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
118 break;
119 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700120 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700121 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700122 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700123 else
124 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700125 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700126 case 8:
127 ret = GEN8_CXT_TOTAL_SIZE;
128 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700129 default:
130 BUG();
131 }
132
133 return ret;
134}
135
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100136static void i915_gem_context_clean(struct intel_context *ctx)
137{
138 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
139 struct i915_vma *vma, *next;
140
Tvrtko Ursulin61fb5882015-10-08 15:37:00 +0100141 if (!ppgtt)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100142 return;
143
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100144 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
145 mm_list) {
146 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
147 break;
148 }
149}
150
Mika Kuoppaladce32712013-04-30 13:30:33 +0300151void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700152{
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100153 struct intel_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700154
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000155 trace_i915_context_free(ctx);
156
Daniel Vetterae6c4802014-08-06 15:04:53 +0200157 if (i915.enable_execlists)
Oscar Mateoede7d422014-07-24 17:04:12 +0100158 intel_lr_context_free(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800159
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100160 /*
161 * This context is going away and we need to remove all VMAs still
162 * around. This is to handle imported shared objects for which
163 * destructor did not run when their handles were closed.
164 */
165 i915_gem_context_clean(ctx);
166
Daniel Vetterae6c4802014-08-06 15:04:53 +0200167 i915_ppgtt_put(ctx->ppgtt);
168
Ben Widawsky2f295792014-07-01 11:17:47 -0700169 if (ctx->legacy_hw_ctx.rcs_state)
170 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800171 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700172 kfree(ctx);
173}
174
Oscar Mateo8c8579172014-07-24 17:04:14 +0100175struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100176i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
177{
178 struct drm_i915_gem_object *obj;
179 int ret;
180
Ville Syrjälä52613922015-06-29 20:28:35 +0300181 obj = i915_gem_alloc_object(dev, size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100182 if (obj == NULL)
183 return ERR_PTR(-ENOMEM);
184
185 /*
186 * Try to make the context utilize L3 as well as LLC.
187 *
188 * On VLV we don't have L3 controls in the PTEs so we
189 * shouldn't touch the cache level, especially as that
190 * would make the object snooped which might have a
191 * negative performance impact.
192 */
193 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
194 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
195 /* Failure shouldn't ever happen this early */
196 if (WARN_ON(ret)) {
197 drm_gem_object_unreference(&obj->base);
198 return ERR_PTR(ret);
199 }
200 }
201
202 return obj;
203}
204
Oscar Mateo273497e2014-05-22 14:13:37 +0100205static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800206__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200207 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700208{
209 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100210 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800211 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700212
Ben Widawskyf94982b2012-11-10 10:56:04 -0800213 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700214 if (ctx == NULL)
215 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700216
Mika Kuoppaladce32712013-04-30 13:30:33 +0300217 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700218 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100219 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700220
Chris Wilson691e6412014-04-09 09:07:36 +0100221 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100222 struct drm_i915_gem_object *obj =
223 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
224 if (IS_ERR(obj)) {
225 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100226 goto err_out;
227 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100228 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100229 }
230
231 /* Default context will never have a file_priv */
232 if (file_priv != NULL) {
233 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100234 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100235 if (ret < 0)
236 goto err_out;
237 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100238 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300239
240 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100241 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700242 /* NB: Mark all slices as needing a remap so that when the context first
243 * loads it will restore whatever remap state already exists. If there
244 * is no remap info, it will be a NOP. */
245 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700246
Chris Wilson676fa572014-12-24 08:13:39 -0800247 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
248
Ben Widawsky146937e2012-06-29 10:30:39 -0700249 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700250
251err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300252 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700253 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700254}
255
Ben Widawsky254f9652012-06-04 14:42:42 -0700256/**
257 * The default context needs to exist per ring that uses contexts. It stores the
258 * context state of the GPU for applications that don't utilize HW contexts, as
259 * well as an idle case.
260 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100261static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800262i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200263 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700264{
Chris Wilson42c3b602014-01-23 19:40:02 +0000265 const bool is_global_default_ctx = file_priv == NULL;
Oscar Mateo273497e2014-05-22 14:13:37 +0100266 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800267 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700268
Ben Widawskyb731d332013-12-06 14:10:59 -0800269 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700270
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800271 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700272 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800273 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700274
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100275 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000276 /* We may need to do things with the shrinker which
277 * require us to immediately switch back to the default
278 * context. This can cause a problem as pinning the
279 * default context also requires GTT space which may not
280 * be available. To avoid this we always pin the default
281 * context.
282 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100283 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100284 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000285 if (ret) {
286 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
287 goto err_destroy;
288 }
289 }
290
Daniel Vetterd624d862014-08-06 15:04:54 +0200291 if (USES_FULL_PPGTT(dev)) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200292 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800293
294 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800295 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
296 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800297 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000298 goto err_unpin;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200299 }
300
301 ctx->ppgtt = ppgtt;
302 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800303
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000304 trace_i915_context_create(ctx);
305
Ben Widawskya45d0f62013-12-06 14:11:05 -0800306 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100307
Chris Wilson42c3b602014-01-23 19:40:02 +0000308err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100309 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
310 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100311err_destroy:
Chris Wilson37876df2015-08-08 14:02:36 +0100312 idr_remove(&file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300313 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800314 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700315}
316
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800317void i915_gem_context_reset(struct drm_device *dev)
318{
319 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800320 int i;
321
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000322 if (i915.enable_execlists) {
323 struct intel_context *ctx;
324
325 list_for_each_entry(ctx, &dev_priv->context_list, link) {
326 intel_lr_context_reset(dev, ctx);
327 }
328
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100329 return;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000330 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100331
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800332 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100333 struct intel_engine_cs *ring = &dev_priv->ring[i];
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100334 struct intel_context *lctx = ring->last_context;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800335
McAulay, Alistair6689c162014-08-15 18:51:35 +0100336 if (lctx) {
337 if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
338 i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800339
McAulay, Alistair6689c162014-08-15 18:51:35 +0100340 i915_gem_context_unreference(lctx);
341 ring->last_context = NULL;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800342 }
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800343 }
344}
345
Ben Widawsky8245be32013-11-06 13:56:29 -0200346int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700347{
348 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100349 struct intel_context *ctx;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800350 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700351
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800352 /* Init should only be called once per module load. Eventually the
353 * restriction on the context_disabled check can be loosened. */
354 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200355 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700356
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800357 if (intel_vgpu_active(dev) && HAS_LOGICAL_RING_CONTEXTS(dev)) {
358 if (!i915.enable_execlists) {
359 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
360 return -EINVAL;
361 }
362 }
363
Oscar Mateoede7d422014-07-24 17:04:12 +0100364 if (i915.enable_execlists) {
365 /* NB: intentionally left blank. We will allocate our own
366 * backing objects as we need them, thank you very much */
367 dev_priv->hw_context_size = 0;
368 } else if (HAS_HW_CONTEXTS(dev)) {
Chris Wilson691e6412014-04-09 09:07:36 +0100369 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
370 if (dev_priv->hw_context_size > (1<<20)) {
371 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
372 dev_priv->hw_context_size);
373 dev_priv->hw_context_size = 0;
374 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700375 }
376
Daniel Vetterd624d862014-08-06 15:04:54 +0200377 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100378 if (IS_ERR(ctx)) {
379 DRM_ERROR("Failed to create default global context (error %ld)\n",
380 PTR_ERR(ctx));
381 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700382 }
383
Oscar Mateoede7d422014-07-24 17:04:12 +0100384 for (i = 0; i < I915_NUM_RINGS; i++) {
385 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800386
Oscar Mateoede7d422014-07-24 17:04:12 +0100387 /* NB: RCS will hold a ref for all rings */
388 ring->default_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100389 }
390
391 DRM_DEBUG_DRIVER("%s context support initialized\n",
392 i915.enable_execlists ? "LR" :
393 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200394 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700395}
396
397void i915_gem_context_fini(struct drm_device *dev)
398{
399 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100400 struct intel_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800401 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700402
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100403 if (dctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100404 /* The only known way to stop the gpu from accessing the hw context is
405 * to reset it. Do this as the very last operation to avoid confusing
406 * other code, leading to spurious errors. */
407 intel_gpu_reset(dev);
Ben Widawsky40521052012-06-04 14:42:43 -0700408
Chris Wilson691e6412014-04-09 09:07:36 +0100409 /* When default context is created and switched to, base object refcount
410 * will be 2 (+1 from object creation and +1 from do_switch()).
411 * i915_gem_context_fini() will be called after gpu_idle() has switched
412 * to default context. So we need to unreference the base object once
413 * to offset the do_switch part, so that i915_gem_context_unreference()
414 * can then free the base object correctly. */
415 WARN_ON(!dev_priv->ring[RCS].last_context);
416 if (dev_priv->ring[RCS].last_context == dctx) {
417 /* Fake switch to NULL context */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100418 WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
419 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Chris Wilson691e6412014-04-09 09:07:36 +0100420 i915_gem_context_unreference(dctx);
421 dev_priv->ring[RCS].last_context = NULL;
422 }
Chris Wilsond3b448d2014-05-16 18:59:00 +0100423
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100424 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800425 }
426
427 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100428 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800429
430 if (ring->last_context)
431 i915_gem_context_unreference(ring->last_context);
432
433 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800434 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700435 }
436
Mika Kuoppaladce32712013-04-30 13:30:33 +0300437 i915_gem_context_unreference(dctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700438}
439
John Harrisonb3dd6b92015-05-29 17:43:40 +0100440int i915_gem_context_enable(struct drm_i915_gem_request *req)
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800441{
John Harrisonb3dd6b92015-05-29 17:43:40 +0100442 struct intel_engine_cs *ring = req->ring;
John Harrison90638cc2015-05-29 17:43:37 +0100443 int ret;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800444
Thomas Daniele7778be2014-12-02 12:50:48 +0000445 if (i915.enable_execlists) {
John Harrison90638cc2015-05-29 17:43:37 +0100446 if (ring->init_context == NULL)
447 return 0;
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100448
John Harrison87531812015-05-29 17:43:44 +0100449 ret = ring->init_context(req);
Thomas Daniele7778be2014-12-02 12:50:48 +0000450 } else
John Harrisonba01cc92015-05-29 17:43:41 +0100451 ret = i915_switch_context(req);
John Harrison90638cc2015-05-29 17:43:37 +0100452
453 if (ret) {
454 DRM_ERROR("ring init context: %d\n", ret);
455 return ret;
456 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800457
458 return 0;
459}
460
Ben Widawsky40521052012-06-04 14:42:43 -0700461static int context_idr_cleanup(int id, void *p, void *data)
462{
Oscar Mateo273497e2014-05-22 14:13:37 +0100463 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700464
Mika Kuoppaladce32712013-04-30 13:30:33 +0300465 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700466 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700467}
468
Ben Widawskye422b882013-12-06 14:10:58 -0800469int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
470{
471 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100472 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800473
474 idr_init(&file_priv->context_idr);
475
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800476 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200477 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800478 mutex_unlock(&dev->struct_mutex);
479
Oscar Mateof83d6512014-05-22 14:13:38 +0100480 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800481 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100482 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800483 }
484
Ben Widawskye422b882013-12-06 14:10:58 -0800485 return 0;
486}
487
Ben Widawsky254f9652012-06-04 14:42:42 -0700488void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
489{
Ben Widawsky40521052012-06-04 14:42:43 -0700490 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700491
Daniel Vetter73c273e2012-06-19 20:27:39 +0200492 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700493 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700494}
495
Oscar Mateo273497e2014-05-22 14:13:37 +0100496struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700497i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
498{
Oscar Mateo273497e2014-05-22 14:13:37 +0100499 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000500
Oscar Mateo273497e2014-05-22 14:13:37 +0100501 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000502 if (!ctx)
503 return ERR_PTR(-ENOENT);
504
505 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700506}
Ben Widawskye0556842012-06-04 14:42:46 -0700507
508static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100509mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700510{
John Harrison1d719cd2015-05-29 17:43:52 +0100511 struct intel_engine_cs *ring = req->ring;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700512 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000513 const int num_rings =
514 /* Use an extended w/a on ivb+ if signalling from other rings */
515 i915_semaphore_is_enabled(ring->dev) ?
516 hweight32(INTEL_INFO(ring->dev)->ring_mask) - 1 :
517 0;
518 int len, i, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700519
Ben Widawsky12b02862012-06-04 14:42:50 -0700520 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
521 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
522 * explicitly, so we rely on the value at ring init, stored in
523 * itlb_before_ctx_switch.
524 */
Ben Widawsky057f6a82014-04-02 22:30:23 -0700525 if (IS_GEN6(ring->dev)) {
John Harrisona84c3ae2015-05-29 17:43:57 +0100526 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700527 if (ret)
528 return ret;
529 }
530
Ben Widawskye80f14b2014-08-18 10:35:28 -0700531 /* These flags are for resource streamer on HSW+ */
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300532 if (IS_HASWELL(ring->dev) || INTEL_INFO(ring->dev)->gen >= 8)
533 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
534 else if (INTEL_INFO(ring->dev)->gen < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700535 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
536
Chris Wilson2c550182014-12-16 10:02:27 +0000537
538 len = 4;
539 if (INTEL_INFO(ring->dev)->gen >= 7)
540 len += 2 + (num_rings ? 4*num_rings + 2 : 0);
541
John Harrison5fb9de12015-05-29 17:44:07 +0100542 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700543 if (ret)
544 return ret;
545
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300546 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilson2c550182014-12-16 10:02:27 +0000547 if (INTEL_INFO(ring->dev)->gen >= 7) {
Ben Widawskye37ec392012-06-04 14:42:48 -0700548 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000549 if (num_rings) {
550 struct intel_engine_cs *signaller;
551
552 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings));
553 for_each_ring(signaller, to_i915(ring->dev), i) {
554 if (signaller == ring)
555 continue;
556
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200557 intel_ring_emit_reg(ring, RING_PSMI_CTL(signaller->mmio_base));
Chris Wilson2c550182014-12-16 10:02:27 +0000558 intel_ring_emit(ring, _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
559 }
560 }
561 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700562
Ben Widawskye0556842012-06-04 14:42:46 -0700563 intel_ring_emit(ring, MI_NOOP);
564 intel_ring_emit(ring, MI_SET_CONTEXT);
John Harrison1d719cd2015-05-29 17:43:52 +0100565 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(req->ctx->legacy_hw_ctx.rcs_state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700566 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200567 /*
568 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
569 * WaMiSetContext_Hang:snb,ivb,vlv
570 */
Ben Widawskye0556842012-06-04 14:42:46 -0700571 intel_ring_emit(ring, MI_NOOP);
572
Chris Wilson2c550182014-12-16 10:02:27 +0000573 if (INTEL_INFO(ring->dev)->gen >= 7) {
574 if (num_rings) {
575 struct intel_engine_cs *signaller;
576
577 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings));
578 for_each_ring(signaller, to_i915(ring->dev), i) {
579 if (signaller == ring)
580 continue;
581
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200582 intel_ring_emit_reg(ring, RING_PSMI_CTL(signaller->mmio_base));
Chris Wilson2c550182014-12-16 10:02:27 +0000583 intel_ring_emit(ring, _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
584 }
585 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700586 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000587 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700588
Ben Widawskye0556842012-06-04 14:42:46 -0700589 intel_ring_advance(ring);
590
591 return ret;
592}
593
Ben Widawsky317b4e92015-03-16 16:00:55 +0000594static inline bool should_skip_switch(struct intel_engine_cs *ring,
595 struct intel_context *from,
596 struct intel_context *to)
597{
Ben Widawsky563222a2015-03-19 12:53:28 +0000598 if (to->remap_slice)
599 return false;
600
Daniel Vetter92588112015-04-14 17:35:19 +0200601 if (to->ppgtt && from == to &&
602 !(intel_ring_flag(ring) & to->ppgtt->pd_dirty_rings))
603 return true;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000604
605 return false;
606}
607
608static bool
609needs_pd_load_pre(struct intel_engine_cs *ring, struct intel_context *to)
610{
611 struct drm_i915_private *dev_priv = ring->dev->dev_private;
612
613 if (!to->ppgtt)
614 return false;
615
616 if (INTEL_INFO(ring->dev)->gen < 8)
617 return true;
618
619 if (ring != &dev_priv->ring[RCS])
620 return true;
621
622 return false;
623}
624
625static bool
Ben Widawsky6702cf12015-03-16 16:00:58 +0000626needs_pd_load_post(struct intel_engine_cs *ring, struct intel_context *to,
627 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000628{
629 struct drm_i915_private *dev_priv = ring->dev->dev_private;
630
631 if (!to->ppgtt)
632 return false;
633
634 if (!IS_GEN8(ring->dev))
635 return false;
636
637 if (ring != &dev_priv->ring[RCS])
638 return false;
639
Ben Widawsky6702cf12015-03-16 16:00:58 +0000640 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000641 return true;
642
643 return false;
644}
645
John Harrisonabd68d92015-05-29 17:43:42 +0100646static int do_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700647{
John Harrisonabd68d92015-05-29 17:43:42 +0100648 struct intel_context *to = req->ctx;
649 struct intel_engine_cs *ring = req->ring;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800650 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100651 struct intel_context *from = ring->last_context;
Ben Widawskye0556842012-06-04 14:42:46 -0700652 u32 hw_flags = 0;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100653 bool uninitialized = false;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700654 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700655
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800656 if (from != NULL && ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100657 BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
658 BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800659 }
Ben Widawskye0556842012-06-04 14:42:46 -0700660
Ben Widawsky317b4e92015-03-16 16:00:55 +0000661 if (should_skip_switch(ring, from, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100662 return 0;
663
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800664 /* Trying to pin first makes error handling easier. */
665 if (ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100666 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100667 get_context_alignment(ring->dev), 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800668 if (ret)
669 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800670 }
671
Daniel Vetteracc240d2013-12-05 15:42:34 +0100672 /*
673 * Pin can switch back to the default context if we end up calling into
674 * evict_everything - as a last ditch gtt defrag effort that also
675 * switches to the default context. Hence we need to reload from here.
676 */
677 from = ring->last_context;
678
Ben Widawsky317b4e92015-03-16 16:00:55 +0000679 if (needs_pd_load_pre(ring, to)) {
680 /* Older GENs and non render rings still want the load first,
681 * "PP_DCLV followed by PP_DIR_BASE register through Load
682 * Register Immediate commands in Ring Buffer before submitting
683 * a context."*/
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000684 trace_switch_mm(ring, to);
John Harrisone85b26d2015-05-29 17:43:56 +0100685 ret = to->ppgtt->switch_mm(to->ppgtt, req);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800686 if (ret)
687 goto unpin_out;
Ben Widawsky563222a2015-03-19 12:53:28 +0000688
689 /* Doing a PD load always reloads the page dirs */
Daniel Vetter92588112015-04-14 17:35:19 +0200690 to->ppgtt->pd_dirty_rings &= ~intel_ring_flag(ring);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800691 }
692
693 if (ring != &dev_priv->ring[RCS]) {
694 if (from)
695 i915_gem_context_unreference(from);
696 goto done;
697 }
698
Daniel Vetteracc240d2013-12-05 15:42:34 +0100699 /*
700 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100701 * that thanks to write = false in this call and us not setting any gpu
702 * write domains when putting a context object onto the active list
703 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100704 *
705 * XXX: We need a real interface to do this instead of trickery.
706 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100707 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800708 if (ret)
709 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100710
Ben Widawsky6702cf12015-03-16 16:00:58 +0000711 if (!to->legacy_hw_ctx.initialized) {
Ben Widawskye0556842012-06-04 14:42:46 -0700712 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawsky6702cf12015-03-16 16:00:58 +0000713 /* NB: If we inhibit the restore, the context is not allowed to
714 * die because future work may end up depending on valid address
715 * space. This means we must enforce that a page table load
716 * occur when this occurs. */
717 } else if (to->ppgtt &&
Daniel Vetter92588112015-04-14 17:35:19 +0200718 (intel_ring_flag(ring) & to->ppgtt->pd_dirty_rings)) {
Ben Widawsky563222a2015-03-19 12:53:28 +0000719 hw_flags |= MI_FORCE_RESTORE;
Daniel Vetter92588112015-04-14 17:35:19 +0200720 to->ppgtt->pd_dirty_rings &= ~intel_ring_flag(ring);
721 }
Ben Widawskye0556842012-06-04 14:42:46 -0700722
Ben Widawsky6702cf12015-03-16 16:00:58 +0000723 /* We should never emit switch_mm more than once */
724 WARN_ON(needs_pd_load_pre(ring, to) &&
Daniel Vetter92588112015-04-14 17:35:19 +0200725 needs_pd_load_post(ring, to, hw_flags));
Ben Widawsky6702cf12015-03-16 16:00:58 +0000726
John Harrison1d719cd2015-05-29 17:43:52 +0100727 ret = mi_set_context(req, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800728 if (ret)
729 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700730
Ben Widawsky6702cf12015-03-16 16:00:58 +0000731 /* GEN8 does *not* require an explicit reload if the PDPs have been
732 * setup, and we do not wish to move them.
733 */
734 if (needs_pd_load_post(ring, to, hw_flags)) {
Ben Widawsky317b4e92015-03-16 16:00:55 +0000735 trace_switch_mm(ring, to);
John Harrisone85b26d2015-05-29 17:43:56 +0100736 ret = to->ppgtt->switch_mm(to->ppgtt, req);
Ben Widawsky317b4e92015-03-16 16:00:55 +0000737 /* The hardware context switch is emitted, but we haven't
738 * actually changed the state - so it's probably safe to bail
739 * here. Still, let the user know something dangerous has
740 * happened.
741 */
742 if (ret) {
743 DRM_ERROR("Failed to change address space on context switch\n");
744 goto unpin_out;
745 }
746 }
747
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700748 for (i = 0; i < MAX_L3_SLICES; i++) {
749 if (!(to->remap_slice & (1<<i)))
750 continue;
751
John Harrison6909a662015-05-29 17:43:51 +0100752 ret = i915_gem_l3_remap(req, i);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700753 /* If it failed, try again next round */
754 if (ret)
755 DRM_DEBUG_DRIVER("L3 remapping failed\n");
756 else
757 to->remap_slice &= ~(1<<i);
758 }
759
Ben Widawskye0556842012-06-04 14:42:46 -0700760 /* The backing object for the context is done after switching to the
761 * *next* context. Therefore we cannot retire the previous context until
762 * the next context has already started running. In fact, the below code
763 * is a bit suboptimal because the retiring can occur simply after the
764 * MI_SET_CONTEXT instead of when the next seqno has completed.
765 */
Chris Wilson112522f2013-05-02 16:48:07 +0300766 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100767 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
John Harrisonb2af0372015-05-29 17:43:50 +0100768 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), req);
Ben Widawskye0556842012-06-04 14:42:46 -0700769 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
770 * whole damn pipeline, we don't need to explicitly mark the
771 * object dirty. The only exception is that the context must be
772 * correct in case the object gets swapped out. Ideally we'd be
773 * able to defer doing this until we know the object would be
774 * swapped, but there is no way to do that yet.
775 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100776 from->legacy_hw_ctx.rcs_state->dirty = 1;
Chris Wilsonb259b312012-07-15 12:34:23 +0100777
Chris Wilsonc0321e22013-08-26 19:50:53 -0300778 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100779 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300780 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700781 }
782
Ben Widawsky6702cf12015-03-16 16:00:58 +0000783 uninitialized = !to->legacy_hw_ctx.initialized;
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100784 to->legacy_hw_ctx.initialized = true;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100785
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800786done:
Chris Wilson112522f2013-05-02 16:48:07 +0300787 i915_gem_context_reference(to);
788 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700789
Chris Wilson967ab6b2014-05-30 14:16:30 +0100790 if (uninitialized) {
Arun Siluvery86d7f232014-08-26 14:44:50 +0100791 if (ring->init_context) {
John Harrison87531812015-05-29 17:43:44 +0100792 ret = ring->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100793 if (ret)
794 DRM_ERROR("ring init context: %d\n", ret);
795 }
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300796 }
797
Ben Widawskye0556842012-06-04 14:42:46 -0700798 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800799
800unpin_out:
801 if (ring->id == RCS)
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100802 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800803 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700804}
805
806/**
807 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100808 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700809 *
810 * The context life cycle is simple. The context refcount is incremented and
811 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100812 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700813 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100814 *
815 * This function should not be used in execlists mode. Instead the context is
816 * switched by writing to the ELSP and requests keep a reference to their
817 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700818 */
John Harrisonba01cc92015-05-29 17:43:41 +0100819int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700820{
John Harrisonba01cc92015-05-29 17:43:41 +0100821 struct intel_engine_cs *ring = req->ring;
Ben Widawskye0556842012-06-04 14:42:46 -0700822 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700823
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100824 WARN_ON(i915.enable_execlists);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800825 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
826
John Harrisonba01cc92015-05-29 17:43:41 +0100827 if (req->ctx->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
828 if (req->ctx != ring->last_context) {
829 i915_gem_context_reference(req->ctx);
Chris Wilson691e6412014-04-09 09:07:36 +0100830 if (ring->last_context)
831 i915_gem_context_unreference(ring->last_context);
John Harrisonba01cc92015-05-29 17:43:41 +0100832 ring->last_context = req->ctx;
Chris Wilson691e6412014-04-09 09:07:36 +0100833 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800834 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200835 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800836
John Harrisonabd68d92015-05-29 17:43:42 +0100837 return do_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700838}
Ben Widawsky84624812012-06-04 14:42:54 -0700839
Oscar Mateoec3e9962014-07-24 17:04:18 +0100840static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100841{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100842 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100843}
844
Ben Widawsky84624812012-06-04 14:42:54 -0700845int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
846 struct drm_file *file)
847{
Ben Widawsky84624812012-06-04 14:42:54 -0700848 struct drm_i915_gem_context_create *args = data;
849 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100850 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700851 int ret;
852
Oscar Mateoec3e9962014-07-24 17:04:18 +0100853 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200854 return -ENODEV;
855
Ben Widawsky84624812012-06-04 14:42:54 -0700856 ret = i915_mutex_lock_interruptible(dev);
857 if (ret)
858 return ret;
859
Daniel Vetterd624d862014-08-06 15:04:54 +0200860 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700861 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300862 if (IS_ERR(ctx))
863 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700864
Oscar Mateo821d66d2014-07-03 16:28:00 +0100865 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700866 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
867
Dan Carpenterbe636382012-07-17 09:44:49 +0300868 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700869}
870
871int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
872 struct drm_file *file)
873{
874 struct drm_i915_gem_context_destroy *args = data;
875 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100876 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700877 int ret;
878
Oscar Mateo821d66d2014-07-03 16:28:00 +0100879 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800880 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800881
Ben Widawsky84624812012-06-04 14:42:54 -0700882 ret = i915_mutex_lock_interruptible(dev);
883 if (ret)
884 return ret;
885
886 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000887 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700888 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000889 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700890 }
891
Oscar Mateo821d66d2014-07-03 16:28:00 +0100892 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300893 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700894 mutex_unlock(&dev->struct_mutex);
895
896 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
897 return 0;
898}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800899
900int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
901 struct drm_file *file)
902{
903 struct drm_i915_file_private *file_priv = file->driver_priv;
904 struct drm_i915_gem_context_param *args = data;
905 struct intel_context *ctx;
906 int ret;
907
908 ret = i915_mutex_lock_interruptible(dev);
909 if (ret)
910 return ret;
911
912 ctx = i915_gem_context_get(file_priv, args->ctx_id);
913 if (IS_ERR(ctx)) {
914 mutex_unlock(&dev->struct_mutex);
915 return PTR_ERR(ctx);
916 }
917
918 args->size = 0;
919 switch (args->param) {
920 case I915_CONTEXT_PARAM_BAN_PERIOD:
921 args->value = ctx->hang_stats.ban_period_seconds;
922 break;
David Weinehallb1b38272015-05-20 17:00:13 +0300923 case I915_CONTEXT_PARAM_NO_ZEROMAP:
924 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
925 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100926 case I915_CONTEXT_PARAM_GTT_SIZE:
927 if (ctx->ppgtt)
928 args->value = ctx->ppgtt->base.total;
929 else if (to_i915(dev)->mm.aliasing_ppgtt)
930 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
931 else
932 args->value = to_i915(dev)->gtt.base.total;
933 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800934 default:
935 ret = -EINVAL;
936 break;
937 }
938 mutex_unlock(&dev->struct_mutex);
939
940 return ret;
941}
942
943int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
944 struct drm_file *file)
945{
946 struct drm_i915_file_private *file_priv = file->driver_priv;
947 struct drm_i915_gem_context_param *args = data;
948 struct intel_context *ctx;
949 int ret;
950
951 ret = i915_mutex_lock_interruptible(dev);
952 if (ret)
953 return ret;
954
955 ctx = i915_gem_context_get(file_priv, args->ctx_id);
956 if (IS_ERR(ctx)) {
957 mutex_unlock(&dev->struct_mutex);
958 return PTR_ERR(ctx);
959 }
960
961 switch (args->param) {
962 case I915_CONTEXT_PARAM_BAN_PERIOD:
963 if (args->size)
964 ret = -EINVAL;
965 else if (args->value < ctx->hang_stats.ban_period_seconds &&
966 !capable(CAP_SYS_ADMIN))
967 ret = -EPERM;
968 else
969 ctx->hang_stats.ban_period_seconds = args->value;
970 break;
David Weinehallb1b38272015-05-20 17:00:13 +0300971 case I915_CONTEXT_PARAM_NO_ZEROMAP:
972 if (args->size) {
973 ret = -EINVAL;
974 } else {
975 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
976 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
977 }
978 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800979 default:
980 ret = -EINVAL;
981 break;
982 }
983 mutex_unlock(&dev->struct_mutex);
984
985 return ret;
986}