blob: 7717948e1c4d4795290688938a3a70845f9f1cfe [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030033#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030034#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053035#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030036#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053037#include <linux/mfd/syscon.h>
38#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020039#include <linux/of.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053040#include <linux/regulator/consumer.h>
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +020041#include <linux/suspend.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080045
Tomi Valkeinen559d6702009-11-03 11:23:50 +020046#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020047#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020048
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049#define DSS_SZ_REGS SZ_512
50
51struct dss_reg {
52 u16 idx;
53};
54
55#define DSS_REG(idx) ((const struct dss_reg) { idx })
56
57#define DSS_REVISION DSS_REG(0x0000)
58#define DSS_SYSCONFIG DSS_REG(0x0010)
59#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020060#define DSS_CONTROL DSS_REG(0x0040)
61#define DSS_SDI_CONTROL DSS_REG(0x0044)
62#define DSS_PLL_CONTROL DSS_REG(0x0048)
63#define DSS_SDI_STATUS DSS_REG(0x005C)
64
65#define REG_GET(idx, start, end) \
66 FLD_GET(dss_read_reg(idx), start, end)
67
68#define REG_FLD_MOD(idx, val, start, end) \
69 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
70
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053071struct dss_features {
72 u8 fck_div_max;
73 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020074 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020075 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053076 int num_ports;
Archit Taneja064c2a42014-04-23 18:00:18 +053077 int (*dpi_select_source)(int port, enum omap_channel channel);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053078};
79
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000081 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020082 void __iomem *base;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053083 struct regmap *syscon_pll_ctrl;
84 u32 syscon_pll_ctrl_offset;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030085
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020086 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030087 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +020088 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020089
90 unsigned long cache_req_pck;
91 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020092 struct dispc_clock_info cache_dispc_cinfo;
93
Tomi Valkeinendc0352d2016-05-17 13:45:09 +030094 enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
95 enum dss_clk_source dispc_clk_source;
96 enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020097
Tomi Valkeinen69f06052011-06-01 15:56:39 +030098 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020099 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530100
101 const struct dss_features *feat;
Tomi Valkeinen99767542014-07-04 13:38:27 +0530102
103 struct dss_pll *video1_pll;
104 struct dss_pll *video2_pll;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200105} dss;
106
Taneja, Archit235e7db2011-03-14 23:28:21 -0500107static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530108 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
109 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
110 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Tomi Valkeinen901e5fe2011-11-30 17:34:52 +0200111 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
112 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
Archit Taneja067a57e2011-03-02 11:57:25 +0530113};
114
Tomi Valkeinenf99467b2015-06-04 12:35:42 +0300115static bool dss_initialized;
116
117bool omapdss_is_initialized(void)
118{
119 return dss_initialized;
120}
121EXPORT_SYMBOL(omapdss_is_initialized);
122
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200123static inline void dss_write_reg(const struct dss_reg idx, u32 val)
124{
125 __raw_writel(val, dss.base + idx.idx);
126}
127
128static inline u32 dss_read_reg(const struct dss_reg idx)
129{
130 return __raw_readl(dss.base + idx.idx);
131}
132
133#define SR(reg) \
134 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
135#define RR(reg) \
136 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
137
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300138static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200139{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300140 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200141
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200142 SR(CONTROL);
143
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200144 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
145 OMAP_DISPLAY_TYPE_SDI) {
146 SR(SDI_CONTROL);
147 SR(PLL_CONTROL);
148 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300149
150 dss.ctx_valid = true;
151
152 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200153}
154
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300155static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200156{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300157 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200158
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300159 if (!dss.ctx_valid)
160 return;
161
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200162 RR(CONTROL);
163
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200164 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
165 OMAP_DISPLAY_TYPE_SDI) {
166 RR(SDI_CONTROL);
167 RR(PLL_CONTROL);
168 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300169
170 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200171}
172
173#undef SR
174#undef RR
175
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530176void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
177{
178 unsigned shift;
179 unsigned val;
180
181 if (!dss.syscon_pll_ctrl)
182 return;
183
184 val = !enable;
185
186 switch (pll_id) {
187 case DSS_PLL_VIDEO1:
188 shift = 0;
189 break;
190 case DSS_PLL_VIDEO2:
191 shift = 1;
192 break;
193 case DSS_PLL_HDMI:
194 shift = 2;
195 break;
196 default:
197 DSSERR("illegal DSS PLL ID %d\n", pll_id);
198 return;
199 }
200
201 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
202 1 << shift, val << shift);
203}
204
205void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
206 enum omap_channel channel)
207{
208 unsigned shift, val;
209
210 if (!dss.syscon_pll_ctrl)
211 return;
212
213 switch (channel) {
214 case OMAP_DSS_CHANNEL_LCD:
215 shift = 3;
216
217 switch (pll_id) {
218 case DSS_PLL_VIDEO1:
219 val = 0; break;
220 case DSS_PLL_HDMI:
221 val = 1; break;
222 default:
223 DSSERR("error in PLL mux config for LCD\n");
224 return;
225 }
226
227 break;
228 case OMAP_DSS_CHANNEL_LCD2:
229 shift = 5;
230
231 switch (pll_id) {
232 case DSS_PLL_VIDEO1:
233 val = 0; break;
234 case DSS_PLL_VIDEO2:
235 val = 1; break;
236 case DSS_PLL_HDMI:
237 val = 2; break;
238 default:
239 DSSERR("error in PLL mux config for LCD2\n");
240 return;
241 }
242
243 break;
244 case OMAP_DSS_CHANNEL_LCD3:
245 shift = 7;
246
247 switch (pll_id) {
248 case DSS_PLL_VIDEO1:
249 val = 1; break;
250 case DSS_PLL_VIDEO2:
251 val = 0; break;
252 case DSS_PLL_HDMI:
253 val = 2; break;
254 default:
255 DSSERR("error in PLL mux config for LCD3\n");
256 return;
257 }
258
259 break;
260 default:
261 DSSERR("error in PLL mux config\n");
262 return;
263 }
264
265 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
266 0x3 << shift, val << shift);
267}
268
Archit Taneja889b4fd2012-07-20 17:18:49 +0530269void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200270{
271 u32 l;
272
273 BUG_ON(datapairs > 3 || datapairs < 1);
274
275 l = dss_read_reg(DSS_SDI_CONTROL);
276 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
277 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
278 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
279 dss_write_reg(DSS_SDI_CONTROL, l);
280
281 l = dss_read_reg(DSS_PLL_CONTROL);
282 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
283 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
284 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
285 dss_write_reg(DSS_PLL_CONTROL, l);
286}
287
288int dss_sdi_enable(void)
289{
290 unsigned long timeout;
291
292 dispc_pck_free_enable(1);
293
294 /* Reset SDI PLL */
295 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
296 udelay(1); /* wait 2x PCLK */
297
298 /* Lock SDI PLL */
299 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
300
301 /* Waiting for PLL lock request to complete */
302 timeout = jiffies + msecs_to_jiffies(500);
303 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
304 if (time_after_eq(jiffies, timeout)) {
305 DSSERR("PLL lock request timed out\n");
306 goto err1;
307 }
308 }
309
310 /* Clearing PLL_GO bit */
311 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
312
313 /* Waiting for PLL to lock */
314 timeout = jiffies + msecs_to_jiffies(500);
315 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
316 if (time_after_eq(jiffies, timeout)) {
317 DSSERR("PLL lock timed out\n");
318 goto err1;
319 }
320 }
321
322 dispc_lcd_enable_signal(1);
323
324 /* Waiting for SDI reset to complete */
325 timeout = jiffies + msecs_to_jiffies(500);
326 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
327 if (time_after_eq(jiffies, timeout)) {
328 DSSERR("SDI reset timed out\n");
329 goto err2;
330 }
331 }
332
333 return 0;
334
335 err2:
336 dispc_lcd_enable_signal(0);
337 err1:
338 /* Reset SDI PLL */
339 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
340
341 dispc_pck_free_enable(0);
342
343 return -ETIMEDOUT;
344}
345
346void dss_sdi_disable(void)
347{
348 dispc_lcd_enable_signal(0);
349
350 dispc_pck_free_enable(0);
351
352 /* Reset SDI PLL */
353 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
354}
355
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300356const char *dss_get_generic_clk_source_name(enum dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530357{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500358 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530359}
360
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200361void dss_dump_clocks(struct seq_file *s)
362{
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300363 const char *fclk_name;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500364 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200365
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300366 if (dss_runtime_get())
367 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200368
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200369 seq_printf(s, "- DSS -\n");
370
Archit Taneja89a35e52011-04-12 13:52:23 +0530371 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300372 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200373
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300374 seq_printf(s, "%s = %lu\n",
375 fclk_name,
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200376 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200377
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300378 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200379}
380
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200381static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200382{
383#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
384
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300385 if (dss_runtime_get())
386 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200387
388 DUMPREG(DSS_REVISION);
389 DUMPREG(DSS_SYSCONFIG);
390 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200391 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200392
393 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
394 OMAP_DISPLAY_TYPE_SDI) {
395 DUMPREG(DSS_SDI_CONTROL);
396 DUMPREG(DSS_PLL_CONTROL);
397 DUMPREG(DSS_SDI_STATUS);
398 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200399
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300400 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200401#undef DUMPREG
402}
403
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300404static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200405{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200406 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600407 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200408
Taneja, Archit66534e82011-03-08 05:50:34 -0600409 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530410 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600411 b = 0;
412 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530413 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600414 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600415 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530416 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
417 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530418 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600419 default:
420 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300421 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600422 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300423
Taneja, Architea751592011-03-08 05:50:35 -0600424 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
425
426 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200427
428 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200429}
430
Archit Taneja5a8b5722011-05-12 17:26:29 +0530431void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300432 enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200433{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530434 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200435
Taneja, Archit66534e82011-03-08 05:50:34 -0600436 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530437 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600438 b = 0;
439 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530440 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530441 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600442 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600443 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530444 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
445 BUG_ON(dsi_module != 1);
446 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530447 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600448 default:
449 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300450 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600451 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300452
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530453 pos = dsi_module == 0 ? 1 : 10;
454 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200455
Archit Taneja5a8b5722011-05-12 17:26:29 +0530456 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200457}
458
Taneja, Architea751592011-03-08 05:50:35 -0600459void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300460 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600461{
462 int b, ix, pos;
463
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300464 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
465 dss_select_dispc_clk_source(clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600466 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300467 }
Taneja, Architea751592011-03-08 05:50:35 -0600468
469 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530470 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600471 b = 0;
472 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530473 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600474 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
475 b = 1;
Taneja, Architea751592011-03-08 05:50:35 -0600476 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530477 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530478 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
479 channel != OMAP_DSS_CHANNEL_LCD3);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530480 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530481 break;
Taneja, Architea751592011-03-08 05:50:35 -0600482 default:
483 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300484 return;
Taneja, Architea751592011-03-08 05:50:35 -0600485 }
486
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530487 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
488 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
Taneja, Architea751592011-03-08 05:50:35 -0600489 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
490
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530491 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
492 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Taneja, Architea751592011-03-08 05:50:35 -0600493 dss.lcd_clk_source[ix] = clk_src;
494}
495
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300496enum dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200497{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200498 return dss.dispc_clk_source;
499}
500
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300501enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200502{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530503 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200504}
505
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300506enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600507{
Archit Taneja89976f22011-03-31 13:23:35 +0530508 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530509 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
510 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Archit Taneja89976f22011-03-31 13:23:35 +0530511 return dss.lcd_clk_source[ix];
512 } else {
513 /* LCD_CLK source is the same as DISPC_FCLK source for
514 * OMAP2 and OMAP3 */
515 return dss.dispc_clk_source;
516 }
Taneja, Architea751592011-03-08 05:50:35 -0600517}
518
Tomi Valkeinen688af022013-10-31 16:41:57 +0200519bool dss_div_calc(unsigned long pck, unsigned long fck_min,
520 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200521{
522 int fckd, fckd_start, fckd_stop;
523 unsigned long fck;
524 unsigned long fck_hw_max;
525 unsigned long fckd_hw_max;
526 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300527 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200528
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200529 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
530
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200531 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200532 unsigned pckd;
533
534 pckd = fck_hw_max / pck;
535
536 fck = pck * pckd;
537
538 fck = clk_round_rate(dss.dss_clk, fck);
539
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200540 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200541 }
542
Tomi Valkeinen43417822013-03-05 16:34:05 +0200543 fckd_hw_max = dss.feat->fck_div_max;
544
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300545 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200546 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200547
548 fck_min = fck_min ? fck_min : 1;
549
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300550 fckd_start = min(prate * m / fck_min, fckd_hw_max);
551 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200552
553 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200554 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200555
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200556 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200557 return true;
558 }
559
560 return false;
561}
562
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200563int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200564{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200565 int r;
566
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200567 DSSDBG("set fck to %lu\n", rate);
568
Tomi Valkeinenada94432013-10-31 16:06:38 +0200569 r = clk_set_rate(dss.dss_clk, rate);
570 if (r)
571 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200572
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200573 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
574
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200575 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300576 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200577 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200578
579 return 0;
580}
581
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200582unsigned long dss_get_dispc_clk_rate(void)
583{
584 return dss.dss_clk_rate;
585}
586
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300587static int dss_setup_default_clock(void)
588{
589 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200590 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300591 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300592 int r;
593
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300594 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
595
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200596 if (dss.parent_clk == NULL) {
597 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
598 } else {
599 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300600
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200601 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
602 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200603 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200604 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300605
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200606 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300607 if (r)
608 return r;
609
610 return 0;
611}
612
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200613void dss_set_venc_output(enum omap_dss_venc_type type)
614{
615 int l = 0;
616
617 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
618 l = 0;
619 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
620 l = 1;
621 else
622 BUG();
623
624 /* venc out selection. 0 = comp, 1 = svideo */
625 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
626}
627
628void dss_set_dac_pwrdn_bgz(bool enable)
629{
630 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
631}
632
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500633void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530634{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500635 enum omap_display_type dp;
636 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
637
638 /* Complain about invalid selections */
639 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
640 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
641
642 /* Select only if we have options */
643 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
644 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530645}
646
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300647enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
648{
649 enum omap_display_type displays;
650
651 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
652 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
653 return DSS_VENC_TV_CLK;
654
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500655 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
656 return DSS_HDMI_M_PCLK;
657
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300658 return REG_GET(DSS_CONTROL, 15, 15);
659}
660
Archit Taneja064c2a42014-04-23 18:00:18 +0530661static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300662{
663 if (channel != OMAP_DSS_CHANNEL_LCD)
664 return -EINVAL;
665
666 return 0;
667}
668
Archit Taneja064c2a42014-04-23 18:00:18 +0530669static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300670{
671 int val;
672
673 switch (channel) {
674 case OMAP_DSS_CHANNEL_LCD2:
675 val = 0;
676 break;
677 case OMAP_DSS_CHANNEL_DIGIT:
678 val = 1;
679 break;
680 default:
681 return -EINVAL;
682 }
683
684 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
685
686 return 0;
687}
688
Archit Taneja064c2a42014-04-23 18:00:18 +0530689static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300690{
691 int val;
692
693 switch (channel) {
694 case OMAP_DSS_CHANNEL_LCD:
695 val = 1;
696 break;
697 case OMAP_DSS_CHANNEL_LCD2:
698 val = 2;
699 break;
700 case OMAP_DSS_CHANNEL_LCD3:
701 val = 3;
702 break;
703 case OMAP_DSS_CHANNEL_DIGIT:
704 val = 0;
705 break;
706 default:
707 return -EINVAL;
708 }
709
710 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
711
712 return 0;
713}
714
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200715static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
716{
717 switch (port) {
718 case 0:
719 return dss_dpi_select_source_omap5(port, channel);
720 case 1:
721 if (channel != OMAP_DSS_CHANNEL_LCD2)
722 return -EINVAL;
723 break;
724 case 2:
725 if (channel != OMAP_DSS_CHANNEL_LCD3)
726 return -EINVAL;
727 break;
728 default:
729 return -EINVAL;
730 }
731
732 return 0;
733}
734
Archit Taneja064c2a42014-04-23 18:00:18 +0530735int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300736{
Archit Taneja064c2a42014-04-23 18:00:18 +0530737 return dss.feat->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300738}
739
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000740static int dss_get_clocks(void)
741{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300742 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000743
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300744 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300745 if (IS_ERR(clk)) {
746 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300747 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600748 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000749
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300750 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000751
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200752 if (dss.feat->parent_clk_name) {
753 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200754 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200755 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300756 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200757 }
758 } else {
759 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300760 }
761
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200762 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300763
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000764 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000765}
766
767static void dss_put_clocks(void)
768{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200769 if (dss.parent_clk)
770 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000771}
772
Tomi Valkeinen99767542014-07-04 13:38:27 +0530773int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000774{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300775 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000776
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300777 DSSDBG("dss_runtime_get\n");
778
779 r = pm_runtime_get_sync(&dss.pdev->dev);
780 WARN_ON(r < 0);
781 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000782}
783
Tomi Valkeinen99767542014-07-04 13:38:27 +0530784void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000785{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300786 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000787
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300788 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000789
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200790 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300791 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000792}
793
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000794/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530795#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000796void dss_debug_dump_clocks(struct seq_file *s)
797{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000798 dss_dump_clocks(s);
799 dispc_dump_clocks(s);
800#ifdef CONFIG_OMAP2_DSS_DSI
801 dsi_dump_clocks(s);
802#endif
803}
804#endif
805
Archit Taneja387ce9f2014-05-22 17:01:57 +0530806
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200807static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530808 OMAP_DISPLAY_TYPE_DPI,
809};
810
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200811static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530812 OMAP_DISPLAY_TYPE_DPI,
813 OMAP_DISPLAY_TYPE_SDI,
814};
815
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200816static const enum omap_display_type dra7xx_ports[] = {
817 OMAP_DISPLAY_TYPE_DPI,
818 OMAP_DISPLAY_TYPE_DPI,
819 OMAP_DISPLAY_TYPE_DPI,
820};
821
Tomi Valkeinenede92692015-06-04 14:12:16 +0300822static const struct dss_features omap24xx_dss_feats = {
Tomi Valkeinen6e555e22013-11-01 11:26:43 +0200823 /*
824 * fck div max is really 16, but the divider range has gaps. The range
825 * from 1 to 6 has no gaps, so let's use that as a max.
826 */
827 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300828 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200829 .parent_clk_name = "core_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300830 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530831 .ports = omap2plus_ports,
832 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300833};
834
Tomi Valkeinenede92692015-06-04 14:12:16 +0300835static const struct dss_features omap34xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300836 .fck_div_max = 16,
837 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200838 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300839 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530840 .ports = omap34xx_ports,
841 .num_ports = ARRAY_SIZE(omap34xx_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300842};
843
Tomi Valkeinenede92692015-06-04 14:12:16 +0300844static const struct dss_features omap3630_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300845 .fck_div_max = 32,
846 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200847 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300848 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530849 .ports = omap2plus_ports,
850 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300851};
852
Tomi Valkeinenede92692015-06-04 14:12:16 +0300853static const struct dss_features omap44xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300854 .fck_div_max = 32,
855 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200856 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300857 .dpi_select_source = &dss_dpi_select_source_omap4,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530858 .ports = omap2plus_ports,
859 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300860};
861
Tomi Valkeinenede92692015-06-04 14:12:16 +0300862static const struct dss_features omap54xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300863 .fck_div_max = 64,
864 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200865 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300866 .dpi_select_source = &dss_dpi_select_source_omap5,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530867 .ports = omap2plus_ports,
868 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300869};
870
Tomi Valkeinenede92692015-06-04 14:12:16 +0300871static const struct dss_features am43xx_dss_feats = {
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530872 .fck_div_max = 0,
873 .dss_fck_multiplier = 0,
874 .parent_clk_name = NULL,
875 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530876 .ports = omap2plus_ports,
877 .num_ports = ARRAY_SIZE(omap2plus_ports),
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530878};
879
Tomi Valkeinenede92692015-06-04 14:12:16 +0300880static const struct dss_features dra7xx_dss_feats = {
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200881 .fck_div_max = 64,
882 .dss_fck_multiplier = 1,
883 .parent_clk_name = "dpll_per_x2_ck",
884 .dpi_select_source = &dss_dpi_select_source_dra7xx,
885 .ports = dra7xx_ports,
886 .num_ports = ARRAY_SIZE(dra7xx_ports),
887};
888
Tomi Valkeinenede92692015-06-04 14:12:16 +0300889static int dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530890{
891 const struct dss_features *src;
892 struct dss_features *dst;
893
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300894 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530895 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300896 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530897 return -ENOMEM;
898 }
899
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300900 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300901 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530902 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300903 break;
904
905 case OMAPDSS_VER_OMAP34xx_ES1:
906 case OMAPDSS_VER_OMAP34xx_ES3:
907 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530908 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300909 break;
910
911 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530912 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300913 break;
914
915 case OMAPDSS_VER_OMAP4430_ES1:
916 case OMAPDSS_VER_OMAP4430_ES2:
917 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530918 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300919 break;
920
921 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +0530922 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300923 break;
924
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530925 case OMAPDSS_VER_AM43xx:
926 src = &am43xx_dss_feats;
927 break;
928
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200929 case OMAPDSS_VER_DRA7xx:
930 src = &dra7xx_dss_feats;
931 break;
932
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300933 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530934 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300935 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530936
937 memcpy(dst, src, sizeof(*dst));
938 dss.feat = dst;
939
940 return 0;
941}
942
Tomi Valkeinenede92692015-06-04 14:12:16 +0300943static int dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200944{
945 struct device_node *parent = pdev->dev.of_node;
946 struct device_node *port;
947 int r;
948
949 if (parent == NULL)
950 return 0;
951
952 port = omapdss_of_get_next_port(parent, NULL);
Archit Taneja00592772014-05-08 14:45:12 +0530953 if (!port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200954 return 0;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200955
Archit Taneja387ce9f2014-05-22 17:01:57 +0530956 if (dss.feat->num_ports == 0)
957 return 0;
958
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200959 do {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530960 enum omap_display_type port_type;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200961 u32 reg;
962
963 r = of_property_read_u32(port, "reg", &reg);
964 if (r)
965 reg = 0;
966
Archit Taneja387ce9f2014-05-22 17:01:57 +0530967 if (reg >= dss.feat->num_ports)
968 continue;
969
970 port_type = dss.feat->ports[reg];
971
972 switch (port_type) {
973 case OMAP_DISPLAY_TYPE_DPI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200974 dpi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530975 break;
976 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200977 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530978 break;
979 default:
980 break;
981 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200982 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
983
984 return 0;
985}
986
Tomi Valkeinenede92692015-06-04 14:12:16 +0300987static void dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200988{
Archit Taneja80eb6752014-06-02 14:11:51 +0530989 struct device_node *parent = pdev->dev.of_node;
990 struct device_node *port;
991
992 if (parent == NULL)
993 return;
994
995 port = omapdss_of_get_next_port(parent, NULL);
996 if (!port)
997 return;
998
Archit Taneja387ce9f2014-05-22 17:01:57 +0530999 if (dss.feat->num_ports == 0)
1000 return;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001001
Archit Taneja387ce9f2014-05-22 17:01:57 +05301002 do {
1003 enum omap_display_type port_type;
1004 u32 reg;
1005 int r;
1006
1007 r = of_property_read_u32(port, "reg", &reg);
1008 if (r)
1009 reg = 0;
1010
1011 if (reg >= dss.feat->num_ports)
1012 continue;
1013
1014 port_type = dss.feat->ports[reg];
1015
1016 switch (port_type) {
1017 case OMAP_DISPLAY_TYPE_DPI:
1018 dpi_uninit_port(port);
1019 break;
1020 case OMAP_DISPLAY_TYPE_SDI:
1021 sdi_uninit_port(port);
1022 break;
1023 default:
1024 break;
1025 }
1026 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001027}
1028
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001029static int dss_video_pll_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001030{
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301031 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301032 struct regulator *pll_regulator;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001033 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001034
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001035 if (!np)
1036 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001037
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001038 if (of_property_read_bool(np, "syscon-pll-ctrl")) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301039 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1040 "syscon-pll-ctrl");
1041 if (IS_ERR(dss.syscon_pll_ctrl)) {
1042 dev_err(&pdev->dev,
1043 "failed to get syscon-pll-ctrl regmap\n");
1044 return PTR_ERR(dss.syscon_pll_ctrl);
1045 }
1046
1047 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1048 &dss.syscon_pll_ctrl_offset)) {
1049 dev_err(&pdev->dev,
1050 "failed to get syscon-pll-ctrl offset\n");
1051 return -EINVAL;
1052 }
1053 }
1054
Tomi Valkeinen99767542014-07-04 13:38:27 +05301055 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1056 if (IS_ERR(pll_regulator)) {
1057 r = PTR_ERR(pll_regulator);
1058
1059 switch (r) {
1060 case -ENOENT:
1061 pll_regulator = NULL;
1062 break;
1063
1064 case -EPROBE_DEFER:
1065 return -EPROBE_DEFER;
1066
1067 default:
1068 DSSERR("can't get DPLL VDDA regulator\n");
1069 return r;
1070 }
1071 }
1072
1073 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
1074 dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001075 if (IS_ERR(dss.video1_pll))
1076 return PTR_ERR(dss.video1_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301077 }
1078
1079 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
1080 dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
1081 if (IS_ERR(dss.video2_pll)) {
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001082 dss_video_pll_uninit(dss.video1_pll);
1083 return PTR_ERR(dss.video2_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301084 }
1085 }
1086
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001087 return 0;
1088}
1089
1090/* DSS HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001091static int dss_bind(struct device *dev)
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001092{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001093 struct platform_device *pdev = to_platform_device(dev);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001094 struct resource *dss_mem;
1095 u32 rev;
1096 int r;
1097
1098 dss.pdev = pdev;
1099
1100 r = dss_init_features(dss.pdev);
1101 if (r)
1102 return r;
1103
1104 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
1105 if (!dss_mem) {
1106 DSSERR("can't get IORESOURCE_MEM DSS\n");
1107 return -EINVAL;
1108 }
1109
1110 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
1111 resource_size(dss_mem));
1112 if (!dss.base) {
1113 DSSERR("can't ioremap DSS\n");
1114 return -ENOMEM;
1115 }
1116
1117 r = dss_get_clocks();
1118 if (r)
1119 return r;
1120
1121 r = dss_setup_default_clock();
1122 if (r)
1123 goto err_setup_clocks;
1124
1125 r = dss_video_pll_probe(pdev);
1126 if (r)
1127 goto err_pll_init;
1128
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001129 r = dss_init_ports(pdev);
1130 if (r)
1131 goto err_init_ports;
1132
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001133 pm_runtime_enable(&pdev->dev);
1134
1135 r = dss_runtime_get();
1136 if (r)
1137 goto err_runtime_get;
1138
1139 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1140
1141 /* Select DPLL */
1142 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1143
1144 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
1145
1146#ifdef CONFIG_OMAP2_DSS_VENC
1147 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1148 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1149 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1150#endif
1151 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
1152 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
1153 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
1154 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
1155 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
1156
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001157 rev = dss_read_reg(DSS_REVISION);
1158 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
1159 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1160
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001161 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001162
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001163 r = component_bind_all(&pdev->dev, NULL);
1164 if (r)
1165 goto err_component;
1166
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001167 dss_debugfs_create_file("dss", dss_dump_regs);
1168
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +02001169 pm_set_vt_switch(0);
1170
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001171 dss_initialized = true;
1172
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001173 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +02001174
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001175err_component:
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001176err_runtime_get:
1177 pm_runtime_disable(&pdev->dev);
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001178 dss_uninit_ports(pdev);
1179err_init_ports:
Tomi Valkeinen99767542014-07-04 13:38:27 +05301180 if (dss.video1_pll)
1181 dss_video_pll_uninit(dss.video1_pll);
1182
1183 if (dss.video2_pll)
1184 dss_video_pll_uninit(dss.video2_pll);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001185err_pll_init:
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001186err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001187 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001188 return r;
1189}
1190
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001191static void dss_unbind(struct device *dev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001192{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001193 struct platform_device *pdev = to_platform_device(dev);
1194
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001195 dss_initialized = false;
1196
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001197 component_unbind_all(&pdev->dev, NULL);
1198
Tomi Valkeinen99767542014-07-04 13:38:27 +05301199 if (dss.video1_pll)
1200 dss_video_pll_uninit(dss.video1_pll);
1201
1202 if (dss.video2_pll)
1203 dss_video_pll_uninit(dss.video2_pll);
1204
Archit Taneja2ac6a1a2014-06-01 12:47:44 +05301205 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001206
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001207 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001208
1209 dss_put_clocks();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001210}
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001211
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001212static const struct component_master_ops dss_component_ops = {
1213 .bind = dss_bind,
1214 .unbind = dss_unbind,
1215};
1216
1217static int dss_component_compare(struct device *dev, void *data)
1218{
1219 struct device *child = data;
1220 return dev == child;
1221}
1222
1223static int dss_add_child_component(struct device *dev, void *data)
1224{
1225 struct component_match **match = data;
1226
Tomi Valkeinen0438ec92015-06-30 12:23:45 +03001227 /*
1228 * HACK
1229 * We don't have a working driver for rfbi, so skip it here always.
1230 * Otherwise dss will never get probed successfully, as it will wait
1231 * for rfbi to get probed.
1232 */
1233 if (strstr(dev_name(dev), "rfbi"))
1234 return 0;
1235
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001236 component_match_add(dev->parent, match, dss_component_compare, dev);
1237
1238 return 0;
1239}
1240
1241static int dss_probe(struct platform_device *pdev)
1242{
1243 struct component_match *match = NULL;
1244 int r;
1245
1246 /* add all the child devices as components */
1247 device_for_each_child(&pdev->dev, &match, dss_add_child_component);
1248
1249 r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
1250 if (r)
1251 return r;
1252
1253 return 0;
1254}
1255
1256static int dss_remove(struct platform_device *pdev)
1257{
1258 component_master_del(&pdev->dev, &dss_component_ops);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001259 return 0;
1260}
1261
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001262static int dss_runtime_suspend(struct device *dev)
1263{
1264 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001265 dss_set_min_bus_tput(dev, 0);
Dave Gerlach5038bb82014-10-31 16:28:57 -05001266
1267 pinctrl_pm_select_sleep_state(dev);
1268
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001269 return 0;
1270}
1271
1272static int dss_runtime_resume(struct device *dev)
1273{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001274 int r;
Dave Gerlach5038bb82014-10-31 16:28:57 -05001275
1276 pinctrl_pm_select_default_state(dev);
1277
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001278 /*
1279 * Set an arbitrarily high tput request to ensure OPP100.
1280 * What we should really do is to make a request to stay in OPP100,
1281 * without any tput requirements, but that is not currently possible
1282 * via the PM layer.
1283 */
1284
1285 r = dss_set_min_bus_tput(dev, 1000000000);
1286 if (r)
1287 return r;
1288
Tomi Valkeinen39020712011-05-26 14:54:05 +03001289 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001290 return 0;
1291}
1292
1293static const struct dev_pm_ops dss_pm_ops = {
1294 .runtime_suspend = dss_runtime_suspend,
1295 .runtime_resume = dss_runtime_resume,
1296};
1297
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001298static const struct of_device_id dss_of_match[] = {
1299 { .compatible = "ti,omap2-dss", },
1300 { .compatible = "ti,omap3-dss", },
1301 { .compatible = "ti,omap4-dss", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03001302 { .compatible = "ti,omap5-dss", },
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001303 { .compatible = "ti,dra7-dss", },
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001304 {},
1305};
1306
1307MODULE_DEVICE_TABLE(of, dss_of_match);
1308
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001309static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001310 .probe = dss_probe,
1311 .remove = dss_remove,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001312 .driver = {
1313 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001314 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001315 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001316 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001317 },
1318};
1319
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001320int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001321{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001322 return platform_driver_register(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001323}
1324
1325void dss_uninit_platform_driver(void)
1326{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001327 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001328}