blob: 3820885c8c2a3b7385f33cc407940d02573706ce [file] [log] [blame]
Steve Sakomancc175572008-10-30 21:35:26 -07001/*
2 * ALSA SoC TWL4030 codec driver
3 *
4 * Author: Steve Sakoman, <steve@sakoman.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * version 2 as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
18 * 02110-1301 USA
19 *
20 */
21
22#include <linux/module.h>
23#include <linux/moduleparam.h>
24#include <linux/init.h>
25#include <linux/delay.h>
26#include <linux/pm.h>
27#include <linux/i2c.h>
28#include <linux/platform_device.h>
Santosh Shilimkarb07682b2009-12-13 20:05:51 +010029#include <linux/i2c/twl.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Steve Sakomancc175572008-10-30 21:35:26 -070031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/soc.h>
35#include <sound/soc-dapm.h>
36#include <sound/initval.h>
Peter Ujfalusic10b82c2008-11-24 13:49:35 +020037#include <sound/tlv.h>
Steve Sakomancc175572008-10-30 21:35:26 -070038
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000039/* Register descriptions are here */
40#include <linux/mfd/twl4030-codec.h>
41
42/* Shadow register used by the audio driver */
43#define TWL4030_REG_SW_SHADOW 0x4A
44#define TWL4030_CACHEREGNUM (TWL4030_REG_SW_SHADOW + 1)
45
46/* TWL4030_REG_SW_SHADOW (0x4A) Fields */
47#define TWL4030_HFL_EN 0x01
48#define TWL4030_HFR_EN 0x02
Steve Sakomancc175572008-10-30 21:35:26 -070049
50/*
51 * twl4030 register cache & default register settings
52 */
53static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
54 0x00, /* this register not used */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030055 0x00, /* REG_CODEC_MODE (0x1) */
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +030056 0x00, /* REG_OPTION (0x2) */
Steve Sakomancc175572008-10-30 21:35:26 -070057 0x00, /* REG_UNKNOWN (0x3) */
58 0x00, /* REG_MICBIAS_CTL (0x4) */
Peter Ujfalusi979bb1f2010-05-26 11:38:16 +030059 0x00, /* REG_ANAMICL (0x5) */
Grazvydas Ignotas5920b452008-12-02 20:48:58 +020060 0x00, /* REG_ANAMICR (0x6) */
61 0x00, /* REG_AVADC_CTL (0x7) */
Steve Sakomancc175572008-10-30 21:35:26 -070062 0x00, /* REG_ADCMICSEL (0x8) */
63 0x00, /* REG_DIGMIXING (0x9) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030064 0x0f, /* REG_ATXL1PGA (0xA) */
65 0x0f, /* REG_ATXR1PGA (0xB) */
66 0x0f, /* REG_AVTXL2PGA (0xC) */
67 0x0f, /* REG_AVTXR2PGA (0xD) */
Peter Ujfalusic42a59e2010-02-09 15:24:04 +020068 0x00, /* REG_AUDIO_IF (0xE) */
Steve Sakomancc175572008-10-30 21:35:26 -070069 0x00, /* REG_VOICE_IF (0xF) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030070 0x3f, /* REG_ARXR1PGA (0x10) */
71 0x3f, /* REG_ARXL1PGA (0x11) */
72 0x3f, /* REG_ARXR2PGA (0x12) */
73 0x3f, /* REG_ARXL2PGA (0x13) */
74 0x25, /* REG_VRXPGA (0x14) */
Steve Sakomancc175572008-10-30 21:35:26 -070075 0x00, /* REG_VSTPGA (0x15) */
76 0x00, /* REG_VRX2ARXPGA (0x16) */
Peter Ujfalusic8124592010-01-28 15:57:04 +020077 0x00, /* REG_AVDAC_CTL (0x17) */
Steve Sakomancc175572008-10-30 21:35:26 -070078 0x00, /* REG_ARX2VTXPGA (0x18) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030079 0x32, /* REG_ARXL1_APGA_CTL (0x19) */
80 0x32, /* REG_ARXR1_APGA_CTL (0x1A) */
81 0x32, /* REG_ARXL2_APGA_CTL (0x1B) */
82 0x32, /* REG_ARXR2_APGA_CTL (0x1C) */
Steve Sakomancc175572008-10-30 21:35:26 -070083 0x00, /* REG_ATX2ARXPGA (0x1D) */
84 0x00, /* REG_BT_IF (0x1E) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030085 0x55, /* REG_BTPGA (0x1F) */
Steve Sakomancc175572008-10-30 21:35:26 -070086 0x00, /* REG_BTSTPGA (0x20) */
87 0x00, /* REG_EAR_CTL (0x21) */
Peter Ujfalusie47c7962010-02-17 09:49:54 +020088 0x00, /* REG_HS_SEL (0x22) */
89 0x00, /* REG_HS_GAIN_SET (0x23) */
Steve Sakomancc175572008-10-30 21:35:26 -070090 0x00, /* REG_HS_POPN_SET (0x24) */
91 0x00, /* REG_PREDL_CTL (0x25) */
92 0x00, /* REG_PREDR_CTL (0x26) */
93 0x00, /* REG_PRECKL_CTL (0x27) */
94 0x00, /* REG_PRECKR_CTL (0x28) */
95 0x00, /* REG_HFL_CTL (0x29) */
96 0x00, /* REG_HFR_CTL (0x2A) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030097 0x05, /* REG_ALC_CTL (0x2B) */
Steve Sakomancc175572008-10-30 21:35:26 -070098 0x00, /* REG_ALC_SET1 (0x2C) */
99 0x00, /* REG_ALC_SET2 (0x2D) */
100 0x00, /* REG_BOOST_CTL (0x2E) */
Peter Ujfalusif8d05bd2008-11-24 08:25:45 +0200101 0x00, /* REG_SOFTVOL_CTL (0x2F) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300102 0x13, /* REG_DTMF_FREQSEL (0x30) */
Steve Sakomancc175572008-10-30 21:35:26 -0700103 0x00, /* REG_DTMF_TONEXT1H (0x31) */
104 0x00, /* REG_DTMF_TONEXT1L (0x32) */
105 0x00, /* REG_DTMF_TONEXT2H (0x33) */
106 0x00, /* REG_DTMF_TONEXT2L (0x34) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300107 0x79, /* REG_DTMF_TONOFF (0x35) */
108 0x11, /* REG_DTMF_WANONOFF (0x36) */
Steve Sakomancc175572008-10-30 21:35:26 -0700109 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
110 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
111 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
Peter Ujfalusic8124592010-01-28 15:57:04 +0200112 0x06, /* REG_APLL_CTL (0x3A) */
Steve Sakomancc175572008-10-30 21:35:26 -0700113 0x00, /* REG_DTMF_CTL (0x3B) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300114 0x44, /* REG_DTMF_PGA_CTL2 (0x3C) */
115 0x69, /* REG_DTMF_PGA_CTL1 (0x3D) */
Steve Sakomancc175572008-10-30 21:35:26 -0700116 0x00, /* REG_MISC_SET_1 (0x3E) */
117 0x00, /* REG_PCMBTMUX (0x3F) */
118 0x00, /* not used (0x40) */
119 0x00, /* not used (0x41) */
120 0x00, /* not used (0x42) */
121 0x00, /* REG_RX_PATH_SEL (0x43) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300122 0x32, /* REG_VDL_APGA_CTL (0x44) */
Steve Sakomancc175572008-10-30 21:35:26 -0700123 0x00, /* REG_VIBRA_CTL (0x45) */
124 0x00, /* REG_VIBRA_SET (0x46) */
125 0x00, /* REG_VIBRA_PWM_SET (0x47) */
126 0x00, /* REG_ANAMIC_GAIN (0x48) */
127 0x00, /* REG_MISC_SET_2 (0x49) */
Peter Ujfalusif3b5d302009-05-25 11:12:12 +0300128 0x00, /* REG_SW_SHADOW (0x4A) - Shadow, non HW register */
Steve Sakomancc175572008-10-30 21:35:26 -0700129};
130
Peter Ujfalusi73939582009-01-29 14:57:50 +0200131/* codec private data */
132struct twl4030_priv {
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300133 struct snd_soc_codec codec;
134
Peter Ujfalusi73939582009-01-29 14:57:50 +0200135 unsigned int codec_powered;
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300136
137 /* reference counts of AIF/APLL users */
Peter Ujfalusi2845fa12009-10-28 10:57:05 +0200138 unsigned int apll_enabled;
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +0200139
140 struct snd_pcm_substream *master_substream;
141 struct snd_pcm_substream *slave_substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +0300142
143 unsigned int configured;
144 unsigned int rate;
145 unsigned int sample_bits;
146 unsigned int channels;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300147
148 unsigned int sysclk;
149
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200150 /* Output (with associated amp) states */
151 u8 hsl_enabled, hsr_enabled;
152 u8 earpiece_enabled;
153 u8 predrivel_enabled, predriver_enabled;
154 u8 carkitl_enabled, carkitr_enabled;
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300155
156 /* Delay needed after enabling the digimic interface */
157 unsigned int digimic_delay;
Peter Ujfalusi73939582009-01-29 14:57:50 +0200158};
159
Steve Sakomancc175572008-10-30 21:35:26 -0700160/*
161 * read twl4030 register cache
162 */
163static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
164 unsigned int reg)
165{
Takashi Iwaid08664f2009-06-04 09:58:18 +0200166 u8 *cache = codec->reg_cache;
Steve Sakomancc175572008-10-30 21:35:26 -0700167
Ian Molton91432e92009-01-17 17:44:23 +0000168 if (reg >= TWL4030_CACHEREGNUM)
169 return -EIO;
170
Steve Sakomancc175572008-10-30 21:35:26 -0700171 return cache[reg];
172}
173
174/*
175 * write twl4030 register cache
176 */
177static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
178 u8 reg, u8 value)
179{
180 u8 *cache = codec->reg_cache;
181
182 if (reg >= TWL4030_CACHEREGNUM)
183 return;
184 cache[reg] = value;
185}
186
187/*
188 * write to the twl4030 register space
189 */
190static int twl4030_write(struct snd_soc_codec *codec,
191 unsigned int reg, unsigned int value)
192{
Mark Brownb2c812e2010-04-14 15:35:19 +0900193 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200194 int write_to_reg = 0;
195
Steve Sakomancc175572008-10-30 21:35:26 -0700196 twl4030_write_reg_cache(codec, reg, value);
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200197 if (likely(reg < TWL4030_REG_SW_SHADOW)) {
198 /* Decide if the given register can be written */
199 switch (reg) {
200 case TWL4030_REG_EAR_CTL:
201 if (twl4030->earpiece_enabled)
202 write_to_reg = 1;
203 break;
204 case TWL4030_REG_PREDL_CTL:
205 if (twl4030->predrivel_enabled)
206 write_to_reg = 1;
207 break;
208 case TWL4030_REG_PREDR_CTL:
209 if (twl4030->predriver_enabled)
210 write_to_reg = 1;
211 break;
212 case TWL4030_REG_PRECKL_CTL:
213 if (twl4030->carkitl_enabled)
214 write_to_reg = 1;
215 break;
216 case TWL4030_REG_PRECKR_CTL:
217 if (twl4030->carkitr_enabled)
218 write_to_reg = 1;
219 break;
220 case TWL4030_REG_HS_GAIN_SET:
221 if (twl4030->hsl_enabled || twl4030->hsr_enabled)
222 write_to_reg = 1;
223 break;
224 default:
225 /* All other register can be written */
226 write_to_reg = 1;
227 break;
228 }
229 if (write_to_reg)
230 return twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
231 value, reg);
232 }
233 return 0;
Steve Sakomancc175572008-10-30 21:35:26 -0700234}
235
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300236static inline void twl4030_wait_ms(int time)
237{
238 if (time < 60) {
239 time *= 1000;
240 usleep_range(time, time + 500);
241 } else {
242 msleep(time);
243 }
244}
245
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200246static void twl4030_codec_enable(struct snd_soc_codec *codec, int enable)
Steve Sakomancc175572008-10-30 21:35:26 -0700247{
Mark Brownb2c812e2010-04-14 15:35:19 +0900248 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300249 int mode;
Steve Sakomancc175572008-10-30 21:35:26 -0700250
Peter Ujfalusi73939582009-01-29 14:57:50 +0200251 if (enable == twl4030->codec_powered)
252 return;
253
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200254 if (enable)
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300255 mode = twl4030_codec_enable_resource(TWL4030_CODEC_RES_POWER);
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200256 else
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300257 mode = twl4030_codec_disable_resource(TWL4030_CODEC_RES_POWER);
Steve Sakomancc175572008-10-30 21:35:26 -0700258
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300259 if (mode >= 0) {
260 twl4030_write_reg_cache(codec, TWL4030_REG_CODEC_MODE, mode);
261 twl4030->codec_powered = enable;
262 }
Steve Sakomancc175572008-10-30 21:35:26 -0700263
264 /* REVISIT: this delay is present in TI sample drivers */
265 /* but there seems to be no TRM requirement for it */
266 udelay(10);
267}
268
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300269static inline void twl4030_check_defaults(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -0700270{
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300271 int i, difference = 0;
272 u8 val;
Steve Sakomancc175572008-10-30 21:35:26 -0700273
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300274 dev_dbg(codec->dev, "Checking TWL audio default configuration\n");
275 for (i = 1; i <= TWL4030_REG_MISC_SET_2; i++) {
276 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &val, i);
277 if (val != twl4030_reg[i]) {
278 difference++;
279 dev_dbg(codec->dev,
280 "Reg 0x%02x: chip: 0x%02x driver: 0x%02x\n",
281 i, val, twl4030_reg[i]);
282 }
283 }
284 dev_dbg(codec->dev, "Found %d non maching registers. %s\n",
285 difference, difference ? "Not OK" : "OK");
286}
287
Peter Ujfalusia3a29b52010-05-26 11:38:21 +0300288static inline void twl4030_reset_registers(struct snd_soc_codec *codec)
289{
290 int i;
Steve Sakomancc175572008-10-30 21:35:26 -0700291
292 /* set all audio section registers to reasonable defaults */
293 for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
Peter Ujfalusi68d01952009-11-04 09:58:20 +0200294 if (i != TWL4030_REG_APLL_CTL)
Peter Ujfalusia3a29b52010-05-26 11:38:21 +0300295 twl4030_write(codec, i, twl4030_reg[i]);
Steve Sakomancc175572008-10-30 21:35:26 -0700296
297}
298
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000299static void twl4030_init_chip(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -0700300{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000301 struct twl4030_codec_audio_data *pdata = dev_get_platdata(codec->dev);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300302 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
303 u8 reg, byte;
304 int i = 0;
Steve Sakomancc175572008-10-30 21:35:26 -0700305
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300306 /* Check defaults, if instructed before anything else */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000307 if (pdata && pdata->check_defaults)
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300308 twl4030_check_defaults(codec);
309
Peter Ujfalusia3a29b52010-05-26 11:38:21 +0300310 /* Reset registers, if no setup data or if instructed to do so */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000311 if (!pdata || (pdata && pdata->reset_registers))
Peter Ujfalusia3a29b52010-05-26 11:38:21 +0300312 twl4030_reset_registers(codec);
313
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300314 /* Refresh APLL_CTL register from HW */
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300315 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300316 TWL4030_REG_APLL_CTL);
317 twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, byte);
318
319 /* anti-pop when changing analog gain */
320 reg = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
321 twl4030_write(codec, TWL4030_REG_MISC_SET_1,
322 reg | TWL4030_SMOOTH_ANAVOL_EN);
323
324 twl4030_write(codec, TWL4030_REG_OPTION,
325 TWL4030_ATXL1_EN | TWL4030_ATXR1_EN |
326 TWL4030_ARXL2_EN | TWL4030_ARXR2_EN);
327
Peter Ujfalusi3c36cc62010-05-26 11:38:19 +0300328 /* REG_ARXR2_APGA_CTL reset according to the TRM: 0dB, DA_EN */
329 twl4030_write(codec, TWL4030_REG_ARXR2_APGA_CTL, 0x32);
330
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300331 /* Machine dependent setup */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000332 if (!pdata)
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300333 return;
334
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000335 twl4030->digimic_delay = pdata->digimic_delay;
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300336
337 reg = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
338 reg &= ~TWL4030_RAMP_DELAY;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000339 reg |= (pdata->ramp_delay_value << 2);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300340 twl4030_write_reg_cache(codec, TWL4030_REG_HS_POPN_SET, reg);
341
342 /* initiate offset cancellation */
343 twl4030_codec_enable(codec, 1);
344
345 reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
346 reg &= ~TWL4030_OFFSET_CNCL_SEL;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000347 reg |= pdata->offset_cncl_path;
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300348 twl4030_write(codec, TWL4030_REG_ANAMICL,
349 reg | TWL4030_CNCL_OFFSET_START);
350
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300351 /*
352 * Wait for offset cancellation to complete.
353 * Since this takes a while, do not slam the i2c.
354 * Start polling the status after ~20ms.
355 */
356 msleep(20);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300357 do {
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300358 usleep_range(1000, 2000);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300359 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
360 TWL4030_REG_ANAMICL);
361 } while ((i++ < 100) &&
362 ((byte & TWL4030_CNCL_OFFSET_START) ==
363 TWL4030_CNCL_OFFSET_START));
364
365 /* Make sure that the reg_cache has the same value as the HW */
366 twl4030_write_reg_cache(codec, TWL4030_REG_ANAMICL, byte);
367
Steve Sakomancc175572008-10-30 21:35:26 -0700368 twl4030_codec_enable(codec, 0);
Steve Sakomancc175572008-10-30 21:35:26 -0700369}
370
Peter Ujfalusi2845fa12009-10-28 10:57:05 +0200371static void twl4030_apll_enable(struct snd_soc_codec *codec, int enable)
Peter Ujfalusi73939582009-01-29 14:57:50 +0200372{
Mark Brownb2c812e2010-04-14 15:35:19 +0900373 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300374 int status = -1;
Peter Ujfalusi73939582009-01-29 14:57:50 +0200375
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300376 if (enable) {
377 twl4030->apll_enabled++;
378 if (twl4030->apll_enabled == 1)
379 status = twl4030_codec_enable_resource(
380 TWL4030_CODEC_RES_APLL);
381 } else {
382 twl4030->apll_enabled--;
383 if (!twl4030->apll_enabled)
384 status = twl4030_codec_disable_resource(
385 TWL4030_CODEC_RES_APLL);
386 }
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300387
388 if (status >= 0)
389 twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, status);
Peter Ujfalusi73939582009-01-29 14:57:50 +0200390}
391
Peter Ujfalusi5e98a462008-12-09 12:35:47 +0200392/* Earpiece */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900393static const struct snd_kcontrol_new twl4030_dapm_earpiece_controls[] = {
394 SOC_DAPM_SINGLE("Voice", TWL4030_REG_EAR_CTL, 0, 1, 0),
395 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_EAR_CTL, 1, 1, 0),
396 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_EAR_CTL, 2, 1, 0),
397 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_EAR_CTL, 3, 1, 0),
398};
Peter Ujfalusi5e98a462008-12-09 12:35:47 +0200399
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200400/* PreDrive Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900401static const struct snd_kcontrol_new twl4030_dapm_predrivel_controls[] = {
402 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDL_CTL, 0, 1, 0),
403 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PREDL_CTL, 1, 1, 0),
404 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDL_CTL, 2, 1, 0),
405 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDL_CTL, 3, 1, 0),
406};
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200407
408/* PreDrive Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900409static const struct snd_kcontrol_new twl4030_dapm_predriver_controls[] = {
410 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDR_CTL, 0, 1, 0),
411 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PREDR_CTL, 1, 1, 0),
412 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDR_CTL, 2, 1, 0),
413 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDR_CTL, 3, 1, 0),
414};
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200415
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200416/* Headset Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900417static const struct snd_kcontrol_new twl4030_dapm_hsol_controls[] = {
418 SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 0, 1, 0),
419 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_HS_SEL, 1, 1, 0),
420 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_HS_SEL, 2, 1, 0),
421};
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200422
423/* Headset Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900424static const struct snd_kcontrol_new twl4030_dapm_hsor_controls[] = {
425 SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 3, 1, 0),
426 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_HS_SEL, 4, 1, 0),
427 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_HS_SEL, 5, 1, 0),
428};
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200429
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200430/* Carkit Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900431static const struct snd_kcontrol_new twl4030_dapm_carkitl_controls[] = {
432 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKL_CTL, 0, 1, 0),
433 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PRECKL_CTL, 1, 1, 0),
434 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PRECKL_CTL, 2, 1, 0),
435};
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200436
437/* Carkit Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900438static const struct snd_kcontrol_new twl4030_dapm_carkitr_controls[] = {
439 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKR_CTL, 0, 1, 0),
440 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PRECKR_CTL, 1, 1, 0),
441 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PRECKR_CTL, 2, 1, 0),
442};
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200443
Peter Ujfalusidf339802008-12-09 12:35:51 +0200444/* Handsfree Left */
445static const char *twl4030_handsfreel_texts[] =
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900446 {"Voice", "AudioL1", "AudioL2", "AudioR2"};
Peter Ujfalusidf339802008-12-09 12:35:51 +0200447
448static const struct soc_enum twl4030_handsfreel_enum =
449 SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
450 ARRAY_SIZE(twl4030_handsfreel_texts),
451 twl4030_handsfreel_texts);
452
453static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
454SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
455
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300456/* Handsfree Left virtual mute */
457static const struct snd_kcontrol_new twl4030_dapm_handsfreelmute_control =
458 SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 0, 1, 0);
459
Peter Ujfalusidf339802008-12-09 12:35:51 +0200460/* Handsfree Right */
461static const char *twl4030_handsfreer_texts[] =
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900462 {"Voice", "AudioR1", "AudioR2", "AudioL2"};
Peter Ujfalusidf339802008-12-09 12:35:51 +0200463
464static const struct soc_enum twl4030_handsfreer_enum =
465 SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
466 ARRAY_SIZE(twl4030_handsfreer_texts),
467 twl4030_handsfreer_texts);
468
469static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
470SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
471
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300472/* Handsfree Right virtual mute */
473static const struct snd_kcontrol_new twl4030_dapm_handsfreermute_control =
474 SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 1, 1, 0);
475
Peter Ujfalusi376f7832009-05-05 08:55:47 +0300476/* Vibra */
477/* Vibra audio path selection */
478static const char *twl4030_vibra_texts[] =
479 {"AudioL1", "AudioR1", "AudioL2", "AudioR2"};
480
481static const struct soc_enum twl4030_vibra_enum =
482 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 2,
483 ARRAY_SIZE(twl4030_vibra_texts),
484 twl4030_vibra_texts);
485
486static const struct snd_kcontrol_new twl4030_dapm_vibra_control =
487SOC_DAPM_ENUM("Route", twl4030_vibra_enum);
488
489/* Vibra path selection: local vibrator (PWM) or audio driven */
490static const char *twl4030_vibrapath_texts[] =
491 {"Local vibrator", "Audio"};
492
493static const struct soc_enum twl4030_vibrapath_enum =
494 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 4,
495 ARRAY_SIZE(twl4030_vibrapath_texts),
496 twl4030_vibrapath_texts);
497
498static const struct snd_kcontrol_new twl4030_dapm_vibrapath_control =
499SOC_DAPM_ENUM("Route", twl4030_vibrapath_enum);
500
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200501/* Left analog microphone selection */
Joonyoung Shim97b80962009-05-11 20:36:08 +0900502static const struct snd_kcontrol_new twl4030_dapm_analoglmic_controls[] = {
Peter Ujfalusi90289352009-08-14 08:44:00 +0300503 SOC_DAPM_SINGLE("Main Mic Capture Switch",
504 TWL4030_REG_ANAMICL, 0, 1, 0),
505 SOC_DAPM_SINGLE("Headset Mic Capture Switch",
506 TWL4030_REG_ANAMICL, 1, 1, 0),
507 SOC_DAPM_SINGLE("AUXL Capture Switch",
508 TWL4030_REG_ANAMICL, 2, 1, 0),
509 SOC_DAPM_SINGLE("Carkit Mic Capture Switch",
510 TWL4030_REG_ANAMICL, 3, 1, 0),
Joonyoung Shim97b80962009-05-11 20:36:08 +0900511};
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200512
513/* Right analog microphone selection */
Joonyoung Shim97b80962009-05-11 20:36:08 +0900514static const struct snd_kcontrol_new twl4030_dapm_analogrmic_controls[] = {
Peter Ujfalusi90289352009-08-14 08:44:00 +0300515 SOC_DAPM_SINGLE("Sub Mic Capture Switch", TWL4030_REG_ANAMICR, 0, 1, 0),
516 SOC_DAPM_SINGLE("AUXR Capture Switch", TWL4030_REG_ANAMICR, 2, 1, 0),
Joonyoung Shim97b80962009-05-11 20:36:08 +0900517};
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200518
519/* TX1 L/R Analog/Digital microphone selection */
520static const char *twl4030_micpathtx1_texts[] =
521 {"Analog", "Digimic0"};
522
523static const struct soc_enum twl4030_micpathtx1_enum =
524 SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 0,
525 ARRAY_SIZE(twl4030_micpathtx1_texts),
526 twl4030_micpathtx1_texts);
527
528static const struct snd_kcontrol_new twl4030_dapm_micpathtx1_control =
529SOC_DAPM_ENUM("Route", twl4030_micpathtx1_enum);
530
531/* TX2 L/R Analog/Digital microphone selection */
532static const char *twl4030_micpathtx2_texts[] =
533 {"Analog", "Digimic1"};
534
535static const struct soc_enum twl4030_micpathtx2_enum =
536 SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 2,
537 ARRAY_SIZE(twl4030_micpathtx2_texts),
538 twl4030_micpathtx2_texts);
539
540static const struct snd_kcontrol_new twl4030_dapm_micpathtx2_control =
541SOC_DAPM_ENUM("Route", twl4030_micpathtx2_enum);
542
Peter Ujfalusi73939582009-01-29 14:57:50 +0200543/* Analog bypass for AudioR1 */
544static const struct snd_kcontrol_new twl4030_dapm_abypassr1_control =
545 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR1_APGA_CTL, 2, 1, 0);
546
547/* Analog bypass for AudioL1 */
548static const struct snd_kcontrol_new twl4030_dapm_abypassl1_control =
549 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL1_APGA_CTL, 2, 1, 0);
550
551/* Analog bypass for AudioR2 */
552static const struct snd_kcontrol_new twl4030_dapm_abypassr2_control =
553 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR2_APGA_CTL, 2, 1, 0);
554
555/* Analog bypass for AudioL2 */
556static const struct snd_kcontrol_new twl4030_dapm_abypassl2_control =
557 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL2_APGA_CTL, 2, 1, 0);
558
Lopez Cruz, Misaelfcd274a2009-04-30 21:47:22 -0500559/* Analog bypass for Voice */
560static const struct snd_kcontrol_new twl4030_dapm_abypassv_control =
561 SOC_DAPM_SINGLE("Switch", TWL4030_REG_VDL_APGA_CTL, 2, 1, 0);
562
Peter Ujfalusi8b0d3152010-07-12 11:50:06 +0300563/* Digital bypass gain, mute instead of -30dB */
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +0200564static const unsigned int twl4030_dapm_dbypass_tlv[] = {
Peter Ujfalusi8b0d3152010-07-12 11:50:06 +0300565 TLV_DB_RANGE_HEAD(3),
566 0, 1, TLV_DB_SCALE_ITEM(-3000, 600, 1),
567 2, 3, TLV_DB_SCALE_ITEM(-2400, 0, 0),
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +0200568 4, 7, TLV_DB_SCALE_ITEM(-1800, 600, 0),
569};
570
571/* Digital bypass left (TX1L -> RX2L) */
572static const struct snd_kcontrol_new twl4030_dapm_dbypassl_control =
573 SOC_DAPM_SINGLE_TLV("Volume",
574 TWL4030_REG_ATX2ARXPGA, 3, 7, 0,
575 twl4030_dapm_dbypass_tlv);
576
577/* Digital bypass right (TX1R -> RX2R) */
578static const struct snd_kcontrol_new twl4030_dapm_dbypassr_control =
579 SOC_DAPM_SINGLE_TLV("Volume",
580 TWL4030_REG_ATX2ARXPGA, 0, 7, 0,
581 twl4030_dapm_dbypass_tlv);
582
Lopez Cruz, Misaelee8f6892009-04-30 21:48:08 -0500583/*
584 * Voice Sidetone GAIN volume control:
585 * from -51 to -10 dB in 1 dB steps (mute instead of -51 dB)
586 */
587static DECLARE_TLV_DB_SCALE(twl4030_dapm_dbypassv_tlv, -5100, 100, 1);
588
589/* Digital bypass voice: sidetone (VUL -> VDL)*/
590static const struct snd_kcontrol_new twl4030_dapm_dbypassv_control =
591 SOC_DAPM_SINGLE_TLV("Volume",
592 TWL4030_REG_VSTPGA, 0, 0x29, 0,
593 twl4030_dapm_dbypassv_tlv);
594
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300595/*
596 * Output PGA builder:
597 * Handle the muting and unmuting of the given output (turning off the
598 * amplifier associated with the output pin)
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200599 * On mute bypass the reg_cache and write 0 to the register
600 * On unmute: restore the register content from the reg_cache
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300601 * Outputs handled in this way: Earpiece, PreDrivL/R, CarkitL/R
602 */
603#define TWL4030_OUTPUT_PGA(pin_name, reg, mask) \
604static int pin_name##pga_event(struct snd_soc_dapm_widget *w, \
605 struct snd_kcontrol *kcontrol, int event) \
606{ \
Mark Brownb2c812e2010-04-14 15:35:19 +0900607 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec); \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300608 \
609 switch (event) { \
610 case SND_SOC_DAPM_POST_PMU: \
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200611 twl4030->pin_name##_enabled = 1; \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300612 twl4030_write(w->codec, reg, \
613 twl4030_read_reg_cache(w->codec, reg)); \
614 break; \
615 case SND_SOC_DAPM_POST_PMD: \
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200616 twl4030->pin_name##_enabled = 0; \
617 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, \
618 0, reg); \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300619 break; \
620 } \
621 return 0; \
622}
623
624TWL4030_OUTPUT_PGA(earpiece, TWL4030_REG_EAR_CTL, TWL4030_EAR_GAIN);
625TWL4030_OUTPUT_PGA(predrivel, TWL4030_REG_PREDL_CTL, TWL4030_PREDL_GAIN);
626TWL4030_OUTPUT_PGA(predriver, TWL4030_REG_PREDR_CTL, TWL4030_PREDR_GAIN);
627TWL4030_OUTPUT_PGA(carkitl, TWL4030_REG_PRECKL_CTL, TWL4030_PRECKL_GAIN);
628TWL4030_OUTPUT_PGA(carkitr, TWL4030_REG_PRECKR_CTL, TWL4030_PRECKR_GAIN);
629
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300630static void handsfree_ramp(struct snd_soc_codec *codec, int reg, int ramp)
Stanley.Miao49d92c72008-12-11 23:28:10 +0800631{
Stanley.Miao49d92c72008-12-11 23:28:10 +0800632 unsigned char hs_ctl;
633
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300634 hs_ctl = twl4030_read_reg_cache(codec, reg);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800635
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300636 if (ramp) {
637 /* HF ramp-up */
638 hs_ctl |= TWL4030_HF_CTL_REF_EN;
639 twl4030_write(codec, reg, hs_ctl);
640 udelay(10);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800641 hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300642 twl4030_write(codec, reg, hs_ctl);
643 udelay(40);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800644 hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
Stanley.Miao49d92c72008-12-11 23:28:10 +0800645 hs_ctl |= TWL4030_HF_CTL_HB_EN;
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300646 twl4030_write(codec, reg, hs_ctl);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800647 } else {
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300648 /* HF ramp-down */
649 hs_ctl &= ~TWL4030_HF_CTL_LOOP_EN;
650 hs_ctl &= ~TWL4030_HF_CTL_HB_EN;
651 twl4030_write(codec, reg, hs_ctl);
652 hs_ctl &= ~TWL4030_HF_CTL_RAMP_EN;
653 twl4030_write(codec, reg, hs_ctl);
654 udelay(40);
655 hs_ctl &= ~TWL4030_HF_CTL_REF_EN;
656 twl4030_write(codec, reg, hs_ctl);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800657 }
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300658}
Stanley.Miao49d92c72008-12-11 23:28:10 +0800659
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300660static int handsfreelpga_event(struct snd_soc_dapm_widget *w,
661 struct snd_kcontrol *kcontrol, int event)
662{
663 switch (event) {
664 case SND_SOC_DAPM_POST_PMU:
665 handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 1);
666 break;
667 case SND_SOC_DAPM_POST_PMD:
668 handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 0);
669 break;
670 }
671 return 0;
672}
673
674static int handsfreerpga_event(struct snd_soc_dapm_widget *w,
675 struct snd_kcontrol *kcontrol, int event)
676{
677 switch (event) {
678 case SND_SOC_DAPM_POST_PMU:
679 handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 1);
680 break;
681 case SND_SOC_DAPM_POST_PMD:
682 handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 0);
683 break;
684 }
Stanley.Miao49d92c72008-12-11 23:28:10 +0800685 return 0;
686}
687
Jari Vanhala86139a12009-10-29 11:58:09 +0200688static int vibramux_event(struct snd_soc_dapm_widget *w,
689 struct snd_kcontrol *kcontrol, int event)
690{
691 twl4030_write(w->codec, TWL4030_REG_VIBRA_SET, 0xff);
692 return 0;
693}
694
Peter Ujfalusi7729cf72009-10-29 11:58:10 +0200695static int apll_event(struct snd_soc_dapm_widget *w,
696 struct snd_kcontrol *kcontrol, int event)
697{
698 switch (event) {
699 case SND_SOC_DAPM_PRE_PMU:
700 twl4030_apll_enable(w->codec, 1);
701 break;
702 case SND_SOC_DAPM_POST_PMD:
703 twl4030_apll_enable(w->codec, 0);
704 break;
705 }
706 return 0;
707}
708
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300709static int aif_event(struct snd_soc_dapm_widget *w,
710 struct snd_kcontrol *kcontrol, int event)
711{
712 u8 audio_if;
713
714 audio_if = twl4030_read_reg_cache(w->codec, TWL4030_REG_AUDIO_IF);
715 switch (event) {
716 case SND_SOC_DAPM_PRE_PMU:
717 /* Enable AIF */
718 /* enable the PLL before we use it to clock the DAI */
719 twl4030_apll_enable(w->codec, 1);
720
721 twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
722 audio_if | TWL4030_AIF_EN);
723 break;
724 case SND_SOC_DAPM_POST_PMD:
725 /* disable the DAI before we stop it's source PLL */
726 twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
727 audio_if & ~TWL4030_AIF_EN);
728 twl4030_apll_enable(w->codec, 0);
729 break;
730 }
731 return 0;
732}
733
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300734static void headset_ramp(struct snd_soc_codec *codec, int ramp)
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200735{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000736 struct twl4030_codec_audio_data *pdata = codec->dev->platform_data;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200737 unsigned char hs_gain, hs_pop;
Mark Brownb2c812e2010-04-14 15:35:19 +0900738 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300739 /* Base values for ramp delay calculation: 2^19 - 2^26 */
740 unsigned int ramp_base[] = {524288, 1048576, 2097152, 4194304,
741 8388608, 16777216, 33554432, 67108864};
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300742 unsigned int delay;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200743
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300744 hs_gain = twl4030_read_reg_cache(codec, TWL4030_REG_HS_GAIN_SET);
745 hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300746 delay = (ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
747 twl4030->sysclk) + 1;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200748
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500749 /* Enable external mute control, this dramatically reduces
750 * the pop-noise */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000751 if (pdata && pdata->hs_extmute) {
752 if (pdata->set_hs_extmute) {
753 pdata->set_hs_extmute(1);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500754 } else {
755 hs_pop |= TWL4030_EXTMUTE;
756 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
757 }
758 }
759
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300760 if (ramp) {
761 /* Headset ramp-up according to the TRM */
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200762 hs_pop |= TWL4030_VMID_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300763 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200764 /* Actually write to the register */
765 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
766 hs_gain,
767 TWL4030_REG_HS_GAIN_SET);
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200768 hs_pop |= TWL4030_RAMP_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300769 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500770 /* Wait ramp delay time + 1, so the VMID can settle */
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300771 twl4030_wait_ms(delay);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300772 } else {
773 /* Headset ramp-down _not_ according to
774 * the TRM, but in a way that it is working */
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200775 hs_pop &= ~TWL4030_RAMP_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300776 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
777 /* Wait ramp delay time + 1, so the VMID can settle */
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300778 twl4030_wait_ms(delay);
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200779 /* Bypass the reg_cache to mute the headset */
Balaji T Kfc7b92f2009-12-13 21:23:33 +0100780 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200781 hs_gain & (~0x0f),
782 TWL4030_REG_HS_GAIN_SET);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300783
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200784 hs_pop &= ~TWL4030_VMID_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300785 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
786 }
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500787
788 /* Disable external mute */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000789 if (pdata && pdata->hs_extmute) {
790 if (pdata->set_hs_extmute) {
791 pdata->set_hs_extmute(0);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500792 } else {
793 hs_pop &= ~TWL4030_EXTMUTE;
794 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
795 }
796 }
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300797}
798
799static int headsetlpga_event(struct snd_soc_dapm_widget *w,
800 struct snd_kcontrol *kcontrol, int event)
801{
Mark Brownb2c812e2010-04-14 15:35:19 +0900802 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300803
804 switch (event) {
805 case SND_SOC_DAPM_POST_PMU:
806 /* Do the ramp-up only once */
807 if (!twl4030->hsr_enabled)
808 headset_ramp(w->codec, 1);
809
810 twl4030->hsl_enabled = 1;
811 break;
812 case SND_SOC_DAPM_POST_PMD:
813 /* Do the ramp-down only if both headsetL/R is disabled */
814 if (!twl4030->hsr_enabled)
815 headset_ramp(w->codec, 0);
816
817 twl4030->hsl_enabled = 0;
818 break;
819 }
820 return 0;
821}
822
823static int headsetrpga_event(struct snd_soc_dapm_widget *w,
824 struct snd_kcontrol *kcontrol, int event)
825{
Mark Brownb2c812e2010-04-14 15:35:19 +0900826 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300827
828 switch (event) {
829 case SND_SOC_DAPM_POST_PMU:
830 /* Do the ramp-up only once */
831 if (!twl4030->hsl_enabled)
832 headset_ramp(w->codec, 1);
833
834 twl4030->hsr_enabled = 1;
835 break;
836 case SND_SOC_DAPM_POST_PMD:
837 /* Do the ramp-down only if both headsetL/R is disabled */
838 if (!twl4030->hsl_enabled)
839 headset_ramp(w->codec, 0);
840
841 twl4030->hsr_enabled = 0;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200842 break;
843 }
844 return 0;
845}
846
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300847static int digimic_event(struct snd_soc_dapm_widget *w,
848 struct snd_kcontrol *kcontrol, int event)
849{
850 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
851
852 if (twl4030->digimic_delay)
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300853 twl4030_wait_ms(twl4030->digimic_delay);
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300854 return 0;
855}
856
Peter Ujfalusic10b82c2008-11-24 13:49:35 +0200857/*
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +0200858 * Some of the gain controls in TWL (mostly those which are associated with
859 * the outputs) are implemented in an interesting way:
860 * 0x0 : Power down (mute)
861 * 0x1 : 6dB
862 * 0x2 : 0 dB
863 * 0x3 : -6 dB
864 * Inverting not going to help with these.
865 * Custom volsw and volsw_2r get/put functions to handle these gain bits.
866 */
867#define SOC_DOUBLE_TLV_TWL4030(xname, xreg, shift_left, shift_right, xmax,\
868 xinvert, tlv_array) \
869{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
870 .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
871 SNDRV_CTL_ELEM_ACCESS_READWRITE,\
872 .tlv.p = (tlv_array), \
873 .info = snd_soc_info_volsw, \
874 .get = snd_soc_get_volsw_twl4030, \
875 .put = snd_soc_put_volsw_twl4030, \
876 .private_value = (unsigned long)&(struct soc_mixer_control) \
877 {.reg = xreg, .shift = shift_left, .rshift = shift_right,\
878 .max = xmax, .invert = xinvert} }
879#define SOC_DOUBLE_R_TLV_TWL4030(xname, reg_left, reg_right, xshift, xmax,\
880 xinvert, tlv_array) \
881{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
882 .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
883 SNDRV_CTL_ELEM_ACCESS_READWRITE,\
884 .tlv.p = (tlv_array), \
885 .info = snd_soc_info_volsw_2r, \
886 .get = snd_soc_get_volsw_r2_twl4030,\
887 .put = snd_soc_put_volsw_r2_twl4030, \
888 .private_value = (unsigned long)&(struct soc_mixer_control) \
889 {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
Mark Brown64089b82008-12-08 19:17:58 +0000890 .rshift = xshift, .max = xmax, .invert = xinvert} }
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +0200891#define SOC_SINGLE_TLV_TWL4030(xname, xreg, xshift, xmax, xinvert, tlv_array) \
892 SOC_DOUBLE_TLV_TWL4030(xname, xreg, xshift, xshift, xmax, \
893 xinvert, tlv_array)
894
895static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
896 struct snd_ctl_elem_value *ucontrol)
897{
898 struct soc_mixer_control *mc =
899 (struct soc_mixer_control *)kcontrol->private_value;
900 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
901 unsigned int reg = mc->reg;
902 unsigned int shift = mc->shift;
903 unsigned int rshift = mc->rshift;
904 int max = mc->max;
905 int mask = (1 << fls(max)) - 1;
906
907 ucontrol->value.integer.value[0] =
908 (snd_soc_read(codec, reg) >> shift) & mask;
909 if (ucontrol->value.integer.value[0])
910 ucontrol->value.integer.value[0] =
911 max + 1 - ucontrol->value.integer.value[0];
912
913 if (shift != rshift) {
914 ucontrol->value.integer.value[1] =
915 (snd_soc_read(codec, reg) >> rshift) & mask;
916 if (ucontrol->value.integer.value[1])
917 ucontrol->value.integer.value[1] =
918 max + 1 - ucontrol->value.integer.value[1];
919 }
920
921 return 0;
922}
923
924static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
925 struct snd_ctl_elem_value *ucontrol)
926{
927 struct soc_mixer_control *mc =
928 (struct soc_mixer_control *)kcontrol->private_value;
929 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
930 unsigned int reg = mc->reg;
931 unsigned int shift = mc->shift;
932 unsigned int rshift = mc->rshift;
933 int max = mc->max;
934 int mask = (1 << fls(max)) - 1;
935 unsigned short val, val2, val_mask;
936
937 val = (ucontrol->value.integer.value[0] & mask);
938
939 val_mask = mask << shift;
940 if (val)
941 val = max + 1 - val;
942 val = val << shift;
943 if (shift != rshift) {
944 val2 = (ucontrol->value.integer.value[1] & mask);
945 val_mask |= mask << rshift;
946 if (val2)
947 val2 = max + 1 - val2;
948 val |= val2 << rshift;
949 }
950 return snd_soc_update_bits(codec, reg, val_mask, val);
951}
952
953static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
954 struct snd_ctl_elem_value *ucontrol)
955{
956 struct soc_mixer_control *mc =
957 (struct soc_mixer_control *)kcontrol->private_value;
958 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
959 unsigned int reg = mc->reg;
960 unsigned int reg2 = mc->rreg;
961 unsigned int shift = mc->shift;
962 int max = mc->max;
963 int mask = (1<<fls(max))-1;
964
965 ucontrol->value.integer.value[0] =
966 (snd_soc_read(codec, reg) >> shift) & mask;
967 ucontrol->value.integer.value[1] =
968 (snd_soc_read(codec, reg2) >> shift) & mask;
969
970 if (ucontrol->value.integer.value[0])
971 ucontrol->value.integer.value[0] =
972 max + 1 - ucontrol->value.integer.value[0];
973 if (ucontrol->value.integer.value[1])
974 ucontrol->value.integer.value[1] =
975 max + 1 - ucontrol->value.integer.value[1];
976
977 return 0;
978}
979
980static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
981 struct snd_ctl_elem_value *ucontrol)
982{
983 struct soc_mixer_control *mc =
984 (struct soc_mixer_control *)kcontrol->private_value;
985 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
986 unsigned int reg = mc->reg;
987 unsigned int reg2 = mc->rreg;
988 unsigned int shift = mc->shift;
989 int max = mc->max;
990 int mask = (1 << fls(max)) - 1;
991 int err;
992 unsigned short val, val2, val_mask;
993
994 val_mask = mask << shift;
995 val = (ucontrol->value.integer.value[0] & mask);
996 val2 = (ucontrol->value.integer.value[1] & mask);
997
998 if (val)
999 val = max + 1 - val;
1000 if (val2)
1001 val2 = max + 1 - val2;
1002
1003 val = val << shift;
1004 val2 = val2 << shift;
1005
1006 err = snd_soc_update_bits(codec, reg, val_mask, val);
1007 if (err < 0)
1008 return err;
1009
1010 err = snd_soc_update_bits(codec, reg2, val_mask, val2);
1011 return err;
1012}
1013
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001014/* Codec operation modes */
1015static const char *twl4030_op_modes_texts[] = {
1016 "Option 2 (voice/audio)", "Option 1 (audio)"
1017};
1018
1019static const struct soc_enum twl4030_op_modes_enum =
1020 SOC_ENUM_SINGLE(TWL4030_REG_CODEC_MODE, 0,
1021 ARRAY_SIZE(twl4030_op_modes_texts),
1022 twl4030_op_modes_texts);
1023
Mark Brown423c2382009-06-20 13:54:02 +01001024static int snd_soc_put_twl4030_opmode_enum_double(struct snd_kcontrol *kcontrol,
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001025 struct snd_ctl_elem_value *ucontrol)
1026{
1027 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +09001028 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001029 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1030 unsigned short val;
1031 unsigned short mask, bitmask;
1032
1033 if (twl4030->configured) {
1034 printk(KERN_ERR "twl4030 operation mode cannot be "
1035 "changed on-the-fly\n");
1036 return -EBUSY;
1037 }
1038
1039 for (bitmask = 1; bitmask < e->max; bitmask <<= 1)
1040 ;
1041 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1042 return -EINVAL;
1043
1044 val = ucontrol->value.enumerated.item[0] << e->shift_l;
1045 mask = (bitmask - 1) << e->shift_l;
1046 if (e->shift_l != e->shift_r) {
1047 if (ucontrol->value.enumerated.item[1] > e->max - 1)
1048 return -EINVAL;
1049 val |= ucontrol->value.enumerated.item[1] << e->shift_r;
1050 mask |= (bitmask - 1) << e->shift_r;
1051 }
1052
1053 return snd_soc_update_bits(codec, e->reg, mask, val);
1054}
1055
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +02001056/*
Peter Ujfalusic10b82c2008-11-24 13:49:35 +02001057 * FGAIN volume control:
1058 * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
1059 */
Peter Ujfalusid889a722008-12-01 10:03:46 +02001060static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
Peter Ujfalusic10b82c2008-11-24 13:49:35 +02001061
Peter Ujfalusi0d33ea02008-11-24 13:49:36 +02001062/*
1063 * CGAIN volume control:
1064 * 0 dB to 12 dB in 6 dB steps
1065 * value 2 and 3 means 12 dB
1066 */
Peter Ujfalusid889a722008-12-01 10:03:46 +02001067static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
1068
1069/*
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001070 * Voice Downlink GAIN volume control:
1071 * from -37 to 12 dB in 1 dB steps (mute instead of -37 dB)
1072 */
1073static DECLARE_TLV_DB_SCALE(digital_voice_downlink_tlv, -3700, 100, 1);
1074
1075/*
Peter Ujfalusid889a722008-12-01 10:03:46 +02001076 * Analog playback gain
1077 * -24 dB to 12 dB in 2 dB steps
1078 */
1079static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
Peter Ujfalusi0d33ea02008-11-24 13:49:36 +02001080
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001081/*
Peter Ujfalusi42902392008-12-01 10:03:47 +02001082 * Gain controls tied to outputs
1083 * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
1084 */
1085static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
1086
1087/*
Joonyoung Shim18cc8d82009-04-28 18:18:05 +09001088 * Gain control for earpiece amplifier
1089 * 0 dB to 12 dB in 6 dB steps (mute instead of -6)
1090 */
1091static DECLARE_TLV_DB_SCALE(output_ear_tvl, -600, 600, 1);
1092
1093/*
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001094 * Capture gain after the ADCs
1095 * from 0 dB to 31 dB in 1 dB steps
1096 */
1097static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
1098
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001099/*
1100 * Gain control for input amplifiers
1101 * 0 dB to 30 dB in 6 dB steps
1102 */
1103static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
1104
Lopez Cruz, Misael328d0a12009-06-22 10:51:52 -05001105/* AVADC clock priority */
1106static const char *twl4030_avadc_clk_priority_texts[] = {
1107 "Voice high priority", "HiFi high priority"
1108};
1109
1110static const struct soc_enum twl4030_avadc_clk_priority_enum =
1111 SOC_ENUM_SINGLE(TWL4030_REG_AVADC_CTL, 2,
1112 ARRAY_SIZE(twl4030_avadc_clk_priority_texts),
1113 twl4030_avadc_clk_priority_texts);
1114
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001115static const char *twl4030_rampdelay_texts[] = {
1116 "27/20/14 ms", "55/40/27 ms", "109/81/55 ms", "218/161/109 ms",
1117 "437/323/218 ms", "874/645/437 ms", "1748/1291/874 ms",
1118 "3495/2581/1748 ms"
1119};
1120
1121static const struct soc_enum twl4030_rampdelay_enum =
1122 SOC_ENUM_SINGLE(TWL4030_REG_HS_POPN_SET, 2,
1123 ARRAY_SIZE(twl4030_rampdelay_texts),
1124 twl4030_rampdelay_texts);
1125
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001126/* Vibra H-bridge direction mode */
1127static const char *twl4030_vibradirmode_texts[] = {
1128 "Vibra H-bridge direction", "Audio data MSB",
1129};
1130
1131static const struct soc_enum twl4030_vibradirmode_enum =
1132 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 5,
1133 ARRAY_SIZE(twl4030_vibradirmode_texts),
1134 twl4030_vibradirmode_texts);
1135
1136/* Vibra H-bridge direction */
1137static const char *twl4030_vibradir_texts[] = {
1138 "Positive polarity", "Negative polarity",
1139};
1140
1141static const struct soc_enum twl4030_vibradir_enum =
1142 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 1,
1143 ARRAY_SIZE(twl4030_vibradir_texts),
1144 twl4030_vibradir_texts);
1145
Peter Ujfalusi36aeff62010-05-12 10:35:36 +03001146/* Digimic Left and right swapping */
1147static const char *twl4030_digimicswap_texts[] = {
1148 "Not swapped", "Swapped",
1149};
1150
1151static const struct soc_enum twl4030_digimicswap_enum =
1152 SOC_ENUM_SINGLE(TWL4030_REG_MISC_SET_1, 0,
1153 ARRAY_SIZE(twl4030_digimicswap_texts),
1154 twl4030_digimicswap_texts);
1155
Steve Sakomancc175572008-10-30 21:35:26 -07001156static const struct snd_kcontrol_new twl4030_snd_controls[] = {
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001157 /* Codec operation mode control */
1158 SOC_ENUM_EXT("Codec Operation Mode", twl4030_op_modes_enum,
1159 snd_soc_get_enum_double,
1160 snd_soc_put_twl4030_opmode_enum_double),
1161
Peter Ujfalusid889a722008-12-01 10:03:46 +02001162 /* Common playback gain controls */
1163 SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
1164 TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
1165 0, 0x3f, 0, digital_fine_tlv),
1166 SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
1167 TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
1168 0, 0x3f, 0, digital_fine_tlv),
1169
1170 SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
1171 TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
1172 6, 0x2, 0, digital_coarse_tlv),
1173 SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
1174 TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
1175 6, 0x2, 0, digital_coarse_tlv),
1176
1177 SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
1178 TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
1179 3, 0x12, 1, analog_tlv),
1180 SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
1181 TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
1182 3, 0x12, 1, analog_tlv),
Peter Ujfalusi44c55872008-12-09 08:45:44 +02001183 SOC_DOUBLE_R("DAC1 Analog Playback Switch",
1184 TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
1185 1, 1, 0),
1186 SOC_DOUBLE_R("DAC2 Analog Playback Switch",
1187 TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
1188 1, 1, 0),
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001189
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001190 /* Common voice downlink gain controls */
1191 SOC_SINGLE_TLV("DAC Voice Digital Downlink Volume",
1192 TWL4030_REG_VRXPGA, 0, 0x31, 0, digital_voice_downlink_tlv),
1193
1194 SOC_SINGLE_TLV("DAC Voice Analog Downlink Volume",
1195 TWL4030_REG_VDL_APGA_CTL, 3, 0x12, 1, analog_tlv),
1196
1197 SOC_SINGLE("DAC Voice Analog Downlink Switch",
1198 TWL4030_REG_VDL_APGA_CTL, 1, 1, 0),
1199
Peter Ujfalusi42902392008-12-01 10:03:47 +02001200 /* Separate output gain controls */
1201 SOC_DOUBLE_R_TLV_TWL4030("PreDriv Playback Volume",
1202 TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
1203 4, 3, 0, output_tvl),
1204
1205 SOC_DOUBLE_TLV_TWL4030("Headset Playback Volume",
1206 TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, output_tvl),
1207
1208 SOC_DOUBLE_R_TLV_TWL4030("Carkit Playback Volume",
1209 TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
1210 4, 3, 0, output_tvl),
1211
1212 SOC_SINGLE_TLV_TWL4030("Earpiece Playback Volume",
Joonyoung Shim18cc8d82009-04-28 18:18:05 +09001213 TWL4030_REG_EAR_CTL, 4, 3, 0, output_ear_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001214
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001215 /* Common capture gain controls */
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001216 SOC_DOUBLE_R_TLV("TX1 Digital Capture Volume",
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001217 TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
1218 0, 0x1f, 0, digital_capture_tlv),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001219 SOC_DOUBLE_R_TLV("TX2 Digital Capture Volume",
1220 TWL4030_REG_AVTXL2PGA, TWL4030_REG_AVTXR2PGA,
1221 0, 0x1f, 0, digital_capture_tlv),
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001222
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001223 SOC_DOUBLE_TLV("Analog Capture Volume", TWL4030_REG_ANAMIC_GAIN,
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001224 0, 3, 5, 0, input_gain_tlv),
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001225
Lopez Cruz, Misael328d0a12009-06-22 10:51:52 -05001226 SOC_ENUM("AVADC Clock Priority", twl4030_avadc_clk_priority_enum),
1227
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001228 SOC_ENUM("HS ramp delay", twl4030_rampdelay_enum),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001229
1230 SOC_ENUM("Vibra H-bridge mode", twl4030_vibradirmode_enum),
1231 SOC_ENUM("Vibra H-bridge direction", twl4030_vibradir_enum),
Peter Ujfalusi36aeff62010-05-12 10:35:36 +03001232
1233 SOC_ENUM("Digimic LR Swap", twl4030_digimicswap_enum),
Steve Sakomancc175572008-10-30 21:35:26 -07001234};
1235
Steve Sakomancc175572008-10-30 21:35:26 -07001236static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001237 /* Left channel inputs */
1238 SND_SOC_DAPM_INPUT("MAINMIC"),
1239 SND_SOC_DAPM_INPUT("HSMIC"),
1240 SND_SOC_DAPM_INPUT("AUXL"),
1241 SND_SOC_DAPM_INPUT("CARKITMIC"),
1242 /* Right channel inputs */
1243 SND_SOC_DAPM_INPUT("SUBMIC"),
1244 SND_SOC_DAPM_INPUT("AUXR"),
1245 /* Digital microphones (Stereo) */
1246 SND_SOC_DAPM_INPUT("DIGIMIC0"),
1247 SND_SOC_DAPM_INPUT("DIGIMIC1"),
Steve Sakomancc175572008-10-30 21:35:26 -07001248
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001249 /* Outputs */
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001250 SND_SOC_DAPM_OUTPUT("EARPIECE"),
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001251 SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
1252 SND_SOC_DAPM_OUTPUT("PREDRIVER"),
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001253 SND_SOC_DAPM_OUTPUT("HSOL"),
1254 SND_SOC_DAPM_OUTPUT("HSOR"),
Peter Ujfalusi6a1bee42008-12-10 12:51:46 +02001255 SND_SOC_DAPM_OUTPUT("CARKITL"),
1256 SND_SOC_DAPM_OUTPUT("CARKITR"),
Peter Ujfalusidf339802008-12-09 12:35:51 +02001257 SND_SOC_DAPM_OUTPUT("HFL"),
1258 SND_SOC_DAPM_OUTPUT("HFR"),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001259 SND_SOC_DAPM_OUTPUT("VIBRA"),
Steve Sakomancc175572008-10-30 21:35:26 -07001260
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001261 /* AIF and APLL clocks for running DAIs (including loopback) */
1262 SND_SOC_DAPM_OUTPUT("Virtual HiFi OUT"),
1263 SND_SOC_DAPM_INPUT("Virtual HiFi IN"),
1264 SND_SOC_DAPM_OUTPUT("Virtual Voice OUT"),
1265
Peter Ujfalusi53b50472008-12-09 08:45:43 +02001266 /* DACs */
Peter Ujfalusib4852b72009-05-22 15:12:15 +03001267 SND_SOC_DAPM_DAC("DAC Right1", "Right Front HiFi Playback",
Peter Ujfalusi73939582009-01-29 14:57:50 +02001268 SND_SOC_NOPM, 0, 0),
Peter Ujfalusib4852b72009-05-22 15:12:15 +03001269 SND_SOC_DAPM_DAC("DAC Left1", "Left Front HiFi Playback",
Peter Ujfalusi73939582009-01-29 14:57:50 +02001270 SND_SOC_NOPM, 0, 0),
Peter Ujfalusib4852b72009-05-22 15:12:15 +03001271 SND_SOC_DAPM_DAC("DAC Right2", "Right Rear HiFi Playback",
Peter Ujfalusi73939582009-01-29 14:57:50 +02001272 SND_SOC_NOPM, 0, 0),
Peter Ujfalusib4852b72009-05-22 15:12:15 +03001273 SND_SOC_DAPM_DAC("DAC Left2", "Left Rear HiFi Playback",
Peter Ujfalusi73939582009-01-29 14:57:50 +02001274 SND_SOC_NOPM, 0, 0),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001275 SND_SOC_DAPM_DAC("DAC Voice", "Voice Playback",
Lopez Cruz, Misaelfcd274a2009-04-30 21:47:22 -05001276 SND_SOC_NOPM, 0, 0),
Steve Sakomancc175572008-10-30 21:35:26 -07001277
Peter Ujfalusi73939582009-01-29 14:57:50 +02001278 /* Analog bypasses */
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001279 SND_SOC_DAPM_SWITCH("Right1 Analog Loopback", SND_SOC_NOPM, 0, 0,
1280 &twl4030_dapm_abypassr1_control),
1281 SND_SOC_DAPM_SWITCH("Left1 Analog Loopback", SND_SOC_NOPM, 0, 0,
1282 &twl4030_dapm_abypassl1_control),
1283 SND_SOC_DAPM_SWITCH("Right2 Analog Loopback", SND_SOC_NOPM, 0, 0,
1284 &twl4030_dapm_abypassr2_control),
1285 SND_SOC_DAPM_SWITCH("Left2 Analog Loopback", SND_SOC_NOPM, 0, 0,
1286 &twl4030_dapm_abypassl2_control),
1287 SND_SOC_DAPM_SWITCH("Voice Analog Loopback", SND_SOC_NOPM, 0, 0,
1288 &twl4030_dapm_abypassv_control),
1289
1290 /* Master analog loopback switch */
1291 SND_SOC_DAPM_SUPPLY("FM Loop Enable", TWL4030_REG_MISC_SET_1, 5, 0,
1292 NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001293
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001294 /* Digital bypasses */
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001295 SND_SOC_DAPM_SWITCH("Left Digital Loopback", SND_SOC_NOPM, 0, 0,
1296 &twl4030_dapm_dbypassl_control),
1297 SND_SOC_DAPM_SWITCH("Right Digital Loopback", SND_SOC_NOPM, 0, 0,
1298 &twl4030_dapm_dbypassr_control),
1299 SND_SOC_DAPM_SWITCH("Voice Digital Loopback", SND_SOC_NOPM, 0, 0,
1300 &twl4030_dapm_dbypassv_control),
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001301
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001302 /* Digital mixers, power control for the physical DACs */
1303 SND_SOC_DAPM_MIXER("Digital R1 Playback Mixer",
1304 TWL4030_REG_AVDAC_CTL, 0, 0, NULL, 0),
1305 SND_SOC_DAPM_MIXER("Digital L1 Playback Mixer",
1306 TWL4030_REG_AVDAC_CTL, 1, 0, NULL, 0),
1307 SND_SOC_DAPM_MIXER("Digital R2 Playback Mixer",
1308 TWL4030_REG_AVDAC_CTL, 2, 0, NULL, 0),
1309 SND_SOC_DAPM_MIXER("Digital L2 Playback Mixer",
1310 TWL4030_REG_AVDAC_CTL, 3, 0, NULL, 0),
1311 SND_SOC_DAPM_MIXER("Digital Voice Playback Mixer",
1312 TWL4030_REG_AVDAC_CTL, 4, 0, NULL, 0),
1313
1314 /* Analog mixers, power control for the physical PGAs */
1315 SND_SOC_DAPM_MIXER("Analog R1 Playback Mixer",
1316 TWL4030_REG_ARXR1_APGA_CTL, 0, 0, NULL, 0),
1317 SND_SOC_DAPM_MIXER("Analog L1 Playback Mixer",
1318 TWL4030_REG_ARXL1_APGA_CTL, 0, 0, NULL, 0),
1319 SND_SOC_DAPM_MIXER("Analog R2 Playback Mixer",
1320 TWL4030_REG_ARXR2_APGA_CTL, 0, 0, NULL, 0),
1321 SND_SOC_DAPM_MIXER("Analog L2 Playback Mixer",
1322 TWL4030_REG_ARXL2_APGA_CTL, 0, 0, NULL, 0),
1323 SND_SOC_DAPM_MIXER("Analog Voice Playback Mixer",
1324 TWL4030_REG_VDL_APGA_CTL, 0, 0, NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001325
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001326 SND_SOC_DAPM_SUPPLY("APLL Enable", SND_SOC_NOPM, 0, 0, apll_event,
1327 SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
1328
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001329 SND_SOC_DAPM_SUPPLY("AIF Enable", SND_SOC_NOPM, 0, 0, aif_event,
1330 SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001331
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001332 /* Output MIXER controls */
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001333 /* Earpiece */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001334 SND_SOC_DAPM_MIXER("Earpiece Mixer", SND_SOC_NOPM, 0, 0,
1335 &twl4030_dapm_earpiece_controls[0],
1336 ARRAY_SIZE(twl4030_dapm_earpiece_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001337 SND_SOC_DAPM_PGA_E("Earpiece PGA", SND_SOC_NOPM,
1338 0, 0, NULL, 0, earpiecepga_event,
1339 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001340 /* PreDrivL/R */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001341 SND_SOC_DAPM_MIXER("PredriveL Mixer", SND_SOC_NOPM, 0, 0,
1342 &twl4030_dapm_predrivel_controls[0],
1343 ARRAY_SIZE(twl4030_dapm_predrivel_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001344 SND_SOC_DAPM_PGA_E("PredriveL PGA", SND_SOC_NOPM,
1345 0, 0, NULL, 0, predrivelpga_event,
1346 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001347 SND_SOC_DAPM_MIXER("PredriveR Mixer", SND_SOC_NOPM, 0, 0,
1348 &twl4030_dapm_predriver_controls[0],
1349 ARRAY_SIZE(twl4030_dapm_predriver_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001350 SND_SOC_DAPM_PGA_E("PredriveR PGA", SND_SOC_NOPM,
1351 0, 0, NULL, 0, predriverpga_event,
1352 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001353 /* HeadsetL/R */
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001354 SND_SOC_DAPM_MIXER("HeadsetL Mixer", SND_SOC_NOPM, 0, 0,
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001355 &twl4030_dapm_hsol_controls[0],
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001356 ARRAY_SIZE(twl4030_dapm_hsol_controls)),
1357 SND_SOC_DAPM_PGA_E("HeadsetL PGA", SND_SOC_NOPM,
1358 0, 0, NULL, 0, headsetlpga_event,
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001359 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
1360 SND_SOC_DAPM_MIXER("HeadsetR Mixer", SND_SOC_NOPM, 0, 0,
1361 &twl4030_dapm_hsor_controls[0],
1362 ARRAY_SIZE(twl4030_dapm_hsor_controls)),
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001363 SND_SOC_DAPM_PGA_E("HeadsetR PGA", SND_SOC_NOPM,
1364 0, 0, NULL, 0, headsetrpga_event,
1365 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001366 /* CarkitL/R */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001367 SND_SOC_DAPM_MIXER("CarkitL Mixer", SND_SOC_NOPM, 0, 0,
1368 &twl4030_dapm_carkitl_controls[0],
1369 ARRAY_SIZE(twl4030_dapm_carkitl_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001370 SND_SOC_DAPM_PGA_E("CarkitL PGA", SND_SOC_NOPM,
1371 0, 0, NULL, 0, carkitlpga_event,
1372 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001373 SND_SOC_DAPM_MIXER("CarkitR Mixer", SND_SOC_NOPM, 0, 0,
1374 &twl4030_dapm_carkitr_controls[0],
1375 ARRAY_SIZE(twl4030_dapm_carkitr_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001376 SND_SOC_DAPM_PGA_E("CarkitR PGA", SND_SOC_NOPM,
1377 0, 0, NULL, 0, carkitrpga_event,
1378 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001379
1380 /* Output MUX controls */
Peter Ujfalusidf339802008-12-09 12:35:51 +02001381 /* HandsfreeL/R */
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001382 SND_SOC_DAPM_MUX("HandsfreeL Mux", SND_SOC_NOPM, 0, 0,
1383 &twl4030_dapm_handsfreel_control),
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001384 SND_SOC_DAPM_SWITCH("HandsfreeL", SND_SOC_NOPM, 0, 0,
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +03001385 &twl4030_dapm_handsfreelmute_control),
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001386 SND_SOC_DAPM_PGA_E("HandsfreeL PGA", SND_SOC_NOPM,
1387 0, 0, NULL, 0, handsfreelpga_event,
1388 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
1389 SND_SOC_DAPM_MUX("HandsfreeR Mux", SND_SOC_NOPM, 5, 0,
1390 &twl4030_dapm_handsfreer_control),
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001391 SND_SOC_DAPM_SWITCH("HandsfreeR", SND_SOC_NOPM, 0, 0,
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +03001392 &twl4030_dapm_handsfreermute_control),
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001393 SND_SOC_DAPM_PGA_E("HandsfreeR PGA", SND_SOC_NOPM,
1394 0, 0, NULL, 0, handsfreerpga_event,
1395 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001396 /* Vibra */
Jari Vanhala86139a12009-10-29 11:58:09 +02001397 SND_SOC_DAPM_MUX_E("Vibra Mux", TWL4030_REG_VIBRA_CTL, 0, 0,
1398 &twl4030_dapm_vibra_control, vibramux_event,
1399 SND_SOC_DAPM_PRE_PMU),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001400 SND_SOC_DAPM_MUX("Vibra Route", SND_SOC_NOPM, 0, 0,
1401 &twl4030_dapm_vibrapath_control),
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001402
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001403 /* Introducing four virtual ADC, since TWL4030 have four channel for
1404 capture */
1405 SND_SOC_DAPM_ADC("ADC Virtual Left1", "Left Front Capture",
1406 SND_SOC_NOPM, 0, 0),
1407 SND_SOC_DAPM_ADC("ADC Virtual Right1", "Right Front Capture",
1408 SND_SOC_NOPM, 0, 0),
1409 SND_SOC_DAPM_ADC("ADC Virtual Left2", "Left Rear Capture",
1410 SND_SOC_NOPM, 0, 0),
1411 SND_SOC_DAPM_ADC("ADC Virtual Right2", "Right Rear Capture",
1412 SND_SOC_NOPM, 0, 0),
1413
1414 /* Analog/Digital mic path selection.
1415 TX1 Left/Right: either analog Left/Right or Digimic0
1416 TX2 Left/Right: either analog Left/Right or Digimic1 */
Peter Ujfalusibda7d2a2010-08-03 12:01:01 +03001417 SND_SOC_DAPM_MUX("TX1 Capture Route", SND_SOC_NOPM, 0, 0,
1418 &twl4030_dapm_micpathtx1_control),
1419 SND_SOC_DAPM_MUX("TX2 Capture Route", SND_SOC_NOPM, 0, 0,
1420 &twl4030_dapm_micpathtx2_control),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001421
Joonyoung Shim97b80962009-05-11 20:36:08 +09001422 /* Analog input mixers for the capture amplifiers */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001423 SND_SOC_DAPM_MIXER("Analog Left",
Joonyoung Shim97b80962009-05-11 20:36:08 +09001424 TWL4030_REG_ANAMICL, 4, 0,
1425 &twl4030_dapm_analoglmic_controls[0],
1426 ARRAY_SIZE(twl4030_dapm_analoglmic_controls)),
Peter Ujfalusi90289352009-08-14 08:44:00 +03001427 SND_SOC_DAPM_MIXER("Analog Right",
Joonyoung Shim97b80962009-05-11 20:36:08 +09001428 TWL4030_REG_ANAMICR, 4, 0,
1429 &twl4030_dapm_analogrmic_controls[0],
1430 ARRAY_SIZE(twl4030_dapm_analogrmic_controls)),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001431
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001432 SND_SOC_DAPM_PGA("ADC Physical Left",
1433 TWL4030_REG_AVADC_CTL, 3, 0, NULL, 0),
1434 SND_SOC_DAPM_PGA("ADC Physical Right",
1435 TWL4030_REG_AVADC_CTL, 1, 0, NULL, 0),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001436
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +03001437 SND_SOC_DAPM_PGA_E("Digimic0 Enable",
1438 TWL4030_REG_ADCMICSEL, 1, 0, NULL, 0,
1439 digimic_event, SND_SOC_DAPM_POST_PMU),
1440 SND_SOC_DAPM_PGA_E("Digimic1 Enable",
1441 TWL4030_REG_ADCMICSEL, 3, 0, NULL, 0,
1442 digimic_event, SND_SOC_DAPM_POST_PMU),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001443
Peter Ujfalusibda7d2a2010-08-03 12:01:01 +03001444 SND_SOC_DAPM_SUPPLY("micbias1 select", TWL4030_REG_MICBIAS_CTL, 5, 0,
1445 NULL, 0),
1446 SND_SOC_DAPM_SUPPLY("micbias2 select", TWL4030_REG_MICBIAS_CTL, 6, 0,
1447 NULL, 0),
1448
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001449 SND_SOC_DAPM_MICBIAS("Mic Bias 1", TWL4030_REG_MICBIAS_CTL, 0, 0),
1450 SND_SOC_DAPM_MICBIAS("Mic Bias 2", TWL4030_REG_MICBIAS_CTL, 1, 0),
1451 SND_SOC_DAPM_MICBIAS("Headset Mic Bias", TWL4030_REG_MICBIAS_CTL, 2, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001452
Steve Sakomancc175572008-10-30 21:35:26 -07001453};
1454
1455static const struct snd_soc_dapm_route intercon[] = {
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001456 {"Digital L1 Playback Mixer", NULL, "DAC Left1"},
1457 {"Digital R1 Playback Mixer", NULL, "DAC Right1"},
1458 {"Digital L2 Playback Mixer", NULL, "DAC Left2"},
1459 {"Digital R2 Playback Mixer", NULL, "DAC Right2"},
1460 {"Digital Voice Playback Mixer", NULL, "DAC Voice"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001461
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001462 /* Supply for the digital part (APLL) */
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001463 {"Digital Voice Playback Mixer", NULL, "APLL Enable"},
1464
Peter Ujfalusi27eeb1f2010-07-13 12:07:44 +03001465 {"DAC Left1", NULL, "AIF Enable"},
1466 {"DAC Right1", NULL, "AIF Enable"},
1467 {"DAC Left2", NULL, "AIF Enable"},
1468 {"DAC Right1", NULL, "AIF Enable"},
1469
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001470 {"Digital R2 Playback Mixer", NULL, "AIF Enable"},
1471 {"Digital L2 Playback Mixer", NULL, "AIF Enable"},
1472
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001473 {"Analog L1 Playback Mixer", NULL, "Digital L1 Playback Mixer"},
1474 {"Analog R1 Playback Mixer", NULL, "Digital R1 Playback Mixer"},
1475 {"Analog L2 Playback Mixer", NULL, "Digital L2 Playback Mixer"},
1476 {"Analog R2 Playback Mixer", NULL, "Digital R2 Playback Mixer"},
1477 {"Analog Voice Playback Mixer", NULL, "Digital Voice Playback Mixer"},
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001478
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001479 /* Internal playback routings */
1480 /* Earpiece */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001481 {"Earpiece Mixer", "Voice", "Analog Voice Playback Mixer"},
1482 {"Earpiece Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1483 {"Earpiece Mixer", "AudioL2", "Analog L2 Playback Mixer"},
1484 {"Earpiece Mixer", "AudioR1", "Analog R1 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001485 {"Earpiece PGA", NULL, "Earpiece Mixer"},
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001486 /* PreDrivL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001487 {"PredriveL Mixer", "Voice", "Analog Voice Playback Mixer"},
1488 {"PredriveL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1489 {"PredriveL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
1490 {"PredriveL Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001491 {"PredriveL PGA", NULL, "PredriveL Mixer"},
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001492 /* PreDrivR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001493 {"PredriveR Mixer", "Voice", "Analog Voice Playback Mixer"},
1494 {"PredriveR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1495 {"PredriveR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
1496 {"PredriveR Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001497 {"PredriveR PGA", NULL, "PredriveR Mixer"},
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001498 /* HeadsetL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001499 {"HeadsetL Mixer", "Voice", "Analog Voice Playback Mixer"},
1500 {"HeadsetL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1501 {"HeadsetL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001502 {"HeadsetL PGA", NULL, "HeadsetL Mixer"},
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001503 /* HeadsetR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001504 {"HeadsetR Mixer", "Voice", "Analog Voice Playback Mixer"},
1505 {"HeadsetR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1506 {"HeadsetR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001507 {"HeadsetR PGA", NULL, "HeadsetR Mixer"},
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001508 /* CarkitL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001509 {"CarkitL Mixer", "Voice", "Analog Voice Playback Mixer"},
1510 {"CarkitL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1511 {"CarkitL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001512 {"CarkitL PGA", NULL, "CarkitL Mixer"},
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001513 /* CarkitR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001514 {"CarkitR Mixer", "Voice", "Analog Voice Playback Mixer"},
1515 {"CarkitR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1516 {"CarkitR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001517 {"CarkitR PGA", NULL, "CarkitR Mixer"},
Peter Ujfalusidf339802008-12-09 12:35:51 +02001518 /* HandsfreeL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001519 {"HandsfreeL Mux", "Voice", "Analog Voice Playback Mixer"},
1520 {"HandsfreeL Mux", "AudioL1", "Analog L1 Playback Mixer"},
1521 {"HandsfreeL Mux", "AudioL2", "Analog L2 Playback Mixer"},
1522 {"HandsfreeL Mux", "AudioR2", "Analog R2 Playback Mixer"},
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001523 {"HandsfreeL", "Switch", "HandsfreeL Mux"},
1524 {"HandsfreeL PGA", NULL, "HandsfreeL"},
Peter Ujfalusidf339802008-12-09 12:35:51 +02001525 /* HandsfreeR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001526 {"HandsfreeR Mux", "Voice", "Analog Voice Playback Mixer"},
1527 {"HandsfreeR Mux", "AudioR1", "Analog R1 Playback Mixer"},
1528 {"HandsfreeR Mux", "AudioR2", "Analog R2 Playback Mixer"},
1529 {"HandsfreeR Mux", "AudioL2", "Analog L2 Playback Mixer"},
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001530 {"HandsfreeR", "Switch", "HandsfreeR Mux"},
1531 {"HandsfreeR PGA", NULL, "HandsfreeR"},
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001532 /* Vibra */
1533 {"Vibra Mux", "AudioL1", "DAC Left1"},
1534 {"Vibra Mux", "AudioR1", "DAC Right1"},
1535 {"Vibra Mux", "AudioL2", "DAC Left2"},
1536 {"Vibra Mux", "AudioR2", "DAC Right2"},
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001537
Steve Sakomancc175572008-10-30 21:35:26 -07001538 /* outputs */
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001539 /* Must be always connected (for AIF and APLL) */
Peter Ujfalusi27eeb1f2010-07-13 12:07:44 +03001540 {"Virtual HiFi OUT", NULL, "DAC Left1"},
1541 {"Virtual HiFi OUT", NULL, "DAC Right1"},
1542 {"Virtual HiFi OUT", NULL, "DAC Left2"},
1543 {"Virtual HiFi OUT", NULL, "DAC Right2"},
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001544 /* Must be always connected (for APLL) */
1545 {"Virtual Voice OUT", NULL, "Digital Voice Playback Mixer"},
1546 /* Physical outputs */
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001547 {"EARPIECE", NULL, "Earpiece PGA"},
1548 {"PREDRIVEL", NULL, "PredriveL PGA"},
1549 {"PREDRIVER", NULL, "PredriveR PGA"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001550 {"HSOL", NULL, "HeadsetL PGA"},
1551 {"HSOR", NULL, "HeadsetR PGA"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001552 {"CARKITL", NULL, "CarkitL PGA"},
1553 {"CARKITR", NULL, "CarkitR PGA"},
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001554 {"HFL", NULL, "HandsfreeL PGA"},
1555 {"HFR", NULL, "HandsfreeR PGA"},
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001556 {"Vibra Route", "Audio", "Vibra Mux"},
1557 {"VIBRA", NULL, "Vibra Route"},
Steve Sakomancc175572008-10-30 21:35:26 -07001558
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001559 /* Capture path */
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001560 /* Must be always connected (for AIF and APLL) */
1561 {"ADC Virtual Left1", NULL, "Virtual HiFi IN"},
1562 {"ADC Virtual Right1", NULL, "Virtual HiFi IN"},
1563 {"ADC Virtual Left2", NULL, "Virtual HiFi IN"},
1564 {"ADC Virtual Right2", NULL, "Virtual HiFi IN"},
1565 /* Physical inputs */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001566 {"Analog Left", "Main Mic Capture Switch", "MAINMIC"},
1567 {"Analog Left", "Headset Mic Capture Switch", "HSMIC"},
1568 {"Analog Left", "AUXL Capture Switch", "AUXL"},
1569 {"Analog Left", "Carkit Mic Capture Switch", "CARKITMIC"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001570
Peter Ujfalusi90289352009-08-14 08:44:00 +03001571 {"Analog Right", "Sub Mic Capture Switch", "SUBMIC"},
1572 {"Analog Right", "AUXR Capture Switch", "AUXR"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001573
Peter Ujfalusi90289352009-08-14 08:44:00 +03001574 {"ADC Physical Left", NULL, "Analog Left"},
1575 {"ADC Physical Right", NULL, "Analog Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001576
1577 {"Digimic0 Enable", NULL, "DIGIMIC0"},
1578 {"Digimic1 Enable", NULL, "DIGIMIC1"},
1579
Peter Ujfalusibda7d2a2010-08-03 12:01:01 +03001580 {"DIGIMIC0", NULL, "micbias1 select"},
1581 {"DIGIMIC1", NULL, "micbias2 select"},
1582
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001583 /* TX1 Left capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001584 {"TX1 Capture Route", "Analog", "ADC Physical Left"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001585 {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
1586 /* TX1 Right capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001587 {"TX1 Capture Route", "Analog", "ADC Physical Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001588 {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
1589 /* TX2 Left capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001590 {"TX2 Capture Route", "Analog", "ADC Physical Left"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001591 {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
1592 /* TX2 Right capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001593 {"TX2 Capture Route", "Analog", "ADC Physical Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001594 {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
1595
1596 {"ADC Virtual Left1", NULL, "TX1 Capture Route"},
1597 {"ADC Virtual Right1", NULL, "TX1 Capture Route"},
1598 {"ADC Virtual Left2", NULL, "TX2 Capture Route"},
1599 {"ADC Virtual Right2", NULL, "TX2 Capture Route"},
1600
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001601 {"ADC Virtual Left1", NULL, "AIF Enable"},
1602 {"ADC Virtual Right1", NULL, "AIF Enable"},
1603 {"ADC Virtual Left2", NULL, "AIF Enable"},
1604 {"ADC Virtual Right2", NULL, "AIF Enable"},
1605
Peter Ujfalusi73939582009-01-29 14:57:50 +02001606 /* Analog bypass routes */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001607 {"Right1 Analog Loopback", "Switch", "Analog Right"},
1608 {"Left1 Analog Loopback", "Switch", "Analog Left"},
1609 {"Right2 Analog Loopback", "Switch", "Analog Right"},
1610 {"Left2 Analog Loopback", "Switch", "Analog Left"},
1611 {"Voice Analog Loopback", "Switch", "Analog Left"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001612
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001613 /* Supply for the Analog loopbacks */
1614 {"Right1 Analog Loopback", NULL, "FM Loop Enable"},
1615 {"Left1 Analog Loopback", NULL, "FM Loop Enable"},
1616 {"Right2 Analog Loopback", NULL, "FM Loop Enable"},
1617 {"Left2 Analog Loopback", NULL, "FM Loop Enable"},
1618 {"Voice Analog Loopback", NULL, "FM Loop Enable"},
1619
Peter Ujfalusi73939582009-01-29 14:57:50 +02001620 {"Analog R1 Playback Mixer", NULL, "Right1 Analog Loopback"},
1621 {"Analog L1 Playback Mixer", NULL, "Left1 Analog Loopback"},
1622 {"Analog R2 Playback Mixer", NULL, "Right2 Analog Loopback"},
1623 {"Analog L2 Playback Mixer", NULL, "Left2 Analog Loopback"},
Lopez Cruz, Misaelfcd274a2009-04-30 21:47:22 -05001624 {"Analog Voice Playback Mixer", NULL, "Voice Analog Loopback"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001625
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001626 /* Digital bypass routes */
1627 {"Right Digital Loopback", "Volume", "TX1 Capture Route"},
1628 {"Left Digital Loopback", "Volume", "TX1 Capture Route"},
Lopez Cruz, Misaelee8f6892009-04-30 21:48:08 -05001629 {"Voice Digital Loopback", "Volume", "TX2 Capture Route"},
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001630
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001631 {"Digital R2 Playback Mixer", NULL, "Right Digital Loopback"},
1632 {"Digital L2 Playback Mixer", NULL, "Left Digital Loopback"},
1633 {"Digital Voice Playback Mixer", NULL, "Voice Digital Loopback"},
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001634
Steve Sakomancc175572008-10-30 21:35:26 -07001635};
1636
1637static int twl4030_add_widgets(struct snd_soc_codec *codec)
1638{
1639 snd_soc_dapm_new_controls(codec, twl4030_dapm_widgets,
1640 ARRAY_SIZE(twl4030_dapm_widgets));
1641
1642 snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
1643
Steve Sakomancc175572008-10-30 21:35:26 -07001644 return 0;
1645}
1646
Steve Sakomancc175572008-10-30 21:35:26 -07001647static int twl4030_set_bias_level(struct snd_soc_codec *codec,
1648 enum snd_soc_bias_level level)
1649{
1650 switch (level) {
1651 case SND_SOC_BIAS_ON:
Steve Sakomancc175572008-10-30 21:35:26 -07001652 break;
1653 case SND_SOC_BIAS_PREPARE:
Steve Sakomancc175572008-10-30 21:35:26 -07001654 break;
1655 case SND_SOC_BIAS_STANDBY:
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001656 if (codec->bias_level == SND_SOC_BIAS_OFF)
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +03001657 twl4030_codec_enable(codec, 1);
Steve Sakomancc175572008-10-30 21:35:26 -07001658 break;
1659 case SND_SOC_BIAS_OFF:
Peter Ujfalusicbd2db12010-05-26 11:38:15 +03001660 twl4030_codec_enable(codec, 0);
Steve Sakomancc175572008-10-30 21:35:26 -07001661 break;
1662 }
1663 codec->bias_level = level;
1664
1665 return 0;
1666}
1667
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001668static void twl4030_constraints(struct twl4030_priv *twl4030,
1669 struct snd_pcm_substream *mst_substream)
1670{
1671 struct snd_pcm_substream *slv_substream;
1672
1673 /* Pick the stream, which need to be constrained */
1674 if (mst_substream == twl4030->master_substream)
1675 slv_substream = twl4030->slave_substream;
1676 else if (mst_substream == twl4030->slave_substream)
1677 slv_substream = twl4030->master_substream;
1678 else /* This should not happen.. */
1679 return;
1680
1681 /* Set the constraints according to the already configured stream */
1682 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1683 SNDRV_PCM_HW_PARAM_RATE,
1684 twl4030->rate,
1685 twl4030->rate);
1686
1687 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1688 SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
1689 twl4030->sample_bits,
1690 twl4030->sample_bits);
1691
1692 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1693 SNDRV_PCM_HW_PARAM_CHANNELS,
1694 twl4030->channels,
1695 twl4030->channels);
1696}
1697
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001698/* In case of 4 channel mode, the RX1 L/R for playback and the TX2 L/R for
1699 * capture has to be enabled/disabled. */
1700static void twl4030_tdm_enable(struct snd_soc_codec *codec, int direction,
1701 int enable)
1702{
1703 u8 reg, mask;
1704
1705 reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
1706
1707 if (direction == SNDRV_PCM_STREAM_PLAYBACK)
1708 mask = TWL4030_ARXL1_VRX_EN | TWL4030_ARXR1_EN;
1709 else
1710 mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
1711
1712 if (enable)
1713 reg |= mask;
1714 else
1715 reg &= ~mask;
1716
1717 twl4030_write(codec, TWL4030_REG_OPTION, reg);
1718}
1719
Peter Ujfalusid6648da2009-04-07 09:14:00 +03001720static int twl4030_startup(struct snd_pcm_substream *substream,
1721 struct snd_soc_dai *dai)
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001722{
1723 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001724 struct snd_soc_codec *codec = rtd->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001725 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001726
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001727 if (twl4030->master_substream) {
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001728 twl4030->slave_substream = substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001729 /* The DAI has one configuration for playback and capture, so
1730 * if the DAI has been already configured then constrain this
1731 * substream to match it. */
1732 if (twl4030->configured)
1733 twl4030_constraints(twl4030, twl4030->master_substream);
1734 } else {
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001735 if (!(twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE) &
1736 TWL4030_OPTION_1)) {
1737 /* In option2 4 channel is not supported, set the
1738 * constraint for the first stream for channels, the
1739 * second stream will 'inherit' this cosntraint */
1740 snd_pcm_hw_constraint_minmax(substream->runtime,
1741 SNDRV_PCM_HW_PARAM_CHANNELS,
1742 2, 2);
1743 }
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001744 twl4030->master_substream = substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001745 }
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001746
1747 return 0;
1748}
1749
Peter Ujfalusid6648da2009-04-07 09:14:00 +03001750static void twl4030_shutdown(struct snd_pcm_substream *substream,
1751 struct snd_soc_dai *dai)
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001752{
1753 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001754 struct snd_soc_codec *codec = rtd->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001755 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001756
1757 if (twl4030->master_substream == substream)
1758 twl4030->master_substream = twl4030->slave_substream;
1759
1760 twl4030->slave_substream = NULL;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001761
1762 /* If all streams are closed, or the remaining stream has not yet
1763 * been configured than set the DAI as not configured. */
1764 if (!twl4030->master_substream)
1765 twl4030->configured = 0;
1766 else if (!twl4030->master_substream->runtime->channels)
1767 twl4030->configured = 0;
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001768
1769 /* If the closing substream had 4 channel, do the necessary cleanup */
1770 if (substream->runtime->channels == 4)
1771 twl4030_tdm_enable(codec, substream->stream, 0);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001772}
1773
Steve Sakomancc175572008-10-30 21:35:26 -07001774static int twl4030_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +00001775 struct snd_pcm_hw_params *params,
1776 struct snd_soc_dai *dai)
Steve Sakomancc175572008-10-30 21:35:26 -07001777{
1778 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001779 struct snd_soc_codec *codec = rtd->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001780 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001781 u8 mode, old_mode, format, old_format;
1782
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001783 /* If the substream has 4 channel, do the necessary setup */
1784 if (params_channels(params) == 4) {
Peter Ujfalusieaf1ac82009-06-01 14:06:40 +03001785 format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1786 mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
1787
1788 /* Safety check: are we in the correct operating mode and
1789 * the interface is in TDM mode? */
1790 if ((mode & TWL4030_OPTION_1) &&
1791 ((format & TWL4030_AIF_FORMAT) == TWL4030_AIF_FORMAT_TDM))
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001792 twl4030_tdm_enable(codec, substream->stream, 1);
1793 else
1794 return -EINVAL;
1795 }
1796
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001797 if (twl4030->configured)
1798 /* Ignoring hw_params for already configured DAI */
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001799 return 0;
1800
Steve Sakomancc175572008-10-30 21:35:26 -07001801 /* bit rate */
1802 old_mode = twl4030_read_reg_cache(codec,
1803 TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
1804 mode = old_mode & ~TWL4030_APLL_RATE;
1805
1806 switch (params_rate(params)) {
1807 case 8000:
1808 mode |= TWL4030_APLL_RATE_8000;
1809 break;
1810 case 11025:
1811 mode |= TWL4030_APLL_RATE_11025;
1812 break;
1813 case 12000:
1814 mode |= TWL4030_APLL_RATE_12000;
1815 break;
1816 case 16000:
1817 mode |= TWL4030_APLL_RATE_16000;
1818 break;
1819 case 22050:
1820 mode |= TWL4030_APLL_RATE_22050;
1821 break;
1822 case 24000:
1823 mode |= TWL4030_APLL_RATE_24000;
1824 break;
1825 case 32000:
1826 mode |= TWL4030_APLL_RATE_32000;
1827 break;
1828 case 44100:
1829 mode |= TWL4030_APLL_RATE_44100;
1830 break;
1831 case 48000:
1832 mode |= TWL4030_APLL_RATE_48000;
1833 break;
Peter Ujfalusi103f2112009-04-03 14:39:05 +03001834 case 96000:
1835 mode |= TWL4030_APLL_RATE_96000;
1836 break;
Steve Sakomancc175572008-10-30 21:35:26 -07001837 default:
1838 printk(KERN_ERR "TWL4030 hw params: unknown rate %d\n",
1839 params_rate(params));
1840 return -EINVAL;
1841 }
1842
Steve Sakomancc175572008-10-30 21:35:26 -07001843 /* sample size */
1844 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1845 format = old_format;
1846 format &= ~TWL4030_DATA_WIDTH;
1847 switch (params_format(params)) {
1848 case SNDRV_PCM_FORMAT_S16_LE:
1849 format |= TWL4030_DATA_WIDTH_16S_16W;
1850 break;
1851 case SNDRV_PCM_FORMAT_S24_LE:
1852 format |= TWL4030_DATA_WIDTH_32S_24W;
1853 break;
1854 default:
1855 printk(KERN_ERR "TWL4030 hw params: unknown format %d\n",
1856 params_format(params));
1857 return -EINVAL;
1858 }
1859
Peter Ujfalusi2046f172010-05-26 11:38:20 +03001860 if (format != old_format || mode != old_mode) {
1861 if (twl4030->codec_powered) {
1862 /*
1863 * If the codec is powered, than we need to toggle the
1864 * codec power.
1865 */
1866 twl4030_codec_enable(codec, 0);
1867 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
1868 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1869 twl4030_codec_enable(codec, 1);
1870 } else {
1871 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
1872 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1873 }
Steve Sakomancc175572008-10-30 21:35:26 -07001874 }
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001875
1876 /* Store the important parameters for the DAI configuration and set
1877 * the DAI as configured */
1878 twl4030->configured = 1;
1879 twl4030->rate = params_rate(params);
1880 twl4030->sample_bits = hw_param_interval(params,
1881 SNDRV_PCM_HW_PARAM_SAMPLE_BITS)->min;
1882 twl4030->channels = params_channels(params);
1883
1884 /* If both playback and capture streams are open, and one of them
1885 * is setting the hw parameters right now (since we are here), set
1886 * constraints to the other stream to match the current one. */
1887 if (twl4030->slave_substream)
1888 twl4030_constraints(twl4030, substream);
1889
Steve Sakomancc175572008-10-30 21:35:26 -07001890 return 0;
1891}
1892
1893static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
1894 int clk_id, unsigned int freq, int dir)
1895{
1896 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001897 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001898
1899 switch (freq) {
1900 case 19200000:
Steve Sakomancc175572008-10-30 21:35:26 -07001901 case 26000000:
Steve Sakomancc175572008-10-30 21:35:26 -07001902 case 38400000:
Steve Sakomancc175572008-10-30 21:35:26 -07001903 break;
1904 default:
Peter Ujfalusi68d01952009-11-04 09:58:20 +02001905 dev_err(codec->dev, "Unsupported APLL mclk: %u\n", freq);
Steve Sakomancc175572008-10-30 21:35:26 -07001906 return -EINVAL;
1907 }
1908
Peter Ujfalusi68d01952009-11-04 09:58:20 +02001909 if ((freq / 1000) != twl4030->sysclk) {
1910 dev_err(codec->dev,
1911 "Mismatch in APLL mclk: %u (configured: %u)\n",
1912 freq, twl4030->sysclk * 1000);
1913 return -EINVAL;
1914 }
Steve Sakomancc175572008-10-30 21:35:26 -07001915
1916 return 0;
1917}
1918
1919static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
1920 unsigned int fmt)
1921{
1922 struct snd_soc_codec *codec = codec_dai->codec;
Peter Ujfalusi2046f172010-05-26 11:38:20 +03001923 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001924 u8 old_format, format;
1925
1926 /* get format */
1927 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1928 format = old_format;
1929
1930 /* set master/slave audio interface */
1931 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1932 case SND_SOC_DAIFMT_CBM_CFM:
1933 format &= ~(TWL4030_AIF_SLAVE_EN);
Grazvydas Ignotase18c94d2008-11-05 23:51:05 +02001934 format &= ~(TWL4030_CLK256FS_EN);
Steve Sakomancc175572008-10-30 21:35:26 -07001935 break;
1936 case SND_SOC_DAIFMT_CBS_CFS:
Steve Sakomancc175572008-10-30 21:35:26 -07001937 format |= TWL4030_AIF_SLAVE_EN;
Grazvydas Ignotase18c94d2008-11-05 23:51:05 +02001938 format |= TWL4030_CLK256FS_EN;
Steve Sakomancc175572008-10-30 21:35:26 -07001939 break;
1940 default:
1941 return -EINVAL;
1942 }
1943
1944 /* interface format */
1945 format &= ~TWL4030_AIF_FORMAT;
1946 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1947 case SND_SOC_DAIFMT_I2S:
1948 format |= TWL4030_AIF_FORMAT_CODEC;
1949 break;
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001950 case SND_SOC_DAIFMT_DSP_A:
1951 format |= TWL4030_AIF_FORMAT_TDM;
1952 break;
Steve Sakomancc175572008-10-30 21:35:26 -07001953 default:
1954 return -EINVAL;
1955 }
1956
1957 if (format != old_format) {
Peter Ujfalusi2046f172010-05-26 11:38:20 +03001958 if (twl4030->codec_powered) {
1959 /*
1960 * If the codec is powered, than we need to toggle the
1961 * codec power.
1962 */
1963 twl4030_codec_enable(codec, 0);
1964 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1965 twl4030_codec_enable(codec, 1);
1966 } else {
1967 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1968 }
Steve Sakomancc175572008-10-30 21:35:26 -07001969 }
1970
1971 return 0;
1972}
1973
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05001974static int twl4030_set_tristate(struct snd_soc_dai *dai, int tristate)
1975{
1976 struct snd_soc_codec *codec = dai->codec;
1977 u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1978
1979 if (tristate)
1980 reg |= TWL4030_AIF_TRI_EN;
1981 else
1982 reg &= ~TWL4030_AIF_TRI_EN;
1983
1984 return twl4030_write(codec, TWL4030_REG_AUDIO_IF, reg);
1985}
1986
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05001987/* In case of voice mode, the RX1 L(VRX) for downlink and the TX2 L/R
1988 * (VTXL, VTXR) for uplink has to be enabled/disabled. */
1989static void twl4030_voice_enable(struct snd_soc_codec *codec, int direction,
1990 int enable)
1991{
1992 u8 reg, mask;
1993
1994 reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
1995
1996 if (direction == SNDRV_PCM_STREAM_PLAYBACK)
1997 mask = TWL4030_ARXL1_VRX_EN;
1998 else
1999 mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
2000
2001 if (enable)
2002 reg |= mask;
2003 else
2004 reg &= ~mask;
2005
2006 twl4030_write(codec, TWL4030_REG_OPTION, reg);
2007}
2008
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002009static int twl4030_voice_startup(struct snd_pcm_substream *substream,
2010 struct snd_soc_dai *dai)
2011{
2012 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002013 struct snd_soc_codec *codec = rtd->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002014 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002015 u8 mode;
2016
2017 /* If the system master clock is not 26MHz, the voice PCM interface is
2018 * not avilable.
2019 */
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002020 if (twl4030->sysclk != 26000) {
2021 dev_err(codec->dev, "The board is configured for %u Hz, while"
2022 "the Voice interface needs 26MHz APLL mclk\n",
2023 twl4030->sysclk * 1000);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002024 return -EINVAL;
2025 }
2026
2027 /* If the codec mode is not option2, the voice PCM interface is not
2028 * avilable.
2029 */
2030 mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
2031 & TWL4030_OPT_MODE;
2032
2033 if (mode != TWL4030_OPTION_2) {
2034 printk(KERN_ERR "TWL4030 voice startup: "
2035 "the codec mode is not option2\n");
2036 return -EINVAL;
2037 }
2038
2039 return 0;
2040}
2041
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002042static void twl4030_voice_shutdown(struct snd_pcm_substream *substream,
2043 struct snd_soc_dai *dai)
2044{
2045 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002046 struct snd_soc_codec *codec = rtd->codec;
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002047
2048 /* Enable voice digital filters */
2049 twl4030_voice_enable(codec, substream->stream, 0);
2050}
2051
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002052static int twl4030_voice_hw_params(struct snd_pcm_substream *substream,
2053 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
2054{
2055 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002056 struct snd_soc_codec *codec = rtd->codec;
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002057 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002058 u8 old_mode, mode;
2059
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002060 /* Enable voice digital filters */
2061 twl4030_voice_enable(codec, substream->stream, 1);
2062
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002063 /* bit rate */
2064 old_mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
2065 & ~(TWL4030_CODECPDZ);
2066 mode = old_mode;
2067
2068 switch (params_rate(params)) {
2069 case 8000:
2070 mode &= ~(TWL4030_SEL_16K);
2071 break;
2072 case 16000:
2073 mode |= TWL4030_SEL_16K;
2074 break;
2075 default:
2076 printk(KERN_ERR "TWL4030 voice hw params: unknown rate %d\n",
2077 params_rate(params));
2078 return -EINVAL;
2079 }
2080
2081 if (mode != old_mode) {
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002082 if (twl4030->codec_powered) {
2083 /*
2084 * If the codec is powered, than we need to toggle the
2085 * codec power.
2086 */
2087 twl4030_codec_enable(codec, 0);
2088 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
2089 twl4030_codec_enable(codec, 1);
2090 } else {
2091 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
2092 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002093 }
2094
2095 return 0;
2096}
2097
2098static int twl4030_voice_set_dai_sysclk(struct snd_soc_dai *codec_dai,
2099 int clk_id, unsigned int freq, int dir)
2100{
2101 struct snd_soc_codec *codec = codec_dai->codec;
Takashi Iwaid4a8ca22010-04-20 08:20:31 +02002102 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002103
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002104 if (freq != 26000000) {
2105 dev_err(codec->dev, "Unsupported APLL mclk: %u, the Voice"
2106 "interface needs 26MHz APLL mclk\n", freq);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002107 return -EINVAL;
2108 }
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002109 if ((freq / 1000) != twl4030->sysclk) {
2110 dev_err(codec->dev,
2111 "Mismatch in APLL mclk: %u (configured: %u)\n",
2112 freq, twl4030->sysclk * 1000);
2113 return -EINVAL;
2114 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002115 return 0;
2116}
2117
2118static int twl4030_voice_set_dai_fmt(struct snd_soc_dai *codec_dai,
2119 unsigned int fmt)
2120{
2121 struct snd_soc_codec *codec = codec_dai->codec;
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002122 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002123 u8 old_format, format;
2124
2125 /* get format */
2126 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
2127 format = old_format;
2128
2129 /* set master/slave audio interface */
2130 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
Lopez Cruz, Misaelc2643012009-06-19 03:23:42 -05002131 case SND_SOC_DAIFMT_CBM_CFM:
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002132 format &= ~(TWL4030_VIF_SLAVE_EN);
2133 break;
2134 case SND_SOC_DAIFMT_CBS_CFS:
2135 format |= TWL4030_VIF_SLAVE_EN;
2136 break;
2137 default:
2138 return -EINVAL;
2139 }
2140
2141 /* clock inversion */
2142 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2143 case SND_SOC_DAIFMT_IB_NF:
2144 format &= ~(TWL4030_VIF_FORMAT);
2145 break;
2146 case SND_SOC_DAIFMT_NB_IF:
2147 format |= TWL4030_VIF_FORMAT;
2148 break;
2149 default:
2150 return -EINVAL;
2151 }
2152
2153 if (format != old_format) {
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002154 if (twl4030->codec_powered) {
2155 /*
2156 * If the codec is powered, than we need to toggle the
2157 * codec power.
2158 */
2159 twl4030_codec_enable(codec, 0);
2160 twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
2161 twl4030_codec_enable(codec, 1);
2162 } else {
2163 twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
2164 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002165 }
2166
2167 return 0;
2168}
2169
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002170static int twl4030_voice_set_tristate(struct snd_soc_dai *dai, int tristate)
2171{
2172 struct snd_soc_codec *codec = dai->codec;
2173 u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
2174
2175 if (tristate)
2176 reg |= TWL4030_VIF_TRI_EN;
2177 else
2178 reg &= ~TWL4030_VIF_TRI_EN;
2179
2180 return twl4030_write(codec, TWL4030_REG_VOICE_IF, reg);
2181}
2182
Jarkko Nikulabbba9442008-11-12 17:05:41 +02002183#define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
Steve Sakomancc175572008-10-30 21:35:26 -07002184#define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FORMAT_S24_LE)
2185
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002186static struct snd_soc_dai_ops twl4030_dai_hifi_ops = {
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02002187 .startup = twl4030_startup,
2188 .shutdown = twl4030_shutdown,
Joonyoung Shim10d9e3d2009-03-16 21:23:35 +09002189 .hw_params = twl4030_hw_params,
2190 .set_sysclk = twl4030_set_dai_sysclk,
2191 .set_fmt = twl4030_set_dai_fmt,
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002192 .set_tristate = twl4030_set_tristate,
Joonyoung Shim10d9e3d2009-03-16 21:23:35 +09002193};
2194
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002195static struct snd_soc_dai_ops twl4030_dai_voice_ops = {
2196 .startup = twl4030_voice_startup,
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002197 .shutdown = twl4030_voice_shutdown,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002198 .hw_params = twl4030_voice_hw_params,
2199 .set_sysclk = twl4030_voice_set_dai_sysclk,
2200 .set_fmt = twl4030_voice_set_dai_fmt,
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002201 .set_tristate = twl4030_voice_set_tristate,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002202};
2203
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002204static struct snd_soc_dai_driver twl4030_dai[] = {
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002205{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002206 .name = "twl4030-hifi",
Steve Sakomancc175572008-10-30 21:35:26 -07002207 .playback = {
Peter Ujfalusib4852b72009-05-22 15:12:15 +03002208 .stream_name = "HiFi Playback",
Steve Sakomancc175572008-10-30 21:35:26 -07002209 .channels_min = 2,
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03002210 .channels_max = 4,
Peter Ujfalusi31ad0f32009-03-27 10:39:07 +02002211 .rates = TWL4030_RATES | SNDRV_PCM_RATE_96000,
Steve Sakomancc175572008-10-30 21:35:26 -07002212 .formats = TWL4030_FORMATS,},
2213 .capture = {
2214 .stream_name = "Capture",
2215 .channels_min = 2,
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03002216 .channels_max = 4,
Steve Sakomancc175572008-10-30 21:35:26 -07002217 .rates = TWL4030_RATES,
2218 .formats = TWL4030_FORMATS,},
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002219 .ops = &twl4030_dai_hifi_ops,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002220},
2221{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002222 .name = "twl4030-voice",
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002223 .playback = {
Peter Ujfalusib4852b72009-05-22 15:12:15 +03002224 .stream_name = "Voice Playback",
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002225 .channels_min = 1,
2226 .channels_max = 1,
2227 .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
2228 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
2229 .capture = {
2230 .stream_name = "Capture",
2231 .channels_min = 1,
2232 .channels_max = 2,
2233 .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
2234 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
2235 .ops = &twl4030_dai_voice_ops,
2236},
Steve Sakomancc175572008-10-30 21:35:26 -07002237};
Steve Sakomancc175572008-10-30 21:35:26 -07002238
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002239static int twl4030_soc_suspend(struct snd_soc_codec *codec, pm_message_t state)
Steve Sakomancc175572008-10-30 21:35:26 -07002240{
Steve Sakomancc175572008-10-30 21:35:26 -07002241 twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
Steve Sakomancc175572008-10-30 21:35:26 -07002242 return 0;
2243}
2244
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002245static int twl4030_soc_resume(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -07002246{
Steve Sakomancc175572008-10-30 21:35:26 -07002247 twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Steve Sakomancc175572008-10-30 21:35:26 -07002248 return 0;
2249}
2250
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002251static int twl4030_soc_probe(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -07002252{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002253 struct twl4030_priv *twl4030;
Steve Sakomancc175572008-10-30 21:35:26 -07002254
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002255 twl4030 = kzalloc(sizeof(struct twl4030_priv), GFP_KERNEL);
2256 if (twl4030 == NULL) {
2257 printk("Can not allocate memroy\n");
2258 return -ENOMEM;
Steve Sakomancc175572008-10-30 21:35:26 -07002259 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002260 snd_soc_codec_set_drvdata(codec, twl4030);
2261 /* Set the defaults, and power up the codec */
2262 twl4030->sysclk = twl4030_codec_get_mclk() / 1000;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002263 codec->idle_bias_off = 1;
2264
2265 twl4030_init_chip(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07002266
Ian Molton3e8e1952009-01-09 00:23:21 +00002267 snd_soc_add_controls(codec, twl4030_snd_controls,
2268 ARRAY_SIZE(twl4030_snd_controls));
Steve Sakomancc175572008-10-30 21:35:26 -07002269 twl4030_add_widgets(codec);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002270 return 0;
Steve Sakomancc175572008-10-30 21:35:26 -07002271}
2272
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002273static int twl4030_soc_remove(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -07002274{
Axel Lin5b3b0fa2010-11-19 17:31:08 +08002275 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
2276
Peter Ujfalusi5dcba5d2010-08-12 09:29:52 +03002277 /* Reset registers to their chip default before leaving */
2278 twl4030_reset_registers(codec);
Peter Ujfalusi73939582009-01-29 14:57:50 +02002279 twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
Axel Lin5b3b0fa2010-11-19 17:31:08 +08002280 kfree(twl4030);
Steve Sakomancc175572008-10-30 21:35:26 -07002281 return 0;
2282}
2283
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002284static struct snd_soc_codec_driver soc_codec_dev_twl4030 = {
2285 .probe = twl4030_soc_probe,
2286 .remove = twl4030_soc_remove,
2287 .suspend = twl4030_soc_suspend,
2288 .resume = twl4030_soc_resume,
2289 .read = twl4030_read_reg_cache,
2290 .write = twl4030_write,
2291 .set_bias_level = twl4030_set_bias_level,
2292 .reg_cache_size = sizeof(twl4030_reg),
2293 .reg_word_size = sizeof(u8),
2294 .reg_cache_default = twl4030_reg,
2295};
2296
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002297static int __devinit twl4030_codec_probe(struct platform_device *pdev)
2298{
2299 struct twl4030_codec_audio_data *pdata = pdev->dev.platform_data;
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002300
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002301 if (!pdata) {
2302 dev_err(&pdev->dev, "platform_data is missing\n");
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002303 return -EINVAL;
2304 }
2305
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002306 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_twl4030,
2307 twl4030_dai, ARRAY_SIZE(twl4030_dai));
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002308}
2309
2310static int __devexit twl4030_codec_remove(struct platform_device *pdev)
2311{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002312 snd_soc_unregister_codec(&pdev->dev);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002313 return 0;
2314}
2315
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002316MODULE_ALIAS("platform:twl4030-codec");
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002317
2318static struct platform_driver twl4030_codec_driver = {
2319 .probe = twl4030_codec_probe,
2320 .remove = __devexit_p(twl4030_codec_remove),
2321 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002322 .name = "twl4030-codec",
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002323 .owner = THIS_MODULE,
2324 },
Steve Sakomancc175572008-10-30 21:35:26 -07002325};
Steve Sakomancc175572008-10-30 21:35:26 -07002326
Takashi Iwai24e07db2008-12-10 07:40:24 +01002327static int __init twl4030_modinit(void)
Mark Brown64089b82008-12-08 19:17:58 +00002328{
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002329 return platform_driver_register(&twl4030_codec_driver);
Mark Brown64089b82008-12-08 19:17:58 +00002330}
Takashi Iwai24e07db2008-12-10 07:40:24 +01002331module_init(twl4030_modinit);
Mark Brown64089b82008-12-08 19:17:58 +00002332
2333static void __exit twl4030_exit(void)
2334{
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002335 platform_driver_unregister(&twl4030_codec_driver);
Mark Brown64089b82008-12-08 19:17:58 +00002336}
2337module_exit(twl4030_exit);
2338
Steve Sakomancc175572008-10-30 21:35:26 -07002339MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
2340MODULE_AUTHOR("Steve Sakoman");
2341MODULE_LICENSE("GPL");