blob: e63aeaa36c36a40971ef3176c04f10cc4d731d1a [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090053#include <linux/slab.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020054
55#include <net/ieee80211_radiotap.h>
56
57#include <asm/unaligned.h>
58
59#include "base.h"
60#include "reg.h"
61#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090062#include "ani.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020063
Bob Copeland9ad9a262008-10-29 08:30:54 -040064static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040065module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040066MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020067
Bob Copeland42639fc2009-03-30 08:05:29 -040068static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040069module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040070MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
71
Jiri Slabyfa1c1142007-08-12 17:33:16 +020072
73/******************\
74* Internal defines *
75\******************/
76
77/* Module info */
78MODULE_AUTHOR("Jiri Slaby");
79MODULE_AUTHOR("Nick Kossifidis");
80MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
81MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
82MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030083MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020084
85
86/* Known PCI ids */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000087static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
Pavel Roskin97a81f52009-08-26 22:30:09 -040088 { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
89 { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
90 { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
91 { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
92 { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
93 { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
94 { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
96 { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
102 { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
103 { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
104 { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
105 { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200106 { 0 }
107};
108MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
109
110/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100111static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300112 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
113 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
114 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
115 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
116 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
117 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
118 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
119 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
120 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
121 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
122 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
123 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
124 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
125 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
126 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
127 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
128 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
129 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
130 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200131 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
132 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300133 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200134 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
135 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
136 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300137 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200138 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
139 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300140 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
141 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
142 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
143 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
144 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
145 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200146 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
147 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
148};
149
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100150static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200151 { .bitrate = 10,
152 .hw_value = ATH5K_RATE_CODE_1M, },
153 { .bitrate = 20,
154 .hw_value = ATH5K_RATE_CODE_2M,
155 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
156 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
157 { .bitrate = 55,
158 .hw_value = ATH5K_RATE_CODE_5_5M,
159 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
160 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
161 { .bitrate = 110,
162 .hw_value = ATH5K_RATE_CODE_11M,
163 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
164 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
165 { .bitrate = 60,
166 .hw_value = ATH5K_RATE_CODE_6M,
167 .flags = 0 },
168 { .bitrate = 90,
169 .hw_value = ATH5K_RATE_CODE_9M,
170 .flags = 0 },
171 { .bitrate = 120,
172 .hw_value = ATH5K_RATE_CODE_12M,
173 .flags = 0 },
174 { .bitrate = 180,
175 .hw_value = ATH5K_RATE_CODE_18M,
176 .flags = 0 },
177 { .bitrate = 240,
178 .hw_value = ATH5K_RATE_CODE_24M,
179 .flags = 0 },
180 { .bitrate = 360,
181 .hw_value = ATH5K_RATE_CODE_36M,
182 .flags = 0 },
183 { .bitrate = 480,
184 .hw_value = ATH5K_RATE_CODE_48M,
185 .flags = 0 },
186 { .bitrate = 540,
187 .hw_value = ATH5K_RATE_CODE_54M,
188 .flags = 0 },
189 /* XR missing */
190};
191
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200192/*
193 * Prototypes - PCI stack related functions
194 */
195static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
196 const struct pci_device_id *id);
197static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
198#ifdef CONFIG_PM
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200199static int ath5k_pci_suspend(struct device *dev);
200static int ath5k_pci_resume(struct device *dev);
201
Pavel Roskin626ede62010-02-18 20:28:02 -0500202static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200203#define ATH5K_PM_OPS (&ath5k_pm_ops)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200204#else
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200205#define ATH5K_PM_OPS NULL
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200206#endif /* CONFIG_PM */
207
John W. Linville04a9e452008-02-01 16:03:45 -0500208static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100209 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200210 .id_table = ath5k_pci_id_table,
211 .probe = ath5k_pci_probe,
212 .remove = __devexit_p(ath5k_pci_remove),
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200213 .driver.pm = ATH5K_PM_OPS,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200214};
215
216
217
218/*
219 * Prototypes - MAC 802.11 stack related functions
220 */
Johannes Berge039fa42008-05-15 12:55:29 +0200221static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400222static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
223 struct ath5k_txq *txq);
Bob Copeland209d889b2009-05-07 08:09:08 -0400224static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200225static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200226static int ath5k_start(struct ieee80211_hw *hw);
227static void ath5k_stop(struct ieee80211_hw *hw);
228static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100229 struct ieee80211_vif *vif);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200230static void ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100231 struct ieee80211_vif *vif);
Johannes Berge8975582008-10-09 12:18:51 +0200232static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg3ac64be2009-08-17 16:16:53 +0200233static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
Jiri Pirko22bedad32010-04-01 21:22:57 +0000234 struct netdev_hw_addr_list *mc_list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200235static void ath5k_configure_filter(struct ieee80211_hw *hw,
236 unsigned int changed_flags,
237 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200238 u64 multicast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200239static int ath5k_set_key(struct ieee80211_hw *hw,
240 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100241 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200242 struct ieee80211_key_conf *key);
243static int ath5k_get_stats(struct ieee80211_hw *hw,
244 struct ieee80211_low_level_stats *stats);
Holger Schurig55ee82b2010-04-19 10:24:22 +0200245static int ath5k_get_survey(struct ieee80211_hw *hw,
246 int idx, struct survey_info *survey);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200247static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100248static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200249static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400250static int ath5k_beacon_update(struct ieee80211_hw *hw,
251 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800252static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
253 struct ieee80211_vif *vif,
254 struct ieee80211_bss_conf *bss_conf,
255 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400256static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
257static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Lukáš Turek6e08d222009-12-21 22:50:51 +0100258static void ath5k_set_coverage_class(struct ieee80211_hw *hw,
259 u8 coverage_class);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200260
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100261static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200262 .tx = ath5k_tx,
263 .start = ath5k_start,
264 .stop = ath5k_stop,
265 .add_interface = ath5k_add_interface,
266 .remove_interface = ath5k_remove_interface,
267 .config = ath5k_config,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200268 .prepare_multicast = ath5k_prepare_multicast,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200269 .configure_filter = ath5k_configure_filter,
270 .set_key = ath5k_set_key,
271 .get_stats = ath5k_get_stats,
Holger Schurig55ee82b2010-04-19 10:24:22 +0200272 .get_survey = ath5k_get_survey,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273 .conf_tx = NULL,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200274 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100275 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200276 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800277 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400278 .sw_scan_start = ath5k_sw_scan_start,
279 .sw_scan_complete = ath5k_sw_scan_complete,
Lukáš Turek6e08d222009-12-21 22:50:51 +0100280 .set_coverage_class = ath5k_set_coverage_class,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200281};
282
283/*
284 * Prototypes - Internal functions
285 */
286/* Attach detach */
287static int ath5k_attach(struct pci_dev *pdev,
288 struct ieee80211_hw *hw);
289static void ath5k_detach(struct pci_dev *pdev,
290 struct ieee80211_hw *hw);
291/* Channel/mode setup */
292static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200293static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
294 struct ieee80211_channel *channels,
295 unsigned int mode,
296 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200297static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200298static int ath5k_chan_set(struct ath5k_softc *sc,
299 struct ieee80211_channel *chan);
300static void ath5k_setcurmode(struct ath5k_softc *sc,
301 unsigned int mode);
302static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500303
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200304/* Descriptor setup */
305static int ath5k_desc_alloc(struct ath5k_softc *sc,
306 struct pci_dev *pdev);
307static void ath5k_desc_free(struct ath5k_softc *sc,
308 struct pci_dev *pdev);
309/* Buffers setup */
310static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
311 struct ath5k_buf *bf);
312static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400313 struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100314 struct ath5k_txq *txq, int padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200315static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
316 struct ath5k_buf *bf)
317{
318 BUG_ON(!bf);
319 if (!bf->skb)
320 return;
321 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
322 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200323 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200324 bf->skb = NULL;
325}
326
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100327static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
328 struct ath5k_buf *bf)
329{
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800330 struct ath5k_hw *ah = sc->ah;
331 struct ath_common *common = ath5k_hw_common(ah);
332
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100333 BUG_ON(!bf);
334 if (!bf->skb)
335 return;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800336 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100337 PCI_DMA_FROMDEVICE);
338 dev_kfree_skb_any(bf->skb);
339 bf->skb = NULL;
340}
341
342
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200343/* Queues setup */
344static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
345 int qtype, int subtype);
346static int ath5k_beaconq_setup(struct ath5k_hw *ah);
347static int ath5k_beaconq_config(struct ath5k_softc *sc);
348static void ath5k_txq_drainq(struct ath5k_softc *sc,
349 struct ath5k_txq *txq);
350static void ath5k_txq_cleanup(struct ath5k_softc *sc);
351static void ath5k_txq_release(struct ath5k_softc *sc);
352/* Rx handling */
353static int ath5k_rx_start(struct ath5k_softc *sc);
354static void ath5k_rx_stop(struct ath5k_softc *sc);
355static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
356 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900357 struct sk_buff *skb,
358 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200359static void ath5k_tasklet_rx(unsigned long data);
360/* Tx handling */
361static void ath5k_tx_processq(struct ath5k_softc *sc,
362 struct ath5k_txq *txq);
363static void ath5k_tasklet_tx(unsigned long data);
364/* Beacon handling */
365static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200366 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200367static void ath5k_beacon_send(struct ath5k_softc *sc);
368static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900369static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500370static void ath5k_tasklet_beacon(unsigned long data);
Bruno Randolf2111ac02010-04-02 18:44:08 +0900371static void ath5k_tasklet_ani(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200372
373static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
374{
375 u64 tsf = ath5k_hw_get_tsf64(ah);
376
377 if ((tsf & 0x7fff) < rstamp)
378 tsf -= 0x8000;
379
380 return (tsf & ~0x7fff) | rstamp;
381}
382
383/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500384static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200385static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500386static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200387static irqreturn_t ath5k_intr(int irq, void *dev_id);
388static void ath5k_tasklet_reset(unsigned long data);
389
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300390static void ath5k_tasklet_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200391
392/*
393 * Module init/exit functions
394 */
395static int __init
396init_ath5k_pci(void)
397{
398 int ret;
399
400 ath5k_debug_init();
401
John W. Linville04a9e452008-02-01 16:03:45 -0500402 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200403 if (ret) {
404 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
405 return ret;
406 }
407
408 return 0;
409}
410
411static void __exit
412exit_ath5k_pci(void)
413{
John W. Linville04a9e452008-02-01 16:03:45 -0500414 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200415
416 ath5k_debug_finish();
417}
418
419module_init(init_ath5k_pci);
420module_exit(exit_ath5k_pci);
421
422
423/********************\
424* PCI Initialization *
425\********************/
426
427static const char *
428ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
429{
430 const char *name = "xxxxx";
431 unsigned int i;
432
433 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
434 if (srev_names[i].sr_type != type)
435 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300436
437 if ((val & 0xf0) == srev_names[i].sr_val)
438 name = srev_names[i].sr_name;
439
440 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200441 name = srev_names[i].sr_name;
442 break;
443 }
444 }
445
446 return name;
447}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700448static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
449{
450 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
451 return ath5k_hw_reg_read(ah, reg_offset);
452}
453
454static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
455{
456 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
457 ath5k_hw_reg_write(ah, val, reg_offset);
458}
459
460static const struct ath_ops ath5k_common_ops = {
461 .read = ath5k_ioread32,
462 .write = ath5k_iowrite32,
463};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200464
465static int __devinit
466ath5k_pci_probe(struct pci_dev *pdev,
467 const struct pci_device_id *id)
468{
469 void __iomem *mem;
470 struct ath5k_softc *sc;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700471 struct ath_common *common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200472 struct ieee80211_hw *hw;
473 int ret;
474 u8 csz;
475
476 ret = pci_enable_device(pdev);
477 if (ret) {
478 dev_err(&pdev->dev, "can't enable device\n");
479 goto err;
480 }
481
482 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700483 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200484 if (ret) {
485 dev_err(&pdev->dev, "32-bit DMA not available\n");
486 goto err_dis;
487 }
488
489 /*
490 * Cache line size is used to size and align various
491 * structures used to communicate with the hardware.
492 */
493 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
494 if (csz == 0) {
495 /*
496 * Linux 2.4.18 (at least) writes the cache line size
497 * register as a 16-bit wide register which is wrong.
498 * We must have this setup properly for rx buffer
499 * DMA to work so force a reasonable value here if it
500 * comes up zero.
501 */
Luis R. Rodriguez13311b02009-08-12 09:57:01 -0700502 csz = L1_CACHE_BYTES >> 2;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200503 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
504 }
505 /*
506 * The default setting of latency timer yields poor results,
507 * set it to the value used by other systems. It may be worth
508 * tweaking this setting more.
509 */
510 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
511
512 /* Enable bus mastering */
513 pci_set_master(pdev);
514
515 /*
516 * Disable the RETRY_TIMEOUT register (0x41) to keep
517 * PCI Tx retries from interfering with C3 CPU state.
518 */
519 pci_write_config_byte(pdev, 0x41, 0);
520
521 ret = pci_request_region(pdev, 0, "ath5k");
522 if (ret) {
523 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
524 goto err_dis;
525 }
526
527 mem = pci_iomap(pdev, 0, 0);
528 if (!mem) {
529 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
530 ret = -EIO;
531 goto err_reg;
532 }
533
534 /*
535 * Allocate hw (mac80211 main struct)
536 * and hw->priv (driver private data)
537 */
538 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
539 if (hw == NULL) {
540 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
541 ret = -ENOMEM;
542 goto err_map;
543 }
544
545 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
546
547 /* Initialize driver private data */
548 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200549 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400550 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
John W. Linvillef5c044e2010-04-30 15:37:00 -0400551 IEEE80211_HW_SIGNAL_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700552
553 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400554 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700555 BIT(NL80211_IFTYPE_STATION) |
556 BIT(NL80211_IFTYPE_ADHOC) |
557 BIT(NL80211_IFTYPE_MESH_POINT);
558
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200559 hw->extra_tx_headroom = 2;
560 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200561 sc = hw->priv;
562 sc->hw = hw;
563 sc->pdev = pdev;
564
565 ath5k_debug_init_device(sc);
566
567 /*
568 * Mark the device as detached to avoid processing
569 * interrupts until setup is complete.
570 */
571 __set_bit(ATH_STAT_INVALID, sc->status);
572
573 sc->iobase = mem; /* So we can unmap it on detach */
Johannes Berg05c914f2008-09-11 00:01:58 +0200574 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200575 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200576 mutex_init(&sc->lock);
577 spin_lock_init(&sc->rxbuflock);
578 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200579 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200580
581 /* Set private data */
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900582 pci_set_drvdata(pdev, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200583
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200584 /* Setup interrupt handler */
585 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
586 if (ret) {
587 ATH5K_ERR(sc, "request_irq failed\n");
588 goto err_free;
589 }
590
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700591 /*If we passed the test malloc a ath5k_hw struct*/
592 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
593 if (!sc->ah) {
594 ret = -ENOMEM;
595 ATH5K_ERR(sc, "out of memory\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200596 goto err_irq;
597 }
598
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700599 sc->ah->ah_sc = sc;
600 sc->ah->ah_iobase = sc->iobase;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700601 common = ath5k_hw_common(sc->ah);
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700602 common->ops = &ath5k_common_ops;
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700603 common->ah = sc->ah;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700604 common->hw = hw;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700605 common->cachelsz = csz << 2; /* convert to bytes */
606
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700607 /* Initialize device */
608 ret = ath5k_hw_attach(sc);
609 if (ret) {
610 goto err_free_ah;
611 }
612
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200613 /* set up multi-rate retry capabilities */
614 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200615 hw->max_rates = 4;
616 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200617 }
618
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200619 /* Finish private driver data initialization */
620 ret = ath5k_attach(pdev, hw);
621 if (ret)
622 goto err_ah;
623
624 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300625 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200626 sc->ah->ah_mac_srev,
627 sc->ah->ah_phy_revision);
628
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500629 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200630 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500631 if (sc->ah->ah_radio_5ghz_revision &&
632 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200633 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500634 if (!test_bit(AR5K_MODE_11A,
635 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200636 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500637 ath5k_chip_name(AR5K_VERSION_RAD,
638 sc->ah->ah_radio_5ghz_revision),
639 sc->ah->ah_radio_5ghz_revision);
640 /* No 2GHz support (5110 and some
641 * 5Ghz only cards) -> report 5Ghz radio */
642 } else if (!test_bit(AR5K_MODE_11B,
643 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200644 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500645 ath5k_chip_name(AR5K_VERSION_RAD,
646 sc->ah->ah_radio_5ghz_revision),
647 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200648 /* Multiband radio */
649 } else {
650 ATH5K_INFO(sc, "RF%s multiband radio found"
651 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500652 ath5k_chip_name(AR5K_VERSION_RAD,
653 sc->ah->ah_radio_5ghz_revision),
654 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200655 }
656 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500657 /* Multi chip radio (RF5111 - RF2111) ->
658 * report both 2GHz/5GHz radios */
659 else if (sc->ah->ah_radio_5ghz_revision &&
660 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200661 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500662 ath5k_chip_name(AR5K_VERSION_RAD,
663 sc->ah->ah_radio_5ghz_revision),
664 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200665 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500666 ath5k_chip_name(AR5K_VERSION_RAD,
667 sc->ah->ah_radio_2ghz_revision),
668 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200669 }
670 }
671
672
673 /* ready to process interrupts */
674 __clear_bit(ATH_STAT_INVALID, sc->status);
675
676 return 0;
677err_ah:
678 ath5k_hw_detach(sc->ah);
679err_irq:
680 free_irq(pdev->irq, sc);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700681err_free_ah:
682 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200683err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200684 ieee80211_free_hw(hw);
685err_map:
686 pci_iounmap(pdev, mem);
687err_reg:
688 pci_release_region(pdev, 0);
689err_dis:
690 pci_disable_device(pdev);
691err:
692 return ret;
693}
694
695static void __devexit
696ath5k_pci_remove(struct pci_dev *pdev)
697{
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900698 struct ath5k_softc *sc = pci_get_drvdata(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200699
700 ath5k_debug_finish_device(sc);
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900701 ath5k_detach(pdev, sc->hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200702 ath5k_hw_detach(sc->ah);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700703 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200704 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705 pci_iounmap(pdev, sc->iobase);
706 pci_release_region(pdev, 0);
707 pci_disable_device(pdev);
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900708 ieee80211_free_hw(sc->hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200709}
710
711#ifdef CONFIG_PM
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200712static int ath5k_pci_suspend(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200713{
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900714 struct ath5k_softc *sc = pci_get_drvdata(to_pci_dev(dev));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200715
Bob Copeland3a078872008-06-25 22:35:28 -0400716 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200717 return 0;
718}
719
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200720static int ath5k_pci_resume(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200721{
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200722 struct pci_dev *pdev = to_pci_dev(dev);
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900723 struct ath5k_softc *sc = pci_get_drvdata(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200724
Jouni Malinen8451d222009-06-16 11:59:23 +0300725 /*
726 * Suspend/Resume resets the PCI configuration space, so we have to
727 * re-disable the RETRY_TIMEOUT register (0x41) to keep
728 * PCI Tx retries from interfering with C3 CPU state
729 */
730 pci_write_config_byte(pdev, 0x41, 0);
731
Bob Copeland3a078872008-06-25 22:35:28 -0400732 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200733 return 0;
734}
735#endif /* CONFIG_PM */
736
737
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200738/***********************\
739* Driver Initialization *
740\***********************/
741
Bob Copelandf769c362009-03-30 22:30:31 -0400742static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
743{
744 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
745 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700746 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400747
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700748 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400749}
750
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200751static int
752ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
753{
754 struct ath5k_softc *sc = hw->priv;
755 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700756 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copeland0e149cf2008-11-17 23:40:38 -0500757 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200758 int ret;
759
760 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
761
762 /*
763 * Check if the MAC has multi-rate retry support.
764 * We do this by trying to setup a fake extended
765 * descriptor. MAC's that don't have support will
766 * return false w/o doing anything. MAC's that do
767 * support it will return true w/o doing anything.
768 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300769 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100770 if (ret < 0)
771 goto err;
772 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200773 __set_bit(ATH_STAT_MRRETRY, sc->status);
774
775 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200776 * Collect the channel list. The 802.11 layer
777 * is resposible for filtering this list based
778 * on settings like the phy mode and regulatory
779 * domain restrictions.
780 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200781 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200782 if (ret) {
783 ATH5K_ERR(sc, "can't get channels\n");
784 goto err;
785 }
786
787 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500788 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
789 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200790 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500791 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200792
793 /*
794 * Allocate tx+rx descriptors and populate the lists.
795 */
796 ret = ath5k_desc_alloc(sc, pdev);
797 if (ret) {
798 ATH5K_ERR(sc, "can't allocate descriptors\n");
799 goto err;
800 }
801
802 /*
803 * Allocate hardware transmit queues: one queue for
804 * beacon frames and one data queue for each QoS
805 * priority. Note that hw functions handle reseting
806 * these queues at the needed time.
807 */
808 ret = ath5k_beaconq_setup(ah);
809 if (ret < 0) {
810 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
811 goto err_desc;
812 }
813 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400814 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
815 if (IS_ERR(sc->cabq)) {
816 ATH5K_ERR(sc, "can't setup cab queue\n");
817 ret = PTR_ERR(sc->cabq);
818 goto err_bhal;
819 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200820
821 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
822 if (IS_ERR(sc->txq)) {
823 ATH5K_ERR(sc, "can't setup xmit queue\n");
824 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400825 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200826 }
827
828 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
829 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
830 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300831 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500832 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Bruno Randolf2111ac02010-04-02 18:44:08 +0900833 tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200834
Bob Copeland0e149cf2008-11-17 23:40:38 -0500835 ret = ath5k_eeprom_read_mac(ah, mac);
836 if (ret) {
837 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
838 sc->pdev->device);
839 goto err_queues;
840 }
841
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200842 SET_IEEE80211_PERM_ADDR(hw, mac);
843 /* All MAC address bits matter for ACKs */
Luis R. Rodriguez17753742009-09-09 22:19:26 -0700844 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200845 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
846
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700847 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
848 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
Bob Copelandf769c362009-03-30 22:30:31 -0400849 if (ret) {
850 ATH5K_ERR(sc, "can't initialize regulatory system\n");
851 goto err_queues;
852 }
853
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200854 ret = ieee80211_register_hw(hw);
855 if (ret) {
856 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
857 goto err_queues;
858 }
859
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700860 if (!ath_is_world_regd(regulatory))
861 regulatory_hint(hw->wiphy, regulatory->alpha2);
Bob Copelandf769c362009-03-30 22:30:31 -0400862
Bob Copeland3a078872008-06-25 22:35:28 -0400863 ath5k_init_leds(sc);
864
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200865 return 0;
866err_queues:
867 ath5k_txq_release(sc);
868err_bhal:
869 ath5k_hw_release_tx_queue(ah, sc->bhalq);
870err_desc:
871 ath5k_desc_free(sc, pdev);
872err:
873 return ret;
874}
875
876static void
877ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
878{
879 struct ath5k_softc *sc = hw->priv;
880
881 /*
882 * NB: the order of these is important:
883 * o call the 802.11 layer before detaching ath5k_hw to
884 * insure callbacks into the driver to delete global
885 * key cache entries can be handled
886 * o reclaim the tx queue data structures after calling
887 * the 802.11 layer as we'll get called back to reclaim
888 * node state and potentially want to use them
889 * o to cleanup the tx queues the hal is called, so detach
890 * it last
891 * XXX: ??? detach ath5k_hw ???
892 * Other than that, it's straightforward...
893 */
894 ieee80211_unregister_hw(hw);
895 ath5k_desc_free(sc, pdev);
896 ath5k_txq_release(sc);
897 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400898 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200899
900 /*
901 * NB: can't reclaim these until after ieee80211_ifdetach
902 * returns because we'll get called back to reclaim node
903 * state and potentially want to use them.
904 */
905}
906
907
908
909
910/********************\
911* Channel/mode setup *
912\********************/
913
914/*
915 * Convert IEEE channel number to MHz frequency.
916 */
917static inline short
918ath5k_ieee2mhz(short chan)
919{
920 if (chan <= 14 || chan >= 27)
921 return ieee80211chan2mhz(chan);
922 else
923 return 2212 + chan * 20;
924}
925
Bob Copeland42639fc2009-03-30 08:05:29 -0400926/*
927 * Returns true for the channel numbers used without all_channels modparam.
928 */
929static bool ath5k_is_standard_channel(short chan)
930{
931 return ((chan <= 14) ||
932 /* UNII 1,2 */
933 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
934 /* midband */
935 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
936 /* UNII-3 */
937 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
938}
939
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200940static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200941ath5k_copy_channels(struct ath5k_hw *ah,
942 struct ieee80211_channel *channels,
943 unsigned int mode,
944 unsigned int max)
945{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500946 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200947
948 if (!test_bit(mode, ah->ah_modes))
949 return 0;
950
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200951 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500952 case AR5K_MODE_11A:
953 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200954 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500955 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200956 chfreq = CHANNEL_5GHZ;
957 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500958 case AR5K_MODE_11B:
959 case AR5K_MODE_11G:
960 case AR5K_MODE_11G_TURBO:
961 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200962 chfreq = CHANNEL_2GHZ;
963 break;
964 default:
965 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
966 return 0;
967 }
968
969 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500970 ch = i + 1 ;
971 freq = ath5k_ieee2mhz(ch);
972
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200973 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500974 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200975 continue;
976
Bob Copeland42639fc2009-03-30 08:05:29 -0400977 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
978 continue;
979
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500980 /* Write channel info and increment counter */
981 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500982 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
983 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500984 switch (mode) {
985 case AR5K_MODE_11A:
986 case AR5K_MODE_11G:
987 channels[count].hw_value = chfreq | CHANNEL_OFDM;
988 break;
989 case AR5K_MODE_11A_TURBO:
990 case AR5K_MODE_11G_TURBO:
991 channels[count].hw_value = chfreq |
992 CHANNEL_OFDM | CHANNEL_TURBO;
993 break;
994 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500995 channels[count].hw_value = CHANNEL_B;
996 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200997
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200998 count++;
999 max--;
1000 }
1001
1002 return count;
1003}
1004
Bruno Randolf63266a62008-07-30 17:12:58 +02001005static void
1006ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
1007{
1008 u8 i;
1009
1010 for (i = 0; i < AR5K_MAX_RATES; i++)
1011 sc->rate_idx[b->band][i] = -1;
1012
1013 for (i = 0; i < b->n_bitrates; i++) {
1014 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
1015 if (b->bitrates[i].hw_value_short)
1016 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
1017 }
1018}
1019
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001020static int
Bruno Randolf63266a62008-07-30 17:12:58 +02001021ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001022{
1023 struct ath5k_softc *sc = hw->priv;
1024 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +02001025 struct ieee80211_supported_band *sband;
1026 int max_c, count_c = 0;
1027 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001028
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001029 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001030 max_c = ARRAY_SIZE(sc->channels);
1031
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001032 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001033 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1034 sband->band = IEEE80211_BAND_2GHZ;
1035 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001036
Bruno Randolf63266a62008-07-30 17:12:58 +02001037 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1038 /* G mode */
1039 memcpy(sband->bitrates, &ath5k_rates[0],
1040 sizeof(struct ieee80211_rate) * 12);
1041 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001042
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001043 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001044 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001045 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001046
1047 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001048 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001049 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001050 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1051 /* B mode */
1052 memcpy(sband->bitrates, &ath5k_rates[0],
1053 sizeof(struct ieee80211_rate) * 4);
1054 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001055
Bruno Randolf63266a62008-07-30 17:12:58 +02001056 /* 5211 only supports B rates and uses 4bit rate codes
1057 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1058 * fix them up here:
1059 */
1060 if (ah->ah_version == AR5K_AR5211) {
1061 for (i = 0; i < 4; i++) {
1062 sband->bitrates[i].hw_value =
1063 sband->bitrates[i].hw_value & 0xF;
1064 sband->bitrates[i].hw_value_short =
1065 sband->bitrates[i].hw_value_short & 0xF;
1066 }
1067 }
1068
1069 sband->channels = sc->channels;
1070 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1071 AR5K_MODE_11B, max_c);
1072
1073 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1074 count_c = sband->n_channels;
1075 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001076 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001077 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001078
Bruno Randolf63266a62008-07-30 17:12:58 +02001079 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001080 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001081 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001082 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001083 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1084
1085 memcpy(sband->bitrates, &ath5k_rates[4],
1086 sizeof(struct ieee80211_rate) * 8);
1087 sband->n_bitrates = 8;
1088
1089 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001090 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1091 AR5K_MODE_11A, max_c);
1092
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001093 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1094 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001095 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001096
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001097 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001098
1099 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001100}
1101
1102/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001103 * Set/change channels. We always reset the chip.
1104 * To accomplish this we must first cleanup any pending DMA,
1105 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001106 *
1107 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001108 */
1109static int
1110ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1111{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001112 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1113 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001114
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001115 /*
1116 * To switch channels clear any pending DMA operations;
1117 * wait long enough for the RX fifo to drain, reset the
1118 * hardware at the new frequency, and then re-enable
1119 * the relevant bits of the h/w.
1120 */
1121 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001122}
1123
1124static void
1125ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1126{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001127 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001128
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001129 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001130 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1131 } else {
1132 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1133 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001134}
1135
1136static void
1137ath5k_mode_setup(struct ath5k_softc *sc)
1138{
1139 struct ath5k_hw *ah = sc->ah;
1140 u32 rfilt;
1141
1142 /* configure rx filter */
1143 rfilt = sc->filter_flags;
1144 ath5k_hw_set_rx_filter(ah, rfilt);
1145
1146 if (ath5k_hw_hasbssidmask(ah))
1147 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1148
1149 /* configure operational mode */
Bruno Randolfccfe5552010-03-09 16:55:38 +09001150 ath5k_hw_set_opmode(ah, sc->opmode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001151
Bruno Randolfccfe5552010-03-09 16:55:38 +09001152 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d\n", sc->opmode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001153 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1154}
1155
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001156static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001157ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1158{
Bob Copelandb7266042009-03-02 21:55:18 -05001159 int rix;
1160
1161 /* return base rate on errors */
1162 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1163 "hw_rix out of bounds: %x\n", hw_rix))
1164 return 0;
1165
1166 rix = sc->rate_idx[sc->curband->band][hw_rix];
1167 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1168 rix = 0;
1169
1170 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001171}
1172
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001173/***************\
1174* Buffers setup *
1175\***************/
1176
Bob Copelandb6ea0352009-01-10 14:42:54 -05001177static
1178struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1179{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001180 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001181 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -05001182
1183 /*
1184 * Allocate buffer with headroom_needed space for the
1185 * fake physical layer header at the start.
1186 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001187 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001188 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001189 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001190
1191 if (!skb) {
1192 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001193 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001194 return NULL;
1195 }
Bob Copelandb6ea0352009-01-10 14:42:54 -05001196
1197 *skb_addr = pci_map_single(sc->pdev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001198 skb->data, common->rx_bufsize,
1199 PCI_DMA_FROMDEVICE);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001200 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1201 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1202 dev_kfree_skb(skb);
1203 return NULL;
1204 }
1205 return skb;
1206}
1207
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001208static int
1209ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1210{
1211 struct ath5k_hw *ah = sc->ah;
1212 struct sk_buff *skb = bf->skb;
1213 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +09001214 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001215
Bob Copelandb6ea0352009-01-10 14:42:54 -05001216 if (!skb) {
1217 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1218 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001219 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001220 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001221 }
1222
1223 /*
1224 * Setup descriptors. For receive we always terminate
1225 * the descriptor list with a self-linked entry so we'll
1226 * not get overrun under high load (as can happen with a
1227 * 5212 when ANI processing enables PHY error frames).
1228 *
1229 * To insure the last descriptor is self-linked we create
1230 * each descriptor as self-linked and add it to the end. As
1231 * each additional descriptor is added the previous self-linked
1232 * entry is ``fixed'' naturally. This should be safe even
1233 * if DMA is happening. When processing RX interrupts we
1234 * never remove/process the last, self-linked, entry on the
1235 * descriptor list. This insures the hardware always has
1236 * someplace to write a new frame.
1237 */
1238 ds = bf->desc;
1239 ds->ds_link = bf->daddr; /* link to self */
1240 ds->ds_data = bf->skbaddr;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +09001241 ret = ah->ah_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
1242 if (ret)
1243 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001244
1245 if (sc->rxlink != NULL)
1246 *sc->rxlink = bf->daddr;
1247 sc->rxlink = &ds->ds_link;
1248 return 0;
1249}
1250
Bob Copeland2ac29272010-02-09 13:06:54 -05001251static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
1252{
1253 struct ieee80211_hdr *hdr;
1254 enum ath5k_pkt_type htype;
1255 __le16 fc;
1256
1257 hdr = (struct ieee80211_hdr *)skb->data;
1258 fc = hdr->frame_control;
1259
1260 if (ieee80211_is_beacon(fc))
1261 htype = AR5K_PKT_TYPE_BEACON;
1262 else if (ieee80211_is_probe_resp(fc))
1263 htype = AR5K_PKT_TYPE_PROBE_RESP;
1264 else if (ieee80211_is_atim(fc))
1265 htype = AR5K_PKT_TYPE_ATIM;
1266 else if (ieee80211_is_pspoll(fc))
1267 htype = AR5K_PKT_TYPE_PSPOLL;
1268 else
1269 htype = AR5K_PKT_TYPE_NORMAL;
1270
1271 return htype;
1272}
1273
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001274static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001275ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001276 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001277{
1278 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001279 struct ath5k_desc *ds = bf->desc;
1280 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001281 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001282 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001283 struct ieee80211_rate *rate;
1284 unsigned int mrr_rate[3], mrr_tries[3];
1285 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001286 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001287 u16 cts_rate = 0;
1288 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001289 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001290
1291 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001292
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001293 /* XXX endianness */
1294 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1295 PCI_DMA_TODEVICE);
1296
Bob Copeland8902ff42009-01-22 08:44:20 -05001297 rate = ieee80211_get_tx_rate(sc->hw, info);
1298
Johannes Berge039fa42008-05-15 12:55:29 +02001299 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001300 flags |= AR5K_TXDESC_NOACK;
1301
Bob Copeland8902ff42009-01-22 08:44:20 -05001302 rc_flags = info->control.rates[0].flags;
1303 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1304 rate->hw_value_short : rate->hw_value;
1305
Bruno Randolf281c56d2008-02-05 18:44:55 +09001306 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001307
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001308 /* FIXME: If we are in g mode and rate is a CCK rate
1309 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1310 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001311 if (info->control.hw_key) {
1312 keyidx = info->control.hw_key->hw_key_idx;
1313 pktlen += info->control.hw_key->icv_len;
1314 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001315 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1316 flags |= AR5K_TXDESC_RTSENA;
1317 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1318 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1319 sc->vif, pktlen, info));
1320 }
1321 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1322 flags |= AR5K_TXDESC_CTSENA;
1323 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1324 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1325 sc->vif, pktlen, info));
1326 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001327 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001328 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -05001329 get_hw_packet_type(skb),
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001330 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001331 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001332 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001333 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001334 if (ret)
1335 goto err_unmap;
1336
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001337 memset(mrr_rate, 0, sizeof(mrr_rate));
1338 memset(mrr_tries, 0, sizeof(mrr_tries));
1339 for (i = 0; i < 3; i++) {
1340 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1341 if (!rate)
1342 break;
1343
1344 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001345 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001346 }
1347
1348 ah->ah_setup_mrr_tx_desc(ah, ds,
1349 mrr_rate[0], mrr_tries[0],
1350 mrr_rate[1], mrr_tries[1],
1351 mrr_rate[2], mrr_tries[2]);
1352
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001353 ds->ds_link = 0;
1354 ds->ds_data = bf->skbaddr;
1355
1356 spin_lock_bh(&txq->lock);
1357 list_add_tail(&bf->list, &txq->q);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001358 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001359 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001360 else /* no, so only link it */
1361 *txq->link = bf->daddr;
1362
1363 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001364 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001365 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001366 spin_unlock_bh(&txq->lock);
1367
1368 return 0;
1369err_unmap:
1370 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1371 return ret;
1372}
1373
1374/*******************\
1375* Descriptors setup *
1376\*******************/
1377
1378static int
1379ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1380{
1381 struct ath5k_desc *ds;
1382 struct ath5k_buf *bf;
1383 dma_addr_t da;
1384 unsigned int i;
1385 int ret;
1386
1387 /* allocate descriptors */
1388 sc->desc_len = sizeof(struct ath5k_desc) *
1389 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1390 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1391 if (sc->desc == NULL) {
1392 ATH5K_ERR(sc, "can't allocate descriptors\n");
1393 ret = -ENOMEM;
1394 goto err;
1395 }
1396 ds = sc->desc;
1397 da = sc->desc_daddr;
1398 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1399 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1400
1401 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1402 sizeof(struct ath5k_buf), GFP_KERNEL);
1403 if (bf == NULL) {
1404 ATH5K_ERR(sc, "can't allocate bufptr\n");
1405 ret = -ENOMEM;
1406 goto err_free;
1407 }
1408 sc->bufptr = bf;
1409
1410 INIT_LIST_HEAD(&sc->rxbuf);
1411 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1412 bf->desc = ds;
1413 bf->daddr = da;
1414 list_add_tail(&bf->list, &sc->rxbuf);
1415 }
1416
1417 INIT_LIST_HEAD(&sc->txbuf);
1418 sc->txbuf_len = ATH_TXBUF;
1419 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1420 da += sizeof(*ds)) {
1421 bf->desc = ds;
1422 bf->daddr = da;
1423 list_add_tail(&bf->list, &sc->txbuf);
1424 }
1425
1426 /* beacon buffer */
1427 bf->desc = ds;
1428 bf->daddr = da;
1429 sc->bbuf = bf;
1430
1431 return 0;
1432err_free:
1433 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1434err:
1435 sc->desc = NULL;
1436 return ret;
1437}
1438
1439static void
1440ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1441{
1442 struct ath5k_buf *bf;
1443
1444 ath5k_txbuf_free(sc, sc->bbuf);
1445 list_for_each_entry(bf, &sc->txbuf, list)
1446 ath5k_txbuf_free(sc, bf);
1447 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d372009-01-30 01:36:48 +01001448 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001449
1450 /* Free memory associated with all descriptors */
1451 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1452
1453 kfree(sc->bufptr);
1454 sc->bufptr = NULL;
1455}
1456
1457
1458
1459
1460
1461/**************\
1462* Queues setup *
1463\**************/
1464
1465static struct ath5k_txq *
1466ath5k_txq_setup(struct ath5k_softc *sc,
1467 int qtype, int subtype)
1468{
1469 struct ath5k_hw *ah = sc->ah;
1470 struct ath5k_txq *txq;
1471 struct ath5k_txq_info qi = {
1472 .tqi_subtype = subtype,
1473 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1474 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1475 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1476 };
1477 int qnum;
1478
1479 /*
1480 * Enable interrupts only for EOL and DESC conditions.
1481 * We mark tx descriptors to receive a DESC interrupt
1482 * when a tx queue gets deep; otherwise waiting for the
1483 * EOL to reap descriptors. Note that this is done to
1484 * reduce interrupt load and this only defers reaping
1485 * descriptors, never transmitting frames. Aside from
1486 * reducing interrupts this also permits more concurrency.
1487 * The only potential downside is if the tx queue backs
1488 * up in which case the top half of the kernel may backup
1489 * due to a lack of tx descriptors.
1490 */
1491 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1492 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1493 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1494 if (qnum < 0) {
1495 /*
1496 * NB: don't print a message, this happens
1497 * normally on parts with too few tx queues
1498 */
1499 return ERR_PTR(qnum);
1500 }
1501 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1502 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1503 qnum, ARRAY_SIZE(sc->txqs));
1504 ath5k_hw_release_tx_queue(ah, qnum);
1505 return ERR_PTR(-EINVAL);
1506 }
1507 txq = &sc->txqs[qnum];
1508 if (!txq->setup) {
1509 txq->qnum = qnum;
1510 txq->link = NULL;
1511 INIT_LIST_HEAD(&txq->q);
1512 spin_lock_init(&txq->lock);
1513 txq->setup = true;
1514 }
1515 return &sc->txqs[qnum];
1516}
1517
1518static int
1519ath5k_beaconq_setup(struct ath5k_hw *ah)
1520{
1521 struct ath5k_txq_info qi = {
1522 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1523 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1524 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1525 /* NB: for dynamic turbo, don't enable any other interrupts */
1526 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1527 };
1528
1529 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1530}
1531
1532static int
1533ath5k_beaconq_config(struct ath5k_softc *sc)
1534{
1535 struct ath5k_hw *ah = sc->ah;
1536 struct ath5k_txq_info qi;
1537 int ret;
1538
1539 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1540 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -05001541 goto err;
1542
Johannes Berg05c914f2008-09-11 00:01:58 +02001543 if (sc->opmode == NL80211_IFTYPE_AP ||
1544 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001545 /*
1546 * Always burst out beacon and CAB traffic
1547 * (aifs = cwmin = cwmax = 0)
1548 */
1549 qi.tqi_aifs = 0;
1550 qi.tqi_cw_min = 0;
1551 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001552 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001553 /*
1554 * Adhoc mode; backoff between 0 and (2 * cw_min).
1555 */
1556 qi.tqi_aifs = 0;
1557 qi.tqi_cw_min = 0;
1558 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001559 }
1560
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001561 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1562 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1563 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1564
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001565 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001566 if (ret) {
1567 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1568 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001569 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001570 }
Bob Copelanda951ae22010-01-20 23:51:04 -05001571 ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
1572 if (ret)
1573 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001574
Bob Copelanda951ae22010-01-20 23:51:04 -05001575 /* reconfigure cabq with ready time to 80% of beacon_interval */
1576 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1577 if (ret)
1578 goto err;
1579
1580 qi.tqi_ready_time = (sc->bintval * 80) / 100;
1581 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1582 if (ret)
1583 goto err;
1584
1585 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1586err:
1587 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001588}
1589
1590static void
1591ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1592{
1593 struct ath5k_buf *bf, *bf0;
1594
1595 /*
1596 * NB: this assumes output has been stopped and
1597 * we do not need to block ath5k_tx_tasklet
1598 */
1599 spin_lock_bh(&txq->lock);
1600 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001601 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001602
1603 ath5k_txbuf_free(sc, bf);
1604
1605 spin_lock_bh(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001606 list_move_tail(&bf->list, &sc->txbuf);
1607 sc->txbuf_len++;
1608 spin_unlock_bh(&sc->txbuflock);
1609 }
1610 txq->link = NULL;
1611 spin_unlock_bh(&txq->lock);
1612}
1613
1614/*
1615 * Drain the transmit queues and reclaim resources.
1616 */
1617static void
1618ath5k_txq_cleanup(struct ath5k_softc *sc)
1619{
1620 struct ath5k_hw *ah = sc->ah;
1621 unsigned int i;
1622
1623 /* XXX return value */
1624 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1625 /* don't touch the hardware if marked invalid */
1626 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1627 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001628 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001629 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1630 if (sc->txqs[i].setup) {
1631 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1632 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1633 "link %p\n",
1634 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001635 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001636 sc->txqs[i].qnum),
1637 sc->txqs[i].link);
1638 }
1639 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001640
1641 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1642 if (sc->txqs[i].setup)
1643 ath5k_txq_drainq(sc, &sc->txqs[i]);
1644}
1645
1646static void
1647ath5k_txq_release(struct ath5k_softc *sc)
1648{
1649 struct ath5k_txq *txq = sc->txqs;
1650 unsigned int i;
1651
1652 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1653 if (txq->setup) {
1654 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1655 txq->setup = false;
1656 }
1657}
1658
1659
1660
1661
1662/*************\
1663* RX Handling *
1664\*************/
1665
1666/*
1667 * Enable the receive h/w following a reset.
1668 */
1669static int
1670ath5k_rx_start(struct ath5k_softc *sc)
1671{
1672 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001673 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001674 struct ath5k_buf *bf;
1675 int ret;
1676
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001677 common->rx_bufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001678
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001679 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1680 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001681
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001682 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001683 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001684 list_for_each_entry(bf, &sc->rxbuf, list) {
1685 ret = ath5k_rxbuf_setup(sc, bf);
1686 if (ret != 0) {
1687 spin_unlock_bh(&sc->rxbuflock);
1688 goto err;
1689 }
1690 }
1691 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001692 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001693 spin_unlock_bh(&sc->rxbuflock);
1694
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001695 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001696 ath5k_mode_setup(sc); /* set filters, etc. */
1697 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1698
1699 return 0;
1700err:
1701 return ret;
1702}
1703
1704/*
1705 * Disable the receive h/w in preparation for a reset.
1706 */
1707static void
1708ath5k_rx_stop(struct ath5k_softc *sc)
1709{
1710 struct ath5k_hw *ah = sc->ah;
1711
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001712 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001713 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1714 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001715
1716 ath5k_debug_printrxbuffs(sc, ah);
1717
1718 sc->rxlink = NULL; /* just in case */
1719}
1720
1721static unsigned int
1722ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001723 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001724{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001725 struct ath5k_hw *ah = sc->ah;
1726 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001727 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001728 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001729
Bruno Randolfb47f4072008-03-05 18:35:45 +09001730 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1731 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001732 return RX_FLAG_DECRYPTED;
1733
1734 /* Apparently when a default key is used to decrypt the packet
1735 the hw does not set the index used to decrypt. In such cases
1736 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001737 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001738 if (ieee80211_has_protected(hdr->frame_control) &&
1739 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1740 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001741 keyix = skb->data[hlen + 3] >> 6;
1742
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001743 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001744 return RX_FLAG_DECRYPTED;
1745 }
1746
1747 return 0;
1748}
1749
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001750
1751static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001752ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1753 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001754{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001755 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001756 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001757 u32 hw_tu;
1758 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1759
Harvey Harrison24b56e72008-06-14 23:33:38 -07001760 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001761 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001762 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001763 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001764 * Received an IBSS beacon with the same BSSID. Hardware *must*
1765 * have updated the local TSF. We have to work around various
1766 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001767 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001768 tsf = ath5k_hw_get_tsf64(sc->ah);
1769 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1770 hw_tu = TSF_TO_TU(tsf);
1771
1772 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1773 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001774 (unsigned long long)bc_tstamp,
1775 (unsigned long long)rxs->mactime,
1776 (unsigned long long)(rxs->mactime - bc_tstamp),
1777 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001778
1779 /*
1780 * Sometimes the HW will give us a wrong tstamp in the rx
1781 * status, causing the timestamp extension to go wrong.
1782 * (This seems to happen especially with beacon frames bigger
1783 * than 78 byte (incl. FCS))
1784 * But we know that the receive timestamp must be later than the
1785 * timestamp of the beacon since HW must have synced to that.
1786 *
1787 * NOTE: here we assume mactime to be after the frame was
1788 * received, not like mac80211 which defines it at the start.
1789 */
1790 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001791 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001792 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001793 (unsigned long long)rxs->mactime,
1794 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001795 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001796 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001797
1798 /*
1799 * Local TSF might have moved higher than our beacon timers,
1800 * in that case we have to update them to continue sending
1801 * beacons. This also takes care of synchronizing beacon sending
1802 * times with other stations.
1803 */
1804 if (hw_tu >= sc->nexttbtt)
1805 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001806 }
1807}
1808
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001809static void
1810ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
1811{
1812 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1813 struct ath5k_hw *ah = sc->ah;
1814 struct ath_common *common = ath5k_hw_common(ah);
1815
1816 /* only beacons from our BSSID */
1817 if (!ieee80211_is_beacon(mgmt->frame_control) ||
1818 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
1819 return;
1820
1821 ah->ah_beacon_rssi_avg = ath5k_moving_average(ah->ah_beacon_rssi_avg,
1822 rssi);
1823
1824 /* in IBSS mode we should keep RSSI statistics per neighbour */
1825 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1826}
1827
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001828/*
1829 * Compute padding position. skb must contains an IEEE 802.11 frame
1830 */
1831static int ath5k_common_padpos(struct sk_buff *skb)
1832{
1833 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1834 __le16 frame_control = hdr->frame_control;
1835 int padpos = 24;
1836
1837 if (ieee80211_has_a4(frame_control)) {
1838 padpos += ETH_ALEN;
1839 }
1840 if (ieee80211_is_data_qos(frame_control)) {
1841 padpos += IEEE80211_QOS_CTL_LEN;
1842 }
1843
1844 return padpos;
1845}
1846
1847/*
1848 * This function expects a 802.11 frame and returns the number of
1849 * bytes added, or -1 if we don't have enought header room.
1850 */
1851
1852static int ath5k_add_padding(struct sk_buff *skb)
1853{
1854 int padpos = ath5k_common_padpos(skb);
1855 int padsize = padpos & 3;
1856
1857 if (padsize && skb->len>padpos) {
1858
1859 if (skb_headroom(skb) < padsize)
1860 return -1;
1861
1862 skb_push(skb, padsize);
1863 memmove(skb->data, skb->data+padsize, padpos);
1864 return padsize;
1865 }
1866
1867 return 0;
1868}
1869
1870/*
1871 * This function expects a 802.11 frame and returns the number of
1872 * bytes removed
1873 */
1874
1875static int ath5k_remove_padding(struct sk_buff *skb)
1876{
1877 int padpos = ath5k_common_padpos(skb);
1878 int padsize = padpos & 3;
1879
1880 if (padsize && skb->len>=padpos+padsize) {
1881 memmove(skb->data + padsize, skb->data, padpos);
1882 skb_pull(skb, padsize);
1883 return padsize;
1884 }
1885
1886 return 0;
1887}
1888
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001889static void
1890ath5k_tasklet_rx(unsigned long data)
1891{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001892 struct ieee80211_rx_status *rxs;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001893 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001894 struct sk_buff *skb, *next_skb;
1895 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001896 struct ath5k_softc *sc = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001897 struct ath5k_hw *ah = sc->ah;
1898 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001899 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001900 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001901 int ret;
Bob Copeland1c5256b2009-08-24 23:00:32 -04001902 int rx_flag;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001903
1904 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001905 if (list_empty(&sc->rxbuf)) {
1906 ATH5K_WARN(sc, "empty rx buf pool\n");
1907 goto unlock;
1908 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001909 do {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001910 rx_flag = 0;
Bob Copelandd6894b52008-05-12 21:16:44 -04001911
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001912 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1913 BUG_ON(bf->skb == NULL);
1914 skb = bf->skb;
1915 ds = bf->desc;
1916
Bob Copelandc57ca812009-04-15 07:57:35 -04001917 /* bail if HW is still using self-linked descriptor */
1918 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1919 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001920
Bruno Randolfb47f4072008-03-05 18:35:45 +09001921 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001922 if (unlikely(ret == -EINPROGRESS))
1923 break;
1924 else if (unlikely(ret)) {
1925 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Bruno Randolf76443952010-03-09 16:56:00 +09001926 sc->stats.rxerr_proc++;
Jiri Slaby65872e62008-02-15 21:58:51 +01001927 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001928 return;
1929 }
1930
Bruno Randolf76443952010-03-09 16:56:00 +09001931 sc->stats.rx_all_count++;
1932
Bruno Randolfb47f4072008-03-05 18:35:45 +09001933 if (unlikely(rs.rs_status)) {
Bruno Randolf76443952010-03-09 16:56:00 +09001934 if (rs.rs_status & AR5K_RXERR_CRC)
1935 sc->stats.rxerr_crc++;
1936 if (rs.rs_status & AR5K_RXERR_FIFO)
1937 sc->stats.rxerr_fifo++;
1938 if (rs.rs_status & AR5K_RXERR_PHY) {
1939 sc->stats.rxerr_phy++;
Bruno Randolfda351112010-03-25 14:49:42 +09001940 if (rs.rs_phyerr > 0 && rs.rs_phyerr < 32)
1941 sc->stats.rxerr_phy_code[rs.rs_phyerr]++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001942 goto next;
Bruno Randolf76443952010-03-09 16:56:00 +09001943 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001944 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001945 /*
1946 * Decrypt error. If the error occurred
1947 * because there was no hardware key, then
1948 * let the frame through so the upper layers
1949 * can process it. This is necessary for 5210
1950 * parts which have no way to setup a ``clear''
1951 * key cache entry.
1952 *
1953 * XXX do key cache faulting
1954 */
Bruno Randolf76443952010-03-09 16:56:00 +09001955 sc->stats.rxerr_decrypt++;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001956 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1957 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001958 goto accept;
1959 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001960 if (rs.rs_status & AR5K_RXERR_MIC) {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001961 rx_flag |= RX_FLAG_MMIC_ERROR;
Bruno Randolf76443952010-03-09 16:56:00 +09001962 sc->stats.rxerr_mic++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001963 goto accept;
1964 }
1965
1966 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001967 if ((rs.rs_status &
1968 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001969 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001970 goto next;
1971 }
Luis R. Rodriguez9637e512010-05-10 15:26:27 -04001972
1973 if (unlikely(rs.rs_more)) {
1974 sc->stats.rxerr_jumbo++;
1975 goto next;
1976
1977 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001978accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001979 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1980
1981 /*
1982 * If we can't replace bf->skb with a new skb under memory
1983 * pressure, just skip this packet
1984 */
1985 if (!next_skb)
1986 goto next;
1987
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001988 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001989 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001990 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001991
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001992 /* The MAC header is padded to have 32-bit boundary if the
1993 * packet payload is non-zero. The general calculation for
1994 * padsize would take into account odd header lengths:
1995 * padsize = (4 - hdrlen % 4) % 4; However, since only
1996 * even-length headers are used, padding can only be 0 or 2
1997 * bytes and we can optimize this a bit. In addition, we must
1998 * not try to remove padding from short control frames that do
1999 * not have payload. */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002000 ath5k_remove_padding(skb);
2001
Bob Copeland1c5256b2009-08-24 23:00:32 -04002002 rxs = IEEE80211_SKB_RXCB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002003
Bruno Randolfc0e18992008-01-21 11:09:46 +09002004 /*
2005 * always extend the mac timestamp, since this information is
2006 * also needed for proper IBSS merging.
2007 *
2008 * XXX: it might be too late to do it here, since rs_tstamp is
2009 * 15bit only. that means TSF extension has to be done within
2010 * 32768usec (about 32ms). it might be necessary to move this to
2011 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09002012 *
2013 * Unfortunately we don't know when the hardware takes the rx
2014 * timestamp (beginning of phy frame, data frame, end of rx?).
2015 * The only thing we know is that it is hardware specific...
2016 * On AR5213 it seems the rx timestamp is at the end of the
2017 * frame, but i'm not sure.
2018 *
2019 * NOTE: mac80211 defines mactime at the beginning of the first
2020 * data symbol. Since we don't have any time references it's
2021 * impossible to comply to that. This affects IBSS merge only
2022 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09002023 */
Bob Copeland1c5256b2009-08-24 23:00:32 -04002024 rxs->mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
2025 rxs->flag = rx_flag | RX_FLAG_TSFT;
Bruno Randolfc0e18992008-01-21 11:09:46 +09002026
Bob Copeland1c5256b2009-08-24 23:00:32 -04002027 rxs->freq = sc->curchan->center_freq;
2028 rxs->band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002029
John W. Linville54c7c91e2010-04-26 16:09:19 -04002030 rxs->signal = sc->ah->ah_noise_floor + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07002031
Bob Copeland1c5256b2009-08-24 23:00:32 -04002032 rxs->antenna = rs.rs_antenna;
Bruno Randolf604eead2010-03-09 16:55:17 +09002033
2034 if (rs.rs_antenna > 0 && rs.rs_antenna < 5)
2035 sc->stats.antenna_rx[rs.rs_antenna]++;
2036 else
2037 sc->stats.antenna_rx[0]++; /* invalid */
2038
Bob Copeland1c5256b2009-08-24 23:00:32 -04002039 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
2040 rxs->flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002041
Bob Copeland1c5256b2009-08-24 23:00:32 -04002042 if (rxs->rate_idx >= 0 && rs.rs_rate ==
2043 sc->curband->bitrates[rxs->rate_idx].hw_value_short)
2044 rxs->flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02002045
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002046 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
2047
Bruno Randolfb4ea4492010-03-25 14:49:25 +09002048 ath5k_update_beacon_rssi(sc, skb, rs.rs_rssi);
2049
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002050 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02002051 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bob Copeland1c5256b2009-08-24 23:00:32 -04002052 ath5k_check_ibss_tsf(sc, skb, rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002053
Johannes Bergf1d58c22009-06-17 13:13:00 +02002054 ieee80211_rx(sc->hw, skb);
Bob Copelandb6ea0352009-01-10 14:42:54 -05002055
2056 bf->skb = next_skb;
2057 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002058next:
2059 list_move_tail(&bf->list, &sc->rxbuf);
2060 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02002061unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002062 spin_unlock(&sc->rxbuflock);
2063}
2064
2065
2066
2067
2068/*************\
2069* TX Handling *
2070\*************/
2071
2072static void
2073ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
2074{
Bruno Randolfb47f4072008-03-05 18:35:45 +09002075 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002076 struct ath5k_buf *bf, *bf0;
2077 struct ath5k_desc *ds;
2078 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02002079 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002080 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002081
2082 spin_lock(&txq->lock);
2083 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
2084 ds = bf->desc;
2085
Bob Copelanda05988b2010-04-07 23:55:58 -04002086 /*
2087 * It's possible that the hardware can say the buffer is
2088 * completed when it hasn't yet loaded the ds_link from
2089 * host memory and moved on. If there are more TX
2090 * descriptors in the queue, wait for TXDP to change
2091 * before processing this one.
2092 */
2093 if (ath5k_hw_get_txdp(sc->ah, txq->qnum) == bf->daddr &&
2094 !list_is_last(&bf->list, &txq->q))
2095 break;
2096
Bruno Randolfb47f4072008-03-05 18:35:45 +09002097 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002098 if (unlikely(ret == -EINPROGRESS))
2099 break;
2100 else if (unlikely(ret)) {
2101 ATH5K_ERR(sc, "error %d while processing queue %u\n",
2102 ret, txq->qnum);
2103 break;
2104 }
2105
Bruno Randolf76443952010-03-09 16:56:00 +09002106 sc->stats.tx_all_count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002107 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002108 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002109 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02002110
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002111 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
2112 PCI_DMA_TODEVICE);
2113
Johannes Berge6a98542008-10-21 12:40:02 +02002114 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002115 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02002116 struct ieee80211_tx_rate *r =
2117 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002118
2119 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02002120 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
2121 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002122 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02002123 r->idx = -1;
2124 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002125 }
2126 }
2127
Johannes Berge6a98542008-10-21 12:40:02 +02002128 /* count the successful attempt as well */
2129 info->status.rates[ts.ts_final_idx].count++;
2130
Bruno Randolfb47f4072008-03-05 18:35:45 +09002131 if (unlikely(ts.ts_status)) {
Bruno Randolf495391d2010-03-25 14:49:36 +09002132 sc->stats.ack_fail++;
Bruno Randolf76443952010-03-09 16:56:00 +09002133 if (ts.ts_status & AR5K_TXERR_FILT) {
Johannes Berge039fa42008-05-15 12:55:29 +02002134 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Bruno Randolf76443952010-03-09 16:56:00 +09002135 sc->stats.txerr_filt++;
2136 }
2137 if (ts.ts_status & AR5K_TXERR_XRETRY)
2138 sc->stats.txerr_retry++;
2139 if (ts.ts_status & AR5K_TXERR_FIFO)
2140 sc->stats.txerr_fifo++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002141 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02002142 info->flags |= IEEE80211_TX_STAT_ACK;
2143 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002144 }
2145
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002146 /*
2147 * Remove MAC header padding before giving the frame
2148 * back to mac80211.
2149 */
2150 ath5k_remove_padding(skb);
2151
Bruno Randolf604eead2010-03-09 16:55:17 +09002152 if (ts.ts_antenna > 0 && ts.ts_antenna < 5)
2153 sc->stats.antenna_tx[ts.ts_antenna]++;
2154 else
2155 sc->stats.antenna_tx[0]++; /* invalid */
2156
Johannes Berge039fa42008-05-15 12:55:29 +02002157 ieee80211_tx_status(sc->hw, skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002158
2159 spin_lock(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002160 list_move_tail(&bf->list, &sc->txbuf);
2161 sc->txbuf_len++;
2162 spin_unlock(&sc->txbuflock);
2163 }
2164 if (likely(list_empty(&txq->q)))
2165 txq->link = NULL;
2166 spin_unlock(&txq->lock);
2167 if (sc->txbuf_len > ATH_TXBUF / 5)
2168 ieee80211_wake_queues(sc->hw);
2169}
2170
2171static void
2172ath5k_tasklet_tx(unsigned long data)
2173{
Bob Copeland8784d2e2009-07-29 17:32:28 -04002174 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002175 struct ath5k_softc *sc = (void *)data;
2176
Bob Copeland8784d2e2009-07-29 17:32:28 -04002177 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
2178 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
2179 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002180}
2181
2182
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002183/*****************\
2184* Beacon handling *
2185\*****************/
2186
2187/*
2188 * Setup the beacon frame for transmit.
2189 */
2190static int
Johannes Berge039fa42008-05-15 12:55:29 +02002191ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002192{
2193 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002194 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002195 struct ath5k_hw *ah = sc->ah;
2196 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002197 int ret = 0;
2198 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002199 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002200 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002201
2202 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2203 PCI_DMA_TODEVICE);
2204 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2205 "skbaddr %llx\n", skb, skb->data, skb->len,
2206 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002207 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002208 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2209 return -EIO;
2210 }
2211
2212 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002213 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002214
2215 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002216 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002217 ds->ds_link = bf->daddr; /* self-linked */
2218 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002219 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002220 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002221
2222 /*
2223 * If we use multiple antennas on AP and use
2224 * the Sectored AP scenario, switch antenna every
2225 * 4 beacons to make sure everybody hears our AP.
2226 * When a client tries to associate, hw will keep
2227 * track of the tx antenna to be used for this client
2228 * automaticaly, based on ACKed packets.
2229 *
2230 * Note: AP still listens and transmits RTS on the
2231 * default antenna which is supposed to be an omni.
2232 *
2233 * Note2: On sectored scenarios it's possible to have
2234 * multiple antennas (1omni -the default- and 14 sectors)
2235 * so if we choose to actually support this mode we need
2236 * to allow user to set how many antennas we have and tweak
2237 * the code below to send beacons on all of them.
2238 */
2239 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2240 antenna = sc->bsent & 4 ? 2 : 1;
2241
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002242
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002243 /* FIXME: If we are in g mode and rate is a CCK rate
2244 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2245 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002246 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002247 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002248 ieee80211_get_hdrlen_from_skb(skb), padsize,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002249 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002250 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002251 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002252 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002253 if (ret)
2254 goto err_unmap;
2255
2256 return 0;
2257err_unmap:
2258 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2259 return ret;
2260}
2261
2262/*
2263 * Transmit a beacon frame at SWBA. Dynamic updates to the
2264 * frame contents are done as needed and the slot time is
2265 * also adjusted based on current state.
2266 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002267 * This is called from software irq context (beacontq or restq
2268 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002269 */
2270static void
2271ath5k_beacon_send(struct ath5k_softc *sc)
2272{
2273 struct ath5k_buf *bf = sc->bbuf;
2274 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002275 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002276
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002277 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002278
Johannes Berg05c914f2008-09-11 00:01:58 +02002279 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2280 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002281 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2282 return;
2283 }
2284 /*
2285 * Check if the previous beacon has gone out. If
2286 * not don't don't try to post another, skip this
2287 * period and wait for the next. Missed beacons
2288 * indicate a problem and should not occur. If we
2289 * miss too many consecutive beacons reset the device.
2290 */
2291 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2292 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002293 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002294 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002295 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002296 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002297 "stuck beacon time (%u missed)\n",
2298 sc->bmisscount);
2299 tasklet_schedule(&sc->restq);
2300 }
2301 return;
2302 }
2303 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002304 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002305 "resume beacon xmit after %u misses\n",
2306 sc->bmisscount);
2307 sc->bmisscount = 0;
2308 }
2309
2310 /*
2311 * Stop any current dma and put the new frame on the queue.
2312 * This should never fail since we check above that no frames
2313 * are still pending on the queue.
2314 */
2315 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002316 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002317 /* NB: hw still stops DMA, so proceed */
2318 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002319
Bob Copeland1071db82009-05-18 10:59:52 -04002320 /* refresh the beacon for AP mode */
2321 if (sc->opmode == NL80211_IFTYPE_AP)
2322 ath5k_beacon_update(sc->hw, sc->vif);
2323
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002324 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2325 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002326 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002327 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2328
Bob Copelandcec8db22009-07-04 12:59:51 -04002329 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2330 while (skb) {
2331 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2332 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2333 }
2334
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002335 sc->bsent++;
2336}
2337
2338
Bruno Randolf9804b982008-01-19 18:17:59 +09002339/**
2340 * ath5k_beacon_update_timers - update beacon timers
2341 *
2342 * @sc: struct ath5k_softc pointer we are operating on
2343 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2344 * beacon timer update based on the current HW TSF.
2345 *
2346 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2347 * of a received beacon or the current local hardware TSF and write it to the
2348 * beacon timer registers.
2349 *
2350 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002351 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002352 * when we otherwise know we have to update the timers, but we keep it in this
2353 * function to have it all together in one place.
2354 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002355static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002356ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002357{
2358 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002359 u32 nexttbtt, intval, hw_tu, bc_tu;
2360 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002361
2362 intval = sc->bintval & AR5K_BEACON_PERIOD;
2363 if (WARN_ON(!intval))
2364 return;
2365
Bruno Randolf9804b982008-01-19 18:17:59 +09002366 /* beacon TSF converted to TU */
2367 bc_tu = TSF_TO_TU(bc_tsf);
2368
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002369 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002370 hw_tsf = ath5k_hw_get_tsf64(ah);
2371 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002372
Bruno Randolf9804b982008-01-19 18:17:59 +09002373#define FUDGE 3
2374 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2375 if (bc_tsf == -1) {
2376 /*
2377 * no beacons received, called internally.
2378 * just need to refresh timers based on HW TSF.
2379 */
2380 nexttbtt = roundup(hw_tu + FUDGE, intval);
2381 } else if (bc_tsf == 0) {
2382 /*
2383 * no beacon received, probably called by ath5k_reset_tsf().
2384 * reset TSF to start with 0.
2385 */
2386 nexttbtt = intval;
2387 intval |= AR5K_BEACON_RESET_TSF;
2388 } else if (bc_tsf > hw_tsf) {
2389 /*
2390 * beacon received, SW merge happend but HW TSF not yet updated.
2391 * not possible to reconfigure timers yet, but next time we
2392 * receive a beacon with the same BSSID, the hardware will
2393 * automatically update the TSF and then we need to reconfigure
2394 * the timers.
2395 */
2396 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2397 "need to wait for HW TSF sync\n");
2398 return;
2399 } else {
2400 /*
2401 * most important case for beacon synchronization between STA.
2402 *
2403 * beacon received and HW TSF has been already updated by HW.
2404 * update next TBTT based on the TSF of the beacon, but make
2405 * sure it is ahead of our local TSF timer.
2406 */
2407 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2408 }
2409#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002410
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002411 sc->nexttbtt = nexttbtt;
2412
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002413 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002414 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002415
2416 /*
2417 * debugging output last in order to preserve the time critical aspect
2418 * of this function
2419 */
2420 if (bc_tsf == -1)
2421 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2422 "reconfigured timers based on HW TSF\n");
2423 else if (bc_tsf == 0)
2424 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2425 "reset HW TSF and timers\n");
2426 else
2427 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2428 "updated timers based on beacon TSF\n");
2429
2430 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002431 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2432 (unsigned long long) bc_tsf,
2433 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002434 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2435 intval & AR5K_BEACON_PERIOD,
2436 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2437 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002438}
2439
2440
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002441/**
2442 * ath5k_beacon_config - Configure the beacon queues and interrupts
2443 *
2444 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002445 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002446 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002447 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002448 */
2449static void
2450ath5k_beacon_config(struct ath5k_softc *sc)
2451{
2452 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002453 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002454
Bob Copeland21800492009-07-04 12:59:52 -04002455 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002456 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002457 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002458
Bob Copeland21800492009-07-04 12:59:52 -04002459 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002460 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002461 * In IBSS mode we use a self-linked tx descriptor and let the
2462 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002463 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002464 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002465 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002466 */
2467 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002468
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002469 sc->imask |= AR5K_INT_SWBA;
2470
Jiri Slabyda966bc2008-10-12 22:54:10 +02002471 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002472 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002473 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002474 } else
2475 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002476 } else {
2477 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002478 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002479
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002480 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002481 mmiowb();
2482 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002483}
2484
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002485static void ath5k_tasklet_beacon(unsigned long data)
2486{
2487 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2488
2489 /*
2490 * Software beacon alert--time to send a beacon.
2491 *
2492 * In IBSS mode we use this interrupt just to
2493 * keep track of the next TBTT (target beacon
2494 * transmission time) in order to detect wether
2495 * automatic TSF updates happened.
2496 */
2497 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2498 /* XXX: only if VEOL suppported */
2499 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2500 sc->nexttbtt += sc->bintval;
2501 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2502 "SWBA nexttbtt: %x hw_tu: %x "
2503 "TSF: %llx\n",
2504 sc->nexttbtt,
2505 TSF_TO_TU(tsf),
2506 (unsigned long long) tsf);
2507 } else {
2508 spin_lock(&sc->block);
2509 ath5k_beacon_send(sc);
2510 spin_unlock(&sc->block);
2511 }
2512}
2513
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002514
2515/********************\
2516* Interrupt handling *
2517\********************/
2518
2519static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002520ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002521{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002522 struct ath5k_hw *ah = sc->ah;
2523 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002524
2525 mutex_lock(&sc->lock);
2526
2527 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2528
2529 /*
2530 * Stop anything previously setup. This is safe
2531 * no matter this is the first time through or not.
2532 */
2533 ath5k_stop_locked(sc);
2534
2535 /*
2536 * The basic interface to setting the hardware in a good
2537 * state is ``reset''. On return the hardware is known to
2538 * be powered up and with interrupts disabled. This must
2539 * be followed by initialization of the appropriate bits
2540 * and then setup of the interrupt mask.
2541 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002542 sc->curchan = sc->hw->conf.channel;
2543 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002544 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2545 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Bruno Randolf2111ac02010-04-02 18:44:08 +09002546 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2547
Bob Copeland209d889b2009-05-07 08:09:08 -04002548 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002549 if (ret)
2550 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002551
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002552 ath5k_rfkill_hw_start(ah);
2553
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002554 /*
2555 * Reset the key cache since some parts do not reset the
2556 * contents on initial power up or resume from suspend.
2557 */
2558 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2559 ath5k_hw_reset_key(ah, i);
2560
Bruno Randolf0edc9a62010-04-12 16:38:47 +09002561 ath5k_hw_set_ack_bitrate_high(ah, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002562 ret = 0;
2563done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002564 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002565 mutex_unlock(&sc->lock);
2566 return ret;
2567}
2568
2569static int
2570ath5k_stop_locked(struct ath5k_softc *sc)
2571{
2572 struct ath5k_hw *ah = sc->ah;
2573
2574 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2575 test_bit(ATH_STAT_INVALID, sc->status));
2576
2577 /*
2578 * Shutdown the hardware and driver:
2579 * stop output from above
2580 * disable interrupts
2581 * turn off timers
2582 * turn off the radio
2583 * clear transmit machinery
2584 * clear receive machinery
2585 * drain and release tx queues
2586 * reclaim beacon resources
2587 * power down hardware
2588 *
2589 * Note that some of this work is not possible if the
2590 * hardware is gone (invalid).
2591 */
2592 ieee80211_stop_queues(sc->hw);
2593
2594 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002595 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002596 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002597 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002598 }
2599 ath5k_txq_cleanup(sc);
2600 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2601 ath5k_rx_stop(sc);
2602 ath5k_hw_phy_disable(ah);
2603 } else
2604 sc->rxlink = NULL;
2605
2606 return 0;
2607}
2608
2609/*
2610 * Stop the device, grabbing the top-level lock to protect
2611 * against concurrent entry through ath5k_init (which can happen
2612 * if another thread does a system call and the thread doing the
2613 * stop is preempted).
2614 */
2615static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002616ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002617{
2618 int ret;
2619
2620 mutex_lock(&sc->lock);
2621 ret = ath5k_stop_locked(sc);
2622 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2623 /*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03002624 * Don't set the card in full sleep mode!
2625 *
2626 * a) When the device is in this state it must be carefully
2627 * woken up or references to registers in the PCI clock
2628 * domain may freeze the bus (and system). This varies
2629 * by chip and is mostly an issue with newer parts
2630 * (madwifi sources mentioned srev >= 0x78) that go to
2631 * sleep more quickly.
2632 *
2633 * b) On older chips full sleep results a weird behaviour
2634 * during wakeup. I tested various cards with srev < 0x78
2635 * and they don't wake up after module reload, a second
2636 * module reload is needed to bring the card up again.
2637 *
2638 * Until we figure out what's going on don't enable
2639 * full chip reset on any chip (this is what Legacy HAL
2640 * and Sam's HAL do anyway). Instead Perform a full reset
2641 * on the device (same as initial state after attach) and
2642 * leave it idle (keep MAC/BB on warm reset) */
2643 ret = ath5k_hw_on_hold(sc->ah);
2644
2645 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2646 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002647 }
2648 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002649
Jiri Slaby274c7c32008-07-15 17:44:20 +02002650 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002651 mutex_unlock(&sc->lock);
2652
Jiri Slaby10488f82008-07-15 17:44:19 +02002653 tasklet_kill(&sc->rxtq);
2654 tasklet_kill(&sc->txtq);
2655 tasklet_kill(&sc->restq);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002656 tasklet_kill(&sc->calib);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002657 tasklet_kill(&sc->beacontq);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002658 tasklet_kill(&sc->ani_tasklet);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002659
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002660 ath5k_rfkill_hw_stop(sc->ah);
2661
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002662 return ret;
2663}
2664
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002665static void
2666ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2667{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002668 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
2669 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
2670 /* run ANI only when full calibration is not active */
2671 ah->ah_cal_next_ani = jiffies +
2672 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2673 tasklet_schedule(&ah->ah_sc->ani_tasklet);
2674
2675 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002676 ah->ah_cal_next_full = jiffies +
2677 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2678 tasklet_schedule(&ah->ah_sc->calib);
2679 }
2680 /* we could use SWI to generate enough interrupts to meet our
2681 * calibration interval requirements, if necessary:
2682 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2683}
2684
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002685static irqreturn_t
2686ath5k_intr(int irq, void *dev_id)
2687{
2688 struct ath5k_softc *sc = dev_id;
2689 struct ath5k_hw *ah = sc->ah;
2690 enum ath5k_int status;
2691 unsigned int counter = 1000;
2692
2693 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2694 !ath5k_hw_is_intr_pending(ah)))
2695 return IRQ_NONE;
2696
2697 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002698 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2699 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2700 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002701 if (unlikely(status & AR5K_INT_FATAL)) {
2702 /*
2703 * Fatal errors are unrecoverable.
2704 * Typically these are caused by DMA errors.
2705 */
2706 tasklet_schedule(&sc->restq);
2707 } else if (unlikely(status & AR5K_INT_RXORN)) {
Bruno Randolf87d77c42010-04-12 16:38:52 +09002708 /*
2709 * Receive buffers are full. Either the bus is busy or
2710 * the CPU is not fast enough to process all received
2711 * frames.
2712 * Older chipsets need a reset to come out of this
2713 * condition, but we treat it as RX for newer chips.
2714 * We don't know exactly which versions need a reset -
2715 * this guess is copied from the HAL.
2716 */
2717 sc->stats.rxorn_intr++;
2718 if (ah->ah_mac_srev < AR5K_SREV_AR5212)
2719 tasklet_schedule(&sc->restq);
2720 else
2721 tasklet_schedule(&sc->rxtq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002722 } else {
2723 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002724 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002725 }
2726 if (status & AR5K_INT_RXEOL) {
2727 /*
2728 * NB: the hardware should re-read the link when
2729 * RXE bit is written, but it doesn't work at
2730 * least on older hardware revs.
2731 */
2732 sc->rxlink = NULL;
2733 }
2734 if (status & AR5K_INT_TXURN) {
2735 /* bump tx trigger level */
2736 ath5k_hw_update_tx_triglevel(ah, true);
2737 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002738 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002739 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002740 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2741 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002742 tasklet_schedule(&sc->txtq);
2743 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002744 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002745 }
2746 if (status & AR5K_INT_MIB) {
Bruno Randolf2111ac02010-04-02 18:44:08 +09002747 sc->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002748 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002749 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002750 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002751 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002752 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002753
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002754 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002755 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002756
2757 if (unlikely(!counter))
2758 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2759
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002760 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002761
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002762 return IRQ_HANDLED;
2763}
2764
2765static void
2766ath5k_tasklet_reset(unsigned long data)
2767{
2768 struct ath5k_softc *sc = (void *)data;
2769
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002770 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002771}
2772
2773/*
2774 * Periodically recalibrate the PHY to account
2775 * for temperature/environment changes.
2776 */
2777static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002778ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002779{
2780 struct ath5k_softc *sc = (void *)data;
2781 struct ath5k_hw *ah = sc->ah;
2782
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002783 /* Only full calibration for now */
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002784 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002785
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002786 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002787 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2788 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002789
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002790 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002791 /*
2792 * Rfgain is out of bounds, reset the chip
2793 * to load new gain values.
2794 */
2795 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Bob Copeland6b5d1172010-04-07 23:55:57 -04002796 ath5k_reset(sc, sc->curchan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002797 }
2798 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2799 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002800 ieee80211_frequency_to_channel(
2801 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002802
Bruno Randolf0e8e02d2010-05-19 10:31:05 +09002803 /* Noise floor calibration interrupts rx/tx path while I/Q calibration
Bruno Randolfafe86282010-05-19 10:31:10 +09002804 * doesn't. We stop the queues so that calibration doesn't interfere
2805 * with TX and don't run it as often */
2806 if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
2807 ah->ah_cal_next_nf = jiffies +
2808 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
2809 ieee80211_stop_queues(sc->hw);
2810 ath5k_hw_update_noise_floor(ah);
2811 ieee80211_wake_queues(sc->hw);
2812 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002813
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002814 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002815}
2816
2817
Bruno Randolf2111ac02010-04-02 18:44:08 +09002818static void
2819ath5k_tasklet_ani(unsigned long data)
2820{
2821 struct ath5k_softc *sc = (void *)data;
2822 struct ath5k_hw *ah = sc->ah;
2823
2824 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2825 ath5k_ani_calibration(ah);
2826 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002827}
2828
2829
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002830/********************\
2831* Mac80211 functions *
2832\********************/
2833
2834static int
Johannes Berge039fa42008-05-15 12:55:29 +02002835ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002836{
2837 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002838
2839 return ath5k_tx_queue(hw, skb, sc->txq);
2840}
2841
2842static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2843 struct ath5k_txq *txq)
2844{
2845 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002846 struct ath5k_buf *bf;
2847 unsigned long flags;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002848 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002849
2850 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2851
Johannes Berg05c914f2008-09-11 00:01:58 +02002852 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002853 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2854
2855 /*
2856 * the hardware expects the header padded to 4 byte boundaries
2857 * if this is not the case we add the padding after the header
2858 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002859 padsize = ath5k_add_padding(skb);
2860 if (padsize < 0) {
2861 ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
2862 " headroom to pad");
2863 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002864 }
2865
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002866 spin_lock_irqsave(&sc->txbuflock, flags);
2867 if (list_empty(&sc->txbuf)) {
2868 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2869 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002870 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002871 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002872 }
2873 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2874 list_del(&bf->list);
2875 sc->txbuf_len--;
2876 if (list_empty(&sc->txbuf))
2877 ieee80211_stop_queues(hw);
2878 spin_unlock_irqrestore(&sc->txbuflock, flags);
2879
2880 bf->skb = skb;
2881
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002882 if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002883 bf->skb = NULL;
2884 spin_lock_irqsave(&sc->txbuflock, flags);
2885 list_add_tail(&bf->list, &sc->txbuf);
2886 sc->txbuf_len++;
2887 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002888 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002889 }
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002890 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002891
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002892drop_packet:
2893 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002894 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002895}
2896
Bob Copeland209d889b2009-05-07 08:09:08 -04002897/*
2898 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2899 * and change to the given channel.
2900 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002901static int
Bob Copeland209d889b2009-05-07 08:09:08 -04002902ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002903{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002904 struct ath5k_hw *ah = sc->ah;
2905 int ret;
2906
2907 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002908
Bob Copeland209d889b2009-05-07 08:09:08 -04002909 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002910 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002911 ath5k_txq_cleanup(sc);
2912 ath5k_rx_stop(sc);
Bob Copeland209d889b2009-05-07 08:09:08 -04002913
2914 sc->curchan = chan;
2915 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002916 }
Bob Copeland33554432009-07-04 21:03:13 -04002917 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002918 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002919 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2920 goto err;
2921 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002922
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002923 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002924 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002925 ATH5K_ERR(sc, "can't start recv logic\n");
2926 goto err;
2927 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002928
Bruno Randolf2111ac02010-04-02 18:44:08 +09002929 ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
2930
Bruno Randolfac559522010-05-19 10:30:55 +09002931 ah->ah_cal_next_full = jiffies;
2932 ah->ah_cal_next_ani = jiffies;
Bruno Randolfafe86282010-05-19 10:31:10 +09002933 ah->ah_cal_next_nf = jiffies;
2934
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002935 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002936 * Change channels and update the h/w rate map if we're switching;
2937 * e.g. 11a to 11b/g.
2938 *
2939 * We may be doing a reset in response to an ioctl that changes the
2940 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002941 *
2942 * XXX needed?
2943 */
2944/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002945
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002946 ath5k_beacon_config(sc);
2947 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002948
2949 return 0;
2950err:
2951 return ret;
2952}
2953
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002954static int
2955ath5k_reset_wake(struct ath5k_softc *sc)
2956{
2957 int ret;
2958
Bob Copeland209d889b2009-05-07 08:09:08 -04002959 ret = ath5k_reset(sc, sc->curchan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002960 if (!ret)
2961 ieee80211_wake_queues(sc->hw);
2962
2963 return ret;
2964}
2965
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002966static int ath5k_start(struct ieee80211_hw *hw)
2967{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002968 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002969}
2970
2971static void ath5k_stop(struct ieee80211_hw *hw)
2972{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002973 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002974}
2975
2976static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01002977 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002978{
2979 struct ath5k_softc *sc = hw->priv;
2980 int ret;
2981
2982 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002983 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002984 ret = 0;
2985 goto end;
2986 }
2987
Johannes Berg1ed32e42009-12-23 13:15:45 +01002988 sc->vif = vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002989
Johannes Berg1ed32e42009-12-23 13:15:45 +01002990 switch (vif->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002991 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002992 case NL80211_IFTYPE_STATION:
2993 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002994 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002995 case NL80211_IFTYPE_MONITOR:
Johannes Berg1ed32e42009-12-23 13:15:45 +01002996 sc->opmode = vif->type;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002997 break;
2998 default:
2999 ret = -EOPNOTSUPP;
3000 goto end;
3001 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02003002
Bruno Randolfccfe5552010-03-09 16:55:38 +09003003 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", sc->opmode);
3004
Johannes Berg1ed32e42009-12-23 13:15:45 +01003005 ath5k_hw_set_lladdr(sc->ah, vif->addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04003006 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02003007
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003008 ret = 0;
3009end:
3010 mutex_unlock(&sc->lock);
3011 return ret;
3012}
3013
3014static void
3015ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01003016 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003017{
3018 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05003019 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003020
3021 mutex_lock(&sc->lock);
Johannes Berg1ed32e42009-12-23 13:15:45 +01003022 if (sc->vif != vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003023 goto end;
3024
Bob Copeland0e149cf2008-11-17 23:40:38 -05003025 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01003026 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003027end:
3028 mutex_unlock(&sc->lock);
3029}
3030
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05003031/*
3032 * TODO: Phy disable/diversity etc
3033 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003034static int
Johannes Berge8975582008-10-09 12:18:51 +02003035ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003036{
3037 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04003038 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02003039 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003040 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05003041
3042 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003043
Joerg Alberte30eb4a2009-08-05 01:52:07 +02003044 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
3045 ret = ath5k_chan_set(sc, conf->channel);
3046 if (ret < 0)
3047 goto unlock;
3048 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003049
Nick Kossifidisa0823812009-04-30 15:55:44 -04003050 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
3051 (sc->power_level != conf->power_level)) {
3052 sc->power_level = conf->power_level;
3053
3054 /* Half dB steps */
3055 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
3056 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003057
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003058 /* TODO:
3059 * 1) Move this on config_interface and handle each case
3060 * separately eg. when we have only one STA vif, use
3061 * AR5K_ANTMODE_SINGLE_AP
3062 *
3063 * 2) Allow the user to change antenna mode eg. when only
3064 * one antenna is present
3065 *
3066 * 3) Allow the user to set default/tx antenna when possible
3067 *
3068 * 4) Default mode should handle 90% of the cases, together
3069 * with fixed a/b and single AP modes we should be able to
3070 * handle 99%. Sectored modes are extreme cases and i still
3071 * haven't found a usage for them. If we decide to support them,
3072 * then we must allow the user to set how many tx antennas we
3073 * have available
3074 */
Bruno Randolfcaec9112010-03-09 16:55:28 +09003075 ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
Bob Copelandbe009372009-01-22 08:44:16 -05003076
John W. Linville55aa4e02009-05-25 21:28:47 +02003077unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05003078 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02003079 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003080}
3081
Johannes Berg3ac64be2009-08-17 16:16:53 +02003082static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
Jiri Pirko22bedad32010-04-01 21:22:57 +00003083 struct netdev_hw_addr_list *mc_list)
Johannes Berg3ac64be2009-08-17 16:16:53 +02003084{
3085 u32 mfilt[2], val;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003086 u8 pos;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003087 struct netdev_hw_addr *ha;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003088
3089 mfilt[0] = 0;
3090 mfilt[1] = 1;
3091
Jiri Pirko22bedad32010-04-01 21:22:57 +00003092 netdev_hw_addr_list_for_each(ha, mc_list) {
Johannes Berg3ac64be2009-08-17 16:16:53 +02003093 /* calculate XOR of eight 6-bit values */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003094 val = get_unaligned_le32(ha->addr + 0);
Johannes Berg3ac64be2009-08-17 16:16:53 +02003095 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003096 val = get_unaligned_le32(ha->addr + 3);
Johannes Berg3ac64be2009-08-17 16:16:53 +02003097 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
3098 pos &= 0x3f;
3099 mfilt[pos / 32] |= (1 << (pos % 32));
3100 /* XXX: we might be able to just do this instead,
3101 * but not sure, needs testing, if we do use this we'd
3102 * neet to inform below to not reset the mcast */
3103 /* ath5k_hw_set_mcast_filterindex(ah,
Jiri Pirko22bedad32010-04-01 21:22:57 +00003104 * ha->addr[5]); */
Johannes Berg3ac64be2009-08-17 16:16:53 +02003105 }
3106
3107 return ((u64)(mfilt[1]) << 32) | mfilt[0];
3108}
3109
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003110#define SUPPORTED_FIF_FLAGS \
3111 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
3112 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
3113 FIF_BCN_PRBRESP_PROMISC
3114/*
3115 * o always accept unicast, broadcast, and multicast traffic
3116 * o multicast traffic for all BSSIDs will be enabled if mac80211
3117 * says it should be
3118 * o maintain current state of phy ofdm or phy cck error reception.
3119 * If the hardware detects any of these type of errors then
3120 * ath5k_hw_get_rx_filter() will pass to us the respective
3121 * hardware filters to be able to receive these type of frames.
3122 * o probe request frames are accepted only when operating in
3123 * hostap, adhoc, or monitor modes
3124 * o enable promiscuous mode according to the interface state
3125 * o accept beacons:
3126 * - when operating in adhoc mode so the 802.11 layer creates
3127 * node table entries for peers,
3128 * - when operating in station mode for collecting rssi data when
3129 * the station is otherwise quiet, or
3130 * - when scanning
3131 */
3132static void ath5k_configure_filter(struct ieee80211_hw *hw,
3133 unsigned int changed_flags,
3134 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02003135 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003136{
3137 struct ath5k_softc *sc = hw->priv;
3138 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003139 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003140
Bob Copeland56d1de02009-08-24 23:00:30 -04003141 mutex_lock(&sc->lock);
3142
Johannes Berg3ac64be2009-08-17 16:16:53 +02003143 mfilt[0] = multicast;
3144 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003145
3146 /* Only deal with supported flags */
3147 changed_flags &= SUPPORTED_FIF_FLAGS;
3148 *new_flags &= SUPPORTED_FIF_FLAGS;
3149
3150 /* If HW detects any phy or radar errors, leave those filters on.
3151 * Also, always enable Unicast, Broadcasts and Multicast
3152 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
3153 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
3154 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
3155 AR5K_RX_FILTER_MCAST);
3156
3157 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
3158 if (*new_flags & FIF_PROMISC_IN_BSS) {
3159 rfilt |= AR5K_RX_FILTER_PROM;
3160 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003161 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003162 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003163 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003164 }
3165
3166 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
3167 if (*new_flags & FIF_ALLMULTI) {
3168 mfilt[0] = ~0;
3169 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003170 }
3171
3172 /* This is the best we can do */
3173 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
3174 rfilt |= AR5K_RX_FILTER_PHYERR;
3175
3176 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
3177 * and probes for any BSSID, this needs testing */
3178 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
3179 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
3180
3181 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
3182 * set we should only pass on control frames for this
3183 * station. This needs testing. I believe right now this
3184 * enables *all* control frames, which is OK.. but
3185 * but we should see if we can improve on granularity */
3186 if (*new_flags & FIF_CONTROL)
3187 rfilt |= AR5K_RX_FILTER_CONTROL;
3188
3189 /* Additional settings per mode -- this is per ath5k */
3190
3191 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
3192
Bob Copeland56d1de02009-08-24 23:00:30 -04003193 switch (sc->opmode) {
3194 case NL80211_IFTYPE_MESH_POINT:
3195 case NL80211_IFTYPE_MONITOR:
3196 rfilt |= AR5K_RX_FILTER_CONTROL |
3197 AR5K_RX_FILTER_BEACON |
3198 AR5K_RX_FILTER_PROBEREQ |
3199 AR5K_RX_FILTER_PROM;
3200 break;
3201 case NL80211_IFTYPE_AP:
3202 case NL80211_IFTYPE_ADHOC:
3203 rfilt |= AR5K_RX_FILTER_PROBEREQ |
3204 AR5K_RX_FILTER_BEACON;
3205 break;
3206 case NL80211_IFTYPE_STATION:
3207 if (sc->assoc)
3208 rfilt |= AR5K_RX_FILTER_BEACON;
3209 default:
3210 break;
3211 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003212
3213 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07003214 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003215
3216 /* Set multicast bits */
3217 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
3218 /* Set the cached hw filter flags, this will alter actually
3219 * be set in HW */
3220 sc->filter_flags = rfilt;
Bob Copeland56d1de02009-08-24 23:00:30 -04003221
3222 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003223}
3224
3225static int
3226ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003227 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3228 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003229{
3230 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003231 struct ath5k_hw *ah = sc->ah;
3232 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003233 int ret = 0;
3234
Bob Copeland9ad9a262008-10-29 08:30:54 -04003235 if (modparam_nohwcrypt)
3236 return -EOPNOTSUPP;
3237
Bob Copeland65b5a692009-07-13 21:57:39 -04003238 if (sc->opmode == NL80211_IFTYPE_AP)
3239 return -EOPNOTSUPP;
3240
John Daiker0bbac082008-10-17 12:16:00 -07003241 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003242 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003243 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003244 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003245 case ALG_CCMP:
Bob Copeland1c818742009-08-24 23:00:33 -04003246 if (sc->ah->ah_aes_support)
3247 break;
3248
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003249 return -EOPNOTSUPP;
3250 default:
3251 WARN_ON(1);
3252 return -EINVAL;
3253 }
3254
3255 mutex_lock(&sc->lock);
3256
3257 switch (cmd) {
3258 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003259 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3260 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003261 if (ret) {
3262 ATH5K_ERR(sc, "can't set the key\n");
3263 goto unlock;
3264 }
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003265 __set_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003266 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003267 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3268 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003269 break;
3270 case DISABLE_KEY:
3271 ath5k_hw_reset_key(sc->ah, key->keyidx);
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003272 __clear_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003273 break;
3274 default:
3275 ret = -EINVAL;
3276 goto unlock;
3277 }
3278
3279unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003280 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003281 mutex_unlock(&sc->lock);
3282 return ret;
3283}
3284
3285static int
3286ath5k_get_stats(struct ieee80211_hw *hw,
3287 struct ieee80211_low_level_stats *stats)
3288{
3289 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003290
3291 /* Force update */
Bruno Randolf495391d2010-03-25 14:49:36 +09003292 ath5k_hw_update_mib_counters(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003293
Bruno Randolf495391d2010-03-25 14:49:36 +09003294 stats->dot11ACKFailureCount = sc->stats.ack_fail;
3295 stats->dot11RTSFailureCount = sc->stats.rts_fail;
3296 stats->dot11RTSSuccessCount = sc->stats.rts_ok;
3297 stats->dot11FCSErrorCount = sc->stats.fcs_error;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003298
3299 return 0;
3300}
3301
Holger Schurig55ee82b2010-04-19 10:24:22 +02003302static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
3303 struct survey_info *survey)
3304{
3305 struct ath5k_softc *sc = hw->priv;
3306 struct ieee80211_conf *conf = &hw->conf;
3307
3308 if (idx != 0)
3309 return -ENOENT;
3310
3311 survey->channel = conf->channel;
3312 survey->filled = SURVEY_INFO_NOISE_DBM;
3313 survey->noise = sc->ah->ah_noise_floor;
3314
3315 return 0;
3316}
3317
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003318static u64
3319ath5k_get_tsf(struct ieee80211_hw *hw)
3320{
3321 struct ath5k_softc *sc = hw->priv;
3322
3323 return ath5k_hw_get_tsf64(sc->ah);
3324}
3325
3326static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003327ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3328{
3329 struct ath5k_softc *sc = hw->priv;
3330
3331 ath5k_hw_set_tsf64(sc->ah, tsf);
3332}
3333
3334static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003335ath5k_reset_tsf(struct ieee80211_hw *hw)
3336{
3337 struct ath5k_softc *sc = hw->priv;
3338
Bruno Randolf9804b982008-01-19 18:17:59 +09003339 /*
3340 * in IBSS mode we need to update the beacon timers too.
3341 * this will also reset the TSF if we call it with 0
3342 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003343 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003344 ath5k_beacon_update_timers(sc, 0);
3345 else
3346 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003347}
3348
Bob Copeland1071db82009-05-18 10:59:52 -04003349/*
3350 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3351 * this is called only once at config_bss time, for AP we do it every
3352 * SWBA interrupt so that the TIM will reflect buffered frames.
3353 *
3354 * Called with the beacon lock.
3355 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003356static int
Bob Copeland1071db82009-05-18 10:59:52 -04003357ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003358{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003359 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003360 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003361 struct sk_buff *skb;
3362
3363 if (WARN_ON(!vif)) {
3364 ret = -EINVAL;
3365 goto out;
3366 }
3367
3368 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003369
3370 if (!skb) {
3371 ret = -ENOMEM;
3372 goto out;
3373 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003374
3375 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3376
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003377 ath5k_txbuf_free(sc, sc->bbuf);
3378 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003379 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003380 if (ret)
3381 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003382out:
3383 return ret;
3384}
3385
Martin Xu02969b32008-11-24 10:49:27 +08003386static void
3387set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3388{
3389 struct ath5k_softc *sc = hw->priv;
3390 struct ath5k_hw *ah = sc->ah;
3391 u32 rfilt;
3392 rfilt = ath5k_hw_get_rx_filter(ah);
3393 if (enable)
3394 rfilt |= AR5K_RX_FILTER_BEACON;
3395 else
3396 rfilt &= ~AR5K_RX_FILTER_BEACON;
3397 ath5k_hw_set_rx_filter(ah, rfilt);
3398 sc->filter_flags = rfilt;
3399}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003400
Martin Xu02969b32008-11-24 10:49:27 +08003401static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3402 struct ieee80211_vif *vif,
3403 struct ieee80211_bss_conf *bss_conf,
3404 u32 changes)
3405{
3406 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003407 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003408 struct ath_common *common = ath5k_hw_common(ah);
Bob Copeland21800492009-07-04 12:59:52 -04003409 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003410
3411 mutex_lock(&sc->lock);
3412 if (WARN_ON(sc->vif != vif))
3413 goto unlock;
3414
3415 if (changes & BSS_CHANGED_BSSID) {
3416 /* Cache for later use during resets */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003417 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003418 common->curaid = 0;
Luis R. Rodriguezbe5d6b72009-10-06 20:44:31 -04003419 ath5k_hw_set_associd(ah);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003420 mmiowb();
3421 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003422
3423 if (changes & BSS_CHANGED_BEACON_INT)
3424 sc->bintval = bss_conf->beacon_int;
3425
Martin Xu02969b32008-11-24 10:49:27 +08003426 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003427 sc->assoc = bss_conf->assoc;
3428 if (sc->opmode == NL80211_IFTYPE_STATION)
3429 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003430 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3431 AR5K_LED_ASSOC : AR5K_LED_INIT);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003432 if (bss_conf->assoc) {
3433 ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
3434 "Bss Info ASSOC %d, bssid: %pM\n",
3435 bss_conf->aid, common->curbssid);
3436 common->curaid = bss_conf->aid;
3437 ath5k_hw_set_associd(ah);
3438 /* Once ANI is available you would start it here */
3439 }
Martin Xu02969b32008-11-24 10:49:27 +08003440 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003441
Bob Copeland21800492009-07-04 12:59:52 -04003442 if (changes & BSS_CHANGED_BEACON) {
3443 spin_lock_irqsave(&sc->block, flags);
3444 ath5k_beacon_update(hw, vif);
3445 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003446 }
3447
Bob Copeland21800492009-07-04 12:59:52 -04003448 if (changes & BSS_CHANGED_BEACON_ENABLED)
3449 sc->enable_beacon = bss_conf->enable_beacon;
3450
3451 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3452 BSS_CHANGED_BEACON_INT))
3453 ath5k_beacon_config(sc);
3454
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003455 unlock:
3456 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003457}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003458
3459static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3460{
3461 struct ath5k_softc *sc = hw->priv;
3462 if (!sc->assoc)
3463 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3464}
3465
3466static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3467{
3468 struct ath5k_softc *sc = hw->priv;
3469 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3470 AR5K_LED_ASSOC : AR5K_LED_INIT);
3471}
Lukáš Turek6e08d222009-12-21 22:50:51 +01003472
3473/**
3474 * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
3475 *
3476 * @hw: struct ieee80211_hw pointer
3477 * @coverage_class: IEEE 802.11 coverage class number
3478 *
3479 * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
3480 * coverage class. The values are persistent, they are restored after device
3481 * reset.
3482 */
3483static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
3484{
3485 struct ath5k_softc *sc = hw->priv;
3486
3487 mutex_lock(&sc->lock);
3488 ath5k_hw_set_coverage_class(sc->ah, coverage_class);
3489 mutex_unlock(&sc->lock);
3490}