blob: f95a56ca936e40fcb02b9a34fe76ee2f0a34f90f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Laurent Pincharte095ee62017-01-11 16:43:34 +0200104struct plat_sci_reg {
105 u8 offset, size;
106};
107
108struct sci_port_params {
109 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200110 unsigned int fifosize;
111 unsigned int overrun_reg;
112 unsigned int overrun_mask;
113 unsigned int sampling_rate_mask;
114 unsigned int error_mask;
115 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200116};
117
Paul Mundte108b2c2006-09-27 16:32:13 +0900118struct sci_port {
119 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Paul Mundtce6738b2011-01-19 15:24:40 +0900121 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200122 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200123 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100124 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900125 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200126 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900127
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100128 /* Clocks */
129 struct clk *clks[SCI_NUM_CLKS];
130 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900131
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100132 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900133 char *irqstr[SCIx_NR_IRQS];
134
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900135 struct dma_chan *chan_tx;
136 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900137
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900138#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 dma_cookie_t cookie_tx;
140 dma_cookie_t cookie_rx[2];
141 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200142 dma_addr_t tx_dma_addr;
143 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900144 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200145 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900147 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900148 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000149 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150#endif
Ulrich Hecht03940372017-02-03 11:38:18 +0100151 unsigned int rx_frame;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100152 int rx_trigger;
Ulrich Hecht03940372017-02-03 11:38:18 +0100153 struct timer_list rx_fifo_timer;
154 int rx_fifo_timeout;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200155
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200156 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200157 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900158};
159
Paul Mundte108b2c2006-09-27 16:32:13 +0900160#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
161
162static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163static struct uart_driver sci_uart_driver;
164
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900165static inline struct sci_port *
166to_sci_port(struct uart_port *uart)
167{
168 return container_of(uart, struct sci_port, port);
169}
170
Laurent Pincharte095ee62017-01-11 16:43:34 +0200171static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900172 /*
173 * Common SCI definitions, dependent on the port's regshift
174 * value.
175 */
176 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200177 .regs = {
178 [SCSMR] = { 0x00, 8 },
179 [SCBRR] = { 0x01, 8 },
180 [SCSCR] = { 0x02, 8 },
181 [SCxTDR] = { 0x03, 8 },
182 [SCxSR] = { 0x04, 8 },
183 [SCxRDR] = { 0x05, 8 },
184 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200185 .fifosize = 1,
186 .overrun_reg = SCxSR,
187 .overrun_mask = SCI_ORER,
188 .sampling_rate_mask = SCI_SR(32),
189 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
190 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900191 },
192
193 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200194 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900195 */
196 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200197 .regs = {
198 [SCSMR] = { 0x00, 8 },
199 [SCBRR] = { 0x02, 8 },
200 [SCSCR] = { 0x04, 8 },
201 [SCxTDR] = { 0x06, 8 },
202 [SCxSR] = { 0x08, 16 },
203 [SCxRDR] = { 0x0a, 8 },
204 [SCFCR] = { 0x0c, 8 },
205 [SCFDR] = { 0x0e, 16 },
206 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200207 .fifosize = 1,
208 .overrun_reg = SCxSR,
209 .overrun_mask = SCI_ORER,
210 .sampling_rate_mask = SCI_SR(32),
211 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
212 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900213 },
214
215 /*
216 * Common SCIFA definitions.
217 */
218 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200219 .regs = {
220 [SCSMR] = { 0x00, 16 },
221 [SCBRR] = { 0x04, 8 },
222 [SCSCR] = { 0x08, 16 },
223 [SCxTDR] = { 0x20, 8 },
224 [SCxSR] = { 0x14, 16 },
225 [SCxRDR] = { 0x24, 8 },
226 [SCFCR] = { 0x18, 16 },
227 [SCFDR] = { 0x1c, 16 },
228 [SCPCR] = { 0x30, 16 },
229 [SCPDR] = { 0x34, 16 },
230 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200231 .fifosize = 64,
232 .overrun_reg = SCxSR,
233 .overrun_mask = SCIFA_ORER,
234 .sampling_rate_mask = SCI_SR_SCIFAB,
235 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
236 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900237 },
238
239 /*
240 * Common SCIFB definitions.
241 */
242 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200243 .regs = {
244 [SCSMR] = { 0x00, 16 },
245 [SCBRR] = { 0x04, 8 },
246 [SCSCR] = { 0x08, 16 },
247 [SCxTDR] = { 0x40, 8 },
248 [SCxSR] = { 0x14, 16 },
249 [SCxRDR] = { 0x60, 8 },
250 [SCFCR] = { 0x18, 16 },
251 [SCTFDR] = { 0x38, 16 },
252 [SCRFDR] = { 0x3c, 16 },
253 [SCPCR] = { 0x30, 16 },
254 [SCPDR] = { 0x34, 16 },
255 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200256 .fifosize = 256,
257 .overrun_reg = SCxSR,
258 .overrun_mask = SCIFA_ORER,
259 .sampling_rate_mask = SCI_SR_SCIFAB,
260 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
261 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900262 },
263
264 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100265 * Common SH-2(A) SCIF definitions for ports with FIFO data
266 * count registers.
267 */
268 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200269 .regs = {
270 [SCSMR] = { 0x00, 16 },
271 [SCBRR] = { 0x04, 8 },
272 [SCSCR] = { 0x08, 16 },
273 [SCxTDR] = { 0x0c, 8 },
274 [SCxSR] = { 0x10, 16 },
275 [SCxRDR] = { 0x14, 8 },
276 [SCFCR] = { 0x18, 16 },
277 [SCFDR] = { 0x1c, 16 },
278 [SCSPTR] = { 0x20, 16 },
279 [SCLSR] = { 0x24, 16 },
280 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200281 .fifosize = 16,
282 .overrun_reg = SCLSR,
283 .overrun_mask = SCLSR_ORER,
284 .sampling_rate_mask = SCI_SR(32),
285 .error_mask = SCIF_DEFAULT_ERROR_MASK,
286 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100287 },
288
289 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900290 * Common SH-3 SCIF definitions.
291 */
292 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200293 .regs = {
294 [SCSMR] = { 0x00, 8 },
295 [SCBRR] = { 0x02, 8 },
296 [SCSCR] = { 0x04, 8 },
297 [SCxTDR] = { 0x06, 8 },
298 [SCxSR] = { 0x08, 16 },
299 [SCxRDR] = { 0x0a, 8 },
300 [SCFCR] = { 0x0c, 8 },
301 [SCFDR] = { 0x0e, 16 },
302 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200303 .fifosize = 16,
304 .overrun_reg = SCLSR,
305 .overrun_mask = SCLSR_ORER,
306 .sampling_rate_mask = SCI_SR(32),
307 .error_mask = SCIF_DEFAULT_ERROR_MASK,
308 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900309 },
310
311 /*
312 * Common SH-4(A) SCIF(B) definitions.
313 */
314 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200315 .regs = {
316 [SCSMR] = { 0x00, 16 },
317 [SCBRR] = { 0x04, 8 },
318 [SCSCR] = { 0x08, 16 },
319 [SCxTDR] = { 0x0c, 8 },
320 [SCxSR] = { 0x10, 16 },
321 [SCxRDR] = { 0x14, 8 },
322 [SCFCR] = { 0x18, 16 },
323 [SCFDR] = { 0x1c, 16 },
324 [SCSPTR] = { 0x20, 16 },
325 [SCLSR] = { 0x24, 16 },
326 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200327 .fifosize = 16,
328 .overrun_reg = SCLSR,
329 .overrun_mask = SCLSR_ORER,
330 .sampling_rate_mask = SCI_SR(32),
331 .error_mask = SCIF_DEFAULT_ERROR_MASK,
332 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100333 },
334
335 /*
336 * Common SCIF definitions for ports with a Baud Rate Generator for
337 * External Clock (BRG).
338 */
339 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200340 .regs = {
341 [SCSMR] = { 0x00, 16 },
342 [SCBRR] = { 0x04, 8 },
343 [SCSCR] = { 0x08, 16 },
344 [SCxTDR] = { 0x0c, 8 },
345 [SCxSR] = { 0x10, 16 },
346 [SCxRDR] = { 0x14, 8 },
347 [SCFCR] = { 0x18, 16 },
348 [SCFDR] = { 0x1c, 16 },
349 [SCSPTR] = { 0x20, 16 },
350 [SCLSR] = { 0x24, 16 },
351 [SCDL] = { 0x30, 16 },
352 [SCCKS] = { 0x34, 16 },
353 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200354 .fifosize = 16,
355 .overrun_reg = SCLSR,
356 .overrun_mask = SCLSR_ORER,
357 .sampling_rate_mask = SCI_SR(32),
358 .error_mask = SCIF_DEFAULT_ERROR_MASK,
359 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200360 },
361
362 /*
363 * Common HSCIF definitions.
364 */
365 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200366 .regs = {
367 [SCSMR] = { 0x00, 16 },
368 [SCBRR] = { 0x04, 8 },
369 [SCSCR] = { 0x08, 16 },
370 [SCxTDR] = { 0x0c, 8 },
371 [SCxSR] = { 0x10, 16 },
372 [SCxRDR] = { 0x14, 8 },
373 [SCFCR] = { 0x18, 16 },
374 [SCFDR] = { 0x1c, 16 },
375 [SCSPTR] = { 0x20, 16 },
376 [SCLSR] = { 0x24, 16 },
377 [HSSRR] = { 0x40, 16 },
378 [SCDL] = { 0x30, 16 },
379 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100380 [HSRTRGR] = { 0x54, 16 },
381 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200382 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200383 .fifosize = 128,
384 .overrun_reg = SCLSR,
385 .overrun_mask = SCLSR_ORER,
386 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
387 .error_mask = SCIF_DEFAULT_ERROR_MASK,
388 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900389 },
390
391 /*
392 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
393 * register.
394 */
395 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200396 .regs = {
397 [SCSMR] = { 0x00, 16 },
398 [SCBRR] = { 0x04, 8 },
399 [SCSCR] = { 0x08, 16 },
400 [SCxTDR] = { 0x0c, 8 },
401 [SCxSR] = { 0x10, 16 },
402 [SCxRDR] = { 0x14, 8 },
403 [SCFCR] = { 0x18, 16 },
404 [SCFDR] = { 0x1c, 16 },
405 [SCLSR] = { 0x24, 16 },
406 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200407 .fifosize = 16,
408 .overrun_reg = SCLSR,
409 .overrun_mask = SCLSR_ORER,
410 .sampling_rate_mask = SCI_SR(32),
411 .error_mask = SCIF_DEFAULT_ERROR_MASK,
412 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900413 },
414
415 /*
416 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
417 * count registers.
418 */
419 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200420 .regs = {
421 [SCSMR] = { 0x00, 16 },
422 [SCBRR] = { 0x04, 8 },
423 [SCSCR] = { 0x08, 16 },
424 [SCxTDR] = { 0x0c, 8 },
425 [SCxSR] = { 0x10, 16 },
426 [SCxRDR] = { 0x14, 8 },
427 [SCFCR] = { 0x18, 16 },
428 [SCFDR] = { 0x1c, 16 },
429 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
430 [SCRFDR] = { 0x20, 16 },
431 [SCSPTR] = { 0x24, 16 },
432 [SCLSR] = { 0x28, 16 },
433 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200434 .fifosize = 16,
435 .overrun_reg = SCLSR,
436 .overrun_mask = SCLSR_ORER,
437 .sampling_rate_mask = SCI_SR(32),
438 .error_mask = SCIF_DEFAULT_ERROR_MASK,
439 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900440 },
441
442 /*
443 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
444 * registers.
445 */
446 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200447 .regs = {
448 [SCSMR] = { 0x00, 16 },
449 [SCBRR] = { 0x04, 8 },
450 [SCSCR] = { 0x08, 16 },
451 [SCxTDR] = { 0x20, 8 },
452 [SCxSR] = { 0x14, 16 },
453 [SCxRDR] = { 0x24, 8 },
454 [SCFCR] = { 0x18, 16 },
455 [SCFDR] = { 0x1c, 16 },
456 },
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100457 .fifosize = 64,
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200458 .overrun_reg = SCxSR,
459 .overrun_mask = SCIFA_ORER,
460 .sampling_rate_mask = SCI_SR(16),
461 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
462 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900463 },
464};
465
Laurent Pincharte095ee62017-01-11 16:43:34 +0200466#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900467
Paul Mundt61a69762011-06-14 12:40:19 +0900468/*
469 * The "offset" here is rather misleading, in that it refers to an enum
470 * value relative to the port mapping rather than the fixed offset
471 * itself, which needs to be manually retrieved from the platform's
472 * register map for the given port.
473 */
474static unsigned int sci_serial_in(struct uart_port *p, int offset)
475{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200476 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900477
478 if (reg->size == 8)
479 return ioread8(p->membase + (reg->offset << p->regshift));
480 else if (reg->size == 16)
481 return ioread16(p->membase + (reg->offset << p->regshift));
482 else
483 WARN(1, "Invalid register access\n");
484
485 return 0;
486}
487
488static void sci_serial_out(struct uart_port *p, int offset, int value)
489{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200490 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900491
492 if (reg->size == 8)
493 iowrite8(value, p->membase + (reg->offset << p->regshift));
494 else if (reg->size == 16)
495 iowrite16(value, p->membase + (reg->offset << p->regshift));
496 else
497 WARN(1, "Invalid register access\n");
498}
499
Paul Mundt23241d42011-06-28 13:55:31 +0900500static void sci_port_enable(struct sci_port *sci_port)
501{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100502 unsigned int i;
503
Paul Mundt23241d42011-06-28 13:55:31 +0900504 if (!sci_port->port.dev)
505 return;
506
507 pm_runtime_get_sync(sci_port->port.dev);
508
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100509 for (i = 0; i < SCI_NUM_CLKS; i++) {
510 clk_prepare_enable(sci_port->clks[i]);
511 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
512 }
513 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900514}
515
516static void sci_port_disable(struct sci_port *sci_port)
517{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100518 unsigned int i;
519
Paul Mundt23241d42011-06-28 13:55:31 +0900520 if (!sci_port->port.dev)
521 return;
522
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100523 for (i = SCI_NUM_CLKS; i-- > 0; )
524 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900525
526 pm_runtime_put_sync(sci_port->port.dev);
527}
528
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200529static inline unsigned long port_rx_irq_mask(struct uart_port *port)
530{
531 /*
532 * Not all ports (such as SCIFA) will support REIE. Rather than
533 * special-casing the port type, we check the port initialization
534 * IRQ enable mask to see whether the IRQ is desired at all. If
535 * it's unset, it's logically inferred that there's no point in
536 * testing for it.
537 */
538 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
539}
540
541static void sci_start_tx(struct uart_port *port)
542{
543 struct sci_port *s = to_sci_port(port);
544 unsigned short ctrl;
545
546#ifdef CONFIG_SERIAL_SH_SCI_DMA
547 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
548 u16 new, scr = serial_port_in(port, SCSCR);
549 if (s->chan_tx)
550 new = scr | SCSCR_TDRQE;
551 else
552 new = scr & ~SCSCR_TDRQE;
553 if (new != scr)
554 serial_port_out(port, SCSCR, new);
555 }
556
557 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
558 dma_submit_error(s->cookie_tx)) {
559 s->cookie_tx = 0;
560 schedule_work(&s->work_tx);
561 }
562#endif
563
564 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
565 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
566 ctrl = serial_port_in(port, SCSCR);
567 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
568 }
569}
570
571static void sci_stop_tx(struct uart_port *port)
572{
573 unsigned short ctrl;
574
575 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
576 ctrl = serial_port_in(port, SCSCR);
577
578 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
579 ctrl &= ~SCSCR_TDRQE;
580
581 ctrl &= ~SCSCR_TIE;
582
583 serial_port_out(port, SCSCR, ctrl);
584}
585
586static void sci_start_rx(struct uart_port *port)
587{
588 unsigned short ctrl;
589
590 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
591
592 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
593 ctrl &= ~SCSCR_RDRQE;
594
595 serial_port_out(port, SCSCR, ctrl);
596}
597
598static void sci_stop_rx(struct uart_port *port)
599{
600 unsigned short ctrl;
601
602 ctrl = serial_port_in(port, SCSCR);
603
604 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
605 ctrl &= ~SCSCR_RDRQE;
606
607 ctrl &= ~port_rx_irq_mask(port);
608
609 serial_port_out(port, SCSCR, ctrl);
610}
611
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200612static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
613{
614 if (port->type == PORT_SCI) {
615 /* Just store the mask */
616 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200617 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200618 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
619 /* Only clear the status bits we want to clear */
620 serial_port_out(port, SCxSR,
621 serial_port_in(port, SCxSR) & mask);
622 } else {
623 /* Store the mask, clear parity/framing errors */
624 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
625 }
626}
627
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100628#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
629 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900630
631#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900632static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 unsigned short status;
635 int c;
636
Paul Mundte108b2c2006-09-27 16:32:13 +0900637 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900638 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200640 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 continue;
642 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500643 break;
644 } while (1);
645
646 if (!(status & SCxSR_RDxF(port)))
647 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900648
Paul Mundtb12bb292012-03-30 19:50:15 +0900649 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900650
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900651 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900652 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200653 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
655 return c;
656}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900657#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900659static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 unsigned short status;
662
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900664 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 } while (!(status & SCxSR_TDxE(port)));
666
Paul Mundtb12bb292012-03-30 19:50:15 +0900667 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200668 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100670#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
671 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Paul Mundt61a69762011-06-14 12:40:19 +0900673static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900674{
Paul Mundt61a69762011-06-14 12:40:19 +0900675 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900676
Paul Mundt61a69762011-06-14 12:40:19 +0900677 /*
678 * Use port-specific handler if provided.
679 */
680 if (s->cfg->ops && s->cfg->ops->init_pins) {
681 s->cfg->ops->init_pins(port, cflag);
682 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900683 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200685 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
686 u16 ctrl = serial_port_in(port, SCPCR);
687
688 /* Enable RXD and TXD pin functions */
689 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200690 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200691 /* RTS# is output, driven 1 */
692 ctrl |= SCPCR_RTSC;
693 serial_port_out(port, SCPDR,
694 serial_port_in(port, SCPDR) | SCPDR_RTSD);
695 /* Enable CTS# pin function */
696 ctrl &= ~SCPCR_CTSC;
697 }
698 serial_port_out(port, SCPCR, ctrl);
699 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200700 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800701
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200702 /* RTS# is output, driven 1 */
703 status |= SCSPTR_RTSIO | SCSPTR_RTSDT;
704 /* CTS# and SCK are inputs */
705 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
706 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900707 }
Paul Mundtd5701642008-12-16 20:07:27 +0900708}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900710static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900711{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200712 struct sci_port *s = to_sci_port(port);
713 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200714 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900715
716 reg = sci_getreg(port, SCTFDR);
717 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200718 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900719
720 reg = sci_getreg(port, SCFDR);
721 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900722 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900723
Paul Mundtb12bb292012-03-30 19:50:15 +0900724 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900725}
726
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900727static int sci_txroom(struct uart_port *port)
728{
Paul Mundt72b294c2011-06-14 17:38:19 +0900729 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900730}
731
732static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900733{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200734 struct sci_port *s = to_sci_port(port);
735 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200736 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900737
738 reg = sci_getreg(port, SCRFDR);
739 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200740 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900741
742 reg = sci_getreg(port, SCFDR);
743 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200744 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900745
Paul Mundtb12bb292012-03-30 19:50:15 +0900746 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900747}
748
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749/* ********************************************************************** *
750 * the interrupt related routines *
751 * ********************************************************************** */
752
753static void sci_transmit_chars(struct uart_port *port)
754{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700755 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 unsigned short status;
758 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900759 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Paul Mundtb12bb292012-03-30 19:50:15 +0900761 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900763 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900764 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900765 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900766 else
Paul Mundt8e698612009-06-24 19:44:32 +0900767 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900768 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 return;
770 }
771
Paul Mundt72b294c2011-06-14 17:38:19 +0900772 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
774 do {
775 unsigned char c;
776
777 if (port->x_char) {
778 c = port->x_char;
779 port->x_char = 0;
780 } else if (!uart_circ_empty(xmit) && !stopped) {
781 c = xmit->buf[xmit->tail];
782 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
783 } else {
784 break;
785 }
786
Paul Mundtb12bb292012-03-30 19:50:15 +0900787 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
789 port->icount.tx++;
790 } while (--count > 0);
791
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200792 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
794 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
795 uart_write_wakeup(port);
796 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100797 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900799 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900801 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900802 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200803 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
Paul Mundt8e698612009-06-24 19:44:32 +0900806 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900807 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 }
809}
810
811/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900812#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900814static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815{
Jiri Slaby227434f2013-01-03 15:53:01 +0100816 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 int i, count, copied = 0;
818 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800819 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
Paul Mundtb12bb292012-03-30 19:50:15 +0900821 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 if (!(status & SCxSR_RDxF(port)))
823 return;
824
825 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100827 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
829 /* If for any reason we can't copy more data, we're done! */
830 if (count == 0)
831 break;
832
833 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900834 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200835 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900837 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100838 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900840 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900841 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900842
Paul Mundtb12bb292012-03-30 19:50:15 +0900843 status = serial_port_in(port, SCxSR);
David Howells7d12e782006-10-05 14:55:46 +0100844 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 count--; i--;
846 continue;
847 }
848
849 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900850 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800851 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900852 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900853 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900854 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800855 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900856 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900857 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800858 } else
859 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900860
Jiri Slaby92a19f92013-01-03 15:53:03 +0100861 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 }
863 }
864
Paul Mundtb12bb292012-03-30 19:50:15 +0900865 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200866 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 copied += count;
869 port->icount.rx += count;
870 }
871
872 if (copied) {
873 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100874 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900876 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200877 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 }
879}
880
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900881static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882{
883 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900884 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100885 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900886 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100888 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200889 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100890 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900891
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100892 /* overrun error */
893 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
894 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900895
Joe Perches9b971cd2014-03-11 10:10:46 -0700896 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
898
Paul Mundte108b2c2006-09-27 16:32:13 +0900899 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200900 /* frame error */
901 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900902
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200903 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
904 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900905
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200906 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 }
908
Paul Mundte108b2c2006-09-27 16:32:13 +0900909 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900911 port->icount.parity++;
912
Jiri Slaby92a19f92013-01-03 15:53:03 +0100913 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900914 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900915
Joe Perches9b971cd2014-03-11 10:10:46 -0700916 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 }
918
Alan Cox33f0f882006-01-09 20:54:13 -0800919 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100920 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
922 return copied;
923}
924
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900925static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900926{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100927 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900928 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200929 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200930 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200931 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900932
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200933 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900934 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900935 return 0;
936
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200937 status = serial_port_in(port, s->params->overrun_reg);
938 if (status & s->params->overrun_mask) {
939 status &= ~s->params->overrun_mask;
940 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900941
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900942 port->icount.overrun++;
943
Jiri Slaby92a19f92013-01-03 15:53:03 +0100944 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100945 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900946
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900947 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900948 copied++;
949 }
950
951 return copied;
952}
953
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900954static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955{
956 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900957 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100958 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900960 if (uart_handle_break(port))
961 return 0;
962
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200963 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900964 port->icount.brk++;
965
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +0100967 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -0800968 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900969
970 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 }
972
Alan Cox33f0f882006-01-09 20:54:13 -0800973 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100974 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +0900975
Paul Mundtd830fa42008-12-16 19:29:38 +0900976 copied += sci_handle_fifo_overrun(port);
977
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 return copied;
979}
980
Ulrich Hechta380ed42017-02-02 18:10:16 +0100981static int scif_set_rtrg(struct uart_port *port, int rx_trig)
982{
983 unsigned int bits;
984
985 if (rx_trig < 1)
986 rx_trig = 1;
987 if (rx_trig >= port->fifosize)
988 rx_trig = port->fifosize;
989
990 /* HSCIF can be set to an arbitrary level. */
991 if (sci_getreg(port, HSRTRGR)->size) {
992 serial_port_out(port, HSRTRGR, rx_trig);
993 return rx_trig;
994 }
995
996 switch (port->type) {
997 case PORT_SCIF:
998 if (rx_trig < 4) {
999 bits = 0;
1000 rx_trig = 1;
1001 } else if (rx_trig < 8) {
1002 bits = SCFCR_RTRG0;
1003 rx_trig = 4;
1004 } else if (rx_trig < 14) {
1005 bits = SCFCR_RTRG1;
1006 rx_trig = 8;
1007 } else {
1008 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1009 rx_trig = 14;
1010 }
1011 break;
1012 case PORT_SCIFA:
1013 case PORT_SCIFB:
1014 if (rx_trig < 16) {
1015 bits = 0;
1016 rx_trig = 1;
1017 } else if (rx_trig < 32) {
1018 bits = SCFCR_RTRG0;
1019 rx_trig = 16;
1020 } else if (rx_trig < 48) {
1021 bits = SCFCR_RTRG1;
1022 rx_trig = 32;
1023 } else {
1024 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1025 rx_trig = 48;
1026 }
1027 break;
1028 default:
1029 WARN(1, "unknown FIFO configuration");
1030 return 1;
1031 }
1032
1033 serial_port_out(port, SCFCR,
1034 (serial_port_in(port, SCFCR) &
1035 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1036
1037 return rx_trig;
1038}
1039
Ulrich Hecht03940372017-02-03 11:38:18 +01001040static int scif_rtrg_enabled(struct uart_port *port)
1041{
1042 if (sci_getreg(port, HSRTRGR)->size)
1043 return serial_port_in(port, HSRTRGR) != 0;
1044 else
1045 return (serial_port_in(port, SCFCR) &
1046 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1047}
1048
1049static void rx_fifo_timer_fn(unsigned long arg)
1050{
1051 struct sci_port *s = (struct sci_port *)arg;
1052 struct uart_port *port = &s->port;
1053
1054 dev_dbg(port->dev, "Rx timed out\n");
1055 scif_set_rtrg(port, 1);
1056}
1057
Ulrich Hecht5d231882017-02-03 11:38:19 +01001058static ssize_t rx_trigger_show(struct device *dev,
1059 struct device_attribute *attr,
1060 char *buf)
1061{
1062 struct uart_port *port = dev_get_drvdata(dev);
1063 struct sci_port *sci = to_sci_port(port);
1064
1065 return sprintf(buf, "%d\n", sci->rx_trigger);
1066}
1067
1068static ssize_t rx_trigger_store(struct device *dev,
1069 struct device_attribute *attr,
1070 const char *buf,
1071 size_t count)
1072{
1073 struct uart_port *port = dev_get_drvdata(dev);
1074 struct sci_port *sci = to_sci_port(port);
1075 long r;
1076
1077 if (kstrtol(buf, 0, &r) == -EINVAL)
1078 return -EINVAL;
1079 sci->rx_trigger = scif_set_rtrg(port, r);
1080 scif_set_rtrg(port, 1);
1081 return count;
1082}
1083
1084static DEVICE_ATTR(rx_fifo_trigger, 0644, rx_trigger_show, rx_trigger_store);
1085
1086static ssize_t rx_fifo_timeout_show(struct device *dev,
1087 struct device_attribute *attr,
1088 char *buf)
1089{
1090 struct uart_port *port = dev_get_drvdata(dev);
1091 struct sci_port *sci = to_sci_port(port);
1092
1093 return sprintf(buf, "%d\n", sci->rx_fifo_timeout);
1094}
1095
1096static ssize_t rx_fifo_timeout_store(struct device *dev,
1097 struct device_attribute *attr,
1098 const char *buf,
1099 size_t count)
1100{
1101 struct uart_port *port = dev_get_drvdata(dev);
1102 struct sci_port *sci = to_sci_port(port);
1103 long r;
1104
1105 if (kstrtol(buf, 0, &r) == -EINVAL)
1106 return -EINVAL;
1107 sci->rx_fifo_timeout = r;
1108 scif_set_rtrg(port, 1);
1109 if (r > 0)
1110 setup_timer(&sci->rx_fifo_timer, rx_fifo_timer_fn,
1111 (unsigned long)sci);
1112 return count;
1113}
1114
1115static DEVICE_ATTR(rx_fifo_timeout, 0644, rx_fifo_timeout_show, rx_fifo_timeout_store);
1116
1117
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001118#ifdef CONFIG_SERIAL_SH_SCI_DMA
1119static void sci_dma_tx_complete(void *arg)
1120{
1121 struct sci_port *s = arg;
1122 struct uart_port *port = &s->port;
1123 struct circ_buf *xmit = &port->state->xmit;
1124 unsigned long flags;
1125
1126 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1127
1128 spin_lock_irqsave(&port->lock, flags);
1129
1130 xmit->tail += s->tx_dma_len;
1131 xmit->tail &= UART_XMIT_SIZE - 1;
1132
1133 port->icount.tx += s->tx_dma_len;
1134
1135 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1136 uart_write_wakeup(port);
1137
1138 if (!uart_circ_empty(xmit)) {
1139 s->cookie_tx = 0;
1140 schedule_work(&s->work_tx);
1141 } else {
1142 s->cookie_tx = -EINVAL;
1143 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1144 u16 ctrl = serial_port_in(port, SCSCR);
1145 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1146 }
1147 }
1148
1149 spin_unlock_irqrestore(&port->lock, flags);
1150}
1151
1152/* Locking: called with port lock held */
1153static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1154{
1155 struct uart_port *port = &s->port;
1156 struct tty_port *tport = &port->state->port;
1157 int copied;
1158
1159 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001160 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001161 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001162
1163 port->icount.rx += copied;
1164
1165 return copied;
1166}
1167
1168static int sci_dma_rx_find_active(struct sci_port *s)
1169{
1170 unsigned int i;
1171
1172 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1173 if (s->active_rx == s->cookie_rx[i])
1174 return i;
1175
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001176 return -1;
1177}
1178
1179static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1180{
1181 struct dma_chan *chan = s->chan_rx;
1182 struct uart_port *port = &s->port;
1183 unsigned long flags;
1184
1185 spin_lock_irqsave(&port->lock, flags);
1186 s->chan_rx = NULL;
1187 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1188 spin_unlock_irqrestore(&port->lock, flags);
1189 dmaengine_terminate_all(chan);
1190 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1191 sg_dma_address(&s->sg_rx[0]));
1192 dma_release_channel(chan);
1193 if (enable_pio)
1194 sci_start_rx(port);
1195}
1196
1197static void sci_dma_rx_complete(void *arg)
1198{
1199 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001200 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001201 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001202 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001203 unsigned long flags;
1204 int active, count = 0;
1205
1206 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1207 s->active_rx);
1208
1209 spin_lock_irqsave(&port->lock, flags);
1210
1211 active = sci_dma_rx_find_active(s);
1212 if (active >= 0)
1213 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1214
1215 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1216
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001217 if (count)
1218 tty_flip_buffer_push(&port->state->port);
1219
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001220 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1221 DMA_DEV_TO_MEM,
1222 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1223 if (!desc)
1224 goto fail;
1225
1226 desc->callback = sci_dma_rx_complete;
1227 desc->callback_param = s;
1228 s->cookie_rx[active] = dmaengine_submit(desc);
1229 if (dma_submit_error(s->cookie_rx[active]))
1230 goto fail;
1231
1232 s->active_rx = s->cookie_rx[!active];
1233
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001234 dma_async_issue_pending(chan);
1235
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001236 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001237 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1238 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001239 return;
1240
1241fail:
1242 spin_unlock_irqrestore(&port->lock, flags);
1243 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1244 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001245}
1246
1247static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1248{
1249 struct dma_chan *chan = s->chan_tx;
1250 struct uart_port *port = &s->port;
1251 unsigned long flags;
1252
1253 spin_lock_irqsave(&port->lock, flags);
1254 s->chan_tx = NULL;
1255 s->cookie_tx = -EINVAL;
1256 spin_unlock_irqrestore(&port->lock, flags);
1257 dmaengine_terminate_all(chan);
1258 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1259 DMA_TO_DEVICE);
1260 dma_release_channel(chan);
1261 if (enable_pio)
1262 sci_start_tx(port);
1263}
1264
1265static void sci_submit_rx(struct sci_port *s)
1266{
1267 struct dma_chan *chan = s->chan_rx;
1268 int i;
1269
1270 for (i = 0; i < 2; i++) {
1271 struct scatterlist *sg = &s->sg_rx[i];
1272 struct dma_async_tx_descriptor *desc;
1273
1274 desc = dmaengine_prep_slave_sg(chan,
1275 sg, 1, DMA_DEV_TO_MEM,
1276 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1277 if (!desc)
1278 goto fail;
1279
1280 desc->callback = sci_dma_rx_complete;
1281 desc->callback_param = s;
1282 s->cookie_rx[i] = dmaengine_submit(desc);
1283 if (dma_submit_error(s->cookie_rx[i]))
1284 goto fail;
1285
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001286 }
1287
1288 s->active_rx = s->cookie_rx[0];
1289
1290 dma_async_issue_pending(chan);
1291 return;
1292
1293fail:
1294 if (i)
1295 dmaengine_terminate_all(chan);
1296 for (i = 0; i < 2; i++)
1297 s->cookie_rx[i] = -EINVAL;
1298 s->active_rx = -EINVAL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001299 sci_rx_dma_release(s, true);
1300}
1301
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001302static void work_fn_tx(struct work_struct *work)
1303{
1304 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1305 struct dma_async_tx_descriptor *desc;
1306 struct dma_chan *chan = s->chan_tx;
1307 struct uart_port *port = &s->port;
1308 struct circ_buf *xmit = &port->state->xmit;
1309 dma_addr_t buf;
1310
1311 /*
1312 * DMA is idle now.
1313 * Port xmit buffer is already mapped, and it is one page... Just adjust
1314 * offsets and lengths. Since it is a circular buffer, we have to
1315 * transmit till the end, and then the rest. Take the port lock to get a
1316 * consistent xmit buffer state.
1317 */
1318 spin_lock_irq(&port->lock);
1319 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1320 s->tx_dma_len = min_t(unsigned int,
1321 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1322 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1323 spin_unlock_irq(&port->lock);
1324
1325 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1326 DMA_MEM_TO_DEV,
1327 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1328 if (!desc) {
1329 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1330 /* switch to PIO */
1331 sci_tx_dma_release(s, true);
1332 return;
1333 }
1334
1335 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1336 DMA_TO_DEVICE);
1337
1338 spin_lock_irq(&port->lock);
1339 desc->callback = sci_dma_tx_complete;
1340 desc->callback_param = s;
1341 spin_unlock_irq(&port->lock);
1342 s->cookie_tx = dmaengine_submit(desc);
1343 if (dma_submit_error(s->cookie_tx)) {
1344 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1345 /* switch to PIO */
1346 sci_tx_dma_release(s, true);
1347 return;
1348 }
1349
1350 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1351 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1352
1353 dma_async_issue_pending(chan);
1354}
1355
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001356static void rx_timer_fn(unsigned long arg)
1357{
1358 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001359 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001360 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001361 struct dma_tx_state state;
1362 enum dma_status status;
1363 unsigned long flags;
1364 unsigned int read;
1365 int active, count;
1366 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001367
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001368 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001369
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001370 spin_lock_irqsave(&port->lock, flags);
1371
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001372 active = sci_dma_rx_find_active(s);
1373 if (active < 0) {
1374 spin_unlock_irqrestore(&port->lock, flags);
1375 return;
1376 }
1377
1378 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001379 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001380 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001381 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1382 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001383
1384 /* Let packet complete handler take care of the packet */
1385 return;
1386 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001387
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001388 dmaengine_pause(chan);
1389
1390 /*
1391 * sometimes DMA transfer doesn't stop even if it is stopped and
1392 * data keeps on coming until transaction is complete so check
1393 * for DMA_COMPLETE again
1394 * Let packet complete handler take care of the packet
1395 */
1396 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1397 if (status == DMA_COMPLETE) {
1398 spin_unlock_irqrestore(&port->lock, flags);
1399 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1400 return;
1401 }
1402
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001403 /* Handle incomplete DMA receive */
1404 dmaengine_terminate_all(s->chan_rx);
1405 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001406
1407 if (read) {
1408 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1409 if (count)
1410 tty_flip_buffer_push(&port->state->port);
1411 }
1412
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001413 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1414 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001415
1416 /* Direct new serial port interrupts back to CPU */
1417 scr = serial_port_in(port, SCSCR);
1418 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1419 scr &= ~SCSCR_RDRQE;
1420 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1421 }
1422 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1423
1424 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001425}
1426
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001427static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001428 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001429{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001430 struct dma_chan *chan;
1431 struct dma_slave_config cfg;
1432 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001433
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001434 chan = dma_request_slave_channel(port->dev,
1435 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001436 if (!chan) {
1437 dev_warn(port->dev,
1438 "dma_request_slave_channel_compat failed\n");
1439 return NULL;
1440 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001441
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001442 memset(&cfg, 0, sizeof(cfg));
1443 cfg.direction = dir;
1444 if (dir == DMA_MEM_TO_DEV) {
1445 cfg.dst_addr = port->mapbase +
1446 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1447 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1448 } else {
1449 cfg.src_addr = port->mapbase +
1450 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1451 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1452 }
1453
1454 ret = dmaengine_slave_config(chan, &cfg);
1455 if (ret) {
1456 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1457 dma_release_channel(chan);
1458 return NULL;
1459 }
1460
1461 return chan;
1462}
1463
1464static void sci_request_dma(struct uart_port *port)
1465{
1466 struct sci_port *s = to_sci_port(port);
1467 struct dma_chan *chan;
1468
1469 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1470
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001471 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001472 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001473
1474 s->cookie_tx = -EINVAL;
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001475 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001476 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1477 if (chan) {
1478 s->chan_tx = chan;
1479 /* UART circular tx buffer is an aligned page. */
1480 s->tx_dma_addr = dma_map_single(chan->device->dev,
1481 port->state->xmit.buf,
1482 UART_XMIT_SIZE,
1483 DMA_TO_DEVICE);
1484 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1485 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1486 dma_release_channel(chan);
1487 s->chan_tx = NULL;
1488 } else {
1489 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1490 __func__, UART_XMIT_SIZE,
1491 port->state->xmit.buf, &s->tx_dma_addr);
1492 }
1493
1494 INIT_WORK(&s->work_tx, work_fn_tx);
1495 }
1496
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001497 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001498 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1499 if (chan) {
1500 unsigned int i;
1501 dma_addr_t dma;
1502 void *buf;
1503
1504 s->chan_rx = chan;
1505
1506 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1507 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1508 &dma, GFP_KERNEL);
1509 if (!buf) {
1510 dev_warn(port->dev,
1511 "Failed to allocate Rx dma buffer, using PIO\n");
1512 dma_release_channel(chan);
1513 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001514 return;
1515 }
1516
1517 for (i = 0; i < 2; i++) {
1518 struct scatterlist *sg = &s->sg_rx[i];
1519
1520 sg_init_table(sg, 1);
1521 s->rx_buf[i] = buf;
1522 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001523 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001524
1525 buf += s->buf_len_rx;
1526 dma += s->buf_len_rx;
1527 }
1528
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001529 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1530
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001531 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1532 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001533 }
1534}
1535
1536static void sci_free_dma(struct uart_port *port)
1537{
1538 struct sci_port *s = to_sci_port(port);
1539
1540 if (s->chan_tx)
1541 sci_tx_dma_release(s, false);
1542 if (s->chan_rx)
1543 sci_rx_dma_release(s, false);
1544}
1545#else
1546static inline void sci_request_dma(struct uart_port *port)
1547{
1548}
1549
1550static inline void sci_free_dma(struct uart_port *port)
1551{
1552}
1553#endif
1554
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001555static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001557 struct uart_port *port = ptr;
1558 struct sci_port *s = to_sci_port(port);
1559
Ulrich Hecht03940372017-02-03 11:38:18 +01001560#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001561 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001562 u16 scr = serial_port_in(port, SCSCR);
1563 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001564
1565 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001566 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001567 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001568 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001569 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001570 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001571 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001572 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001573 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001574 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001575 serial_port_out(port, SCxSR,
1576 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001577 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1578 jiffies, s->rx_timeout);
1579 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001580
1581 return IRQ_HANDLED;
1582 }
1583#endif
1584
Ulrich Hecht03940372017-02-03 11:38:18 +01001585 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1586 if (!scif_rtrg_enabled(port))
1587 scif_set_rtrg(port, s->rx_trigger);
1588
1589 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
1590 s->rx_frame * s->rx_fifo_timeout, 1000));
1591 }
1592
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 /* I think sci_receive_chars has to be called irrespective
1594 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1595 * to be disabled?
1596 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001597 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
1599 return IRQ_HANDLED;
1600}
1601
David Howells7d12e782006-10-05 14:55:46 +01001602static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603{
1604 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001605 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606
Stuart Menefyfd78a762009-07-29 23:01:24 +09001607 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001609 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
1611 return IRQ_HANDLED;
1612}
1613
David Howells7d12e782006-10-05 14:55:46 +01001614static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615{
1616 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001617 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618
1619 /* Handle errors */
1620 if (port->type == PORT_SCI) {
1621 if (sci_handle_errors(port)) {
1622 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001623 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001624 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 }
1626 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001627 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001628 if (!s->chan_rx)
1629 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630 }
1631
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001632 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633
1634 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001635 if (!s->chan_tx)
1636 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637
1638 return IRQ_HANDLED;
1639}
1640
David Howells7d12e782006-10-05 14:55:46 +01001641static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642{
1643 struct uart_port *port = ptr;
1644
1645 /* Handle BREAKs */
1646 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001647 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
1649 return IRQ_HANDLED;
1650}
1651
David Howells7d12e782006-10-05 14:55:46 +01001652static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001654 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001655 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001656 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001657 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658
Paul Mundtb12bb292012-03-30 19:50:15 +09001659 ssr_status = serial_port_in(port, SCxSR);
1660 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001661 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001662 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001663 else if (sci_getreg(port, s->params->overrun_reg)->size)
1664 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001665
Paul Mundtf43dc232011-01-13 15:06:28 +09001666 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
1668 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001669 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001670 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001671 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001672
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001673 /*
1674 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1675 * DR flags
1676 */
1677 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001678 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001679 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001680
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001682 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001683 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001684
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001686 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001687 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001689 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001690 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001691 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001692 ret = IRQ_HANDLED;
1693 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001694
Michael Trimarchia8884e32008-10-31 16:10:23 +09001695 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696}
1697
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001698static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001699 const char *desc;
1700 irq_handler_t handler;
1701} sci_irq_desc[] = {
1702 /*
1703 * Split out handlers, the default case.
1704 */
1705 [SCIx_ERI_IRQ] = {
1706 .desc = "rx err",
1707 .handler = sci_er_interrupt,
1708 },
1709
1710 [SCIx_RXI_IRQ] = {
1711 .desc = "rx full",
1712 .handler = sci_rx_interrupt,
1713 },
1714
1715 [SCIx_TXI_IRQ] = {
1716 .desc = "tx empty",
1717 .handler = sci_tx_interrupt,
1718 },
1719
1720 [SCIx_BRI_IRQ] = {
1721 .desc = "break",
1722 .handler = sci_br_interrupt,
1723 },
1724
1725 /*
1726 * Special muxed handler.
1727 */
1728 [SCIx_MUX_IRQ] = {
1729 .desc = "mux",
1730 .handler = sci_mpxed_interrupt,
1731 },
1732};
1733
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734static int sci_request_irq(struct sci_port *port)
1735{
Paul Mundt9174fc82011-06-28 15:25:36 +09001736 struct uart_port *up = &port->port;
1737 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
Paul Mundt9174fc82011-06-28 15:25:36 +09001739 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001740 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001741 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001742
Paul Mundt9174fc82011-06-28 15:25:36 +09001743 if (SCIx_IRQ_IS_MUXED(port)) {
1744 i = SCIx_MUX_IRQ;
1745 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001746 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001747 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001748
Paul Mundt0e8963d2012-05-18 18:21:06 +09001749 /*
1750 * Certain port types won't support all of the
1751 * available interrupt sources.
1752 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001753 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001754 continue;
1755 }
1756
Paul Mundt9174fc82011-06-28 15:25:36 +09001757 desc = sci_irq_desc + i;
1758 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1759 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001760 if (!port->irqstr[j]) {
1761 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001762 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001763 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001764
Paul Mundt9174fc82011-06-28 15:25:36 +09001765 ret = request_irq(irq, desc->handler, up->irqflags,
1766 port->irqstr[j], port);
1767 if (unlikely(ret)) {
1768 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1769 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 }
1771 }
1772
1773 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001774
1775out_noirq:
1776 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001777 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001778
1779out_nomem:
1780 while (--j >= 0)
1781 kfree(port->irqstr[j]);
1782
1783 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784}
1785
1786static void sci_free_irq(struct sci_port *port)
1787{
1788 int i;
1789
Paul Mundt9174fc82011-06-28 15:25:36 +09001790 /*
1791 * Intentionally in reverse order so we iterate over the muxed
1792 * IRQ first.
1793 */
1794 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001795 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001796
1797 /*
1798 * Certain port types won't support all of the available
1799 * interrupt sources.
1800 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001801 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001802 continue;
1803
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001804 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001805 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
Paul Mundt9174fc82011-06-28 15:25:36 +09001807 if (SCIx_IRQ_IS_MUXED(port)) {
1808 /* If there's only one IRQ, we're done. */
1809 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 }
1811 }
1812}
1813
1814static unsigned int sci_tx_empty(struct uart_port *port)
1815{
Paul Mundtb12bb292012-03-30 19:50:15 +09001816 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001817 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001818
1819 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820}
1821
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001822static void sci_set_rts(struct uart_port *port, bool state)
1823{
1824 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1825 u16 data = serial_port_in(port, SCPDR);
1826
1827 /* Active low */
1828 if (state)
1829 data &= ~SCPDR_RTSD;
1830 else
1831 data |= SCPDR_RTSD;
1832 serial_port_out(port, SCPDR, data);
1833
1834 /* RTS# is output */
1835 serial_port_out(port, SCPCR,
1836 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1837 } else if (sci_getreg(port, SCSPTR)->size) {
1838 u16 ctrl = serial_port_in(port, SCSPTR);
1839
1840 /* Active low */
1841 if (state)
1842 ctrl &= ~SCSPTR_RTSDT;
1843 else
1844 ctrl |= SCSPTR_RTSDT;
1845 serial_port_out(port, SCSPTR, ctrl);
1846 }
1847}
1848
1849static bool sci_get_cts(struct uart_port *port)
1850{
1851 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1852 /* Active low */
1853 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1854 } else if (sci_getreg(port, SCSPTR)->size) {
1855 /* Active low */
1856 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1857 }
1858
1859 return true;
1860}
1861
Paul Mundtcdf7c422011-11-24 20:18:32 +09001862/*
1863 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1864 * CTS/RTS is supported in hardware by at least one port and controlled
1865 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1866 * handled via the ->init_pins() op, which is a bit of a one-way street,
1867 * lacking any ability to defer pin control -- this will later be
1868 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001869 *
1870 * Other modes (such as loopback) are supported generically on certain
1871 * port types, but not others. For these it's sufficient to test for the
1872 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001873 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1875{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001876 struct sci_port *s = to_sci_port(port);
1877
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001878 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001879 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001880
1881 /*
1882 * Standard loopback mode for SCFCR ports.
1883 */
1884 reg = sci_getreg(port, SCFCR);
1885 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001886 serial_port_out(port, SCFCR,
1887 serial_port_in(port, SCFCR) |
1888 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001889 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001890
1891 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001892
Laurent Pinchart97ed9792017-01-11 16:43:39 +02001893 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001894 return;
1895
1896 if (!(mctrl & TIOCM_RTS)) {
1897 /* Disable Auto RTS */
1898 serial_port_out(port, SCFCR,
1899 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1900
1901 /* Clear RTS */
1902 sci_set_rts(port, 0);
1903 } else if (s->autorts) {
1904 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1905 /* Enable RTS# pin function */
1906 serial_port_out(port, SCPCR,
1907 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1908 }
1909
1910 /* Enable Auto RTS */
1911 serial_port_out(port, SCFCR,
1912 serial_port_in(port, SCFCR) | SCFCR_MCE);
1913 } else {
1914 /* Set RTS */
1915 sci_set_rts(port, 1);
1916 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917}
1918
1919static unsigned int sci_get_mctrl(struct uart_port *port)
1920{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001921 struct sci_port *s = to_sci_port(port);
1922 struct mctrl_gpios *gpios = s->gpios;
1923 unsigned int mctrl = 0;
1924
1925 mctrl_gpio_get(gpios, &mctrl);
1926
Paul Mundtcdf7c422011-11-24 20:18:32 +09001927 /*
1928 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001929 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001930 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001931 if (s->autorts) {
1932 if (sci_get_cts(port))
1933 mctrl |= TIOCM_CTS;
1934 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001935 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001936 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001937 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1938 mctrl |= TIOCM_DSR;
1939 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1940 mctrl |= TIOCM_CAR;
1941
1942 return mctrl;
1943}
1944
1945static void sci_enable_ms(struct uart_port *port)
1946{
1947 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948}
1949
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950static void sci_break_ctl(struct uart_port *port, int break_state)
1951{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001952 unsigned short scscr, scsptr;
1953
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001954 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001955 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001956 /*
1957 * Not supported by hardware. Most parts couple break and rx
1958 * interrupts together, with break detection always enabled.
1959 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001960 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001961 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001962
1963 scsptr = serial_port_in(port, SCSPTR);
1964 scscr = serial_port_in(port, SCSCR);
1965
1966 if (break_state == -1) {
1967 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1968 scscr &= ~SCSCR_TE;
1969 } else {
1970 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1971 scscr |= SCSCR_TE;
1972 }
1973
1974 serial_port_out(port, SCSPTR, scsptr);
1975 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976}
1977
1978static int sci_startup(struct uart_port *port)
1979{
Magnus Damma5660ad2009-01-21 15:14:38 +00001980 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001981 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001983 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1984
Paul Mundt073e84c2011-01-19 17:30:53 +09001985 ret = sci_request_irq(s);
1986 if (unlikely(ret < 0))
1987 return ret;
1988
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001989 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001990
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991 return 0;
1992}
1993
1994static void sci_shutdown(struct uart_port *port)
1995{
Magnus Damma5660ad2009-01-21 15:14:38 +00001996 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001997 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001998 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002000 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2001
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002002 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002003 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2004
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002005 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01002007 sci_stop_tx(port);
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002008 /* Stop RX and TX, disable related interrupts, keep clock source */
2009 scr = serial_port_in(port, SCSCR);
2010 serial_port_out(port, SCSCR, scr & (SCSCR_CKE1 | SCSCR_CKE0));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002011 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09002012
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002013#ifdef CONFIG_SERIAL_SH_SCI_DMA
2014 if (s->chan_rx) {
2015 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2016 port->line);
2017 del_timer_sync(&s->rx_timer);
2018 }
2019#endif
2020
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002021 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022 sci_free_irq(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023}
2024
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002025static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2026 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09002027{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002028 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002029 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002030 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002031
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002032 if (s->port.type != PORT_HSCIF)
2033 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09002034
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002035 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002036 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2037 if (abs(err) >= abs(min_err))
2038 continue;
2039
2040 min_err = err;
2041 *srr = sr - 1;
2042
2043 if (!err)
2044 break;
2045 }
2046
2047 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2048 *srr + 1);
2049 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09002050}
2051
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002052static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2053 unsigned long freq, unsigned int *dlr,
2054 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002055{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002056 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002057 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002058
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002059 if (s->port.type != PORT_HSCIF)
2060 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002061
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002062 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002063 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2064 dl = clamp(dl, 1U, 65535U);
2065
2066 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2067 if (abs(err) >= abs(min_err))
2068 continue;
2069
2070 min_err = err;
2071 *dlr = dl;
2072 *srr = sr - 1;
2073
2074 if (!err)
2075 break;
2076 }
2077
2078 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2079 min_err, *dlr, *srr + 1);
2080 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002081}
2082
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002083/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002084static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2085 unsigned int *brr, unsigned int *srr,
2086 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002087{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002088 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002089 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002090 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002091
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002092 if (s->port.type != PORT_HSCIF)
2093 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002094
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002095 /*
2096 * Find the combination of sample rate and clock select with the
2097 * smallest deviation from the desired baud rate.
2098 * Prefer high sample rates to maximise the receive margin.
2099 *
2100 * M: Receive margin (%)
2101 * N: Ratio of bit rate to clock (N = sampling rate)
2102 * D: Clock duty (D = 0 to 1.0)
2103 * L: Frame length (L = 9 to 12)
2104 * F: Absolute value of clock frequency deviation
2105 *
2106 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2107 * (|D - 0.5| / N * (1 + F))|
2108 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2109 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002110 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002111 for (c = 0; c <= 3; c++) {
2112 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002113 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002114
2115 /*
2116 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002117 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002118 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002119 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002120 *
2121 * Watch out for overflow when calculating the desired
2122 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002123 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002124 if (bps > UINT_MAX / prediv)
2125 break;
2126
2127 scrate = prediv * bps;
2128 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002129 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002130
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002131 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002132 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002133 continue;
2134
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002135 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002136 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002137 *srr = sr - 1;
2138 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002139
2140 if (!err)
2141 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002142 }
2143 }
2144
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002145found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002146 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2147 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002148 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002149}
2150
Magnus Damm1ba76222011-08-03 03:47:36 +00002151static void sci_reset(struct uart_port *port)
2152{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002153 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002154 unsigned int status;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002155 struct sci_port *s = to_sci_port(port);
Magnus Damm1ba76222011-08-03 03:47:36 +00002156
2157 do {
Paul Mundtb12bb292012-03-30 19:50:15 +09002158 status = serial_port_in(port, SCxSR);
Magnus Damm1ba76222011-08-03 03:47:36 +00002159 } while (!(status & SCxSR_TEND(port)));
2160
Paul Mundtb12bb292012-03-30 19:50:15 +09002161 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002162
Paul Mundt0979e0e2011-11-24 18:35:49 +09002163 reg = sci_getreg(port, SCFCR);
2164 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002165 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002166
2167 sci_clear_SCxSR(port,
2168 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2169 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002170 if (sci_getreg(port, SCLSR)->size) {
2171 status = serial_port_in(port, SCLSR);
2172 status &= ~(SCLSR_TO | SCLSR_ORER);
2173 serial_port_out(port, SCLSR, status);
2174 }
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002175
Ulrich Hecht03940372017-02-03 11:38:18 +01002176 if (s->rx_trigger > 1) {
2177 if (s->rx_fifo_timeout) {
2178 scif_set_rtrg(port, 1);
2179 setup_timer(&s->rx_fifo_timer, rx_fifo_timer_fn,
2180 (unsigned long)s);
2181 } else {
2182 scif_set_rtrg(port, s->rx_trigger);
2183 }
2184 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002185}
2186
Alan Cox606d0992006-12-08 02:38:45 -08002187static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2188 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189{
Ulrich Hecht03940372017-02-03 11:38:18 +01002190 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002191 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2192 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002193 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002194 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002195 int min_err = INT_MAX, err;
2196 unsigned long max_freq = 0;
2197 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002199 if ((termios->c_cflag & CSIZE) == CS7)
2200 smr_val |= SCSMR_CHR;
2201 if (termios->c_cflag & PARENB)
2202 smr_val |= SCSMR_PE;
2203 if (termios->c_cflag & PARODD)
2204 smr_val |= SCSMR_PE | SCSMR_ODD;
2205 if (termios->c_cflag & CSTOPB)
2206 smr_val |= SCSMR_STOP;
2207
Magnus Damm154280f2009-12-22 03:37:28 +00002208 /*
2209 * earlyprintk comes here early on with port->uartclk set to zero.
2210 * the clock framework is not up and running at this point so here
2211 * we assume that 115200 is the maximum baud rate. please note that
2212 * the baud rate is not programmed during earlyprintk - it is assumed
2213 * that the previous boot loader has enabled required clocks and
2214 * setup the baud rate generator hardware for us already.
2215 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002216 if (!port->uartclk) {
2217 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2218 goto done;
2219 }
Magnus Damm154280f2009-12-22 03:37:28 +00002220
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002221 for (i = 0; i < SCI_NUM_CLKS; i++)
2222 max_freq = max(max_freq, s->clk_rates[i]);
2223
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002224 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002225 if (!baud)
2226 goto done;
2227
2228 /*
2229 * There can be multiple sources for the sampling clock. Find the one
2230 * that gives us the smallest deviation from the desired baud rate.
2231 */
2232
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002233 /* Optional Undivided External Clock */
2234 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2235 port->type != PORT_SCIFB) {
2236 err = sci_sck_calc(s, baud, &srr1);
2237 if (abs(err) < abs(min_err)) {
2238 best_clk = SCI_SCK;
2239 scr_val = SCSCR_CKE1;
2240 sccks = SCCKS_CKS;
2241 min_err = err;
2242 srr = srr1;
2243 if (!err)
2244 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002245 }
2246 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002248 /* Optional BRG Frequency Divided External Clock */
2249 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2250 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2251 &srr1);
2252 if (abs(err) < abs(min_err)) {
2253 best_clk = SCI_SCIF_CLK;
2254 scr_val = SCSCR_CKE1;
2255 sccks = 0;
2256 min_err = err;
2257 dl = dl1;
2258 srr = srr1;
2259 if (!err)
2260 goto done;
2261 }
2262 }
2263
2264 /* Optional BRG Frequency Divided Internal Clock */
2265 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2266 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2267 &srr1);
2268 if (abs(err) < abs(min_err)) {
2269 best_clk = SCI_BRG_INT;
2270 scr_val = SCSCR_CKE1;
2271 sccks = SCCKS_XIN;
2272 min_err = err;
2273 dl = dl1;
2274 srr = srr1;
2275 if (!min_err)
2276 goto done;
2277 }
2278 }
2279
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002280 /* Divided Functional Clock using standard Bit Rate Register */
2281 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2282 if (abs(err) < abs(min_err)) {
2283 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002284 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002285 min_err = err;
2286 brr = brr1;
2287 srr = srr1;
2288 cks = cks1;
2289 }
2290
2291done:
2292 if (best_clk >= 0)
2293 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2294 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295
Paul Mundt23241d42011-06-28 13:55:31 +09002296 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002297
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002298 /*
2299 * Program the optional External Baud Rate Generator (BRG) first.
2300 * It controls the mux to select (H)SCK or frequency divided clock.
2301 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002302 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2303 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002304 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002305 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002306
Magnus Damm1ba76222011-08-03 03:47:36 +00002307 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002308
Paul Mundte108b2c2006-09-27 16:32:13 +09002309 uart_update_timeout(port, termios->c_cflag, baud);
2310
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002311 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002312 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2313 switch (srr + 1) {
2314 case 5: smr_val |= SCSMR_SRC_5; break;
2315 case 7: smr_val |= SCSMR_SRC_7; break;
2316 case 11: smr_val |= SCSMR_SRC_11; break;
2317 case 13: smr_val |= SCSMR_SRC_13; break;
2318 case 16: smr_val |= SCSMR_SRC_16; break;
2319 case 17: smr_val |= SCSMR_SRC_17; break;
2320 case 19: smr_val |= SCSMR_SRC_19; break;
2321 case 27: smr_val |= SCSMR_SRC_27; break;
2322 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002323 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002324 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002325 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2326 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002327 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002328 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002329 serial_port_out(port, SCBRR, brr);
2330 if (sci_getreg(port, HSSRR)->size)
2331 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2332
2333 /* Wait one bit interval */
2334 udelay((1000000 + (baud - 1)) / baud);
2335 } else {
2336 /* Don't touch the bit rate configuration */
2337 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002338 smr_val |= serial_port_in(port, SCSMR) &
2339 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002340 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2341 serial_port_out(port, SCSCR, scr_val);
2342 serial_port_out(port, SCSMR, smr_val);
2343 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344
Paul Mundtd5701642008-12-16 20:07:27 +09002345 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002346
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002347 port->status &= ~UPSTAT_AUTOCTS;
2348 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002349 reg = sci_getreg(port, SCFCR);
2350 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002351 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002352
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002353 if ((port->flags & UPF_HARD_FLOW) &&
2354 (termios->c_cflag & CRTSCTS)) {
2355 /* There is no CTS interrupt to restart the hardware */
2356 port->status |= UPSTAT_AUTOCTS;
2357 /* MCE is enabled when RTS is raised */
2358 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002359 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002360
2361 /*
2362 * As we've done a sci_reset() above, ensure we don't
2363 * interfere with the FIFOs while toggling MCE. As the
2364 * reset values could still be set, simply mask them out.
2365 */
2366 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2367
Paul Mundtb12bb292012-03-30 19:50:15 +09002368 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002369 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002370
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002371 scr_val |= SCSCR_RE | SCSCR_TE |
2372 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002373 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2374 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002375 if ((srr + 1 == 5) &&
2376 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2377 /*
2378 * In asynchronous mode, when the sampling rate is 1/5, first
2379 * received data may become invalid on some SCIFA and SCIFB.
2380 * To avoid this problem wait more than 1 serial data time (1
2381 * bit time x serial data number) after setting SCSCR.RE = 1.
2382 */
2383 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2384 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002386 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002387 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002388 * See serial_core.c::uart_update_timeout().
2389 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2390 * function calculates 1 jiffie for the data plus 5 jiffies for the
2391 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2392 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2393 * value obtained by this formula is too small. Therefore, if the value
2394 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002395 */
Ulrich Hecht03940372017-02-03 11:38:18 +01002396 /* byte size and parity */
2397 switch (termios->c_cflag & CSIZE) {
2398 case CS5:
2399 bits = 7;
2400 break;
2401 case CS6:
2402 bits = 8;
2403 break;
2404 case CS7:
2405 bits = 9;
2406 break;
2407 default:
2408 bits = 10;
2409 break;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002410 }
Ulrich Hecht03940372017-02-03 11:38:18 +01002411
2412 if (termios->c_cflag & CSTOPB)
2413 bits++;
2414 if (termios->c_cflag & PARENB)
2415 bits++;
2416
2417 s->rx_frame = (100 * bits * HZ) / (baud / 10);
2418#ifdef CONFIG_SERIAL_SH_SCI_DMA
2419 s->rx_timeout = DIV_ROUND_UP(s->buf_len_rx * 2 * s->rx_frame, 1000);
2420 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
2421 s->rx_timeout * 1000 / HZ, port->timeout);
2422 if (s->rx_timeout < msecs_to_jiffies(20))
2423 s->rx_timeout = msecs_to_jiffies(20);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002424#endif
2425
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002427 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002428
Paul Mundt23241d42011-06-28 13:55:31 +09002429 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002430
2431 if (UART_ENABLE_MS(port, termios->c_cflag))
2432 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433}
2434
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002435static void sci_pm(struct uart_port *port, unsigned int state,
2436 unsigned int oldstate)
2437{
2438 struct sci_port *sci_port = to_sci_port(port);
2439
2440 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002441 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002442 sci_port_disable(sci_port);
2443 break;
2444 default:
2445 sci_port_enable(sci_port);
2446 break;
2447 }
2448}
2449
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450static const char *sci_type(struct uart_port *port)
2451{
2452 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002453 case PORT_IRDA:
2454 return "irda";
2455 case PORT_SCI:
2456 return "sci";
2457 case PORT_SCIF:
2458 return "scif";
2459 case PORT_SCIFA:
2460 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002461 case PORT_SCIFB:
2462 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002463 case PORT_HSCIF:
2464 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465 }
2466
Paul Mundtfa439722008-09-04 18:53:58 +09002467 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468}
2469
Paul Mundtf6e94952011-01-21 15:25:36 +09002470static int sci_remap_port(struct uart_port *port)
2471{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002472 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002473
2474 /*
2475 * Nothing to do if there's already an established membase.
2476 */
2477 if (port->membase)
2478 return 0;
2479
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002480 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002481 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002482 if (unlikely(!port->membase)) {
2483 dev_err(port->dev, "can't remap port#%d\n", port->line);
2484 return -ENXIO;
2485 }
2486 } else {
2487 /*
2488 * For the simple (and majority of) cases where we don't
2489 * need to do any remapping, just cast the cookie
2490 * directly.
2491 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002492 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002493 }
2494
2495 return 0;
2496}
2497
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498static void sci_release_port(struct uart_port *port)
2499{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002500 struct sci_port *sport = to_sci_port(port);
2501
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002502 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002503 iounmap(port->membase);
2504 port->membase = NULL;
2505 }
2506
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002507 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508}
2509
2510static int sci_request_port(struct uart_port *port)
2511{
Paul Mundte2651642011-01-20 21:24:03 +09002512 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002513 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002514 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002516 res = request_mem_region(port->mapbase, sport->reg_size,
2517 dev_name(port->dev));
2518 if (unlikely(res == NULL)) {
2519 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002520 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002521 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522
Paul Mundtf6e94952011-01-21 15:25:36 +09002523 ret = sci_remap_port(port);
2524 if (unlikely(ret != 0)) {
2525 release_resource(res);
2526 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002527 }
Paul Mundte2651642011-01-20 21:24:03 +09002528
2529 return 0;
2530}
2531
2532static void sci_config_port(struct uart_port *port, int flags)
2533{
2534 if (flags & UART_CONFIG_TYPE) {
2535 struct sci_port *sport = to_sci_port(port);
2536
2537 port->type = sport->cfg->type;
2538 sci_request_port(port);
2539 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540}
2541
2542static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2543{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544 if (ser->baud_base < 2400)
2545 /* No paper tape reader for Mitch.. */
2546 return -EINVAL;
2547
2548 return 0;
2549}
2550
Julia Lawall069a47e2016-09-01 19:51:35 +02002551static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552 .tx_empty = sci_tx_empty,
2553 .set_mctrl = sci_set_mctrl,
2554 .get_mctrl = sci_get_mctrl,
2555 .start_tx = sci_start_tx,
2556 .stop_tx = sci_stop_tx,
2557 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002558 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559 .break_ctl = sci_break_ctl,
2560 .startup = sci_startup,
2561 .shutdown = sci_shutdown,
2562 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002563 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564 .type = sci_type,
2565 .release_port = sci_release_port,
2566 .request_port = sci_request_port,
2567 .config_port = sci_config_port,
2568 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002569#ifdef CONFIG_CONSOLE_POLL
2570 .poll_get_char = sci_poll_get_char,
2571 .poll_put_char = sci_poll_put_char,
2572#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573};
2574
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002575static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2576{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002577 const char *clk_names[] = {
2578 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002579 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002580 [SCI_BRG_INT] = "brg_int",
2581 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002582 };
2583 struct clk *clk;
2584 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002585
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002586 if (sci_port->cfg->type == PORT_HSCIF)
2587 clk_names[SCI_SCK] = "hsck";
2588
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002589 for (i = 0; i < SCI_NUM_CLKS; i++) {
2590 clk = devm_clk_get(dev, clk_names[i]);
2591 if (PTR_ERR(clk) == -EPROBE_DEFER)
2592 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002593
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002594 if (IS_ERR(clk) && i == SCI_FCK) {
2595 /*
2596 * "fck" used to be called "sci_ick", and we need to
2597 * maintain DT backward compatibility.
2598 */
2599 clk = devm_clk_get(dev, "sci_ick");
2600 if (PTR_ERR(clk) == -EPROBE_DEFER)
2601 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002602
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002603 if (!IS_ERR(clk))
2604 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002605
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002606 /*
2607 * Not all SH platforms declare a clock lookup entry
2608 * for SCI devices, in which case we need to get the
2609 * global "peripheral_clk" clock.
2610 */
2611 clk = devm_clk_get(dev, "peripheral_clk");
2612 if (!IS_ERR(clk))
2613 goto found;
2614
2615 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2616 PTR_ERR(clk));
2617 return PTR_ERR(clk);
2618 }
2619
2620found:
2621 if (IS_ERR(clk))
2622 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2623 PTR_ERR(clk));
2624 else
2625 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2626 clk, clk);
2627 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2628 }
2629 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002630}
2631
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002632static const struct sci_port_params *
2633sci_probe_regmap(const struct plat_sci_port *cfg)
2634{
2635 unsigned int regtype;
2636
2637 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2638 return &sci_port_params[cfg->regtype];
2639
2640 switch (cfg->type) {
2641 case PORT_SCI:
2642 regtype = SCIx_SCI_REGTYPE;
2643 break;
2644 case PORT_IRDA:
2645 regtype = SCIx_IRDA_REGTYPE;
2646 break;
2647 case PORT_SCIFA:
2648 regtype = SCIx_SCIFA_REGTYPE;
2649 break;
2650 case PORT_SCIFB:
2651 regtype = SCIx_SCIFB_REGTYPE;
2652 break;
2653 case PORT_SCIF:
2654 /*
2655 * The SH-4 is a bit of a misnomer here, although that's
2656 * where this particular port layout originated. This
2657 * configuration (or some slight variation thereof)
2658 * remains the dominant model for all SCIFs.
2659 */
2660 regtype = SCIx_SH4_SCIF_REGTYPE;
2661 break;
2662 case PORT_HSCIF:
2663 regtype = SCIx_HSCIF_REGTYPE;
2664 break;
2665 default:
2666 pr_err("Can't probe register map for given port\n");
2667 return NULL;
2668 }
2669
2670 return &sci_port_params[regtype];
2671}
2672
Bill Pemberton9671f092012-11-19 13:21:50 -05002673static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002674 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002675 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002676{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002677 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002678 const struct resource *res;
2679 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002680 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002681
Paul Mundt50f09592011-12-02 20:09:48 +09002682 sci_port->cfg = p;
2683
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002684 port->ops = &sci_uart_ops;
2685 port->iotype = UPIO_MEM;
2686 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002687
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002688 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2689 if (res == NULL)
2690 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002691
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002692 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002693 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002694
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002695 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2696 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002697
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002698 /* The SCI generates several interrupts. They can be muxed together or
2699 * connected to different interrupt lines. In the muxed case only one
2700 * interrupt resource is specified. In the non-muxed case three or four
2701 * interrupt resources are specified, as the BRI interrupt is optional.
2702 */
2703 if (sci_port->irqs[0] < 0)
2704 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002705
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002706 if (sci_port->irqs[1] < 0) {
2707 sci_port->irqs[1] = sci_port->irqs[0];
2708 sci_port->irqs[2] = sci_port->irqs[0];
2709 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002710 }
2711
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002712 sci_port->params = sci_probe_regmap(p);
2713 if (unlikely(sci_port->params == NULL))
2714 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002715
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002716 switch (p->type) {
2717 case PORT_SCIFB:
2718 sci_port->rx_trigger = 48;
2719 break;
2720 case PORT_HSCIF:
2721 sci_port->rx_trigger = 64;
2722 break;
2723 case PORT_SCIFA:
2724 sci_port->rx_trigger = 32;
2725 break;
2726 case PORT_SCIF:
2727 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2728 /* RX triggering not implemented for this IP */
2729 sci_port->rx_trigger = 1;
2730 else
2731 sci_port->rx_trigger = 8;
2732 break;
2733 default:
2734 sci_port->rx_trigger = 1;
2735 break;
2736 }
2737
Ulrich Hecht03940372017-02-03 11:38:18 +01002738 sci_port->rx_fifo_timeout = 0;
2739
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002740 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2741 * match the SoC datasheet, this should be investigated. Let platform
2742 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002743 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002744 sci_port->sampling_rate_mask = p->sampling_rate
2745 ? SCI_SR(p->sampling_rate)
2746 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002747
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002748 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002749 ret = sci_init_clocks(sci_port, &dev->dev);
2750 if (ret < 0)
2751 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002752
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002753 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002754
2755 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002756 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002757
Paul Mundtce6738b2011-01-19 15:24:40 +09002758 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002759 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002760 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002761
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002762 if (port->type == PORT_SCI) {
2763 if (sci_port->reg_size >= 0x20)
2764 port->regshift = 2;
2765 else
2766 port->regshift = 1;
2767 }
2768
Paul Mundtce6738b2011-01-19 15:24:40 +09002769 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002770 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002771 * for the multi-IRQ ports, which is where we are primarily
2772 * concerned with the shutdown path synchronization.
2773 *
2774 * For the muxed case there's nothing more to do.
2775 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002776 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002777 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002778
Paul Mundt61a69762011-06-14 12:40:19 +09002779 port->serial_in = sci_serial_in;
2780 port->serial_out = sci_serial_out;
2781
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002782 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002783}
2784
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002785static void sci_cleanup_single(struct sci_port *port)
2786{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002787 pm_runtime_disable(port->port.dev);
2788}
2789
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002790#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2791 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002792static void serial_console_putchar(struct uart_port *port, int ch)
2793{
2794 sci_poll_put_char(port, ch);
2795}
2796
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797/*
2798 * Print a string to the serial port trying not to disturb
2799 * any possible real use of the port...
2800 */
2801static void serial_console_write(struct console *co, const char *s,
2802 unsigned count)
2803{
Paul Mundt906b17d2011-01-21 16:19:53 +09002804 struct sci_port *sci_port = &sci_ports[co->index];
2805 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002806 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002807 unsigned long flags;
2808 int locked = 1;
2809
2810 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002811#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002812 if (port->sysrq)
2813 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002814 else
2815#endif
2816 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002817 locked = spin_trylock(&port->lock);
2818 else
2819 spin_lock(&port->lock);
2820
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002821 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002822 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002823 ctrl_temp = SCSCR_RE | SCSCR_TE |
2824 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002825 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2826 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002827
Magnus Damm501b8252009-01-21 15:14:30 +00002828 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002829
2830 /* wait until fifo is empty and last bit has been transmitted */
2831 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002832 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002833 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002834
2835 /* restore the SCSCR */
2836 serial_port_out(port, SCSCR, ctrl);
2837
2838 if (locked)
2839 spin_unlock(&port->lock);
2840 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002841}
2842
Bill Pemberton9671f092012-11-19 13:21:50 -05002843static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002844{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002845 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846 struct uart_port *port;
2847 int baud = 115200;
2848 int bits = 8;
2849 int parity = 'n';
2850 int flow = 'n';
2851 int ret;
2852
Paul Mundte108b2c2006-09-27 16:32:13 +09002853 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002854 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002855 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002856 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002857 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002858
Paul Mundt906b17d2011-01-21 16:19:53 +09002859 sci_port = &sci_ports[co->index];
2860 port = &sci_port->port;
2861
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002862 /*
2863 * Refuse to handle uninitialized ports.
2864 */
2865 if (!port->ops)
2866 return -ENODEV;
2867
Paul Mundtf6e94952011-01-21 15:25:36 +09002868 ret = sci_remap_port(port);
2869 if (unlikely(ret != 0))
2870 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002871
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872 if (options)
2873 uart_parse_options(options, &baud, &parity, &bits, &flow);
2874
Paul Mundtab7cfb52011-06-01 14:47:42 +09002875 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876}
2877
2878static struct console serial_console = {
2879 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002880 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881 .write = serial_console_write,
2882 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002883 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002885 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002886};
2887
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002888static struct console early_serial_console = {
2889 .name = "early_ttySC",
2890 .write = serial_console_write,
2891 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002892 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002893};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002894
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002895static char early_serial_buf[32];
2896
Bill Pemberton9671f092012-11-19 13:21:50 -05002897static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002898{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002899 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002900
2901 if (early_serial_console.data)
2902 return -EEXIST;
2903
2904 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002905
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002906 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002907
2908 serial_console_setup(&early_serial_console, early_serial_buf);
2909
2910 if (!strstr(early_serial_buf, "keep"))
2911 early_serial_console.flags |= CON_BOOT;
2912
2913 register_console(&early_serial_console);
2914 return 0;
2915}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002916
2917#define SCI_CONSOLE (&serial_console)
2918
Paul Mundtecdf8a42011-01-21 00:05:48 +09002919#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002920static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002921{
2922 return -EINVAL;
2923}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002925#define SCI_CONSOLE NULL
2926
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002927#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002928
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002929static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930
2931static struct uart_driver sci_uart_driver = {
2932 .owner = THIS_MODULE,
2933 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002934 .dev_name = "ttySC",
2935 .major = SCI_MAJOR,
2936 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002937 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002938 .cons = SCI_CONSOLE,
2939};
2940
Paul Mundt54507f62009-05-08 23:48:33 +09002941static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002942{
Paul Mundtd535a232011-01-19 17:19:35 +09002943 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002944
Paul Mundtd535a232011-01-19 17:19:35 +09002945 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002946
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002947 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002948
Ulrich Hecht5d231882017-02-03 11:38:19 +01002949 if (port->port.fifosize > 1) {
2950 sysfs_remove_file(&dev->dev.kobj,
2951 &dev_attr_rx_fifo_trigger.attr);
2952 }
2953 if (port->port.type == PORT_SCIFA || port->port.type == PORT_SCIFB) {
2954 sysfs_remove_file(&dev->dev.kobj,
2955 &dev_attr_rx_fifo_timeout.attr);
2956 }
2957
Magnus Damme552de22009-01-21 15:13:42 +00002958 return 0;
2959}
2960
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002961
2962#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2963#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2964#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002965
2966static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002967 /* SoC-specific types */
2968 {
2969 .compatible = "renesas,scif-r7s72100",
2970 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2971 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002972 /* Family-specific types */
2973 {
2974 .compatible = "renesas,rcar-gen1-scif",
2975 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2976 }, {
2977 .compatible = "renesas,rcar-gen2-scif",
2978 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2979 }, {
2980 .compatible = "renesas,rcar-gen3-scif",
2981 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2982 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002983 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002984 {
2985 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002986 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002987 }, {
2988 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002989 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002990 }, {
2991 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002992 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002993 }, {
2994 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002995 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002996 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002997 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002998 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002999 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003000 /* Terminator */
3001 },
3002};
3003MODULE_DEVICE_TABLE(of, of_sci_match);
3004
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01003005static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
3006 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003007{
3008 struct device_node *np = pdev->dev.of_node;
3009 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003010 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003011 struct sci_port *sp;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003012 int id;
3013
3014 if (!IS_ENABLED(CONFIG_OF) || !np)
3015 return NULL;
3016
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01003017 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003018 if (!match)
3019 return NULL;
3020
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003021 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02003022 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003023 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003024
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01003025 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003026 id = of_alias_get_id(np, "serial");
3027 if (id < 0) {
3028 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3029 return NULL;
3030 }
3031
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003032 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003033 *dev_id = id;
3034
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003035 p->type = SCI_OF_TYPE(match->data);
3036 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003037
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003038 if (of_find_property(np, "uart-has-rtscts", NULL))
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003039 sp->has_rtscts = true;
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003040
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003041 return p;
3042}
3043
Bill Pemberton9671f092012-11-19 13:21:50 -05003044static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00003045 unsigned int index,
3046 struct plat_sci_port *p,
3047 struct sci_port *sciport)
3048{
Magnus Damm0ee70712009-01-21 15:13:50 +00003049 int ret;
3050
3051 /* Sanity check */
3052 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07003053 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00003054 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07003055 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02003056 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00003057 }
3058
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003059 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09003060 if (ret)
3061 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00003062
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003063 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
3064 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
3065 return PTR_ERR(sciport->gpios);
3066
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003067 if (sciport->has_rtscts) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003068 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3069 UART_GPIO_CTS)) ||
3070 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3071 UART_GPIO_RTS))) {
3072 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3073 return -EINVAL;
3074 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02003075 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003076 }
3077
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003078 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3079 if (ret) {
3080 sci_cleanup_single(sciport);
3081 return ret;
3082 }
3083
3084 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00003085}
3086
Bill Pemberton9671f092012-11-19 13:21:50 -05003087static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003089 struct plat_sci_port *p;
3090 struct sci_port *sp;
3091 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003092 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003093
Paul Mundtecdf8a42011-01-21 00:05:48 +09003094 /*
3095 * If we've come here via earlyprintk initialization, head off to
3096 * the special early probe. We don't have sufficient device state
3097 * to make it beyond this yet.
3098 */
3099 if (is_early_platform_device(dev))
3100 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003101
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003102 if (dev->dev.of_node) {
3103 p = sci_parse_dt(dev, &dev_id);
3104 if (p == NULL)
3105 return -EINVAL;
3106 } else {
3107 p = dev->dev.platform_data;
3108 if (p == NULL) {
3109 dev_err(&dev->dev, "no platform data supplied\n");
3110 return -EINVAL;
3111 }
3112
3113 dev_id = dev->id;
3114 }
3115
3116 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003117 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003118
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003119 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003120 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003121 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003122
Ulrich Hecht5d231882017-02-03 11:38:19 +01003123 if (sp->port.fifosize > 1) {
3124 ret = sysfs_create_file(&dev->dev.kobj,
3125 &dev_attr_rx_fifo_trigger.attr);
3126 if (ret)
3127 return ret;
3128 }
3129 if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB) {
3130 ret = sysfs_create_file(&dev->dev.kobj,
3131 &dev_attr_rx_fifo_timeout.attr);
3132 if (ret) {
3133 if (sp->port.fifosize > 1) {
3134 sysfs_remove_file(&dev->dev.kobj,
3135 &dev_attr_rx_fifo_trigger.attr);
3136 }
3137 return ret;
3138 }
3139 }
3140
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141#ifdef CONFIG_SH_STANDARD_BIOS
3142 sh_bios_gdb_detach();
3143#endif
3144
Paul Mundte108b2c2006-09-27 16:32:13 +09003145 return 0;
3146}
3147
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003148static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003149{
Paul Mundtd535a232011-01-19 17:19:35 +09003150 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003151
Paul Mundtd535a232011-01-19 17:19:35 +09003152 if (sport)
3153 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003154
3155 return 0;
3156}
3157
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003158static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003159{
Paul Mundtd535a232011-01-19 17:19:35 +09003160 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003161
Paul Mundtd535a232011-01-19 17:19:35 +09003162 if (sport)
3163 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003164
3165 return 0;
3166}
3167
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003168static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003169
Paul Mundte108b2c2006-09-27 16:32:13 +09003170static struct platform_driver sci_driver = {
3171 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003172 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003173 .driver = {
3174 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003175 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003176 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003177 },
3178};
3179
3180static int __init sci_init(void)
3181{
3182 int ret;
3183
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003184 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003185
Paul Mundte108b2c2006-09-27 16:32:13 +09003186 ret = uart_register_driver(&sci_uart_driver);
3187 if (likely(ret == 0)) {
3188 ret = platform_driver_register(&sci_driver);
3189 if (unlikely(ret))
3190 uart_unregister_driver(&sci_uart_driver);
3191 }
3192
Linus Torvalds1da177e2005-04-16 15:20:36 -07003193 return ret;
3194}
3195
3196static void __exit sci_exit(void)
3197{
Paul Mundte108b2c2006-09-27 16:32:13 +09003198 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003199 uart_unregister_driver(&sci_uart_driver);
3200}
3201
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003202#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3203early_platform_init_buffer("earlyprintk", &sci_driver,
3204 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3205#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003206#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3207static struct __init plat_sci_port port_cfg;
3208
3209static int __init early_console_setup(struct earlycon_device *device,
3210 int type)
3211{
3212 if (!device->port.membase)
3213 return -ENODEV;
3214
3215 device->port.serial_in = sci_serial_in;
3216 device->port.serial_out = sci_serial_out;
3217 device->port.type = type;
3218 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003219 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003220 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003221 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003222 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3223 sci_serial_out(&sci_ports[0].port, SCSCR,
3224 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003225
3226 device->con->write = serial_console_write;
3227 return 0;
3228}
3229static int __init sci_early_console_setup(struct earlycon_device *device,
3230 const char *opt)
3231{
3232 return early_console_setup(device, PORT_SCI);
3233}
3234static int __init scif_early_console_setup(struct earlycon_device *device,
3235 const char *opt)
3236{
3237 return early_console_setup(device, PORT_SCIF);
3238}
3239static int __init scifa_early_console_setup(struct earlycon_device *device,
3240 const char *opt)
3241{
3242 return early_console_setup(device, PORT_SCIFA);
3243}
3244static int __init scifb_early_console_setup(struct earlycon_device *device,
3245 const char *opt)
3246{
3247 return early_console_setup(device, PORT_SCIFB);
3248}
3249static int __init hscif_early_console_setup(struct earlycon_device *device,
3250 const char *opt)
3251{
3252 return early_console_setup(device, PORT_HSCIF);
3253}
3254
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003255OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003256OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003257OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003258OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003259OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3260#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3261
Linus Torvalds1da177e2005-04-16 15:20:36 -07003262module_init(sci_init);
3263module_exit(sci_exit);
3264
Paul Mundte108b2c2006-09-27 16:32:13 +09003265MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003266MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003267MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003268MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");