blob: 3303cfad4838d5921b31370e263443c6c9b8bc71 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Arnd Bergmann2639d6b2016-05-09 23:51:27 +020033#include <linux/pinctrl/consumer.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030034#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030035#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053036#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030037#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053038#include <linux/mfd/syscon.h>
39#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020040#include <linux/of.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053041#include <linux/regulator/consumer.h>
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +020042#include <linux/suspend.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030043#include <linux/component.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020044
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030045#include <video/omapdss.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080046
Tomi Valkeinen559d6702009-11-03 11:23:50 +020047#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020048#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049
Tomi Valkeinen559d6702009-11-03 11:23:50 +020050#define DSS_SZ_REGS SZ_512
51
52struct dss_reg {
53 u16 idx;
54};
55
56#define DSS_REG(idx) ((const struct dss_reg) { idx })
57
58#define DSS_REVISION DSS_REG(0x0000)
59#define DSS_SYSCONFIG DSS_REG(0x0010)
60#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020061#define DSS_CONTROL DSS_REG(0x0040)
62#define DSS_SDI_CONTROL DSS_REG(0x0044)
63#define DSS_PLL_CONTROL DSS_REG(0x0048)
64#define DSS_SDI_STATUS DSS_REG(0x005C)
65
66#define REG_GET(idx, start, end) \
67 FLD_GET(dss_read_reg(idx), start, end)
68
69#define REG_FLD_MOD(idx, val, start, end) \
70 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
71
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053072struct dss_features {
73 u8 fck_div_max;
74 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020075 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020076 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053077 int num_ports;
Archit Taneja064c2a42014-04-23 18:00:18 +053078 int (*dpi_select_source)(int port, enum omap_channel channel);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053079};
80
Tomi Valkeinen559d6702009-11-03 11:23:50 +020081static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000082 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020083 void __iomem *base;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053084 struct regmap *syscon_pll_ctrl;
85 u32 syscon_pll_ctrl_offset;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030086
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020087 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030088 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +020089 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020090
91 unsigned long cache_req_pck;
92 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020093 struct dispc_clock_info cache_dispc_cinfo;
94
Archit Taneja5a8b5722011-05-12 17:26:29 +053095 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
Archit Taneja89a35e52011-04-12 13:52:23 +053096 enum omap_dss_clk_source dispc_clk_source;
97 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020098
Tomi Valkeinen69f06052011-06-01 15:56:39 +030099 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200100 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530101
102 const struct dss_features *feat;
Tomi Valkeinen99767542014-07-04 13:38:27 +0530103
104 struct dss_pll *video1_pll;
105 struct dss_pll *video2_pll;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200106} dss;
107
Taneja, Archit235e7db2011-03-14 23:28:21 -0500108static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530109 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
110 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
111 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Tomi Valkeinen901e5fe2011-11-30 17:34:52 +0200112 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
113 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
Archit Taneja067a57e2011-03-02 11:57:25 +0530114};
115
Tomi Valkeinenf99467b2015-06-04 12:35:42 +0300116static bool dss_initialized;
117
118bool omapdss_is_initialized(void)
119{
120 return dss_initialized;
121}
122EXPORT_SYMBOL(omapdss_is_initialized);
123
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200124static inline void dss_write_reg(const struct dss_reg idx, u32 val)
125{
126 __raw_writel(val, dss.base + idx.idx);
127}
128
129static inline u32 dss_read_reg(const struct dss_reg idx)
130{
131 return __raw_readl(dss.base + idx.idx);
132}
133
134#define SR(reg) \
135 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
136#define RR(reg) \
137 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
138
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300139static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200140{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300141 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200142
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143 SR(CONTROL);
144
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200145 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
146 OMAP_DISPLAY_TYPE_SDI) {
147 SR(SDI_CONTROL);
148 SR(PLL_CONTROL);
149 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300150
151 dss.ctx_valid = true;
152
153 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200154}
155
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300156static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200157{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300158 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200159
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300160 if (!dss.ctx_valid)
161 return;
162
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200163 RR(CONTROL);
164
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200165 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
166 OMAP_DISPLAY_TYPE_SDI) {
167 RR(SDI_CONTROL);
168 RR(PLL_CONTROL);
169 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300170
171 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200172}
173
174#undef SR
175#undef RR
176
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530177void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
178{
179 unsigned shift;
180 unsigned val;
181
182 if (!dss.syscon_pll_ctrl)
183 return;
184
185 val = !enable;
186
187 switch (pll_id) {
188 case DSS_PLL_VIDEO1:
189 shift = 0;
190 break;
191 case DSS_PLL_VIDEO2:
192 shift = 1;
193 break;
194 case DSS_PLL_HDMI:
195 shift = 2;
196 break;
197 default:
198 DSSERR("illegal DSS PLL ID %d\n", pll_id);
199 return;
200 }
201
202 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
203 1 << shift, val << shift);
204}
205
206void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
207 enum omap_channel channel)
208{
209 unsigned shift, val;
210
211 if (!dss.syscon_pll_ctrl)
212 return;
213
214 switch (channel) {
215 case OMAP_DSS_CHANNEL_LCD:
216 shift = 3;
217
218 switch (pll_id) {
219 case DSS_PLL_VIDEO1:
220 val = 0; break;
221 case DSS_PLL_HDMI:
222 val = 1; break;
223 default:
224 DSSERR("error in PLL mux config for LCD\n");
225 return;
226 }
227
228 break;
229 case OMAP_DSS_CHANNEL_LCD2:
230 shift = 5;
231
232 switch (pll_id) {
233 case DSS_PLL_VIDEO1:
234 val = 0; break;
235 case DSS_PLL_VIDEO2:
236 val = 1; break;
237 case DSS_PLL_HDMI:
238 val = 2; break;
239 default:
240 DSSERR("error in PLL mux config for LCD2\n");
241 return;
242 }
243
244 break;
245 case OMAP_DSS_CHANNEL_LCD3:
246 shift = 7;
247
248 switch (pll_id) {
249 case DSS_PLL_VIDEO1:
250 val = 1; break;
251 case DSS_PLL_VIDEO2:
252 val = 0; break;
253 case DSS_PLL_HDMI:
254 val = 2; break;
255 default:
256 DSSERR("error in PLL mux config for LCD3\n");
257 return;
258 }
259
260 break;
261 default:
262 DSSERR("error in PLL mux config\n");
263 return;
264 }
265
266 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
267 0x3 << shift, val << shift);
268}
269
Archit Taneja889b4fd2012-07-20 17:18:49 +0530270void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200271{
272 u32 l;
273
274 BUG_ON(datapairs > 3 || datapairs < 1);
275
276 l = dss_read_reg(DSS_SDI_CONTROL);
277 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
278 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
279 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
280 dss_write_reg(DSS_SDI_CONTROL, l);
281
282 l = dss_read_reg(DSS_PLL_CONTROL);
283 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
284 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
285 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
286 dss_write_reg(DSS_PLL_CONTROL, l);
287}
288
289int dss_sdi_enable(void)
290{
291 unsigned long timeout;
292
293 dispc_pck_free_enable(1);
294
295 /* Reset SDI PLL */
296 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
297 udelay(1); /* wait 2x PCLK */
298
299 /* Lock SDI PLL */
300 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
301
302 /* Waiting for PLL lock request to complete */
303 timeout = jiffies + msecs_to_jiffies(500);
304 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
305 if (time_after_eq(jiffies, timeout)) {
306 DSSERR("PLL lock request timed out\n");
307 goto err1;
308 }
309 }
310
311 /* Clearing PLL_GO bit */
312 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
313
314 /* Waiting for PLL to lock */
315 timeout = jiffies + msecs_to_jiffies(500);
316 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
317 if (time_after_eq(jiffies, timeout)) {
318 DSSERR("PLL lock timed out\n");
319 goto err1;
320 }
321 }
322
323 dispc_lcd_enable_signal(1);
324
325 /* Waiting for SDI reset to complete */
326 timeout = jiffies + msecs_to_jiffies(500);
327 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
328 if (time_after_eq(jiffies, timeout)) {
329 DSSERR("SDI reset timed out\n");
330 goto err2;
331 }
332 }
333
334 return 0;
335
336 err2:
337 dispc_lcd_enable_signal(0);
338 err1:
339 /* Reset SDI PLL */
340 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
341
342 dispc_pck_free_enable(0);
343
344 return -ETIMEDOUT;
345}
346
347void dss_sdi_disable(void)
348{
349 dispc_lcd_enable_signal(0);
350
351 dispc_pck_free_enable(0);
352
353 /* Reset SDI PLL */
354 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
355}
356
Archit Taneja89a35e52011-04-12 13:52:23 +0530357const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530358{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500359 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530360}
361
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200362void dss_dump_clocks(struct seq_file *s)
363{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500364 const char *fclk_name, *fclk_real_name;
365 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200366
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300367 if (dss_runtime_get())
368 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200369
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200370 seq_printf(s, "- DSS -\n");
371
Archit Taneja89a35e52011-04-12 13:52:23 +0530372 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
373 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300374 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200375
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200376 seq_printf(s, "%s (%s) = %lu\n",
377 fclk_name, fclk_real_name,
378 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200379
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300380 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200381}
382
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200383static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200384{
385#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
386
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300387 if (dss_runtime_get())
388 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200389
390 DUMPREG(DSS_REVISION);
391 DUMPREG(DSS_SYSCONFIG);
392 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200393 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200394
395 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
396 OMAP_DISPLAY_TYPE_SDI) {
397 DUMPREG(DSS_SDI_CONTROL);
398 DUMPREG(DSS_PLL_CONTROL);
399 DUMPREG(DSS_SDI_STATUS);
400 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200401
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300402 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200403#undef DUMPREG
404}
405
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300406static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200407{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200408 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600409 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200410
Taneja, Archit66534e82011-03-08 05:50:34 -0600411 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530412 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600413 b = 0;
414 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530415 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600416 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600417 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530418 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
419 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530420 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600421 default:
422 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300423 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600424 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300425
Taneja, Architea751592011-03-08 05:50:35 -0600426 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
427
428 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200429
430 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200431}
432
Archit Taneja5a8b5722011-05-12 17:26:29 +0530433void dss_select_dsi_clk_source(int dsi_module,
434 enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200435{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530436 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200437
Taneja, Archit66534e82011-03-08 05:50:34 -0600438 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530439 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600440 b = 0;
441 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530442 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530443 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600444 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600445 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530446 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
447 BUG_ON(dsi_module != 1);
448 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530449 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600450 default:
451 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300452 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600453 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300454
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530455 pos = dsi_module == 0 ? 1 : 10;
456 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200457
Archit Taneja5a8b5722011-05-12 17:26:29 +0530458 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200459}
460
Taneja, Architea751592011-03-08 05:50:35 -0600461void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530462 enum omap_dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600463{
464 int b, ix, pos;
465
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300466 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
467 dss_select_dispc_clk_source(clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600468 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300469 }
Taneja, Architea751592011-03-08 05:50:35 -0600470
471 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530472 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600473 b = 0;
474 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530475 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600476 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
477 b = 1;
Taneja, Architea751592011-03-08 05:50:35 -0600478 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530479 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530480 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
481 channel != OMAP_DSS_CHANNEL_LCD3);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530482 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530483 break;
Taneja, Architea751592011-03-08 05:50:35 -0600484 default:
485 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300486 return;
Taneja, Architea751592011-03-08 05:50:35 -0600487 }
488
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530489 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
490 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
Taneja, Architea751592011-03-08 05:50:35 -0600491 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
492
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530493 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
494 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Taneja, Architea751592011-03-08 05:50:35 -0600495 dss.lcd_clk_source[ix] = clk_src;
496}
497
Archit Taneja89a35e52011-04-12 13:52:23 +0530498enum omap_dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200499{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200500 return dss.dispc_clk_source;
501}
502
Archit Taneja5a8b5722011-05-12 17:26:29 +0530503enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200504{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530505 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200506}
507
Archit Taneja89a35e52011-04-12 13:52:23 +0530508enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600509{
Archit Taneja89976f22011-03-31 13:23:35 +0530510 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530511 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
512 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Archit Taneja89976f22011-03-31 13:23:35 +0530513 return dss.lcd_clk_source[ix];
514 } else {
515 /* LCD_CLK source is the same as DISPC_FCLK source for
516 * OMAP2 and OMAP3 */
517 return dss.dispc_clk_source;
518 }
Taneja, Architea751592011-03-08 05:50:35 -0600519}
520
Tomi Valkeinen688af022013-10-31 16:41:57 +0200521bool dss_div_calc(unsigned long pck, unsigned long fck_min,
522 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200523{
524 int fckd, fckd_start, fckd_stop;
525 unsigned long fck;
526 unsigned long fck_hw_max;
527 unsigned long fckd_hw_max;
528 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300529 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200530
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200531 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
532
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200533 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200534 unsigned pckd;
535
536 pckd = fck_hw_max / pck;
537
538 fck = pck * pckd;
539
540 fck = clk_round_rate(dss.dss_clk, fck);
541
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200542 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200543 }
544
Tomi Valkeinen43417822013-03-05 16:34:05 +0200545 fckd_hw_max = dss.feat->fck_div_max;
546
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300547 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200548 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200549
550 fck_min = fck_min ? fck_min : 1;
551
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300552 fckd_start = min(prate * m / fck_min, fckd_hw_max);
553 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200554
555 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200556 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200557
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200558 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200559 return true;
560 }
561
562 return false;
563}
564
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200565int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200566{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200567 int r;
568
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200569 DSSDBG("set fck to %lu\n", rate);
570
Tomi Valkeinenada94432013-10-31 16:06:38 +0200571 r = clk_set_rate(dss.dss_clk, rate);
572 if (r)
573 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200574
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200575 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
576
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200577 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300578 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200579 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200580
581 return 0;
582}
583
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200584unsigned long dss_get_dispc_clk_rate(void)
585{
586 return dss.dss_clk_rate;
587}
588
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300589static int dss_setup_default_clock(void)
590{
591 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200592 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300593 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300594 int r;
595
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300596 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
597
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200598 if (dss.parent_clk == NULL) {
599 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
600 } else {
601 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300602
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200603 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
604 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200605 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200606 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300607
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200608 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300609 if (r)
610 return r;
611
612 return 0;
613}
614
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200615void dss_set_venc_output(enum omap_dss_venc_type type)
616{
617 int l = 0;
618
619 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
620 l = 0;
621 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
622 l = 1;
623 else
624 BUG();
625
626 /* venc out selection. 0 = comp, 1 = svideo */
627 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
628}
629
630void dss_set_dac_pwrdn_bgz(bool enable)
631{
632 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
633}
634
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500635void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530636{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500637 enum omap_display_type dp;
638 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
639
640 /* Complain about invalid selections */
641 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
642 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
643
644 /* Select only if we have options */
645 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
646 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530647}
648
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300649enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
650{
651 enum omap_display_type displays;
652
653 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
654 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
655 return DSS_VENC_TV_CLK;
656
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500657 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
658 return DSS_HDMI_M_PCLK;
659
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300660 return REG_GET(DSS_CONTROL, 15, 15);
661}
662
Archit Taneja064c2a42014-04-23 18:00:18 +0530663static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300664{
665 if (channel != OMAP_DSS_CHANNEL_LCD)
666 return -EINVAL;
667
668 return 0;
669}
670
Archit Taneja064c2a42014-04-23 18:00:18 +0530671static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300672{
673 int val;
674
675 switch (channel) {
676 case OMAP_DSS_CHANNEL_LCD2:
677 val = 0;
678 break;
679 case OMAP_DSS_CHANNEL_DIGIT:
680 val = 1;
681 break;
682 default:
683 return -EINVAL;
684 }
685
686 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
687
688 return 0;
689}
690
Archit Taneja064c2a42014-04-23 18:00:18 +0530691static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300692{
693 int val;
694
695 switch (channel) {
696 case OMAP_DSS_CHANNEL_LCD:
697 val = 1;
698 break;
699 case OMAP_DSS_CHANNEL_LCD2:
700 val = 2;
701 break;
702 case OMAP_DSS_CHANNEL_LCD3:
703 val = 3;
704 break;
705 case OMAP_DSS_CHANNEL_DIGIT:
706 val = 0;
707 break;
708 default:
709 return -EINVAL;
710 }
711
712 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
713
714 return 0;
715}
716
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200717static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
718{
719 switch (port) {
720 case 0:
721 return dss_dpi_select_source_omap5(port, channel);
722 case 1:
723 if (channel != OMAP_DSS_CHANNEL_LCD2)
724 return -EINVAL;
725 break;
726 case 2:
727 if (channel != OMAP_DSS_CHANNEL_LCD3)
728 return -EINVAL;
729 break;
730 default:
731 return -EINVAL;
732 }
733
734 return 0;
735}
736
Archit Taneja064c2a42014-04-23 18:00:18 +0530737int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300738{
Archit Taneja064c2a42014-04-23 18:00:18 +0530739 return dss.feat->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300740}
741
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000742static int dss_get_clocks(void)
743{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300744 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000745
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300746 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300747 if (IS_ERR(clk)) {
748 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300749 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600750 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000751
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300752 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000753
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200754 if (dss.feat->parent_clk_name) {
755 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200756 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200757 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300758 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200759 }
760 } else {
761 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300762 }
763
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200764 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300765
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000766 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000767}
768
769static void dss_put_clocks(void)
770{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200771 if (dss.parent_clk)
772 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000773}
774
Tomi Valkeinen99767542014-07-04 13:38:27 +0530775int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000776{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300777 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000778
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300779 DSSDBG("dss_runtime_get\n");
780
781 r = pm_runtime_get_sync(&dss.pdev->dev);
782 WARN_ON(r < 0);
783 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000784}
785
Tomi Valkeinen99767542014-07-04 13:38:27 +0530786void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000787{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300788 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000789
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300790 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000791
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200792 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300793 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000794}
795
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000796/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530797#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000798void dss_debug_dump_clocks(struct seq_file *s)
799{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000800 dss_dump_clocks(s);
801 dispc_dump_clocks(s);
802#ifdef CONFIG_OMAP2_DSS_DSI
803 dsi_dump_clocks(s);
804#endif
805}
806#endif
807
Archit Taneja387ce9f2014-05-22 17:01:57 +0530808
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200809static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530810 OMAP_DISPLAY_TYPE_DPI,
811};
812
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200813static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530814 OMAP_DISPLAY_TYPE_DPI,
815 OMAP_DISPLAY_TYPE_SDI,
816};
817
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200818static const enum omap_display_type dra7xx_ports[] = {
819 OMAP_DISPLAY_TYPE_DPI,
820 OMAP_DISPLAY_TYPE_DPI,
821 OMAP_DISPLAY_TYPE_DPI,
822};
823
Tomi Valkeinenede92692015-06-04 14:12:16 +0300824static const struct dss_features omap24xx_dss_feats = {
Tomi Valkeinen6e555e22013-11-01 11:26:43 +0200825 /*
826 * fck div max is really 16, but the divider range has gaps. The range
827 * from 1 to 6 has no gaps, so let's use that as a max.
828 */
829 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300830 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200831 .parent_clk_name = "core_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300832 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530833 .ports = omap2plus_ports,
834 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300835};
836
Tomi Valkeinenede92692015-06-04 14:12:16 +0300837static const struct dss_features omap34xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300838 .fck_div_max = 16,
839 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200840 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300841 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530842 .ports = omap34xx_ports,
843 .num_ports = ARRAY_SIZE(omap34xx_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300844};
845
Tomi Valkeinenede92692015-06-04 14:12:16 +0300846static const struct dss_features omap3630_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300847 .fck_div_max = 32,
848 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200849 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300850 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530851 .ports = omap2plus_ports,
852 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300853};
854
Tomi Valkeinenede92692015-06-04 14:12:16 +0300855static const struct dss_features omap44xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300856 .fck_div_max = 32,
857 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200858 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300859 .dpi_select_source = &dss_dpi_select_source_omap4,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530860 .ports = omap2plus_ports,
861 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300862};
863
Tomi Valkeinenede92692015-06-04 14:12:16 +0300864static const struct dss_features omap54xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300865 .fck_div_max = 64,
866 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200867 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300868 .dpi_select_source = &dss_dpi_select_source_omap5,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530869 .ports = omap2plus_ports,
870 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300871};
872
Tomi Valkeinenede92692015-06-04 14:12:16 +0300873static const struct dss_features am43xx_dss_feats = {
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530874 .fck_div_max = 0,
875 .dss_fck_multiplier = 0,
876 .parent_clk_name = NULL,
877 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530878 .ports = omap2plus_ports,
879 .num_ports = ARRAY_SIZE(omap2plus_ports),
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530880};
881
Tomi Valkeinenede92692015-06-04 14:12:16 +0300882static const struct dss_features dra7xx_dss_feats = {
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200883 .fck_div_max = 64,
884 .dss_fck_multiplier = 1,
885 .parent_clk_name = "dpll_per_x2_ck",
886 .dpi_select_source = &dss_dpi_select_source_dra7xx,
887 .ports = dra7xx_ports,
888 .num_ports = ARRAY_SIZE(dra7xx_ports),
889};
890
Tomi Valkeinenede92692015-06-04 14:12:16 +0300891static int dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530892{
893 const struct dss_features *src;
894 struct dss_features *dst;
895
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300896 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530897 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300898 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530899 return -ENOMEM;
900 }
901
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300902 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300903 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530904 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300905 break;
906
907 case OMAPDSS_VER_OMAP34xx_ES1:
908 case OMAPDSS_VER_OMAP34xx_ES3:
909 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530910 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300911 break;
912
913 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530914 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300915 break;
916
917 case OMAPDSS_VER_OMAP4430_ES1:
918 case OMAPDSS_VER_OMAP4430_ES2:
919 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530920 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300921 break;
922
923 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +0530924 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300925 break;
926
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530927 case OMAPDSS_VER_AM43xx:
928 src = &am43xx_dss_feats;
929 break;
930
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200931 case OMAPDSS_VER_DRA7xx:
932 src = &dra7xx_dss_feats;
933 break;
934
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300935 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530936 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300937 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530938
939 memcpy(dst, src, sizeof(*dst));
940 dss.feat = dst;
941
942 return 0;
943}
944
Tomi Valkeinenede92692015-06-04 14:12:16 +0300945static int dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200946{
947 struct device_node *parent = pdev->dev.of_node;
948 struct device_node *port;
949 int r;
950
951 if (parent == NULL)
952 return 0;
953
954 port = omapdss_of_get_next_port(parent, NULL);
Archit Taneja00592772014-05-08 14:45:12 +0530955 if (!port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200956 return 0;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200957
Archit Taneja387ce9f2014-05-22 17:01:57 +0530958 if (dss.feat->num_ports == 0)
959 return 0;
960
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200961 do {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530962 enum omap_display_type port_type;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200963 u32 reg;
964
965 r = of_property_read_u32(port, "reg", &reg);
966 if (r)
967 reg = 0;
968
Archit Taneja387ce9f2014-05-22 17:01:57 +0530969 if (reg >= dss.feat->num_ports)
970 continue;
971
972 port_type = dss.feat->ports[reg];
973
974 switch (port_type) {
975 case OMAP_DISPLAY_TYPE_DPI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200976 dpi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530977 break;
978 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200979 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530980 break;
981 default:
982 break;
983 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200984 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
985
986 return 0;
987}
988
Tomi Valkeinenede92692015-06-04 14:12:16 +0300989static void dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200990{
Archit Taneja80eb6752014-06-02 14:11:51 +0530991 struct device_node *parent = pdev->dev.of_node;
992 struct device_node *port;
993
994 if (parent == NULL)
995 return;
996
997 port = omapdss_of_get_next_port(parent, NULL);
998 if (!port)
999 return;
1000
Archit Taneja387ce9f2014-05-22 17:01:57 +05301001 if (dss.feat->num_ports == 0)
1002 return;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001003
Archit Taneja387ce9f2014-05-22 17:01:57 +05301004 do {
1005 enum omap_display_type port_type;
1006 u32 reg;
1007 int r;
1008
1009 r = of_property_read_u32(port, "reg", &reg);
1010 if (r)
1011 reg = 0;
1012
1013 if (reg >= dss.feat->num_ports)
1014 continue;
1015
1016 port_type = dss.feat->ports[reg];
1017
1018 switch (port_type) {
1019 case OMAP_DISPLAY_TYPE_DPI:
1020 dpi_uninit_port(port);
1021 break;
1022 case OMAP_DISPLAY_TYPE_SDI:
1023 sdi_uninit_port(port);
1024 break;
1025 default:
1026 break;
1027 }
1028 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001029}
1030
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001031static int dss_video_pll_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001032{
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301033 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301034 struct regulator *pll_regulator;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001035 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001036
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001037 if (!np)
1038 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001039
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001040 if (of_property_read_bool(np, "syscon-pll-ctrl")) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301041 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1042 "syscon-pll-ctrl");
1043 if (IS_ERR(dss.syscon_pll_ctrl)) {
1044 dev_err(&pdev->dev,
1045 "failed to get syscon-pll-ctrl regmap\n");
1046 return PTR_ERR(dss.syscon_pll_ctrl);
1047 }
1048
1049 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1050 &dss.syscon_pll_ctrl_offset)) {
1051 dev_err(&pdev->dev,
1052 "failed to get syscon-pll-ctrl offset\n");
1053 return -EINVAL;
1054 }
1055 }
1056
Tomi Valkeinen99767542014-07-04 13:38:27 +05301057 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1058 if (IS_ERR(pll_regulator)) {
1059 r = PTR_ERR(pll_regulator);
1060
1061 switch (r) {
1062 case -ENOENT:
1063 pll_regulator = NULL;
1064 break;
1065
1066 case -EPROBE_DEFER:
1067 return -EPROBE_DEFER;
1068
1069 default:
1070 DSSERR("can't get DPLL VDDA regulator\n");
1071 return r;
1072 }
1073 }
1074
1075 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
1076 dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001077 if (IS_ERR(dss.video1_pll))
1078 return PTR_ERR(dss.video1_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301079 }
1080
1081 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
1082 dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
1083 if (IS_ERR(dss.video2_pll)) {
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001084 dss_video_pll_uninit(dss.video1_pll);
1085 return PTR_ERR(dss.video2_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301086 }
1087 }
1088
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001089 return 0;
1090}
1091
1092/* DSS HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001093static int dss_bind(struct device *dev)
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001094{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001095 struct platform_device *pdev = to_platform_device(dev);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001096 struct resource *dss_mem;
1097 u32 rev;
1098 int r;
1099
1100 dss.pdev = pdev;
1101
1102 r = dss_init_features(dss.pdev);
1103 if (r)
1104 return r;
1105
1106 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
1107 if (!dss_mem) {
1108 DSSERR("can't get IORESOURCE_MEM DSS\n");
1109 return -EINVAL;
1110 }
1111
1112 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
1113 resource_size(dss_mem));
1114 if (!dss.base) {
1115 DSSERR("can't ioremap DSS\n");
1116 return -ENOMEM;
1117 }
1118
1119 r = dss_get_clocks();
1120 if (r)
1121 return r;
1122
1123 r = dss_setup_default_clock();
1124 if (r)
1125 goto err_setup_clocks;
1126
1127 r = dss_video_pll_probe(pdev);
1128 if (r)
1129 goto err_pll_init;
1130
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001131 r = dss_init_ports(pdev);
1132 if (r)
1133 goto err_init_ports;
1134
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001135 pm_runtime_enable(&pdev->dev);
1136
1137 r = dss_runtime_get();
1138 if (r)
1139 goto err_runtime_get;
1140
1141 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1142
1143 /* Select DPLL */
1144 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1145
1146 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
1147
1148#ifdef CONFIG_OMAP2_DSS_VENC
1149 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1150 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1151 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1152#endif
1153 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
1154 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
1155 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
1156 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
1157 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
1158
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001159 rev = dss_read_reg(DSS_REVISION);
1160 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
1161 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1162
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001163 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001164
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001165 r = component_bind_all(&pdev->dev, NULL);
1166 if (r)
1167 goto err_component;
1168
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001169 dss_debugfs_create_file("dss", dss_dump_regs);
1170
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +02001171 pm_set_vt_switch(0);
1172
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001173 dss_initialized = true;
1174
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001175 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +02001176
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001177err_component:
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001178err_runtime_get:
1179 pm_runtime_disable(&pdev->dev);
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001180 dss_uninit_ports(pdev);
1181err_init_ports:
Tomi Valkeinen99767542014-07-04 13:38:27 +05301182 if (dss.video1_pll)
1183 dss_video_pll_uninit(dss.video1_pll);
1184
1185 if (dss.video2_pll)
1186 dss_video_pll_uninit(dss.video2_pll);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001187err_pll_init:
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001188err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001189 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001190 return r;
1191}
1192
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001193static void dss_unbind(struct device *dev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001194{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001195 struct platform_device *pdev = to_platform_device(dev);
1196
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001197 dss_initialized = false;
1198
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001199 component_unbind_all(&pdev->dev, NULL);
1200
Tomi Valkeinen99767542014-07-04 13:38:27 +05301201 if (dss.video1_pll)
1202 dss_video_pll_uninit(dss.video1_pll);
1203
1204 if (dss.video2_pll)
1205 dss_video_pll_uninit(dss.video2_pll);
1206
Archit Taneja2ac6a1a2014-06-01 12:47:44 +05301207 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001208
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001209 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001210
1211 dss_put_clocks();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001212}
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001213
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001214static const struct component_master_ops dss_component_ops = {
1215 .bind = dss_bind,
1216 .unbind = dss_unbind,
1217};
1218
1219static int dss_component_compare(struct device *dev, void *data)
1220{
1221 struct device *child = data;
1222 return dev == child;
1223}
1224
1225static int dss_add_child_component(struct device *dev, void *data)
1226{
1227 struct component_match **match = data;
1228
Tomi Valkeinen0438ec92015-06-30 12:23:45 +03001229 /*
1230 * HACK
1231 * We don't have a working driver for rfbi, so skip it here always.
1232 * Otherwise dss will never get probed successfully, as it will wait
1233 * for rfbi to get probed.
1234 */
1235 if (strstr(dev_name(dev), "rfbi"))
1236 return 0;
1237
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001238 component_match_add(dev->parent, match, dss_component_compare, dev);
1239
1240 return 0;
1241}
1242
1243static int dss_probe(struct platform_device *pdev)
1244{
1245 struct component_match *match = NULL;
1246 int r;
1247
1248 /* add all the child devices as components */
1249 device_for_each_child(&pdev->dev, &match, dss_add_child_component);
1250
1251 r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
1252 if (r)
1253 return r;
1254
1255 return 0;
1256}
1257
1258static int dss_remove(struct platform_device *pdev)
1259{
1260 component_master_del(&pdev->dev, &dss_component_ops);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001261 return 0;
1262}
1263
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001264static int dss_runtime_suspend(struct device *dev)
1265{
1266 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001267 dss_set_min_bus_tput(dev, 0);
Dave Gerlach5038bb82014-10-31 16:28:57 -05001268
1269 pinctrl_pm_select_sleep_state(dev);
1270
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001271 return 0;
1272}
1273
1274static int dss_runtime_resume(struct device *dev)
1275{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001276 int r;
Dave Gerlach5038bb82014-10-31 16:28:57 -05001277
1278 pinctrl_pm_select_default_state(dev);
1279
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001280 /*
1281 * Set an arbitrarily high tput request to ensure OPP100.
1282 * What we should really do is to make a request to stay in OPP100,
1283 * without any tput requirements, but that is not currently possible
1284 * via the PM layer.
1285 */
1286
1287 r = dss_set_min_bus_tput(dev, 1000000000);
1288 if (r)
1289 return r;
1290
Tomi Valkeinen39020712011-05-26 14:54:05 +03001291 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001292 return 0;
1293}
1294
1295static const struct dev_pm_ops dss_pm_ops = {
1296 .runtime_suspend = dss_runtime_suspend,
1297 .runtime_resume = dss_runtime_resume,
1298};
1299
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001300static const struct of_device_id dss_of_match[] = {
1301 { .compatible = "ti,omap2-dss", },
1302 { .compatible = "ti,omap3-dss", },
1303 { .compatible = "ti,omap4-dss", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03001304 { .compatible = "ti,omap5-dss", },
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001305 { .compatible = "ti,dra7-dss", },
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001306 {},
1307};
1308
1309MODULE_DEVICE_TABLE(of, dss_of_match);
1310
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001311static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001312 .probe = dss_probe,
1313 .remove = dss_remove,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001314 .driver = {
1315 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001316 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001317 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001318 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001319 },
1320};
1321
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001322int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001323{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001324 return platform_driver_register(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001325}
1326
1327void dss_uninit_platform_driver(void)
1328{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001329 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001330}