blob: f00f233092e9fca917c2e63324b3f8b8649f85b6 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Björn Töpel0c8493d2017-05-24 07:55:34 +020029#include <linux/bpf_trace.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000030#include "i40e.h"
Scott Petersoned0980c2017-04-13 04:45:44 -040031#include "i40e_trace.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000032#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000033
34static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
35 u32 td_tag)
36{
37 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
38 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
39 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
40 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
41 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
42}
43
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000044#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Alexander Duyck5e02f282016-09-12 14:18:41 -070045/**
46 * i40e_fdir - Generate a Flow Director descriptor based on fdata
47 * @tx_ring: Tx ring to send buffer on
48 * @fdata: Flow director filter data
49 * @add: Indicate if we are adding a rule or deleting one
50 *
51 **/
52static void i40e_fdir(struct i40e_ring *tx_ring,
53 struct i40e_fdir_filter *fdata, bool add)
54{
55 struct i40e_filter_program_desc *fdir_desc;
56 struct i40e_pf *pf = tx_ring->vsi->back;
57 u32 flex_ptype, dtype_cmd;
58 u16 i;
59
60 /* grab the next descriptor */
61 i = tx_ring->next_to_use;
62 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
63
64 i++;
65 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
66
67 flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
68 (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);
69
70 flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
71 (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
72
73 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
74 (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
75
Jacob Keller0e588de2017-02-06 14:38:50 -080076 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
77 (fdata->flex_offset << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
78
Alexander Duyck5e02f282016-09-12 14:18:41 -070079 /* Use LAN VSI Id if not programmed by user */
80 flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
81 ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
82 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);
83
84 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
85
86 dtype_cmd |= add ?
87 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
88 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
89 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
90 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
91
92 dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
93 (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);
94
95 dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
96 (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);
97
98 if (fdata->cnt_index) {
99 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
100 dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
101 ((u32)fdata->cnt_index <<
102 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
103 }
104
105 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
106 fdir_desc->rsvd = cpu_to_le32(0);
107 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
108 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
109}
110
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000111#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000112/**
113 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000114 * @fdir_data: Packet data that will be filter parameters
115 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000116 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000117 * @add: True for add/update, False for remove
118 **/
Alexander Duyck1eb846a2016-09-12 14:18:42 -0700119static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
120 u8 *raw_packet, struct i40e_pf *pf,
121 bool add)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000122{
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000123 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 struct i40e_tx_desc *tx_desc;
125 struct i40e_ring *tx_ring;
126 struct i40e_vsi *vsi;
127 struct device *dev;
128 dma_addr_t dma;
129 u32 td_cmd = 0;
130 u16 i;
131
132 /* find existing FDIR VSI */
Alexander Duyck4b816442016-10-11 15:26:53 -0700133 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000134 if (!vsi)
135 return -ENOENT;
136
Alexander Duyck9f65e152013-09-28 06:00:58 +0000137 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000138 dev = tx_ring->dev;
139
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000140 /* we need two descriptors to add/del a filter and we can wait */
Alexander Duycked245402016-09-14 16:24:32 -0700141 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
142 if (!i)
143 return -EAGAIN;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000144 msleep_interruptible(1);
Alexander Duycked245402016-09-14 16:24:32 -0700145 }
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000146
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000147 dma = dma_map_single(dev, raw_packet,
148 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000149 if (dma_mapping_error(dev, dma))
150 goto dma_fail;
151
152 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000153 i = tx_ring->next_to_use;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000154 first = &tx_ring->tx_bi[i];
Alexander Duyck5e02f282016-09-12 14:18:41 -0700155 i40e_fdir(tx_ring, fdir_data, add);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000156
157 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000158 i = tx_ring->next_to_use;
159 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000160 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
163
164 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000166 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000167 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000168 dma_unmap_addr_set(tx_buf, dma, dma);
169
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000171 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000172
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000173 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
174 tx_buf->raw_buf = (void *)raw_packet;
175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000177 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000178
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000179 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000180 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000181 */
182 wmb();
183
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000184 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000185 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000186
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000187 writel(tx_ring->next_to_use, tx_ring->tail);
188 return 0;
189
190dma_fail:
191 return -1;
192}
193
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000194#define IP_HEADER_OFFSET 14
195#define I40E_UDPIP_DUMMY_PACKET_LEN 42
196/**
197 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
198 * @vsi: pointer to the targeted VSI
199 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000200 * @add: true adds a filter, false removes it
201 *
202 * Returns 0 if the filters were successfully added or removed
203 **/
204static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
205 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000206 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000207{
208 struct i40e_pf *pf = vsi->back;
209 struct udphdr *udp;
210 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000211 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000212 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000213 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
214 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
215 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
216
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000217 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
218 if (!raw_packet)
219 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000220 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
221
222 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
223 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
224 + sizeof(struct iphdr));
225
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800226 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000227 udp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800228 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000229 udp->source = fd_data->src_port;
230
Jacob Keller0e588de2017-02-06 14:38:50 -0800231 if (fd_data->flex_filter) {
232 u8 *payload = raw_packet + I40E_UDPIP_DUMMY_PACKET_LEN;
233 __be16 pattern = fd_data->flex_word;
234 u16 off = fd_data->flex_offset;
235
236 *((__force __be16 *)(payload + off)) = pattern;
237 }
238
Kevin Scottb2d36c02014-04-09 05:58:59 +0000239 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
240 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
241 if (ret) {
242 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000243 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
244 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800245 /* Free the packet buffer since it wasn't added to the ring */
246 kfree(raw_packet);
247 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000248 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000249 if (add)
250 dev_info(&pf->pdev->dev,
251 "Filter OK for PCTYPE %d loc = %d\n",
252 fd_data->pctype, fd_data->fd_id);
253 else
254 dev_info(&pf->pdev->dev,
255 "Filter deleted for PCTYPE %d loc = %d\n",
256 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000257 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800258
Jacob Keller097dbf52017-02-06 14:38:46 -0800259 if (add)
260 pf->fd_udp4_filter_cnt++;
261 else
262 pf->fd_udp4_filter_cnt--;
263
Jacob Kellere5187ee2017-02-06 14:38:41 -0800264 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000265}
266
267#define I40E_TCPIP_DUMMY_PACKET_LEN 54
268/**
269 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
270 * @vsi: pointer to the targeted VSI
271 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 * @add: true adds a filter, false removes it
273 *
274 * Returns 0 if the filters were successfully added or removed
275 **/
276static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
277 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000278 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000279{
280 struct i40e_pf *pf = vsi->back;
281 struct tcphdr *tcp;
282 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000283 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000284 int ret;
285 /* Dummy packet */
286 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
287 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
288 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
289 0x0, 0x72, 0, 0, 0, 0};
290
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000291 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
292 if (!raw_packet)
293 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000294 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
295
296 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
297 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
298 + sizeof(struct iphdr));
299
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800300 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000301 tcp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800302 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000303 tcp->source = fd_data->src_port;
304
Jacob Keller0e588de2017-02-06 14:38:50 -0800305 if (fd_data->flex_filter) {
306 u8 *payload = raw_packet + I40E_TCPIP_DUMMY_PACKET_LEN;
307 __be16 pattern = fd_data->flex_word;
308 u16 off = fd_data->flex_offset;
309
310 *((__force __be16 *)(payload + off)) = pattern;
311 }
312
Kevin Scottb2d36c02014-04-09 05:58:59 +0000313 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000314 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000315 if (ret) {
316 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000317 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
318 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800319 /* Free the packet buffer since it wasn't added to the ring */
320 kfree(raw_packet);
321 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000322 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000323 if (add)
324 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
325 fd_data->pctype, fd_data->fd_id);
326 else
327 dev_info(&pf->pdev->dev,
328 "Filter deleted for PCTYPE %d loc = %d\n",
329 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000330 }
331
Jacob Keller377cc242017-02-06 14:38:42 -0800332 if (add) {
Jacob Keller097dbf52017-02-06 14:38:46 -0800333 pf->fd_tcp4_filter_cnt++;
Jacob Keller377cc242017-02-06 14:38:42 -0800334 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
335 I40E_DEBUG_FD & pf->hw.debug_mask)
336 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Jacob Keller47994c12017-04-19 09:25:57 -0400337 pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED;
Jacob Keller377cc242017-02-06 14:38:42 -0800338 } else {
Jacob Keller097dbf52017-02-06 14:38:46 -0800339 pf->fd_tcp4_filter_cnt--;
Jacob Keller377cc242017-02-06 14:38:42 -0800340 }
341
Jacob Kellere5187ee2017-02-06 14:38:41 -0800342 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000343}
344
Jacob Kellerf223c872017-02-06 14:38:51 -0800345#define I40E_SCTPIP_DUMMY_PACKET_LEN 46
346/**
347 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
348 * a specific flow spec
349 * @vsi: pointer to the targeted VSI
350 * @fd_data: the flow director data required for the FDir descriptor
351 * @add: true adds a filter, false removes it
352 *
353 * Returns 0 if the filters were successfully added or removed
354 **/
355static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
356 struct i40e_fdir_filter *fd_data,
357 bool add)
358{
359 struct i40e_pf *pf = vsi->back;
360 struct sctphdr *sctp;
361 struct iphdr *ip;
362 u8 *raw_packet;
363 int ret;
364 /* Dummy packet */
365 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
366 0x45, 0, 0, 0x20, 0, 0, 0x40, 0, 0x40, 0x84, 0, 0, 0, 0, 0, 0,
367 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
368
369 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
370 if (!raw_packet)
371 return -ENOMEM;
372 memcpy(raw_packet, packet, I40E_SCTPIP_DUMMY_PACKET_LEN);
373
374 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
375 sctp = (struct sctphdr *)(raw_packet + IP_HEADER_OFFSET
376 + sizeof(struct iphdr));
377
378 ip->daddr = fd_data->dst_ip;
379 sctp->dest = fd_data->dst_port;
380 ip->saddr = fd_data->src_ip;
381 sctp->source = fd_data->src_port;
382
383 if (fd_data->flex_filter) {
384 u8 *payload = raw_packet + I40E_SCTPIP_DUMMY_PACKET_LEN;
385 __be16 pattern = fd_data->flex_word;
386 u16 off = fd_data->flex_offset;
387
388 *((__force __be16 *)(payload + off)) = pattern;
389 }
390
391 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_SCTP;
392 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
393 if (ret) {
394 dev_info(&pf->pdev->dev,
395 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
396 fd_data->pctype, fd_data->fd_id, ret);
397 /* Free the packet buffer since it wasn't added to the ring */
398 kfree(raw_packet);
399 return -EOPNOTSUPP;
400 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
401 if (add)
402 dev_info(&pf->pdev->dev,
403 "Filter OK for PCTYPE %d loc = %d\n",
404 fd_data->pctype, fd_data->fd_id);
405 else
406 dev_info(&pf->pdev->dev,
407 "Filter deleted for PCTYPE %d loc = %d\n",
408 fd_data->pctype, fd_data->fd_id);
409 }
410
411 if (add)
412 pf->fd_sctp4_filter_cnt++;
413 else
414 pf->fd_sctp4_filter_cnt--;
415
416 return 0;
417}
418
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000419#define I40E_IP_DUMMY_PACKET_LEN 34
420/**
421 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
422 * a specific flow spec
423 * @vsi: pointer to the targeted VSI
424 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000425 * @add: true adds a filter, false removes it
426 *
427 * Returns 0 if the filters were successfully added or removed
428 **/
429static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
430 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432{
433 struct i40e_pf *pf = vsi->back;
434 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000435 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000436 int ret;
437 int i;
438 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
439 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
440 0, 0, 0, 0};
441
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000442 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
443 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000444 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
445 if (!raw_packet)
446 return -ENOMEM;
447 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
448 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
449
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800450 ip->saddr = fd_data->src_ip;
451 ip->daddr = fd_data->dst_ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000452 ip->protocol = 0;
453
Jacob Keller0e588de2017-02-06 14:38:50 -0800454 if (fd_data->flex_filter) {
455 u8 *payload = raw_packet + I40E_IP_DUMMY_PACKET_LEN;
456 __be16 pattern = fd_data->flex_word;
457 u16 off = fd_data->flex_offset;
458
459 *((__force __be16 *)(payload + off)) = pattern;
460 }
461
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000462 fd_data->pctype = i;
463 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000464 if (ret) {
465 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000466 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
467 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800468 /* The packet buffer wasn't added to the ring so we
469 * need to free it now.
470 */
471 kfree(raw_packet);
472 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000473 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000474 if (add)
475 dev_info(&pf->pdev->dev,
476 "Filter OK for PCTYPE %d loc = %d\n",
477 fd_data->pctype, fd_data->fd_id);
478 else
479 dev_info(&pf->pdev->dev,
480 "Filter deleted for PCTYPE %d loc = %d\n",
481 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000482 }
483 }
484
Jacob Keller097dbf52017-02-06 14:38:46 -0800485 if (add)
486 pf->fd_ip4_filter_cnt++;
487 else
488 pf->fd_ip4_filter_cnt--;
489
Jacob Kellere5187ee2017-02-06 14:38:41 -0800490 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000491}
492
493/**
494 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
495 * @vsi: pointer to the targeted VSI
496 * @cmd: command to get or set RX flow classification rules
497 * @add: true adds a filter, false removes it
498 *
499 **/
500int i40e_add_del_fdir(struct i40e_vsi *vsi,
501 struct i40e_fdir_filter *input, bool add)
502{
503 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000504 int ret;
505
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000506 switch (input->flow_type & ~FLOW_EXT) {
507 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000508 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000509 break;
510 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000511 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000512 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800513 case SCTP_V4_FLOW:
514 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
515 break;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000516 case IP_USER_FLOW:
517 switch (input->ip4_proto) {
518 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000519 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000520 break;
521 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000522 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000523 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800524 case IPPROTO_SCTP:
525 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
526 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700527 case IPPROTO_IP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000528 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000529 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700530 default:
531 /* We cannot support masking based on protocol */
Jacob Kellera346fb82017-04-05 07:50:53 -0400532 dev_info(&pf->pdev->dev, "Unsupported IPv4 protocol 0x%02x\n",
533 input->ip4_proto);
534 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000535 }
536 break;
537 default:
Jacob Kellera346fb82017-04-05 07:50:53 -0400538 dev_info(&pf->pdev->dev, "Unsupported flow type 0x%02x\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000539 input->flow_type);
Jacob Kellera346fb82017-04-05 07:50:53 -0400540 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000541 }
542
Jacob Kellera158aea2017-02-09 23:44:27 -0800543 /* The buffer allocated here will be normally be freed by
544 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
545 * completion. In the event of an error adding the buffer to the FDIR
546 * ring, it will immediately be freed. It may also be freed by
547 * i40e_clean_tx_ring() when closing the VSI.
548 */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000549 return ret;
550}
551
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000552/**
553 * i40e_fd_handle_status - check the Programming Status for FD
554 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000555 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000556 * @prog_id: the id originally used for programming
557 *
558 * This is used to verify if the FD programming or invalidation
559 * requested by SW to the HW is successful or not and take actions accordingly.
560 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000561static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
562 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000563{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000564 struct i40e_pf *pf = rx_ring->vsi->back;
565 struct pci_dev *pdev = pf->pdev;
566 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000567 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000568 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000569
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000570 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000571 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
572 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
573
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400574 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400575 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000576 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
577 (I40E_DEBUG_FD & pf->hw.debug_mask))
578 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400579 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000580
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000581 /* Check if the programming error is for ATR.
582 * If so, auto disable ATR and set a state for
583 * flush in progress. Next time we come here if flush is in
584 * progress do nothing, once flush is complete the state will
585 * be cleared.
586 */
Jacob Keller0da36b92017-04-19 09:25:55 -0400587 if (test_bit(__I40E_FD_FLUSH_REQUESTED, pf->state))
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000588 return;
589
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000590 pf->fd_add_err++;
591 /* store the current atr filter count */
592 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
593
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000594 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
Jacob Keller47994c12017-04-19 09:25:57 -0400595 pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED) {
596 pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED;
Jacob Keller0da36b92017-04-19 09:25:55 -0400597 set_bit(__I40E_FD_FLUSH_REQUESTED, pf->state);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000598 }
599
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000600 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000601 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000602 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000603 /* If ATR is running fcnt_prog can quickly change,
604 * if we are very close to full, it makes sense to disable
605 * FD ATR/SB and then re-enable it when there is room.
606 */
607 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000608 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Jacob Keller47994c12017-04-19 09:25:57 -0400609 !(pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED)) {
610 pf->flags |= I40E_FLAG_FD_SB_AUTO_DISABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400611 if (I40E_DEBUG_FD & pf->hw.debug_mask)
612 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000613 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000614 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400615 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000616 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000617 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000618 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000619 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000620}
621
622/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000623 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000624 * @ring: the ring that owns the buffer
625 * @tx_buffer: the buffer to free
626 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000627static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
628 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000629{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000630 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700631 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
632 kfree(tx_buffer->raw_buf);
Björn Töpel74608d12017-05-24 07:55:35 +0200633 else if (ring_is_xdp(ring))
634 page_frag_free(tx_buffer->raw_buf);
Alexander Duyck64bfd682016-09-12 14:18:39 -0700635 else
636 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000637 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000638 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000639 dma_unmap_addr(tx_buffer, dma),
640 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000641 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000642 } else if (dma_unmap_len(tx_buffer, len)) {
643 dma_unmap_page(ring->dev,
644 dma_unmap_addr(tx_buffer, dma),
645 dma_unmap_len(tx_buffer, len),
646 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000647 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800648
Alexander Duycka5e9c572013-09-28 06:00:27 +0000649 tx_buffer->next_to_watch = NULL;
650 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000651 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000652 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000653}
654
655/**
656 * i40e_clean_tx_ring - Free any empty Tx buffers
657 * @tx_ring: ring to be cleaned
658 **/
659void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
660{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000661 unsigned long bi_size;
662 u16 i;
663
664 /* ring already cleared, nothing to do */
665 if (!tx_ring->tx_bi)
666 return;
667
668 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000669 for (i = 0; i < tx_ring->count; i++)
670 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000671
672 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
673 memset(tx_ring->tx_bi, 0, bi_size);
674
675 /* Zero out the descriptor ring */
676 memset(tx_ring->desc, 0, tx_ring->size);
677
678 tx_ring->next_to_use = 0;
679 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000680
681 if (!tx_ring->netdev)
682 return;
683
684 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700685 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000686}
687
688/**
689 * i40e_free_tx_resources - Free Tx resources per queue
690 * @tx_ring: Tx descriptor ring for a specific queue
691 *
692 * Free all transmit software resources
693 **/
694void i40e_free_tx_resources(struct i40e_ring *tx_ring)
695{
696 i40e_clean_tx_ring(tx_ring);
697 kfree(tx_ring->tx_bi);
698 tx_ring->tx_bi = NULL;
699
700 if (tx_ring->desc) {
701 dma_free_coherent(tx_ring->dev, tx_ring->size,
702 tx_ring->desc, tx_ring->dma);
703 tx_ring->desc = NULL;
704 }
705}
706
Jesse Brandeburga68de582015-02-24 05:26:03 +0000707/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000708 * i40e_get_tx_pending - how many tx descriptors not processed
709 * @tx_ring: the ring of descriptors
710 *
711 * Since there is no access to the ring head register
712 * in XL710, we need to use our local copies
713 **/
Alan Brady17daabb2017-04-05 07:50:56 -0400714u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000715{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000716 u32 head, tail;
717
Alan Brady17daabb2017-04-05 07:50:56 -0400718 head = i40e_get_head(ring);
Jesse Brandeburga68de582015-02-24 05:26:03 +0000719 tail = readl(ring->tail);
720
721 if (head != tail)
722 return (head < tail) ?
723 tail - head : (tail + ring->count - head);
724
725 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000726}
727
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700728#define WB_STRIDE 4
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000729
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000730/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000731 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800732 * @vsi: the VSI we care about
733 * @tx_ring: Tx ring to clean
734 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000735 *
736 * Returns true if there's any budget left (e.g. the clean is finished)
737 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800738static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
739 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000740{
741 u16 i = tx_ring->next_to_clean;
742 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000743 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000744 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800745 unsigned int total_bytes = 0, total_packets = 0;
746 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000747
748 tx_buf = &tx_ring->tx_bi[i];
749 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000750 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000751
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000752 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
753
Alexander Duycka5e9c572013-09-28 06:00:27 +0000754 do {
755 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000756
757 /* if next_to_watch is not set then there is no work pending */
758 if (!eop_desc)
759 break;
760
Alexander Duycka5e9c572013-09-28 06:00:27 +0000761 /* prevent any other reads prior to eop_desc */
762 read_barrier_depends();
763
Scott Petersoned0980c2017-04-13 04:45:44 -0400764 i40e_trace(clean_tx_irq, tx_ring, tx_desc, tx_buf);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000765 /* we have caught up to head, no work left to do */
766 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000767 break;
768
Alexander Duyckc304fda2013-09-28 06:00:12 +0000769 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000770 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000771
Alexander Duycka5e9c572013-09-28 06:00:27 +0000772 /* update the statistics for this packet */
773 total_bytes += tx_buf->bytecount;
774 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000775
Björn Töpel74608d12017-05-24 07:55:35 +0200776 /* free the skb/XDP data */
777 if (ring_is_xdp(tx_ring))
778 page_frag_free(tx_buf->raw_buf);
779 else
780 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000781
Alexander Duycka5e9c572013-09-28 06:00:27 +0000782 /* unmap skb header data */
783 dma_unmap_single(tx_ring->dev,
784 dma_unmap_addr(tx_buf, dma),
785 dma_unmap_len(tx_buf, len),
786 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000787
Alexander Duycka5e9c572013-09-28 06:00:27 +0000788 /* clear tx_buffer data */
789 tx_buf->skb = NULL;
790 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000791
Alexander Duycka5e9c572013-09-28 06:00:27 +0000792 /* unmap remaining buffers */
793 while (tx_desc != eop_desc) {
Scott Petersoned0980c2017-04-13 04:45:44 -0400794 i40e_trace(clean_tx_irq_unmap,
795 tx_ring, tx_desc, tx_buf);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000796
797 tx_buf++;
798 tx_desc++;
799 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000800 if (unlikely(!i)) {
801 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000802 tx_buf = tx_ring->tx_bi;
803 tx_desc = I40E_TX_DESC(tx_ring, 0);
804 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000805
Alexander Duycka5e9c572013-09-28 06:00:27 +0000806 /* unmap any remaining paged data */
807 if (dma_unmap_len(tx_buf, len)) {
808 dma_unmap_page(tx_ring->dev,
809 dma_unmap_addr(tx_buf, dma),
810 dma_unmap_len(tx_buf, len),
811 DMA_TO_DEVICE);
812 dma_unmap_len_set(tx_buf, len, 0);
813 }
814 }
815
816 /* move us one more past the eop_desc for start of next pkt */
817 tx_buf++;
818 tx_desc++;
819 i++;
820 if (unlikely(!i)) {
821 i -= tx_ring->count;
822 tx_buf = tx_ring->tx_bi;
823 tx_desc = I40E_TX_DESC(tx_ring, 0);
824 }
825
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000826 prefetch(tx_desc);
827
Alexander Duycka5e9c572013-09-28 06:00:27 +0000828 /* update budget accounting */
829 budget--;
830 } while (likely(budget));
831
832 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000833 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000834 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000835 tx_ring->stats.bytes += total_bytes;
836 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000837 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000838 tx_ring->q_vector->tx.total_bytes += total_bytes;
839 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000840
Anjali Singhai58044742015-09-25 18:26:13 -0700841 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700842 /* check to see if there are < 4 descriptors
843 * waiting to be written back, then kick the hardware to force
844 * them to be written back in case we stay in NAPI.
845 * In this mode on X722 we do not enable Interrupt.
846 */
Alan Brady17daabb2017-04-05 07:50:56 -0400847 unsigned int j = i40e_get_tx_pending(tx_ring);
Anjali Singhai58044742015-09-25 18:26:13 -0700848
849 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700850 ((j / WB_STRIDE) == 0) && (j > 0) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400851 !test_bit(__I40E_VSI_DOWN, vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700852 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
853 tx_ring->arm_wb = true;
854 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000855
Björn Töpel74608d12017-05-24 07:55:35 +0200856 if (ring_is_xdp(tx_ring))
857 return !!budget;
858
Alexander Duycke486bdf2016-09-12 14:18:40 -0700859 /* notify netdev of completed buffers */
860 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000861 total_packets, total_bytes);
862
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -0700863#define TX_WAKE_THRESHOLD ((s16)(DESC_NEEDED * 2))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000864 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
865 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
866 /* Make sure that anybody stopping the queue after this
867 * sees the new next_to_clean.
868 */
869 smp_mb();
870 if (__netif_subqueue_stopped(tx_ring->netdev,
871 tx_ring->queue_index) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400872 !test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000873 netif_wake_subqueue(tx_ring->netdev,
874 tx_ring->queue_index);
875 ++tx_ring->tx_stats.restart_queue;
876 }
877 }
878
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000879 return !!budget;
880}
881
882/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800883 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
884 * @vsi: the VSI we care about
885 * @q_vector: the vector on which to enable writeback
886 *
887 **/
888static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
889 struct i40e_q_vector *q_vector)
890{
891 u16 flags = q_vector->tx.ring[0].flags;
892 u32 val;
893
894 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
895 return;
896
897 if (q_vector->arm_wb_state)
898 return;
899
900 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
901 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
902 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
903
904 wr32(&vsi->back->hw,
905 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
906 val);
907 } else {
908 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
909 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
910
911 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
912 }
913 q_vector->arm_wb_state = true;
914}
915
916/**
917 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000918 * @vsi: the VSI we care about
919 * @q_vector: the vector on which to force writeback
920 *
921 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400922void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000923{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800924 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400925 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
926 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
927 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
928 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
929 /* allow 00 to be written to the index */
930
931 wr32(&vsi->back->hw,
932 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
933 vsi->base_vector - 1), val);
934 } else {
935 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
936 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
937 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
938 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
939 /* allow 00 to be written to the index */
940
941 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
942 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000943}
944
945/**
946 * i40e_set_new_dynamic_itr - Find new ITR level
947 * @rc: structure containing ring performance data
948 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400949 * Returns true if ITR changed, false if not
950 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000951 * Stores a new ITR value based on packets and byte counts during
952 * the last interrupt. The advantage of per interrupt computation
953 * is faster updates and more accurate ITR for the current traffic
954 * pattern. Constants in this function were computed based on
955 * theoretical maximum wire speed and thresholds were set based on
956 * testing data as well as attempting to minimize response time
957 * while increasing bulk throughput.
958 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400959static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000960{
961 enum i40e_latency_range new_latency_range = rc->latency_range;
962 u32 new_itr = rc->itr;
963 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400964 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000965
966 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400967 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000968
969 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400970 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000971 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400972 * 20-1249MB/s bulk (18000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400973 *
974 * The math works out because the divisor is in 10^(-6) which
975 * turns the bytes/us input value into MB/s values, but
976 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400977 * are in 2 usec increments in the ITR registers, and make sure
978 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000979 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400980 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400981 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400982
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400983 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000984 case I40E_LOWEST_LATENCY:
985 if (bytes_per_int > 10)
986 new_latency_range = I40E_LOW_LATENCY;
987 break;
988 case I40E_LOW_LATENCY:
989 if (bytes_per_int > 20)
990 new_latency_range = I40E_BULK_LATENCY;
991 else if (bytes_per_int <= 10)
992 new_latency_range = I40E_LOWEST_LATENCY;
993 break;
994 case I40E_BULK_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400995 default:
996 if (bytes_per_int <= 20)
997 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000998 break;
999 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001000
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001001 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001002
1003 switch (new_latency_range) {
1004 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001005 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001006 break;
1007 case I40E_LOW_LATENCY:
1008 new_itr = I40E_ITR_20K;
1009 break;
1010 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001011 new_itr = I40E_ITR_18K;
1012 break;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001013 default:
1014 break;
1015 }
1016
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001017 rc->total_bytes = 0;
1018 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001019
1020 if (new_itr != rc->itr) {
1021 rc->itr = new_itr;
1022 return true;
1023 }
1024
1025 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001026}
1027
1028/**
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001029 * i40e_rx_is_programming_status - check for programming status descriptor
1030 * @qw: qword representing status_error_len in CPU ordering
1031 *
1032 * The value of in the descriptor length field indicate if this
1033 * is a programming status descriptor for flow director or FCoE
1034 * by the value of I40E_RX_PROG_STATUS_DESC_LENGTH, otherwise
1035 * it is a packet descriptor.
1036 **/
1037static inline bool i40e_rx_is_programming_status(u64 qw)
1038{
1039 /* The Rx filter programming status and SPH bit occupy the same
1040 * spot in the descriptor. Since we don't support packet split we
1041 * can just reuse the bit as an indication that this is a
1042 * programming status descriptor.
1043 */
1044 return qw & I40E_RXD_QW1_LENGTH_SPH_MASK;
1045}
1046
1047/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001048 * i40e_clean_programming_status - clean the programming status descriptor
1049 * @rx_ring: the rx ring that has this descriptor
1050 * @rx_desc: the rx descriptor written back by HW
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001051 * @qw: qword representing status_error_len in CPU ordering
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001052 *
1053 * Flow director should handle FD_FILTER_STATUS to check its filter programming
1054 * status being successful or not and take actions accordingly. FCoE should
1055 * handle its context/filter programming/invalidation status and take actions.
1056 *
1057 **/
1058static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001059 union i40e_rx_desc *rx_desc,
1060 u64 qw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001061{
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001062 u32 ntc = rx_ring->next_to_clean + 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001063 u8 id;
1064
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001065 /* fetch, update, and store next to clean */
1066 ntc = (ntc < rx_ring->count) ? ntc : 0;
1067 rx_ring->next_to_clean = ntc;
1068
1069 prefetch(I40E_RX_DESC(rx_ring, ntc));
1070
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001071 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
1072 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
1073
1074 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001075 i40e_fd_handle_status(rx_ring, rx_desc, id);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001076}
1077
1078/**
1079 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
1080 * @tx_ring: the tx ring to set up
1081 *
1082 * Return 0 on success, negative on error
1083 **/
1084int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
1085{
1086 struct device *dev = tx_ring->dev;
1087 int bi_size;
1088
1089 if (!dev)
1090 return -ENOMEM;
1091
Jesse Brandeburge908f812015-07-23 16:54:42 -04001092 /* warn if we are about to overwrite the pointer */
1093 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001094 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1095 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1096 if (!tx_ring->tx_bi)
1097 goto err;
1098
Florian Fainelli7d6d0672017-08-01 12:11:07 -07001099 u64_stats_init(&tx_ring->syncp);
1100
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001101 /* round up to nearest 4K */
1102 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00001103 /* add u32 for head writeback, align after this takes care of
1104 * guaranteeing this is at least one cache line in size
1105 */
1106 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001107 tx_ring->size = ALIGN(tx_ring->size, 4096);
1108 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1109 &tx_ring->dma, GFP_KERNEL);
1110 if (!tx_ring->desc) {
1111 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1112 tx_ring->size);
1113 goto err;
1114 }
1115
1116 tx_ring->next_to_use = 0;
1117 tx_ring->next_to_clean = 0;
1118 return 0;
1119
1120err:
1121 kfree(tx_ring->tx_bi);
1122 tx_ring->tx_bi = NULL;
1123 return -ENOMEM;
1124}
1125
1126/**
1127 * i40e_clean_rx_ring - Free Rx buffers
1128 * @rx_ring: ring to be cleaned
1129 **/
1130void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1131{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001132 unsigned long bi_size;
1133 u16 i;
1134
1135 /* ring already cleared, nothing to do */
1136 if (!rx_ring->rx_bi)
1137 return;
1138
Scott Petersone72e5652017-02-09 23:40:25 -08001139 if (rx_ring->skb) {
1140 dev_kfree_skb(rx_ring->skb);
1141 rx_ring->skb = NULL;
1142 }
1143
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001144 /* Free all the Rx ring sk_buffs */
1145 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001146 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1147
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001148 if (!rx_bi->page)
1149 continue;
1150
Alexander Duyck59605bc2017-01-30 12:29:35 -08001151 /* Invalidate cache lines that may have been written to by
1152 * device so that we avoid corrupting memory.
1153 */
1154 dma_sync_single_range_for_cpu(rx_ring->dev,
1155 rx_bi->dma,
1156 rx_bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001157 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001158 DMA_FROM_DEVICE);
1159
1160 /* free resources associated with mapping */
1161 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
Alexander Duyck98efd692017-04-05 07:51:01 -04001162 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001163 DMA_FROM_DEVICE,
1164 I40E_RX_DMA_ATTR);
Alexander Duyck98efd692017-04-05 07:51:01 -04001165
Alexander Duyck17936682017-02-21 15:55:39 -08001166 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001167
1168 rx_bi->page = NULL;
1169 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001170 }
1171
1172 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1173 memset(rx_ring->rx_bi, 0, bi_size);
1174
1175 /* Zero out the descriptor ring */
1176 memset(rx_ring->desc, 0, rx_ring->size);
1177
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001178 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001179 rx_ring->next_to_clean = 0;
1180 rx_ring->next_to_use = 0;
1181}
1182
1183/**
1184 * i40e_free_rx_resources - Free Rx resources
1185 * @rx_ring: ring to clean the resources from
1186 *
1187 * Free all receive software resources
1188 **/
1189void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1190{
1191 i40e_clean_rx_ring(rx_ring);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001192 rx_ring->xdp_prog = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001193 kfree(rx_ring->rx_bi);
1194 rx_ring->rx_bi = NULL;
1195
1196 if (rx_ring->desc) {
1197 dma_free_coherent(rx_ring->dev, rx_ring->size,
1198 rx_ring->desc, rx_ring->dma);
1199 rx_ring->desc = NULL;
1200 }
1201}
1202
1203/**
1204 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1205 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1206 *
1207 * Returns 0 on success, negative on failure
1208 **/
1209int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1210{
1211 struct device *dev = rx_ring->dev;
1212 int bi_size;
1213
Jesse Brandeburge908f812015-07-23 16:54:42 -04001214 /* warn if we are about to overwrite the pointer */
1215 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001216 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1217 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1218 if (!rx_ring->rx_bi)
1219 goto err;
1220
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001221 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001222
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001223 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001224 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001225 rx_ring->size = ALIGN(rx_ring->size, 4096);
1226 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1227 &rx_ring->dma, GFP_KERNEL);
1228
1229 if (!rx_ring->desc) {
1230 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1231 rx_ring->size);
1232 goto err;
1233 }
1234
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001235 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001236 rx_ring->next_to_clean = 0;
1237 rx_ring->next_to_use = 0;
1238
Björn Töpel0c8493d2017-05-24 07:55:34 +02001239 rx_ring->xdp_prog = rx_ring->vsi->xdp_prog;
1240
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001241 return 0;
1242err:
1243 kfree(rx_ring->rx_bi);
1244 rx_ring->rx_bi = NULL;
1245 return -ENOMEM;
1246}
1247
1248/**
1249 * i40e_release_rx_desc - Store the new tail and head values
1250 * @rx_ring: ring to bump
1251 * @val: new head index
1252 **/
1253static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1254{
1255 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001256
1257 /* update next to alloc since we have filled the ring */
1258 rx_ring->next_to_alloc = val;
1259
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001260 /* Force memory writes to complete before letting h/w
1261 * know there are new descriptors to fetch. (Only
1262 * applicable for weak-ordered memory model archs,
1263 * such as IA-64).
1264 */
1265 wmb();
1266 writel(val, rx_ring->tail);
1267}
1268
1269/**
Alexander Duyckca9ec082017-04-05 07:51:02 -04001270 * i40e_rx_offset - Return expected offset into page to access data
1271 * @rx_ring: Ring we are requesting offset of
1272 *
1273 * Returns the offset value for ring into the data buffer.
1274 */
1275static inline unsigned int i40e_rx_offset(struct i40e_ring *rx_ring)
1276{
1277 return ring_uses_build_skb(rx_ring) ? I40E_SKB_PAD : 0;
1278}
1279
1280/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001281 * i40e_alloc_mapped_page - recycle or make a new page
1282 * @rx_ring: ring to use
1283 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001284 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001285 * Returns true if the page was successfully allocated or
1286 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001287 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001288static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1289 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001290{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001291 struct page *page = bi->page;
1292 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001293
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001294 /* since we are recycling buffers we should seldom need to alloc */
1295 if (likely(page)) {
1296 rx_ring->rx_stats.page_reuse_count++;
1297 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001298 }
1299
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001300 /* alloc new page for storage */
Alexander Duyck98efd692017-04-05 07:51:01 -04001301 page = dev_alloc_pages(i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001302 if (unlikely(!page)) {
1303 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001304 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001305 }
1306
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001307 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001308 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
Alexander Duyck98efd692017-04-05 07:51:01 -04001309 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001310 DMA_FROM_DEVICE,
1311 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001312
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001313 /* if mapping failed free memory back to system since
1314 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001315 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001316 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyck98efd692017-04-05 07:51:01 -04001317 __free_pages(page, i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001318 rx_ring->rx_stats.alloc_page_failed++;
1319 return false;
1320 }
1321
1322 bi->dma = dma;
1323 bi->page = page;
Alexander Duyckca9ec082017-04-05 07:51:02 -04001324 bi->page_offset = i40e_rx_offset(rx_ring);
Alexander Duycka0cfc312017-03-14 10:15:24 -07001325
1326 /* initialize pagecnt_bias to 1 representing we fully own page */
Alexander Duyck17936682017-02-21 15:55:39 -08001327 bi->pagecnt_bias = 1;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001328
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001329 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001330}
1331
1332/**
1333 * i40e_receive_skb - Send a completed packet up the stack
1334 * @rx_ring: rx ring in play
1335 * @skb: packet to send up
1336 * @vlan_tag: vlan tag for packet
1337 **/
1338static void i40e_receive_skb(struct i40e_ring *rx_ring,
1339 struct sk_buff *skb, u16 vlan_tag)
1340{
1341 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001342
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001343 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1344 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001345 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1346
Alexander Duyck8b650352015-09-24 09:04:32 -07001347 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001348}
1349
1350/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001351 * i40e_alloc_rx_buffers - Replace used receive buffers
1352 * @rx_ring: ring to place buffers on
1353 * @cleaned_count: number of buffers to replace
1354 *
1355 * Returns false if all allocations were successful, true if any fail
1356 **/
1357bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1358{
1359 u16 ntu = rx_ring->next_to_use;
1360 union i40e_rx_desc *rx_desc;
1361 struct i40e_rx_buffer *bi;
1362
1363 /* do nothing if no valid netdev defined */
1364 if (!rx_ring->netdev || !cleaned_count)
1365 return false;
1366
1367 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1368 bi = &rx_ring->rx_bi[ntu];
1369
1370 do {
1371 if (!i40e_alloc_mapped_page(rx_ring, bi))
1372 goto no_buffers;
1373
Alexander Duyck59605bc2017-01-30 12:29:35 -08001374 /* sync the buffer for use by the device */
1375 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1376 bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001377 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001378 DMA_FROM_DEVICE);
1379
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001380 /* Refresh the desc even if buffer_addrs didn't change
1381 * because each write-back erases this info.
1382 */
1383 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001384
1385 rx_desc++;
1386 bi++;
1387 ntu++;
1388 if (unlikely(ntu == rx_ring->count)) {
1389 rx_desc = I40E_RX_DESC(rx_ring, 0);
1390 bi = rx_ring->rx_bi;
1391 ntu = 0;
1392 }
1393
1394 /* clear the status bits for the next_to_use descriptor */
1395 rx_desc->wb.qword1.status_error_len = 0;
1396
1397 cleaned_count--;
1398 } while (cleaned_count);
1399
1400 if (rx_ring->next_to_use != ntu)
1401 i40e_release_rx_desc(rx_ring, ntu);
1402
1403 return false;
1404
1405no_buffers:
1406 if (rx_ring->next_to_use != ntu)
1407 i40e_release_rx_desc(rx_ring, ntu);
1408
1409 /* make sure to come back via polling to try again after
1410 * allocation failure
1411 */
1412 return true;
1413}
1414
1415/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001416 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1417 * @vsi: the VSI we care about
1418 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001419 * @rx_desc: the receive descriptor
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001420 **/
1421static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1422 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001423 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001424{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001425 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001426 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001427 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001428 u8 ptype;
1429 u64 qword;
1430
1431 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1432 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1433 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1434 I40E_RXD_QW1_ERROR_SHIFT;
1435 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1436 I40E_RXD_QW1_STATUS_SHIFT;
1437 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001438
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001439 skb->ip_summed = CHECKSUM_NONE;
1440
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001441 skb_checksum_none_assert(skb);
1442
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001443 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001444 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001445 return;
1446
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001447 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001448 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001449 return;
1450
1451 /* both known and outer_ip must be set for the below code to work */
1452 if (!(decoded.known && decoded.outer_ip))
1453 return;
1454
Alexander Duyckfad57332016-01-24 21:17:22 -08001455 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1456 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1457 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1458 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001459
1460 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001461 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1462 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001463 goto checksum_fail;
1464
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001465 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001466 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001467 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001468 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001469 return;
1470
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001471 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001472 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001473 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001474
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001475 /* handle packets that were not able to be checksummed due
1476 * to arrival speed, in this case the stack can compute
1477 * the csum.
1478 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001479 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001480 return;
1481
Alexander Duyck858296c82016-06-14 15:45:42 -07001482 /* If there is an outer header present that might contain a checksum
1483 * we need to bump the checksum level by 1 to reflect the fact that
1484 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001485 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001486 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1487 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001488
Alexander Duyck858296c82016-06-14 15:45:42 -07001489 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1490 switch (decoded.inner_prot) {
1491 case I40E_RX_PTYPE_INNER_PROT_TCP:
1492 case I40E_RX_PTYPE_INNER_PROT_UDP:
1493 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1494 skb->ip_summed = CHECKSUM_UNNECESSARY;
1495 /* fall though */
1496 default:
1497 break;
1498 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001499
1500 return;
1501
1502checksum_fail:
1503 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001504}
1505
1506/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001507 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001508 * @ptype: the ptype value from the descriptor
1509 *
1510 * Returns a hash type to be used by skb_set_hash
1511 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001512static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001513{
1514 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1515
1516 if (!decoded.known)
1517 return PKT_HASH_TYPE_NONE;
1518
1519 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1520 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1521 return PKT_HASH_TYPE_L4;
1522 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1523 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1524 return PKT_HASH_TYPE_L3;
1525 else
1526 return PKT_HASH_TYPE_L2;
1527}
1528
1529/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001530 * i40e_rx_hash - set the hash value in the skb
1531 * @ring: descriptor ring
1532 * @rx_desc: specific descriptor
1533 **/
1534static inline void i40e_rx_hash(struct i40e_ring *ring,
1535 union i40e_rx_desc *rx_desc,
1536 struct sk_buff *skb,
1537 u8 rx_ptype)
1538{
1539 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001540 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001541 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1542 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1543
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001544 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001545 return;
1546
1547 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1548 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1549 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1550 }
1551}
1552
1553/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001554 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1555 * @rx_ring: rx descriptor ring packet is being transacted on
1556 * @rx_desc: pointer to the EOP Rx descriptor
1557 * @skb: pointer to current skb being populated
1558 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001559 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001560 * This function checks the ring, descriptor, and packet information in
1561 * order to populate the hash, checksum, VLAN, protocol, and
1562 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001563 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001564static inline
1565void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1566 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1567 u8 rx_ptype)
1568{
1569 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1570 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1571 I40E_RXD_QW1_STATUS_SHIFT;
Jacob Keller144ed172016-10-05 09:30:42 -07001572 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1573 u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001574 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1575
Jacob Keller12490502016-10-05 09:30:44 -07001576 if (unlikely(tsynvalid))
Jacob Keller144ed172016-10-05 09:30:42 -07001577 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001578
1579 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1580
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001581 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1582
1583 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duycka5b268e2017-02-21 15:55:46 -08001584
1585 /* modifies the skb - consumes the enet header */
1586 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001587}
1588
1589/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001590 * i40e_cleanup_headers - Correct empty headers
1591 * @rx_ring: rx descriptor ring packet is being transacted on
1592 * @skb: pointer to current skb being fixed
Björn Töpel0c8493d2017-05-24 07:55:34 +02001593 * @rx_desc: pointer to the EOP Rx descriptor
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001594 *
1595 * Also address the case where we are pulling data in on pages only
1596 * and as such no data is present in the skb header.
1597 *
1598 * In addition if skb is not at least 60 bytes we need to pad it so that
1599 * it is large enough to qualify as a valid Ethernet frame.
1600 *
1601 * Returns true if an error was encountered and skb was freed.
1602 **/
Björn Töpel0c8493d2017-05-24 07:55:34 +02001603static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb,
1604 union i40e_rx_desc *rx_desc)
1605
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001606{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001607 /* XDP packets use error pointer so abort at this point */
1608 if (IS_ERR(skb))
1609 return true;
1610
1611 /* ERR_MASK will only have valid bits if EOP set, and
1612 * what we are doing here is actually checking
1613 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1614 * the error field
1615 */
1616 if (unlikely(i40e_test_staterr(rx_desc,
1617 BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
1618 dev_kfree_skb_any(skb);
1619 return true;
1620 }
1621
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001622 /* if eth_skb_pad returns an error the skb was freed */
1623 if (eth_skb_pad(skb))
1624 return true;
1625
1626 return false;
1627}
1628
1629/**
1630 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1631 * @rx_ring: rx descriptor ring to store buffers on
1632 * @old_buff: donor buffer to have page reused
1633 *
1634 * Synchronizes page for reuse by the adapter
1635 **/
1636static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1637 struct i40e_rx_buffer *old_buff)
1638{
1639 struct i40e_rx_buffer *new_buff;
1640 u16 nta = rx_ring->next_to_alloc;
1641
1642 new_buff = &rx_ring->rx_bi[nta];
1643
1644 /* update, and store next to alloc */
1645 nta++;
1646 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1647
1648 /* transfer page from old buffer to new buffer */
Alexander Duyck17936682017-02-21 15:55:39 -08001649 new_buff->dma = old_buff->dma;
1650 new_buff->page = old_buff->page;
1651 new_buff->page_offset = old_buff->page_offset;
1652 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001653}
1654
1655/**
Scott Peterson9b37c932017-02-09 23:43:30 -08001656 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001657 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -08001658 *
1659 * A page is not reusable if it was allocated under low memory
1660 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001661 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001662static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001663{
Scott Peterson9b37c932017-02-09 23:43:30 -08001664 return (page_to_nid(page) == numa_mem_id()) &&
1665 !page_is_pfmemalloc(page);
1666}
1667
1668/**
1669 * i40e_can_reuse_rx_page - Determine if this page can be reused by
1670 * the adapter for another receive
1671 *
1672 * @rx_buffer: buffer containing the page
Scott Peterson9b37c932017-02-09 23:43:30 -08001673 *
1674 * If page is reusable, rx_buffer->page_offset is adjusted to point to
1675 * an unused region in the page.
1676 *
1677 * For small pages, @truesize will be a constant value, half the size
1678 * of the memory at page. We'll attempt to alternate between high and
1679 * low halves of the page, with one half ready for use by the hardware
1680 * and the other half being consumed by the stack. We use the page
1681 * ref count to determine whether the stack has finished consuming the
1682 * portion of this page that was passed up with a previous packet. If
1683 * the page ref count is >1, we'll assume the "other" half page is
1684 * still busy, and this page cannot be reused.
1685 *
1686 * For larger pages, @truesize will be the actual space used by the
1687 * received packet (adjusted upward to an even multiple of the cache
1688 * line size). This will advance through the page by the amount
1689 * actually consumed by the received packets while there is still
1690 * space for a buffer. Each region of larger pages will be used at
1691 * most once, after which the page will not be reused.
1692 *
1693 * In either case, if the page is reusable its refcount is increased.
1694 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001695static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer)
Scott Peterson9b37c932017-02-09 23:43:30 -08001696{
Alexander Duycka0cfc312017-03-14 10:15:24 -07001697 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
1698 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001699
1700 /* Is any reuse possible? */
1701 if (unlikely(!i40e_page_is_reusable(page)))
1702 return false;
1703
1704#if (PAGE_SIZE < 8192)
1705 /* if we are only owner of page we can reuse it */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001706 if (unlikely((page_count(page) - pagecnt_bias) > 1))
Scott Peterson9b37c932017-02-09 23:43:30 -08001707 return false;
Scott Peterson9b37c932017-02-09 23:43:30 -08001708#else
Alexander Duyck98efd692017-04-05 07:51:01 -04001709#define I40E_LAST_OFFSET \
1710 (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048)
1711 if (rx_buffer->page_offset > I40E_LAST_OFFSET)
Scott Peterson9b37c932017-02-09 23:43:30 -08001712 return false;
1713#endif
1714
Alexander Duyck17936682017-02-21 15:55:39 -08001715 /* If we have drained the page fragment pool we need to update
1716 * the pagecnt_bias and page count so that we fully restock the
1717 * number of references the driver holds.
1718 */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001719 if (unlikely(!pagecnt_bias)) {
Alexander Duyck17936682017-02-21 15:55:39 -08001720 page_ref_add(page, USHRT_MAX);
1721 rx_buffer->pagecnt_bias = USHRT_MAX;
1722 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001723
Scott Peterson9b37c932017-02-09 23:43:30 -08001724 return true;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001725}
1726
1727/**
1728 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1729 * @rx_ring: rx descriptor ring to transact packets on
1730 * @rx_buffer: buffer containing page to add
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001731 * @skb: sk_buff to place the data into
Alexander Duycka0cfc312017-03-14 10:15:24 -07001732 * @size: packet length from rx_desc
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001733 *
1734 * This function will add the data contained in rx_buffer->page to the skb.
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001735 * It will just attach the page as a frag to the skb.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001736 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001737 * The function will then update the page offset.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001738 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001739static void i40e_add_rx_frag(struct i40e_ring *rx_ring,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001740 struct i40e_rx_buffer *rx_buffer,
Alexander Duycka0cfc312017-03-14 10:15:24 -07001741 struct sk_buff *skb,
1742 unsigned int size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001743{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001744#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001745 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001746#else
Alexander Duyckca9ec082017-04-05 07:51:02 -04001747 unsigned int truesize = SKB_DATA_ALIGN(size + i40e_rx_offset(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001748#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001749
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001750 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
1751 rx_buffer->page_offset, size, truesize);
Scott Peterson9b37c932017-02-09 23:43:30 -08001752
Alexander Duycka0cfc312017-03-14 10:15:24 -07001753 /* page is being used so we must update the page offset */
1754#if (PAGE_SIZE < 8192)
1755 rx_buffer->page_offset ^= truesize;
1756#else
1757 rx_buffer->page_offset += truesize;
1758#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001759}
1760
1761/**
Alexander Duyck9a064122017-03-14 10:15:23 -07001762 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1763 * @rx_ring: rx descriptor ring to transact packets on
1764 * @size: size of buffer to add to skb
1765 *
1766 * This function will pull an Rx buffer from the ring and synchronize it
1767 * for use by the CPU.
1768 */
1769static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1770 const unsigned int size)
1771{
1772 struct i40e_rx_buffer *rx_buffer;
1773
1774 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1775 prefetchw(rx_buffer->page);
1776
1777 /* we are reusing so sync this buffer for CPU use */
1778 dma_sync_single_range_for_cpu(rx_ring->dev,
1779 rx_buffer->dma,
1780 rx_buffer->page_offset,
1781 size,
1782 DMA_FROM_DEVICE);
1783
Alexander Duycka0cfc312017-03-14 10:15:24 -07001784 /* We have pulled a buffer for use, so decrement pagecnt_bias */
1785 rx_buffer->pagecnt_bias--;
1786
Alexander Duyck9a064122017-03-14 10:15:23 -07001787 return rx_buffer;
1788}
1789
1790/**
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001791 * i40e_construct_skb - Allocate skb and populate it
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001792 * @rx_ring: rx descriptor ring to transact packets on
Alexander Duyck9a064122017-03-14 10:15:23 -07001793 * @rx_buffer: rx buffer to pull data from
Björn Töpel0c8493d2017-05-24 07:55:34 +02001794 * @xdp: xdp_buff pointing to the data
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001795 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001796 * This function allocates an skb. It then populates it with the page
1797 * data from the current receive descriptor, taking care to set up the
1798 * skb correctly.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001799 */
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001800static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring,
1801 struct i40e_rx_buffer *rx_buffer,
Björn Töpel0c8493d2017-05-24 07:55:34 +02001802 struct xdp_buff *xdp)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001803{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001804 unsigned int size = xdp->data_end - xdp->data;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001805#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001806 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001807#else
1808 unsigned int truesize = SKB_DATA_ALIGN(size);
1809#endif
1810 unsigned int headlen;
1811 struct sk_buff *skb;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001812
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001813 /* prefetch first cache line of first page */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001814 prefetch(xdp->data);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001815#if L1_CACHE_BYTES < 128
Björn Töpel0c8493d2017-05-24 07:55:34 +02001816 prefetch(xdp->data + L1_CACHE_BYTES);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001817#endif
1818
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001819 /* allocate a skb to store the frags */
1820 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1821 I40E_RX_HDR_SIZE,
1822 GFP_ATOMIC | __GFP_NOWARN);
1823 if (unlikely(!skb))
1824 return NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001825
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001826 /* Determine available headroom for copy */
1827 headlen = size;
1828 if (headlen > I40E_RX_HDR_SIZE)
Björn Töpel0c8493d2017-05-24 07:55:34 +02001829 headlen = eth_get_headlen(xdp->data, I40E_RX_HDR_SIZE);
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001830
1831 /* align pull length to size of long to optimize memcpy performance */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001832 memcpy(__skb_put(skb, headlen), xdp->data,
1833 ALIGN(headlen, sizeof(long)));
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001834
1835 /* update all of the pointers */
1836 size -= headlen;
1837 if (size) {
1838 skb_add_rx_frag(skb, 0, rx_buffer->page,
1839 rx_buffer->page_offset + headlen,
1840 size, truesize);
1841
1842 /* buffer is used by skb, update page_offset */
1843#if (PAGE_SIZE < 8192)
1844 rx_buffer->page_offset ^= truesize;
1845#else
1846 rx_buffer->page_offset += truesize;
1847#endif
1848 } else {
1849 /* buffer is unused, reset bias back to rx_buffer */
1850 rx_buffer->pagecnt_bias++;
1851 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001852
1853 return skb;
1854}
1855
1856/**
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001857 * i40e_build_skb - Build skb around an existing buffer
1858 * @rx_ring: Rx descriptor ring to transact packets on
1859 * @rx_buffer: Rx buffer to pull data from
Björn Töpel0c8493d2017-05-24 07:55:34 +02001860 * @xdp: xdp_buff pointing to the data
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001861 *
1862 * This function builds an skb around an existing Rx buffer, taking care
1863 * to set up the skb correctly and avoid any memcpy overhead.
1864 */
1865static struct sk_buff *i40e_build_skb(struct i40e_ring *rx_ring,
1866 struct i40e_rx_buffer *rx_buffer,
Björn Töpel0c8493d2017-05-24 07:55:34 +02001867 struct xdp_buff *xdp)
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001868{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001869 unsigned int size = xdp->data_end - xdp->data;
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001870#if (PAGE_SIZE < 8192)
1871 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
1872#else
Björn Töpel2aae9182017-05-15 06:52:00 +02001873 unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
1874 SKB_DATA_ALIGN(I40E_SKB_PAD + size);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001875#endif
1876 struct sk_buff *skb;
1877
1878 /* prefetch first cache line of first page */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001879 prefetch(xdp->data);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001880#if L1_CACHE_BYTES < 128
Björn Töpel0c8493d2017-05-24 07:55:34 +02001881 prefetch(xdp->data + L1_CACHE_BYTES);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001882#endif
1883 /* build an skb around the page buffer */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001884 skb = build_skb(xdp->data_hard_start, truesize);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001885 if (unlikely(!skb))
1886 return NULL;
1887
1888 /* update pointers within the skb to store the data */
1889 skb_reserve(skb, I40E_SKB_PAD);
1890 __skb_put(skb, size);
1891
1892 /* buffer is used by skb, update page_offset */
1893#if (PAGE_SIZE < 8192)
1894 rx_buffer->page_offset ^= truesize;
1895#else
1896 rx_buffer->page_offset += truesize;
1897#endif
1898
1899 return skb;
1900}
1901
1902/**
Alexander Duycka0cfc312017-03-14 10:15:24 -07001903 * i40e_put_rx_buffer - Clean up used buffer and either recycle or free
1904 * @rx_ring: rx descriptor ring to transact packets on
1905 * @rx_buffer: rx buffer to pull data from
1906 *
1907 * This function will clean up the contents of the rx_buffer. It will
1908 * either recycle the bufer or unmap it and free the associated resources.
1909 */
1910static void i40e_put_rx_buffer(struct i40e_ring *rx_ring,
1911 struct i40e_rx_buffer *rx_buffer)
1912{
1913 if (i40e_can_reuse_rx_page(rx_buffer)) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001914 /* hand second half of page back to the ring */
1915 i40e_reuse_rx_page(rx_ring, rx_buffer);
1916 rx_ring->rx_stats.page_reuse_count++;
1917 } else {
1918 /* we are not reusing the buffer so unmap it */
Alexander Duyck98efd692017-04-05 07:51:01 -04001919 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
1920 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001921 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08001922 __page_frag_cache_drain(rx_buffer->page,
1923 rx_buffer->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001924 }
1925
1926 /* clear contents of buffer_info */
1927 rx_buffer->page = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001928}
1929
1930/**
1931 * i40e_is_non_eop - process handling of non-EOP buffers
1932 * @rx_ring: Rx ring being processed
1933 * @rx_desc: Rx descriptor for current buffer
1934 * @skb: Current socket buffer containing buffer in progress
1935 *
1936 * This function updates next to clean. If the buffer is an EOP buffer
1937 * this function exits returning false, otherwise it will place the
1938 * sk_buff in the next buffer to be chained and return true indicating
1939 * that this is in fact a non-EOP buffer.
1940 **/
1941static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1942 union i40e_rx_desc *rx_desc,
1943 struct sk_buff *skb)
1944{
1945 u32 ntc = rx_ring->next_to_clean + 1;
1946
1947 /* fetch, update, and store next to clean */
1948 ntc = (ntc < rx_ring->count) ? ntc : 0;
1949 rx_ring->next_to_clean = ntc;
1950
1951 prefetch(I40E_RX_DESC(rx_ring, ntc));
1952
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001953 /* if we are the last buffer then there is nothing else to do */
1954#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1955 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1956 return false;
1957
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001958 rx_ring->rx_stats.non_eop_descs++;
1959
1960 return true;
1961}
1962
Björn Töpel0c8493d2017-05-24 07:55:34 +02001963#define I40E_XDP_PASS 0
1964#define I40E_XDP_CONSUMED 1
Björn Töpel74608d12017-05-24 07:55:35 +02001965#define I40E_XDP_TX 2
1966
1967static int i40e_xmit_xdp_ring(struct xdp_buff *xdp,
1968 struct i40e_ring *xdp_ring);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001969
1970/**
1971 * i40e_run_xdp - run an XDP program
1972 * @rx_ring: Rx ring being processed
1973 * @xdp: XDP buffer containing the frame
1974 **/
1975static struct sk_buff *i40e_run_xdp(struct i40e_ring *rx_ring,
1976 struct xdp_buff *xdp)
1977{
1978 int result = I40E_XDP_PASS;
Björn Töpel74608d12017-05-24 07:55:35 +02001979 struct i40e_ring *xdp_ring;
Björn Töpel0c8493d2017-05-24 07:55:34 +02001980 struct bpf_prog *xdp_prog;
1981 u32 act;
1982
1983 rcu_read_lock();
1984 xdp_prog = READ_ONCE(rx_ring->xdp_prog);
1985
1986 if (!xdp_prog)
1987 goto xdp_out;
1988
1989 act = bpf_prog_run_xdp(xdp_prog, xdp);
1990 switch (act) {
1991 case XDP_PASS:
1992 break;
Björn Töpel74608d12017-05-24 07:55:35 +02001993 case XDP_TX:
1994 xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index];
1995 result = i40e_xmit_xdp_ring(xdp, xdp_ring);
1996 break;
Björn Töpel0c8493d2017-05-24 07:55:34 +02001997 default:
1998 bpf_warn_invalid_xdp_action(act);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001999 case XDP_ABORTED:
2000 trace_xdp_exception(rx_ring->netdev, xdp_prog, act);
2001 /* fallthrough -- handle aborts by dropping packet */
2002 case XDP_DROP:
2003 result = I40E_XDP_CONSUMED;
2004 break;
2005 }
2006xdp_out:
2007 rcu_read_unlock();
2008 return ERR_PTR(-result);
2009}
2010
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002011/**
Björn Töpel74608d12017-05-24 07:55:35 +02002012 * i40e_rx_buffer_flip - adjusted rx_buffer to point to an unused region
2013 * @rx_ring: Rx ring
2014 * @rx_buffer: Rx buffer to adjust
2015 * @size: Size of adjustment
2016 **/
2017static void i40e_rx_buffer_flip(struct i40e_ring *rx_ring,
2018 struct i40e_rx_buffer *rx_buffer,
2019 unsigned int size)
2020{
2021#if (PAGE_SIZE < 8192)
2022 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
2023
2024 rx_buffer->page_offset ^= truesize;
2025#else
2026 unsigned int truesize = SKB_DATA_ALIGN(i40e_rx_offset(rx_ring) + size);
2027
2028 rx_buffer->page_offset += truesize;
2029#endif
2030}
2031
2032/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002033 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
2034 * @rx_ring: rx descriptor ring to transact packets on
2035 * @budget: Total limit on number of packets to process
2036 *
2037 * This function provides a "bounce buffer" approach to Rx interrupt
2038 * processing. The advantage to this is that on systems that have
2039 * expensive overhead for IOMMU access this provides a means of avoiding
2040 * it by maintaining the mapping of the page to the system.
2041 *
2042 * Returns amount of work completed
2043 **/
2044static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00002045{
2046 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08002047 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00002048 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Björn Töpel74608d12017-05-24 07:55:35 +02002049 bool failure = false, xdp_xmit = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002050
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -07002051 while (likely(total_rx_packets < (unsigned int)budget)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07002052 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002053 union i40e_rx_desc *rx_desc;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002054 struct xdp_buff xdp;
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002055 unsigned int size;
Mitch Williamsa132af22015-01-24 09:58:35 +00002056 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002057 u8 rx_ptype;
2058 u64 qword;
2059
Mitch Williamsa132af22015-01-24 09:58:35 +00002060 /* return some buffers to hardware, one at a time is too slow */
2061 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08002062 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002063 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00002064 cleaned_count = 0;
2065 }
2066
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002067 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
2068
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002069 /* status_error_len will always be zero for unused descriptors
2070 * because it's cleared in cleanup, and overlaps with hdr_addr
2071 * which is always zero because packet split isn't used, if the
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002072 * hardware wrote DD then the length will be non-zero
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002073 */
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002074 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002075
Mitch Williamsa132af22015-01-24 09:58:35 +00002076 /* This memory barrier is needed to keep us from reading
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002077 * any other fields out of the rx_desc until we have
2078 * verified the descriptor has been written back.
Mitch Williamsa132af22015-01-24 09:58:35 +00002079 */
Alexander Duyck67317162015-04-08 18:49:43 -07002080 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00002081
Alexander Duyck0e626ff2017-04-10 05:18:43 -04002082 if (unlikely(i40e_rx_is_programming_status(qword))) {
2083 i40e_clean_programming_status(rx_ring, rx_desc, qword);
2084 continue;
2085 }
2086 size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
2087 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
2088 if (!size)
2089 break;
2090
Scott Petersoned0980c2017-04-13 04:45:44 -04002091 i40e_trace(clean_rx_irq, rx_ring, rx_desc, skb);
Alexander Duyck9a064122017-03-14 10:15:23 -07002092 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
2093
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002094 /* retrieve a buffer from the ring */
Björn Töpel0c8493d2017-05-24 07:55:34 +02002095 if (!skb) {
2096 xdp.data = page_address(rx_buffer->page) +
2097 rx_buffer->page_offset;
2098 xdp.data_hard_start = xdp.data -
2099 i40e_rx_offset(rx_ring);
2100 xdp.data_end = xdp.data + size;
2101
2102 skb = i40e_run_xdp(rx_ring, &xdp);
2103 }
2104
2105 if (IS_ERR(skb)) {
Björn Töpel74608d12017-05-24 07:55:35 +02002106 if (PTR_ERR(skb) == -I40E_XDP_TX) {
2107 xdp_xmit = true;
2108 i40e_rx_buffer_flip(rx_ring, rx_buffer, size);
2109 } else {
2110 rx_buffer->pagecnt_bias++;
2111 }
Björn Töpel0c8493d2017-05-24 07:55:34 +02002112 total_rx_bytes += size;
2113 total_rx_packets++;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002114 } else if (skb) {
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002115 i40e_add_rx_frag(rx_ring, rx_buffer, skb, size);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002116 } else if (ring_uses_build_skb(rx_ring)) {
2117 skb = i40e_build_skb(rx_ring, rx_buffer, &xdp);
2118 } else {
2119 skb = i40e_construct_skb(rx_ring, rx_buffer, &xdp);
2120 }
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002121
2122 /* exit if we failed to retrieve a buffer */
2123 if (!skb) {
2124 rx_ring->rx_stats.alloc_buff_failed++;
2125 rx_buffer->pagecnt_bias++;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002126 break;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002127 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002128
Alexander Duycka0cfc312017-03-14 10:15:24 -07002129 i40e_put_rx_buffer(rx_ring, rx_buffer);
Mitch Williamsa132af22015-01-24 09:58:35 +00002130 cleaned_count++;
2131
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002132 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00002133 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00002134
Björn Töpel0c8493d2017-05-24 07:55:34 +02002135 if (i40e_cleanup_headers(rx_ring, skb, rx_desc)) {
Scott Petersone72e5652017-02-09 23:40:25 -08002136 skb = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002137 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08002138 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002139
2140 /* probably a little skewed due to removing CRC */
2141 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00002142
Alexander Duyck99dad8b2016-09-27 11:28:50 -07002143 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
2144 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
2145 I40E_RXD_QW1_PTYPE_SHIFT;
2146
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002147 /* populate checksum, VLAN, and protocol */
2148 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00002149
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002150 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
2151 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
2152
Scott Petersoned0980c2017-04-13 04:45:44 -04002153 i40e_trace(clean_rx_irq_rx, rx_ring, rx_desc, skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00002154 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08002155 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00002156
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002157 /* update budget accounting */
2158 total_rx_packets++;
2159 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002160
Björn Töpel74608d12017-05-24 07:55:35 +02002161 if (xdp_xmit) {
2162 struct i40e_ring *xdp_ring;
2163
2164 xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index];
2165
2166 /* Force memory writes to complete before letting h/w
2167 * know there are new descriptors to fetch.
2168 */
2169 wmb();
2170
2171 writel(xdp_ring->next_to_use, xdp_ring->tail);
2172 }
2173
Scott Petersone72e5652017-02-09 23:40:25 -08002174 rx_ring->skb = skb;
2175
Mitch Williamsa132af22015-01-24 09:58:35 +00002176 u64_stats_update_begin(&rx_ring->syncp);
2177 rx_ring->stats.packets += total_rx_packets;
2178 rx_ring->stats.bytes += total_rx_bytes;
2179 u64_stats_update_end(&rx_ring->syncp);
2180 rx_ring->q_vector->rx.total_packets += total_rx_packets;
2181 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
2182
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002183 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -07002184 return failure ? budget : (int)total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002185}
2186
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002187static u32 i40e_buildreg_itr(const int type, const u16 itr)
2188{
2189 u32 val;
2190
2191 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002192 /* Don't clear PBA because that can cause lost interrupts that
2193 * came in while we were cleaning/polling
2194 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002195 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
2196 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
2197
2198 return val;
2199}
2200
2201/* a small macro to shorten up some long lines */
2202#define INTREG I40E_PFINT_DYN_CTLN
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002203static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002204{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002205 return vsi->rx_rings[idx]->rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002206}
2207
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002208static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002209{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002210 return vsi->tx_rings[idx]->tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002211}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002212
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002213/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002214 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
2215 * @vsi: the VSI we care about
2216 * @q_vector: q_vector for which itr is being updated and interrupt enabled
2217 *
2218 **/
2219static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
2220 struct i40e_q_vector *q_vector)
2221{
2222 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002223 bool rx = false, tx = false;
2224 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002225 int vector;
Kan Lianga75e8002016-02-19 09:24:04 -05002226 int idx = q_vector->v_idx;
Jacob Keller65e87c02016-09-12 14:18:44 -07002227 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002228
Jacob Keller9254c0e2017-07-14 09:10:09 -04002229 /* If we don't have MSIX, then we only need to re-enable icr0 */
2230 if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED)) {
2231 i40e_irq_dynamic_enable_icr0(vsi->back, false);
2232 return;
2233 }
2234
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002235 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002236
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002237 /* avoid dynamic calculation if in countdown mode OR if
2238 * all dynamic is disabled
2239 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002240 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
2241
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002242 rx_itr_setting = get_rx_itr(vsi, idx);
2243 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07002244
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002245 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07002246 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
2247 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002248 goto enable_int;
2249 }
2250
Jacob Keller65e87c02016-09-12 14:18:44 -07002251 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002252 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
2253 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002254 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002255
Jacob Keller65e87c02016-09-12 14:18:44 -07002256 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002257 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
2258 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002259 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002260
2261 if (rx || tx) {
2262 /* get the higher of the two ITR adjustments and
2263 * use the same value for both ITR registers
2264 * when in adaptive mode (Rx and/or Tx)
2265 */
2266 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
2267
2268 q_vector->tx.itr = q_vector->rx.itr = itr;
2269 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
2270 tx = true;
2271 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
2272 rx = true;
2273 }
2274
2275 /* only need to enable the interrupt once, but need
2276 * to possibly update both ITR values
2277 */
2278 if (rx) {
2279 /* set the INTENA_MSK_MASK so that this first write
2280 * won't actually enable the interrupt, instead just
2281 * updating the ITR (it's bit 31 PF and VF)
2282 */
2283 rxval |= BIT(31);
2284 /* don't check _DOWN because interrupt isn't being enabled */
2285 wr32(hw, INTREG(vector - 1), rxval);
2286 }
2287
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002288enable_int:
Jacob Keller0da36b92017-04-19 09:25:55 -04002289 if (!test_bit(__I40E_VSI_DOWN, vsi->state))
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002290 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002291
2292 if (q_vector->itr_countdown)
2293 q_vector->itr_countdown--;
2294 else
2295 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002296}
2297
2298/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002299 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
2300 * @napi: napi struct with our devices info in it
2301 * @budget: amount of work driver is allowed to do this pass, in packets
2302 *
2303 * This function will clean all queues associated with a q_vector.
2304 *
2305 * Returns the amount of work done
2306 **/
2307int i40e_napi_poll(struct napi_struct *napi, int budget)
2308{
2309 struct i40e_q_vector *q_vector =
2310 container_of(napi, struct i40e_q_vector, napi);
2311 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002312 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002313 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002314 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002315 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002316 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002317
Jacob Keller0da36b92017-04-19 09:25:55 -04002318 if (test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002319 napi_complete(napi);
2320 return 0;
2321 }
2322
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002323 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002324 * budget and be more aggressive about cleaning up the Tx descriptors.
2325 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002326 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08002327 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002328 clean_complete = false;
2329 continue;
2330 }
2331 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04002332 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002333 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002334
Alexander Duyckc67cace2015-09-24 09:04:26 -07002335 /* Handle case where we are called by netpoll with a budget of 0 */
2336 if (budget <= 0)
2337 goto tx_only;
2338
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002339 /* We attempt to distribute budget to each Rx queue fairly, but don't
2340 * allow the budget to go below 1 because that would exit polling early.
2341 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002342 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002343
Mitch Williamsa132af22015-01-24 09:58:35 +00002344 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002345 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002346
2347 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002348 /* if we clean as many as budgeted, we must not be done */
2349 if (cleaned >= budget_per_ring)
2350 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002351 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002352
2353 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002354 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07002355 int cpu_id = smp_processor_id();
2356
2357 /* It is possible that the interrupt affinity has changed but,
2358 * if the cpu is pegged at 100%, polling will never exit while
2359 * traffic continues and the interrupt will be stuck on this
2360 * cpu. We check to make sure affinity is correct before we
2361 * continue to poll, otherwise we must stop polling so the
2362 * interrupt can move to the correct cpu.
2363 */
Jacob Keller6d977722017-07-14 09:10:11 -04002364 if (!cpumask_test_cpu(cpu_id, &q_vector->affinity_mask)) {
2365 /* Tell napi that we are done polling */
2366 napi_complete_done(napi, work_done);
2367
2368 /* Force an interrupt */
2369 i40e_force_wb(vsi, q_vector);
2370
2371 /* Return budget-1 so that polling stops */
2372 return budget - 1;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002373 }
Jacob Keller6d977722017-07-14 09:10:11 -04002374tx_only:
2375 if (arm_wb) {
2376 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2377 i40e_enable_wb_on_itr(vsi, q_vector);
2378 }
2379 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002380 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002381
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002382 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2383 q_vector->arm_wb_state = false;
2384
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002385 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002386 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07002387
Jacob Keller6d977722017-07-14 09:10:11 -04002388 i40e_update_enable_itr(vsi, q_vector);
Alan Brady96db7762016-09-14 16:24:38 -07002389
Alexander Duyck6beb84a2016-11-08 13:05:16 -08002390 return min(work_done, budget - 1);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002391}
2392
2393/**
2394 * i40e_atr - Add a Flow Director ATR filter
2395 * @tx_ring: ring to add programming descriptor to
2396 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002397 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002398 **/
2399static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002400 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002401{
2402 struct i40e_filter_program_desc *fdir_desc;
2403 struct i40e_pf *pf = tx_ring->vsi->back;
2404 union {
2405 unsigned char *network;
2406 struct iphdr *ipv4;
2407 struct ipv6hdr *ipv6;
2408 } hdr;
2409 struct tcphdr *th;
2410 unsigned int hlen;
2411 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002412 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002413 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002414
2415 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002416 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002417 return;
2418
Jacob Keller47994c12017-04-19 09:25:57 -04002419 if (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED)
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002420 return;
2421
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002422 /* if sampling is disabled do nothing */
2423 if (!tx_ring->atr_sample_rate)
2424 return;
2425
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002426 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002427 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002428 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002429
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002430 /* snag network header to get L4 type and address */
2431 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2432 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002433
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002434 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002435 * tx_enable_csum function if encap is enabled.
2436 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002437 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2438 /* access ihl as u8 to avoid unaligned access on ia64 */
2439 hlen = (hdr.network[0] & 0x0F) << 2;
2440 l4_proto = hdr.ipv4->protocol;
2441 } else {
Jesse Brandeburg601a2e72017-06-20 15:16:58 -07002442 /* find the start of the innermost ipv6 header */
2443 unsigned int inner_hlen = hdr.network - skb->data;
2444 unsigned int h_offset = inner_hlen;
2445
2446 /* this function updates h_offset to the end of the header */
2447 l4_proto =
2448 ipv6_find_hdr(skb, &h_offset, IPPROTO_TCP, NULL, NULL);
2449 /* hlen will contain our best estimate of the tcp header */
2450 hlen = h_offset - inner_hlen;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002451 }
2452
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002453 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002454 return;
2455
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002456 th = (struct tcphdr *)(hdr.network + hlen);
2457
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002458 /* Due to lack of space, no more new filters can be programmed */
Jacob Keller47994c12017-04-19 09:25:57 -04002459 if (th->syn && (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED))
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002460 return;
Jacob Keller6964e532017-06-12 15:38:36 -07002461 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002462 /* HW ATR eviction will take care of removing filters on FIN
2463 * and RST packets.
2464 */
2465 if (th->fin || th->rst)
2466 return;
2467 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002468
2469 tx_ring->atr_count++;
2470
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002471 /* sample on all syn/fin/rst packets or once every atr sample rate */
2472 if (!th->fin &&
2473 !th->syn &&
2474 !th->rst &&
2475 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002476 return;
2477
2478 tx_ring->atr_count = 0;
2479
2480 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002481 i = tx_ring->next_to_use;
2482 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2483
2484 i++;
2485 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002486
2487 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2488 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002489 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002490 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2491 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2492 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2493 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2494
2495 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2496
2497 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2498
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002499 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002500 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2501 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2502 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2503 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2504
2505 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2506 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2507
2508 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2509 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2510
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002511 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002512 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002513 dtype_cmd |=
2514 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2515 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2516 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2517 else
2518 dtype_cmd |=
2519 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2520 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2521 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002522
Jacob Keller6964e532017-06-12 15:38:36 -07002523 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED)
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002524 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2525
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002526 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002527 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002528 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002529 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002530}
2531
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002532/**
2533 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2534 * @skb: send buffer
2535 * @tx_ring: ring to send buffer on
2536 * @flags: the tx flags to be set
2537 *
2538 * Checks the skb and set up correspondingly several generic transmit flags
2539 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2540 *
2541 * Returns error code indicate the frame should be dropped upon error and the
2542 * otherwise returns 0 to indicate the flags has been set properly.
2543 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002544static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2545 struct i40e_ring *tx_ring,
2546 u32 *flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002547{
2548 __be16 protocol = skb->protocol;
2549 u32 tx_flags = 0;
2550
Greg Rose31eaacc2015-03-31 00:45:03 -07002551 if (protocol == htons(ETH_P_8021Q) &&
2552 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2553 /* When HW VLAN acceleration is turned off by the user the
2554 * stack sets the protocol to 8021q so that the driver
2555 * can take any steps required to support the SW only
2556 * VLAN handling. In our case the driver doesn't need
2557 * to take any further steps so just set the protocol
2558 * to the encapsulated ethertype.
2559 */
2560 skb->protocol = vlan_get_protocol(skb);
2561 goto out;
2562 }
2563
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002564 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002565 if (skb_vlan_tag_present(skb)) {
2566 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002567 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2568 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002569 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002570 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002571
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002572 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2573 if (!vhdr)
2574 return -EINVAL;
2575
2576 protocol = vhdr->h_vlan_encapsulated_proto;
2577 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2578 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2579 }
2580
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002581 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2582 goto out;
2583
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002584 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002585 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2586 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002587 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2588 tx_flags |= (skb->priority & 0x7) <<
2589 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2590 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2591 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002592 int rc;
2593
2594 rc = skb_cow_head(skb, 0);
2595 if (rc < 0)
2596 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002597 vhdr = (struct vlan_ethhdr *)skb->data;
2598 vhdr->h_vlan_TCI = htons(tx_flags >>
2599 I40E_TX_FLAGS_VLAN_SHIFT);
2600 } else {
2601 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2602 }
2603 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002604
2605out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002606 *flags = tx_flags;
2607 return 0;
2608}
2609
2610/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002611 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002612 * @first: pointer to first Tx buffer for xmit
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002613 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002614 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002615 *
2616 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2617 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002618static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
2619 u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002620{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002621 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002622 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002623 union {
2624 struct iphdr *v4;
2625 struct ipv6hdr *v6;
2626 unsigned char *hdr;
2627 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002628 union {
2629 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002630 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002631 unsigned char *hdr;
2632 } l4;
2633 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002634 u16 gso_segs, gso_size;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002635 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002636
Shannon Nelsone9f65632016-01-04 10:33:04 -08002637 if (skb->ip_summed != CHECKSUM_PARTIAL)
2638 return 0;
2639
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002640 if (!skb_is_gso(skb))
2641 return 0;
2642
Francois Romieudd225bc2014-03-30 03:14:48 +00002643 err = skb_cow_head(skb, 0);
2644 if (err < 0)
2645 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002646
Alexander Duyckc7770192016-01-24 21:16:35 -08002647 ip.hdr = skb_network_header(skb);
2648 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002649
Alexander Duyckc7770192016-01-24 21:16:35 -08002650 /* initialize outer IP header fields */
2651 if (ip.v4->version == 4) {
2652 ip.v4->tot_len = 0;
2653 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002654 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002655 ip.v6->payload_len = 0;
2656 }
2657
Alexander Duyck577389a2016-04-02 00:06:56 -07002658 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002659 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002660 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002661 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002662 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002663 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002664 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2665 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2666 l4.udp->len = 0;
2667
Alexander Duyck54532052016-01-24 21:17:29 -08002668 /* determine offset of outer transport header */
2669 l4_offset = l4.hdr - skb->data;
2670
2671 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002672 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002673 csum_replace_by_diff(&l4.udp->check,
2674 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002675 }
2676
Alexander Duyckc7770192016-01-24 21:16:35 -08002677 /* reset pointers to inner headers */
2678 ip.hdr = skb_inner_network_header(skb);
2679 l4.hdr = skb_inner_transport_header(skb);
2680
2681 /* initialize inner IP header fields */
2682 if (ip.v4->version == 4) {
2683 ip.v4->tot_len = 0;
2684 ip.v4->check = 0;
2685 } else {
2686 ip.v6->payload_len = 0;
2687 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002688 }
2689
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002690 /* determine offset of inner transport header */
2691 l4_offset = l4.hdr - skb->data;
2692
2693 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002694 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002695 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002696
2697 /* compute length of segmentation header */
2698 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002699
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002700 /* pull values out of skb_shinfo */
2701 gso_size = skb_shinfo(skb)->gso_size;
2702 gso_segs = skb_shinfo(skb)->gso_segs;
2703
2704 /* update GSO size and bytecount with header size */
2705 first->gso_segs = gso_segs;
2706 first->bytecount += (first->gso_segs - 1) * *hdr_len;
2707
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002708 /* find the field values */
2709 cd_cmd = I40E_TX_CTX_DESC_TSO;
2710 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002711 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002712 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2713 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2714 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002715 return 1;
2716}
2717
2718/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002719 * i40e_tsyn - set up the tsyn context descriptor
2720 * @tx_ring: ptr to the ring to send
2721 * @skb: ptr to the skb we're sending
2722 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002723 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002724 *
2725 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2726 **/
2727static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2728 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2729{
2730 struct i40e_pf *pf;
2731
2732 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2733 return 0;
2734
2735 /* Tx timestamps cannot be sampled when doing TSO */
2736 if (tx_flags & I40E_TX_FLAGS_TSO)
2737 return 0;
2738
2739 /* only timestamp the outbound packet if the user has requested it and
2740 * we are not already transmitting a packet to be timestamped
2741 */
2742 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002743 if (!(pf->flags & I40E_FLAG_PTP))
2744 return 0;
2745
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002746 if (pf->ptp_tx &&
Jacob Keller0da36b92017-04-19 09:25:55 -04002747 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002748 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jacob Keller0bc07062017-05-03 10:29:02 -07002749 pf->ptp_tx_start = jiffies;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002750 pf->ptp_tx_skb = skb_get(skb);
2751 } else {
Jacob Keller2955fac2017-05-03 10:28:58 -07002752 pf->tx_hwtstamp_skipped++;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002753 return 0;
2754 }
2755
2756 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2757 I40E_TXD_CTX_QW1_CMD_SHIFT;
2758
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002759 return 1;
2760}
2761
2762/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002763 * i40e_tx_enable_csum - Enable Tx checksum offloads
2764 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002765 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002766 * @td_cmd: Tx descriptor command bits to set
2767 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002768 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002769 * @cd_tunneling: ptr to context desc bits
2770 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002771static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2772 u32 *td_cmd, u32 *td_offset,
2773 struct i40e_ring *tx_ring,
2774 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002775{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002776 union {
2777 struct iphdr *v4;
2778 struct ipv6hdr *v6;
2779 unsigned char *hdr;
2780 } ip;
2781 union {
2782 struct tcphdr *tcp;
2783 struct udphdr *udp;
2784 unsigned char *hdr;
2785 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002786 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002787 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002788 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002789 u8 l4_proto = 0;
2790
Alexander Duyck529f1f62016-01-24 21:17:10 -08002791 if (skb->ip_summed != CHECKSUM_PARTIAL)
2792 return 0;
2793
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002794 ip.hdr = skb_network_header(skb);
2795 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002796
Alexander Duyck475b4202016-01-24 21:17:01 -08002797 /* compute outer L2 header size */
2798 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2799
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002800 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002801 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002802 /* define outer network header type */
2803 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002804 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2805 I40E_TX_CTX_EXT_IP_IPV4 :
2806 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2807
Alexander Duycka0064722016-01-24 21:16:48 -08002808 l4_proto = ip.v4->protocol;
2809 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002810 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002811
2812 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002813 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002814 if (l4.hdr != exthdr)
2815 ipv6_skip_exthdr(skb, exthdr - skb->data,
2816 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002817 }
2818
2819 /* define outer transport */
2820 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002821 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002822 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002823 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002824 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002825 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002826 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002827 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002828 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002829 case IPPROTO_IPIP:
2830 case IPPROTO_IPV6:
2831 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2832 l4.hdr = skb_inner_network_header(skb);
2833 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002834 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002835 if (*tx_flags & I40E_TX_FLAGS_TSO)
2836 return -1;
2837
2838 skb_checksum_help(skb);
2839 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002840 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002841
Alexander Duyck577389a2016-04-02 00:06:56 -07002842 /* compute outer L3 header size */
2843 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2844 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2845
2846 /* switch IP header pointer from outer to inner header */
2847 ip.hdr = skb_inner_network_header(skb);
2848
Alexander Duyck475b4202016-01-24 21:17:01 -08002849 /* compute tunnel header size */
2850 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2851 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2852
Alexander Duyck54532052016-01-24 21:17:29 -08002853 /* indicate if we need to offload outer UDP header */
2854 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002855 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002856 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2857 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2858
Alexander Duyck475b4202016-01-24 21:17:01 -08002859 /* record tunnel offload values */
2860 *cd_tunneling |= tunnel;
2861
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002862 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002863 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002864 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002865
Alexander Duycka0064722016-01-24 21:16:48 -08002866 /* reset type as we transition from outer to inner headers */
2867 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2868 if (ip.v4->version == 4)
2869 *tx_flags |= I40E_TX_FLAGS_IPV4;
2870 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002871 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002872 }
2873
2874 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002875 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002876 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002877 /* the stack computes the IP header already, the only time we
2878 * need the hardware to recompute it is in the case of TSO.
2879 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002880 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2881 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2882 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002883 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002884 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002885
2886 exthdr = ip.hdr + sizeof(*ip.v6);
2887 l4_proto = ip.v6->nexthdr;
2888 if (l4.hdr != exthdr)
2889 ipv6_skip_exthdr(skb, exthdr - skb->data,
2890 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002891 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002892
Alexander Duyck475b4202016-01-24 21:17:01 -08002893 /* compute inner L3 header size */
2894 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002895
2896 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002897 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002898 case IPPROTO_TCP:
2899 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002900 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2901 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002902 break;
2903 case IPPROTO_SCTP:
2904 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002905 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2906 offset |= (sizeof(struct sctphdr) >> 2) <<
2907 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002908 break;
2909 case IPPROTO_UDP:
2910 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002911 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2912 offset |= (sizeof(struct udphdr) >> 2) <<
2913 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002914 break;
2915 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002916 if (*tx_flags & I40E_TX_FLAGS_TSO)
2917 return -1;
2918 skb_checksum_help(skb);
2919 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002920 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002921
2922 *td_cmd |= cmd;
2923 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002924
2925 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002926}
2927
2928/**
2929 * i40e_create_tx_ctx Build the Tx context descriptor
2930 * @tx_ring: ring to create the descriptor on
2931 * @cd_type_cmd_tso_mss: Quad Word 1
2932 * @cd_tunneling: Quad Word 0 - bits 0-31
2933 * @cd_l2tag2: Quad Word 0 - bits 32-63
2934 **/
2935static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2936 const u64 cd_type_cmd_tso_mss,
2937 const u32 cd_tunneling, const u32 cd_l2tag2)
2938{
2939 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002940 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002941
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002942 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2943 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002944 return;
2945
2946 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002947 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2948
2949 i++;
2950 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002951
2952 /* cpu_to_le32 and assign to struct fields */
2953 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2954 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002955 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002956 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2957}
2958
2959/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002960 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2961 * @tx_ring: the ring to be checked
2962 * @size: the size buffer we want to assure is available
2963 *
2964 * Returns -EBUSY if a stop is needed, else 0
2965 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002966int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002967{
2968 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2969 /* Memory barrier before checking head and tail */
2970 smp_mb();
2971
2972 /* Check again in a case another CPU has just made room available. */
2973 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2974 return -EBUSY;
2975
2976 /* A reprieve! - use start_queue because it doesn't call schedule */
2977 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2978 ++tx_ring->tx_stats.restart_queue;
2979 return 0;
2980}
2981
2982/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002983 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00002984 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00002985 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002986 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
2987 * and so we need to figure out the cases where we need to linearize the skb.
2988 *
2989 * For TSO we need to count the TSO header and segment payload separately.
2990 * As such we need to check cases where we have 7 fragments or more as we
2991 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
2992 * the segment payload in the first descriptor, and another 7 for the
2993 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00002994 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08002995bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00002996{
Alexander Duyck2d374902016-02-17 11:02:50 -08002997 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002998 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00002999
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003000 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08003001 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003002 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08003003 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00003004
Alexander Duyck2d374902016-02-17 11:02:50 -08003005 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07003006 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08003007 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003008 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08003009 frag = &skb_shinfo(skb)->frags[0];
3010
3011 /* Initialize size to the negative value of gso_size minus 1. We
3012 * use this as the worst case scenerio in which the frag ahead
3013 * of us only provides one byte which is why we are limited to 6
3014 * descriptors for a single transmit as the header and previous
3015 * fragment are already consuming 2 descriptors.
3016 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003017 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08003018
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003019 /* Add size of frags 0 through 4 to create our initial sum */
3020 sum += skb_frag_size(frag++);
3021 sum += skb_frag_size(frag++);
3022 sum += skb_frag_size(frag++);
3023 sum += skb_frag_size(frag++);
3024 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08003025
3026 /* Walk through fragments adding latest fragment, testing it, and
3027 * then removing stale fragments from the sum.
3028 */
3029 stale = &skb_shinfo(skb)->frags[0];
3030 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003031 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08003032
3033 /* if sum is negative we failed to make sufficient progress */
3034 if (sum < 0)
3035 return true;
3036
Alexander Duyck841493a2016-09-06 18:05:04 -07003037 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08003038 break;
3039
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003040 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00003041 }
3042
Alexander Duyck2d374902016-02-17 11:02:50 -08003043 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00003044}
3045
3046/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003047 * i40e_tx_map - Build the Tx descriptor
3048 * @tx_ring: ring to send buffer on
3049 * @skb: send buffer
3050 * @first: first buffer info buffer to use
3051 * @tx_flags: collected send information
3052 * @hdr_len: size of the packet header
3053 * @td_cmd: the command field in the descriptor
3054 * @td_offset: offset for checksum or crc
Jacob Keller69077572017-05-03 10:28:54 -07003055 *
3056 * Returns 0 on success, -1 on failure to DMA
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003057 **/
Jacob Keller69077572017-05-03 10:28:54 -07003058static inline int i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
3059 struct i40e_tx_buffer *first, u32 tx_flags,
3060 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003061{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003062 unsigned int data_len = skb->data_len;
3063 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003064 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003065 struct i40e_tx_buffer *tx_bi;
3066 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003067 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003068 u32 td_tag = 0;
3069 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003070 u16 desc_count = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003071
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003072 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
3073 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
3074 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
3075 I40E_TX_FLAGS_VLAN_SHIFT;
3076 }
3077
Alexander Duycka5e9c572013-09-28 06:00:27 +00003078 first->tx_flags = tx_flags;
3079
3080 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
3081
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003082 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003083 tx_bi = first;
3084
3085 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003086 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
3087
Alexander Duycka5e9c572013-09-28 06:00:27 +00003088 if (dma_mapping_error(tx_ring->dev, dma))
3089 goto dma_error;
3090
3091 /* record length, and DMA address */
3092 dma_unmap_len_set(tx_bi, len, size);
3093 dma_unmap_addr_set(tx_bi, dma, dma);
3094
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003095 /* align size to end of page */
3096 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003097 tx_desc->buffer_addr = cpu_to_le64(dma);
3098
3099 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003100 tx_desc->cmd_type_offset_bsz =
3101 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003102 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003103
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003104 tx_desc++;
3105 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003106 desc_count++;
3107
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003108 if (i == tx_ring->count) {
3109 tx_desc = I40E_TX_DESC(tx_ring, 0);
3110 i = 0;
3111 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00003112
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003113 dma += max_data;
3114 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003115
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003116 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003117 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003118 }
3119
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003120 if (likely(!data_len))
3121 break;
3122
Alexander Duycka5e9c572013-09-28 06:00:27 +00003123 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
3124 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003125
3126 tx_desc++;
3127 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003128 desc_count++;
3129
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003130 if (i == tx_ring->count) {
3131 tx_desc = I40E_TX_DESC(tx_ring, 0);
3132 i = 0;
3133 }
3134
Alexander Duycka5e9c572013-09-28 06:00:27 +00003135 size = skb_frag_size(frag);
3136 data_len -= size;
3137
3138 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
3139 DMA_TO_DEVICE);
3140
3141 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003142 }
3143
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003144 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003145
3146 i++;
3147 if (i == tx_ring->count)
3148 i = 0;
3149
3150 tx_ring->next_to_use = i;
3151
Eric Dumazet4567dc12014-10-07 13:30:23 -07003152 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07003153
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003154 /* write last descriptor with EOP bit */
3155 td_cmd |= I40E_TX_DESC_CMD_EOP;
3156
3157 /* We can OR these values together as they both are checked against
3158 * 4 below and at this point desc_count will be used as a boolean value
3159 * after this if/else block.
3160 */
3161 desc_count |= ++tx_ring->packet_stride;
3162
Anjali Singhai58044742015-09-25 18:26:13 -07003163 /* Algorithm to optimize tail and RS bit setting:
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003164 * if queue is stopped
3165 * mark RS bit
3166 * reset packet counter
3167 * else if xmit_more is supported and is true
3168 * advance packet counter to 4
3169 * reset desc_count to 0
Anjali Singhai58044742015-09-25 18:26:13 -07003170 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003171 * if desc_count >= 4
3172 * mark RS bit
3173 * reset packet counter
3174 * if desc_count > 0
3175 * update tail
Anjali Singhai58044742015-09-25 18:26:13 -07003176 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003177 * Note: If there are less than 4 descriptors
Anjali Singhai58044742015-09-25 18:26:13 -07003178 * pending and interrupts were disabled the service task will
3179 * trigger a force WB.
3180 */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003181 if (netif_xmit_stopped(txring_txq(tx_ring))) {
3182 goto do_rs;
3183 } else if (skb->xmit_more) {
3184 /* set stride to arm on next packet and reset desc_count */
3185 tx_ring->packet_stride = WB_STRIDE;
3186 desc_count = 0;
3187 } else if (desc_count >= WB_STRIDE) {
3188do_rs:
3189 /* write last descriptor with RS bit set */
3190 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai58044742015-09-25 18:26:13 -07003191 tx_ring->packet_stride = 0;
Anjali Singhai58044742015-09-25 18:26:13 -07003192 }
Anjali Singhai58044742015-09-25 18:26:13 -07003193
3194 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003195 build_ctob(td_cmd, td_offset, size, td_tag);
3196
3197 /* Force memory writes to complete before letting h/w know there
3198 * are new descriptors to fetch.
3199 *
3200 * We also use this memory barrier to make certain all of the
3201 * status bits have been updated before next_to_watch is written.
3202 */
3203 wmb();
3204
3205 /* set next_to_watch value indicating a packet is present */
3206 first->next_to_watch = tx_desc;
Anjali Singhai58044742015-09-25 18:26:13 -07003207
Alexander Duycka5e9c572013-09-28 06:00:27 +00003208 /* notify HW of packet */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003209 if (desc_count) {
Anjali Singhai58044742015-09-25 18:26:13 -07003210 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003211
3212 /* we need this if more than one processor can write to our tail
3213 * at a time, it synchronizes IO on IA64/Altix systems
3214 */
3215 mmiowb();
Anjali Singhai58044742015-09-25 18:26:13 -07003216 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003217
Jacob Keller69077572017-05-03 10:28:54 -07003218 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003219
3220dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00003221 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003222
3223 /* clear dma mappings for failed tx_bi map */
3224 for (;;) {
3225 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00003226 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003227 if (tx_bi == first)
3228 break;
3229 if (i == 0)
3230 i = tx_ring->count;
3231 i--;
3232 }
3233
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003234 tx_ring->next_to_use = i;
Jacob Keller69077572017-05-03 10:28:54 -07003235
3236 return -1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003237}
3238
3239/**
Björn Töpel74608d12017-05-24 07:55:35 +02003240 * i40e_xmit_xdp_ring - transmits an XDP buffer to an XDP Tx ring
3241 * @xdp: data to transmit
3242 * @xdp_ring: XDP Tx ring
3243 **/
3244static int i40e_xmit_xdp_ring(struct xdp_buff *xdp,
3245 struct i40e_ring *xdp_ring)
3246{
3247 u32 size = xdp->data_end - xdp->data;
3248 u16 i = xdp_ring->next_to_use;
3249 struct i40e_tx_buffer *tx_bi;
3250 struct i40e_tx_desc *tx_desc;
3251 dma_addr_t dma;
3252
3253 if (!unlikely(I40E_DESC_UNUSED(xdp_ring))) {
3254 xdp_ring->tx_stats.tx_busy++;
3255 return I40E_XDP_CONSUMED;
3256 }
3257
3258 dma = dma_map_single(xdp_ring->dev, xdp->data, size, DMA_TO_DEVICE);
3259 if (dma_mapping_error(xdp_ring->dev, dma))
3260 return I40E_XDP_CONSUMED;
3261
3262 tx_bi = &xdp_ring->tx_bi[i];
3263 tx_bi->bytecount = size;
3264 tx_bi->gso_segs = 1;
3265 tx_bi->raw_buf = xdp->data;
3266
3267 /* record length, and DMA address */
3268 dma_unmap_len_set(tx_bi, len, size);
3269 dma_unmap_addr_set(tx_bi, dma, dma);
3270
3271 tx_desc = I40E_TX_DESC(xdp_ring, i);
3272 tx_desc->buffer_addr = cpu_to_le64(dma);
3273 tx_desc->cmd_type_offset_bsz = build_ctob(I40E_TX_DESC_CMD_ICRC
3274 | I40E_TXD_CMD,
3275 0, size, 0);
3276
3277 /* Make certain all of the status bits have been updated
3278 * before next_to_watch is written.
3279 */
3280 smp_wmb();
3281
3282 i++;
3283 if (i == xdp_ring->count)
3284 i = 0;
3285
3286 tx_bi->next_to_watch = tx_desc;
3287 xdp_ring->next_to_use = i;
3288
3289 return I40E_XDP_TX;
3290}
3291
3292/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003293 * i40e_xmit_frame_ring - Sends buffer on Tx ring
3294 * @skb: send buffer
3295 * @tx_ring: ring to send buffer on
3296 *
3297 * Returns NETDEV_TX_OK if sent, else an error code
3298 **/
3299static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
3300 struct i40e_ring *tx_ring)
3301{
3302 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
3303 u32 cd_tunneling = 0, cd_l2tag2 = 0;
3304 struct i40e_tx_buffer *first;
3305 u32 td_offset = 0;
3306 u32 tx_flags = 0;
3307 __be16 protocol;
3308 u32 td_cmd = 0;
3309 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003310 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003311 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04003312
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04003313 /* prefetch the data, we'll need it later */
3314 prefetch(skb->data);
3315
Scott Petersoned0980c2017-04-13 04:45:44 -04003316 i40e_trace(xmit_frame_ring, skb, tx_ring);
3317
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003318 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08003319 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003320 if (__skb_linearize(skb)) {
3321 dev_kfree_skb_any(skb);
3322 return NETDEV_TX_OK;
3323 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003324 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08003325 tx_ring->tx_stats.tx_linearize++;
3326 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003327
3328 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
3329 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
3330 * + 4 desc gap to avoid the cache line where head is,
3331 * + 1 desc for context descriptor,
3332 * otherwise try next time
3333 */
3334 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
3335 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003336 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003337 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003338
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003339 /* record the location of the first descriptor for this packet */
3340 first = &tx_ring->tx_bi[tx_ring->next_to_use];
3341 first->skb = skb;
3342 first->bytecount = skb->len;
3343 first->gso_segs = 1;
3344
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003345 /* prepare the xmit flags */
3346 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
3347 goto out_drop;
3348
3349 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04003350 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003351
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003352 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003353 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003354 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003355 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003356 tx_flags |= I40E_TX_FLAGS_IPV6;
3357
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003358 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003359
3360 if (tso < 0)
3361 goto out_drop;
3362 else if (tso)
3363 tx_flags |= I40E_TX_FLAGS_TSO;
3364
Alexander Duyck3bc67972016-02-17 11:02:56 -08003365 /* Always offload the checksum, since it's in the data descriptor */
3366 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
3367 tx_ring, &cd_tunneling);
3368 if (tso < 0)
3369 goto out_drop;
3370
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003371 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
3372
3373 if (tsyn)
3374 tx_flags |= I40E_TX_FLAGS_TSYN;
3375
Jakub Kicinski259afec2014-03-15 14:55:37 +00003376 skb_tx_timestamp(skb);
3377
Alexander Duyckb1941302013-09-28 06:00:32 +00003378 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003379 td_cmd |= I40E_TX_DESC_CMD_ICRC;
3380
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003381 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
3382 cd_tunneling, cd_l2tag2);
3383
3384 /* Add Flow Director ATR if it's enabled.
3385 *
3386 * NOTE: this must always be directly before the data descriptor.
3387 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08003388 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003389
Jacob Keller69077572017-05-03 10:28:54 -07003390 if (i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3391 td_cmd, td_offset))
3392 goto cleanup_tx_tstamp;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003393
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003394 return NETDEV_TX_OK;
3395
3396out_drop:
Scott Petersoned0980c2017-04-13 04:45:44 -04003397 i40e_trace(xmit_frame_ring_drop, first->skb, tx_ring);
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003398 dev_kfree_skb_any(first->skb);
3399 first->skb = NULL;
Jacob Keller69077572017-05-03 10:28:54 -07003400cleanup_tx_tstamp:
3401 if (unlikely(tx_flags & I40E_TX_FLAGS_TSYN)) {
3402 struct i40e_pf *pf = i40e_netdev_to_pf(tx_ring->netdev);
3403
3404 dev_kfree_skb_any(pf->ptp_tx_skb);
3405 pf->ptp_tx_skb = NULL;
3406 clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
3407 }
3408
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003409 return NETDEV_TX_OK;
3410}
3411
3412/**
3413 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3414 * @skb: send buffer
3415 * @netdev: network interface device structure
3416 *
3417 * Returns NETDEV_TX_OK if sent, else an error code
3418 **/
3419netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3420{
3421 struct i40e_netdev_priv *np = netdev_priv(netdev);
3422 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00003423 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003424
3425 /* hardware can't handle really short frames, hardware padding works
3426 * beyond this point
3427 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003428 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3429 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003430
3431 return i40e_xmit_frame_ring(skb, tx_ring);
3432}