blob: 1fe4010d4f2b867a6431abeaf5dd861afa84aeaf [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020052#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010053
54#include "i915_params.h"
55#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000056#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057
58#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020059#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010060#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010061#include "intel_lrc.h"
62#include "intel_ringbuffer.h"
63
Chris Wilsond501b1d2016-04-13 17:35:02 +010064#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000065#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020066#include "i915_gem_fence_reg.h"
67#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010068#include "i915_gem_gtt.h"
69#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010070#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010071#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070072
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020073#include "i915_vma.h"
74
Zhi Wang0ad35fe2016-06-16 08:07:00 -040075#include "intel_gvt.h"
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/* General customization:
78 */
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define DRIVER_NAME "i915"
81#define DRIVER_DESC "Intel Graphics"
Daniel Vetter28b6def2017-02-06 10:23:13 +010082#define DRIVER_DATE "20170206"
83#define DRIVER_TIMESTAMP 1486372993
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Mika Kuoppalac883ef12014-10-28 17:32:30 +020085#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010086/* Many gcc seem to no see through this and fall over :( */
87#if 0
88#define WARN_ON(x) ({ \
89 bool __i915_warn_cond = (x); \
90 if (__builtin_constant_p(__i915_warn_cond)) \
91 BUILD_BUG_ON(__i915_warn_cond); \
92 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020094#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010095#endif
96
Jani Nikulacd9bfac2015-03-12 13:01:12 +020097#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020098#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020099
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100100#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200102
Rob Clarke2c719b2014-12-15 13:56:32 -0500103/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105 * which may not necessarily be a user visible problem. This will either
106 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107 * enable distros and users to tailor their preferred amount of i915 abrt
108 * spam.
109 */
110#define I915_STATE_WARN(condition, format...) ({ \
111 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200112 if (unlikely(__ret_warn_on)) \
113 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500114 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500115 unlikely(__ret_warn_on); \
116})
117
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200118#define I915_STATE_WARN_ON(x) \
119 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700120
Imre Deak4fec15d2016-03-16 13:39:08 +0200121bool __i915_inject_load_failure(const char *func, int line);
122#define i915_inject_load_failure() \
123 __i915_inject_load_failure(__func__, __LINE__)
124
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530125typedef struct {
126 uint32_t val;
127} uint_fixed_16_16_t;
128
129#define FP_16_16_MAX ({ \
130 uint_fixed_16_16_t fp; \
131 fp.val = UINT_MAX; \
132 fp; \
133})
134
135static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136{
137 uint_fixed_16_16_t fp;
138
139 WARN_ON(val >> 16);
140
141 fp.val = val << 16;
142 return fp;
143}
144
145static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146{
147 return DIV_ROUND_UP(fp.val, 1 << 16);
148}
149
150static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151{
152 return fp.val >> 16;
153}
154
155static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156 uint_fixed_16_16_t min2)
157{
158 uint_fixed_16_16_t min;
159
160 min.val = min(min1.val, min2.val);
161 return min;
162}
163
164static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165 uint_fixed_16_16_t max2)
166{
167 uint_fixed_16_16_t max;
168
169 max.val = max(max1.val, max2.val);
170 return max;
171}
172
173static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174 uint32_t d)
175{
176 uint_fixed_16_16_t fp, res;
177
178 fp = u32_to_fixed_16_16(val);
179 res.val = DIV_ROUND_UP(fp.val, d);
180 return res;
181}
182
183static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184 uint32_t d)
185{
186 uint_fixed_16_16_t res;
187 uint64_t interm_val;
188
189 interm_val = (uint64_t)val << 16;
190 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191 WARN_ON(interm_val >> 32);
192 res.val = (uint32_t) interm_val;
193
194 return res;
195}
196
197static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198 uint_fixed_16_16_t mul)
199{
200 uint64_t intermediate_val;
201 uint_fixed_16_16_t fp;
202
203 intermediate_val = (uint64_t) val * mul.val;
204 WARN_ON(intermediate_val >> 32);
205 fp.val = (uint32_t) intermediate_val;
206 return fp;
207}
208
Jani Nikula42a8ca42015-08-27 16:23:30 +0300209static inline const char *yesno(bool v)
210{
211 return v ? "yes" : "no";
212}
213
Jani Nikula87ad3212016-01-14 12:53:34 +0200214static inline const char *onoff(bool v)
215{
216 return v ? "on" : "off";
217}
218
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000219static inline const char *enableddisabled(bool v)
220{
221 return v ? "enabled" : "disabled";
222}
223
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700225 INVALID_PIPE = -1,
226 PIPE_A = 0,
227 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800228 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200229 _PIPE_EDP,
230 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700231};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800232#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700233
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200234enum transcoder {
235 TRANSCODER_A = 0,
236 TRANSCODER_B,
237 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200238 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200239 TRANSCODER_DSI_A,
240 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200241 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200242};
Jani Nikulada205632016-03-15 21:51:10 +0200243
244static inline const char *transcoder_name(enum transcoder transcoder)
245{
246 switch (transcoder) {
247 case TRANSCODER_A:
248 return "A";
249 case TRANSCODER_B:
250 return "B";
251 case TRANSCODER_C:
252 return "C";
253 case TRANSCODER_EDP:
254 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200255 case TRANSCODER_DSI_A:
256 return "DSI A";
257 case TRANSCODER_DSI_C:
258 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200259 default:
260 return "<invalid>";
261 }
262}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200263
Jani Nikula4d1de972016-03-18 17:05:42 +0200264static inline bool transcoder_is_dsi(enum transcoder transcoder)
265{
266 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267}
268
Damien Lespiau84139d12014-03-28 00:18:32 +0530269/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200270 * Global legacy plane identifier. Valid only for primary/sprite
271 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530272 */
Jesse Barnes80824002009-09-10 15:28:06 -0700273enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200274 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700275 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800276 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700277};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800278#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800279
Ville Syrjälä580503c2016-10-31 22:37:00 +0200280#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300281
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200282/*
283 * Per-pipe plane identifier.
284 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285 * number of planes per CRTC. Not all platforms really have this many planes,
286 * which means some arrays of size I915_MAX_PLANES may have unused entries
287 * between the topmost sprite plane and the cursor plane.
288 *
289 * This is expected to be passed to various register macros
290 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291 */
292enum plane_id {
293 PLANE_PRIMARY,
294 PLANE_SPRITE0,
295 PLANE_SPRITE1,
296 PLANE_CURSOR,
297 I915_MAX_PLANES,
298};
299
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200300#define for_each_plane_id_on_crtc(__crtc, __p) \
301 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
302 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
303
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300304enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700305 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300306 PORT_A = 0,
307 PORT_B,
308 PORT_C,
309 PORT_D,
310 PORT_E,
311 I915_MAX_PORTS
312};
313#define port_name(p) ((p) + 'A')
314
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300315#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800316
317enum dpio_channel {
318 DPIO_CH0,
319 DPIO_CH1
320};
321
322enum dpio_phy {
323 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200324 DPIO_PHY1,
325 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800326};
327
Paulo Zanonib97186f2013-05-03 12:15:36 -0300328enum intel_display_power_domain {
329 POWER_DOMAIN_PIPE_A,
330 POWER_DOMAIN_PIPE_B,
331 POWER_DOMAIN_PIPE_C,
332 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
333 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
334 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
335 POWER_DOMAIN_TRANSCODER_A,
336 POWER_DOMAIN_TRANSCODER_B,
337 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300338 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200339 POWER_DOMAIN_TRANSCODER_DSI_A,
340 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100341 POWER_DOMAIN_PORT_DDI_A_LANES,
342 POWER_DOMAIN_PORT_DDI_B_LANES,
343 POWER_DOMAIN_PORT_DDI_C_LANES,
344 POWER_DOMAIN_PORT_DDI_D_LANES,
345 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200346 POWER_DOMAIN_PORT_DSI,
347 POWER_DOMAIN_PORT_CRT,
348 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300349 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200350 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300351 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000352 POWER_DOMAIN_AUX_A,
353 POWER_DOMAIN_AUX_B,
354 POWER_DOMAIN_AUX_C,
355 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100356 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100357 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300358 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300359
360 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300361};
362
363#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
364#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
365 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300366#define POWER_DOMAIN_TRANSCODER(tran) \
367 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
368 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300369
Egbert Eich1d843f92013-02-25 12:06:49 -0500370enum hpd_pin {
371 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500372 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
373 HPD_CRT,
374 HPD_SDVO_B,
375 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700376 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500377 HPD_PORT_B,
378 HPD_PORT_C,
379 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800380 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500381 HPD_NUM_PINS
382};
383
Jani Nikulac91711f2015-05-28 15:43:48 +0300384#define for_each_hpd_pin(__pin) \
385 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
386
Lyude317eaa92017-02-03 21:18:25 -0500387#define HPD_STORM_DEFAULT_THRESHOLD 5
388
Jani Nikula5fcece82015-05-27 15:03:42 +0300389struct i915_hotplug {
390 struct work_struct hotplug_work;
391
392 struct {
393 unsigned long last_jiffies;
394 int count;
395 enum {
396 HPD_ENABLED = 0,
397 HPD_DISABLED = 1,
398 HPD_MARK_DISABLED = 2
399 } state;
400 } stats[HPD_NUM_PINS];
401 u32 event_bits;
402 struct delayed_work reenable_work;
403
404 struct intel_digital_port *irq_port[I915_MAX_PORTS];
405 u32 long_port_mask;
406 u32 short_port_mask;
407 struct work_struct dig_port_work;
408
Lyude19625e82016-06-21 17:03:44 -0400409 struct work_struct poll_init_work;
410 bool poll_enabled;
411
Lyude317eaa92017-02-03 21:18:25 -0500412 unsigned int hpd_storm_threshold;
413
Jani Nikula5fcece82015-05-27 15:03:42 +0300414 /*
415 * if we get a HPD irq from DP and a HPD irq from non-DP
416 * the non-DP HPD could block the workqueue on a mode config
417 * mutex getting, that userspace may have taken. However
418 * userspace is waiting on the DP workqueue to run which is
419 * blocked behind the non-DP one.
420 */
421 struct workqueue_struct *dp_wq;
422};
423
Chris Wilson2a2d5482012-12-03 11:49:06 +0000424#define I915_GEM_GPU_DOMAINS \
425 (I915_GEM_DOMAIN_RENDER | \
426 I915_GEM_DOMAIN_SAMPLER | \
427 I915_GEM_DOMAIN_COMMAND | \
428 I915_GEM_DOMAIN_INSTRUCTION | \
429 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700430
Damien Lespiau055e3932014-08-18 13:49:10 +0100431#define for_each_pipe(__dev_priv, __p) \
432 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200433#define for_each_pipe_masked(__dev_priv, __p, __mask) \
434 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
435 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700436#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000437 for ((__p) = 0; \
438 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
439 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000440#define for_each_sprite(__dev_priv, __p, __s) \
441 for ((__s) = 0; \
442 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
443 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800444
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200445#define for_each_port_masked(__port, __ports_mask) \
446 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
447 for_each_if ((__ports_mask) & (1 << (__port)))
448
Damien Lespiaud79b8142014-05-13 23:32:23 +0100449#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100450 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100451
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300452#define for_each_intel_plane(dev, intel_plane) \
453 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100454 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300455 base.head)
456
Matt Roperc107acf2016-05-12 07:06:01 -0700457#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100458 list_for_each_entry(intel_plane, \
459 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700460 base.head) \
461 for_each_if ((plane_mask) & \
462 (1 << drm_plane_index(&intel_plane->base)))
463
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300464#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
465 list_for_each_entry(intel_plane, \
466 &(dev)->mode_config.plane_list, \
467 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200468 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300469
Chris Wilson91c8a322016-07-05 10:40:23 +0100470#define for_each_intel_crtc(dev, intel_crtc) \
471 list_for_each_entry(intel_crtc, \
472 &(dev)->mode_config.crtc_list, \
473 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100474
Chris Wilson91c8a322016-07-05 10:40:23 +0100475#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
476 list_for_each_entry(intel_crtc, \
477 &(dev)->mode_config.crtc_list, \
478 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700479 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
480
Damien Lespiaub2784e12014-08-05 11:29:37 +0100481#define for_each_intel_encoder(dev, intel_encoder) \
482 list_for_each_entry(intel_encoder, \
483 &(dev)->mode_config.encoder_list, \
484 base.head)
485
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200486#define for_each_intel_connector(dev, intel_connector) \
487 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100488 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200489 base.head)
490
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200491#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
492 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200493 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200494
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800495#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
496 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200497 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800498
Borun Fub04c5bd2014-07-12 10:02:27 +0530499#define for_each_power_domain(domain, mask) \
500 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200501 for_each_if (BIT_ULL(domain) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530502
Imre Deak75ccb2e2017-02-17 17:39:43 +0200503#define for_each_power_well(__dev_priv, __power_well) \
504 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
505 (__power_well) - (__dev_priv)->power_domains.power_wells < \
506 (__dev_priv)->power_domains.power_well_count; \
507 (__power_well)++)
508
509#define for_each_power_well_rev(__dev_priv, __power_well) \
510 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
511 (__dev_priv)->power_domains.power_well_count - 1; \
512 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
513 (__power_well)--)
514
515#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
516 for_each_power_well(__dev_priv, __power_well) \
517 for_each_if ((__power_well)->domains & (__domain_mask))
518
519#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
520 for_each_power_well_rev(__dev_priv, __power_well) \
521 for_each_if ((__power_well)->domains & (__domain_mask))
522
Daniel Vettere7b903d2013-06-05 13:34:14 +0200523struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100524struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100525struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200526
Chris Wilsona6f766f2015-04-27 13:41:20 +0100527struct drm_i915_file_private {
528 struct drm_i915_private *dev_priv;
529 struct drm_file *file;
530
531 struct {
532 spinlock_t lock;
533 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100534/* 20ms is a fairly arbitrary limit (greater than the average frame time)
535 * chosen to prevent the CPU getting more than a frame ahead of the GPU
536 * (when using lax throttling for the frontbuffer). We also use it to
537 * offer free GPU waitboosts for severely congested workloads.
538 */
539#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100540 } mm;
541 struct idr context_idr;
542
Chris Wilson2e1b8732015-04-27 13:41:22 +0100543 struct intel_rps_client {
544 struct list_head link;
545 unsigned boosts;
546 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100547
Chris Wilsonc80ff162016-07-27 09:07:27 +0100548 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200549
550/* Client can have a maximum of 3 contexts banned before
551 * it is denied of creating new contexts. As one context
552 * ban needs 4 consecutive hangs, and more if there is
553 * progress in between, this is a last resort stop gap measure
554 * to limit the badly behaving clients access to gpu.
555 */
556#define I915_MAX_CLIENT_CONTEXT_BANS 3
557 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100558};
559
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100560/* Used by dp and fdi links */
561struct intel_link_m_n {
562 uint32_t tu;
563 uint32_t gmch_m;
564 uint32_t gmch_n;
565 uint32_t link_m;
566 uint32_t link_n;
567};
568
569void intel_link_compute_m_n(int bpp, int nlanes,
570 int pixel_clock, int link_clock,
571 struct intel_link_m_n *m_n);
572
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573/* Interface history:
574 *
575 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100576 * 1.2: Add Power Management
577 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100578 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000579 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000580 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
581 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 */
583#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000584#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585#define DRIVER_PATCHLEVEL 0
586
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700587struct opregion_header;
588struct opregion_acpi;
589struct opregion_swsci;
590struct opregion_asle;
591
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100592struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000593 struct opregion_header *header;
594 struct opregion_acpi *acpi;
595 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300596 u32 swsci_gbda_sub_functions;
597 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000598 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200599 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200600 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200601 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000602 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200603 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100604};
Chris Wilson44834a62010-08-19 16:09:23 +0100605#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100606
Chris Wilson6ef3d422010-08-04 20:26:07 +0100607struct intel_overlay;
608struct intel_overlay_error_state;
609
yakui_zhao9b9d1722009-05-31 17:17:17 +0800610struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100611 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800612 u8 dvo_port;
613 u8 slave_addr;
614 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100615 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400616 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800617};
618
Jani Nikula7bd688c2013-11-08 16:48:56 +0200619struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200620struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100621struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200622struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000623struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100624struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200625struct intel_limit;
626struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200627struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100628
Jesse Barnese70236a2009-09-21 10:42:27 -0700629struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200630 void (*get_cdclk)(struct drm_i915_private *dev_priv,
631 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200632 void (*set_cdclk)(struct drm_i915_private *dev_priv,
633 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200634 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100635 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800636 int (*compute_intermediate_wm)(struct drm_device *dev,
637 struct intel_crtc *intel_crtc,
638 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100639 void (*initial_watermarks)(struct intel_atomic_state *state,
640 struct intel_crtc_state *cstate);
641 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
642 struct intel_crtc_state *cstate);
643 void (*optimize_watermarks)(struct intel_atomic_state *state,
644 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700645 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200646 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200647 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100648 /* Returns the active state of the crtc, and if the crtc is active,
649 * fills out the pipe-config with the hw state. */
650 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200651 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000652 void (*get_initial_plane_config)(struct intel_crtc *,
653 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200654 int (*crtc_compute_clock)(struct intel_crtc *crtc,
655 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200656 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
657 struct drm_atomic_state *old_state);
658 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
659 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200660 void (*update_crtcs)(struct drm_atomic_state *state,
661 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200662 void (*audio_codec_enable)(struct drm_connector *connector,
663 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300664 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200665 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700666 void (*fdi_link_train)(struct drm_crtc *crtc);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200667 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200668 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
669 struct drm_framebuffer *fb,
670 struct drm_i915_gem_object *obj,
671 struct drm_i915_gem_request *req,
672 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100673 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700674 /* clock updates for mode set */
675 /* cursor updates */
676 /* render clock increase/decrease */
677 /* display clock increase/decrease */
678 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000679
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200680 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
681 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700682};
683
Mika Kuoppala48c10262015-01-16 11:34:41 +0200684enum forcewake_domain_id {
685 FW_DOMAIN_ID_RENDER = 0,
686 FW_DOMAIN_ID_BLITTER,
687 FW_DOMAIN_ID_MEDIA,
688
689 FW_DOMAIN_ID_COUNT
690};
691
692enum forcewake_domains {
693 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
694 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
695 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
696 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
697 FORCEWAKE_BLITTER |
698 FORCEWAKE_MEDIA)
699};
700
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100701#define FW_REG_READ (1)
702#define FW_REG_WRITE (2)
703
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530704enum decoupled_power_domain {
705 GEN9_DECOUPLED_PD_BLITTER = 0,
706 GEN9_DECOUPLED_PD_RENDER,
707 GEN9_DECOUPLED_PD_MEDIA,
708 GEN9_DECOUPLED_PD_ALL
709};
710
711enum decoupled_ops {
712 GEN9_DECOUPLED_OP_WRITE = 0,
713 GEN9_DECOUPLED_OP_READ
714};
715
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100716enum forcewake_domains
717intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
718 i915_reg_t reg, unsigned int op);
719
Chris Wilson907b28c2013-07-19 20:36:52 +0100720struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530721 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200722 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530723 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200724 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700725
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200726 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
727 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
728 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
729 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700730
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200731 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700732 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200733 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700734 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200735 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700736 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300737};
738
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100739struct intel_forcewake_range {
740 u32 start;
741 u32 end;
742
743 enum forcewake_domains domains;
744};
745
Chris Wilson907b28c2013-07-19 20:36:52 +0100746struct intel_uncore {
747 spinlock_t lock; /** lock is also taken in irq contexts. */
748
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100749 const struct intel_forcewake_range *fw_domains_table;
750 unsigned int fw_domains_table_entries;
751
Chris Wilson907b28c2013-07-19 20:36:52 +0100752 struct intel_uncore_funcs funcs;
753
754 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100755
Mika Kuoppala48c10262015-01-16 11:34:41 +0200756 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100757 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100758
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200759 struct intel_uncore_forcewake_domain {
760 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200761 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100762 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200763 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100764 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200765 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200766 u32 val_set;
767 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200768 i915_reg_t reg_ack;
769 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200770 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200771 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200772
773 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100774};
775
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200776/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100777#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
778 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
779 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
780 (domain__)++) \
781 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200782
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100783#define for_each_fw_domain(domain__, dev_priv__) \
784 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200785
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200786#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
787#define CSR_VERSION_MAJOR(version) ((version) >> 16)
788#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
789
Daniel Vettereb805622015-05-04 14:58:44 +0200790struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200791 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200792 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530793 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200794 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200795 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200796 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200797 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200798 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200799 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200800 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200801};
802
Joonas Lahtinen604db652016-10-05 13:50:16 +0300803#define DEV_INFO_FOR_EACH_FLAG(func) \
804 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200805 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200806 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300807 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200808 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800809 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300810 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300811 func(has_ddi); \
Michel Thierry70821af2016-12-05 17:57:04 -0800812 func(has_decoupled_mmio); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300813 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300814 func(has_fbc); \
815 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800816 func(has_full_ppgtt); \
817 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300818 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300819 func(has_gmch_display); \
820 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300821 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300822 func(has_hw_contexts); \
823 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300824 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300825 func(has_logical_ring_contexts); \
826 func(has_overlay); \
827 func(has_pipe_cxsr); \
828 func(has_pooled_eu); \
829 func(has_psr); \
830 func(has_rc6); \
831 func(has_rc6p); \
832 func(has_resource_streamer); \
833 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300834 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300835 func(cursor_needs_physical); \
836 func(hws_needs_physical); \
837 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800838 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200839
Imre Deak915490d2016-08-31 19:13:01 +0300840struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300841 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300842 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300843 u8 eu_total;
844 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300845 u8 min_eu_in_pool;
846 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
847 u8 subslice_7eu[3];
848 u8 has_slice_pg:1;
849 u8 has_subslice_pg:1;
850 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300851};
852
Imre Deak57ec1712016-08-31 19:13:05 +0300853static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
854{
855 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
856}
857
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200858/* Keep in gen based order, and chronological order within a gen */
859enum intel_platform {
860 INTEL_PLATFORM_UNINITIALIZED = 0,
861 INTEL_I830,
862 INTEL_I845G,
863 INTEL_I85X,
864 INTEL_I865G,
865 INTEL_I915G,
866 INTEL_I915GM,
867 INTEL_I945G,
868 INTEL_I945GM,
869 INTEL_G33,
870 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200871 INTEL_I965G,
872 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200873 INTEL_G45,
874 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200875 INTEL_IRONLAKE,
876 INTEL_SANDYBRIDGE,
877 INTEL_IVYBRIDGE,
878 INTEL_VALLEYVIEW,
879 INTEL_HASWELL,
880 INTEL_BROADWELL,
881 INTEL_CHERRYVIEW,
882 INTEL_SKYLAKE,
883 INTEL_BROXTON,
884 INTEL_KABYLAKE,
885 INTEL_GEMINILAKE,
886};
887
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500888struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200889 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100890 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100891 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000892 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530893 u8 num_scalers[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100894 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100895 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200896 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700897 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100898 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300899#define DEFINE_FLAG(name) u8 name:1
900 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
901#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530902 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200903 /* Register offsets for the various display pipes and transcoders */
904 int pipe_offsets[I915_MAX_TRANSCODERS];
905 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200906 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300907 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600908
909 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300910 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000911
912 struct color_luts {
913 u16 degamma_lut_size;
914 u16 gamma_lut_size;
915 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500916};
917
Chris Wilson2bd160a2016-08-15 10:48:45 +0100918struct intel_display_error_state;
919
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000920struct i915_gpu_state {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100921 struct kref ref;
922 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100923 struct timeval boottime;
924 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100925
Chris Wilson9f267eb2016-10-12 10:05:19 +0100926 struct drm_i915_private *i915;
927
Chris Wilson2bd160a2016-08-15 10:48:45 +0100928 char error_msg[128];
929 bool simulated;
930 int iommu;
931 u32 reset_count;
932 u32 suspend_count;
933 struct intel_device_info device_info;
Chris Wilson642c8a72017-02-06 21:36:07 +0000934 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100935
936 /* Generic register state */
937 u32 eir;
938 u32 pgtbl_er;
939 u32 ier;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000940 u32 gtier[4], ngtier;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100941 u32 ccid;
942 u32 derrmr;
943 u32 forcewake;
944 u32 error; /* gen6+ */
945 u32 err_int; /* gen7 */
946 u32 fault_data0; /* gen8, gen9 */
947 u32 fault_data1; /* gen8, gen9 */
948 u32 done_reg;
949 u32 gac_eco;
950 u32 gam_ecochk;
951 u32 gab_ctl;
952 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300953
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000954 u32 nfence;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100955 u64 fence[I915_MAX_NUM_FENCES];
956 struct intel_overlay_error_state *overlay;
957 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100958 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530959 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100960
961 struct drm_i915_error_engine {
962 int engine_id;
963 /* Software tracked state */
964 bool waiting;
965 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200966 unsigned long hangcheck_timestamp;
967 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100968 enum intel_engine_hangcheck_action hangcheck_action;
969 struct i915_address_space *vm;
970 int num_requests;
971
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100972 /* position of active request inside the ring */
973 u32 rq_head, rq_post, rq_tail;
974
Chris Wilson2bd160a2016-08-15 10:48:45 +0100975 /* our own tracking of ring head and tail */
976 u32 cpu_ring_head;
977 u32 cpu_ring_tail;
978
979 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100980
981 /* Register state */
982 u32 start;
983 u32 tail;
984 u32 head;
985 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100986 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100987 u32 hws;
988 u32 ipeir;
989 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100990 u32 bbstate;
991 u32 instpm;
992 u32 instps;
993 u32 seqno;
994 u64 bbaddr;
995 u64 acthd;
996 u32 fault_reg;
997 u64 faddr;
998 u32 rc_psmi; /* sleep state */
999 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +03001000 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001001
Chris Wilson4fa60532017-01-29 09:24:33 +00001002 struct drm_i915_error_context {
1003 char comm[TASK_COMM_LEN];
1004 pid_t pid;
1005 u32 handle;
1006 u32 hw_id;
1007 int ban_score;
1008 int active;
1009 int guilty;
1010 } context;
1011
Chris Wilson2bd160a2016-08-15 10:48:45 +01001012 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +01001013 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +01001014 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +01001015 int page_count;
1016 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001017 u32 *pages[0];
1018 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1019
1020 struct drm_i915_error_object *wa_ctx;
1021
1022 struct drm_i915_error_request {
1023 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +01001024 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +01001025 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +02001026 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001027 u32 seqno;
1028 u32 head;
1029 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +01001030 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +01001031
1032 struct drm_i915_error_waiter {
1033 char comm[TASK_COMM_LEN];
1034 pid_t pid;
1035 u32 seqno;
1036 } *waiters;
1037
1038 struct {
1039 u32 gfx_mode;
1040 union {
1041 u64 pdp[4];
1042 u32 pp_dir_base;
1043 };
1044 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001045 } engine[I915_NUM_ENGINES];
1046
1047 struct drm_i915_error_buffer {
1048 u32 size;
1049 u32 name;
1050 u32 rseqno[I915_NUM_ENGINES], wseqno;
1051 u64 gtt_offset;
1052 u32 read_domains;
1053 u32 write_domain;
1054 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1055 u32 tiling:2;
1056 u32 dirty:1;
1057 u32 purgeable:1;
1058 u32 userptr:1;
1059 s32 engine:4;
1060 u32 cache_level:3;
1061 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1062 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1063 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1064};
1065
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001066enum i915_cache_level {
1067 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001068 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1069 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1070 caches, eg sampler/render caches, and the
1071 large Last-Level-Cache. LLC is coherent with
1072 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001073 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001074};
1075
Chris Wilson85fd4f52016-12-05 14:29:36 +00001076#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1077
Paulo Zanonia4001f12015-02-13 17:23:44 -02001078enum fb_op_origin {
1079 ORIGIN_GTT,
1080 ORIGIN_CPU,
1081 ORIGIN_CS,
1082 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001083 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001084};
1085
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001086struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001087 /* This is always the inner lock when overlapping with struct_mutex and
1088 * it's the outer lock when overlapping with stolen_lock. */
1089 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001090 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001091 unsigned int possible_framebuffer_bits;
1092 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001093 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001094 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001095
Ben Widawskyc4213882014-06-19 12:06:10 -07001096 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001097 struct drm_mm_node *compressed_llb;
1098
Rodrigo Vivida46f932014-08-01 02:04:45 -07001099 bool false_color;
1100
Paulo Zanonid029bca2015-10-15 10:44:46 -03001101 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001102 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001103
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001104 bool underrun_detected;
1105 struct work_struct underrun_work;
1106
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001107 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001108 struct i915_vma *vma;
1109
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001110 struct {
1111 unsigned int mode_flags;
1112 uint32_t hsw_bdw_pixel_rate;
1113 } crtc;
1114
1115 struct {
1116 unsigned int rotation;
1117 int src_w;
1118 int src_h;
1119 bool visible;
1120 } plane;
1121
1122 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001123 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001124 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001125 } fb;
1126 } state_cache;
1127
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001128 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001129 struct i915_vma *vma;
1130
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001131 struct {
1132 enum pipe pipe;
1133 enum plane plane;
1134 unsigned int fence_y_offset;
1135 } crtc;
1136
1137 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001138 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001139 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001140 } fb;
1141
1142 int cfb_size;
1143 } params;
1144
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001145 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001146 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001147 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001148 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001149 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001150
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001151 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001152};
1153
Chris Wilsonfe88d122016-12-31 11:20:12 +00001154/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301155 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1156 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1157 * parsing for same resolution.
1158 */
1159enum drrs_refresh_rate_type {
1160 DRRS_HIGH_RR,
1161 DRRS_LOW_RR,
1162 DRRS_MAX_RR, /* RR count */
1163};
1164
1165enum drrs_support_type {
1166 DRRS_NOT_SUPPORTED = 0,
1167 STATIC_DRRS_SUPPORT = 1,
1168 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301169};
1170
Daniel Vetter2807cf62014-07-11 10:30:11 -07001171struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301172struct i915_drrs {
1173 struct mutex mutex;
1174 struct delayed_work work;
1175 struct intel_dp *dp;
1176 unsigned busy_frontbuffer_bits;
1177 enum drrs_refresh_rate_type refresh_rate_type;
1178 enum drrs_support_type type;
1179};
1180
Rodrigo Vivia031d702013-10-03 16:15:06 -03001181struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001182 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001183 bool sink_support;
1184 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001185 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001186 bool active;
1187 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001188 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301189 bool psr2_support;
1190 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001191 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05301192 bool y_cord_support;
1193 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05301194 bool alpm;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001195};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001196
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001197enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001198 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001199 PCH_IBX, /* Ibexpeak PCH */
1200 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001201 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301202 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001203 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001204 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001205};
1206
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001207enum intel_sbi_destination {
1208 SBI_ICLK,
1209 SBI_MPHY,
1210};
1211
Jesse Barnesb690e962010-07-19 13:53:12 -07001212#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001213#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001214#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001215#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001216#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001217#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001218
Dave Airlie8be48d92010-03-30 05:34:14 +00001219struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001220struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001221
Daniel Vetterc2b91522012-02-14 22:37:19 +01001222struct intel_gmbus {
1223 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001224#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001225 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001226 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001227 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001228 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001229 struct drm_i915_private *dev_priv;
1230};
1231
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001232struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001233 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001234 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001235 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001236 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001237 u32 saveSWF0[16];
1238 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001239 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001240 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001241 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001242 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001243};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001244
Imre Deakddeea5b2014-05-05 15:19:56 +03001245struct vlv_s0ix_state {
1246 /* GAM */
1247 u32 wr_watermark;
1248 u32 gfx_prio_ctrl;
1249 u32 arb_mode;
1250 u32 gfx_pend_tlb0;
1251 u32 gfx_pend_tlb1;
1252 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1253 u32 media_max_req_count;
1254 u32 gfx_max_req_count;
1255 u32 render_hwsp;
1256 u32 ecochk;
1257 u32 bsd_hwsp;
1258 u32 blt_hwsp;
1259 u32 tlb_rd_addr;
1260
1261 /* MBC */
1262 u32 g3dctl;
1263 u32 gsckgctl;
1264 u32 mbctl;
1265
1266 /* GCP */
1267 u32 ucgctl1;
1268 u32 ucgctl3;
1269 u32 rcgctl1;
1270 u32 rcgctl2;
1271 u32 rstctl;
1272 u32 misccpctl;
1273
1274 /* GPM */
1275 u32 gfxpause;
1276 u32 rpdeuhwtc;
1277 u32 rpdeuc;
1278 u32 ecobus;
1279 u32 pwrdwnupctl;
1280 u32 rp_down_timeout;
1281 u32 rp_deucsw;
1282 u32 rcubmabdtmr;
1283 u32 rcedata;
1284 u32 spare2gh;
1285
1286 /* Display 1 CZ domain */
1287 u32 gt_imr;
1288 u32 gt_ier;
1289 u32 pm_imr;
1290 u32 pm_ier;
1291 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1292
1293 /* GT SA CZ domain */
1294 u32 tilectl;
1295 u32 gt_fifoctl;
1296 u32 gtlc_wake_ctrl;
1297 u32 gtlc_survive;
1298 u32 pmwgicz;
1299
1300 /* Display 2 CZ domain */
1301 u32 gu_ctl0;
1302 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001303 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001304 u32 clock_gate_dis2;
1305};
1306
Chris Wilsonbf225f22014-07-10 20:31:18 +01001307struct intel_rps_ei {
1308 u32 cz_clock;
1309 u32 render_c0;
1310 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001311};
1312
Daniel Vetterc85aa882012-11-02 19:55:03 +01001313struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001314 /*
1315 * work, interrupts_enabled and pm_iir are protected by
1316 * dev_priv->irq_lock
1317 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001318 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001319 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001320 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001321
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001322 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301323 u32 pm_intr_keep;
1324
Ben Widawskyb39fb292014-03-19 18:31:11 -07001325 /* Frequencies are stored in potentially platform dependent multiples.
1326 * In other words, *_freq needs to be multiplied by X to be interesting.
1327 * Soft limits are those which are used for the dynamic reclocking done
1328 * by the driver (raise frequencies under heavy loads, and lower for
1329 * lighter loads). Hard limits are those imposed by the hardware.
1330 *
1331 * A distinction is made for overclocking, which is never enabled by
1332 * default, and is considered to be above the hard limit if it's
1333 * possible at all.
1334 */
1335 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1336 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1337 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1338 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1339 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001340 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001341 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001342 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1343 u8 rp1_freq; /* "less than" RP0 power/freqency */
1344 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001345 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001346
Chris Wilson8fb55192015-04-07 16:20:28 +01001347 u8 up_threshold; /* Current %busy required to uplock */
1348 u8 down_threshold; /* Current %busy required to downclock */
1349
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001350 int last_adj;
1351 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1352
Chris Wilson8d3afd72015-05-21 21:01:47 +01001353 spinlock_t client_lock;
1354 struct list_head clients;
1355 bool client_boost;
1356
Chris Wilsonc0951f02013-10-10 21:58:50 +01001357 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001358 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001359 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001360
Chris Wilsonbf225f22014-07-10 20:31:18 +01001361 /* manual wa residency calculations */
1362 struct intel_rps_ei up_ei, down_ei;
1363
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001364 /*
1365 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001366 * Must be taken after struct_mutex if nested. Note that
1367 * this lock may be held for long periods of time when
1368 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001369 */
1370 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001371};
1372
Daniel Vetter1a240d42012-11-29 22:18:51 +01001373/* defined intel_pm.c */
1374extern spinlock_t mchdev_lock;
1375
Daniel Vetterc85aa882012-11-02 19:55:03 +01001376struct intel_ilk_power_mgmt {
1377 u8 cur_delay;
1378 u8 min_delay;
1379 u8 max_delay;
1380 u8 fmax;
1381 u8 fstart;
1382
1383 u64 last_count1;
1384 unsigned long last_time1;
1385 unsigned long chipset_power;
1386 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001387 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001388 unsigned long gfx_power;
1389 u8 corr;
1390
1391 int c_m;
1392 int r_t;
1393};
1394
Imre Deakc6cb5822014-03-04 19:22:55 +02001395struct drm_i915_private;
1396struct i915_power_well;
1397
1398struct i915_power_well_ops {
1399 /*
1400 * Synchronize the well's hw state to match the current sw state, for
1401 * example enable/disable it based on the current refcount. Called
1402 * during driver init and resume time, possibly after first calling
1403 * the enable/disable handlers.
1404 */
1405 void (*sync_hw)(struct drm_i915_private *dev_priv,
1406 struct i915_power_well *power_well);
1407 /*
1408 * Enable the well and resources that depend on it (for example
1409 * interrupts located on the well). Called after the 0->1 refcount
1410 * transition.
1411 */
1412 void (*enable)(struct drm_i915_private *dev_priv,
1413 struct i915_power_well *power_well);
1414 /*
1415 * Disable the well and resources that depend on it. Called after
1416 * the 1->0 refcount transition.
1417 */
1418 void (*disable)(struct drm_i915_private *dev_priv,
1419 struct i915_power_well *power_well);
1420 /* Returns the hw enabled state. */
1421 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1422 struct i915_power_well *power_well);
1423};
1424
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001425/* Power well structure for haswell */
1426struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001427 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001428 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001429 /* power well enable/disable usage count */
1430 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001431 /* cached hw enabled state */
1432 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001433 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001434 /* unique identifier for this power well */
1435 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001436 /*
1437 * Arbitraty data associated with this power well. Platform and power
1438 * well specific.
1439 */
1440 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001441 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001442};
1443
Imre Deak83c00f52013-10-25 17:36:47 +03001444struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001445 /*
1446 * Power wells needed for initialization at driver init and suspend
1447 * time are on. They are kept on until after the first modeset.
1448 */
1449 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001450 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001451 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001452
Imre Deak83c00f52013-10-25 17:36:47 +03001453 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001454 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001455 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001456};
1457
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001458#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001459struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001460 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001461 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001462 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001463};
1464
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001465struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001466 /** Memory allocator for GTT stolen memory */
1467 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001468 /** Protects the usage of the GTT stolen memory allocator. This is
1469 * always the inner lock when overlapping with struct_mutex. */
1470 struct mutex stolen_lock;
1471
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001472 /** List of all objects in gtt_space. Used to restore gtt
1473 * mappings on resume */
1474 struct list_head bound_list;
1475 /**
1476 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001477 * are idle and not used by the GPU). These objects may or may
1478 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001479 */
1480 struct list_head unbound_list;
1481
Chris Wilson275f0392016-10-24 13:42:14 +01001482 /** List of all objects in gtt_space, currently mmaped by userspace.
1483 * All objects within this list must also be on bound_list.
1484 */
1485 struct list_head userfault_list;
1486
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001487 /**
1488 * List of objects which are pending destruction.
1489 */
1490 struct llist_head free_list;
1491 struct work_struct free_work;
1492
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001493 /** Usable portion of the GTT for GEM */
Chris Wilsonc8847382017-01-27 16:55:30 +00001494 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001495
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001496 /** PPGTT used for aliasing the PPGTT with the GTT */
1497 struct i915_hw_ppgtt *aliasing_ppgtt;
1498
Chris Wilson2cfcd322014-05-20 08:28:43 +01001499 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001500 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001501 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001502
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001503 /** LRU list of objects with fence regs on them. */
1504 struct list_head fence_list;
1505
1506 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001507 * Are we in a non-interruptible section of code like
1508 * modesetting?
1509 */
1510 bool interruptible;
1511
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001512 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001513 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001514
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001515 /** Bit 6 swizzling required for X tiling */
1516 uint32_t bit_6_swizzle_x;
1517 /** Bit 6 swizzling required for Y tiling */
1518 uint32_t bit_6_swizzle_y;
1519
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001520 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001521 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001522 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001523 u32 object_count;
1524};
1525
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001526struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001527 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001528 unsigned bytes;
1529 unsigned size;
1530 int err;
1531 u8 *buf;
1532 loff_t start;
1533 loff_t pos;
1534};
1535
Chris Wilsonb52992c2016-10-28 13:58:24 +01001536#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1537#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1538
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001539#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1540#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1541
Daniel Vetter99584db2012-11-14 17:14:04 +01001542struct i915_gpu_error {
1543 /* For hangcheck timer */
1544#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1545#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001546
Chris Wilson737b1502015-01-26 18:03:03 +02001547 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001548
1549 /* For reset and error_state handling. */
1550 spinlock_t lock;
1551 /* Protected by the above dev->gpu_error.lock. */
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001552 struct i915_gpu_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001553
1554 unsigned long missed_irq_rings;
1555
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001556 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001557 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001558 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001559 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001560 *
1561 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1562 * meaning that any waiters holding onto the struct_mutex should
1563 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001564 *
1565 * If reset is not completed succesfully, the I915_WEDGE bit is
1566 * set meaning that hardware is terminally sour and there is no
1567 * recovery. All waiters on the reset_queue will be woken when
1568 * that happens.
1569 *
1570 * This counter is used by the wait_seqno code to notice that reset
1571 * event happened and it needs to restart the entire ioctl (since most
1572 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001573 *
1574 * This is important for lock-free wait paths, where no contended lock
1575 * naturally enforces the correct ordering between the bail-out of the
1576 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001577 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001578 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001579
Chris Wilson8af29b02016-09-09 14:11:47 +01001580 unsigned long flags;
1581#define I915_RESET_IN_PROGRESS 0
1582#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001583
1584 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001585 * Waitqueue to signal when a hang is detected. Used to for waiters
1586 * to release the struct_mutex for the reset to procede.
1587 */
1588 wait_queue_head_t wait_queue;
1589
1590 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001591 * Waitqueue to signal when the reset has completed. Used by clients
1592 * that wait for dev_priv->mm.wedged to settle.
1593 */
1594 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001595
Chris Wilson094f9a52013-09-25 17:34:55 +01001596 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001597 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001598};
1599
Zhang Ruib8efb172013-02-05 15:41:53 +08001600enum modeset_restore {
1601 MODESET_ON_LID_OPEN,
1602 MODESET_DONE,
1603 MODESET_SUSPENDED,
1604};
1605
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001606#define DP_AUX_A 0x40
1607#define DP_AUX_B 0x10
1608#define DP_AUX_C 0x20
1609#define DP_AUX_D 0x30
1610
Xiong Zhang11c1b652015-08-17 16:04:04 +08001611#define DDC_PIN_B 0x05
1612#define DDC_PIN_C 0x04
1613#define DDC_PIN_D 0x06
1614
Paulo Zanoni6acab152013-09-12 17:06:24 -03001615struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001616 /*
1617 * This is an index in the HDMI/DVI DDI buffer translation table.
1618 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1619 * populate this field.
1620 */
1621#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001622 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001623
1624 uint8_t supports_dvi:1;
1625 uint8_t supports_hdmi:1;
1626 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001627 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001628
1629 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001630 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001631
1632 uint8_t dp_boost_level;
1633 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001634};
1635
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001636enum psr_lines_to_wait {
1637 PSR_0_LINES_TO_WAIT = 0,
1638 PSR_1_LINE_TO_WAIT,
1639 PSR_4_LINES_TO_WAIT,
1640 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301641};
1642
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001643struct intel_vbt_data {
1644 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1645 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1646
1647 /* Feature bits */
1648 unsigned int int_tv_support:1;
1649 unsigned int lvds_dither:1;
1650 unsigned int lvds_vbt:1;
1651 unsigned int int_crt_support:1;
1652 unsigned int lvds_use_ssc:1;
1653 unsigned int display_clock_mode:1;
1654 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001655 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001656 int lvds_ssc_freq;
1657 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1658
Pradeep Bhat83a72802014-03-28 10:14:57 +05301659 enum drrs_support_type drrs_type;
1660
Jani Nikula6aa23e62016-03-24 17:50:20 +02001661 struct {
1662 int rate;
1663 int lanes;
1664 int preemphasis;
1665 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001666 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001667 bool initialized;
1668 bool support;
1669 int bpp;
1670 struct edp_power_seq pps;
1671 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001672
Jani Nikulaf00076d2013-12-14 20:38:29 -02001673 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001674 bool full_link;
1675 bool require_aux_wakeup;
1676 int idle_frames;
1677 enum psr_lines_to_wait lines_to_wait;
1678 int tp1_wakeup_time;
1679 int tp2_tp3_wakeup_time;
1680 } psr;
1681
1682 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001683 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001684 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001685 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001686 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001687 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001688 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001689 } backlight;
1690
Shobhit Kumard17c5442013-08-27 15:12:25 +03001691 /* MIPI DSI */
1692 struct {
1693 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301694 struct mipi_config *config;
1695 struct mipi_pps_data *pps;
1696 u8 seq_version;
1697 u32 size;
1698 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001699 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001700 } dsi;
1701
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001702 int crt_ddc_pin;
1703
1704 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001705 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001706
1707 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001708 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001709};
1710
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001711enum intel_ddb_partitioning {
1712 INTEL_DDB_PART_1_2,
1713 INTEL_DDB_PART_5_6, /* IVB+ */
1714};
1715
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001716struct intel_wm_level {
1717 bool enable;
1718 uint32_t pri_val;
1719 uint32_t spr_val;
1720 uint32_t cur_val;
1721 uint32_t fbc_val;
1722};
1723
Imre Deak820c1982013-12-17 14:46:36 +02001724struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001725 uint32_t wm_pipe[3];
1726 uint32_t wm_lp[3];
1727 uint32_t wm_lp_spr[3];
1728 uint32_t wm_linetime[3];
1729 bool enable_fbc_wm;
1730 enum intel_ddb_partitioning partitioning;
1731};
1732
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001733struct vlv_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001734 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001735};
1736
1737struct vlv_sr_wm {
1738 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001739 uint16_t cursor;
1740};
1741
1742struct vlv_wm_ddl_values {
1743 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001744};
1745
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001746struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001747 struct vlv_pipe_wm pipe[3];
1748 struct vlv_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001749 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001750 uint8_t level;
1751 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001752};
1753
Damien Lespiauc1939242014-11-04 17:06:41 +00001754struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001755 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001756};
1757
1758static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1759{
Damien Lespiau16160e32014-11-04 17:06:53 +00001760 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001761}
1762
Damien Lespiau08db6652014-11-04 17:06:52 +00001763static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1764 const struct skl_ddb_entry *e2)
1765{
1766 if (e1->start == e2->start && e1->end == e2->end)
1767 return true;
1768
1769 return false;
1770}
1771
Damien Lespiauc1939242014-11-04 17:06:41 +00001772struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001773 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001774 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001775};
1776
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001777struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001778 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001779 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001780};
1781
1782struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001783 bool plane_en;
1784 uint16_t plane_res_b;
1785 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001786};
1787
Paulo Zanonic67a4702013-08-19 13:18:09 -03001788/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001789 * This struct helps tracking the state needed for runtime PM, which puts the
1790 * device in PCI D3 state. Notice that when this happens, nothing on the
1791 * graphics device works, even register access, so we don't get interrupts nor
1792 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001793 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001794 * Every piece of our code that needs to actually touch the hardware needs to
1795 * either call intel_runtime_pm_get or call intel_display_power_get with the
1796 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001797 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001798 * Our driver uses the autosuspend delay feature, which means we'll only really
1799 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001800 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001801 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001802 *
1803 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1804 * goes back to false exactly before we reenable the IRQs. We use this variable
1805 * to check if someone is trying to enable/disable IRQs while they're supposed
1806 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001807 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001808 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001809 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001810 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001811struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001812 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001813 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001814 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001815};
1816
Daniel Vetter926321d2013-10-16 13:30:34 +02001817enum intel_pipe_crc_source {
1818 INTEL_PIPE_CRC_SOURCE_NONE,
1819 INTEL_PIPE_CRC_SOURCE_PLANE1,
1820 INTEL_PIPE_CRC_SOURCE_PLANE2,
1821 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001822 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001823 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1824 INTEL_PIPE_CRC_SOURCE_TV,
1825 INTEL_PIPE_CRC_SOURCE_DP_B,
1826 INTEL_PIPE_CRC_SOURCE_DP_C,
1827 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001828 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001829 INTEL_PIPE_CRC_SOURCE_MAX,
1830};
1831
Shuang He8bf1e9f2013-10-15 18:55:27 +01001832struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001833 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001834 uint32_t crc[5];
1835};
1836
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001837#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001838struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001839 spinlock_t lock;
1840 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001841 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001842 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001843 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001844 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001845 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001846};
1847
Daniel Vetterf99d7062014-06-19 16:01:59 +02001848struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001849 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001850
1851 /*
1852 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1853 * scheduled flips.
1854 */
1855 unsigned busy_bits;
1856 unsigned flip_bits;
1857};
1858
Mika Kuoppala72253422014-10-07 17:21:26 +03001859struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001860 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001861 u32 value;
1862 /* bitmask representing WA bits */
1863 u32 mask;
1864};
1865
Arun Siluvery33136b02016-01-21 21:43:47 +00001866/*
1867 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1868 * allowing it for RCS as we don't foresee any requirement of having
1869 * a whitelist for other engines. When it is really required for
1870 * other engines then the limit need to be increased.
1871 */
1872#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001873
1874struct i915_workarounds {
1875 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1876 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001877 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001878};
1879
Yu Zhangcf9d2892015-02-10 19:05:47 +08001880struct i915_virtual_gpu {
1881 bool active;
1882};
1883
Matt Roperaa363132015-09-24 15:53:18 -07001884/* used in computing the new watermarks state */
1885struct intel_wm_config {
1886 unsigned int num_pipes_active;
1887 bool sprites_enabled;
1888 bool sprites_scaled;
1889};
1890
Robert Braggd7965152016-11-07 19:49:52 +00001891struct i915_oa_format {
1892 u32 format;
1893 int size;
1894};
1895
Robert Bragg8a3003d2016-11-07 19:49:51 +00001896struct i915_oa_reg {
1897 i915_reg_t addr;
1898 u32 value;
1899};
1900
Robert Braggeec688e2016-11-07 19:49:47 +00001901struct i915_perf_stream;
1902
Robert Bragg16d98b32016-12-07 21:40:33 +00001903/**
1904 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1905 */
Robert Braggeec688e2016-11-07 19:49:47 +00001906struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001907 /**
1908 * @enable: Enables the collection of HW samples, either in response to
1909 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1910 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001911 */
1912 void (*enable)(struct i915_perf_stream *stream);
1913
Robert Bragg16d98b32016-12-07 21:40:33 +00001914 /**
1915 * @disable: Disables the collection of HW samples, either in response
1916 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1917 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001918 */
1919 void (*disable)(struct i915_perf_stream *stream);
1920
Robert Bragg16d98b32016-12-07 21:40:33 +00001921 /**
1922 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001923 * once there is something ready to read() for the stream
1924 */
1925 void (*poll_wait)(struct i915_perf_stream *stream,
1926 struct file *file,
1927 poll_table *wait);
1928
Robert Bragg16d98b32016-12-07 21:40:33 +00001929 /**
1930 * @wait_unlocked: For handling a blocking read, wait until there is
1931 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001932 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001933 */
1934 int (*wait_unlocked)(struct i915_perf_stream *stream);
1935
Robert Bragg16d98b32016-12-07 21:40:33 +00001936 /**
1937 * @read: Copy buffered metrics as records to userspace
1938 * **buf**: the userspace, destination buffer
1939 * **count**: the number of bytes to copy, requested by userspace
1940 * **offset**: zero at the start of the read, updated as the read
1941 * proceeds, it represents how many bytes have been copied so far and
1942 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001943 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001944 * Copy as many buffered i915 perf samples and records for this stream
1945 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001946 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001947 * Only write complete records; returning -%ENOSPC if there isn't room
1948 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001949 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001950 * Return any error condition that results in a short read such as
1951 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1952 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001953 */
1954 int (*read)(struct i915_perf_stream *stream,
1955 char __user *buf,
1956 size_t count,
1957 size_t *offset);
1958
Robert Bragg16d98b32016-12-07 21:40:33 +00001959 /**
1960 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001961 *
1962 * The stream will always be disabled before this is called.
1963 */
1964 void (*destroy)(struct i915_perf_stream *stream);
1965};
1966
Robert Bragg16d98b32016-12-07 21:40:33 +00001967/**
1968 * struct i915_perf_stream - state for a single open stream FD
1969 */
Robert Braggeec688e2016-11-07 19:49:47 +00001970struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001971 /**
1972 * @dev_priv: i915 drm device
1973 */
Robert Braggeec688e2016-11-07 19:49:47 +00001974 struct drm_i915_private *dev_priv;
1975
Robert Bragg16d98b32016-12-07 21:40:33 +00001976 /**
1977 * @link: Links the stream into ``&drm_i915_private->streams``
1978 */
Robert Braggeec688e2016-11-07 19:49:47 +00001979 struct list_head link;
1980
Robert Bragg16d98b32016-12-07 21:40:33 +00001981 /**
1982 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1983 * properties given when opening a stream, representing the contents
1984 * of a single sample as read() by userspace.
1985 */
Robert Braggeec688e2016-11-07 19:49:47 +00001986 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001987
1988 /**
1989 * @sample_size: Considering the configured contents of a sample
1990 * combined with the required header size, this is the total size
1991 * of a single sample record.
1992 */
Robert Braggd7965152016-11-07 19:49:52 +00001993 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001994
Robert Bragg16d98b32016-12-07 21:40:33 +00001995 /**
1996 * @ctx: %NULL if measuring system-wide across all contexts or a
1997 * specific context that is being monitored.
1998 */
Robert Braggeec688e2016-11-07 19:49:47 +00001999 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00002000
2001 /**
2002 * @enabled: Whether the stream is currently enabled, considering
2003 * whether the stream was opened in a disabled state and based
2004 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2005 */
Robert Braggeec688e2016-11-07 19:49:47 +00002006 bool enabled;
2007
Robert Bragg16d98b32016-12-07 21:40:33 +00002008 /**
2009 * @ops: The callbacks providing the implementation of this specific
2010 * type of configured stream.
2011 */
Robert Braggd7965152016-11-07 19:49:52 +00002012 const struct i915_perf_stream_ops *ops;
2013};
2014
Robert Bragg16d98b32016-12-07 21:40:33 +00002015/**
2016 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2017 */
Robert Braggd7965152016-11-07 19:49:52 +00002018struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00002019 /**
2020 * @init_oa_buffer: Resets the head and tail pointers of the
2021 * circular buffer for periodic OA reports.
2022 *
2023 * Called when first opening a stream for OA metrics, but also may be
2024 * called in response to an OA buffer overflow or other error
2025 * condition.
2026 *
2027 * Note it may be necessary to clear the full OA buffer here as part of
2028 * maintaining the invariable that new reports must be written to
2029 * zeroed memory for us to be able to reliable detect if an expected
2030 * report has not yet landed in memory. (At least on Haswell the OA
2031 * buffer tail pointer is not synchronized with reports being visible
2032 * to the CPU)
2033 */
Robert Braggd7965152016-11-07 19:49:52 +00002034 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002035
2036 /**
2037 * @enable_metric_set: Applies any MUX configuration to set up the
2038 * Boolean and Custom (B/C) counters that are part of the counter
2039 * reports being sampled. May apply system constraints such as
2040 * disabling EU clock gating as required.
2041 */
Robert Braggd7965152016-11-07 19:49:52 +00002042 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002043
2044 /**
2045 * @disable_metric_set: Remove system constraints associated with using
2046 * the OA unit.
2047 */
Robert Braggd7965152016-11-07 19:49:52 +00002048 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002049
2050 /**
2051 * @oa_enable: Enable periodic sampling
2052 */
Robert Braggd7965152016-11-07 19:49:52 +00002053 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002054
2055 /**
2056 * @oa_disable: Disable periodic sampling
2057 */
Robert Braggd7965152016-11-07 19:49:52 +00002058 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002059
2060 /**
2061 * @read: Copy data from the circular OA buffer into a given userspace
2062 * buffer.
2063 */
Robert Braggd7965152016-11-07 19:49:52 +00002064 int (*read)(struct i915_perf_stream *stream,
2065 char __user *buf,
2066 size_t count,
2067 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002068
2069 /**
2070 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2071 *
2072 * This is either called via fops or the poll check hrtimer (atomic
2073 * ctx) without any locks taken.
2074 *
2075 * It's safe to read OA config state here unlocked, assuming that this
2076 * is only called while the stream is enabled, while the global OA
2077 * configuration can't be modified.
2078 *
2079 * Efficiency is more important than avoiding some false positives
2080 * here, which will be handled gracefully - likely resulting in an
2081 * %EAGAIN error for userspace.
2082 */
Robert Braggd7965152016-11-07 19:49:52 +00002083 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002084};
2085
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002086struct intel_cdclk_state {
2087 unsigned int cdclk, vco, ref;
2088};
2089
Jani Nikula77fec552014-03-31 14:27:22 +03002090struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002091 struct drm_device drm;
2092
Chris Wilsonefab6d82015-04-07 16:20:57 +01002093 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002094 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002095 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002096 struct kmem_cache *dependencies;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002097
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002098 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002099
2100 int relative_constants_mode;
2101
2102 void __iomem *regs;
2103
Chris Wilson907b28c2013-07-19 20:36:52 +01002104 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002105
Yu Zhangcf9d2892015-02-10 19:05:47 +08002106 struct i915_virtual_gpu vgpu;
2107
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002108 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002109
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002110 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01002111 struct intel_guc guc;
2112
Daniel Vettereb805622015-05-04 14:58:44 +02002113 struct intel_csr csr;
2114
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002115 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002116
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002117 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2118 * controller on different i2c buses. */
2119 struct mutex gmbus_mutex;
2120
2121 /**
2122 * Base address of the gmbus and gpio block.
2123 */
2124 uint32_t gpio_mmio_base;
2125
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302126 /* MMIO base address for MIPI regs */
2127 uint32_t mipi_mmio_base;
2128
Ville Syrjälä443a3892015-11-11 20:34:15 +02002129 uint32_t psr_mmio_base;
2130
Imre Deak44cb7342016-08-10 14:07:29 +03002131 uint32_t pps_mmio_base;
2132
Daniel Vetter28c70f12012-12-01 13:53:45 +01002133 wait_queue_head_t gmbus_wait_queue;
2134
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002135 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002136 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302137 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002138 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002139
Daniel Vetterba8286f2014-09-11 07:43:25 +02002140 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002141 struct resource mch_res;
2142
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002143 /* protects the irq masks */
2144 spinlock_t irq_lock;
2145
Sourab Gupta84c33a62014-06-02 16:47:17 +05302146 /* protects the mmio flip data */
2147 spinlock_t mmio_flip_lock;
2148
Imre Deakf8b79e52014-03-04 19:23:07 +02002149 bool display_irqs_enabled;
2150
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002151 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2152 struct pm_qos_request pm_qos;
2153
Ville Syrjäläa5805162015-05-26 20:42:30 +03002154 /* Sideband mailbox protection */
2155 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002156
2157 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002158 union {
2159 u32 irq_mask;
2160 u32 de_irq_mask[I915_MAX_PIPES];
2161 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002162 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302163 u32 pm_imr;
2164 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302165 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302166 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002167 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002168
Jani Nikula5fcece82015-05-27 15:03:42 +03002169 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002170 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302171 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002172 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002173 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002174
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002175 bool preserve_bios_swizzle;
2176
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002177 /* overlay */
2178 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002179
Jani Nikula58c68772013-11-08 16:48:54 +02002180 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002181 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002182
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002183 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002184 bool no_aux_handshake;
2185
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002186 /* protects panel power sequencer state */
2187 struct mutex pps_mutex;
2188
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002189 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002190 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2191
2192 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002193 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002194 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002195
Mika Kaholaadafdc62015-08-18 14:36:59 +03002196 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002197 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002198 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002199 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002200
Ville Syrjälä63911d72016-05-13 23:41:32 +03002201 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002202 /*
2203 * The current logical cdclk state.
2204 * See intel_atomic_state.cdclk.logical
2205 *
2206 * For reading holding any crtc lock is sufficient,
2207 * for writing must hold all of them.
2208 */
2209 struct intel_cdclk_state logical;
2210 /*
2211 * The current actual cdclk state.
2212 * See intel_atomic_state.cdclk.actual
2213 */
2214 struct intel_cdclk_state actual;
2215 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002216 struct intel_cdclk_state hw;
2217 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002218
Daniel Vetter645416f2013-09-02 16:22:25 +02002219 /**
2220 * wq - Driver workqueue for GEM.
2221 *
2222 * NOTE: Work items scheduled here are not allowed to grab any modeset
2223 * locks, for otherwise the flushing done in the pageflip code will
2224 * result in deadlocks.
2225 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002226 struct workqueue_struct *wq;
2227
2228 /* Display functions */
2229 struct drm_i915_display_funcs display;
2230
2231 /* PCH chipset type */
2232 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002233 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002234
2235 unsigned long quirks;
2236
Zhang Ruib8efb172013-02-05 15:41:53 +08002237 enum modeset_restore modeset_restore;
2238 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002239 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002240 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002241
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002242 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002243 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002244
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002245 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002246 DECLARE_HASHTABLE(mm_structs, 7);
2247 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002248
Chris Wilson5d1808e2016-04-28 09:56:51 +01002249 /* The hw wants to have a stable context identifier for the lifetime
2250 * of the context (for OA, PASID, faults, etc). This is limited
2251 * in execlists to 21 bits.
2252 */
2253 struct ida context_hw_ida;
2254#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2255
Daniel Vetter87813422012-05-02 11:49:32 +02002256 /* Kernel Modesetting */
2257
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002258 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2259 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002260 wait_queue_head_t pending_flip_queue;
2261
Daniel Vetterc4597872013-10-21 21:04:07 +02002262#ifdef CONFIG_DEBUG_FS
2263 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2264#endif
2265
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002266 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002267 int num_shared_dpll;
2268 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002269 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002270
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002271 /*
2272 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2273 * Must be global rather than per dpll, because on some platforms
2274 * plls share registers.
2275 */
2276 struct mutex dpll_lock;
2277
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002278 unsigned int active_crtcs;
2279 unsigned int min_pixclk[I915_MAX_PIPES];
2280
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002281 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002282
Mika Kuoppala72253422014-10-07 17:21:26 +03002283 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002284
Daniel Vetterf99d7062014-06-19 16:01:59 +02002285 struct i915_frontbuffer_tracking fb_tracking;
2286
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002287 struct intel_atomic_helper {
2288 struct llist_head free_list;
2289 struct work_struct free_work;
2290 } atomic_helper;
2291
Jesse Barnes652c3932009-08-17 13:31:43 -07002292 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002293
Zhenyu Wangc48044112009-12-17 14:48:43 +08002294 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002295
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002296 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002297
Ben Widawsky59124502013-07-04 11:02:05 -07002298 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002299 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002300
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002301 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002302 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002303
Daniel Vetter20e4d402012-08-08 23:35:39 +02002304 /* ilk-only ips/rps state. Everything in here is protected by the global
2305 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002306 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002307
Imre Deak83c00f52013-10-25 17:36:47 +03002308 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002309
Rodrigo Vivia031d702013-10-03 16:15:06 -03002310 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002311
Daniel Vetter99584db2012-11-14 17:14:04 +01002312 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002313
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002314 struct drm_i915_gem_object *vlv_pctx;
2315
Daniel Vetter06957262015-08-10 13:34:08 +02002316#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002317 /* list of fbdev register on this device */
2318 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002319 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002320#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002321
2322 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002323 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002324
Imre Deak58fddc22015-01-08 17:54:14 +02002325 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002326 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002327 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002328 /**
2329 * av_mutex - mutex for audio/video sync
2330 *
2331 */
2332 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002333
Ben Widawsky254f9652012-06-04 14:42:42 -07002334 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002335 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002336
Damien Lespiau3e683202012-12-11 18:48:29 +00002337 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002338
Ville Syrjäläc2317752016-03-15 16:39:56 +02002339 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002340 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002341 /*
2342 * Shadows for CHV DPLL_MD regs to keep the state
2343 * checker somewhat working in the presence hardware
2344 * crappiness (can't read out DPLL_MD for pipes B & C).
2345 */
2346 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002347 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002348
Daniel Vetter842f1c82014-03-10 10:01:44 +01002349 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002350 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002351 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002352 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002353
Lyude656d1b82016-08-17 15:55:54 -04002354 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002355 I915_SAGV_UNKNOWN = 0,
2356 I915_SAGV_DISABLED,
2357 I915_SAGV_ENABLED,
2358 I915_SAGV_NOT_CONTROLLED
2359 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002360
Ville Syrjälä53615a52013-08-01 16:18:50 +03002361 struct {
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002362 /* protects DSPARB registers on pre-g4x/vlv/chv */
2363 spinlock_t dsparb_lock;
2364
Ville Syrjälä53615a52013-08-01 16:18:50 +03002365 /*
2366 * Raw watermark latency values:
2367 * in 0.1us units for WM0,
2368 * in 0.5us units for WM1+.
2369 */
2370 /* primary */
2371 uint16_t pri_latency[5];
2372 /* sprite */
2373 uint16_t spr_latency[5];
2374 /* cursor */
2375 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002376 /*
2377 * Raw watermark memory latency values
2378 * for SKL for all 8 levels
2379 * in 1us units.
2380 */
2381 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002382
2383 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002384 union {
2385 struct ilk_wm_values hw;
2386 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002387 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002388 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002389
2390 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002391
2392 /*
2393 * Should be held around atomic WM register writing; also
2394 * protects * intel_crtc->wm.active and
2395 * cstate->wm.need_postvbl_update.
2396 */
2397 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002398
2399 /*
2400 * Set during HW readout of watermarks/DDB. Some platforms
2401 * need to know when we're still using BIOS-provided values
2402 * (which we don't fully trust).
2403 */
2404 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002405 } wm;
2406
Paulo Zanoni8a187452013-12-06 20:32:13 -02002407 struct i915_runtime_pm pm;
2408
Robert Braggeec688e2016-11-07 19:49:47 +00002409 struct {
2410 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002411
Robert Bragg442b8c02016-11-07 19:49:53 +00002412 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002413 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002414
Robert Braggeec688e2016-11-07 19:49:47 +00002415 struct mutex lock;
2416 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002417
Robert Braggd7965152016-11-07 19:49:52 +00002418 spinlock_t hook_lock;
2419
Robert Bragg8a3003d2016-11-07 19:49:51 +00002420 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002421 struct i915_perf_stream *exclusive_stream;
2422
2423 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002424
2425 struct hrtimer poll_check_timer;
2426 wait_queue_head_t poll_wq;
2427 bool pollin;
2428
2429 bool periodic;
2430 int period_exponent;
2431 int timestamp_frequency;
2432
2433 int tail_margin;
2434
2435 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002436
2437 const struct i915_oa_reg *mux_regs;
2438 int mux_regs_len;
2439 const struct i915_oa_reg *b_counter_regs;
2440 int b_counter_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002441
2442 struct {
2443 struct i915_vma *vma;
2444 u8 *vaddr;
2445 int format;
2446 int format_size;
2447 } oa_buffer;
2448
2449 u32 gen7_latched_oastatus1;
2450
2451 struct i915_oa_ops ops;
2452 const struct i915_oa_format *oa_formats;
2453 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002454 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002455 } perf;
2456
Oscar Mateoa83014d2014-07-24 17:04:21 +01002457 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2458 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002459 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002460 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002461
Chris Wilson73cb9702016-10-28 13:58:46 +01002462 struct list_head timelines;
2463 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002464 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002465
Chris Wilson67d97da2016-07-04 08:08:31 +01002466 /**
2467 * Is the GPU currently considered idle, or busy executing
2468 * userspace requests? Whilst idle, we allow runtime power
2469 * management to power down the hardware and display clocks.
2470 * In order to reduce the effect on performance, there
2471 * is a slight delay before we do so.
2472 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002473 bool awake;
2474
2475 /**
2476 * We leave the user IRQ off as much as possible,
2477 * but this means that requests will finish and never
2478 * be retired once the system goes idle. Set a timer to
2479 * fire periodically while the ring is running. When it
2480 * fires, go retire requests.
2481 */
2482 struct delayed_work retire_work;
2483
2484 /**
2485 * When we detect an idle GPU, we want to turn on
2486 * powersaving features. So once we see that there
2487 * are no more requests outstanding and no more
2488 * arrive within a small period of time, we fire
2489 * off the idle_work.
2490 */
2491 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002492
2493 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002494 } gt;
2495
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002496 /* perform PHY state sanity checks? */
2497 bool chv_phy_assert[2];
2498
Mahesh Kumara3a89862016-12-01 21:19:34 +05302499 bool ipc_enabled;
2500
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002501 /* Used to save the pipe-to-encoder mapping for audio */
2502 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002503
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002504 /*
2505 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2506 * will be rejected. Instead look for a better place.
2507 */
Jani Nikula77fec552014-03-31 14:27:22 +03002508};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509
Chris Wilson2c1792a2013-08-01 18:39:55 +01002510static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2511{
Chris Wilson091387c2016-06-24 14:00:21 +01002512 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002513}
2514
David Weinehallc49d13e2016-08-22 13:32:42 +03002515static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002516{
David Weinehallc49d13e2016-08-22 13:32:42 +03002517 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002518}
2519
Alex Dai33a732f2015-08-12 15:43:36 +01002520static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2521{
2522 return container_of(guc, struct drm_i915_private, guc);
2523}
2524
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002525/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302526#define for_each_engine(engine__, dev_priv__, id__) \
2527 for ((id__) = 0; \
2528 (id__) < I915_NUM_ENGINES; \
2529 (id__)++) \
2530 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002531
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002532#define __mask_next_bit(mask) ({ \
2533 int __idx = ffs(mask) - 1; \
2534 mask &= ~BIT(__idx); \
2535 __idx; \
2536})
2537
Dave Gordonc3232b12016-03-23 18:19:53 +00002538/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002539#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2540 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302541 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002542
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002543enum hdmi_force_audio {
2544 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2545 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2546 HDMI_AUDIO_AUTO, /* trust EDID */
2547 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2548};
2549
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002550#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002551
Daniel Vettera071fa02014-06-18 23:28:09 +02002552/*
2553 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302554 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002555 * doesn't mean that the hw necessarily already scans it out, but that any
2556 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2557 *
2558 * We have one bit per pipe and per scanout plane type.
2559 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302560#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2561#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002562#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2563 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2564#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302565 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2566#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2567 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002568#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302569 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002570#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302571 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002572
Dave Gordon85d12252016-05-20 11:54:06 +01002573/*
2574 * Optimised SGL iterator for GEM objects
2575 */
2576static __always_inline struct sgt_iter {
2577 struct scatterlist *sgp;
2578 union {
2579 unsigned long pfn;
2580 dma_addr_t dma;
2581 };
2582 unsigned int curr;
2583 unsigned int max;
2584} __sgt_iter(struct scatterlist *sgl, bool dma) {
2585 struct sgt_iter s = { .sgp = sgl };
2586
2587 if (s.sgp) {
2588 s.max = s.curr = s.sgp->offset;
2589 s.max += s.sgp->length;
2590 if (dma)
2591 s.dma = sg_dma_address(s.sgp);
2592 else
2593 s.pfn = page_to_pfn(sg_page(s.sgp));
2594 }
2595
2596 return s;
2597}
2598
Chris Wilson96d77632016-10-28 13:58:33 +01002599static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2600{
2601 ++sg;
2602 if (unlikely(sg_is_chain(sg)))
2603 sg = sg_chain_ptr(sg);
2604 return sg;
2605}
2606
Dave Gordon85d12252016-05-20 11:54:06 +01002607/**
Dave Gordon63d15322016-05-20 11:54:07 +01002608 * __sg_next - return the next scatterlist entry in a list
2609 * @sg: The current sg entry
2610 *
2611 * Description:
2612 * If the entry is the last, return NULL; otherwise, step to the next
2613 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2614 * otherwise just return the pointer to the current element.
2615 **/
2616static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2617{
2618#ifdef CONFIG_DEBUG_SG
2619 BUG_ON(sg->sg_magic != SG_MAGIC);
2620#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002621 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002622}
2623
2624/**
Dave Gordon85d12252016-05-20 11:54:06 +01002625 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2626 * @__dmap: DMA address (output)
2627 * @__iter: 'struct sgt_iter' (iterator state, internal)
2628 * @__sgt: sg_table to iterate over (input)
2629 */
2630#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2631 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2632 ((__dmap) = (__iter).dma + (__iter).curr); \
2633 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002634 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002635
2636/**
2637 * for_each_sgt_page - iterate over the pages of the given sg_table
2638 * @__pp: page pointer (output)
2639 * @__iter: 'struct sgt_iter' (iterator state, internal)
2640 * @__sgt: sg_table to iterate over (input)
2641 */
2642#define for_each_sgt_page(__pp, __iter, __sgt) \
2643 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2644 ((__pp) = (__iter).pfn == 0 ? NULL : \
2645 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2646 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002647 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002648
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002649static inline const struct intel_device_info *
2650intel_info(const struct drm_i915_private *dev_priv)
2651{
2652 return &dev_priv->info;
2653}
2654
2655#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002656
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002657#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002658#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002659
Jani Nikulae87a0052015-10-20 15:22:02 +03002660#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002661#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002662
2663#define GEN_FOREVER (0)
2664/*
2665 * Returns true if Gen is in inclusive range [Start, End].
2666 *
2667 * Use GEN_FOREVER for unbound start and or end.
2668 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002669#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002670 unsigned int __s = (s), __e = (e); \
2671 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2672 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2673 if ((__s) != GEN_FOREVER) \
2674 __s = (s) - 1; \
2675 if ((__e) == GEN_FOREVER) \
2676 __e = BITS_PER_LONG - 1; \
2677 else \
2678 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002679 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002680})
2681
Jani Nikulae87a0052015-10-20 15:22:02 +03002682/*
2683 * Return true if revision is in range [since,until] inclusive.
2684 *
2685 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2686 */
2687#define IS_REVID(p, since, until) \
2688 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2689
Jani Nikula06bcd842016-11-30 17:43:06 +02002690#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2691#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002692#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002693#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002694#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002695#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2696#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002697#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002698#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2699#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002700#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2701#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2702#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002703#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2704#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002705#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002706#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002707#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002708#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002709#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2710 INTEL_DEVID(dev_priv) == 0x0152 || \
2711 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002712#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2713#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2714#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2715#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2716#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2717#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2718#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2719#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002720#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002721#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2722 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2723#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2724 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2725 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2726 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002727/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002728#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2729 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2730#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2731 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2732#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2733 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2734#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2735 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002736/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002737#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2738 INTEL_DEVID(dev_priv) == 0x0A1E)
2739#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2740 INTEL_DEVID(dev_priv) == 0x1913 || \
2741 INTEL_DEVID(dev_priv) == 0x1916 || \
2742 INTEL_DEVID(dev_priv) == 0x1921 || \
2743 INTEL_DEVID(dev_priv) == 0x1926)
2744#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2745 INTEL_DEVID(dev_priv) == 0x1915 || \
2746 INTEL_DEVID(dev_priv) == 0x191E)
2747#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2748 INTEL_DEVID(dev_priv) == 0x5913 || \
2749 INTEL_DEVID(dev_priv) == 0x5916 || \
2750 INTEL_DEVID(dev_priv) == 0x5921 || \
2751 INTEL_DEVID(dev_priv) == 0x5926)
2752#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2753 INTEL_DEVID(dev_priv) == 0x5915 || \
2754 INTEL_DEVID(dev_priv) == 0x591E)
2755#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2756 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2757#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2758 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302759
Jani Nikulac007fb42016-10-31 12:18:28 +02002760#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002761
Jani Nikulaef712bb2015-10-20 15:22:00 +03002762#define SKL_REVID_A0 0x0
2763#define SKL_REVID_B0 0x1
2764#define SKL_REVID_C0 0x2
2765#define SKL_REVID_D0 0x3
2766#define SKL_REVID_E0 0x4
2767#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002768#define SKL_REVID_G0 0x6
2769#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002770
Jani Nikulae87a0052015-10-20 15:22:02 +03002771#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2772
Jani Nikulaef712bb2015-10-20 15:22:00 +03002773#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002774#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002775#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002776#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002777#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002778
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002779#define IS_BXT_REVID(dev_priv, since, until) \
2780 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002781
Mika Kuoppalac033a372016-06-07 17:18:55 +03002782#define KBL_REVID_A0 0x0
2783#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002784#define KBL_REVID_C0 0x2
2785#define KBL_REVID_D0 0x3
2786#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002787
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002788#define IS_KBL_REVID(dev_priv, since, until) \
2789 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002790
Jesse Barnes85436692011-04-06 12:11:14 -07002791/*
2792 * The genX designation typically refers to the render engine, so render
2793 * capability related checks should use IS_GEN, while display and other checks
2794 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2795 * chips, etc.).
2796 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002797#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2798#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2799#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2800#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2801#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2802#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2803#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2804#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002805
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002806#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002807#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2808#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002809
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002810#define ENGINE_MASK(id) BIT(id)
2811#define RENDER_RING ENGINE_MASK(RCS)
2812#define BSD_RING ENGINE_MASK(VCS)
2813#define BLT_RING ENGINE_MASK(BCS)
2814#define VEBOX_RING ENGINE_MASK(VECS)
2815#define BSD2_RING ENGINE_MASK(VCS2)
2816#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002817
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002818#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002819 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002820
2821#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2822#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2823#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2824#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2825
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002826#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2827#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2828#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002829#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2830 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002831
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002832#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002833
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002834#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2835#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2836 ((dev_priv)->info.has_logical_ring_contexts)
2837#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2838#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2839#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2840
2841#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2842#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2843 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002844
Daniel Vetterb45305f2012-12-17 16:21:27 +01002845/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002846#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002847
2848/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002849#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Jani Nikulaf2254d22017-02-15 17:21:39 +02002850 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002851
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002852/*
2853 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2854 * even when in MSI mode. This results in spurious interrupt warnings if the
2855 * legacy irq no. is shared with another device. The kernel then disables that
2856 * interrupt source and so prevents the other device from working properly.
2857 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002858#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2859#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002860
Zou Nan haicae58522010-11-09 17:17:32 +08002861/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2862 * rows, which changed the alignment requirements and fence programming.
2863 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002864#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2865 !(IS_I915G(dev_priv) || \
2866 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002867#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2868#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002869
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002870#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2871#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2872#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002873
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002874#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002875
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002876#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002877
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002878#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2879#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2880#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2881#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2882#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002883
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002884#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002885
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002886#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002887#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2888
Dave Gordon1a3d1892016-05-13 15:36:30 +01002889/*
2890 * For now, anything with a GuC requires uCode loading, and then supports
2891 * command submission once loaded. But these are logically independent
2892 * properties, so we have separate macros to test them.
2893 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002894#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2895#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2896#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002897#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002898
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002899#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002900
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002901#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002902
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002903#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2904#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2905#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2906#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2907#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2908#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302909#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2910#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002911#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002912#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002913#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002914#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002915
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002916#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2917#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2918#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2919#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002920#define HAS_PCH_LPT_LP(dev_priv) \
2921 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2922#define HAS_PCH_LPT_H(dev_priv) \
2923 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002924#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2925#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2926#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2927#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002928
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002929#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302930
Shashank Sharma6389dd82016-10-14 19:56:50 +05302931#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2932
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002933/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002934#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002935#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2936 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002937
Ben Widawskyc8735b02012-09-07 19:43:39 -07002938#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302939#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002940
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302941#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2942
Chris Wilson05394f32010-11-08 19:18:58 +00002943#include "i915_trace.h"
2944
Chris Wilson48f112f2016-06-24 14:07:14 +01002945static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2946{
2947#ifdef CONFIG_INTEL_IOMMU
2948 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2949 return true;
2950#endif
2951 return false;
2952}
2953
Chris Wilsonc0336662016-05-06 15:40:21 +01002954int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002955 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002956
Chris Wilson39df9192016-07-20 13:31:57 +01002957bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2958
Chris Wilson0673ad42016-06-24 14:00:22 +01002959/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002960void __printf(3, 4)
2961__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2962 const char *fmt, ...);
2963
2964#define i915_report_error(dev_priv, fmt, ...) \
2965 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2966
Ben Widawskyc43b5632012-04-16 14:07:40 -07002967#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002968extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2969 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002970#else
2971#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002972#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002973extern const struct dev_pm_ops i915_pm_ops;
2974
2975extern int i915_driver_load(struct pci_dev *pdev,
2976 const struct pci_device_id *ent);
2977extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002978extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2979extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01002980extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002981extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002982extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002983extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002984extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2985extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2986extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2987extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002988int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002989
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002990int intel_engines_init_early(struct drm_i915_private *dev_priv);
2991int intel_engines_init(struct drm_i915_private *dev_priv);
2992
Jani Nikula77913b32015-06-18 13:06:16 +03002993/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002994void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2995 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002996void intel_hpd_init(struct drm_i915_private *dev_priv);
2997void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2998void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002999bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04003000bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3001void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003002
Linus Torvalds1da177e2005-04-16 15:20:36 -07003003/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003004static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3005{
3006 unsigned long delay;
3007
3008 if (unlikely(!i915.enable_hangcheck))
3009 return;
3010
3011 /* Don't continually defer the hangcheck so that it is always run at
3012 * least once after work has been scheduled on any ring. Otherwise,
3013 * we will ignore a hung ring if a second ring is kept busy.
3014 */
3015
3016 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3017 queue_delayed_work(system_long_wq,
3018 &dev_priv->gpu_error.hangcheck_work, delay);
3019}
3020
Mika Kuoppala58174462014-02-25 17:11:26 +02003021__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003022void i915_handle_error(struct drm_i915_private *dev_priv,
3023 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003024 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025
Daniel Vetterb9632912014-09-30 10:56:44 +02003026extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003027int intel_irq_install(struct drm_i915_private *dev_priv);
3028void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003029
Chris Wilsondc979972016-05-10 14:10:04 +01003030extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3031extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03003032 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01003033extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02003034extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02003035extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003036extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3037extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3038 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02003039const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003040void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003041 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003042void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003043 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01003044/* Like above but the caller must manage the uncore.lock itself.
3045 * Must be used with I915_READ_FW and friends.
3046 */
3047void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3048 enum forcewake_domains domains);
3049void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3050 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003051u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3052
Mika Kuoppala59bad942015-01-16 11:34:40 +02003053void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003054
Chris Wilson1758b902016-06-30 15:32:44 +01003055int intel_wait_for_register(struct drm_i915_private *dev_priv,
3056 i915_reg_t reg,
3057 const u32 mask,
3058 const u32 value,
3059 const unsigned long timeout_ms);
3060int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3061 i915_reg_t reg,
3062 const u32 mask,
3063 const u32 value,
3064 const unsigned long timeout_ms);
3065
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003066static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3067{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003068 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003069}
3070
Chris Wilsonc0336662016-05-06 15:40:21 +01003071static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003072{
Chris Wilsonc0336662016-05-06 15:40:21 +01003073 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003074}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003075
Keith Packard7c463582008-11-04 02:03:27 -08003076void
Jani Nikula50227e12014-03-31 14:27:21 +03003077i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003078 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003079
3080void
Jani Nikula50227e12014-03-31 14:27:21 +03003081i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003082 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003083
Imre Deakf8b79e52014-03-04 19:23:07 +02003084void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3085void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003086void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3087 uint32_t mask,
3088 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003089void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3090 uint32_t interrupt_mask,
3091 uint32_t enabled_irq_mask);
3092static inline void
3093ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3094{
3095 ilk_update_display_irq(dev_priv, bits, bits);
3096}
3097static inline void
3098ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3099{
3100 ilk_update_display_irq(dev_priv, bits, 0);
3101}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003102void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3103 enum pipe pipe,
3104 uint32_t interrupt_mask,
3105 uint32_t enabled_irq_mask);
3106static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3107 enum pipe pipe, uint32_t bits)
3108{
3109 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3110}
3111static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3112 enum pipe pipe, uint32_t bits)
3113{
3114 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3115}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003116void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3117 uint32_t interrupt_mask,
3118 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003119static inline void
3120ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3121{
3122 ibx_display_interrupt_update(dev_priv, bits, bits);
3123}
3124static inline void
3125ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3126{
3127 ibx_display_interrupt_update(dev_priv, bits, 0);
3128}
3129
Eric Anholt673a3942008-07-30 12:06:12 -07003130/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003131int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3132 struct drm_file *file_priv);
3133int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3134 struct drm_file *file_priv);
3135int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3136 struct drm_file *file_priv);
3137int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3138 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003139int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3140 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003141int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3142 struct drm_file *file_priv);
3143int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3144 struct drm_file *file_priv);
3145int i915_gem_execbuffer(struct drm_device *dev, void *data,
3146 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003147int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3148 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003149int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3150 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003151int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3152 struct drm_file *file);
3153int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3154 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003155int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3156 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003157int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3158 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003159int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3160 struct drm_file *file_priv);
3161int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3162 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003163void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003164int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3165 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003166int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3167 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003168int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3169 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003170void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003171int i915_gem_load_init(struct drm_i915_private *dev_priv);
3172void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003173void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003174int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003175int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3176
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003177void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003178void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003179void i915_gem_object_init(struct drm_i915_gem_object *obj,
3180 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003181struct drm_i915_gem_object *
3182i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3183struct drm_i915_gem_object *
3184i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3185 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003186void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003187void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003188
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003189static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3190{
3191 /* A single pass should suffice to release all the freed objects (along
3192 * most call paths) , but be a little more paranoid in that freeing
3193 * the objects does take a little amount of time, during which the rcu
3194 * callbacks could have added new objects into the freed list, and
3195 * armed the work again.
3196 */
3197 do {
3198 rcu_barrier();
3199 } while (flush_work(&i915->mm.free_work));
3200}
3201
Chris Wilson058d88c2016-08-15 10:49:06 +01003202struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003203i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3204 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003205 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003206 u64 alignment,
3207 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003208
Chris Wilsonaa653a62016-08-04 07:52:27 +01003209int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003210void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003211
Chris Wilson7c108fd2016-10-24 13:42:18 +01003212void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3213
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003214static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003215{
Chris Wilsonee286372015-04-07 16:20:25 +01003216 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003217}
Chris Wilsonee286372015-04-07 16:20:25 +01003218
Chris Wilson96d77632016-10-28 13:58:33 +01003219struct scatterlist *
3220i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3221 unsigned int n, unsigned int *offset);
3222
Dave Gordon033908a2015-12-10 18:51:23 +00003223struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003224i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3225 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003226
Chris Wilson96d77632016-10-28 13:58:33 +01003227struct page *
3228i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3229 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303230
Chris Wilson96d77632016-10-28 13:58:33 +01003231dma_addr_t
3232i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3233 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003234
Chris Wilson03ac84f2016-10-28 13:58:36 +01003235void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3236 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003237int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3238
3239static inline int __must_check
3240i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003241{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003242 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003243
Chris Wilson1233e2d2016-10-28 13:58:37 +01003244 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003245 return 0;
3246
3247 return __i915_gem_object_get_pages(obj);
3248}
3249
3250static inline void
3251__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3252{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003253 GEM_BUG_ON(!obj->mm.pages);
3254
Chris Wilson1233e2d2016-10-28 13:58:37 +01003255 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003256}
3257
3258static inline bool
3259i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3260{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003261 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003262}
3263
3264static inline void
3265__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3266{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003267 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3268 GEM_BUG_ON(!obj->mm.pages);
3269
Chris Wilson1233e2d2016-10-28 13:58:37 +01003270 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003271}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003272
Chris Wilson1233e2d2016-10-28 13:58:37 +01003273static inline void
3274i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003275{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003276 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003277}
3278
Chris Wilson548625e2016-11-01 12:11:34 +00003279enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3280 I915_MM_NORMAL = 0,
3281 I915_MM_SHRINKER
3282};
3283
3284void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3285 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003286void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003287
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003288enum i915_map_type {
3289 I915_MAP_WB = 0,
3290 I915_MAP_WC,
3291};
3292
Chris Wilson0a798eb2016-04-08 12:11:11 +01003293/**
3294 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003295 * @obj: the object to map into kernel address space
3296 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003297 *
3298 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3299 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003300 * the kernel address space. Based on the @type of mapping, the PTE will be
3301 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003302 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003303 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3304 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003305 *
Dave Gordon83052162016-04-12 14:46:16 +01003306 * Returns the pointer through which to access the mapped object, or an
3307 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003308 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003309void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3310 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003311
3312/**
3313 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003314 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003315 *
3316 * After pinning the object and mapping its pages, once you are finished
3317 * with your access, call i915_gem_object_unpin_map() to release the pin
3318 * upon the mapping. Once the pin count reaches zero, that mapping may be
3319 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003320 */
3321static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3322{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003323 i915_gem_object_unpin_pages(obj);
3324}
3325
Chris Wilson43394c72016-08-18 17:16:47 +01003326int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3327 unsigned int *needs_clflush);
3328int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3329 unsigned int *needs_clflush);
3330#define CLFLUSH_BEFORE 0x1
3331#define CLFLUSH_AFTER 0x2
3332#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3333
3334static inline void
3335i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3336{
3337 i915_gem_object_unpin_pages(obj);
3338}
3339
Chris Wilson54cf91d2010-11-25 18:00:26 +00003340int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003341void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003342 struct drm_i915_gem_request *req,
3343 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003344int i915_gem_dumb_create(struct drm_file *file_priv,
3345 struct drm_device *dev,
3346 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003347int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3348 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003349int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003350
3351void i915_gem_track_fb(struct drm_i915_gem_object *old,
3352 struct drm_i915_gem_object *new,
3353 unsigned frontbuffer_bits);
3354
Chris Wilson73cb9702016-10-28 13:58:46 +01003355int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003356
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003357struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003358i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003359
Chris Wilson67d97da2016-07-04 08:08:31 +01003360void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303361
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003362static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3363{
Chris Wilson8af29b02016-09-09 14:11:47 +01003364 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003365}
3366
3367static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3368{
Chris Wilson8af29b02016-09-09 14:11:47 +01003369 return unlikely(test_bit(I915_WEDGED, &error->flags));
3370}
3371
3372static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3373{
3374 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003375}
3376
3377static inline u32 i915_reset_count(struct i915_gpu_error *error)
3378{
Chris Wilson8af29b02016-09-09 14:11:47 +01003379 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003380}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003381
Chris Wilson0e178ae2017-01-17 17:59:06 +02003382int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003383void i915_gem_reset(struct drm_i915_private *dev_priv);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003384void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003385void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilsond0da48c2016-11-06 12:59:59 +00003386void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson24145512017-01-24 11:01:35 +00003387void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003388int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3389int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003390void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003391void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003392int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3393 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003394int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3395void i915_gem_resume(struct drm_i915_private *dev_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003396int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003397int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3398 unsigned int flags,
3399 long timeout,
3400 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003401int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3402 unsigned int flags,
3403 int priority);
3404#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3405
Chris Wilson2e2f3512015-04-27 13:41:14 +01003406int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003407i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3408 bool write);
3409int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003410i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003411struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003412i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3413 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003414 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003415void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003416int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003417 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003418int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003419void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003420
Chris Wilsone4ffd172011-04-04 09:44:39 +01003421int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3422 enum i915_cache_level cache_level);
3423
Daniel Vetter1286ff72012-05-10 15:25:09 +02003424struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3425 struct dma_buf *dma_buf);
3426
3427struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3428 struct drm_gem_object *gem_obj, int flags);
3429
Daniel Vetter841cd772014-08-06 15:04:48 +02003430static inline struct i915_hw_ppgtt *
3431i915_vm_to_ppgtt(struct i915_address_space *vm)
3432{
Daniel Vetter841cd772014-08-06 15:04:48 +02003433 return container_of(vm, struct i915_hw_ppgtt, base);
3434}
3435
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003436/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003437int __must_check i915_vma_get_fence(struct i915_vma *vma);
3438int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003439
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003440void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003441void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003442
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003443void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003444void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3445 struct sg_table *pages);
3446void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3447 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003448
Chris Wilsonca585b52016-05-24 14:53:36 +01003449static inline struct i915_gem_context *
3450i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3451{
3452 struct i915_gem_context *ctx;
3453
Chris Wilson091387c2016-06-24 14:00:21 +01003454 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003455
3456 ctx = idr_find(&file_priv->context_idr, id);
3457 if (!ctx)
3458 return ERR_PTR(-ENOENT);
3459
3460 return ctx;
3461}
3462
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003463static inline struct i915_gem_context *
3464i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003465{
Chris Wilson691e6412014-04-09 09:07:36 +01003466 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003467 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003468}
3469
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003470static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003471{
Chris Wilson091387c2016-06-24 14:00:21 +01003472 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003473 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003474}
3475
Chris Wilson69df05e2016-12-18 15:37:21 +00003476static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3477{
Chris Wilsonbf519972016-12-19 10:13:57 +00003478 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3479
3480 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3481 mutex_unlock(lock);
Chris Wilson69df05e2016-12-18 15:37:21 +00003482}
3483
Chris Wilson80b204b2016-10-28 13:58:58 +01003484static inline struct intel_timeline *
3485i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3486 struct intel_engine_cs *engine)
3487{
3488 struct i915_address_space *vm;
3489
3490 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3491 return &vm->timeline.engine[engine->id];
3492}
3493
Robert Braggeec688e2016-11-07 19:49:47 +00003494int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3495 struct drm_file *file);
3496
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003497/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003498int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003499 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003500 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003501 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003502 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003503int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3504 struct drm_mm_node *node,
3505 unsigned int flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003506int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003507
Ben Widawsky0260c422014-03-22 22:47:21 -07003508/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003509static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003510{
Chris Wilson600f4362016-08-18 17:16:40 +01003511 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003512 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003513 intel_gtt_chipset_flush();
3514}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003515
Chris Wilson9797fbf2012-04-24 15:47:39 +01003516/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003517int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3518 struct drm_mm_node *node, u64 size,
3519 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003520int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3521 struct drm_mm_node *node, u64 size,
3522 unsigned alignment, u64 start,
3523 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003524void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3525 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003526int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003527void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003528struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003529i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003530struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003531i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003532 u32 stolen_offset,
3533 u32 gtt_offset,
3534 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003535
Chris Wilson920cf412016-10-28 13:58:30 +01003536/* i915_gem_internal.c */
3537struct drm_i915_gem_object *
3538i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003539 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003540
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003541/* i915_gem_shrinker.c */
3542unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003543 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003544 unsigned flags);
3545#define I915_SHRINK_PURGEABLE 0x1
3546#define I915_SHRINK_UNBOUND 0x2
3547#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003548#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003549#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003550unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3551void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003552void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003553
3554
Eric Anholt673a3942008-07-30 12:06:12 -07003555/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003556static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003557{
Chris Wilson091387c2016-06-24 14:00:21 +01003558 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003559
3560 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003561 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003562}
3563
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003564u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3565 unsigned int tiling, unsigned int stride);
3566u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3567 unsigned int tiling, unsigned int stride);
3568
Ben Gamari20172632009-02-17 20:08:50 -05003569/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003570#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003571int i915_debugfs_register(struct drm_i915_private *dev_priv);
3572void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003573int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003574void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003575#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003576static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3577static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003578static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3579{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003580static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003581#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003582
3583/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003584#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3585
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003586__printf(2, 3)
3587void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003588int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003589 const struct i915_gpu_state *gpu);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003590int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003591 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003592 size_t count, loff_t pos);
3593static inline void i915_error_state_buf_release(
3594 struct drm_i915_error_state_buf *eb)
3595{
3596 kfree(eb->buf);
3597}
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003598
3599struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
Chris Wilsonc0336662016-05-06 15:40:21 +01003600void i915_capture_error_state(struct drm_i915_private *dev_priv,
3601 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003602 const char *error_msg);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003603
3604static inline struct i915_gpu_state *
3605i915_gpu_state_get(struct i915_gpu_state *gpu)
3606{
3607 kref_get(&gpu->ref);
3608 return gpu;
3609}
3610
3611void __i915_gpu_state_free(struct kref *kref);
3612static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3613{
3614 if (gpu)
3615 kref_put(&gpu->ref, __i915_gpu_state_free);
3616}
3617
3618struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3619void i915_reset_error_state(struct drm_i915_private *i915);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003620
Chris Wilson98a2f412016-10-12 10:05:18 +01003621#else
3622
3623static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3624 u32 engine_mask,
3625 const char *error_msg)
3626{
3627}
3628
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003629static inline struct i915_gpu_state *
3630i915_first_error_state(struct drm_i915_private *i915)
3631{
3632 return NULL;
3633}
3634
3635static inline void i915_reset_error_state(struct drm_i915_private *i915)
Chris Wilson98a2f412016-10-12 10:05:18 +01003636{
3637}
3638
3639#endif
3640
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003641const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003642
Brad Volkin351e3db2014-02-18 10:15:46 -08003643/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003644int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003645void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003646void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003647int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3648 struct drm_i915_gem_object *batch_obj,
3649 struct drm_i915_gem_object *shadow_batch_obj,
3650 u32 batch_start_offset,
3651 u32 batch_len,
3652 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003653
Robert Braggeec688e2016-11-07 19:49:47 +00003654/* i915_perf.c */
3655extern void i915_perf_init(struct drm_i915_private *dev_priv);
3656extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003657extern void i915_perf_register(struct drm_i915_private *dev_priv);
3658extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003659
Jesse Barnes317c35d2008-08-25 15:11:06 -07003660/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003661extern int i915_save_state(struct drm_i915_private *dev_priv);
3662extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003663
Ben Widawsky0136db52012-04-10 21:17:01 -07003664/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003665void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3666void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003667
Chris Wilsonf899fc62010-07-20 15:44:45 -07003668/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003669extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3670extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003671extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3672 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003673
Jani Nikula0184df42015-03-27 00:20:20 +02003674extern struct i2c_adapter *
3675intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003676extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3677extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003678static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003679{
3680 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3681}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003682extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003683
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003684/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003685int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003686bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003687bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003688bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003689bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003690bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003691bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003692bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303693bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3694 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303695bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3696 enum port port);
3697
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003698
Chris Wilson3b617962010-08-24 09:02:58 +01003699/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003700#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003701extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003702extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3703extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003704extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003705extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3706 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003707extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003708 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003709extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003710#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003711static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003712static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3713static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003714static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3715{
3716}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003717static inline int
3718intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3719{
3720 return 0;
3721}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003722static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003723intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003724{
3725 return 0;
3726}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003727static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003728{
3729 return -ENODEV;
3730}
Len Brown65e082c2008-10-24 17:18:10 -04003731#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003732
Jesse Barnes723bfd72010-10-07 16:01:13 -07003733/* intel_acpi.c */
3734#ifdef CONFIG_ACPI
3735extern void intel_register_dsm_handler(void);
3736extern void intel_unregister_dsm_handler(void);
3737#else
3738static inline void intel_register_dsm_handler(void) { return; }
3739static inline void intel_unregister_dsm_handler(void) { return; }
3740#endif /* CONFIG_ACPI */
3741
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003742/* intel_device_info.c */
3743static inline struct intel_device_info *
3744mkwrite_device_info(struct drm_i915_private *dev_priv)
3745{
3746 return (struct intel_device_info *)&dev_priv->info;
3747}
3748
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003749const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003750void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3751void intel_device_info_dump(struct drm_i915_private *dev_priv);
3752
Jesse Barnes79e53942008-11-07 14:24:08 -08003753/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003754extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003755extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003756extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003757extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003758extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003759extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003760extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3761 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003762extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003763extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3764extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003765extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003766extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003767extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003768extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003769 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003770
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003771int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3772 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003773
Chris Wilson6ef3d422010-08-04 20:26:07 +01003774/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003775extern struct intel_overlay_error_state *
3776intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003777extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3778 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003779
Chris Wilsonc0336662016-05-06 15:40:21 +01003780extern struct intel_display_error_state *
3781intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003782extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003783 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003784
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003785int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3786int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003787int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3788 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003789
3790/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303791u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003792int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003793u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003794u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3795void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003796u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3797void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3798u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3799void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003800u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3801void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003802u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3803void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003804u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3805 enum intel_sbi_destination destination);
3806void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3807 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303808u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3809void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003810
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003811/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003812void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003813 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003814void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3815 enum port port, u32 margin, u32 scale,
3816 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003817void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3818void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3819bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3820 enum dpio_phy phy);
3821bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3822 enum dpio_phy phy);
3823uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3824 uint8_t lane_count);
3825void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3826 uint8_t lane_lat_optim_mask);
3827uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3828
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003829void chv_set_phy_signal_level(struct intel_encoder *encoder,
3830 u32 deemph_reg_value, u32 margin_reg_value,
3831 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003832void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3833 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003834void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003835void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3836void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003837void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003838
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003839void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3840 u32 demph_reg_value, u32 preemph_reg_value,
3841 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003842void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003843void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003844void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003845
Ville Syrjälä616bc822015-01-23 21:04:25 +02003846int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3847int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303848
Ben Widawsky0b274482013-10-04 21:22:51 -07003849#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3850#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003851
Ben Widawsky0b274482013-10-04 21:22:51 -07003852#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3853#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3854#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3855#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003856
Ben Widawsky0b274482013-10-04 21:22:51 -07003857#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3858#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3859#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3860#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003861
Chris Wilson698b3132014-03-21 13:16:43 +00003862/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3863 * will be implemented using 2 32-bit writes in an arbitrary order with
3864 * an arbitrary delay between them. This can cause the hardware to
3865 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003866 * machine death. For this reason we do not support I915_WRITE64, or
3867 * dev_priv->uncore.funcs.mmio_writeq.
3868 *
3869 * When reading a 64-bit value as two 32-bit values, the delay may cause
3870 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3871 * occasionally a 64-bit register does not actualy support a full readq
3872 * and must be read using two 32-bit reads.
3873 *
3874 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003875 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003876#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003877
Chris Wilson50877442014-03-21 12:41:53 +00003878#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003879 u32 upper, lower, old_upper, loop = 0; \
3880 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003881 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003882 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003883 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003884 upper = I915_READ(upper_reg); \
3885 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003886 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003887
Zou Nan haicae58522010-11-09 17:17:32 +08003888#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3889#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3890
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003891#define __raw_read(x, s) \
3892static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003893 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003894{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003895 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003896}
3897
3898#define __raw_write(x, s) \
3899static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003900 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003901{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003902 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003903}
3904__raw_read(8, b)
3905__raw_read(16, w)
3906__raw_read(32, l)
3907__raw_read(64, q)
3908
3909__raw_write(8, b)
3910__raw_write(16, w)
3911__raw_write(32, l)
3912__raw_write(64, q)
3913
3914#undef __raw_read
3915#undef __raw_write
3916
Chris Wilsona6111f72015-04-07 16:21:02 +01003917/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003918 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003919 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003920 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003921 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003922 *
3923 * As an example, these accessors can possibly be used between:
3924 *
3925 * spin_lock_irq(&dev_priv->uncore.lock);
3926 * intel_uncore_forcewake_get__locked();
3927 *
3928 * and
3929 *
3930 * intel_uncore_forcewake_put__locked();
3931 * spin_unlock_irq(&dev_priv->uncore.lock);
3932 *
3933 *
3934 * Note: some registers may not need forcewake held, so
3935 * intel_uncore_forcewake_{get,put} can be omitted, see
3936 * intel_uncore_forcewake_for_reg().
3937 *
3938 * Certain architectures will die if the same cacheline is concurrently accessed
3939 * by different clients (e.g. on Ivybridge). Access to registers should
3940 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3941 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003942 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003943#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3944#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003945#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003946#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3947
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003948/* "Broadcast RGB" property */
3949#define INTEL_BROADCAST_RGB_AUTO 0
3950#define INTEL_BROADCAST_RGB_FULL 1
3951#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003952
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003953static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003954{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003955 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003956 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003957 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303958 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003959 else
3960 return VGACNTRL;
3961}
3962
Imre Deakdf977292013-05-21 20:03:17 +03003963static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3964{
3965 unsigned long j = msecs_to_jiffies(m);
3966
3967 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3968}
3969
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003970static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3971{
3972 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3973}
3974
Imre Deakdf977292013-05-21 20:03:17 +03003975static inline unsigned long
3976timespec_to_jiffies_timeout(const struct timespec *value)
3977{
3978 unsigned long j = timespec_to_jiffies(value);
3979
3980 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3981}
3982
Paulo Zanonidce56b32013-12-19 14:29:40 -02003983/*
3984 * If you need to wait X milliseconds between events A and B, but event B
3985 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3986 * when event A happened, then just before event B you call this function and
3987 * pass the timestamp as the first argument, and X as the second argument.
3988 */
3989static inline void
3990wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3991{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003992 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003993
3994 /*
3995 * Don't re-read the value of "jiffies" every time since it may change
3996 * behind our back and break the math.
3997 */
3998 tmp_jiffies = jiffies;
3999 target_jiffies = timestamp_jiffies +
4000 msecs_to_jiffies_timeout(to_wait_ms);
4001
4002 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004003 remaining_jiffies = target_jiffies - tmp_jiffies;
4004 while (remaining_jiffies)
4005 remaining_jiffies =
4006 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004007 }
4008}
Chris Wilson221fe792016-09-09 14:11:51 +01004009
4010static inline bool
4011__i915_request_irq_complete(struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004012{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004013 struct intel_engine_cs *engine = req->engine;
4014
Chris Wilson7ec2c732016-07-01 17:23:22 +01004015 /* Before we do the heavier coherent read of the seqno,
4016 * check the value (hopefully) in the CPU cacheline.
4017 */
Chris Wilson65e47602016-10-28 13:58:49 +01004018 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004019 return true;
4020
Chris Wilson688e6c72016-07-01 17:23:15 +01004021 /* Ensure our read of the seqno is coherent so that we
4022 * do not "miss an interrupt" (i.e. if this is the last
4023 * request and the seqno write from the GPU is not visible
4024 * by the time the interrupt fires, we will see that the
4025 * request is incomplete and go back to sleep awaiting
4026 * another interrupt that will never come.)
4027 *
4028 * Strictly, we only need to do this once after an interrupt,
4029 * but it is easier and safer to do it every time the waiter
4030 * is woken.
4031 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004032 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01004033 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilson538b2572017-01-24 15:18:05 +00004034 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01004035 struct task_struct *tsk;
4036
Chris Wilson3d5564e2016-07-01 17:23:23 +01004037 /* The ordering of irq_posted versus applying the barrier
4038 * is crucial. The clearing of the current irq_posted must
4039 * be visible before we perform the barrier operation,
4040 * such that if a subsequent interrupt arrives, irq_posted
4041 * is reasserted and our task rewoken (which causes us to
4042 * do another __i915_request_irq_complete() immediately
4043 * and reapply the barrier). Conversely, if the clear
4044 * occurs after the barrier, then an interrupt that arrived
4045 * whilst we waited on the barrier would not trigger a
4046 * barrier on the next pass, and the read may not see the
4047 * seqno update.
4048 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004049 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004050
4051 /* If we consume the irq, but we are no longer the bottom-half,
4052 * the real bottom-half may not have serialised their own
4053 * seqno check with the irq-barrier (i.e. may have inspected
4054 * the seqno before we believe it coherent since they see
4055 * irq_posted == false but we are still running).
4056 */
4057 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01004058 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004059 if (tsk && tsk != current)
4060 /* Note that if the bottom-half is changed as we
4061 * are sending the wake-up, the new bottom-half will
4062 * be woken by whomever made the change. We only have
4063 * to worry about when we steal the irq-posted for
4064 * ourself.
4065 */
4066 wake_up_process(tsk);
4067 rcu_read_unlock();
4068
Chris Wilson65e47602016-10-28 13:58:49 +01004069 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004070 return true;
4071 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004072
Chris Wilson688e6c72016-07-01 17:23:15 +01004073 return false;
4074}
4075
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004076void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4077bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4078
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004079/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4080 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4081 * perform the operation. To check beforehand, pass in the parameters to
4082 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4083 * you only need to pass in the minor offsets, page-aligned pointers are
4084 * always valid.
4085 *
4086 * For just checking for SSE4.1, in the foreknowledge that the future use
4087 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4088 */
4089#define i915_can_memcpy_from_wc(dst, src, len) \
4090 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4091
4092#define i915_has_memcpy_from_wc() \
4093 i915_memcpy_from_wc(NULL, NULL, 0)
4094
Chris Wilsonc58305a2016-08-19 16:54:28 +01004095/* i915_mm.c */
4096int remap_io_mapping(struct vm_area_struct *vma,
4097 unsigned long addr, unsigned long pfn, unsigned long size,
4098 struct io_mapping *iomap);
4099
Linus Torvalds1da177e2005-04-16 15:20:36 -07004100#endif