Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | |
| 3 | Intel 10 Gigabit PCI Express Linux driver |
Mark Rustad | 3768901 | 2016-01-07 10:13:03 -0800 | [diff] [blame] | 4 | Copyright(c) 1999 - 2016 Intel Corporation. |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 5 | |
| 6 | This program is free software; you can redistribute it and/or modify it |
| 7 | under the terms and conditions of the GNU General Public License, |
| 8 | version 2, as published by the Free Software Foundation. |
| 9 | |
| 10 | This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | more details. |
| 14 | |
| 15 | You should have received a copy of the GNU General Public License along with |
| 16 | this program; if not, write to the Free Software Foundation, Inc., |
| 17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| 18 | |
| 19 | The full GNU General Public License is included in this distribution in |
| 20 | the file called "COPYING". |
| 21 | |
| 22 | Contact Information: |
Jacob Keller | b89aae7 | 2014-02-22 01:23:50 +0000 | [diff] [blame] | 23 | Linux NICS <linux.nics@intel.com> |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 24 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 25 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 26 | |
| 27 | *******************************************************************************/ |
| 28 | |
| 29 | #ifndef _IXGBE_H_ |
| 30 | #define _IXGBE_H_ |
| 31 | |
Jesse Gross | f62bbb5 | 2010-10-20 13:56:10 +0000 | [diff] [blame] | 32 | #include <linux/bitops.h> |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 33 | #include <linux/types.h> |
| 34 | #include <linux/pci.h> |
| 35 | #include <linux/netdevice.h> |
Peter Waskiewicz | b25ebfd | 2010-10-05 01:27:49 +0000 | [diff] [blame] | 36 | #include <linux/cpumask.h> |
Peter P Waskiewicz Jr | 6fabd71 | 2008-12-10 01:13:08 -0800 | [diff] [blame] | 37 | #include <linux/aer.h> |
Jesse Gross | f62bbb5 | 2010-10-20 13:56:10 +0000 | [diff] [blame] | 38 | #include <linux/if_vlan.h> |
Jacob Keller | 6cb562d | 2012-12-05 07:24:41 +0000 | [diff] [blame] | 39 | #include <linux/jiffies.h> |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 40 | |
Richard Cochran | 74d23cc | 2014-12-21 19:46:56 +0100 | [diff] [blame] | 41 | #include <linux/timecounter.h> |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 42 | #include <linux/net_tstamp.h> |
| 43 | #include <linux/ptp_clock_kernel.h> |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 44 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 45 | #include "ixgbe_type.h" |
| 46 | #include "ixgbe_common.h" |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 47 | #include "ixgbe_dcb.h" |
Yi Zou | eacd73f | 2009-05-13 13:11:06 +0000 | [diff] [blame] | 48 | #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE) |
| 49 | #define IXGBE_FCOE |
| 50 | #include "ixgbe_fcoe.h" |
| 51 | #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */ |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 52 | #ifdef CONFIG_IXGBE_DCA |
Jeb Cramer | bd0362d | 2008-03-03 15:04:02 -0800 | [diff] [blame] | 53 | #include <linux/dca.h> |
| 54 | #endif |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 55 | |
Eliezer Tamir | 076bb0c | 2013-07-10 17:13:17 +0300 | [diff] [blame] | 56 | #include <net/busy_poll.h> |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 57 | |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 58 | #ifdef CONFIG_NET_RX_BUSY_POLL |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 59 | #define BP_EXTENDED_STATS |
Eliezer Tamir | 7e15b90 | 2013-06-10 11:40:31 +0300 | [diff] [blame] | 60 | #endif |
Emil Tantilov | 849c454 | 2010-06-03 16:53:41 +0000 | [diff] [blame] | 61 | /* common prefix used by pr_<> macros */ |
| 62 | #undef pr_fmt |
| 63 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 64 | |
| 65 | /* TX/RX descriptor defines */ |
Jesse Brandeburg | 6bacb30 | 2009-12-03 11:33:07 +0000 | [diff] [blame] | 66 | #define IXGBE_DEFAULT_TXD 512 |
Alexander Duyck | 5922455 | 2011-08-31 00:01:06 +0000 | [diff] [blame] | 67 | #define IXGBE_DEFAULT_TX_WORK 256 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 68 | #define IXGBE_MAX_TXD 4096 |
| 69 | #define IXGBE_MIN_TXD 64 |
| 70 | |
Anton Blanchard | fb44519 | 2013-10-22 18:34:01 +0000 | [diff] [blame] | 71 | #if (PAGE_SIZE < 8192) |
Jesse Brandeburg | 6bacb30 | 2009-12-03 11:33:07 +0000 | [diff] [blame] | 72 | #define IXGBE_DEFAULT_RXD 512 |
Anton Blanchard | fb44519 | 2013-10-22 18:34:01 +0000 | [diff] [blame] | 73 | #else |
| 74 | #define IXGBE_DEFAULT_RXD 128 |
| 75 | #endif |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 76 | #define IXGBE_MAX_RXD 4096 |
| 77 | #define IXGBE_MIN_RXD 64 |
| 78 | |
Don Skidmore | 5b7f000 | 2015-01-28 07:03:38 +0000 | [diff] [blame] | 79 | #define IXGBE_ETH_P_LLDP 0x88CC |
| 80 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 81 | /* flow control */ |
Jesse Brandeburg | 2b9ade9 | 2008-08-26 04:27:10 -0700 | [diff] [blame] | 82 | #define IXGBE_MIN_FCRTL 0x40 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 83 | #define IXGBE_MAX_FCRTL 0x7FF80 |
Jesse Brandeburg | 2b9ade9 | 2008-08-26 04:27:10 -0700 | [diff] [blame] | 84 | #define IXGBE_MIN_FCRTH 0x600 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 85 | #define IXGBE_MAX_FCRTH 0x7FFF0 |
Jesse Brandeburg | 2b9ade9 | 2008-08-26 04:27:10 -0700 | [diff] [blame] | 86 | #define IXGBE_DEFAULT_FCPAUSE 0xFFFF |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 87 | #define IXGBE_MIN_FCPAUSE 0 |
| 88 | #define IXGBE_MAX_FCPAUSE 0xFFFF |
| 89 | |
| 90 | /* Supported Rx Buffer Sizes */ |
Alexander Duyck | 252562c | 2012-05-24 01:59:27 +0000 | [diff] [blame] | 91 | #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ |
Alexander Duyck | 09816fb | 2012-07-20 08:08:23 +0000 | [diff] [blame] | 92 | #define IXGBE_RXBUFFER_2K 2048 |
| 93 | #define IXGBE_RXBUFFER_3K 3072 |
| 94 | #define IXGBE_RXBUFFER_4K 4096 |
Alexander Duyck | 919e78a | 2011-08-26 09:52:38 +0000 | [diff] [blame] | 95 | #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 96 | |
Alexander Duyck | 1395807 | 2010-08-19 13:37:21 +0000 | [diff] [blame] | 97 | /* |
Alexander Duyck | 252562c | 2012-05-24 01:59:27 +0000 | [diff] [blame] | 98 | * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we |
| 99 | * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, |
| 100 | * this adds up to 448 bytes of extra data. |
| 101 | * |
| 102 | * Since netdev_alloc_skb now allocates a page fragment we can use a value |
| 103 | * of 256 and the resultant skb will have a truesize of 960 or less. |
Alexander Duyck | 1395807 | 2010-08-19 13:37:21 +0000 | [diff] [blame] | 104 | */ |
Alexander Duyck | 252562c | 2012-05-24 01:59:27 +0000 | [diff] [blame] | 105 | #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 106 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 107 | /* How many Rx Buffers do we bundle into one write to the hardware ? */ |
| 108 | #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ |
| 109 | |
Alexander Duyck | 472148c | 2012-11-07 02:34:28 +0000 | [diff] [blame] | 110 | enum ixgbe_tx_flags { |
| 111 | /* cmd_type flags */ |
| 112 | IXGBE_TX_FLAGS_HW_VLAN = 0x01, |
| 113 | IXGBE_TX_FLAGS_TSO = 0x02, |
| 114 | IXGBE_TX_FLAGS_TSTAMP = 0x04, |
| 115 | |
| 116 | /* olinfo flags */ |
| 117 | IXGBE_TX_FLAGS_CC = 0x08, |
| 118 | IXGBE_TX_FLAGS_IPV4 = 0x10, |
| 119 | IXGBE_TX_FLAGS_CSUM = 0x20, |
| 120 | |
| 121 | /* software defined flags */ |
| 122 | IXGBE_TX_FLAGS_SW_VLAN = 0x40, |
| 123 | IXGBE_TX_FLAGS_FCOE = 0x80, |
| 124 | }; |
| 125 | |
| 126 | /* VLAN info */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 127 | #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 |
Alexander Duyck | 66f32a8 | 2011-06-29 05:43:22 +0000 | [diff] [blame] | 128 | #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 |
| 129 | #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 130 | #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 |
| 131 | |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 132 | #define IXGBE_MAX_VF_MC_ENTRIES 30 |
| 133 | #define IXGBE_MAX_VF_FUNCTIONS 64 |
| 134 | #define IXGBE_MAX_VFTA_ENTRIES 128 |
| 135 | #define MAX_EMULATION_MAC_ADDRS 16 |
Greg Rose | a1cbb15c | 2011-05-13 01:33:48 +0000 | [diff] [blame] | 136 | #define IXGBE_MAX_PF_MACVLANS 15 |
Alexander Duyck | 1d9c0bf | 2012-05-05 05:32:21 +0000 | [diff] [blame] | 137 | #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) |
Greg Rose | 83c61fa | 2011-09-07 05:59:35 +0000 | [diff] [blame] | 138 | #define IXGBE_82599_VF_DEVICE_ID 0x10ED |
| 139 | #define IXGBE_X540_VF_DEVICE_ID 0x1515 |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 140 | |
| 141 | struct vf_data_storage { |
Mark Rustad | 988d130 | 2015-10-30 15:29:34 -0700 | [diff] [blame] | 142 | struct pci_dev *vfdev; |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 143 | unsigned char vf_mac_addresses[ETH_ALEN]; |
| 144 | u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; |
| 145 | u16 num_vf_mc_hashes; |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 146 | bool clear_to_send; |
Greg Rose | 7f01648 | 2010-05-04 22:12:06 +0000 | [diff] [blame] | 147 | bool pf_set_mac; |
Greg Rose | 7f01648 | 2010-05-04 22:12:06 +0000 | [diff] [blame] | 148 | u16 pf_vlan; /* When set, guest VLAN config not allowed. */ |
| 149 | u16 pf_qos; |
Lior Levy | ff4ab20 | 2011-03-11 02:03:07 +0000 | [diff] [blame] | 150 | u16 tx_rate; |
Greg Rose | de4c7f6 | 2011-09-29 05:57:33 +0000 | [diff] [blame] | 151 | u8 spoofchk_enabled; |
Vlad Zolotarov | e65ce0d | 2015-03-30 21:35:24 +0300 | [diff] [blame] | 152 | bool rss_query_enabled; |
Hiroshi Shimamoto | 54011e4 | 2015-08-28 06:58:33 +0000 | [diff] [blame] | 153 | u8 trusted; |
Hiroshi Shimamoto | 8443c1a4 | 2015-08-28 06:59:03 +0000 | [diff] [blame] | 154 | int xcast_mode; |
Alexander Duyck | 374c65d | 2012-07-20 08:09:22 +0000 | [diff] [blame] | 155 | unsigned int vf_api; |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 156 | }; |
| 157 | |
Hiroshi Shimamoto | 8443c1a4 | 2015-08-28 06:59:03 +0000 | [diff] [blame] | 158 | enum ixgbevf_xcast_modes { |
| 159 | IXGBEVF_XCAST_MODE_NONE = 0, |
| 160 | IXGBEVF_XCAST_MODE_MULTI, |
| 161 | IXGBEVF_XCAST_MODE_ALLMULTI, |
| 162 | }; |
| 163 | |
Greg Rose | a1cbb15c | 2011-05-13 01:33:48 +0000 | [diff] [blame] | 164 | struct vf_macvlans { |
| 165 | struct list_head l; |
| 166 | int vf; |
Greg Rose | a1cbb15c | 2011-05-13 01:33:48 +0000 | [diff] [blame] | 167 | bool free; |
| 168 | bool is_macvlan; |
| 169 | u8 vf_macvlan[ETH_ALEN]; |
| 170 | }; |
| 171 | |
Alexander Duyck | a535c30 | 2011-05-27 05:31:52 +0000 | [diff] [blame] | 172 | #define IXGBE_MAX_TXD_PWR 14 |
Jacob Keller | b4f47a4 | 2016-04-13 16:08:22 -0700 | [diff] [blame] | 173 | #define IXGBE_MAX_DATA_PER_TXD (1u << IXGBE_MAX_TXD_PWR) |
Alexander Duyck | a535c30 | 2011-05-27 05:31:52 +0000 | [diff] [blame] | 174 | |
| 175 | /* Tx Descriptors needed, worst case */ |
| 176 | #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) |
Alexander Duyck | 990a315 | 2013-01-26 02:08:14 +0000 | [diff] [blame] | 177 | #define DESC_NEEDED (MAX_SKB_FRAGS + 4) |
Alexander Duyck | a535c30 | 2011-05-27 05:31:52 +0000 | [diff] [blame] | 178 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 179 | /* wrapper around a pointer to a socket buffer, |
| 180 | * so a DMA handle can be stored along with the buffer */ |
| 181 | struct ixgbe_tx_buffer { |
Alexander Duyck | d3d0023 | 2011-07-15 02:31:25 +0000 | [diff] [blame] | 182 | union ixgbe_adv_tx_desc *next_to_watch; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 183 | unsigned long time_stamp; |
Alexander Duyck | d3d0023 | 2011-07-15 02:31:25 +0000 | [diff] [blame] | 184 | struct sk_buff *skb; |
Alexander Duyck | fd0db0e | 2012-02-08 07:50:56 +0000 | [diff] [blame] | 185 | unsigned int bytecount; |
| 186 | unsigned short gso_segs; |
Alexander Duyck | 244e27a | 2012-02-08 07:51:11 +0000 | [diff] [blame] | 187 | __be16 protocol; |
Alexander Duyck | 729739b | 2012-02-08 07:51:06 +0000 | [diff] [blame] | 188 | DEFINE_DMA_UNMAP_ADDR(dma); |
| 189 | DEFINE_DMA_UNMAP_LEN(len); |
Alexander Duyck | fd0db0e | 2012-02-08 07:50:56 +0000 | [diff] [blame] | 190 | u32 tx_flags; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 191 | }; |
| 192 | |
| 193 | struct ixgbe_rx_buffer { |
| 194 | struct sk_buff *skb; |
| 195 | dma_addr_t dma; |
| 196 | struct page *page; |
Jesse Brandeburg | 762f4c5 | 2008-09-11 19:58:43 -0700 | [diff] [blame] | 197 | unsigned int page_offset; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 198 | }; |
| 199 | |
| 200 | struct ixgbe_queue_stats { |
| 201 | u64 packets; |
| 202 | u64 bytes; |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 203 | #ifdef BP_EXTENDED_STATS |
Eliezer Tamir | 7e15b90 | 2013-06-10 11:40:31 +0300 | [diff] [blame] | 204 | u64 yields; |
| 205 | u64 misses; |
| 206 | u64 cleaned; |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 207 | #endif /* BP_EXTENDED_STATS */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 208 | }; |
| 209 | |
Alexander Duyck | 5b7da51 | 2010-11-16 19:26:50 -0800 | [diff] [blame] | 210 | struct ixgbe_tx_queue_stats { |
| 211 | u64 restart_queue; |
| 212 | u64 tx_busy; |
John Fastabend | c84d324 | 2010-11-16 19:27:12 -0800 | [diff] [blame] | 213 | u64 tx_done_old; |
Alexander Duyck | 5b7da51 | 2010-11-16 19:26:50 -0800 | [diff] [blame] | 214 | }; |
| 215 | |
| 216 | struct ixgbe_rx_queue_stats { |
| 217 | u64 rsc_count; |
| 218 | u64 rsc_flush; |
| 219 | u64 non_eop_descs; |
| 220 | u64 alloc_rx_page_failed; |
| 221 | u64 alloc_rx_buff_failed; |
Alexander Duyck | 8a0da21 | 2012-01-31 02:59:49 +0000 | [diff] [blame] | 222 | u64 csum_err; |
Alexander Duyck | 5b7da51 | 2010-11-16 19:26:50 -0800 | [diff] [blame] | 223 | }; |
| 224 | |
Mark Rustad | a9763f3 | 2015-10-27 09:58:07 -0700 | [diff] [blame] | 225 | #define IXGBE_TS_HDR_LEN 8 |
| 226 | |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 227 | enum ixgbe_ring_state_t { |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 228 | __IXGBE_TX_FDIR_INIT_DONE, |
Alexander Duyck | fd786b7 | 2013-01-12 06:33:31 +0000 | [diff] [blame] | 229 | __IXGBE_TX_XPS_INIT_DONE, |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 230 | __IXGBE_TX_DETECT_HANG, |
John Fastabend | c84d324 | 2010-11-16 19:27:12 -0800 | [diff] [blame] | 231 | __IXGBE_HANG_CHECK_ARMED, |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 232 | __IXGBE_RX_RSC_ENABLED, |
Alexander Duyck | 8a0da21 | 2012-01-31 02:59:49 +0000 | [diff] [blame] | 233 | __IXGBE_RX_CSUM_UDP_ZERO_ERR, |
Alexander Duyck | 57efd44 | 2012-06-25 21:54:46 +0000 | [diff] [blame] | 234 | __IXGBE_RX_FCOE, |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 235 | }; |
| 236 | |
John Fastabend | 2a47fa4 | 2013-11-06 09:54:52 -0800 | [diff] [blame] | 237 | struct ixgbe_fwd_adapter { |
| 238 | unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; |
| 239 | struct net_device *netdev; |
| 240 | struct ixgbe_adapter *real_adapter; |
| 241 | unsigned int tx_base_queue; |
| 242 | unsigned int rx_base_queue; |
| 243 | int pool; |
| 244 | }; |
| 245 | |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 246 | #define check_for_tx_hang(ring) \ |
| 247 | test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) |
| 248 | #define set_check_for_tx_hang(ring) \ |
| 249 | set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) |
| 250 | #define clear_check_for_tx_hang(ring) \ |
| 251 | clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) |
| 252 | #define ring_is_rsc_enabled(ring) \ |
| 253 | test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) |
| 254 | #define set_ring_rsc_enabled(ring) \ |
| 255 | set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) |
| 256 | #define clear_ring_rsc_enabled(ring) \ |
| 257 | clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 258 | struct ixgbe_ring { |
Alexander Duyck | efe3d3c | 2011-07-15 03:05:21 +0000 | [diff] [blame] | 259 | struct ixgbe_ring *next; /* pointer to next ring in q_vector */ |
Alexander Duyck | d3ee429 | 2012-02-08 07:51:16 +0000 | [diff] [blame] | 260 | struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ |
| 261 | struct net_device *netdev; /* netdev ring belongs to */ |
| 262 | struct device *dev; /* device for DMA mapping */ |
John Fastabend | 2a47fa4 | 2013-11-06 09:54:52 -0800 | [diff] [blame] | 263 | struct ixgbe_fwd_adapter *l2_accel_priv; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 264 | void *desc; /* descriptor ring memory */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 265 | union { |
| 266 | struct ixgbe_tx_buffer *tx_buffer_info; |
| 267 | struct ixgbe_rx_buffer *rx_buffer_info; |
| 268 | }; |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 269 | unsigned long state; |
Alexander Duyck | bd19805 | 2011-06-11 01:45:08 +0000 | [diff] [blame] | 270 | u8 __iomem *tail; |
Alexander Duyck | d3ee429 | 2012-02-08 07:51:16 +0000 | [diff] [blame] | 271 | dma_addr_t dma; /* phys. address of descriptor ring */ |
| 272 | unsigned int size; /* length in bytes */ |
Alexander Duyck | bd19805 | 2011-06-11 01:45:08 +0000 | [diff] [blame] | 273 | |
Jesse Brandeburg | ae540af | 2009-06-04 16:02:04 +0000 | [diff] [blame] | 274 | u16 count; /* amount of descriptors */ |
Jesse Brandeburg | ae540af | 2009-06-04 16:02:04 +0000 | [diff] [blame] | 275 | |
| 276 | u8 queue_index; /* needed for multiqueue queue management */ |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 277 | u8 reg_idx; /* holds the special value that gets |
Jesse Brandeburg | ae540af | 2009-06-04 16:02:04 +0000 | [diff] [blame] | 278 | * the hardware register offset |
| 279 | * associated with this ring, which is |
| 280 | * different for DCB and RSS modes |
| 281 | */ |
Alexander Duyck | d3ee429 | 2012-02-08 07:51:16 +0000 | [diff] [blame] | 282 | u16 next_to_use; |
| 283 | u16 next_to_clean; |
| 284 | |
Mark Rustad | a9763f3 | 2015-10-27 09:58:07 -0700 | [diff] [blame] | 285 | unsigned long last_rx_timestamp; |
| 286 | |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 287 | union { |
Alexander Duyck | d3ee429 | 2012-02-08 07:51:16 +0000 | [diff] [blame] | 288 | u16 next_to_alloc; |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 289 | struct { |
| 290 | u8 atr_sample_rate; |
| 291 | u8 atr_count; |
| 292 | }; |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 293 | }; |
Alexander Duyck | bd19805 | 2011-06-11 01:45:08 +0000 | [diff] [blame] | 294 | |
John Fastabend | e5b6463 | 2011-03-08 03:44:52 +0000 | [diff] [blame] | 295 | u8 dcb_tc; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 296 | struct ixgbe_queue_stats stats; |
Eric Dumazet | de1036b | 2010-10-20 23:00:04 +0000 | [diff] [blame] | 297 | struct u64_stats_sync syncp; |
Alexander Duyck | 5b7da51 | 2010-11-16 19:26:50 -0800 | [diff] [blame] | 298 | union { |
| 299 | struct ixgbe_tx_queue_stats tx_stats; |
| 300 | struct ixgbe_rx_queue_stats rx_stats; |
| 301 | }; |
Jesse Brandeburg | 7ca3bc5 | 2009-12-03 11:33:29 +0000 | [diff] [blame] | 302 | } ____cacheline_internodealigned_in_smp; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 303 | |
Shannon Nelson | c7e4358 | 2009-02-24 16:36:38 -0800 | [diff] [blame] | 304 | enum ixgbe_ring_f_enum { |
| 305 | RING_F_NONE = 0, |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 306 | RING_F_VMDQ, /* SR-IOV uses the same ring feature */ |
Shannon Nelson | c7e4358 | 2009-02-24 16:36:38 -0800 | [diff] [blame] | 307 | RING_F_RSS, |
Peter P Waskiewicz Jr | c4cf55e | 2009-06-04 16:01:43 +0000 | [diff] [blame] | 308 | RING_F_FDIR, |
Yi Zou | 0331a83 | 2009-05-17 12:33:52 +0000 | [diff] [blame] | 309 | #ifdef IXGBE_FCOE |
| 310 | RING_F_FCOE, |
| 311 | #endif /* IXGBE_FCOE */ |
Shannon Nelson | c7e4358 | 2009-02-24 16:36:38 -0800 | [diff] [blame] | 312 | |
| 313 | RING_F_ARRAY_SIZE /* must be last in enum set */ |
| 314 | }; |
| 315 | |
Don Skidmore | 0f9b232 | 2014-11-18 09:35:08 +0000 | [diff] [blame] | 316 | #define IXGBE_MAX_RSS_INDICES 16 |
Emil Tantilov | e9ee323 | 2015-11-20 13:02:16 -0800 | [diff] [blame] | 317 | #define IXGBE_MAX_RSS_INDICES_X550 63 |
Don Skidmore | 0f9b232 | 2014-11-18 09:35:08 +0000 | [diff] [blame] | 318 | #define IXGBE_MAX_VMDQ_INDICES 64 |
| 319 | #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ |
| 320 | #define IXGBE_MAX_FCOE_INDICES 8 |
| 321 | #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) |
| 322 | #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) |
| 323 | #define IXGBE_MAX_L2A_QUEUES 4 |
| 324 | #define IXGBE_BAD_L2A_QUEUE 3 |
| 325 | #define IXGBE_MAX_MACVLANS 31 |
| 326 | #define IXGBE_MAX_DCBMACVLANS 8 |
John Fastabend | 2a47fa4 | 2013-11-06 09:54:52 -0800 | [diff] [blame] | 327 | |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 328 | struct ixgbe_ring_feature { |
Alexander Duyck | c087663 | 2012-05-10 00:01:46 +0000 | [diff] [blame] | 329 | u16 limit; /* upper limit on feature indices */ |
| 330 | u16 indices; /* current value of indices */ |
Alexander Duyck | e4b317e | 2012-05-05 05:30:53 +0000 | [diff] [blame] | 331 | u16 mask; /* Mask used for feature to ring mapping */ |
| 332 | u16 offset; /* offset to start of feature */ |
Jesse Brandeburg | 7ca3bc5 | 2009-12-03 11:33:29 +0000 | [diff] [blame] | 333 | } ____cacheline_internodealigned_in_smp; |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 334 | |
Alexander Duyck | 73079ea | 2012-07-14 06:48:49 +0000 | [diff] [blame] | 335 | #define IXGBE_82599_VMDQ_8Q_MASK 0x78 |
| 336 | #define IXGBE_82599_VMDQ_4Q_MASK 0x7C |
| 337 | #define IXGBE_82599_VMDQ_2Q_MASK 0x7E |
| 338 | |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 339 | /* |
| 340 | * FCoE requires that all Rx buffers be over 2200 bytes in length. Since |
| 341 | * this is twice the size of a half page we need to double the page order |
| 342 | * for FCoE enabled Rx queues. |
| 343 | */ |
Alexander Duyck | 09816fb | 2012-07-20 08:08:23 +0000 | [diff] [blame] | 344 | static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) |
| 345 | { |
| 346 | #ifdef IXGBE_FCOE |
| 347 | if (test_bit(__IXGBE_RX_FCOE, &ring->state)) |
| 348 | return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K : |
| 349 | IXGBE_RXBUFFER_3K; |
| 350 | #endif |
| 351 | return IXGBE_RXBUFFER_2K; |
| 352 | } |
| 353 | |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 354 | static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) |
| 355 | { |
Alexander Duyck | 09816fb | 2012-07-20 08:08:23 +0000 | [diff] [blame] | 356 | #ifdef IXGBE_FCOE |
| 357 | if (test_bit(__IXGBE_RX_FCOE, &ring->state)) |
| 358 | return (PAGE_SIZE < 8192) ? 1 : 0; |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 359 | #endif |
Alexander Duyck | 09816fb | 2012-07-20 08:08:23 +0000 | [diff] [blame] | 360 | return 0; |
| 361 | } |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 362 | #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 363 | |
Alexander Duyck | 08c8833 | 2011-06-11 01:45:03 +0000 | [diff] [blame] | 364 | struct ixgbe_ring_container { |
Alexander Duyck | efe3d3c | 2011-07-15 03:05:21 +0000 | [diff] [blame] | 365 | struct ixgbe_ring *ring; /* pointer to linked list of rings */ |
Alexander Duyck | bd19805 | 2011-06-11 01:45:08 +0000 | [diff] [blame] | 366 | unsigned int total_bytes; /* total bytes processed this int */ |
| 367 | unsigned int total_packets; /* total packets processed this int */ |
| 368 | u16 work_limit; /* total work allowed per interrupt */ |
Alexander Duyck | 08c8833 | 2011-06-11 01:45:03 +0000 | [diff] [blame] | 369 | u8 count; /* total number of rings in vector */ |
| 370 | u8 itr; /* current ITR setting for ring */ |
| 371 | }; |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 372 | |
Alexander Duyck | a557928 | 2012-02-08 07:50:04 +0000 | [diff] [blame] | 373 | /* iterator for handling rings in ring container */ |
| 374 | #define ixgbe_for_each_ring(pos, head) \ |
| 375 | for (pos = (head).ring; pos != NULL; pos = pos->next) |
| 376 | |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 377 | #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 378 | ? 8 : 1) |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 379 | #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS |
| 380 | |
Alexander Duyck | 49c7ffb | 2012-05-05 05:30:43 +0000 | [diff] [blame] | 381 | /* MAX_Q_VECTORS of these are allocated, |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 382 | * but we only use one per queue-specific vector. |
| 383 | */ |
| 384 | struct ixgbe_q_vector { |
| 385 | struct ixgbe_adapter *adapter; |
Alexander Duyck | 33cf09c | 2010-11-16 19:26:55 -0800 | [diff] [blame] | 386 | #ifdef CONFIG_IXGBE_DCA |
| 387 | int cpu; /* CPU for DCA */ |
| 388 | #endif |
Emil Tantilov | d5bf4f6 | 2011-08-31 00:01:16 +0000 | [diff] [blame] | 389 | u16 v_idx; /* index of q_vector within array, also used for |
| 390 | * finding the bit in EICR and friends that |
| 391 | * represents the vector for this ring */ |
| 392 | u16 itr; /* Interrupt throttle rate written to EITR */ |
Alexander Duyck | 08c8833 | 2011-06-11 01:45:03 +0000 | [diff] [blame] | 393 | struct ixgbe_ring_container rx, tx; |
Emil Tantilov | d5bf4f6 | 2011-08-31 00:01:16 +0000 | [diff] [blame] | 394 | |
| 395 | struct napi_struct napi; |
Alexander Duyck | de88eee | 2012-02-08 07:49:59 +0000 | [diff] [blame] | 396 | cpumask_t affinity_mask; |
| 397 | int numa_node; |
| 398 | struct rcu_head rcu; /* to avoid race with update stats on free */ |
Alexander Duyck | d0759eb | 2010-11-16 19:27:09 -0800 | [diff] [blame] | 399 | char name[IFNAMSIZ + 9]; |
Alexander Duyck | de88eee | 2012-02-08 07:49:59 +0000 | [diff] [blame] | 400 | |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 401 | #ifdef CONFIG_NET_RX_BUSY_POLL |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 402 | atomic_t state; |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 403 | #endif /* CONFIG_NET_RX_BUSY_POLL */ |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 404 | |
Alexander Duyck | de88eee | 2012-02-08 07:49:59 +0000 | [diff] [blame] | 405 | /* for dynamic allocation of rings associated with this q_vector */ |
| 406 | struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp; |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 407 | }; |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 408 | |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 409 | #ifdef CONFIG_NET_RX_BUSY_POLL |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 410 | enum ixgbe_qv_state_t { |
| 411 | IXGBE_QV_STATE_IDLE = 0, |
| 412 | IXGBE_QV_STATE_NAPI, |
| 413 | IXGBE_QV_STATE_POLL, |
| 414 | IXGBE_QV_STATE_DISABLE |
| 415 | }; |
| 416 | |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 417 | static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector) |
| 418 | { |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 419 | /* reset state to idle */ |
| 420 | atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE); |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 421 | } |
| 422 | |
| 423 | /* called from the device poll routine to get ownership of a q_vector */ |
| 424 | static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector) |
| 425 | { |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 426 | int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE, |
| 427 | IXGBE_QV_STATE_NAPI); |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 428 | #ifdef BP_EXTENDED_STATS |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 429 | if (rc != IXGBE_QV_STATE_IDLE) |
Eliezer Tamir | 7e15b90 | 2013-06-10 11:40:31 +0300 | [diff] [blame] | 430 | q_vector->tx.ring->stats.yields++; |
| 431 | #endif |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 432 | |
| 433 | return rc == IXGBE_QV_STATE_IDLE; |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 434 | } |
| 435 | |
| 436 | /* returns true is someone tried to get the qv while napi had it */ |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 437 | static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector) |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 438 | { |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 439 | WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI); |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 440 | |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 441 | /* flush any outstanding Rx frames */ |
| 442 | if (q_vector->napi.gro_list) |
| 443 | napi_gro_flush(&q_vector->napi, false); |
| 444 | |
| 445 | /* reset state to idle */ |
| 446 | atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE); |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 447 | } |
| 448 | |
| 449 | /* called from ixgbe_low_latency_poll() */ |
| 450 | static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector) |
| 451 | { |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 452 | int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE, |
| 453 | IXGBE_QV_STATE_POLL); |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 454 | #ifdef BP_EXTENDED_STATS |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 455 | if (rc != IXGBE_QV_STATE_IDLE) |
Pavel Tikhomirov | 75b6462 | 2015-12-11 17:05:14 +0300 | [diff] [blame] | 456 | q_vector->rx.ring->stats.yields++; |
Eliezer Tamir | 7e15b90 | 2013-06-10 11:40:31 +0300 | [diff] [blame] | 457 | #endif |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 458 | return rc == IXGBE_QV_STATE_IDLE; |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 459 | } |
| 460 | |
| 461 | /* returns true if someone tried to get the qv while it was locked */ |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 462 | static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector) |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 463 | { |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 464 | WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL); |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 465 | |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 466 | /* reset state to idle */ |
| 467 | atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE); |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 468 | } |
| 469 | |
| 470 | /* true if a socket is polling, even if it did not get the lock */ |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 471 | static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector) |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 472 | { |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 473 | return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL; |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 474 | } |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 475 | |
| 476 | /* false if QV is currently owned */ |
| 477 | static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector) |
| 478 | { |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 479 | int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE, |
| 480 | IXGBE_QV_STATE_DISABLE); |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 481 | |
Alexander Duyck | adc81090 | 2014-07-26 02:42:44 +0000 | [diff] [blame] | 482 | return rc == IXGBE_QV_STATE_IDLE; |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 483 | } |
| 484 | |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 485 | #else /* CONFIG_NET_RX_BUSY_POLL */ |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 486 | static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector) |
| 487 | { |
| 488 | } |
| 489 | |
| 490 | static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector) |
| 491 | { |
| 492 | return true; |
| 493 | } |
| 494 | |
| 495 | static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector) |
| 496 | { |
| 497 | return false; |
| 498 | } |
| 499 | |
| 500 | static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector) |
| 501 | { |
| 502 | return false; |
| 503 | } |
| 504 | |
| 505 | static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector) |
| 506 | { |
| 507 | return false; |
| 508 | } |
| 509 | |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 510 | static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector) |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 511 | { |
| 512 | return false; |
| 513 | } |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 514 | |
| 515 | static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector) |
| 516 | { |
| 517 | return true; |
| 518 | } |
| 519 | |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 520 | #endif /* CONFIG_NET_RX_BUSY_POLL */ |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 521 | |
Don Skidmore | 3ca8bc6 | 2012-04-12 00:33:31 +0000 | [diff] [blame] | 522 | #ifdef CONFIG_IXGBE_HWMON |
| 523 | |
| 524 | #define IXGBE_HWMON_TYPE_LOC 0 |
| 525 | #define IXGBE_HWMON_TYPE_TEMP 1 |
| 526 | #define IXGBE_HWMON_TYPE_CAUTION 2 |
| 527 | #define IXGBE_HWMON_TYPE_MAX 3 |
| 528 | |
| 529 | struct hwmon_attr { |
| 530 | struct device_attribute dev_attr; |
| 531 | struct ixgbe_hw *hw; |
| 532 | struct ixgbe_thermal_diode_data *sensor; |
| 533 | char name[12]; |
| 534 | }; |
| 535 | |
| 536 | struct hwmon_buff { |
Guenter Roeck | 03b77d8 | 2013-11-26 07:15:28 +0000 | [diff] [blame] | 537 | struct attribute_group group; |
| 538 | const struct attribute_group *groups[2]; |
| 539 | struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1]; |
| 540 | struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4]; |
Don Skidmore | 3ca8bc6 | 2012-04-12 00:33:31 +0000 | [diff] [blame] | 541 | unsigned int n_hwmon; |
| 542 | }; |
| 543 | #endif /* CONFIG_IXGBE_HWMON */ |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 544 | |
Emil Tantilov | d5bf4f6 | 2011-08-31 00:01:16 +0000 | [diff] [blame] | 545 | /* |
| 546 | * microsecond values for various ITR rates shifted by 2 to fit itr register |
| 547 | * with the first 3 bits reserved 0 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 548 | */ |
Emil Tantilov | d5bf4f6 | 2011-08-31 00:01:16 +0000 | [diff] [blame] | 549 | #define IXGBE_MIN_RSC_ITR 24 |
| 550 | #define IXGBE_100K_ITR 40 |
| 551 | #define IXGBE_20K_ITR 200 |
Alexander Duyck | 8ac34f1 | 2015-07-30 15:19:28 -0700 | [diff] [blame] | 552 | #define IXGBE_12K_ITR 336 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 553 | |
Alexander Duyck | f56e0cb | 2012-01-31 02:59:39 +0000 | [diff] [blame] | 554 | /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ |
| 555 | static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, |
| 556 | const u32 stat_err_bits) |
| 557 | { |
| 558 | return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); |
| 559 | } |
| 560 | |
Alexander Duyck | 7d4987d | 2011-05-27 05:31:37 +0000 | [diff] [blame] | 561 | static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) |
| 562 | { |
| 563 | u16 ntc = ring->next_to_clean; |
| 564 | u16 ntu = ring->next_to_use; |
| 565 | |
| 566 | return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; |
| 567 | } |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 568 | |
Alexander Duyck | e4f7402 | 2012-01-31 02:59:44 +0000 | [diff] [blame] | 569 | #define IXGBE_RX_DESC(R, i) \ |
Alexander Duyck | 31f05a2 | 2010-08-19 13:40:31 +0000 | [diff] [blame] | 570 | (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) |
Alexander Duyck | e4f7402 | 2012-01-31 02:59:44 +0000 | [diff] [blame] | 571 | #define IXGBE_TX_DESC(R, i) \ |
Alexander Duyck | 31f05a2 | 2010-08-19 13:40:31 +0000 | [diff] [blame] | 572 | (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) |
Alexander Duyck | e4f7402 | 2012-01-31 02:59:44 +0000 | [diff] [blame] | 573 | #define IXGBE_TX_CTXTDESC(R, i) \ |
Alexander Duyck | 31f05a2 | 2010-08-19 13:40:31 +0000 | [diff] [blame] | 574 | (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 575 | |
Alexander Duyck | c88887e | 2012-08-22 02:04:37 +0000 | [diff] [blame] | 576 | #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ |
Yi Zou | 63f39bd | 2009-05-17 12:34:35 +0000 | [diff] [blame] | 577 | #ifdef IXGBE_FCOE |
| 578 | /* Use 3K as the baby jumbo frame size for FCoE */ |
| 579 | #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 |
| 580 | #endif /* IXGBE_FCOE */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 581 | |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 582 | #define OTHER_VECTOR 1 |
| 583 | #define NON_Q_VECTORS (OTHER_VECTOR) |
| 584 | |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 585 | #define MAX_MSIX_VECTORS_82599 64 |
Alexander Duyck | 49c7ffb | 2012-05-05 05:30:43 +0000 | [diff] [blame] | 586 | #define MAX_Q_VECTORS_82599 64 |
Peter P Waskiewicz Jr | eb7f139 | 2009-02-01 01:18:58 -0800 | [diff] [blame] | 587 | #define MAX_MSIX_VECTORS_82598 18 |
Alexander Duyck | 49c7ffb | 2012-05-05 05:30:43 +0000 | [diff] [blame] | 588 | #define MAX_Q_VECTORS_82598 16 |
Peter P Waskiewicz Jr | eb7f139 | 2009-02-01 01:18:58 -0800 | [diff] [blame] | 589 | |
Jacob Keller | 5d7daa3 | 2014-03-29 06:51:25 +0000 | [diff] [blame] | 590 | struct ixgbe_mac_addr { |
| 591 | u8 addr[ETH_ALEN]; |
Alexander Duyck | c9f53e6 | 2015-10-22 16:26:30 -0700 | [diff] [blame] | 592 | u16 pool; |
Jacob Keller | 5d7daa3 | 2014-03-29 06:51:25 +0000 | [diff] [blame] | 593 | u16 state; /* bitmask */ |
| 594 | }; |
Alexander Duyck | c9f53e6 | 2015-10-22 16:26:30 -0700 | [diff] [blame] | 595 | |
Jacob Keller | 5d7daa3 | 2014-03-29 06:51:25 +0000 | [diff] [blame] | 596 | #define IXGBE_MAC_STATE_DEFAULT 0x1 |
| 597 | #define IXGBE_MAC_STATE_MODIFIED 0x2 |
| 598 | #define IXGBE_MAC_STATE_IN_USE 0x4 |
| 599 | |
Alexander Duyck | 49c7ffb | 2012-05-05 05:30:43 +0000 | [diff] [blame] | 600 | #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 601 | #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 |
Peter P Waskiewicz Jr | eb7f139 | 2009-02-01 01:18:58 -0800 | [diff] [blame] | 602 | |
Alexander Duyck | 8f15486 | 2012-02-10 02:08:37 +0000 | [diff] [blame] | 603 | #define MIN_MSIX_Q_VECTORS 1 |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 604 | #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) |
| 605 | |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 606 | /* default to trying for four seconds */ |
| 607 | #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) |
Mark Rustad | 58e7cd2 | 2015-08-08 16:18:48 -0700 | [diff] [blame] | 608 | #define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */ |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 609 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 610 | /* board specific private data structure */ |
| 611 | struct ixgbe_adapter { |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 612 | unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; |
| 613 | /* OS defined structs */ |
| 614 | struct net_device *netdev; |
| 615 | struct pci_dev *pdev; |
| 616 | |
Alexander Duyck | e606bfe | 2011-04-22 04:07:43 +0000 | [diff] [blame] | 617 | unsigned long state; |
| 618 | |
| 619 | /* Some features need tri-state capability, |
| 620 | * thus the additional *_CAPABLE flags. |
| 621 | */ |
| 622 | u32 flags; |
Jacob Keller | b4f47a4 | 2016-04-13 16:08:22 -0700 | [diff] [blame] | 623 | #define IXGBE_FLAG_MSI_ENABLED BIT(1) |
| 624 | #define IXGBE_FLAG_MSIX_ENABLED BIT(3) |
| 625 | #define IXGBE_FLAG_RX_1BUF_CAPABLE BIT(4) |
| 626 | #define IXGBE_FLAG_RX_PS_CAPABLE BIT(5) |
| 627 | #define IXGBE_FLAG_RX_PS_ENABLED BIT(6) |
| 628 | #define IXGBE_FLAG_DCA_ENABLED BIT(8) |
| 629 | #define IXGBE_FLAG_DCA_CAPABLE BIT(9) |
| 630 | #define IXGBE_FLAG_IMIR_ENABLED BIT(10) |
| 631 | #define IXGBE_FLAG_MQ_CAPABLE BIT(11) |
| 632 | #define IXGBE_FLAG_DCB_ENABLED BIT(12) |
| 633 | #define IXGBE_FLAG_VMDQ_CAPABLE BIT(13) |
| 634 | #define IXGBE_FLAG_VMDQ_ENABLED BIT(14) |
| 635 | #define IXGBE_FLAG_FAN_FAIL_CAPABLE BIT(15) |
| 636 | #define IXGBE_FLAG_NEED_LINK_UPDATE BIT(16) |
| 637 | #define IXGBE_FLAG_NEED_LINK_CONFIG BIT(17) |
| 638 | #define IXGBE_FLAG_FDIR_HASH_CAPABLE BIT(18) |
| 639 | #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE BIT(19) |
| 640 | #define IXGBE_FLAG_FCOE_CAPABLE BIT(20) |
| 641 | #define IXGBE_FLAG_FCOE_ENABLED BIT(21) |
| 642 | #define IXGBE_FLAG_SRIOV_CAPABLE BIT(22) |
| 643 | #define IXGBE_FLAG_SRIOV_ENABLED BIT(23) |
Mark Rustad | 67359c3 | 2015-06-15 11:33:25 -0700 | [diff] [blame] | 644 | #define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24) |
Mark Rustad | a9763f3 | 2015-10-27 09:58:07 -0700 | [diff] [blame] | 645 | #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED BIT(25) |
| 646 | #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER BIT(26) |
Usha Ketineni | 8829009 | 2016-04-26 05:00:26 -0700 | [diff] [blame] | 647 | #define IXGBE_FLAG_DCB_CAPABLE BIT(27) |
Alexander Duyck | e606bfe | 2011-04-22 04:07:43 +0000 | [diff] [blame] | 648 | |
| 649 | u32 flags2; |
Jacob Keller | b4f47a4 | 2016-04-13 16:08:22 -0700 | [diff] [blame] | 650 | #define IXGBE_FLAG2_RSC_CAPABLE BIT(0) |
| 651 | #define IXGBE_FLAG2_RSC_ENABLED BIT(1) |
| 652 | #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE BIT(2) |
| 653 | #define IXGBE_FLAG2_TEMP_SENSOR_EVENT BIT(3) |
| 654 | #define IXGBE_FLAG2_SEARCH_FOR_SFP BIT(4) |
| 655 | #define IXGBE_FLAG2_SFP_NEEDS_RESET BIT(5) |
| 656 | #define IXGBE_FLAG2_RESET_REQUESTED BIT(6) |
| 657 | #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT BIT(7) |
| 658 | #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP BIT(8) |
| 659 | #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP BIT(9) |
| 660 | #define IXGBE_FLAG2_PTP_PPS_ENABLED BIT(10) |
| 661 | #define IXGBE_FLAG2_PHY_INTERRUPT BIT(11) |
Mark Rustad | 67359c3 | 2015-06-15 11:33:25 -0700 | [diff] [blame] | 662 | #define IXGBE_FLAG2_VXLAN_REREG_NEEDED BIT(12) |
Alexander Duyck | 1636956 | 2015-11-02 17:10:13 -0800 | [diff] [blame] | 663 | #define IXGBE_FLAG2_VLAN_PROMISC BIT(13) |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 664 | |
| 665 | /* Tx fast path data */ |
| 666 | int num_tx_queues; |
| 667 | u16 tx_itr_setting; |
| 668 | u16 tx_work_limit; |
| 669 | |
| 670 | /* Rx fast path data */ |
| 671 | int num_rx_queues; |
| 672 | u16 rx_itr_setting; |
| 673 | |
Alexander Duyck | 9f12df9 | 2016-01-25 19:36:29 -0800 | [diff] [blame] | 674 | /* Port number used to identify VXLAN traffic */ |
| 675 | __be16 vxlan_port; |
| 676 | |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 677 | /* TX */ |
| 678 | struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; |
| 679 | |
| 680 | u64 restart_queue; |
| 681 | u64 lsc_int; |
| 682 | u32 tx_timeout_count; |
| 683 | |
| 684 | /* RX */ |
| 685 | struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; |
| 686 | int num_rx_pools; /* == num_rx_queues in 82598 */ |
| 687 | int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ |
| 688 | u64 hw_csum_rx_error; |
| 689 | u64 hw_rx_no_dma_resources; |
| 690 | u64 rsc_total_count; |
| 691 | u64 rsc_total_flush; |
| 692 | u64 non_eop_descs; |
| 693 | u32 alloc_rx_page_failed; |
| 694 | u32 alloc_rx_buff_failed; |
| 695 | |
Alexander Duyck | 49c7ffb | 2012-05-05 05:30:43 +0000 | [diff] [blame] | 696 | struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; |
John Fastabend | d033d52 | 2011-02-10 14:40:01 +0000 | [diff] [blame] | 697 | |
| 698 | /* DCB parameters */ |
| 699 | struct ieee_pfc *ixgbe_ieee_pfc; |
| 700 | struct ieee_ets *ixgbe_ieee_ets; |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 701 | struct ixgbe_dcb_config dcb_cfg; |
| 702 | struct ixgbe_dcb_config temp_dcb_cfg; |
| 703 | u8 dcb_set_bitmap; |
John Fastabend | 3032309 | 2011-03-01 05:25:35 +0000 | [diff] [blame] | 704 | u8 dcbx_cap; |
Peter P Waskiewicz Jr | 264857b | 2009-05-17 12:35:16 +0000 | [diff] [blame] | 705 | enum ixgbe_fc_mode last_lfc_mode; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 706 | |
Alexander Duyck | 49c7ffb | 2012-05-05 05:30:43 +0000 | [diff] [blame] | 707 | int num_q_vectors; /* current number of q_vectors for device */ |
| 708 | int max_q_vectors; /* true count of q_vectors for device */ |
Shannon Nelson | c7e4358 | 2009-02-24 16:36:38 -0800 | [diff] [blame] | 709 | struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 710 | struct msix_entry *msix_entries; |
| 711 | |
Peter P Waskiewicz Jr | da4dd0f | 2009-06-04 11:10:35 +0000 | [diff] [blame] | 712 | u32 test_icr; |
| 713 | struct ixgbe_ring test_tx_ring; |
| 714 | struct ixgbe_ring test_rx_ring; |
| 715 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 716 | /* structs defined in ixgbe_hw.h */ |
| 717 | struct ixgbe_hw hw; |
| 718 | u16 msg_enable; |
| 719 | struct ixgbe_hw_stats stats; |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 720 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 721 | u64 tx_busy; |
Jesse Brandeburg | 30efa5a | 2008-09-11 19:58:14 -0700 | [diff] [blame] | 722 | unsigned int tx_ring_count; |
| 723 | unsigned int rx_ring_count; |
Jesse Brandeburg | cf8280e | 2008-09-11 19:55:32 -0700 | [diff] [blame] | 724 | |
| 725 | u32 link_speed; |
| 726 | bool link_up; |
Mark Rustad | 58e7cd2 | 2015-08-08 16:18:48 -0700 | [diff] [blame] | 727 | unsigned long sfp_poll_time; |
Jesse Brandeburg | cf8280e | 2008-09-11 19:55:32 -0700 | [diff] [blame] | 728 | unsigned long link_check_timeout; |
| 729 | |
Alexander Duyck | 7086400 | 2011-04-27 09:13:56 +0000 | [diff] [blame] | 730 | struct timer_list service_timer; |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 731 | struct work_struct service_task; |
| 732 | |
| 733 | struct hlist_head fdir_filter_list; |
| 734 | unsigned long fdir_overflow; /* number of times ATR was backed off */ |
| 735 | union ixgbe_atr_input fdir_mask; |
| 736 | int fdir_filter_count; |
Peter P Waskiewicz Jr | c4cf55e | 2009-06-04 16:01:43 +0000 | [diff] [blame] | 737 | u32 fdir_pballoc; |
| 738 | u32 atr_sample_rate; |
| 739 | spinlock_t fdir_perfect_lock; |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 740 | |
Yi Zou | d0ed893 | 2009-05-13 13:11:29 +0000 | [diff] [blame] | 741 | #ifdef IXGBE_FCOE |
| 742 | struct ixgbe_fcoe fcoe; |
| 743 | #endif /* IXGBE_FCOE */ |
Mark Rustad | 2a1a091 | 2014-01-14 18:53:15 -0800 | [diff] [blame] | 744 | u8 __iomem *io_addr; /* Mainly for iounmap use */ |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 745 | u32 wol; |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 746 | |
Don Skidmore | aa2bacb | 2015-04-09 22:03:22 -0700 | [diff] [blame] | 747 | u16 bridge_mode; |
| 748 | |
Emil Tantilov | 15e5209 | 2011-09-29 05:01:29 +0000 | [diff] [blame] | 749 | u16 eeprom_verh; |
| 750 | u16 eeprom_verl; |
Emil Tantilov | c23f5b6 | 2011-08-16 07:34:18 +0000 | [diff] [blame] | 751 | u16 eeprom_cap; |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 752 | |
Mallikarjuna R Chilakala | 119fc60 | 2010-05-20 23:07:06 -0700 | [diff] [blame] | 753 | u32 interrupt_event; |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 754 | u32 led_reg; |
Jesse Brandeburg | 1a6c14a | 2010-02-03 14:18:50 +0000 | [diff] [blame] | 755 | |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 756 | struct ptp_clock *ptp_clock; |
| 757 | struct ptp_clock_info ptp_caps; |
Jacob Keller | 891dc08 | 2012-12-05 07:24:46 +0000 | [diff] [blame] | 758 | struct work_struct ptp_tx_work; |
| 759 | struct sk_buff *ptp_tx_skb; |
Jacob Keller | 93501d4 | 2014-02-28 15:48:58 -0800 | [diff] [blame] | 760 | struct hwtstamp_config tstamp_config; |
Jacob Keller | 891dc08 | 2012-12-05 07:24:46 +0000 | [diff] [blame] | 761 | unsigned long ptp_tx_start; |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 762 | unsigned long last_overflow_check; |
Jacob Keller | 6cb562d | 2012-12-05 07:24:41 +0000 | [diff] [blame] | 763 | unsigned long last_rx_ptp_check; |
Jakub Kicinski | eda183c | 2014-04-02 10:33:28 +0000 | [diff] [blame] | 764 | unsigned long last_rx_timestamp; |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 765 | spinlock_t tmreg_lock; |
Mark Rustad | a9763f3 | 2015-10-27 09:58:07 -0700 | [diff] [blame] | 766 | struct cyclecounter hw_cc; |
| 767 | struct timecounter hw_tc; |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 768 | u32 base_incval; |
Mark Rustad | a9763f3 | 2015-10-27 09:58:07 -0700 | [diff] [blame] | 769 | u32 tx_hwtstamp_timeouts; |
| 770 | u32 rx_hwtstamp_cleared; |
| 771 | void (*ptp_setup_sdp)(struct ixgbe_adapter *); |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 772 | |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 773 | /* SR-IOV */ |
| 774 | DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); |
| 775 | unsigned int num_vfs; |
| 776 | struct vf_data_storage *vfinfo; |
Lior Levy | ff4ab20 | 2011-03-11 02:03:07 +0000 | [diff] [blame] | 777 | int vf_rate_link_speed; |
Greg Rose | a1cbb15c | 2011-05-13 01:33:48 +0000 | [diff] [blame] | 778 | struct vf_macvlans vf_mvs; |
| 779 | struct vf_macvlans *mv_list; |
Alexander Duyck | 3e05334 | 2011-05-11 07:18:47 +0000 | [diff] [blame] | 780 | |
Greg Rose | 83c61fa | 2011-09-07 05:59:35 +0000 | [diff] [blame] | 781 | u32 timer_event_accumulator; |
| 782 | u32 vferr_refcount; |
Jacob Keller | 5d7daa3 | 2014-03-29 06:51:25 +0000 | [diff] [blame] | 783 | struct ixgbe_mac_addr *mac_table; |
Don Skidmore | 3ca8bc6 | 2012-04-12 00:33:31 +0000 | [diff] [blame] | 784 | struct kobject *info_kobj; |
| 785 | #ifdef CONFIG_IXGBE_HWMON |
Guenter Roeck | 03b77d8 | 2013-11-26 07:15:28 +0000 | [diff] [blame] | 786 | struct hwmon_buff *ixgbe_hwmon_buff; |
Don Skidmore | 3ca8bc6 | 2012-04-12 00:33:31 +0000 | [diff] [blame] | 787 | #endif /* CONFIG_IXGBE_HWMON */ |
Catherine Sullivan | 0094916 | 2012-08-10 01:59:10 +0000 | [diff] [blame] | 788 | #ifdef CONFIG_DEBUG_FS |
| 789 | struct dentry *ixgbe_dbg_adapter; |
| 790 | #endif /*CONFIG_DEBUG_FS*/ |
Alexander Duyck | 107d301 | 2012-10-02 00:17:03 +0000 | [diff] [blame] | 791 | |
| 792 | u8 default_up; |
John Fastabend | 2a47fa4 | 2013-11-06 09:54:52 -0800 | [diff] [blame] | 793 | unsigned long fwd_bitmask; /* Bitmask indicating in use pools */ |
Vlad Zolotarov | dfaf891 | 2015-03-30 21:18:57 +0300 | [diff] [blame] | 794 | |
John Fastabend | b82b17d | 2016-02-16 21:18:53 -0800 | [diff] [blame] | 795 | #define IXGBE_MAX_LINK_HANDLE 10 |
Amritha Nambiar | 1cdaaf5 | 2016-04-14 19:08:53 -0400 | [diff] [blame] | 796 | struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE]; |
John Fastabend | db956ae | 2016-02-16 21:19:19 -0800 | [diff] [blame] | 797 | unsigned long tables; |
John Fastabend | b82b17d | 2016-02-16 21:18:53 -0800 | [diff] [blame] | 798 | |
Vlad Zolotarov | dfaf891 | 2015-03-30 21:18:57 +0300 | [diff] [blame] | 799 | /* maximum number of RETA entries among all devices supported by ixgbe |
| 800 | * driver: currently it's x550 device in non-SRIOV mode |
| 801 | */ |
| 802 | #define IXGBE_MAX_RETA_ENTRIES 512 |
| 803 | u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES]; |
| 804 | |
| 805 | #define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */ |
| 806 | u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)]; |
Alexander Duyck | 3e05334 | 2011-05-11 07:18:47 +0000 | [diff] [blame] | 807 | }; |
| 808 | |
Don Skidmore | 0f9b232 | 2014-11-18 09:35:08 +0000 | [diff] [blame] | 809 | static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter) |
| 810 | { |
| 811 | switch (adapter->hw.mac.type) { |
| 812 | case ixgbe_mac_82598EB: |
| 813 | case ixgbe_mac_82599EB: |
| 814 | case ixgbe_mac_X540: |
| 815 | return IXGBE_MAX_RSS_INDICES; |
| 816 | case ixgbe_mac_X550: |
| 817 | case ixgbe_mac_X550EM_x: |
Mark Rustad | 49425df | 2016-04-01 12:18:09 -0700 | [diff] [blame] | 818 | case ixgbe_mac_x550em_a: |
Don Skidmore | 0f9b232 | 2014-11-18 09:35:08 +0000 | [diff] [blame] | 819 | return IXGBE_MAX_RSS_INDICES_X550; |
| 820 | default: |
| 821 | return 0; |
| 822 | } |
| 823 | } |
| 824 | |
Alexander Duyck | 3e05334 | 2011-05-11 07:18:47 +0000 | [diff] [blame] | 825 | struct ixgbe_fdir_filter { |
| 826 | struct hlist_node fdir_node; |
| 827 | union ixgbe_atr_input filter; |
| 828 | u16 sw_idx; |
Sridhar Samudrala | 2a9ed5d | 2016-04-01 10:34:38 -0700 | [diff] [blame] | 829 | u64 action; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 830 | }; |
| 831 | |
Don Skidmore | 70e5576 | 2012-03-15 04:55:59 +0000 | [diff] [blame] | 832 | enum ixgbe_state_t { |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 833 | __IXGBE_TESTING, |
| 834 | __IXGBE_RESETTING, |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 835 | __IXGBE_DOWN, |
Mark Rustad | 41c6284 | 2014-03-12 00:38:35 +0000 | [diff] [blame] | 836 | __IXGBE_DISABLED, |
Mark Rustad | 09f40ae | 2014-01-14 18:53:11 -0800 | [diff] [blame] | 837 | __IXGBE_REMOVING, |
Alexander Duyck | 7086400 | 2011-04-27 09:13:56 +0000 | [diff] [blame] | 838 | __IXGBE_SERVICE_SCHED, |
Mark Rustad | 58cf663 | 2014-03-12 00:38:40 +0000 | [diff] [blame] | 839 | __IXGBE_SERVICE_INITED, |
Alexander Duyck | 7086400 | 2011-04-27 09:13:56 +0000 | [diff] [blame] | 840 | __IXGBE_IN_SFP_INIT, |
Jacob Keller | 8fecf67 | 2013-06-21 08:14:32 +0000 | [diff] [blame] | 841 | __IXGBE_PTP_RUNNING, |
Jakub Kicinski | 151b260c | 2014-03-15 14:55:21 +0000 | [diff] [blame] | 842 | __IXGBE_PTP_TX_IN_PROGRESS, |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 843 | }; |
| 844 | |
Alexander Duyck | 4c1975d | 2012-01-31 02:59:23 +0000 | [diff] [blame] | 845 | struct ixgbe_cb { |
| 846 | union { /* Union defining head/tail partner */ |
| 847 | struct sk_buff *head; |
| 848 | struct sk_buff *tail; |
| 849 | }; |
Alexander Duyck | aa80175 | 2010-11-16 19:27:02 -0800 | [diff] [blame] | 850 | dma_addr_t dma; |
Alexander Duyck | 4c1975d | 2012-01-31 02:59:23 +0000 | [diff] [blame] | 851 | u16 append_cnt; |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 852 | bool page_released; |
Alexander Duyck | aa80175 | 2010-11-16 19:27:02 -0800 | [diff] [blame] | 853 | }; |
Alexander Duyck | 4c1975d | 2012-01-31 02:59:23 +0000 | [diff] [blame] | 854 | #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) |
Alexander Duyck | aa80175 | 2010-11-16 19:27:02 -0800 | [diff] [blame] | 855 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 856 | enum ixgbe_boards { |
Auke Kok | 3957d63 | 2007-10-31 15:22:10 -0700 | [diff] [blame] | 857 | board_82598, |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 858 | board_82599, |
Don Skidmore | fe15e8e1 | 2010-11-16 19:27:16 -0800 | [diff] [blame] | 859 | board_X540, |
Don Skidmore | 6a14ee0 | 2014-12-05 03:59:50 +0000 | [diff] [blame] | 860 | board_X550, |
| 861 | board_X550EM_x, |
Mark Rustad | 49425df | 2016-04-01 12:18:09 -0700 | [diff] [blame] | 862 | board_x550em_a, |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 863 | }; |
| 864 | |
Mark Rustad | 3768901 | 2016-01-07 10:13:03 -0800 | [diff] [blame] | 865 | extern const struct ixgbe_info ixgbe_82598_info; |
| 866 | extern const struct ixgbe_info ixgbe_82599_info; |
| 867 | extern const struct ixgbe_info ixgbe_X540_info; |
| 868 | extern const struct ixgbe_info ixgbe_X550_info; |
| 869 | extern const struct ixgbe_info ixgbe_X550EM_x_info; |
Mark Rustad | 49425df | 2016-04-01 12:18:09 -0700 | [diff] [blame] | 870 | extern const struct ixgbe_info ixgbe_x550em_a_info; |
Jeff Kirsher | 7a6b6f5 | 2008-11-25 01:02:08 -0800 | [diff] [blame] | 871 | #ifdef CONFIG_IXGBE_DCB |
Stephen Hemminger | 3295354 | 2009-10-05 06:01:03 +0000 | [diff] [blame] | 872 | extern const struct dcbnl_rtnl_ops dcbnl_ops; |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 873 | #endif |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 874 | |
| 875 | extern char ixgbe_driver_name[]; |
Stephen Hemminger | 9c8eb72 | 2007-10-29 10:46:24 -0700 | [diff] [blame] | 876 | extern const char ixgbe_driver_version[]; |
Jeff Kirsher | 8af3c33 | 2012-02-18 07:08:14 +0000 | [diff] [blame] | 877 | #ifdef IXGBE_FCOE |
Neerav Parikh | ea81875 | 2012-01-04 20:23:40 +0000 | [diff] [blame] | 878 | extern char ixgbe_default_device_descr[]; |
Jeff Kirsher | 8af3c33 | 2012-02-18 07:08:14 +0000 | [diff] [blame] | 879 | #endif /* IXGBE_FCOE */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 880 | |
Stefan Assmann | 6c211fe1 | 2016-02-03 09:20:48 +0100 | [diff] [blame] | 881 | int ixgbe_open(struct net_device *netdev); |
| 882 | int ixgbe_close(struct net_device *netdev); |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 883 | void ixgbe_up(struct ixgbe_adapter *adapter); |
| 884 | void ixgbe_down(struct ixgbe_adapter *adapter); |
| 885 | void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); |
| 886 | void ixgbe_reset(struct ixgbe_adapter *adapter); |
| 887 | void ixgbe_set_ethtool_ops(struct net_device *netdev); |
| 888 | int ixgbe_setup_rx_resources(struct ixgbe_ring *); |
| 889 | int ixgbe_setup_tx_resources(struct ixgbe_ring *); |
| 890 | void ixgbe_free_rx_resources(struct ixgbe_ring *); |
| 891 | void ixgbe_free_tx_resources(struct ixgbe_ring *); |
| 892 | void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); |
| 893 | void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); |
| 894 | void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *); |
| 895 | void ixgbe_update_stats(struct ixgbe_adapter *adapter); |
| 896 | int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); |
Emil Tantilov | 740234f | 2016-04-21 11:37:12 -0700 | [diff] [blame] | 897 | bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, |
| 898 | u16 subdevice_id); |
Jacob Keller | 5d7daa3 | 2014-03-29 06:51:25 +0000 | [diff] [blame] | 899 | #ifdef CONFIG_PCI_IOV |
| 900 | void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter); |
| 901 | #endif |
| 902 | int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, |
Alexander Duyck | c9f53e6 | 2015-10-22 16:26:30 -0700 | [diff] [blame] | 903 | const u8 *addr, u16 queue); |
Jacob Keller | 5d7daa3 | 2014-03-29 06:51:25 +0000 | [diff] [blame] | 904 | int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, |
Alexander Duyck | c9f53e6 | 2015-10-22 16:26:30 -0700 | [diff] [blame] | 905 | const u8 *addr, u16 queue); |
Alexander Duyck | e1d0a2a | 2015-11-02 17:10:19 -0800 | [diff] [blame] | 906 | void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid); |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 907 | void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); |
| 908 | netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *, |
| 909 | struct ixgbe_ring *); |
| 910 | void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, |
| 911 | struct ixgbe_tx_buffer *); |
| 912 | void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); |
| 913 | void ixgbe_write_eitr(struct ixgbe_q_vector *); |
| 914 | int ixgbe_poll(struct napi_struct *napi, int budget); |
| 915 | int ethtool_ioctl(struct ifreq *ifr); |
| 916 | s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); |
| 917 | s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); |
| 918 | s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); |
| 919 | s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, |
| 920 | union ixgbe_atr_hash_dword input, |
| 921 | union ixgbe_atr_hash_dword common, |
| 922 | u8 queue); |
| 923 | s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, |
| 924 | union ixgbe_atr_input *input_mask); |
| 925 | s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, |
| 926 | union ixgbe_atr_input *input, |
| 927 | u16 soft_id, u8 queue); |
| 928 | s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, |
| 929 | union ixgbe_atr_input *input, |
| 930 | u16 soft_id); |
| 931 | void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, |
| 932 | union ixgbe_atr_input *mask); |
John Fastabend | b82b17d | 2016-02-16 21:18:53 -0800 | [diff] [blame] | 933 | int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter, |
| 934 | struct ixgbe_fdir_filter *input, |
| 935 | u16 sw_idx); |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 936 | void ixgbe_set_rx_mode(struct net_device *netdev); |
Jeff Kirsher | 8af3c33 | 2012-02-18 07:08:14 +0000 | [diff] [blame] | 937 | #ifdef CONFIG_IXGBE_DCB |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 938 | void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); |
Jeff Kirsher | 8af3c33 | 2012-02-18 07:08:14 +0000 | [diff] [blame] | 939 | #endif |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 940 | int ixgbe_setup_tc(struct net_device *dev, u8 tc); |
| 941 | void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); |
| 942 | void ixgbe_do_reset(struct net_device *netdev); |
Don Skidmore | 1210982 | 2012-05-04 06:07:08 +0000 | [diff] [blame] | 943 | #ifdef CONFIG_IXGBE_HWMON |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 944 | void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); |
| 945 | int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); |
Don Skidmore | 1210982 | 2012-05-04 06:07:08 +0000 | [diff] [blame] | 946 | #endif /* CONFIG_IXGBE_HWMON */ |
Yi Zou | eacd73f | 2009-05-13 13:11:06 +0000 | [diff] [blame] | 947 | #ifdef IXGBE_FCOE |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 948 | void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); |
| 949 | int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, |
| 950 | u8 *hdr_len); |
| 951 | int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, |
| 952 | union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb); |
| 953 | int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, |
| 954 | struct scatterlist *sgl, unsigned int sgc); |
| 955 | int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, |
| 956 | struct scatterlist *sgl, unsigned int sgc); |
| 957 | int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); |
| 958 | int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); |
| 959 | void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); |
| 960 | int ixgbe_fcoe_enable(struct net_device *netdev); |
| 961 | int ixgbe_fcoe_disable(struct net_device *netdev); |
Yi Zou | 6ee1652 | 2009-08-31 12:34:28 +0000 | [diff] [blame] | 962 | #ifdef CONFIG_IXGBE_DCB |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 963 | u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); |
| 964 | u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); |
Yi Zou | 6ee1652 | 2009-08-31 12:34:28 +0000 | [diff] [blame] | 965 | #endif /* CONFIG_IXGBE_DCB */ |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 966 | int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); |
| 967 | int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, |
| 968 | struct netdev_fcoe_hbainfo *info); |
| 969 | u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); |
Yi Zou | eacd73f | 2009-05-13 13:11:06 +0000 | [diff] [blame] | 970 | #endif /* IXGBE_FCOE */ |
Catherine Sullivan | 0094916 | 2012-08-10 01:59:10 +0000 | [diff] [blame] | 971 | #ifdef CONFIG_DEBUG_FS |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 972 | void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); |
| 973 | void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); |
| 974 | void ixgbe_dbg_init(void); |
| 975 | void ixgbe_dbg_exit(void); |
Joe Perches | 33243fb | 2013-04-12 17:12:54 +0000 | [diff] [blame] | 976 | #else |
| 977 | static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {} |
| 978 | static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {} |
| 979 | static inline void ixgbe_dbg_init(void) {} |
| 980 | static inline void ixgbe_dbg_exit(void) {} |
Catherine Sullivan | 0094916 | 2012-08-10 01:59:10 +0000 | [diff] [blame] | 981 | #endif /* CONFIG_DEBUG_FS */ |
Alexander Duyck | b2d96e0 | 2012-02-07 08:14:33 +0000 | [diff] [blame] | 982 | static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) |
| 983 | { |
| 984 | return netdev_get_tx_queue(ring->netdev, ring->queue_index); |
| 985 | } |
| 986 | |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 987 | void ixgbe_ptp_init(struct ixgbe_adapter *adapter); |
Jacob Keller | 9966d1e | 2014-05-16 05:12:28 +0000 | [diff] [blame] | 988 | void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter); |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 989 | void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); |
| 990 | void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); |
| 991 | void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); |
Mark Rustad | a9763f3 | 2015-10-27 09:58:07 -0700 | [diff] [blame] | 992 | void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *); |
| 993 | void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb); |
| 994 | static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring, |
| 995 | union ixgbe_adv_rx_desc *rx_desc, |
| 996 | struct sk_buff *skb) |
| 997 | { |
| 998 | if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) { |
| 999 | ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb); |
| 1000 | return; |
| 1001 | } |
| 1002 | |
| 1003 | if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) |
| 1004 | return; |
| 1005 | |
| 1006 | ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb); |
| 1007 | |
| 1008 | /* Update the last_rx_timestamp timer in order to enable watchdog check |
| 1009 | * for error case of latched timestamp on a dropped packet. |
| 1010 | */ |
| 1011 | rx_ring->last_rx_timestamp = jiffies; |
| 1012 | } |
| 1013 | |
Jacob Keller | 93501d4 | 2014-02-28 15:48:58 -0800 | [diff] [blame] | 1014 | int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); |
| 1015 | int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 1016 | void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); |
| 1017 | void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); |
Mark Rustad | a9763f3 | 2015-10-27 09:58:07 -0700 | [diff] [blame] | 1018 | void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter); |
Greg Rose | da36b64 | 2012-12-11 08:26:43 +0000 | [diff] [blame] | 1019 | #ifdef CONFIG_PCI_IOV |
| 1020 | void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); |
| 1021 | #endif |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 1022 | |
John Fastabend | 2a47fa4 | 2013-11-06 09:54:52 -0800 | [diff] [blame] | 1023 | netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, |
| 1024 | struct ixgbe_adapter *adapter, |
| 1025 | struct ixgbe_ring *tx_ring); |
Vlad Zolotarov | 7f276ef | 2015-03-30 21:18:58 +0300 | [diff] [blame] | 1026 | u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter); |
Tom Barbette | 1c7cf07 | 2015-06-26 15:40:18 +0200 | [diff] [blame] | 1027 | void ixgbe_store_reta(struct ixgbe_adapter *adapter); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 1028 | #endif /* _IXGBE_H_ */ |