blob: e773f44b523d0db23b5c1722d412d73d8288a4bc [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050struct dsi_reg { u16 idx; };
51
52#define DSI_REG(idx) ((const struct dsi_reg) { idx })
53
54#define DSI_SZ_REGS SZ_1K
55/* DSI Protocol Engine */
56
57#define DSI_REVISION DSI_REG(0x0000)
58#define DSI_SYSCONFIG DSI_REG(0x0010)
59#define DSI_SYSSTATUS DSI_REG(0x0014)
60#define DSI_IRQSTATUS DSI_REG(0x0018)
61#define DSI_IRQENABLE DSI_REG(0x001C)
62#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053063#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020064#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
65#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
66#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
67#define DSI_CLK_CTRL DSI_REG(0x0054)
68#define DSI_TIMING1 DSI_REG(0x0058)
69#define DSI_TIMING2 DSI_REG(0x005C)
70#define DSI_VM_TIMING1 DSI_REG(0x0060)
71#define DSI_VM_TIMING2 DSI_REG(0x0064)
72#define DSI_VM_TIMING3 DSI_REG(0x0068)
73#define DSI_CLK_TIMING DSI_REG(0x006C)
74#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
75#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
76#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
77#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
78#define DSI_VM_TIMING4 DSI_REG(0x0080)
79#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
80#define DSI_VM_TIMING5 DSI_REG(0x0088)
81#define DSI_VM_TIMING6 DSI_REG(0x008C)
82#define DSI_VM_TIMING7 DSI_REG(0x0090)
83#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
84#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
85#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
88#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
89#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
90#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
91
92/* DSIPHY_SCP */
93
94#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
95#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
96#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
97#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030098#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSI_PLL_CTRL_SCP */
101
102#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
103#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
104#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
105#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
106#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
107
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530108#define REG_GET(dsidev, idx, start, end) \
109 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200110
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530111#define REG_FLD_MOD(dsidev, idx, val, start, end) \
112 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200113
114/* Global interrupts */
115#define DSI_IRQ_VC0 (1 << 0)
116#define DSI_IRQ_VC1 (1 << 1)
117#define DSI_IRQ_VC2 (1 << 2)
118#define DSI_IRQ_VC3 (1 << 3)
119#define DSI_IRQ_WAKEUP (1 << 4)
120#define DSI_IRQ_RESYNC (1 << 5)
121#define DSI_IRQ_PLL_LOCK (1 << 7)
122#define DSI_IRQ_PLL_UNLOCK (1 << 8)
123#define DSI_IRQ_PLL_RECALL (1 << 9)
124#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
125#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
126#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
127#define DSI_IRQ_TE_TRIGGER (1 << 16)
128#define DSI_IRQ_ACK_TRIGGER (1 << 17)
129#define DSI_IRQ_SYNC_LOST (1 << 18)
130#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
131#define DSI_IRQ_TA_TIMEOUT (1 << 20)
132#define DSI_IRQ_ERROR_MASK \
133 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530134 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200135#define DSI_IRQ_CHANNEL_MASK 0xf
136
137/* Virtual channel interrupts */
138#define DSI_VC_IRQ_CS (1 << 0)
139#define DSI_VC_IRQ_ECC_CORR (1 << 1)
140#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
141#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
142#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
143#define DSI_VC_IRQ_BTA (1 << 5)
144#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
145#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
146#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
147#define DSI_VC_IRQ_ERROR_MASK \
148 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
149 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
150 DSI_VC_IRQ_FIFO_TX_UDF)
151
152/* ComplexIO interrupts */
153#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
154#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
155#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200156#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
157#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200158#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
159#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
160#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200161#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
162#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200163#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
164#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
165#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
167#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
169#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
170#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
172#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300185#define DSI_CIO_IRQ_ERROR_MASK \
186 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
188 DSI_CIO_IRQ_ERRSYNCESC5 | \
189 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
190 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
191 DSI_CIO_IRQ_ERRESC5 | \
192 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
193 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
194 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200201typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
202
203#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300204#define DSI_MAX_NR_LANES 5
205
206enum dsi_lane_function {
207 DSI_LANE_UNUSED = 0,
208 DSI_LANE_CLK,
209 DSI_LANE_DATA1,
210 DSI_LANE_DATA2,
211 DSI_LANE_DATA3,
212 DSI_LANE_DATA4,
213};
214
215struct dsi_lane_config {
216 enum dsi_lane_function function;
217 u8 polarity;
218};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200219
220struct dsi_isr_data {
221 omap_dsi_isr_t isr;
222 void *arg;
223 u32 mask;
224};
225
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200226enum fifo_size {
227 DSI_FIFO_SIZE_0 = 0,
228 DSI_FIFO_SIZE_32 = 1,
229 DSI_FIFO_SIZE_64 = 2,
230 DSI_FIFO_SIZE_96 = 3,
231 DSI_FIFO_SIZE_128 = 4,
232};
233
Archit Tanejad6049142011-08-22 11:58:08 +0530234enum dsi_vc_source {
235 DSI_VC_SOURCE_L4 = 0,
236 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200237};
238
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200239struct dsi_irq_stats {
240 unsigned long last_reset;
241 unsigned irq_count;
242 unsigned dsi_irqs[32];
243 unsigned vc_irqs[4][32];
244 unsigned cio_irqs[32];
245};
246
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200247struct dsi_isr_tables {
248 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
249 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
250 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
251};
252
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530253struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000254 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200255 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300256
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200257 int module_id;
258
archit tanejaaffe3602011-02-23 08:41:03 +0000259 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261 struct clk *dss_clk;
262 struct clk *sys_clk;
263
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200264 struct dsi_clock_info current_cinfo;
265
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300266 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200267 struct regulator *vdds_dsi_reg;
268
269 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530270 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200271 struct omap_dss_device *dssdev;
272 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530273 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200274 } vc[4];
275
276 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200277 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200278
279 unsigned pll_locked;
280
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200281 spinlock_t irq_lock;
282 struct dsi_isr_tables isr_tables;
283 /* space for a copy used by the interrupt handler */
284 struct dsi_isr_tables isr_tables_copy;
285
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200286 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200287#ifdef DEBUG
288 unsigned update_bytes;
289#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200290
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200291 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300292 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200294 void (*framedone_callback)(int, void *);
295 void *framedone_data;
296
297 struct delayed_work framedone_timeout_work;
298
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299#ifdef DSI_CATCH_MISSING_TE
300 struct timer_list te_timer;
301#endif
302
303 unsigned long cache_req_pck;
304 unsigned long cache_clk_freq;
305 struct dsi_clock_info cache_cinfo;
306
307 u32 errors;
308 spinlock_t errors_lock;
309#ifdef DEBUG
310 ktime_t perf_setup_time;
311 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200312#endif
313 int debug_read;
314 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200315
316#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
317 spinlock_t irq_stats_lock;
318 struct dsi_irq_stats irq_stats;
319#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500320 /* DSI PLL Parameter Ranges */
321 unsigned long regm_max, regn_max;
322 unsigned long regm_dispc_max, regm_dsi_max;
323 unsigned long fint_min, fint_max;
324 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300325
Tomi Valkeinend9820852011-10-12 15:05:59 +0300326 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530327
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300328 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
329 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300330
331 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530332
333 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530334 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530335 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530336 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530337 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530338
339 struct omap_dss_output output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530340};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200341
Archit Taneja2e868db2011-05-12 17:26:28 +0530342struct dsi_packet_sent_handler_data {
343 struct platform_device *dsidev;
344 struct completion *completion;
345};
346
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200347#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030348static bool dsi_perf;
349module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200350#endif
351
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530352static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
353{
354 return dev_get_drvdata(&dsidev->dev);
355}
356
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530357static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
358{
Archit Taneja400e65d2012-07-04 13:48:34 +0530359 return dssdev->output->pdev;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530360}
361
362struct platform_device *dsi_get_dsidev_from_id(int module)
363{
Archit Taneja400e65d2012-07-04 13:48:34 +0530364 struct omap_dss_output *out;
365 enum omap_dss_output_id id;
366
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300367 switch (module) {
368 case 0:
369 id = OMAP_DSS_OUTPUT_DSI1;
370 break;
371 case 1:
372 id = OMAP_DSS_OUTPUT_DSI2;
373 break;
374 default:
375 return NULL;
376 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530377
378 out = omap_dss_get_output(id);
379
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300380 return out ? out->pdev : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530381}
382
383static inline void dsi_write_reg(struct platform_device *dsidev,
384 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200385{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530386 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
387
388 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200389}
390
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530391static inline u32 dsi_read_reg(struct platform_device *dsidev,
392 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200393{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530394 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
395
396 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200397}
398
Archit Taneja1ffefe72011-05-12 17:26:24 +0530399void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200400{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530401 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
402 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
403
404 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200405}
406EXPORT_SYMBOL(dsi_bus_lock);
407
Archit Taneja1ffefe72011-05-12 17:26:24 +0530408void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200409{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530410 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
411 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
412
413 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200414}
415EXPORT_SYMBOL(dsi_bus_unlock);
416
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530417static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200418{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530419 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
420
421 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200422}
423
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200424static void dsi_completion_handler(void *data, u32 mask)
425{
426 complete((struct completion *)data);
427}
428
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530429static inline int wait_for_bit_change(struct platform_device *dsidev,
430 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200431{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300432 unsigned long timeout;
433 ktime_t wait;
434 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200435
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300436 /* first busyloop to see if the bit changes right away */
437 t = 100;
438 while (t-- > 0) {
439 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
440 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200441 }
442
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300443 /* then loop for 500ms, sleeping for 1ms in between */
444 timeout = jiffies + msecs_to_jiffies(500);
445 while (time_before(jiffies, timeout)) {
446 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
447 return value;
448
449 wait = ns_to_ktime(1000 * 1000);
450 set_current_state(TASK_UNINTERRUPTIBLE);
451 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
452 }
453
454 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200455}
456
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530457u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
458{
459 switch (fmt) {
460 case OMAP_DSS_DSI_FMT_RGB888:
461 case OMAP_DSS_DSI_FMT_RGB666:
462 return 24;
463 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
464 return 18;
465 case OMAP_DSS_DSI_FMT_RGB565:
466 return 16;
467 default:
468 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300469 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530470 }
471}
472
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200473#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530474static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530476 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
477 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200478}
479
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530480static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530482 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
483 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484}
485
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530486static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200487{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530488 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489 ktime_t t, setup_time, trans_time;
490 u32 total_bytes;
491 u32 setup_us, trans_us, total_us;
492
493 if (!dsi_perf)
494 return;
495
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496 t = ktime_get();
497
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530498 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200499 setup_us = (u32)ktime_to_us(setup_time);
500 if (setup_us == 0)
501 setup_us = 1;
502
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530503 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200504 trans_us = (u32)ktime_to_us(trans_time);
505 if (trans_us == 0)
506 trans_us = 1;
507
508 total_us = setup_us + trans_us;
509
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200510 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200511
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200512 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
513 "%u bytes, %u kbytes/sec\n",
514 name,
515 setup_us,
516 trans_us,
517 total_us,
518 1000*1000 / total_us,
519 total_bytes,
520 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200521}
522#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300523static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
524{
525}
526
527static inline void dsi_perf_mark_start(struct platform_device *dsidev)
528{
529}
530
531static inline void dsi_perf_show(struct platform_device *dsidev,
532 const char *name)
533{
534}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200535#endif
536
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530537static int verbose_irq;
538
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200539static void print_irq_status(u32 status)
540{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200541 if (status == 0)
542 return;
543
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530544 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200545 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200546
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530547#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
548
549 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
550 status,
551 verbose_irq ? PIS(VC0) : "",
552 verbose_irq ? PIS(VC1) : "",
553 verbose_irq ? PIS(VC2) : "",
554 verbose_irq ? PIS(VC3) : "",
555 PIS(WAKEUP),
556 PIS(RESYNC),
557 PIS(PLL_LOCK),
558 PIS(PLL_UNLOCK),
559 PIS(PLL_RECALL),
560 PIS(COMPLEXIO_ERR),
561 PIS(HS_TX_TIMEOUT),
562 PIS(LP_RX_TIMEOUT),
563 PIS(TE_TRIGGER),
564 PIS(ACK_TRIGGER),
565 PIS(SYNC_LOST),
566 PIS(LDO_POWER_GOOD),
567 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200568#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200569}
570
571static void print_irq_status_vc(int channel, u32 status)
572{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200573 if (status == 0)
574 return;
575
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530576 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200577 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200578
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530579#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
580
581 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
582 channel,
583 status,
584 PIS(CS),
585 PIS(ECC_CORR),
586 PIS(ECC_NO_CORR),
587 verbose_irq ? PIS(PACKET_SENT) : "",
588 PIS(BTA),
589 PIS(FIFO_TX_OVF),
590 PIS(FIFO_RX_OVF),
591 PIS(FIFO_TX_UDF),
592 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200593#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200594}
595
596static void print_irq_status_cio(u32 status)
597{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200598 if (status == 0)
599 return;
600
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530601#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200602
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530603 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
604 status,
605 PIS(ERRSYNCESC1),
606 PIS(ERRSYNCESC2),
607 PIS(ERRSYNCESC3),
608 PIS(ERRESC1),
609 PIS(ERRESC2),
610 PIS(ERRESC3),
611 PIS(ERRCONTROL1),
612 PIS(ERRCONTROL2),
613 PIS(ERRCONTROL3),
614 PIS(STATEULPS1),
615 PIS(STATEULPS2),
616 PIS(STATEULPS3),
617 PIS(ERRCONTENTIONLP0_1),
618 PIS(ERRCONTENTIONLP1_1),
619 PIS(ERRCONTENTIONLP0_2),
620 PIS(ERRCONTENTIONLP1_2),
621 PIS(ERRCONTENTIONLP0_3),
622 PIS(ERRCONTENTIONLP1_3),
623 PIS(ULPSACTIVENOT_ALL0),
624 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200625#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200626}
627
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200628#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530629static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
630 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200631{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530632 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200633 int i;
634
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530635 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200636
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 dsi->irq_stats.irq_count++;
638 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200639
640 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530641 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200642
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530643 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200644
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530645 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200646}
647#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530648#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200649#endif
650
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651static int debug_irq;
652
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530653static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
654 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200655{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530656 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200657 int i;
658
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200659 if (irqstatus & DSI_IRQ_ERROR_MASK) {
660 DSSERR("DSI error, irqstatus %x\n", irqstatus);
661 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530662 spin_lock(&dsi->errors_lock);
663 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
664 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200665 } else if (debug_irq) {
666 print_irq_status(irqstatus);
667 }
668
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200669 for (i = 0; i < 4; ++i) {
670 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
671 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
672 i, vcstatus[i]);
673 print_irq_status_vc(i, vcstatus[i]);
674 } else if (debug_irq) {
675 print_irq_status_vc(i, vcstatus[i]);
676 }
677 }
678
679 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
680 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
681 print_irq_status_cio(ciostatus);
682 } else if (debug_irq) {
683 print_irq_status_cio(ciostatus);
684 }
685}
686
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200687static void dsi_call_isrs(struct dsi_isr_data *isr_array,
688 unsigned isr_array_size, u32 irqstatus)
689{
690 struct dsi_isr_data *isr_data;
691 int i;
692
693 for (i = 0; i < isr_array_size; i++) {
694 isr_data = &isr_array[i];
695 if (isr_data->isr && isr_data->mask & irqstatus)
696 isr_data->isr(isr_data->arg, irqstatus);
697 }
698}
699
700static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
701 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
702{
703 int i;
704
705 dsi_call_isrs(isr_tables->isr_table,
706 ARRAY_SIZE(isr_tables->isr_table),
707 irqstatus);
708
709 for (i = 0; i < 4; ++i) {
710 if (vcstatus[i] == 0)
711 continue;
712 dsi_call_isrs(isr_tables->isr_table_vc[i],
713 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
714 vcstatus[i]);
715 }
716
717 if (ciostatus != 0)
718 dsi_call_isrs(isr_tables->isr_table_cio,
719 ARRAY_SIZE(isr_tables->isr_table_cio),
720 ciostatus);
721}
722
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
724{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530725 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530726 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200727 u32 irqstatus, vcstatus[4], ciostatus;
728 int i;
729
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530730 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530731 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530732
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530733 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200734
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530735 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736
737 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200738 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530739 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200740 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200741 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200742
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530743 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530745 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746
747 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200748 if ((irqstatus & (1 << i)) == 0) {
749 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200750 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300751 }
752
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200754
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530755 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200756 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758 }
759
760 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530761 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200762
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530763 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200764 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530765 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200766 } else {
767 ciostatus = 0;
768 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200769
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200770#ifdef DSI_CATCH_MISSING_TE
771 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530772 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200773#endif
774
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775 /* make a copy and unlock, so that isrs can unregister
776 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530777 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
778 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200779
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530780 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200781
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530782 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200783
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530784 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200785
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530786 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200787
archit tanejaaffe3602011-02-23 08:41:03 +0000788 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200789}
790
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530791/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530792static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
793 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 unsigned isr_array_size, u32 default_mask,
795 const struct dsi_reg enable_reg,
796 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200798 struct dsi_isr_data *isr_data;
799 u32 mask;
800 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200801 int i;
802
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200803 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200804
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200805 for (i = 0; i < isr_array_size; i++) {
806 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200807
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200808 if (isr_data->isr == NULL)
809 continue;
810
811 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200812 }
813
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530814 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
817 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200818
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200819 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530820 dsi_read_reg(dsidev, enable_reg);
821 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822}
823
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530824/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530825static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530827 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200828 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200829#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200831#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530832 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
833 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200834 DSI_IRQENABLE, DSI_IRQSTATUS);
835}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200836
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530837/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530838static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200839{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530840 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
841
842 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
843 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200844 DSI_VC_IRQ_ERROR_MASK,
845 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
846}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200847
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530848/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530849static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200850{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530851 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
852
853 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
854 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200855 DSI_CIO_IRQ_ERROR_MASK,
856 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
857}
858
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530859static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200860{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862 unsigned long flags;
863 int vc;
864
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530865 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200866
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530867 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200868
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530869 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200870 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530871 _omap_dsi_set_irqs_vc(dsidev, vc);
872 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200873
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530874 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875}
876
877static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
878 struct dsi_isr_data *isr_array, unsigned isr_array_size)
879{
880 struct dsi_isr_data *isr_data;
881 int free_idx;
882 int i;
883
884 BUG_ON(isr == NULL);
885
886 /* check for duplicate entry and find a free slot */
887 free_idx = -1;
888 for (i = 0; i < isr_array_size; i++) {
889 isr_data = &isr_array[i];
890
891 if (isr_data->isr == isr && isr_data->arg == arg &&
892 isr_data->mask == mask) {
893 return -EINVAL;
894 }
895
896 if (isr_data->isr == NULL && free_idx == -1)
897 free_idx = i;
898 }
899
900 if (free_idx == -1)
901 return -EBUSY;
902
903 isr_data = &isr_array[free_idx];
904 isr_data->isr = isr;
905 isr_data->arg = arg;
906 isr_data->mask = mask;
907
908 return 0;
909}
910
911static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
912 struct dsi_isr_data *isr_array, unsigned isr_array_size)
913{
914 struct dsi_isr_data *isr_data;
915 int i;
916
917 for (i = 0; i < isr_array_size; i++) {
918 isr_data = &isr_array[i];
919 if (isr_data->isr != isr || isr_data->arg != arg ||
920 isr_data->mask != mask)
921 continue;
922
923 isr_data->isr = NULL;
924 isr_data->arg = NULL;
925 isr_data->mask = 0;
926
927 return 0;
928 }
929
930 return -EINVAL;
931}
932
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530933static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
934 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200935{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937 unsigned long flags;
938 int r;
939
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530940 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200941
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530942 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
943 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
945 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530946 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200947
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530948 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949
950 return r;
951}
952
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530953static int dsi_unregister_isr(struct platform_device *dsidev,
954 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200955{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957 unsigned long flags;
958 int r;
959
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530960 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200961
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530962 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
963 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964
965 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530966 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200967
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530968 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200969
970 return r;
971}
972
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530973static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
974 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200975{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977 unsigned long flags;
978 int r;
979
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530980 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530983 dsi->isr_tables.isr_table_vc[channel],
984 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200985
986 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530987 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200988
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530989 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200990
991 return r;
992}
993
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530994static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
995 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200996{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530997 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998 unsigned long flags;
999 int r;
1000
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301001 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301004 dsi->isr_tables.isr_table_vc[channel],
1005 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001006
1007 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301008 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001009
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301010 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011
1012 return r;
1013}
1014
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301015static int dsi_register_isr_cio(struct platform_device *dsidev,
1016 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019 unsigned long flags;
1020 int r;
1021
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301022 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301024 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1025 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026
1027 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301028 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001029
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301030 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031
1032 return r;
1033}
1034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301035static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1036 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039 unsigned long flags;
1040 int r;
1041
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301042 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301044 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1045 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046
1047 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301048 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001049
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051
1052 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001053}
1054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301055static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001056{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001058 unsigned long flags;
1059 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301060 spin_lock_irqsave(&dsi->errors_lock, flags);
1061 e = dsi->errors;
1062 dsi->errors = 0;
1063 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064 return e;
1065}
1066
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001067int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001068{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001069 int r;
1070 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1071
1072 DSSDBG("dsi_runtime_get\n");
1073
1074 r = pm_runtime_get_sync(&dsi->pdev->dev);
1075 WARN_ON(r < 0);
1076 return r < 0 ? r : 0;
1077}
1078
1079void dsi_runtime_put(struct platform_device *dsidev)
1080{
1081 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1082 int r;
1083
1084 DSSDBG("dsi_runtime_put\n");
1085
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001086 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001087 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001088}
1089
1090/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301091static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1092 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001093{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301094 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1095
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301097 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001098 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301099 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301101 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301102 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001103 DSSERR("cannot lock PLL when enabling clocks\n");
1104 }
1105}
1106
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301107static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001108{
1109 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001110 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001111
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112 /* A dummy read using the SCP interface to any DSIPHY register is
1113 * required after DSIPHY reset to complete the reset of the DSI complex
1114 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301115 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001116
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001117 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1118 b0 = 28;
1119 b1 = 27;
1120 b2 = 26;
1121 } else {
1122 b0 = 24;
1123 b1 = 25;
1124 b2 = 26;
1125 }
1126
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301127#define DSI_FLD_GET(fld, start, end)\
1128 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1129
1130 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1131 DSI_FLD_GET(PLL_STATUS, 0, 0),
1132 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1133 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1134 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1135 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1136 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1137 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1138 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1139
1140#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001141}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301143static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001144{
1145 DSSDBG("dsi_if_enable(%d)\n", enable);
1146
1147 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301148 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001149
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301150 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001151 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1152 return -EIO;
1153 }
1154
1155 return 0;
1156}
1157
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301158unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001159{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301160 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1161
1162 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001163}
1164
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301165static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301167 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1168
1169 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001170}
1171
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301172static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001173{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301174 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1175
1176 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001177}
1178
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301179static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001180{
1181 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001182 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001183
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001184 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301185 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001186 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001187 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301188 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301189 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190 }
1191
1192 return r;
1193}
1194
1195static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1196{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301197 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301198 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001199 unsigned long dsi_fclk;
1200 unsigned lp_clk_div;
1201 unsigned long lp_clk;
1202
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001203 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301205 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001206 return -EINVAL;
1207
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301208 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209
1210 lp_clk = dsi_fclk / 2 / lp_clk_div;
1211
1212 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301213 dsi->current_cinfo.lp_clk = lp_clk;
1214 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301216 /* LP_CLK_DIVISOR */
1217 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301219 /* LP_RX_SYNCHRO_ENABLE */
1220 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
1222 return 0;
1223}
1224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301225static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001226{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301227 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1228
1229 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301230 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001231}
1232
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301233static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001234{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301235 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1236
1237 WARN_ON(dsi->scp_clk_refcount == 0);
1238 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301239 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001240}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001241
1242enum dsi_pll_power_state {
1243 DSI_PLL_POWER_OFF = 0x0,
1244 DSI_PLL_POWER_ON_HSCLK = 0x1,
1245 DSI_PLL_POWER_ON_ALL = 0x2,
1246 DSI_PLL_POWER_ON_DIV = 0x3,
1247};
1248
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301249static int dsi_pll_power(struct platform_device *dsidev,
1250 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251{
1252 int t = 0;
1253
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001254 /* DSI-PLL power command 0x3 is not working */
1255 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1256 state == DSI_PLL_POWER_ON_DIV)
1257 state = DSI_PLL_POWER_ON_ALL;
1258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301259 /* PLL_PWR_CMD */
1260 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001261
1262 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301263 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001264 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001265 DSSERR("Failed to set DSI PLL power mode to %d\n",
1266 state);
1267 return -ENODEV;
1268 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001269 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270 }
1271
1272 return 0;
1273}
1274
1275/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001276static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001277 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001278{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301279 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1280
1281 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001282 return -EINVAL;
1283
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301284 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001285 return -EINVAL;
1286
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301287 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288 return -EINVAL;
1289
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301290 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 return -EINVAL;
1292
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001293 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1294 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001295
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301296 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 return -EINVAL;
1298
1299 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1300
1301 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1302 return -EINVAL;
1303
Archit Taneja1bb47832011-02-24 14:17:30 +05301304 if (cinfo->regm_dispc > 0)
1305 cinfo->dsi_pll_hsdiv_dispc_clk =
1306 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001307 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301308 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001309
Archit Taneja1bb47832011-02-24 14:17:30 +05301310 if (cinfo->regm_dsi > 0)
1311 cinfo->dsi_pll_hsdiv_dsi_clk =
1312 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301314 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315
1316 return 0;
1317}
1318
Archit Taneja6d523e72012-06-21 09:33:55 +05301319int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301320 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321 struct dispc_clock_info *dispc_cinfo)
1322{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301323 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324 struct dsi_clock_info cur, best;
1325 struct dispc_clock_info best_dispc;
1326 int min_fck_per_pck;
1327 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301328 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001330 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331
Taneja, Archit31ef8232011-03-14 23:28:22 -05001332 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301333
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301334 if (req_pck == dsi->cache_req_pck &&
1335 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301337 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301338 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1339 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001340 return 0;
1341 }
1342
1343 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1344
1345 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301346 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001347 DSSERR("Requested pixel clock not possible with the current "
1348 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1349 "the constraint off.\n");
1350 min_fck_per_pck = 0;
1351 }
1352
1353 DSSDBG("dsi_pll_calc\n");
1354
1355retry:
1356 memset(&best, 0, sizeof(best));
1357 memset(&best_dispc, 0, sizeof(best_dispc));
1358
1359 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301360 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001361
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001362 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001363 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301364 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001365 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001366
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301367 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368 continue;
1369
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001370 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301371 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001372 unsigned long a, b;
1373
1374 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001375 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001376 cur.clkin4ddr = a / b * 1000;
1377
1378 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1379 break;
1380
Archit Taneja1bb47832011-02-24 14:17:30 +05301381 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1382 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301383 for (cur.regm_dispc = 1; cur.regm_dispc <
1384 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001385 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301386 cur.dsi_pll_hsdiv_dispc_clk =
1387 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388
Tomi Valkeinenb7f1fe52012-10-12 15:21:44 +03001389 if (cur.regm_dispc > 1 &&
1390 cur.regm_dispc % 2 != 0 &&
1391 req_pck >= 1000000)
1392 continue;
1393
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001394 /* this will narrow down the search a bit,
1395 * but still give pixclocks below what was
1396 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301397 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001398 break;
1399
Archit Taneja1bb47832011-02-24 14:17:30 +05301400 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001401 continue;
1402
1403 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301404 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001405 req_pck * min_fck_per_pck)
1406 continue;
1407
1408 match = 1;
1409
Archit Taneja6d523e72012-06-21 09:33:55 +05301410 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301411 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001412 &cur_dispc);
1413
1414 if (abs(cur_dispc.pck - req_pck) <
1415 abs(best_dispc.pck - req_pck)) {
1416 best = cur;
1417 best_dispc = cur_dispc;
1418
1419 if (cur_dispc.pck == req_pck)
1420 goto found;
1421 }
1422 }
1423 }
1424 }
1425found:
1426 if (!match) {
1427 if (min_fck_per_pck) {
1428 DSSERR("Could not find suitable clock settings.\n"
1429 "Turning FCK/PCK constraint off and"
1430 "trying again.\n");
1431 min_fck_per_pck = 0;
1432 goto retry;
1433 }
1434
1435 DSSERR("Could not find suitable clock settings.\n");
1436
1437 return -EINVAL;
1438 }
1439
Archit Taneja1bb47832011-02-24 14:17:30 +05301440 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1441 best.regm_dsi = 0;
1442 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001443
1444 if (dsi_cinfo)
1445 *dsi_cinfo = best;
1446 if (dispc_cinfo)
1447 *dispc_cinfo = best_dispc;
1448
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301449 dsi->cache_req_pck = req_pck;
1450 dsi->cache_clk_freq = 0;
1451 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001452
1453 return 0;
1454}
1455
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001456static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001457 unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001458{
1459 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1460 struct dsi_clock_info cur, best;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001461
1462 DSSDBG("dsi_pll_calc_ddrfreq\n");
1463
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001464 memset(&best, 0, sizeof(best));
1465 memset(&cur, 0, sizeof(cur));
1466
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001467 cur.clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001468
1469 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1470 cur.fint = cur.clkin / cur.regn;
1471
1472 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1473 continue;
1474
1475 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1476 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1477 unsigned long a, b;
1478
1479 a = 2 * cur.regm * (cur.clkin/1000);
1480 b = cur.regn;
1481 cur.clkin4ddr = a / b * 1000;
1482
1483 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1484 break;
1485
1486 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1487 abs(best.clkin4ddr - req_clkin4ddr)) {
1488 best = cur;
1489 DSSDBG("best %ld\n", best.clkin4ddr);
1490 }
1491
1492 if (cur.clkin4ddr == req_clkin4ddr)
1493 goto found;
1494 }
1495 }
1496found:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001497 if (cinfo)
1498 *cinfo = best;
1499
1500 return 0;
1501}
1502
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001503static void dsi_pll_calc_dsi_fck(struct platform_device *dsidev,
1504 struct dsi_clock_info *cinfo)
1505{
1506 unsigned long max_dsi_fck;
1507
1508 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1509
1510 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1511 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1512}
1513
1514static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
1515 unsigned long req_pck, struct dsi_clock_info *cinfo,
1516 struct dispc_clock_info *dispc_cinfo)
1517{
1518 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1519 unsigned regm_dispc, best_regm_dispc;
1520 unsigned long dispc_clk, best_dispc_clk;
1521 int min_fck_per_pck;
1522 unsigned long max_dss_fck;
1523 struct dispc_clock_info best_dispc;
1524 bool match;
1525
1526 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1527
1528 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1529
1530 if (min_fck_per_pck &&
1531 req_pck * min_fck_per_pck > max_dss_fck) {
1532 DSSERR("Requested pixel clock not possible with the current "
1533 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1534 "the constraint off.\n");
1535 min_fck_per_pck = 0;
1536 }
1537
1538retry:
1539 best_regm_dispc = 0;
1540 best_dispc_clk = 0;
1541 memset(&best_dispc, 0, sizeof(best_dispc));
1542 match = false;
1543
1544 for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
1545 struct dispc_clock_info cur_dispc;
1546
1547 dispc_clk = cinfo->clkin4ddr / regm_dispc;
1548
1549 /* this will narrow down the search a bit,
1550 * but still give pixclocks below what was
1551 * requested */
1552 if (dispc_clk < req_pck)
1553 break;
1554
1555 if (dispc_clk > max_dss_fck)
1556 continue;
1557
1558 if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
1559 continue;
1560
1561 match = true;
1562
1563 dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);
1564
1565 if (abs(cur_dispc.pck - req_pck) <
1566 abs(best_dispc.pck - req_pck)) {
1567 best_regm_dispc = regm_dispc;
1568 best_dispc_clk = dispc_clk;
1569 best_dispc = cur_dispc;
1570
1571 if (cur_dispc.pck == req_pck)
1572 goto found;
1573 }
1574 }
1575
1576 if (!match) {
1577 if (min_fck_per_pck) {
1578 DSSERR("Could not find suitable clock settings.\n"
1579 "Turning FCK/PCK constraint off and"
1580 "trying again.\n");
1581 min_fck_per_pck = 0;
1582 goto retry;
1583 }
1584
1585 DSSERR("Could not find suitable clock settings.\n");
1586
1587 return -EINVAL;
1588 }
1589found:
1590 cinfo->regm_dispc = best_regm_dispc;
1591 cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;
1592
1593 *dispc_cinfo = best_dispc;
1594
1595 return 0;
1596}
1597
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301598int dsi_pll_set_clock_div(struct platform_device *dsidev,
1599 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001600{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301601 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001602 int r = 0;
1603 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001604 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001605 u8 regn_start, regn_end, regm_start, regm_end;
1606 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001607
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301608 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001609
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001610 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301611 dsi->current_cinfo.fint = cinfo->fint;
1612 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1613 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301614 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301615 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301616 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001617
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301618 dsi->current_cinfo.regn = cinfo->regn;
1619 dsi->current_cinfo.regm = cinfo->regm;
1620 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1621 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001622
1623 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1624
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001625 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001626
1627 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001628 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001629 cinfo->regm,
1630 cinfo->regn,
1631 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001632 cinfo->clkin4ddr);
1633
1634 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1635 cinfo->clkin4ddr / 1000 / 1000 / 2);
1636
1637 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1638
Archit Taneja1bb47832011-02-24 14:17:30 +05301639 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301640 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1641 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301642 cinfo->dsi_pll_hsdiv_dispc_clk);
1643 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301644 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1645 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301646 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001647
Taneja, Archit49641112011-03-14 23:28:23 -05001648 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1649 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1650 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1651 &regm_dispc_end);
1652 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1653 &regm_dsi_end);
1654
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301655 /* DSI_PLL_AUTOMODE = manual */
1656 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001657
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301658 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001659 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001660 /* DSI_PLL_REGN */
1661 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1662 /* DSI_PLL_REGM */
1663 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1664 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301665 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001666 regm_dispc_start, regm_dispc_end);
1667 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301668 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001669 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301670 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001671
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301672 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001673
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001674 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1675
Archit Taneja9613c022011-03-22 06:33:36 -05001676 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1677 f = cinfo->fint < 1000000 ? 0x3 :
1678 cinfo->fint < 1250000 ? 0x4 :
1679 cinfo->fint < 1500000 ? 0x5 :
1680 cinfo->fint < 1750000 ? 0x6 :
1681 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001682
1683 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1684 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1685 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1686
1687 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001688 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001689
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001690 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1691 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1692 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001693 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1694 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301695 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001696
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301697 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301699 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001700 DSSERR("dsi pll go bit not going down.\n");
1701 r = -EIO;
1702 goto err;
1703 }
1704
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301705 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001706 DSSERR("cannot lock PLL\n");
1707 r = -EIO;
1708 goto err;
1709 }
1710
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301711 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301713 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001714 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1715 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1716 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1717 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1718 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1719 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1720 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1721 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1722 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1723 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1724 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1725 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1726 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1727 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301728 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001729
1730 DSSDBG("PLL config done\n");
1731err:
1732 return r;
1733}
1734
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301735int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1736 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001737{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301738 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001739 int r = 0;
1740 enum dsi_pll_power_state pwstate;
1741
1742 DSSDBG("PLL init\n");
1743
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001744 /*
1745 * It seems that on many OMAPs we need to enable both to have a
1746 * functional HSDivider.
1747 */
1748 enable_hsclk = enable_hsdiv = true;
1749
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301750 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001751 struct regulator *vdds_dsi;
1752
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301753 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001754
1755 if (IS_ERR(vdds_dsi)) {
1756 DSSERR("can't get VDDS_DSI regulator\n");
1757 return PTR_ERR(vdds_dsi);
1758 }
1759
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301760 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001761 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001762
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301763 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001764 /*
1765 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1766 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301767 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001768
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301769 if (!dsi->vdds_dsi_enabled) {
1770 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001771 if (r)
1772 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301773 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001774 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001775
1776 /* XXX PLL does not come out of reset without this... */
1777 dispc_pck_free_enable(1);
1778
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301779 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001780 DSSERR("PLL not coming out of reset.\n");
1781 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001782 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001783 goto err1;
1784 }
1785
1786 /* XXX ... but if left on, we get problems when planes do not
1787 * fill the whole display. No idea about this */
1788 dispc_pck_free_enable(0);
1789
1790 if (enable_hsclk && enable_hsdiv)
1791 pwstate = DSI_PLL_POWER_ON_ALL;
1792 else if (enable_hsclk)
1793 pwstate = DSI_PLL_POWER_ON_HSCLK;
1794 else if (enable_hsdiv)
1795 pwstate = DSI_PLL_POWER_ON_DIV;
1796 else
1797 pwstate = DSI_PLL_POWER_OFF;
1798
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301799 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001800
1801 if (r)
1802 goto err1;
1803
1804 DSSDBG("PLL init done\n");
1805
1806 return 0;
1807err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301808 if (dsi->vdds_dsi_enabled) {
1809 regulator_disable(dsi->vdds_dsi_reg);
1810 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001811 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001812err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301813 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301814 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001815 return r;
1816}
1817
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301818void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001819{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301820 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1821
1822 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301823 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001824 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301825 WARN_ON(!dsi->vdds_dsi_enabled);
1826 regulator_disable(dsi->vdds_dsi_reg);
1827 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001828 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001829
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301830 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301831 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001832
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001833 DSSDBG("PLL uninit done\n");
1834}
1835
Archit Taneja5a8b5722011-05-12 17:26:29 +05301836static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1837 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001838{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301839 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1840 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301841 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001842 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301843
1844 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301845 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001846
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001847 if (dsi_runtime_get(dsidev))
1848 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001849
Archit Taneja5a8b5722011-05-12 17:26:29 +05301850 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001851
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001852 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001853
1854 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1855
1856 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1857 cinfo->clkin4ddr, cinfo->regm);
1858
Archit Taneja84309f12011-12-12 11:47:41 +05301859 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1860 dss_feat_get_clk_source_name(dsi_module == 0 ?
1861 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1862 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301863 cinfo->dsi_pll_hsdiv_dispc_clk,
1864 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301865 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001866 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001867
Archit Taneja84309f12011-12-12 11:47:41 +05301868 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1869 dss_feat_get_clk_source_name(dsi_module == 0 ?
1870 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1871 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301872 cinfo->dsi_pll_hsdiv_dsi_clk,
1873 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301874 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001875 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001876
Archit Taneja5a8b5722011-05-12 17:26:29 +05301877 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001878
Archit Taneja067a57e2011-03-02 11:57:25 +05301879 seq_printf(s, "dsi fclk source = %s (%s)\n",
1880 dss_get_generic_clk_source_name(dsi_clk_src),
1881 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001882
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301883 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001884
1885 seq_printf(s, "DDR_CLK\t\t%lu\n",
1886 cinfo->clkin4ddr / 4);
1887
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301888 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001889
1890 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1891
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001892 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001893}
1894
Archit Taneja5a8b5722011-05-12 17:26:29 +05301895void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001896{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301897 struct platform_device *dsidev;
1898 int i;
1899
1900 for (i = 0; i < MAX_NUM_DSI; i++) {
1901 dsidev = dsi_get_dsidev_from_id(i);
1902 if (dsidev)
1903 dsi_dump_dsidev_clocks(dsidev, s);
1904 }
1905}
1906
1907#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1908static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1909 struct seq_file *s)
1910{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301911 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001912 unsigned long flags;
1913 struct dsi_irq_stats stats;
1914
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301915 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001916
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301917 stats = dsi->irq_stats;
1918 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1919 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001920
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301921 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001922
1923 seq_printf(s, "period %u ms\n",
1924 jiffies_to_msecs(jiffies - stats.last_reset));
1925
1926 seq_printf(s, "irqs %d\n", stats.irq_count);
1927#define PIS(x) \
1928 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1929
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001930 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001931 PIS(VC0);
1932 PIS(VC1);
1933 PIS(VC2);
1934 PIS(VC3);
1935 PIS(WAKEUP);
1936 PIS(RESYNC);
1937 PIS(PLL_LOCK);
1938 PIS(PLL_UNLOCK);
1939 PIS(PLL_RECALL);
1940 PIS(COMPLEXIO_ERR);
1941 PIS(HS_TX_TIMEOUT);
1942 PIS(LP_RX_TIMEOUT);
1943 PIS(TE_TRIGGER);
1944 PIS(ACK_TRIGGER);
1945 PIS(SYNC_LOST);
1946 PIS(LDO_POWER_GOOD);
1947 PIS(TA_TIMEOUT);
1948#undef PIS
1949
1950#define PIS(x) \
1951 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1952 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1953 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1954 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1955 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1956
1957 seq_printf(s, "-- VC interrupts --\n");
1958 PIS(CS);
1959 PIS(ECC_CORR);
1960 PIS(PACKET_SENT);
1961 PIS(FIFO_TX_OVF);
1962 PIS(FIFO_RX_OVF);
1963 PIS(BTA);
1964 PIS(ECC_NO_CORR);
1965 PIS(FIFO_TX_UDF);
1966 PIS(PP_BUSY_CHANGE);
1967#undef PIS
1968
1969#define PIS(x) \
1970 seq_printf(s, "%-20s %10d\n", #x, \
1971 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1972
1973 seq_printf(s, "-- CIO interrupts --\n");
1974 PIS(ERRSYNCESC1);
1975 PIS(ERRSYNCESC2);
1976 PIS(ERRSYNCESC3);
1977 PIS(ERRESC1);
1978 PIS(ERRESC2);
1979 PIS(ERRESC3);
1980 PIS(ERRCONTROL1);
1981 PIS(ERRCONTROL2);
1982 PIS(ERRCONTROL3);
1983 PIS(STATEULPS1);
1984 PIS(STATEULPS2);
1985 PIS(STATEULPS3);
1986 PIS(ERRCONTENTIONLP0_1);
1987 PIS(ERRCONTENTIONLP1_1);
1988 PIS(ERRCONTENTIONLP0_2);
1989 PIS(ERRCONTENTIONLP1_2);
1990 PIS(ERRCONTENTIONLP0_3);
1991 PIS(ERRCONTENTIONLP1_3);
1992 PIS(ULPSACTIVENOT_ALL0);
1993 PIS(ULPSACTIVENOT_ALL1);
1994#undef PIS
1995}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001996
Archit Taneja5a8b5722011-05-12 17:26:29 +05301997static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001998{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301999 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2000
Archit Taneja5a8b5722011-05-12 17:26:29 +05302001 dsi_dump_dsidev_irqs(dsidev, s);
2002}
2003
2004static void dsi2_dump_irqs(struct seq_file *s)
2005{
2006 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2007
2008 dsi_dump_dsidev_irqs(dsidev, s);
2009}
Archit Taneja5a8b5722011-05-12 17:26:29 +05302010#endif
2011
2012static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
2013 struct seq_file *s)
2014{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302015#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002016
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002017 if (dsi_runtime_get(dsidev))
2018 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302019 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002020
2021 DUMPREG(DSI_REVISION);
2022 DUMPREG(DSI_SYSCONFIG);
2023 DUMPREG(DSI_SYSSTATUS);
2024 DUMPREG(DSI_IRQSTATUS);
2025 DUMPREG(DSI_IRQENABLE);
2026 DUMPREG(DSI_CTRL);
2027 DUMPREG(DSI_COMPLEXIO_CFG1);
2028 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
2029 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
2030 DUMPREG(DSI_CLK_CTRL);
2031 DUMPREG(DSI_TIMING1);
2032 DUMPREG(DSI_TIMING2);
2033 DUMPREG(DSI_VM_TIMING1);
2034 DUMPREG(DSI_VM_TIMING2);
2035 DUMPREG(DSI_VM_TIMING3);
2036 DUMPREG(DSI_CLK_TIMING);
2037 DUMPREG(DSI_TX_FIFO_VC_SIZE);
2038 DUMPREG(DSI_RX_FIFO_VC_SIZE);
2039 DUMPREG(DSI_COMPLEXIO_CFG2);
2040 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
2041 DUMPREG(DSI_VM_TIMING4);
2042 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
2043 DUMPREG(DSI_VM_TIMING5);
2044 DUMPREG(DSI_VM_TIMING6);
2045 DUMPREG(DSI_VM_TIMING7);
2046 DUMPREG(DSI_STOPCLK_TIMING);
2047
2048 DUMPREG(DSI_VC_CTRL(0));
2049 DUMPREG(DSI_VC_TE(0));
2050 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
2051 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
2052 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
2053 DUMPREG(DSI_VC_IRQSTATUS(0));
2054 DUMPREG(DSI_VC_IRQENABLE(0));
2055
2056 DUMPREG(DSI_VC_CTRL(1));
2057 DUMPREG(DSI_VC_TE(1));
2058 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
2059 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
2060 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
2061 DUMPREG(DSI_VC_IRQSTATUS(1));
2062 DUMPREG(DSI_VC_IRQENABLE(1));
2063
2064 DUMPREG(DSI_VC_CTRL(2));
2065 DUMPREG(DSI_VC_TE(2));
2066 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
2067 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
2068 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2069 DUMPREG(DSI_VC_IRQSTATUS(2));
2070 DUMPREG(DSI_VC_IRQENABLE(2));
2071
2072 DUMPREG(DSI_VC_CTRL(3));
2073 DUMPREG(DSI_VC_TE(3));
2074 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2075 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2076 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2077 DUMPREG(DSI_VC_IRQSTATUS(3));
2078 DUMPREG(DSI_VC_IRQENABLE(3));
2079
2080 DUMPREG(DSI_DSIPHY_CFG0);
2081 DUMPREG(DSI_DSIPHY_CFG1);
2082 DUMPREG(DSI_DSIPHY_CFG2);
2083 DUMPREG(DSI_DSIPHY_CFG5);
2084
2085 DUMPREG(DSI_PLL_CONTROL);
2086 DUMPREG(DSI_PLL_STATUS);
2087 DUMPREG(DSI_PLL_GO);
2088 DUMPREG(DSI_PLL_CONFIGURATION1);
2089 DUMPREG(DSI_PLL_CONFIGURATION2);
2090
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302091 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002092 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002093#undef DUMPREG
2094}
2095
Archit Taneja5a8b5722011-05-12 17:26:29 +05302096static void dsi1_dump_regs(struct seq_file *s)
2097{
2098 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2099
2100 dsi_dump_dsidev_regs(dsidev, s);
2101}
2102
2103static void dsi2_dump_regs(struct seq_file *s)
2104{
2105 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2106
2107 dsi_dump_dsidev_regs(dsidev, s);
2108}
2109
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002110enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002111 DSI_COMPLEXIO_POWER_OFF = 0x0,
2112 DSI_COMPLEXIO_POWER_ON = 0x1,
2113 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2114};
2115
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302116static int dsi_cio_power(struct platform_device *dsidev,
2117 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002118{
2119 int t = 0;
2120
2121 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302122 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002123
2124 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302125 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2126 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002127 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002128 DSSERR("failed to set complexio power state to "
2129 "%d\n", state);
2130 return -ENODEV;
2131 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002132 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002133 }
2134
2135 return 0;
2136}
2137
Archit Taneja0c656222011-05-16 15:17:09 +05302138static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2139{
2140 int val;
2141
2142 /* line buffer on OMAP3 is 1024 x 24bits */
2143 /* XXX: for some reason using full buffer size causes
2144 * considerable TX slowdown with update sizes that fill the
2145 * whole buffer */
2146 if (!dss_has_feature(FEAT_DSI_GNQ))
2147 return 1023 * 3;
2148
2149 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2150
2151 switch (val) {
2152 case 1:
2153 return 512 * 3; /* 512x24 bits */
2154 case 2:
2155 return 682 * 3; /* 682x24 bits */
2156 case 3:
2157 return 853 * 3; /* 853x24 bits */
2158 case 4:
2159 return 1024 * 3; /* 1024x24 bits */
2160 case 5:
2161 return 1194 * 3; /* 1194x24 bits */
2162 case 6:
2163 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002164 case 7:
2165 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302166 default:
2167 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002168 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302169 }
2170}
2171
Archit Taneja9e7e9372012-08-14 12:29:22 +05302172static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002173{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002174 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2175 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2176 static const enum dsi_lane_function functions[] = {
2177 DSI_LANE_CLK,
2178 DSI_LANE_DATA1,
2179 DSI_LANE_DATA2,
2180 DSI_LANE_DATA3,
2181 DSI_LANE_DATA4,
2182 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002183 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002184 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002185
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302186 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302187
Tomi Valkeinen48368392011-10-13 11:22:39 +03002188 for (i = 0; i < dsi->num_lanes_used; ++i) {
2189 unsigned offset = offsets[i];
2190 unsigned polarity, lane_number;
2191 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302192
Tomi Valkeinen48368392011-10-13 11:22:39 +03002193 for (t = 0; t < dsi->num_lanes_supported; ++t)
2194 if (dsi->lanes[t].function == functions[i])
2195 break;
2196
2197 if (t == dsi->num_lanes_supported)
2198 return -EINVAL;
2199
2200 lane_number = t;
2201 polarity = dsi->lanes[t].polarity;
2202
2203 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2204 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302205 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002206
2207 /* clear the unused lanes */
2208 for (; i < dsi->num_lanes_supported; ++i) {
2209 unsigned offset = offsets[i];
2210
2211 r = FLD_MOD(r, 0, offset + 2, offset);
2212 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2213 }
2214
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302215 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002216
Tomi Valkeinen48368392011-10-13 11:22:39 +03002217 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002218}
2219
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302220static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002221{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302222 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2223
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002224 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302225 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002226 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2227}
2228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302229static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002230{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302231 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2232
2233 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002234 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2235}
2236
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302237static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002238{
2239 u32 r;
2240 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2241 u32 tlpx_half, tclk_trail, tclk_zero;
2242 u32 tclk_prepare;
2243
2244 /* calculate timings */
2245
2246 /* 1 * DDR_CLK = 2 * UI */
2247
2248 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302249 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002250
2251 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302252 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002253
2254 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302255 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002256
2257 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302258 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002259
2260 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302261 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002262
2263 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302264 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002265
2266 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302267 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002268
2269 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302270 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002271
2272 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302273 ths_prepare, ddr2ns(dsidev, ths_prepare),
2274 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002275 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302276 ths_trail, ddr2ns(dsidev, ths_trail),
2277 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002278
2279 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2280 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302281 tlpx_half, ddr2ns(dsidev, tlpx_half),
2282 tclk_trail, ddr2ns(dsidev, tclk_trail),
2283 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002284 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302285 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002286
2287 /* program timings */
2288
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302289 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002290 r = FLD_MOD(r, ths_prepare, 31, 24);
2291 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2292 r = FLD_MOD(r, ths_trail, 15, 8);
2293 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302294 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002295
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302296 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002297 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002298 r = FLD_MOD(r, tclk_trail, 15, 8);
2299 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002300
2301 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2302 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2303 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2304 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2305 }
2306
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302307 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002308
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302309 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002310 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302311 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002312}
2313
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002314/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302315static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002316 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002317{
Archit Taneja75d72472011-05-16 15:17:08 +05302318 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002319 int i;
2320 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002321 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002322
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002323 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002324
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002325 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2326 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002327
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002328 if (mask_p & (1 << i))
2329 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002330
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002331 if (mask_n & (1 << i))
2332 l |= 1 << (i * 2 + (p ? 1 : 0));
2333 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002334
2335 /*
2336 * Bits in REGLPTXSCPDAT4TO0DXDY:
2337 * 17: DY0 18: DX0
2338 * 19: DY1 20: DX1
2339 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302340 * 23: DY3 24: DX3
2341 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002342 */
2343
2344 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302345
2346 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302347 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002348
2349 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302350
2351 /* ENLPTXSCPDAT */
2352 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002353}
2354
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302355static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002356{
2357 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302358 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002359 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302360 /* REGLPTXSCPDAT4TO0DXDY */
2361 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002362}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002363
Archit Taneja9e7e9372012-08-14 12:29:22 +05302364static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002365{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002366 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2367 int t, i;
2368 bool in_use[DSI_MAX_NR_LANES];
2369 static const u8 offsets_old[] = { 28, 27, 26 };
2370 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2371 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002372
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002373 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2374 offsets = offsets_old;
2375 else
2376 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002377
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002378 for (i = 0; i < dsi->num_lanes_supported; ++i)
2379 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002380
2381 t = 100000;
2382 while (true) {
2383 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002384 int ok;
2385
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302386 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002387
2388 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002389 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2390 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002391 ok++;
2392 }
2393
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002394 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002395 break;
2396
2397 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002398 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2399 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002400 continue;
2401
2402 DSSERR("CIO TXCLKESC%d domain not coming " \
2403 "out of reset\n", i);
2404 }
2405 return -EIO;
2406 }
2407 }
2408
2409 return 0;
2410}
2411
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002412/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302413static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002414{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002415 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2416 unsigned mask = 0;
2417 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002418
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002419 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2420 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2421 mask |= 1 << i;
2422 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002423
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002424 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002425}
2426
Archit Taneja9e7e9372012-08-14 12:29:22 +05302427static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002428{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302429 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002430 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002431 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002432
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302433 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002434
Archit Taneja9e7e9372012-08-14 12:29:22 +05302435 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002436 if (r)
2437 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002438
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302439 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002440
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002441 /* A dummy read using the SCP interface to any DSIPHY register is
2442 * required after DSIPHY reset to complete the reset of the DSI complex
2443 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302444 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002445
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302446 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002447 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2448 r = -EIO;
2449 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002450 }
2451
Archit Taneja9e7e9372012-08-14 12:29:22 +05302452 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002453 if (r)
2454 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002455
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002456 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302457 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002458 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2459 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2460 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2461 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002463
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302464 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002465 unsigned mask_p;
2466 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302467
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002468 DSSDBG("manual ulps exit\n");
2469
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002470 /* ULPS is exited by Mark-1 state for 1ms, followed by
2471 * stop state. DSS HW cannot do this via the normal
2472 * ULPS exit sequence, as after reset the DSS HW thinks
2473 * that we are not in ULPS mode, and refuses to send the
2474 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002475 * manually by setting positive lines high and negative lines
2476 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002477 */
2478
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002479 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302480
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002481 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2482 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2483 continue;
2484 mask_p |= 1 << i;
2485 }
Archit Taneja75d72472011-05-16 15:17:08 +05302486
Archit Taneja9e7e9372012-08-14 12:29:22 +05302487 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002488 }
2489
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302490 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002491 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002492 goto err_cio_pwr;
2493
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302494 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002495 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2496 r = -ENODEV;
2497 goto err_cio_pwr_dom;
2498 }
2499
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302500 dsi_if_enable(dsidev, true);
2501 dsi_if_enable(dsidev, false);
2502 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002503
Archit Taneja9e7e9372012-08-14 12:29:22 +05302504 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002505 if (r)
2506 goto err_tx_clk_esc_rst;
2507
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302508 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002509 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2510 ktime_t wait = ns_to_ktime(1000 * 1000);
2511 set_current_state(TASK_UNINTERRUPTIBLE);
2512 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2513
2514 /* Disable the override. The lanes should be set to Mark-11
2515 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302516 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002517 }
2518
2519 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302520 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002521
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302522 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002523
Archit Tanejadca2b152012-08-16 18:02:00 +05302524 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302525 /* DDR_CLK_ALWAYS_ON */
2526 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302527 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302528 }
2529
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302530 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002531
2532 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002533
2534 return 0;
2535
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002536err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302537 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002538err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302539 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002540err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302541 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302542 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002543err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302544 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302545 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002546 return r;
2547}
2548
Archit Taneja9e7e9372012-08-14 12:29:22 +05302549static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002550{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002551 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302552
Archit Taneja8af6ff02011-09-05 16:48:27 +05302553 /* DDR_CLK_ALWAYS_ON */
2554 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2555
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302556 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2557 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302558 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002559}
2560
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302561static void dsi_config_tx_fifo(struct platform_device *dsidev,
2562 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002563 enum fifo_size size3, enum fifo_size size4)
2564{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302565 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002566 u32 r = 0;
2567 int add = 0;
2568 int i;
2569
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302570 dsi->vc[0].fifo_size = size1;
2571 dsi->vc[1].fifo_size = size2;
2572 dsi->vc[2].fifo_size = size3;
2573 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002574
2575 for (i = 0; i < 4; i++) {
2576 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302577 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002578
2579 if (add + size > 4) {
2580 DSSERR("Illegal FIFO configuration\n");
2581 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002582 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002583 }
2584
2585 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2586 r |= v << (8 * i);
2587 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2588 add += size;
2589 }
2590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302591 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002592}
2593
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302594static void dsi_config_rx_fifo(struct platform_device *dsidev,
2595 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002596 enum fifo_size size3, enum fifo_size size4)
2597{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302598 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002599 u32 r = 0;
2600 int add = 0;
2601 int i;
2602
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302603 dsi->vc[0].fifo_size = size1;
2604 dsi->vc[1].fifo_size = size2;
2605 dsi->vc[2].fifo_size = size3;
2606 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002607
2608 for (i = 0; i < 4; i++) {
2609 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302610 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002611
2612 if (add + size > 4) {
2613 DSSERR("Illegal FIFO configuration\n");
2614 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002615 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002616 }
2617
2618 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2619 r |= v << (8 * i);
2620 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2621 add += size;
2622 }
2623
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302624 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002625}
2626
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302627static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002628{
2629 u32 r;
2630
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302631 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002632 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302633 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002634
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302635 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002636 DSSERR("TX_STOP bit not going down\n");
2637 return -EIO;
2638 }
2639
2640 return 0;
2641}
2642
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302643static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002644{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002646}
2647
2648static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2649{
Archit Taneja2e868db2011-05-12 17:26:28 +05302650 struct dsi_packet_sent_handler_data *vp_data =
2651 (struct dsi_packet_sent_handler_data *) data;
2652 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302653 const int channel = dsi->update_channel;
2654 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002655
Archit Taneja2e868db2011-05-12 17:26:28 +05302656 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2657 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002658}
2659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302660static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002661{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302662 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302663 DECLARE_COMPLETION_ONSTACK(completion);
2664 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002665 int r = 0;
2666 u8 bit;
2667
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302668 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002669
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302670 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302671 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002672 if (r)
2673 goto err0;
2674
2675 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302676 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002677 if (wait_for_completion_timeout(&completion,
2678 msecs_to_jiffies(10)) == 0) {
2679 DSSERR("Failed to complete previous frame transfer\n");
2680 r = -EIO;
2681 goto err1;
2682 }
2683 }
2684
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302685 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302686 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002687
2688 return 0;
2689err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302690 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302691 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002692err0:
2693 return r;
2694}
2695
2696static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2697{
Archit Taneja2e868db2011-05-12 17:26:28 +05302698 struct dsi_packet_sent_handler_data *l4_data =
2699 (struct dsi_packet_sent_handler_data *) data;
2700 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302701 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002702
Archit Taneja2e868db2011-05-12 17:26:28 +05302703 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2704 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002705}
2706
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302707static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002708{
Archit Taneja2e868db2011-05-12 17:26:28 +05302709 DECLARE_COMPLETION_ONSTACK(completion);
2710 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002711 int r = 0;
2712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302713 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302714 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002715 if (r)
2716 goto err0;
2717
2718 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302719 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002720 if (wait_for_completion_timeout(&completion,
2721 msecs_to_jiffies(10)) == 0) {
2722 DSSERR("Failed to complete previous l4 transfer\n");
2723 r = -EIO;
2724 goto err1;
2725 }
2726 }
2727
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302728 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302729 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002730
2731 return 0;
2732err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302733 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302734 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002735err0:
2736 return r;
2737}
2738
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302739static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002740{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302741 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2742
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302743 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002744
2745 WARN_ON(in_interrupt());
2746
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302747 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002748 return 0;
2749
Archit Tanejad6049142011-08-22 11:58:08 +05302750 switch (dsi->vc[channel].source) {
2751 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302752 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302753 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302754 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002755 default:
2756 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002757 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002758 }
2759}
2760
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302761static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2762 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002763{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002764 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2765 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002766
2767 enable = enable ? 1 : 0;
2768
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302769 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002770
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302771 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2772 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2774 return -EIO;
2775 }
2776
2777 return 0;
2778}
2779
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302780static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002781{
2782 u32 r;
2783
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302784 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302786 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787
2788 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2789 DSSERR("VC(%d) busy when trying to configure it!\n",
2790 channel);
2791
2792 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2793 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2794 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2795 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2796 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2797 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2798 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002799 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2800 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801
2802 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2803 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2804
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302805 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002806}
2807
Archit Tanejad6049142011-08-22 11:58:08 +05302808static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2809 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002810{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302811 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2812
Archit Tanejad6049142011-08-22 11:58:08 +05302813 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002814 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002815
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302816 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002817
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302818 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002819
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302820 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002821
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002822 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302823 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002824 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002825 return -EIO;
2826 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002827
Archit Tanejad6049142011-08-22 11:58:08 +05302828 /* SOURCE, 0 = L4, 1 = video port */
2829 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002830
Archit Taneja9613c022011-03-22 06:33:36 -05002831 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302832 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2833 bool enable = source == DSI_VC_SOURCE_VP;
2834 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2835 }
Archit Taneja9613c022011-03-22 06:33:36 -05002836
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302837 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002838
Archit Tanejad6049142011-08-22 11:58:08 +05302839 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002840
2841 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002842}
2843
Archit Taneja1ffefe72011-05-12 17:26:24 +05302844void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2845 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302847 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302848 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302849
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002850 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302852 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002853
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302854 dsi_vc_enable(dsidev, channel, 0);
2855 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002856
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302857 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002858
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302859 dsi_vc_enable(dsidev, channel, 1);
2860 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302862 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302863
2864 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302865 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302866 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002868EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302870static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302874 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002875 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2876 (val >> 0) & 0xff,
2877 (val >> 8) & 0xff,
2878 (val >> 16) & 0xff,
2879 (val >> 24) & 0xff);
2880 }
2881}
2882
2883static void dsi_show_rx_ack_with_err(u16 err)
2884{
2885 DSSERR("\tACK with ERROR (%#x):\n", err);
2886 if (err & (1 << 0))
2887 DSSERR("\t\tSoT Error\n");
2888 if (err & (1 << 1))
2889 DSSERR("\t\tSoT Sync Error\n");
2890 if (err & (1 << 2))
2891 DSSERR("\t\tEoT Sync Error\n");
2892 if (err & (1 << 3))
2893 DSSERR("\t\tEscape Mode Entry Command Error\n");
2894 if (err & (1 << 4))
2895 DSSERR("\t\tLP Transmit Sync Error\n");
2896 if (err & (1 << 5))
2897 DSSERR("\t\tHS Receive Timeout Error\n");
2898 if (err & (1 << 6))
2899 DSSERR("\t\tFalse Control Error\n");
2900 if (err & (1 << 7))
2901 DSSERR("\t\t(reserved7)\n");
2902 if (err & (1 << 8))
2903 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2904 if (err & (1 << 9))
2905 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2906 if (err & (1 << 10))
2907 DSSERR("\t\tChecksum Error\n");
2908 if (err & (1 << 11))
2909 DSSERR("\t\tData type not recognized\n");
2910 if (err & (1 << 12))
2911 DSSERR("\t\tInvalid VC ID\n");
2912 if (err & (1 << 13))
2913 DSSERR("\t\tInvalid Transmission Length\n");
2914 if (err & (1 << 14))
2915 DSSERR("\t\t(reserved14)\n");
2916 if (err & (1 << 15))
2917 DSSERR("\t\tDSI Protocol Violation\n");
2918}
2919
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302920static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2921 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002922{
2923 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302924 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002925 u32 val;
2926 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302927 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002928 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302930 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002931 u16 err = FLD_GET(val, 23, 8);
2932 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302933 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002934 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002935 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302936 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002937 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002938 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302939 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002940 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002941 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302942 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002943 } else {
2944 DSSERR("\tunknown datatype 0x%02x\n", dt);
2945 }
2946 }
2947 return 0;
2948}
2949
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302950static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002951{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302952 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2953
2954 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002955 DSSDBG("dsi_vc_send_bta %d\n", channel);
2956
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302957 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302959 /* RX_FIFO_NOT_EMPTY */
2960 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302962 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002963 }
2964
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302965 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002967 /* flush posted write */
2968 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2969
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002970 return 0;
2971}
2972
Archit Taneja1ffefe72011-05-12 17:26:24 +05302973int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002974{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302975 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002976 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002977 int r = 0;
2978 u32 err;
2979
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302980 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002981 &completion, DSI_VC_IRQ_BTA);
2982 if (r)
2983 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302985 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002986 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002988 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302990 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002991 if (r)
2992 goto err2;
2993
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002994 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002995 msecs_to_jiffies(500)) == 0) {
2996 DSSERR("Failed to receive BTA\n");
2997 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002998 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002999 }
3000
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303001 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003002 if (err) {
3003 DSSERR("Error while sending BTA: %x\n", err);
3004 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003005 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003006 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003007err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303008 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003009 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003010err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303011 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003012 &completion, DSI_VC_IRQ_BTA);
3013err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003014 return r;
3015}
3016EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3017
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303018static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3019 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003020{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303021 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003022 u32 val;
3023 u8 data_id;
3024
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303025 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003026
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303027 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003028
3029 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3030 FLD_VAL(ecc, 31, 24);
3031
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303032 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003033}
3034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303035static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3036 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037{
3038 u32 val;
3039
3040 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3041
3042/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3043 b1, b2, b3, b4, val); */
3044
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303045 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003046}
3047
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303048static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3049 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003050{
3051 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303052 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003053 int i;
3054 u8 *p;
3055 int r = 0;
3056 u8 b1, b2, b3, b4;
3057
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303058 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003059 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3060
3061 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303062 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003063 DSSERR("unable to send long packet: packet too long.\n");
3064 return -EINVAL;
3065 }
3066
Archit Tanejad6049142011-08-22 11:58:08 +05303067 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003068
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303069 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003070
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071 p = data;
3072 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303073 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003074 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075
3076 b1 = *p++;
3077 b2 = *p++;
3078 b3 = *p++;
3079 b4 = *p++;
3080
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303081 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003082 }
3083
3084 i = len % 4;
3085 if (i) {
3086 b1 = 0; b2 = 0; b3 = 0;
3087
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303088 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003089 DSSDBG("\tsending remainder bytes %d\n", i);
3090
3091 switch (i) {
3092 case 3:
3093 b1 = *p++;
3094 b2 = *p++;
3095 b3 = *p++;
3096 break;
3097 case 2:
3098 b1 = *p++;
3099 b2 = *p++;
3100 break;
3101 case 1:
3102 b1 = *p++;
3103 break;
3104 }
3105
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303106 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107 }
3108
3109 return r;
3110}
3111
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303112static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3113 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003114{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303115 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003116 u32 r;
3117 u8 data_id;
3118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303119 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003120
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303121 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003122 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3123 channel,
3124 data_type, data & 0xff, (data >> 8) & 0xff);
3125
Archit Tanejad6049142011-08-22 11:58:08 +05303126 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003127
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303128 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003129 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3130 return -EINVAL;
3131 }
3132
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303133 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003134
3135 r = (data_id << 0) | (data << 8) | (ecc << 24);
3136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303137 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003138
3139 return 0;
3140}
3141
Archit Taneja1ffefe72011-05-12 17:26:24 +05303142int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003143{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303144 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303145
Archit Taneja18b7d092011-09-05 17:01:08 +05303146 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3147 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003148}
3149EXPORT_SYMBOL(dsi_vc_send_null);
3150
Archit Taneja9e7e9372012-08-14 12:29:22 +05303151static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303152 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003153{
3154 int r;
3155
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303156 if (len == 0) {
3157 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303158 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303159 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3160 } else if (len == 1) {
3161 r = dsi_vc_send_short(dsidev, channel,
3162 type == DSS_DSI_CONTENT_GENERIC ?
3163 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303164 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003165 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303166 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303167 type == DSS_DSI_CONTENT_GENERIC ?
3168 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303169 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003170 data[0] | (data[1] << 8), 0);
3171 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303172 r = dsi_vc_send_long(dsidev, channel,
3173 type == DSS_DSI_CONTENT_GENERIC ?
3174 MIPI_DSI_GENERIC_LONG_WRITE :
3175 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003176 }
3177
3178 return r;
3179}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303180
3181int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3182 u8 *data, int len)
3183{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303184 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3185
3186 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303187 DSS_DSI_CONTENT_DCS);
3188}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003189EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3190
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303191int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3192 u8 *data, int len)
3193{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303194 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3195
3196 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303197 DSS_DSI_CONTENT_GENERIC);
3198}
3199EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3200
3201static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3202 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003203{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303204 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003205 int r;
3206
Archit Taneja9e7e9372012-08-14 12:29:22 +05303207 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003208 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003209 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003210
Archit Taneja1ffefe72011-05-12 17:26:24 +05303211 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003212 if (r)
3213 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003214
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303215 /* RX_FIFO_NOT_EMPTY */
3216 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003217 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303218 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003219 r = -EIO;
3220 goto err;
3221 }
3222
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003223 return 0;
3224err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303225 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003226 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003227 return r;
3228}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303229
3230int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3231 int len)
3232{
3233 return dsi_vc_write_common(dssdev, channel, data, len,
3234 DSS_DSI_CONTENT_DCS);
3235}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003236EXPORT_SYMBOL(dsi_vc_dcs_write);
3237
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303238int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3239 int len)
3240{
3241 return dsi_vc_write_common(dssdev, channel, data, len,
3242 DSS_DSI_CONTENT_GENERIC);
3243}
3244EXPORT_SYMBOL(dsi_vc_generic_write);
3245
Archit Taneja1ffefe72011-05-12 17:26:24 +05303246int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003247{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303248 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003249}
3250EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3251
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303252int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3253{
3254 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3255}
3256EXPORT_SYMBOL(dsi_vc_generic_write_0);
3257
Archit Taneja1ffefe72011-05-12 17:26:24 +05303258int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3259 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003260{
3261 u8 buf[2];
3262 buf[0] = dcs_cmd;
3263 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303264 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003265}
3266EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3267
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303268int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3269 u8 param)
3270{
3271 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3272}
3273EXPORT_SYMBOL(dsi_vc_generic_write_1);
3274
3275int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3276 u8 param1, u8 param2)
3277{
3278 u8 buf[2];
3279 buf[0] = param1;
3280 buf[1] = param2;
3281 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3282}
3283EXPORT_SYMBOL(dsi_vc_generic_write_2);
3284
Archit Taneja9e7e9372012-08-14 12:29:22 +05303285static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303286 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003287{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303288 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303289 int r;
3290
3291 if (dsi->debug_read)
3292 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3293 channel, dcs_cmd);
3294
3295 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3296 if (r) {
3297 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3298 " failed\n", channel, dcs_cmd);
3299 return r;
3300 }
3301
3302 return 0;
3303}
3304
Archit Taneja9e7e9372012-08-14 12:29:22 +05303305static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303306 int channel, u8 *reqdata, int reqlen)
3307{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303308 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3309 u16 data;
3310 u8 data_type;
3311 int r;
3312
3313 if (dsi->debug_read)
3314 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3315 channel, reqlen);
3316
3317 if (reqlen == 0) {
3318 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3319 data = 0;
3320 } else if (reqlen == 1) {
3321 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3322 data = reqdata[0];
3323 } else if (reqlen == 2) {
3324 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3325 data = reqdata[0] | (reqdata[1] << 8);
3326 } else {
3327 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003328 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303329 }
3330
3331 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3332 if (r) {
3333 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3334 " failed\n", channel, reqlen);
3335 return r;
3336 }
3337
3338 return 0;
3339}
3340
3341static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3342 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303343{
3344 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003345 u32 val;
3346 u8 dt;
3347 int r;
3348
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003349 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303350 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003351 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003352 r = -EIO;
3353 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003354 }
3355
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303356 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303357 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003358 DSSDBG("\theader: %08x\n", val);
3359 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303360 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003361 u16 err = FLD_GET(val, 23, 8);
3362 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003363 r = -EIO;
3364 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003365
Archit Tanejab3b89c02011-08-30 16:07:39 +05303366 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3367 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3368 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003369 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303370 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303371 DSSDBG("\t%s short response, 1 byte: %02x\n",
3372 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3373 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003374
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003375 if (buflen < 1) {
3376 r = -EIO;
3377 goto err;
3378 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003379
3380 buf[0] = data;
3381
3382 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303383 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3384 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3385 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003386 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303387 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303388 DSSDBG("\t%s short response, 2 byte: %04x\n",
3389 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3390 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003391
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003392 if (buflen < 2) {
3393 r = -EIO;
3394 goto err;
3395 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003396
3397 buf[0] = data & 0xff;
3398 buf[1] = (data >> 8) & 0xff;
3399
3400 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303401 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3402 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3403 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003404 int w;
3405 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303406 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303407 DSSDBG("\t%s long response, len %d\n",
3408 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3409 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003410
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003411 if (len > buflen) {
3412 r = -EIO;
3413 goto err;
3414 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003415
3416 /* two byte checksum ends the packet, not included in len */
3417 for (w = 0; w < len + 2;) {
3418 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303419 val = dsi_read_reg(dsidev,
3420 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303421 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003422 DSSDBG("\t\t%02x %02x %02x %02x\n",
3423 (val >> 0) & 0xff,
3424 (val >> 8) & 0xff,
3425 (val >> 16) & 0xff,
3426 (val >> 24) & 0xff);
3427
3428 for (b = 0; b < 4; ++b) {
3429 if (w < len)
3430 buf[w] = (val >> (b * 8)) & 0xff;
3431 /* we discard the 2 byte checksum */
3432 ++w;
3433 }
3434 }
3435
3436 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003437 } else {
3438 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003439 r = -EIO;
3440 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003441 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003442
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003443err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303444 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3445 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003446
Archit Tanejab8509752011-08-30 15:48:23 +05303447 return r;
3448}
3449
3450int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3451 u8 *buf, int buflen)
3452{
3453 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3454 int r;
3455
Archit Taneja9e7e9372012-08-14 12:29:22 +05303456 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303457 if (r)
3458 goto err;
3459
3460 r = dsi_vc_send_bta_sync(dssdev, channel);
3461 if (r)
3462 goto err;
3463
Archit Tanejab3b89c02011-08-30 16:07:39 +05303464 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3465 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303466 if (r < 0)
3467 goto err;
3468
3469 if (r != buflen) {
3470 r = -EIO;
3471 goto err;
3472 }
3473
3474 return 0;
3475err:
3476 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3477 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003478}
3479EXPORT_SYMBOL(dsi_vc_dcs_read);
3480
Archit Tanejab3b89c02011-08-30 16:07:39 +05303481static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3482 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3483{
3484 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3485 int r;
3486
Archit Taneja9e7e9372012-08-14 12:29:22 +05303487 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303488 if (r)
3489 return r;
3490
3491 r = dsi_vc_send_bta_sync(dssdev, channel);
3492 if (r)
3493 return r;
3494
3495 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3496 DSS_DSI_CONTENT_GENERIC);
3497 if (r < 0)
3498 return r;
3499
3500 if (r != buflen) {
3501 r = -EIO;
3502 return r;
3503 }
3504
3505 return 0;
3506}
3507
3508int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3509 int buflen)
3510{
3511 int r;
3512
3513 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3514 if (r) {
3515 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3516 return r;
3517 }
3518
3519 return 0;
3520}
3521EXPORT_SYMBOL(dsi_vc_generic_read_0);
3522
3523int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3524 u8 *buf, int buflen)
3525{
3526 int r;
3527
3528 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3529 if (r) {
3530 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3531 return r;
3532 }
3533
3534 return 0;
3535}
3536EXPORT_SYMBOL(dsi_vc_generic_read_1);
3537
3538int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3539 u8 param1, u8 param2, u8 *buf, int buflen)
3540{
3541 int r;
3542 u8 reqdata[2];
3543
3544 reqdata[0] = param1;
3545 reqdata[1] = param2;
3546
3547 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3548 if (r) {
3549 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3550 return r;
3551 }
3552
3553 return 0;
3554}
3555EXPORT_SYMBOL(dsi_vc_generic_read_2);
3556
Archit Taneja1ffefe72011-05-12 17:26:24 +05303557int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3558 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003559{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303560 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3561
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303562 return dsi_vc_send_short(dsidev, channel,
3563 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003564}
3565EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3566
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303567static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003568{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303569 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003570 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003571 int r, i;
3572 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003573
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303574 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003575
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303576 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003577
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303578 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003579
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303580 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003581 return 0;
3582
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003583 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303584 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003585 dsi_if_enable(dsidev, 0);
3586 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3587 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003588 }
3589
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303590 dsi_sync_vc(dsidev, 0);
3591 dsi_sync_vc(dsidev, 1);
3592 dsi_sync_vc(dsidev, 2);
3593 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003594
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303595 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003596
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303597 dsi_vc_enable(dsidev, 0, false);
3598 dsi_vc_enable(dsidev, 1, false);
3599 dsi_vc_enable(dsidev, 2, false);
3600 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303602 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003603 DSSERR("HS busy when enabling ULPS\n");
3604 return -EIO;
3605 }
3606
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303607 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003608 DSSERR("LP busy when enabling ULPS\n");
3609 return -EIO;
3610 }
3611
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303612 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003613 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3614 if (r)
3615 return r;
3616
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003617 mask = 0;
3618
3619 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3620 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3621 continue;
3622 mask |= 1 << i;
3623 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003624 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3625 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003626 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003627
Tomi Valkeinena702c852011-10-12 10:10:21 +03003628 /* flush posted write and wait for SCP interface to finish the write */
3629 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003630
3631 if (wait_for_completion_timeout(&completion,
3632 msecs_to_jiffies(1000)) == 0) {
3633 DSSERR("ULPS enable timeout\n");
3634 r = -EIO;
3635 goto err;
3636 }
3637
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303638 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003639 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3640
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003641 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003642 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003643
Tomi Valkeinena702c852011-10-12 10:10:21 +03003644 /* flush posted write and wait for SCP interface to finish the write */
3645 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003646
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303647 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003648
3649 dsi_if_enable(dsidev, false);
3650
3651 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303652
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003653 return 0;
3654
3655err:
3656 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303657 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3658 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003659}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003660
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003661static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3662 unsigned ticks, bool x4, bool x16)
3663{
3664 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003665 unsigned long total_ticks;
3666 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303667
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003668 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303669
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003670 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003671 fck = dsi_fclk_rate(dsidev);
3672
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003673 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303674 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003675 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003676 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3677 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3678 dsi_write_reg(dsidev, DSI_TIMING2, r);
3679
3680 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3681
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003682 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3683 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303684 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3685 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003686}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003687
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003688static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3689 bool x8, bool x16)
3690{
3691 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003692 unsigned long total_ticks;
3693 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303694
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003695 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303696
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003697 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003698 fck = dsi_fclk_rate(dsidev);
3699
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003700 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303701 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003702 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003703 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3704 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3705 dsi_write_reg(dsidev, DSI_TIMING1, r);
3706
3707 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3708
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003709 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3710 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303711 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3712 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003713}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003714
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003715static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3716 unsigned ticks, bool x4, bool x16)
3717{
3718 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003719 unsigned long total_ticks;
3720 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303721
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003722 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303723
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003724 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003725 fck = dsi_fclk_rate(dsidev);
3726
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003727 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303728 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003729 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003730 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3731 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3732 dsi_write_reg(dsidev, DSI_TIMING1, r);
3733
3734 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3735
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003736 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3737 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303738 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3739 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003740}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003741
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003742static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3743 unsigned ticks, bool x4, bool x16)
3744{
3745 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003746 unsigned long total_ticks;
3747 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303748
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003749 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303750
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003751 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003752 fck = dsi_get_txbyteclkhs(dsidev);
3753
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003754 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303755 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003756 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003757 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3758 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3759 dsi_write_reg(dsidev, DSI_TIMING2, r);
3760
3761 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3762
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003763 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3764 total_ticks,
3765 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303766 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003767}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303768
Archit Taneja9e7e9372012-08-14 12:29:22 +05303769static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303770{
Archit Tanejadca2b152012-08-16 18:02:00 +05303771 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303772 int num_line_buffers;
3773
Archit Tanejadca2b152012-08-16 18:02:00 +05303774 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303775 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303776 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303777 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303778 /*
3779 * Don't use line buffers if width is greater than the video
3780 * port's line buffer size
3781 */
3782 if (line_buf_size <= timings->x_res * bpp / 8)
3783 num_line_buffers = 0;
3784 else
3785 num_line_buffers = 2;
3786 } else {
3787 /* Use maximum number of line buffers in command mode */
3788 num_line_buffers = 2;
3789 }
3790
3791 /* LINE_BUFFER */
3792 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3793}
3794
Archit Taneja9e7e9372012-08-14 12:29:22 +05303795static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303796{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303797 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3798 bool vsync_end = dsi->vm_timings.vp_vsync_end;
3799 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303800 u32 r;
3801
3802 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303803 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3804 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3805 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303806 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3807 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3808 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3809 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3810 dsi_write_reg(dsidev, DSI_CTRL, r);
3811}
3812
Archit Taneja9e7e9372012-08-14 12:29:22 +05303813static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303814{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303815 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3816 int blanking_mode = dsi->vm_timings.blanking_mode;
3817 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3818 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3819 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303820 u32 r;
3821
3822 /*
3823 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3824 * 1 = Long blanking packets are sent in corresponding blanking periods
3825 */
3826 r = dsi_read_reg(dsidev, DSI_CTRL);
3827 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3828 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3829 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3830 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3831 dsi_write_reg(dsidev, DSI_CTRL, r);
3832}
3833
Archit Taneja6f28c292012-05-15 11:32:18 +05303834/*
3835 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3836 * results in maximum transition time for data and clock lanes to enter and
3837 * exit HS mode. Hence, this is the scenario where the least amount of command
3838 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3839 * clock cycles that can be used to interleave command mode data in HS so that
3840 * all scenarios are satisfied.
3841 */
3842static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3843 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3844{
3845 int transition;
3846
3847 /*
3848 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3849 * time of data lanes only, if it isn't set, we need to consider HS
3850 * transition time of both data and clock lanes. HS transition time
3851 * of Scenario 3 is considered.
3852 */
3853 if (ddr_alwon) {
3854 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3855 } else {
3856 int trans1, trans2;
3857 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3858 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3859 enter_hs + 1;
3860 transition = max(trans1, trans2);
3861 }
3862
3863 return blank > transition ? blank - transition : 0;
3864}
3865
3866/*
3867 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3868 * results in maximum transition time for data lanes to enter and exit LP mode.
3869 * Hence, this is the scenario where the least amount of command mode data can
3870 * be interleaved. We program the minimum amount of bytes that can be
3871 * interleaved in LP so that all scenarios are satisfied.
3872 */
3873static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3874 int lp_clk_div, int tdsi_fclk)
3875{
3876 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3877 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3878 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3879 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3880 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3881
3882 /* maximum LP transition time according to Scenario 1 */
3883 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3884
3885 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3886 tlp_avail = thsbyte_clk * (blank - trans_lp);
3887
Archit Taneja2e063c32012-06-04 13:36:34 +05303888 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303889
3890 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3891 26) / 16;
3892
3893 return max(lp_inter, 0);
3894}
3895
3896static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
3897{
3898 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3899 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3900 int blanking_mode;
3901 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3902 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3903 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3904 int tclk_trail, ths_exit, exiths_clk;
3905 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303906 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303907 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303908 int ndl = dsi->num_lanes_used - 1;
3909 int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
3910 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3911 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3912 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3913 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3914 u32 r;
3915
3916 r = dsi_read_reg(dsidev, DSI_CTRL);
3917 blanking_mode = FLD_GET(r, 20, 20);
3918 hfp_blanking_mode = FLD_GET(r, 21, 21);
3919 hbp_blanking_mode = FLD_GET(r, 22, 22);
3920 hsa_blanking_mode = FLD_GET(r, 23, 23);
3921
3922 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3923 hbp = FLD_GET(r, 11, 0);
3924 hfp = FLD_GET(r, 23, 12);
3925 hsa = FLD_GET(r, 31, 24);
3926
3927 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3928 ddr_clk_post = FLD_GET(r, 7, 0);
3929 ddr_clk_pre = FLD_GET(r, 15, 8);
3930
3931 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3932 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3933 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3934
3935 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3936 lp_clk_div = FLD_GET(r, 12, 0);
3937 ddr_alwon = FLD_GET(r, 13, 13);
3938
3939 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3940 ths_exit = FLD_GET(r, 7, 0);
3941
3942 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3943 tclk_trail = FLD_GET(r, 15, 8);
3944
3945 exiths_clk = ths_exit + tclk_trail;
3946
3947 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3948 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3949
3950 if (!hsa_blanking_mode) {
3951 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3952 enter_hs_mode_lat, exit_hs_mode_lat,
3953 exiths_clk, ddr_clk_pre, ddr_clk_post);
3954 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3955 enter_hs_mode_lat, exit_hs_mode_lat,
3956 lp_clk_div, dsi_fclk_hsdiv);
3957 }
3958
3959 if (!hfp_blanking_mode) {
3960 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3961 enter_hs_mode_lat, exit_hs_mode_lat,
3962 exiths_clk, ddr_clk_pre, ddr_clk_post);
3963 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3964 enter_hs_mode_lat, exit_hs_mode_lat,
3965 lp_clk_div, dsi_fclk_hsdiv);
3966 }
3967
3968 if (!hbp_blanking_mode) {
3969 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3970 enter_hs_mode_lat, exit_hs_mode_lat,
3971 exiths_clk, ddr_clk_pre, ddr_clk_post);
3972
3973 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3974 enter_hs_mode_lat, exit_hs_mode_lat,
3975 lp_clk_div, dsi_fclk_hsdiv);
3976 }
3977
3978 if (!blanking_mode) {
3979 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3980 enter_hs_mode_lat, exit_hs_mode_lat,
3981 exiths_clk, ddr_clk_pre, ddr_clk_post);
3982
3983 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3984 enter_hs_mode_lat, exit_hs_mode_lat,
3985 lp_clk_div, dsi_fclk_hsdiv);
3986 }
3987
3988 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3989 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3990 bl_interleave_hs);
3991
3992 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3993 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3994 bl_interleave_lp);
3995
3996 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3997 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3998 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3999 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
4000 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
4001
4002 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
4003 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
4004 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
4005 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
4006 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
4007
4008 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
4009 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
4010 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
4011 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
4012}
4013
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004014static int dsi_proto_config(struct omap_dss_device *dssdev)
4015{
4016 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja02c39602012-08-10 15:01:33 +05304017 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004018 u32 r;
4019 int buswidth = 0;
4020
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304021 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004022 DSI_FIFO_SIZE_32,
4023 DSI_FIFO_SIZE_32,
4024 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004025
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304026 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004027 DSI_FIFO_SIZE_32,
4028 DSI_FIFO_SIZE_32,
4029 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004030
4031 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304032 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
4033 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
4034 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
4035 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004036
Archit Taneja02c39602012-08-10 15:01:33 +05304037 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004038 case 16:
4039 buswidth = 0;
4040 break;
4041 case 18:
4042 buswidth = 1;
4043 break;
4044 case 24:
4045 buswidth = 2;
4046 break;
4047 default:
4048 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004049 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004050 }
4051
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304052 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004053 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
4054 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
4055 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
4056 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
4057 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
4058 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004059 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
4060 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05004061 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
4062 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
4063 /* DCS_CMD_CODE, 1=start, 0=continue */
4064 r = FLD_MOD(r, 0, 25, 25);
4065 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004066
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304067 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004068
Archit Taneja9e7e9372012-08-14 12:29:22 +05304069 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304070
Archit Tanejadca2b152012-08-16 18:02:00 +05304071 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05304072 dsi_config_vp_sync_events(dsidev);
4073 dsi_config_blanking_modes(dsidev);
Archit Taneja6f28c292012-05-15 11:32:18 +05304074 dsi_config_cmd_mode_interleaving(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304075 }
4076
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304077 dsi_vc_initial_config(dsidev, 0);
4078 dsi_vc_initial_config(dsidev, 1);
4079 dsi_vc_initial_config(dsidev, 2);
4080 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004081
4082 return 0;
4083}
4084
Archit Taneja9e7e9372012-08-14 12:29:22 +05304085static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004086{
Tomi Valkeinendb186442011-10-13 16:12:29 +03004087 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004088 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
4089 unsigned tclk_pre, tclk_post;
4090 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4091 unsigned ths_trail, ths_exit;
4092 unsigned ddr_clk_pre, ddr_clk_post;
4093 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4094 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004095 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004096 u32 r;
4097
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304098 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004099 ths_prepare = FLD_GET(r, 31, 24);
4100 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4101 ths_zero = ths_prepare_ths_zero - ths_prepare;
4102 ths_trail = FLD_GET(r, 15, 8);
4103 ths_exit = FLD_GET(r, 7, 0);
4104
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304105 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03004106 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004107 tclk_trail = FLD_GET(r, 15, 8);
4108 tclk_zero = FLD_GET(r, 7, 0);
4109
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304110 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004111 tclk_prepare = FLD_GET(r, 7, 0);
4112
4113 /* min 8*UI */
4114 tclk_pre = 20;
4115 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304116 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004117
Archit Taneja8af6ff02011-09-05 16:48:27 +05304118 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004119
4120 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4121 4);
4122 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4123
4124 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4125 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4126
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304127 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004128 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4129 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304130 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004131
4132 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4133 ddr_clk_pre,
4134 ddr_clk_post);
4135
4136 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4137 DIV_ROUND_UP(ths_prepare, 4) +
4138 DIV_ROUND_UP(ths_zero + 3, 4);
4139
4140 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4141
4142 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4143 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304144 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004145
4146 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4147 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304148
Archit Tanejadca2b152012-08-16 18:02:00 +05304149 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304150 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304151 int hsa = dsi->vm_timings.hsa;
4152 int hfp = dsi->vm_timings.hfp;
4153 int hbp = dsi->vm_timings.hbp;
4154 int vsa = dsi->vm_timings.vsa;
4155 int vfp = dsi->vm_timings.vfp;
4156 int vbp = dsi->vm_timings.vbp;
4157 int window_sync = dsi->vm_timings.window_sync;
4158 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304159 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304160 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304161 int tl, t_he, width_bytes;
4162
4163 t_he = hsync_end ?
4164 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4165
4166 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4167
4168 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4169 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4170 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4171
4172 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4173 hfp, hsync_end ? hsa : 0, tl);
4174 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4175 vsa, timings->y_res);
4176
4177 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4178 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4179 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4180 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4181 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4182
4183 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4184 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4185 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4186 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4187 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4188 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4189
4190 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4191 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4192 r = FLD_MOD(r, tl, 31, 16); /* TL */
4193 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4194 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004195}
4196
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004197int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4198 const struct omap_dsi_pin_config *pin_cfg)
4199{
4200 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4201 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4202 int num_pins;
4203 const int *pins;
4204 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4205 int num_lanes;
4206 int i;
4207
4208 static const enum dsi_lane_function functions[] = {
4209 DSI_LANE_CLK,
4210 DSI_LANE_DATA1,
4211 DSI_LANE_DATA2,
4212 DSI_LANE_DATA3,
4213 DSI_LANE_DATA4,
4214 };
4215
4216 num_pins = pin_cfg->num_pins;
4217 pins = pin_cfg->pins;
4218
4219 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4220 || num_pins % 2 != 0)
4221 return -EINVAL;
4222
4223 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4224 lanes[i].function = DSI_LANE_UNUSED;
4225
4226 num_lanes = 0;
4227
4228 for (i = 0; i < num_pins; i += 2) {
4229 u8 lane, pol;
4230 int dx, dy;
4231
4232 dx = pins[i];
4233 dy = pins[i + 1];
4234
4235 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4236 return -EINVAL;
4237
4238 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4239 return -EINVAL;
4240
4241 if (dx & 1) {
4242 if (dy != dx - 1)
4243 return -EINVAL;
4244 pol = 1;
4245 } else {
4246 if (dy != dx + 1)
4247 return -EINVAL;
4248 pol = 0;
4249 }
4250
4251 lane = dx / 2;
4252
4253 lanes[lane].function = functions[i / 2];
4254 lanes[lane].polarity = pol;
4255 num_lanes++;
4256 }
4257
4258 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4259 dsi->num_lanes_used = num_lanes;
4260
4261 return 0;
4262}
4263EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4264
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004265int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
4266 unsigned long ddr_clk, unsigned long lp_clk)
4267{
4268 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4269 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4270 struct dsi_clock_info cinfo;
4271 struct dispc_clock_info dispc_cinfo;
4272 unsigned lp_clk_div;
4273 unsigned long dsi_fclk;
4274 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4275 unsigned long pck;
4276 int r;
4277
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05304278 DSSDBG("Setting DSI clocks: ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004279
4280 mutex_lock(&dsi->lock);
4281
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004282 /* Calculate PLL output clock */
4283 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004284 if (r)
4285 goto err;
4286
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004287 /* Calculate PLL's DSI clock */
4288 dsi_pll_calc_dsi_fck(dsidev, &cinfo);
4289
4290 /* Calculate PLL's DISPC clock and pck & lck divs */
4291 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4292 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4293 r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
4294 if (r)
4295 goto err;
4296
4297 /* Calculate LP clock */
4298 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4299 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4300
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004301 dssdev->clocks.dsi.regn = cinfo.regn;
4302 dssdev->clocks.dsi.regm = cinfo.regm;
4303 dssdev->clocks.dsi.regm_dispc = cinfo.regm_dispc;
4304 dssdev->clocks.dsi.regm_dsi = cinfo.regm_dsi;
4305
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004306 dssdev->clocks.dsi.lp_clk_div = lp_clk_div;
4307
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004308 dssdev->clocks.dispc.channel.lck_div = dispc_cinfo.lck_div;
4309 dssdev->clocks.dispc.channel.pck_div = dispc_cinfo.pck_div;
4310
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004311 dssdev->clocks.dispc.dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;
4312
4313 dssdev->clocks.dispc.channel.lcd_clk_src =
4314 dsi->module_id == 0 ?
4315 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4316 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
4317
4318 dssdev->clocks.dsi.dsi_fclk_src =
4319 dsi->module_id == 0 ?
4320 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4321 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;
4322
4323 mutex_unlock(&dsi->lock);
4324 return 0;
4325err:
4326 mutex_unlock(&dsi->lock);
4327 return r;
4328}
4329EXPORT_SYMBOL(omapdss_dsi_set_clocks);
4330
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004331int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304332{
4333 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304334 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304335 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304336 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304337 u8 data_type;
4338 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004339 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304340
Archit Tanejadca2b152012-08-16 18:02:00 +05304341 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304342 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004343 case OMAP_DSS_DSI_FMT_RGB888:
4344 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4345 break;
4346 case OMAP_DSS_DSI_FMT_RGB666:
4347 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4348 break;
4349 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4350 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4351 break;
4352 case OMAP_DSS_DSI_FMT_RGB565:
4353 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4354 break;
4355 default:
4356 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004357 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004358 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304359
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004360 dsi_if_enable(dsidev, false);
4361 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304362
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004363 /* MODE, 1 = video mode */
4364 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304365
Archit Tanejae67458a2012-08-13 14:17:30 +05304366 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304367
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004368 dsi_vc_write_long_header(dsidev, channel, data_type,
4369 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304370
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004371 dsi_vc_enable(dsidev, channel, true);
4372 dsi_if_enable(dsidev, true);
4373 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304374
Archit Tanejaeea83402012-09-04 11:42:36 +05304375 r = dss_mgr_enable(mgr);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004376 if (r) {
Archit Tanejadca2b152012-08-16 18:02:00 +05304377 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004378 dsi_if_enable(dsidev, false);
4379 dsi_vc_enable(dsidev, channel, false);
4380 }
4381
4382 return r;
4383 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304384
4385 return 0;
4386}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004387EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304388
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004389void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304390{
4391 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304392 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304393 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304394
Archit Tanejadca2b152012-08-16 18:02:00 +05304395 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004396 dsi_if_enable(dsidev, false);
4397 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304398
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004399 /* MODE, 0 = command mode */
4400 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304401
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004402 dsi_vc_enable(dsidev, channel, true);
4403 dsi_if_enable(dsidev, true);
4404 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304405
Archit Tanejaeea83402012-09-04 11:42:36 +05304406 dss_mgr_disable(mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304407}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004408EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304409
Archit Taneja55cd63a2012-08-09 15:41:13 +05304410static void dsi_update_screen_dispc(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004411{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304412 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304413 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304414 struct omap_overlay_manager *mgr = dssdev->output->manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004415 unsigned bytespp;
4416 unsigned bytespl;
4417 unsigned bytespf;
4418 unsigned total_len;
4419 unsigned packet_payload;
4420 unsigned packet_len;
4421 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004422 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304423 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304424 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304425 u16 w = dsi->timings.x_res;
4426 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004427
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004428 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004429
Archit Tanejad6049142011-08-22 11:58:08 +05304430 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004431
Archit Taneja02c39602012-08-10 15:01:33 +05304432 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004433 bytespl = w * bytespp;
4434 bytespf = bytespl * h;
4435
4436 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4437 * number of lines in a packet. See errata about VP_CLK_RATIO */
4438
4439 if (bytespf < line_buf_size)
4440 packet_payload = bytespf;
4441 else
4442 packet_payload = (line_buf_size) / bytespl * bytespl;
4443
4444 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4445 total_len = (bytespf / packet_payload) * packet_len;
4446
4447 if (bytespf % packet_payload)
4448 total_len += (bytespf % packet_payload) + 1;
4449
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004450 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304451 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004452
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304453 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304454 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004455
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304456 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004457 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4458 else
4459 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304460 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004461
4462 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4463 * because DSS interrupts are not capable of waking up the CPU and the
4464 * framedone interrupt could be delayed for quite a long time. I think
4465 * the same goes for any DSS interrupts, but for some reason I have not
4466 * seen the problem anywhere else than here.
4467 */
4468 dispc_disable_sidle();
4469
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304470 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004471
Archit Taneja49dbf582011-05-16 15:17:07 +05304472 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4473 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004474 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004475
Archit Tanejaeea83402012-09-04 11:42:36 +05304476 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304477
Archit Tanejaeea83402012-09-04 11:42:36 +05304478 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004479
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304480 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004481 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4482 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304483 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004484
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304485 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004486
4487#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304488 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489#endif
4490 }
4491}
4492
4493#ifdef DSI_CATCH_MISSING_TE
4494static void dsi_te_timeout(unsigned long arg)
4495{
4496 DSSERR("TE not received for 250ms!\n");
4497}
4498#endif
4499
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304500static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004501{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304502 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4503
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004504 /* SIDLEMODE back to smart-idle */
4505 dispc_enable_sidle();
4506
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304507 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004508 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304509 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004510 }
4511
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304512 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004513
4514 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304515 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004516}
4517
4518static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4519{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304520 struct dsi_data *dsi = container_of(work, struct dsi_data,
4521 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004522 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4523 * 250ms which would conflict with this timeout work. What should be
4524 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004525 * possibly scheduled framedone work. However, cancelling the transfer
4526 * on the HW is buggy, and would probably require resetting the whole
4527 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004528
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004529 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004530
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304531 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004532}
4533
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004534static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004535{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304536 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304537 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4538
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004539 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4540 * turns itself off. However, DSI still has the pixels in its buffers,
4541 * and is sending the data.
4542 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004543
Tejun Heo136b5722012-08-21 13:18:24 -07004544 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004545
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304546 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004547}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004548
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004549int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004550 void (*callback)(int, void *), void *data)
4551{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304552 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304553 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004554 u16 dw, dh;
4555
4556 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304557
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304558 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004559
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004560 dsi->framedone_callback = callback;
4561 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004562
Archit Tanejae3525742012-08-09 15:23:43 +05304563 dw = dsi->timings.x_res;
4564 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004565
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004566#ifdef DEBUG
4567 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304568 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004569#endif
Archit Taneja55cd63a2012-08-09 15:41:13 +05304570 dsi_update_screen_dispc(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004571
4572 return 0;
4573}
4574EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004575
4576/* Display funcs */
4577
Archit Taneja7d2572f2012-06-29 14:31:07 +05304578static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4579{
4580 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4581 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4582 struct dispc_clock_info dispc_cinfo;
4583 int r;
4584 unsigned long long fck;
4585
4586 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4587
4588 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4589 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
4590
4591 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4592 if (r) {
4593 DSSERR("Failed to calc dispc clocks\n");
4594 return r;
4595 }
4596
4597 dsi->mgr_config.clock_info = dispc_cinfo;
4598
4599 return 0;
4600}
4601
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004602static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4603{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304604 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4605 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304606 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304607 int r;
4608 u32 irq = 0;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304609
Archit Tanejadca2b152012-08-16 18:02:00 +05304610 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304611 dsi->timings.hsw = 1;
4612 dsi->timings.hfp = 1;
4613 dsi->timings.hbp = 1;
4614 dsi->timings.vsw = 1;
4615 dsi->timings.vfp = 0;
4616 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004617
Archit Tanejaeea83402012-09-04 11:42:36 +05304618 irq = dispc_mgr_get_framedone_irq(mgr->id);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304619
4620 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
Archit Taneja9e7e9372012-08-14 12:29:22 +05304621 (void *) dsidev, irq);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304622 if (r) {
4623 DSSERR("can't get FRAMEDONE irq\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304624 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304625 }
4626
Archit Taneja7d2572f2012-06-29 14:31:07 +05304627 dsi->mgr_config.stallmode = true;
4628 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304629 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304630 dsi->mgr_config.stallmode = false;
4631 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004632 }
4633
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304634 /*
4635 * override interlace, logic level and edge related parameters in
4636 * omap_video_timings with default values
4637 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304638 dsi->timings.interlace = false;
4639 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4640 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4641 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4642 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4643 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304644
Archit Tanejaeea83402012-09-04 11:42:36 +05304645 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304646
Archit Taneja7d2572f2012-06-29 14:31:07 +05304647 r = dsi_configure_dispc_clocks(dssdev);
4648 if (r)
4649 goto err1;
4650
4651 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4652 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304653 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304654 dsi->mgr_config.lcden_sig_polarity = 0;
4655
Archit Tanejaeea83402012-09-04 11:42:36 +05304656 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304657
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004658 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304659err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304660 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304661 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
Archit Taneja9e7e9372012-08-14 12:29:22 +05304662 (void *) dsidev, irq);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304663err:
4664 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004665}
4666
4667static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4668{
Archit Tanejadca2b152012-08-16 18:02:00 +05304669 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4670 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304671 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Tanejadca2b152012-08-16 18:02:00 +05304672
4673 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304674 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304675
Archit Tanejaeea83402012-09-04 11:42:36 +05304676 irq = dispc_mgr_get_framedone_irq(mgr->id);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304677
Archit Taneja8af6ff02011-09-05 16:48:27 +05304678 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
Archit Taneja9e7e9372012-08-14 12:29:22 +05304679 (void *) dsidev, irq);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304680 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004681}
4682
4683static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4684{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304685 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004686 struct dsi_clock_info cinfo;
4687 int r;
4688
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004689 cinfo.regn = dssdev->clocks.dsi.regn;
4690 cinfo.regm = dssdev->clocks.dsi.regm;
4691 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4692 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004693 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004694 if (r) {
4695 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004696 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004697 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304699 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004700 if (r) {
4701 DSSERR("Failed to set dsi clocks\n");
4702 return r;
4703 }
4704
4705 return 0;
4706}
4707
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004708static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4709{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304710 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004711 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304712 struct omap_overlay_manager *mgr = dssdev->output->manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004713 int r;
4714
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304715 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004716 if (r)
4717 goto err0;
4718
4719 r = dsi_configure_dsi_clocks(dssdev);
4720 if (r)
4721 goto err1;
4722
Archit Tanejae8881662011-04-12 13:52:24 +05304723 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004724 dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
Archit Tanejaeea83402012-09-04 11:42:36 +05304725 dss_select_lcd_clk_source(mgr->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304726 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004727
4728 DSSDBG("PLL OK\n");
4729
Archit Taneja9e7e9372012-08-14 12:29:22 +05304730 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004731 if (r)
4732 goto err2;
4733
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304734 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004735
Archit Taneja9e7e9372012-08-14 12:29:22 +05304736 dsi_proto_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004737 dsi_set_lp_clk_divisor(dssdev);
4738
4739 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304740 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004741
4742 r = dsi_proto_config(dssdev);
4743 if (r)
4744 goto err3;
4745
4746 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304747 dsi_vc_enable(dsidev, 0, 1);
4748 dsi_vc_enable(dsidev, 1, 1);
4749 dsi_vc_enable(dsidev, 2, 1);
4750 dsi_vc_enable(dsidev, 3, 1);
4751 dsi_if_enable(dsidev, 1);
4752 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004753
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004754 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004755err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304756 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004757err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304758 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004759 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaeea83402012-09-04 11:42:36 +05304760 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004761
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004762err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304763 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004764err0:
4765 return r;
4766}
4767
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004768static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004769 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004770{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304771 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304772 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304773 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304774
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304775 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304776 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004777
Ville Syrjäläd7370102010-04-22 22:50:09 +02004778 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304779 dsi_if_enable(dsidev, 0);
4780 dsi_vc_enable(dsidev, 0, 0);
4781 dsi_vc_enable(dsidev, 1, 0);
4782 dsi_vc_enable(dsidev, 2, 0);
4783 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004784
Archit Taneja89a35e52011-04-12 13:52:23 +05304785 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004786 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaeea83402012-09-04 11:42:36 +05304787 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304788 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304789 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004790}
4791
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004792int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004793{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304794 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304795 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304796 struct omap_dss_output *out = dssdev->output;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004797 int r = 0;
4798
4799 DSSDBG("dsi_display_enable\n");
4800
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304801 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004802
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304803 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004804
Archit Tanejaeea83402012-09-04 11:42:36 +05304805 if (out == NULL || out->manager == NULL) {
4806 DSSERR("failed to enable display: no output/manager\n");
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004807 r = -ENODEV;
4808 goto err_start_dev;
4809 }
4810
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004811 r = omap_dss_start_device(dssdev);
4812 if (r) {
4813 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004814 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004815 }
4816
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004817 r = dsi_runtime_get(dsidev);
4818 if (r)
4819 goto err_get_dsi;
4820
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304821 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004822
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004823 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004824
4825 r = dsi_display_init_dispc(dssdev);
4826 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004827 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004828
4829 r = dsi_display_init_dsi(dssdev);
4830 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004831 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004832
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304833 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004834
4835 return 0;
4836
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004837err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004838 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004839err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304840 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004841 dsi_runtime_put(dsidev);
4842err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004843 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004844err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304845 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004846 DSSDBG("dsi_display_enable FAILED\n");
4847 return r;
4848}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004849EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004850
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004851void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004852 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004853{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304854 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304855 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304856
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004857 DSSDBG("dsi_display_disable\n");
4858
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304859 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004860
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304861 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004862
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004863 dsi_sync_vc(dsidev, 0);
4864 dsi_sync_vc(dsidev, 1);
4865 dsi_sync_vc(dsidev, 2);
4866 dsi_sync_vc(dsidev, 3);
4867
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004868 dsi_display_uninit_dispc(dssdev);
4869
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004870 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004871
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004872 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304873 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004874
4875 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004876
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304877 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004878}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004879EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004880
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004881int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004882{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304883 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4884 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4885
4886 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004887 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004888}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004889EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004890
Archit Tanejae67458a2012-08-13 14:17:30 +05304891void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4892 struct omap_video_timings *timings)
4893{
4894 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4895 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4896
4897 mutex_lock(&dsi->lock);
4898
4899 dsi->timings = *timings;
4900
4901 mutex_unlock(&dsi->lock);
4902}
4903EXPORT_SYMBOL(omapdss_dsi_set_timings);
4904
Archit Tanejae3525742012-08-09 15:23:43 +05304905void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4906{
4907 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4908 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4909
4910 mutex_lock(&dsi->lock);
4911
4912 dsi->timings.x_res = w;
4913 dsi->timings.y_res = h;
4914
4915 mutex_unlock(&dsi->lock);
4916}
4917EXPORT_SYMBOL(omapdss_dsi_set_size);
4918
Archit Taneja02c39602012-08-10 15:01:33 +05304919void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
4920 enum omap_dss_dsi_pixel_format fmt)
4921{
4922 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4923 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4924
4925 mutex_lock(&dsi->lock);
4926
4927 dsi->pix_fmt = fmt;
4928
4929 mutex_unlock(&dsi->lock);
4930}
4931EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
4932
Archit Tanejadca2b152012-08-16 18:02:00 +05304933void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
4934 enum omap_dss_dsi_mode mode)
4935{
4936 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4937 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4938
4939 mutex_lock(&dsi->lock);
4940
4941 dsi->mode = mode;
4942
4943 mutex_unlock(&dsi->lock);
4944}
4945EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
4946
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304947void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
4948 struct omap_dss_dsi_videomode_timings *timings)
4949{
4950 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4951 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4952
4953 mutex_lock(&dsi->lock);
4954
4955 dsi->vm_timings = *timings;
4956
4957 mutex_unlock(&dsi->lock);
4958}
4959EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);
4960
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004961static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004962{
Archit Tanejaeea83402012-09-04 11:42:36 +05304963 struct platform_device *dsidev =
4964 dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304965 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4966
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004967 DSSDBG("DSI init\n");
4968
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304969 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004970 struct regulator *vdds_dsi;
4971
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304972 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004973
4974 if (IS_ERR(vdds_dsi)) {
4975 DSSERR("can't get VDDS_DSI regulator\n");
4976 return PTR_ERR(vdds_dsi);
4977 }
4978
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304979 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004980 }
4981
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004982 return 0;
4983}
4984
Archit Taneja5ee3c142011-03-02 12:35:53 +05304985int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4986{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304987 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4988 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304989 int i;
4990
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304991 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4992 if (!dsi->vc[i].dssdev) {
4993 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304994 *channel = i;
4995 return 0;
4996 }
4997 }
4998
4999 DSSERR("cannot get VC for display %s", dssdev->name);
5000 return -ENOSPC;
5001}
5002EXPORT_SYMBOL(omap_dsi_request_vc);
5003
5004int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
5005{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305006 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5007 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5008
Archit Taneja5ee3c142011-03-02 12:35:53 +05305009 if (vc_id < 0 || vc_id > 3) {
5010 DSSERR("VC ID out of range\n");
5011 return -EINVAL;
5012 }
5013
5014 if (channel < 0 || channel > 3) {
5015 DSSERR("Virtual Channel out of range\n");
5016 return -EINVAL;
5017 }
5018
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305019 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305020 DSSERR("Virtual Channel not allocated to display %s\n",
5021 dssdev->name);
5022 return -EINVAL;
5023 }
5024
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305025 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305026
5027 return 0;
5028}
5029EXPORT_SYMBOL(omap_dsi_set_vc_id);
5030
5031void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5032{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305033 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5034 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5035
Archit Taneja5ee3c142011-03-02 12:35:53 +05305036 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305037 dsi->vc[channel].dssdev == dssdev) {
5038 dsi->vc[channel].dssdev = NULL;
5039 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305040 }
5041}
5042EXPORT_SYMBOL(omap_dsi_release_vc);
5043
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305044void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005045{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305046 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305047 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305048 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5049 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005050}
5051
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305052void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005053{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305054 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305055 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305056 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5057 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005058}
5059
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305060static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005061{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305062 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5063
5064 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5065 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5066 dsi->regm_dispc_max =
5067 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5068 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5069 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5070 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5071 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005072}
5073
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005074static int dsi_get_clocks(struct platform_device *dsidev)
5075{
5076 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5077 struct clk *clk;
5078
5079 clk = clk_get(&dsidev->dev, "fck");
5080 if (IS_ERR(clk)) {
5081 DSSERR("can't get fck\n");
5082 return PTR_ERR(clk);
5083 }
5084
5085 dsi->dss_clk = clk;
5086
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03005087 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005088 if (IS_ERR(clk)) {
5089 DSSERR("can't get sys_clk\n");
5090 clk_put(dsi->dss_clk);
5091 dsi->dss_clk = NULL;
5092 return PTR_ERR(clk);
5093 }
5094
5095 dsi->sys_clk = clk;
5096
5097 return 0;
5098}
5099
5100static void dsi_put_clocks(struct platform_device *dsidev)
5101{
5102 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5103
5104 if (dsi->dss_clk)
5105 clk_put(dsi->dss_clk);
5106 if (dsi->sys_clk)
5107 clk_put(dsi->sys_clk);
5108}
5109
Tomi Valkeinen15216532012-09-06 14:29:31 +03005110static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005111{
Tomi Valkeinen15216532012-09-06 14:29:31 +03005112 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
5113 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +02005114 const char *def_disp_name = omapdss_get_default_display_name();
Tomi Valkeinen15216532012-09-06 14:29:31 +03005115 struct omap_dss_device *def_dssdev;
5116 int i;
5117
5118 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005119
5120 for (i = 0; i < pdata->num_devices; ++i) {
5121 struct omap_dss_device *dssdev = pdata->devices[i];
5122
5123 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5124 continue;
5125
5126 if (dssdev->phy.dsi.module != dsi->module_id)
5127 continue;
5128
Tomi Valkeinen15216532012-09-06 14:29:31 +03005129 if (def_dssdev == NULL)
5130 def_dssdev = dssdev;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005131
Tomi Valkeinen15216532012-09-06 14:29:31 +03005132 if (def_disp_name != NULL &&
5133 strcmp(dssdev->name, def_disp_name) == 0) {
5134 def_dssdev = dssdev;
5135 break;
5136 }
5137 }
5138
5139 return def_dssdev;
5140}
5141
5142static void __init dsi_probe_pdata(struct platform_device *dsidev)
5143{
Tomi Valkeinen52744842012-09-10 13:58:29 +03005144 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +03005145 struct omap_dss_device *dssdev;
5146 int r;
5147
Tomi Valkeinen52744842012-09-10 13:58:29 +03005148 plat_dssdev = dsi_find_dssdev(dsidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005149
Tomi Valkeinen52744842012-09-10 13:58:29 +03005150 if (!plat_dssdev)
5151 return;
5152
5153 dssdev = dss_alloc_and_init_device(&dsidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005154 if (!dssdev)
5155 return;
5156
Tomi Valkeinen52744842012-09-10 13:58:29 +03005157 dss_copy_device_pdata(dssdev, plat_dssdev);
5158
Tomi Valkeinen15216532012-09-06 14:29:31 +03005159 r = dsi_init_display(dssdev);
5160 if (r) {
5161 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005162 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005163 return;
5164 }
5165
Tomi Valkeinen52744842012-09-10 13:58:29 +03005166 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005167 if (r) {
5168 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005169 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005170 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005171 }
5172}
5173
Archit Taneja81b87f52012-09-26 16:30:49 +05305174static void __init dsi_init_output(struct platform_device *dsidev)
5175{
5176 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5177 struct omap_dss_output *out = &dsi->output;
5178
5179 out->pdev = dsidev;
5180 out->id = dsi->module_id == 0 ?
5181 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5182
5183 out->type = OMAP_DISPLAY_TYPE_DSI;
5184
5185 dss_register_output(out);
5186}
5187
5188static void __exit dsi_uninit_output(struct platform_device *dsidev)
5189{
5190 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5191 struct omap_dss_output *out = &dsi->output;
5192
5193 dss_unregister_output(out);
5194}
5195
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005196/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005197static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005198{
5199 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005200 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005201 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305202 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005203
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005204 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005205 if (!dsi)
5206 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305207
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005208 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305209 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305210 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305211
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305212 spin_lock_init(&dsi->irq_lock);
5213 spin_lock_init(&dsi->errors_lock);
5214 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005215
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005216#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305217 spin_lock_init(&dsi->irq_stats_lock);
5218 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005219#endif
5220
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305221 mutex_init(&dsi->lock);
5222 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005223
Tejun Heo203b42f2012-08-21 13:18:23 -07005224 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5225 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305226
5227#ifdef DSI_CATCH_MISSING_TE
5228 init_timer(&dsi->te_timer);
5229 dsi->te_timer.function = dsi_te_timeout;
5230 dsi->te_timer.data = 0;
5231#endif
5232 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5233 if (!dsi_mem) {
5234 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005235 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005236 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005237
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005238 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5239 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305240 if (!dsi->base) {
5241 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005242 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305243 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005244
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305245 dsi->irq = platform_get_irq(dsi->pdev, 0);
5246 if (dsi->irq < 0) {
5247 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005248 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305249 }
archit tanejaaffe3602011-02-23 08:41:03 +00005250
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005251 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5252 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005253 if (r < 0) {
5254 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005255 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005256 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005257
Archit Taneja5ee3c142011-03-02 12:35:53 +05305258 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305259 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305260 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305261 dsi->vc[i].dssdev = NULL;
5262 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305263 }
5264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305265 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005266
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005267 r = dsi_get_clocks(dsidev);
5268 if (r)
5269 return r;
5270
5271 pm_runtime_enable(&dsidev->dev);
5272
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005273 r = dsi_runtime_get(dsidev);
5274 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005275 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005276
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305277 rev = dsi_read_reg(dsidev, DSI_REVISION);
5278 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005279 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5280
Tomi Valkeinend9820852011-10-12 15:05:59 +03005281 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5282 * of data to 3 by default */
5283 if (dss_has_feature(FEAT_DSI_GNQ))
5284 /* NB_DATA_LANES */
5285 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5286 else
5287 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305288
Archit Taneja81b87f52012-09-26 16:30:49 +05305289 dsi_init_output(dsidev);
5290
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005291 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005292
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005293 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005294
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005295 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005296 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005297 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005298 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5299
5300#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005301 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005302 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005303 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005304 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5305#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005306 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005307
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005308err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005309 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005310 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005311 return r;
5312}
5313
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005314static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005315{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305316 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5317
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005318 WARN_ON(dsi->scp_clk_refcount > 0);
5319
Tomi Valkeinen52744842012-09-10 13:58:29 +03005320 dss_unregister_child_devices(&dsidev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005321
Archit Taneja81b87f52012-09-26 16:30:49 +05305322 dsi_uninit_output(dsidev);
5323
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005324 pm_runtime_disable(&dsidev->dev);
5325
5326 dsi_put_clocks(dsidev);
5327
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305328 if (dsi->vdds_dsi_reg != NULL) {
5329 if (dsi->vdds_dsi_enabled) {
5330 regulator_disable(dsi->vdds_dsi_reg);
5331 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005332 }
5333
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305334 regulator_put(dsi->vdds_dsi_reg);
5335 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005336 }
5337
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005338 return 0;
5339}
5340
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005341static int dsi_runtime_suspend(struct device *dev)
5342{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005343 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005344
5345 return 0;
5346}
5347
5348static int dsi_runtime_resume(struct device *dev)
5349{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005350 int r;
5351
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005352 r = dispc_runtime_get();
5353 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005354 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005355
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005356 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005357}
5358
5359static const struct dev_pm_ops dsi_pm_ops = {
5360 .runtime_suspend = dsi_runtime_suspend,
5361 .runtime_resume = dsi_runtime_resume,
5362};
5363
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005364static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005365 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005366 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005367 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005368 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005369 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005370 },
5371};
5372
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005373int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005374{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005375 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005376}
5377
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005378void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005379{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005380 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005381}