blob: 37d3ebd65be898b50b3f9e5fd0ab9e1c2c2cfbc9 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Dhananjay Phadke13af7a62009-09-11 11:28:15 +00003 * Copyright (C) 2009 - QLogic Corporation.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04004 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08005 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04006 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080010 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040011 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080015 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040016 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
19 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080020 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040021 * The full GNU General Public License is included in this distribution
Amit Kumar Salecha4d21fef2010-01-14 01:53:23 +000022 * in the file called "COPYING".
Amit S. Kale80922fb2006-12-04 09:18:00 -080023 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040024 */
25
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040027#include "netxen_nic.h"
28#include "netxen_nic_hw.h"
Amit S. Kale3d396eb2006-10-21 15:33:03 -040029
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030030#include <net/ip.h>
31
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070032#define MASK(n) ((1ULL<<(n))-1)
33#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
34#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
35#define MS_WIN(addr) (addr & 0x0ffc0000)
36
37#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
38
39#define CRB_BLK(off) ((off >> 20) & 0x3f)
40#define CRB_SUBBLK(off) ((off >> 16) & 0xf)
41#define CRB_WINDOW_2M (0x130060)
42#define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
43#define CRB_INDIRECT_2M (0x1e0000UL)
44
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +000045static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
46 void __iomem *addr, u32 data);
47static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
48 void __iomem *addr);
49
Dhananjay Phadkee98e3352009-04-07 22:50:38 +000050#ifndef readq
51static inline u64 readq(void __iomem *addr)
52{
53 return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
54}
55#endif
56
57#ifndef writeq
58static inline void writeq(u64 val, void __iomem *addr)
59{
60 writel(((u32) (val)), (addr));
61 writel(((u32) (val >> 32)), (addr + 4));
62}
63#endif
64
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +000065#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
66 ((adapter)->ahw.pci_base0 + (off))
67#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
68 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
69#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
70 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
71
72static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
73 unsigned long off)
74{
75 if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
76 return PCI_OFFSET_FIRST_RANGE(adapter, off);
77
78 if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
79 return PCI_OFFSET_SECOND_RANGE(adapter, off);
80
81 if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
82 return PCI_OFFSET_THIRD_RANGE(adapter, off);
83
84 return NULL;
85}
86
Dhananjay Phadkeea7eaa32009-04-07 22:50:48 +000087static crb_128M_2M_block_map_t
88crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070089 {{{0, 0, 0, 0} } }, /* 0: PCI */
90 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
91 {1, 0x0110000, 0x0120000, 0x130000},
92 {1, 0x0120000, 0x0122000, 0x124000},
93 {1, 0x0130000, 0x0132000, 0x126000},
94 {1, 0x0140000, 0x0142000, 0x128000},
95 {1, 0x0150000, 0x0152000, 0x12a000},
96 {1, 0x0160000, 0x0170000, 0x110000},
97 {1, 0x0170000, 0x0172000, 0x12e000},
98 {0, 0x0000000, 0x0000000, 0x000000},
99 {0, 0x0000000, 0x0000000, 0x000000},
100 {0, 0x0000000, 0x0000000, 0x000000},
101 {0, 0x0000000, 0x0000000, 0x000000},
102 {0, 0x0000000, 0x0000000, 0x000000},
103 {0, 0x0000000, 0x0000000, 0x000000},
104 {1, 0x01e0000, 0x01e0800, 0x122000},
105 {0, 0x0000000, 0x0000000, 0x000000} } },
106 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
107 {{{0, 0, 0, 0} } }, /* 3: */
108 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
109 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
110 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
111 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
112 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
113 {0, 0x0000000, 0x0000000, 0x000000},
114 {0, 0x0000000, 0x0000000, 0x000000},
115 {0, 0x0000000, 0x0000000, 0x000000},
116 {0, 0x0000000, 0x0000000, 0x000000},
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {0, 0x0000000, 0x0000000, 0x000000},
125 {0, 0x0000000, 0x0000000, 0x000000},
126 {0, 0x0000000, 0x0000000, 0x000000},
127 {1, 0x08f0000, 0x08f2000, 0x172000} } },
128 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
129 {0, 0x0000000, 0x0000000, 0x000000},
130 {0, 0x0000000, 0x0000000, 0x000000},
131 {0, 0x0000000, 0x0000000, 0x000000},
132 {0, 0x0000000, 0x0000000, 0x000000},
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {1, 0x09f0000, 0x09f2000, 0x176000} } },
144 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
145 {0, 0x0000000, 0x0000000, 0x000000},
146 {0, 0x0000000, 0x0000000, 0x000000},
147 {0, 0x0000000, 0x0000000, 0x000000},
148 {0, 0x0000000, 0x0000000, 0x000000},
149 {0, 0x0000000, 0x0000000, 0x000000},
150 {0, 0x0000000, 0x0000000, 0x000000},
151 {0, 0x0000000, 0x0000000, 0x000000},
152 {0, 0x0000000, 0x0000000, 0x000000},
153 {0, 0x0000000, 0x0000000, 0x000000},
154 {0, 0x0000000, 0x0000000, 0x000000},
155 {0, 0x0000000, 0x0000000, 0x000000},
156 {0, 0x0000000, 0x0000000, 0x000000},
157 {0, 0x0000000, 0x0000000, 0x000000},
158 {0, 0x0000000, 0x0000000, 0x000000},
159 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
160 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
161 {0, 0x0000000, 0x0000000, 0x000000},
162 {0, 0x0000000, 0x0000000, 0x000000},
163 {0, 0x0000000, 0x0000000, 0x000000},
164 {0, 0x0000000, 0x0000000, 0x000000},
165 {0, 0x0000000, 0x0000000, 0x000000},
166 {0, 0x0000000, 0x0000000, 0x000000},
167 {0, 0x0000000, 0x0000000, 0x000000},
168 {0, 0x0000000, 0x0000000, 0x000000},
169 {0, 0x0000000, 0x0000000, 0x000000},
170 {0, 0x0000000, 0x0000000, 0x000000},
171 {0, 0x0000000, 0x0000000, 0x000000},
172 {0, 0x0000000, 0x0000000, 0x000000},
173 {0, 0x0000000, 0x0000000, 0x000000},
174 {0, 0x0000000, 0x0000000, 0x000000},
175 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
176 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
177 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
178 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
179 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
180 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
181 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
182 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
183 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
184 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
185 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
186 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
187 {{{0, 0, 0, 0} } }, /* 23: */
188 {{{0, 0, 0, 0} } }, /* 24: */
189 {{{0, 0, 0, 0} } }, /* 25: */
190 {{{0, 0, 0, 0} } }, /* 26: */
191 {{{0, 0, 0, 0} } }, /* 27: */
192 {{{0, 0, 0, 0} } }, /* 28: */
193 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
194 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
195 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
196 {{{0} } }, /* 32: PCI */
197 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
198 {1, 0x2110000, 0x2120000, 0x130000},
199 {1, 0x2120000, 0x2122000, 0x124000},
200 {1, 0x2130000, 0x2132000, 0x126000},
201 {1, 0x2140000, 0x2142000, 0x128000},
202 {1, 0x2150000, 0x2152000, 0x12a000},
203 {1, 0x2160000, 0x2170000, 0x110000},
204 {1, 0x2170000, 0x2172000, 0x12e000},
205 {0, 0x0000000, 0x0000000, 0x000000},
206 {0, 0x0000000, 0x0000000, 0x000000},
207 {0, 0x0000000, 0x0000000, 0x000000},
208 {0, 0x0000000, 0x0000000, 0x000000},
209 {0, 0x0000000, 0x0000000, 0x000000},
210 {0, 0x0000000, 0x0000000, 0x000000},
211 {0, 0x0000000, 0x0000000, 0x000000},
212 {0, 0x0000000, 0x0000000, 0x000000} } },
213 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
214 {{{0} } }, /* 35: */
215 {{{0} } }, /* 36: */
216 {{{0} } }, /* 37: */
217 {{{0} } }, /* 38: */
218 {{{0} } }, /* 39: */
219 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
220 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
221 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
222 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
223 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
224 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
225 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
226 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
227 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
228 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
229 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
230 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
231 {{{0} } }, /* 52: */
232 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
233 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
234 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
235 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
236 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
237 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
238 {{{0} } }, /* 59: I2C0 */
239 {{{0} } }, /* 60: I2C1 */
240 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
241 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
242 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
243};
244
245/*
246 * top 12 bits of crb internal address (hub, agent)
247 */
248static unsigned crb_hub_agt[64] =
249{
250 0,
251 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
252 NETXEN_HW_CRB_HUB_AGT_ADR_MN,
253 NETXEN_HW_CRB_HUB_AGT_ADR_MS,
254 0,
255 NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
256 NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
257 NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
258 NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
259 NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
260 NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
261 NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
262 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
263 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
264 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
265 NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
266 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
267 NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
268 NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
269 NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
270 NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
271 NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
272 NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
273 NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
274 NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
275 NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
276 NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
277 0,
278 NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
279 NETXEN_HW_CRB_HUB_AGT_ADR_SN,
280 0,
281 NETXEN_HW_CRB_HUB_AGT_ADR_EG,
282 0,
283 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
284 NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
285 0,
286 0,
287 0,
288 0,
289 0,
290 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
291 0,
292 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
293 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
294 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
295 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
296 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
297 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
298 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
299 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
300 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
301 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
302 0,
303 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
304 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
305 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
306 NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
307 0,
308 NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
309 NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
310 NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
311 0,
312 NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
313 0,
314};
315
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400316/* PCI Windowing for DDR regions. */
317
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700318#define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400319
Dhananjay Phadkec9517e52009-08-24 19:23:26 +0000320#define NETXEN_PCIE_SEM_TIMEOUT 10000
321
stephen hemminger7e12bb0a2010-10-18 17:40:10 +0000322static int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
323
Dhananjay Phadkec9517e52009-08-24 19:23:26 +0000324int
325netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
326{
327 int done = 0, timeout = 0;
328
329 while (!done) {
330 done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
331 if (done == 1)
332 break;
333 if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +0000334 return -EIO;
Dhananjay Phadkec9517e52009-08-24 19:23:26 +0000335 msleep(1);
336 }
337
338 if (id_reg)
339 NXWR32(adapter, id_reg, adapter->portnum);
340
341 return 0;
342}
343
344void
345netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
346{
Amit Kumar Salecha581e8ae2010-01-07 22:10:15 +0000347 NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
Dhananjay Phadkec9517e52009-08-24 19:23:26 +0000348}
349
stephen hemminger7e12bb0a2010-10-18 17:40:10 +0000350static int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000351{
352 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
353 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
354 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
355 }
356
357 return 0;
358}
359
360/* Disable an XG interface */
stephen hemminger7e12bb0a2010-10-18 17:40:10 +0000361static int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000362{
363 __u32 mac_cfg;
364 u32 port = adapter->physical_port;
365
366 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
367 return 0;
368
369 if (port > NETXEN_NIU_MAX_XG_PORTS)
370 return -EINVAL;
371
372 mac_cfg = 0;
373 if (NXWR32(adapter,
374 NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
375 return -EIO;
376 return 0;
377}
378
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700379#define NETXEN_UNICAST_ADDR(port, index) \
380 (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
381#define NETXEN_MCAST_ADDR(port, index) \
382 (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
383#define MAC_HI(addr) \
384 ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
385#define MAC_LO(addr) \
386 ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
387
stephen hemminger7e12bb0a2010-10-18 17:40:10 +0000388static int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000389{
Narender Kumara7483b02009-11-20 15:09:33 +0000390 u32 mac_cfg;
391 u32 cnt = 0;
392 __u32 reg = 0x0200;
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000393 u32 port = adapter->physical_port;
Narender Kumara7483b02009-11-20 15:09:33 +0000394 u16 board_type = adapter->ahw.board_type;
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000395
396 if (port > NETXEN_NIU_MAX_XG_PORTS)
397 return -EINVAL;
398
Narender Kumara7483b02009-11-20 15:09:33 +0000399 mac_cfg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port));
400 mac_cfg &= ~0x4;
401 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000402
Narender Kumara7483b02009-11-20 15:09:33 +0000403 if ((board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) ||
404 (board_type == NETXEN_BRDTYPE_P2_SB31_10G_HMEZ))
405 reg = (0x20 << port);
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000406
Narender Kumara7483b02009-11-20 15:09:33 +0000407 NXWR32(adapter, NETXEN_NIU_FRAME_COUNT_SELECT, reg);
408
409 mdelay(10);
410
411 while (NXRD32(adapter, NETXEN_NIU_FRAME_COUNT) && ++cnt < 20)
412 mdelay(10);
413
414 if (cnt < 20) {
415
416 reg = NXRD32(adapter,
417 NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
418
419 if (mode == NETXEN_NIU_PROMISC_MODE)
420 reg = (reg | 0x2000UL);
421 else
422 reg = (reg & ~0x2000UL);
423
424 if (mode == NETXEN_NIU_ALLMULTI_MODE)
425 reg = (reg | 0x1000UL);
426 else
427 reg = (reg & ~0x1000UL);
428
429 NXWR32(adapter,
430 NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
431 }
432
433 mac_cfg |= 0x4;
434 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000435
436 return 0;
437}
438
stephen hemminger7e12bb0a2010-10-18 17:40:10 +0000439static int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000440{
441 u32 mac_hi, mac_lo;
442 u32 reg_hi, reg_lo;
443
444 u8 phy = adapter->physical_port;
445
446 if (phy >= NETXEN_NIU_MAX_XG_PORTS)
447 return -EINVAL;
448
449 mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
450 mac_hi = addr[2] | ((u32)addr[3] << 8) |
451 ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
452
453 reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
454 reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
455
456 /* write twice to flush */
457 if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
458 return -EIO;
459 if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
460 return -EIO;
461
462 return 0;
463}
464
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700465static int
466netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
467{
468 u32 val = 0;
469 u16 port = adapter->physical_port;
Narender Kumar5d09e532009-11-20 22:08:57 +0000470 u8 *addr = adapter->mac_addr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700471
472 if (adapter->mc_enabled)
473 return 0;
474
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000475 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700476 val |= (1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000477 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700478
479 /* add broadcast addr to filter */
480 val = 0xffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000481 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
482 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700483
484 /* add station addr to filter */
485 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000486 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700487 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000488 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700489
490 adapter->mc_enabled = 1;
491 return 0;
492}
493
494static int
495netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
496{
497 u32 val = 0;
498 u16 port = adapter->physical_port;
Narender Kumar5d09e532009-11-20 22:08:57 +0000499 u8 *addr = adapter->mac_addr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700500
501 if (!adapter->mc_enabled)
502 return 0;
503
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000504 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700505 val &= ~(1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000506 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700507
508 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000509 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700510 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000511 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700512
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000513 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
514 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700515
516 adapter->mc_enabled = 0;
517 return 0;
518}
519
520static int
521netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
522 int index, u8 *addr)
523{
524 u32 hi = 0, lo = 0;
525 u16 port = adapter->physical_port;
526
527 lo = MAC_LO(addr);
528 hi = MAC_HI(addr);
529
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000530 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
531 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700532
533 return 0;
534}
535
stephen hemminger7e12bb0a2010-10-18 17:40:10 +0000536static void netxen_p2_nic_set_multi(struct net_device *netdev)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400537{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700538 struct netxen_adapter *adapter = netdev_priv(netdev);
Jiri Pirko22bedad32010-04-01 21:22:57 +0000539 struct netdev_hw_addr *ha;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700540 u8 null_addr[6];
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +0000541 int i;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400542
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700543 memset(null_addr, 0, 6);
544
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400545 if (netdev->flags & IFF_PROMISC) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700546
547 adapter->set_promisc(adapter,
548 NETXEN_NIU_PROMISC_MODE);
549
550 /* Full promiscuous mode */
551 netxen_nic_disable_mcast_filter(adapter);
552
553 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400554 }
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700555
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000556 if (netdev_mc_empty(netdev)) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700557 adapter->set_promisc(adapter,
558 NETXEN_NIU_NON_PROMISC_MODE);
559 netxen_nic_disable_mcast_filter(adapter);
560 return;
561 }
562
563 adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
564 if (netdev->flags & IFF_ALLMULTI ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000565 netdev_mc_count(netdev) > adapter->max_mc_count) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700566 netxen_nic_disable_mcast_filter(adapter);
567 return;
568 }
569
570 netxen_nic_enable_mcast_filter(adapter);
571
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +0000572 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000573 netdev_for_each_mc_addr(ha, netdev)
574 netxen_nic_set_mcast_addr(adapter, i++, ha->addr);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700575
576 /* Clear out remaining addresses */
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +0000577 while (i < adapter->max_mc_count)
578 netxen_nic_set_mcast_addr(adapter, i++, null_addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400579}
580
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700581static int
582netxen_send_cmd_descs(struct netxen_adapter *adapter,
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000583 struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700584{
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000585 u32 i, producer, consumer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700586 struct netxen_cmd_buffer *pbuf;
587 struct cmd_desc_type0 *cmd_desc;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000588 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700589
590 i = 0;
591
Dhananjay Phadkedb4cfd82009-09-05 17:43:07 +0000592 if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
593 return -EIO;
594
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000595 tx_ring = adapter->tx_ring;
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000596 __netif_tx_lock_bh(tx_ring->txq);
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800597
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000598 producer = tx_ring->producer;
599 consumer = tx_ring->sw_consumer;
600
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000601 if (nr_desc >= netxen_tx_avail(tx_ring)) {
602 netif_tx_stop_queue(tx_ring->txq);
Rajesh Borundia7a9905e2010-10-18 02:03:41 +0000603 smp_mb();
604 if (netxen_tx_avail(tx_ring) > nr_desc) {
605 if (netxen_tx_avail(tx_ring) > TX_STOP_THRESH)
606 netif_tx_wake_queue(tx_ring->txq);
607 } else {
608 __netif_tx_unlock_bh(tx_ring->txq);
609 return -EBUSY;
610 }
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000611 }
612
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700613 do {
614 cmd_desc = &cmd_desc_arr[i];
615
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000616 pbuf = &tx_ring->cmd_buf_arr[producer];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700617 pbuf->skb = NULL;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700618 pbuf->frag_count = 0;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700619
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000620 memcpy(&tx_ring->desc_head[producer],
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700621 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
622
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000623 producer = get_next_index(producer, tx_ring->num_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700624 i++;
625
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000626 } while (i != nr_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700627
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000628 tx_ring->producer = producer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700629
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000630 netxen_nic_update_cmd_producer(adapter, tx_ring);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700631
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000632 __netif_tx_unlock_bh(tx_ring->txq);
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800633
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700634 return 0;
635}
636
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000637static int
638nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700639{
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700640 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800641 nx_mac_req_t *mac_req;
642 u64 word;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700643
644 memset(&req, 0, sizeof(nx_nic_req_t));
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800645 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
646
647 word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
648 req.req_hdr = cpu_to_le64(word);
649
650 mac_req = (nx_mac_req_t *)&req.words[0];
651 mac_req->op = op;
652 memcpy(mac_req->mac_addr, addr, 6);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700653
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000654 return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
655}
656
657static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
658 u8 *addr, struct list_head *del_list)
659{
660 struct list_head *head;
661 nx_mac_list_t *cur;
662
663 /* look up if already exists */
664 list_for_each(head, del_list) {
665 cur = list_entry(head, nx_mac_list_t, list);
666
667 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
668 list_move_tail(head, &adapter->mac_list);
669 return 0;
670 }
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700671 }
672
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000673 cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
674 if (cur == NULL) {
675 printk(KERN_ERR "%s: failed to add mac address filter\n",
676 adapter->netdev->name);
677 return -ENOMEM;
678 }
679 memcpy(cur->mac_addr, addr, ETH_ALEN);
680 list_add_tail(&cur->list, &adapter->mac_list);
681 return nx_p3_sre_macaddr_change(adapter,
682 cur->mac_addr, NETXEN_MAC_ADD);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700683}
684
stephen hemminger7e12bb0a2010-10-18 17:40:10 +0000685static void netxen_p3_nic_set_multi(struct net_device *netdev)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700686{
687 struct netxen_adapter *adapter = netdev_priv(netdev);
Jiri Pirko22bedad32010-04-01 21:22:57 +0000688 struct netdev_hw_addr *ha;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700689 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700690 u32 mode = VPORT_MISS_MODE_DROP;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000691 LIST_HEAD(del_list);
692 struct list_head *head;
693 nx_mac_list_t *cur;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700694
Amit Kumar Salechad49c9642010-01-07 22:10:16 +0000695 if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
696 return;
697
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000698 list_splice_tail_init(&adapter->mac_list, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700699
Narender Kumar5d09e532009-11-20 22:08:57 +0000700 nx_p3_nic_add_mac(adapter, adapter->mac_addr, &del_list);
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000701 nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700702
703 if (netdev->flags & IFF_PROMISC) {
704 mode = VPORT_MISS_MODE_ACCEPT_ALL;
705 goto send_fw_cmd;
706 }
707
708 if ((netdev->flags & IFF_ALLMULTI) ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000709 (netdev_mc_count(netdev) > adapter->max_mc_count)) {
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700710 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
711 goto send_fw_cmd;
712 }
713
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000714 if (!netdev_mc_empty(netdev)) {
Jiri Pirko22bedad32010-04-01 21:22:57 +0000715 netdev_for_each_mc_addr(ha, netdev)
716 nx_p3_nic_add_mac(adapter, ha->addr, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700717 }
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700718
719send_fw_cmd:
720 adapter->set_promisc(adapter, mode);
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000721 head = &del_list;
722 while (!list_empty(head)) {
723 cur = list_entry(head->next, nx_mac_list_t, list);
724
725 nx_p3_sre_macaddr_change(adapter,
726 cur->mac_addr, NETXEN_MAC_DEL);
727 list_del(&cur->list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700728 kfree(cur);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700729 }
730}
731
stephen hemminger7e12bb0a2010-10-18 17:40:10 +0000732static int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700733{
734 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800735 u64 word;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700736
737 memset(&req, 0, sizeof(nx_nic_req_t));
738
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800739 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
740
741 word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
742 ((u64)adapter->portnum << 16);
743 req.req_hdr = cpu_to_le64(word);
744
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700745 req.words[0] = cpu_to_le64(mode);
746
747 return netxen_send_cmd_descs(adapter,
748 (struct cmd_desc_type0 *)&req, 1);
749}
750
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800751void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
752{
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000753 nx_mac_list_t *cur;
754 struct list_head *head = &adapter->mac_list;
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800755
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000756 while (!list_empty(head)) {
757 cur = list_entry(head->next, nx_mac_list_t, list);
758 nx_p3_sre_macaddr_change(adapter,
759 cur->mac_addr, NETXEN_MAC_DEL);
760 list_del(&cur->list);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800761 kfree(cur);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800762 }
763}
764
stephen hemminger7e12bb0a2010-10-18 17:40:10 +0000765static int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +0000766{
767 /* assuming caller has already copied new addr to netdev */
768 netxen_p3_nic_set_multi(adapter->netdev);
769 return 0;
770}
771
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700772#define NETXEN_CONFIG_INTR_COALESCE 3
773
774/*
775 * Send the interrupt coalescing parameter set by ethtool to the card.
776 */
777int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
778{
779 nx_nic_req_t req;
Amit Kumar Salechac0703952010-01-14 01:53:22 +0000780 u64 word[6];
781 int rv, i;
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700782
783 memset(&req, 0, sizeof(nx_nic_req_t));
Amit Kumar Salechac0703952010-01-14 01:53:22 +0000784 memset(word, 0, sizeof(word));
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700785
Narender Kumar1bb482f2009-08-23 08:35:09 +0000786 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800787
Amit Kumar Salechac0703952010-01-14 01:53:22 +0000788 word[0] = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
789 req.req_hdr = cpu_to_le64(word[0]);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700790
Amit Kumar Salechac0703952010-01-14 01:53:22 +0000791 memcpy(&word[0], &adapter->coal, sizeof(adapter->coal));
792 for (i = 0; i < 6; i++)
793 req.words[i] = cpu_to_le64(word[i]);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700794
795 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
796 if (rv != 0) {
797 printk(KERN_ERR "ERROR. Could not send "
798 "interrupt coalescing parameters\n");
799 }
800
801 return rv;
802}
803
Narender Kumar1bb482f2009-08-23 08:35:09 +0000804int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
805{
806 nx_nic_req_t req;
807 u64 word;
808 int rv = 0;
809
810 if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
811 return 0;
812
813 memset(&req, 0, sizeof(nx_nic_req_t));
814
815 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
816
817 word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
818 req.req_hdr = cpu_to_le64(word);
819
820 req.words[0] = cpu_to_le64(enable);
821
822 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
823 if (rv != 0) {
824 printk(KERN_ERR "ERROR. Could not send "
825 "configure hw lro request\n");
826 }
827
828 adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
829
830 return rv;
831}
832
Narender Kumarfa3ce352009-08-24 19:23:28 +0000833int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
834{
835 nx_nic_req_t req;
836 u64 word;
837 int rv = 0;
838
839 if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
840 return rv;
841
842 memset(&req, 0, sizeof(nx_nic_req_t));
843
844 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
845
846 word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
847 ((u64)adapter->portnum << 16);
848 req.req_hdr = cpu_to_le64(word);
849
850 req.words[0] = cpu_to_le64(enable);
851
852 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
853 if (rv != 0) {
854 printk(KERN_ERR "ERROR. Could not send "
855 "configure bridge mode request\n");
856 }
857
858 adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
859
860 return rv;
861}
862
863
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000864#define RSS_HASHTYPE_IP_TCP 0x3
865
866int netxen_config_rss(struct netxen_adapter *adapter, int enable)
867{
868 nx_nic_req_t req;
869 u64 word;
870 int i, rv;
871
872 u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
873 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
874 0x255b0ec26d5a56daULL };
875
876
877 memset(&req, 0, sizeof(nx_nic_req_t));
878 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
879
880 word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
881 req.req_hdr = cpu_to_le64(word);
882
883 /*
884 * RSS request:
885 * bits 3-0: hash_method
886 * 5-4: hash_type_ipv4
887 * 7-6: hash_type_ipv6
888 * 8: enable
889 * 9: use indirection table
890 * 47-10: reserved
891 * 63-48: indirection table mask
892 */
893 word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
894 ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
895 ((u64)(enable & 0x1) << 8) |
896 ((0x7ULL) << 48);
897 req.words[0] = cpu_to_le64(word);
898 for (i = 0; i < 5; i++)
899 req.words[i+1] = cpu_to_le64(key[i]);
900
901
902 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
903 if (rv != 0) {
904 printk(KERN_ERR "%s: could not configure RSS\n",
905 adapter->netdev->name);
906 }
907
908 return rv;
909}
910
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000911int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
912{
913 nx_nic_req_t req;
914 u64 word;
915 int rv;
916
917 memset(&req, 0, sizeof(nx_nic_req_t));
918 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
919
920 word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
921 req.req_hdr = cpu_to_le64(word);
922
923 req.words[0] = cpu_to_le64(cmd);
924 req.words[1] = cpu_to_le64(ip);
925
926 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
927 if (rv != 0) {
928 printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
929 adapter->netdev->name,
930 (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
931 }
932 return rv;
933}
934
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000935int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
936{
937 nx_nic_req_t req;
938 u64 word;
939 int rv;
940
941 memset(&req, 0, sizeof(nx_nic_req_t));
942 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
943
944 word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
945 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadke22527862009-05-05 19:05:06 +0000946 req.words[0] = cpu_to_le64(enable | (enable << 8));
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000947
948 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
949 if (rv != 0) {
950 printk(KERN_ERR "%s: could not configure link notification\n",
951 adapter->netdev->name);
952 }
953
954 return rv;
955}
956
Narender Kumar1bb482f2009-08-23 08:35:09 +0000957int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
958{
959 nx_nic_req_t req;
960 u64 word;
961 int rv;
962
963 memset(&req, 0, sizeof(nx_nic_req_t));
964 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
965
966 word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
967 ((u64)adapter->portnum << 16) |
968 ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
969
970 req.req_hdr = cpu_to_le64(word);
971
972 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
973 if (rv != 0) {
974 printk(KERN_ERR "%s: could not cleanup lro flows\n",
975 adapter->netdev->name);
976 }
977 return rv;
978}
979
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400980/*
981 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
982 * @returns 0 on success, negative on failure
983 */
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700984
985#define MTU_FUDGE_FACTOR 100
986
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400987int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
988{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700989 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700990 int max_mtu;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700991 int rc = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400992
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700993 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
994 max_mtu = P3_MAX_MTU;
995 else
996 max_mtu = P2_MAX_MTU;
997
998 if (mtu > max_mtu) {
999 printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
1000 netdev->name, max_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001001 return -EINVAL;
1002 }
1003
Amit S. Kale80922fb2006-12-04 09:18:00 -08001004 if (adapter->set_mtu)
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001005 rc = adapter->set_mtu(adapter, mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001006
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001007 if (!rc)
1008 netdev->mtu = mtu;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001009
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001010 return rc;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001011}
1012
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001013static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
Al Virof305f782007-12-22 19:44:00 +00001014 int size, __le32 * buf)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001015{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001016 int i, v, addr;
Al Virof305f782007-12-22 19:44:00 +00001017 __le32 *ptr32;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001018
1019 addr = base;
1020 ptr32 = buf;
1021 for (i = 0; i < size / sizeof(u32); i++) {
Al Virof305f782007-12-22 19:44:00 +00001022 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001023 return -1;
Al Virof305f782007-12-22 19:44:00 +00001024 *ptr32 = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001025 ptr32++;
1026 addr += sizeof(u32);
1027 }
1028 if ((char *)buf + size > (char *)ptr32) {
Al Virof305f782007-12-22 19:44:00 +00001029 __le32 local;
1030 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001031 return -1;
Al Virof305f782007-12-22 19:44:00 +00001032 local = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001033 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
1034 }
1035
1036 return 0;
1037}
1038
Amit Kumar Salechaa03d2452010-01-14 01:53:21 +00001039int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001040{
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001041 __le32 *pmac = (__le32 *) mac;
1042 u32 offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001043
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001044 offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001045
1046 if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001047 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001048
Al Virof305f782007-12-22 19:44:00 +00001049 if (*mac == cpu_to_le64(~0ULL)) {
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001050
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001051 offset = NX_OLD_MAC_ADDR_OFFSET +
1052 (adapter->portnum * sizeof(u64));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001053
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001054 if (netxen_get_flash_block(adapter,
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001055 offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001056 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001057
Al Virof305f782007-12-22 19:44:00 +00001058 if (*mac == cpu_to_le64(~0ULL))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001059 return -1;
1060 }
1061 return 0;
1062}
1063
Amit Kumar Salechaa03d2452010-01-14 01:53:21 +00001064int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac)
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001065{
1066 uint32_t crbaddr, mac_hi, mac_lo;
1067 int pci_func = adapter->ahw.pci_func;
1068
1069 crbaddr = CRB_MAC_BLOCK_START +
1070 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
1071
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001072 mac_lo = NXRD32(adapter, crbaddr);
1073 mac_hi = NXRD32(adapter, crbaddr+4);
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001074
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001075 if (pci_func & 1)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001076 *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001077 else
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001078 *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001079
1080 return 0;
1081}
1082
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001083/*
1084 * Changes the CRB window to the specified window.
1085 */
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001086static void
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001087netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
1088 u32 window)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001089{
1090 void __iomem *offset;
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001091 int count = 10;
1092 u8 func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001093
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001094 if (adapter->ahw.crb_win == window)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001095 return;
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001096
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001097 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1098 NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001099
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001100 writel(window, offset);
1101 do {
1102 if (window == readl(offset))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001103 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001104
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001105 if (printk_ratelimit())
1106 dev_warn(&adapter->pdev->dev,
1107 "failed to set CRB window to %d\n",
1108 (window == NETXEN_WINDOW_ONE));
1109 udelay(1);
1110
1111 } while (--count > 0);
1112
1113 if (count > 0)
1114 adapter->ahw.crb_win = window;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001115}
1116
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001117/*
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001118 * Returns < 0 if off is not valid,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001119 * 1 if window access is needed. 'off' is set to offset from
1120 * CRB space in 128M pci map
1121 * 0 if no window access is needed. 'off' is set to 2M addr
1122 * In: 'off' is offset from base in 128M pci map
1123 */
1124static int
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001125netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
1126 ulong off, void __iomem **addr)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001127{
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001128 crb_128M_2M_sub_block_map_t *m;
1129
1130
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001131 if ((off >= NETXEN_CRB_MAX) || (off < NETXEN_PCI_CRBSPACE))
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001132 return -EINVAL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001133
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001134 off -= NETXEN_PCI_CRBSPACE;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001135
1136 /*
1137 * Try direct map
1138 */
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001139 m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001140
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001141 if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
1142 *addr = adapter->ahw.pci_base0 + m->start_2M +
1143 (off - m->start_128M);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001144 return 0;
1145 }
1146
1147 /*
1148 * Not in direct map, use crb window
1149 */
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001150 *addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M +
1151 (off & MASK(16));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001152 return 1;
1153}
1154
1155/*
1156 * In: 'off' is offset from CRB space in 128M pci map
1157 * Out: 'off' is 2M pci map addr
1158 * side effect: lock crb window
1159 */
1160static void
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001161netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001162{
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001163 u32 window;
1164 void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001165
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001166 off -= NETXEN_PCI_CRBSPACE;
1167
1168 window = CRB_HI(off);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001169
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001170 writel(window, addr);
1171 if (readl(addr) != window) {
1172 if (printk_ratelimit())
1173 dev_warn(&adapter->pdev->dev,
1174 "failed to set CRB window to %d off 0x%lx\n",
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001175 window, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001176 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001177}
1178
Narender Kumarf58dbd72009-12-02 15:46:18 +00001179static void __iomem *
1180netxen_nic_map_indirect_address_128M(struct netxen_adapter *adapter,
1181 ulong win_off, void __iomem **mem_ptr)
1182{
1183 ulong off = win_off;
1184 void __iomem *addr;
1185 resource_size_t mem_base;
1186
1187 if (ADDR_IN_WINDOW1(win_off))
1188 off = NETXEN_CRB_NORMAL(win_off);
1189
1190 addr = pci_base_offset(adapter, off);
1191 if (addr)
1192 return addr;
1193
1194 if (adapter->ahw.pci_len0 == 0)
1195 off -= NETXEN_PCI_CRBSPACE;
1196
1197 mem_base = pci_resource_start(adapter->pdev, 0);
1198 *mem_ptr = ioremap(mem_base + (off & PAGE_MASK), PAGE_SIZE);
1199 if (*mem_ptr)
1200 addr = *mem_ptr + (off & (PAGE_SIZE - 1));
1201
1202 return addr;
1203}
1204
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001205static int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001206netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001207{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001208 unsigned long flags;
Narender Kumarf58dbd72009-12-02 15:46:18 +00001209 void __iomem *addr, *mem_ptr = NULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001210
Narender Kumarf58dbd72009-12-02 15:46:18 +00001211 addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
1212 if (!addr)
1213 return -EIO;
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001214
Narender Kumarf58dbd72009-12-02 15:46:18 +00001215 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001216 netxen_nic_io_write_128M(adapter, addr, data);
Narender Kumarf58dbd72009-12-02 15:46:18 +00001217 } else { /* Window 0 */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001218 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001219 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001220 writel(data, addr);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001221 netxen_nic_pci_set_crbwindow_128M(adapter,
1222 NETXEN_WINDOW_ONE);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001223 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001224 }
1225
Narender Kumarf58dbd72009-12-02 15:46:18 +00001226 if (mem_ptr)
1227 iounmap(mem_ptr);
1228
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001229 return 0;
1230}
1231
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001232static u32
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001233netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001234{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001235 unsigned long flags;
Narender Kumarf58dbd72009-12-02 15:46:18 +00001236 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001237 u32 data;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001238
Narender Kumarf58dbd72009-12-02 15:46:18 +00001239 addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
1240 if (!addr)
1241 return -EIO;
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001242
Narender Kumarf58dbd72009-12-02 15:46:18 +00001243 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001244 data = netxen_nic_io_read_128M(adapter, addr);
Narender Kumarf58dbd72009-12-02 15:46:18 +00001245 } else { /* Window 0 */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001246 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001247 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001248 data = readl(addr);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001249 netxen_nic_pci_set_crbwindow_128M(adapter,
1250 NETXEN_WINDOW_ONE);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001251 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001252 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001253
Narender Kumarf58dbd72009-12-02 15:46:18 +00001254 if (mem_ptr)
1255 iounmap(mem_ptr);
1256
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001257 return data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001258}
1259
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001260static int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001261netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001262{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001263 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001264 int rv;
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001265 void __iomem *addr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001266
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001267 rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001268
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001269 if (rv == 0) {
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001270 writel(data, addr);
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001271 return 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001272 }
1273
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001274 if (rv > 0) {
1275 /* indirect access */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001276 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001277 crb_win_lock(adapter);
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001278 netxen_nic_pci_set_crbwindow_2M(adapter, off);
1279 writel(data, addr);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001280 crb_win_unlock(adapter);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001281 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001282 return 0;
1283 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001284
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001285 dev_err(&adapter->pdev->dev,
1286 "%s: invalid offset: 0x%016lx\n", __func__, off);
1287 dump_stack();
1288 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001289}
1290
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001291static u32
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001292netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001293{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001294 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001295 int rv;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001296 u32 data;
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001297 void __iomem *addr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001298
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001299 rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001300
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001301 if (rv == 0)
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001302 return readl(addr);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001303
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001304 if (rv > 0) {
1305 /* indirect access */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001306 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001307 crb_win_lock(adapter);
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001308 netxen_nic_pci_set_crbwindow_2M(adapter, off);
1309 data = readl(addr);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001310 crb_win_unlock(adapter);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001311 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001312 return data;
1313 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001314
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001315 dev_err(&adapter->pdev->dev,
1316 "%s: invalid offset: 0x%016lx\n", __func__, off);
1317 dump_stack();
1318 return -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001319}
1320
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001321/* window 1 registers only */
1322static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
1323 void __iomem *addr, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001324{
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001325 read_lock(&adapter->ahw.crb_lock);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001326 writel(data, addr);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001327 read_unlock(&adapter->ahw.crb_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001328}
1329
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001330static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
1331 void __iomem *addr)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001332{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001333 u32 val;
1334
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001335 read_lock(&adapter->ahw.crb_lock);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001336 val = readl(addr);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001337 read_unlock(&adapter->ahw.crb_lock);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001338
1339 return val;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001340}
1341
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001342static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
1343 void __iomem *addr, u32 data)
1344{
1345 writel(data, addr);
1346}
1347
1348static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
1349 void __iomem *addr)
1350{
1351 return readl(addr);
1352}
1353
1354void __iomem *
1355netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
1356{
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001357 void __iomem *addr = NULL;
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001358
1359 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001360 if ((offset < NETXEN_CRB_PCIX_HOST2) &&
1361 (offset > NETXEN_CRB_PCIX_HOST))
1362 addr = PCI_OFFSET_SECOND_RANGE(adapter, offset);
1363 else
1364 addr = NETXEN_CRB_NORMALIZE(adapter, offset);
1365 } else {
1366 WARN_ON(netxen_nic_pci_get_crb_addr_2M(adapter,
1367 offset, &addr));
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001368 }
1369
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001370 return addr;
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001371}
1372
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001373static int
1374netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1375 u64 addr, u32 *start)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001376{
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001377 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1378 *start = (addr - NETXEN_ADDR_OCM0 + NETXEN_PCI_OCM0);
1379 return 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001380 } else if (ADDR_IN_RANGE(addr,
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001381 NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1382 *start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
1383 return 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001384 }
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001385
1386 return -EIO;
1387}
1388
1389static int
1390netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1391 u64 addr, u32 *start)
1392{
Amit Kumar Salecha6abb4b82009-10-16 15:50:09 +00001393 u32 window;
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001394
Sucheta Chakraborty14e2cfb2010-05-11 23:53:04 +00001395 window = OCM_WIN(addr);
Amit Kumar Salecha6abb4b82009-10-16 15:50:09 +00001396
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001397 writel(window, adapter->ahw.ocm_win_crb);
Amit Kumar Salecha6abb4b82009-10-16 15:50:09 +00001398 /* read back to flush */
1399 readl(adapter->ahw.ocm_win_crb);
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001400
1401 adapter->ahw.ocm_win = window;
1402 *start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
1403 return 0;
1404}
1405
1406static int
1407netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
1408 u64 *data, int op)
1409{
1410 void __iomem *addr, *mem_ptr = NULL;
1411 resource_size_t mem_base;
Sucheta Chakraborty14e2cfb2010-05-11 23:53:04 +00001412 int ret;
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001413 u32 start;
1414
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001415 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001416
1417 ret = adapter->pci_set_window(adapter, off, &start);
1418 if (ret != 0)
1419 goto unlock;
1420
Sucheta Chakraborty14e2cfb2010-05-11 23:53:04 +00001421 if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
1422 addr = adapter->ahw.pci_base0 + start;
1423 } else {
1424 addr = pci_base_offset(adapter, start);
1425 if (addr)
1426 goto noremap;
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001427
Sucheta Chakraborty14e2cfb2010-05-11 23:53:04 +00001428 mem_base = pci_resource_start(adapter->pdev, 0) +
1429 (start & PAGE_MASK);
1430 mem_ptr = ioremap(mem_base, PAGE_SIZE);
1431 if (mem_ptr == NULL) {
1432 ret = -EIO;
1433 goto unlock;
1434 }
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001435
Sucheta Chakraborty14e2cfb2010-05-11 23:53:04 +00001436 addr = mem_ptr + (start & (PAGE_SIZE-1));
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001437 }
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001438noremap:
1439 if (op == 0) /* read */
1440 *data = readq(addr);
1441 else /* write */
1442 writeq(*data, addr);
1443
1444unlock:
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001445 spin_unlock(&adapter->ahw.mem_lock);
1446
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001447 if (mem_ptr)
1448 iounmap(mem_ptr);
1449 return ret;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001450}
1451
Amit Kumar Salecha0b9715e2010-05-11 23:53:05 +00001452void
1453netxen_pci_camqm_read_2M(struct netxen_adapter *adapter, u64 off, u64 *data)
1454{
1455 void __iomem *addr = adapter->ahw.pci_base0 +
1456 NETXEN_PCI_CAMQM_2M_BASE + (off - NETXEN_PCI_CAMQM);
1457
1458 spin_lock(&adapter->ahw.mem_lock);
1459 *data = readq(addr);
1460 spin_unlock(&adapter->ahw.mem_lock);
1461}
1462
1463void
1464netxen_pci_camqm_write_2M(struct netxen_adapter *adapter, u64 off, u64 data)
1465{
1466 void __iomem *addr = adapter->ahw.pci_base0 +
1467 NETXEN_PCI_CAMQM_2M_BASE + (off - NETXEN_PCI_CAMQM);
1468
1469 spin_lock(&adapter->ahw.mem_lock);
1470 writeq(data, addr);
1471 spin_unlock(&adapter->ahw.mem_lock);
1472}
1473
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001474#define MAX_CTL_CHECK 1000
1475
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001476static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001477netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001478 u64 off, u64 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001479{
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001480 int j, ret;
1481 u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001482 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001483
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001484 /* Only 64-bit aligned access */
1485 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001486 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001487
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001488 /* P2 has different SIU and MIU test agent base addr */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001489 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1490 NETXEN_ADDR_QDR_NET_MAX_P2)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001491 mem_crb = pci_base_offset(adapter,
1492 NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
1493 addr_hi = SIU_TEST_AGT_ADDR_HI;
1494 data_lo = SIU_TEST_AGT_WRDATA_LO;
1495 data_hi = SIU_TEST_AGT_WRDATA_HI;
1496 off_lo = off & SIU_TEST_AGT_ADDR_MASK;
1497 off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001498 goto correct;
1499 }
1500
1501 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001502 mem_crb = pci_base_offset(adapter,
1503 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1504 addr_hi = MIU_TEST_AGT_ADDR_HI;
1505 data_lo = MIU_TEST_AGT_WRDATA_LO;
1506 data_hi = MIU_TEST_AGT_WRDATA_HI;
1507 off_lo = off & MIU_TEST_AGT_ADDR_MASK;
1508 off_hi = 0;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001509 goto correct;
1510 }
1511
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001512 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
1513 ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1514 if (adapter->ahw.pci_len0 != 0) {
1515 return netxen_nic_pci_mem_access_direct(adapter,
1516 off, &data, 1);
1517 }
1518 }
1519
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001520 return -EIO;
1521
1522correct:
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001523 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001524 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001525
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001526 writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1527 writel(off_hi, (mem_crb + addr_hi));
1528 writel(data & 0xffffffff, (mem_crb + data_lo));
1529 writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
1530 writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
1531 writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
1532 (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001533
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001534 for (j = 0; j < MAX_CTL_CHECK; j++) {
1535 temp = readl((mem_crb + TEST_AGT_CTRL));
1536 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001537 break;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001538 }
1539
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001540 if (j >= MAX_CTL_CHECK) {
1541 if (printk_ratelimit())
1542 dev_err(&adapter->pdev->dev,
1543 "failed to write through agent\n");
1544 ret = -EIO;
1545 } else
1546 ret = 0;
1547
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001548 netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001549 spin_unlock(&adapter->ahw.mem_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001550 return ret;
1551}
1552
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001553static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001554netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001555 u64 off, u64 *data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001556{
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001557 int j, ret;
1558 u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
1559 u64 val;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001560 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001561
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001562 /* Only 64-bit aligned access */
1563 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001564 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001565
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001566 /* P2 has different SIU and MIU test agent base addr */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001567 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1568 NETXEN_ADDR_QDR_NET_MAX_P2)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001569 mem_crb = pci_base_offset(adapter,
1570 NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
1571 addr_hi = SIU_TEST_AGT_ADDR_HI;
1572 data_lo = SIU_TEST_AGT_RDDATA_LO;
1573 data_hi = SIU_TEST_AGT_RDDATA_HI;
1574 off_lo = off & SIU_TEST_AGT_ADDR_MASK;
1575 off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001576 goto correct;
1577 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001578
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001579 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001580 mem_crb = pci_base_offset(adapter,
1581 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1582 addr_hi = MIU_TEST_AGT_ADDR_HI;
1583 data_lo = MIU_TEST_AGT_RDDATA_LO;
1584 data_hi = MIU_TEST_AGT_RDDATA_HI;
1585 off_lo = off & MIU_TEST_AGT_ADDR_MASK;
1586 off_hi = 0;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001587 goto correct;
1588 }
1589
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001590 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
1591 ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1592 if (adapter->ahw.pci_len0 != 0) {
1593 return netxen_nic_pci_mem_access_direct(adapter,
1594 off, data, 0);
1595 }
1596 }
1597
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001598 return -EIO;
1599
1600correct:
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001601 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001602 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001603
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001604 writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1605 writel(off_hi, (mem_crb + addr_hi));
1606 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1607 writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001608
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001609 for (j = 0; j < MAX_CTL_CHECK; j++) {
1610 temp = readl(mem_crb + TEST_AGT_CTRL);
1611 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001612 break;
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001613 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001614
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001615 if (j >= MAX_CTL_CHECK) {
1616 if (printk_ratelimit())
1617 dev_err(&adapter->pdev->dev,
1618 "failed to read through agent\n");
1619 ret = -EIO;
1620 } else {
1621
1622 temp = readl(mem_crb + data_hi);
1623 val = ((u64)temp << 32);
1624 val |= readl(mem_crb + data_lo);
1625 *data = val;
1626 ret = 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001627 }
1628
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001629 netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001630 spin_unlock(&adapter->ahw.mem_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001631
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001632 return ret;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001633}
1634
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001635static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001636netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001637 u64 off, u64 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001638{
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001639 int j, ret;
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001640 u32 temp, off8;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001641 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001642
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001643 /* Only 64-bit aligned access */
1644 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001645 return -EIO;
1646
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001647 /* P3 onward, test agent base for MIU and SIU is same */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001648 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1649 NETXEN_ADDR_QDR_NET_MAX_P3)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001650 mem_crb = netxen_get_ioaddr(adapter,
1651 NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001652 goto correct;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001653 }
1654
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001655 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001656 mem_crb = netxen_get_ioaddr(adapter,
1657 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001658 goto correct;
1659 }
1660
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001661 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
1662 return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);
1663
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001664 return -EIO;
1665
1666correct:
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001667 off8 = off & 0xfffffff8;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001668
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001669 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001670
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001671 writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1672 writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001673
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001674 writel(data & 0xffffffff,
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001675 mem_crb + MIU_TEST_AGT_WRDATA_LO);
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001676 writel((data >> 32) & 0xffffffff,
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001677 mem_crb + MIU_TEST_AGT_WRDATA_HI);
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001678
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001679 writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
1680 writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
1681 (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001682
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001683 for (j = 0; j < MAX_CTL_CHECK; j++) {
1684 temp = readl(mem_crb + TEST_AGT_CTRL);
1685 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001686 break;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001687 }
1688
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001689 if (j >= MAX_CTL_CHECK) {
1690 if (printk_ratelimit())
1691 dev_err(&adapter->pdev->dev,
1692 "failed to write through agent\n");
1693 ret = -EIO;
1694 } else
1695 ret = 0;
1696
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001697 spin_unlock(&adapter->ahw.mem_lock);
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001698
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001699 return ret;
1700}
1701
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001702static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001703netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001704 u64 off, u64 *data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001705{
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001706 int j, ret;
1707 u32 temp, off8;
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001708 u64 val;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001709 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001710
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001711 /* Only 64-bit aligned access */
1712 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001713 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001714
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001715 /* P3 onward, test agent base for MIU and SIU is same */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001716 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1717 NETXEN_ADDR_QDR_NET_MAX_P3)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001718 mem_crb = netxen_get_ioaddr(adapter,
1719 NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001720 goto correct;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001721 }
1722
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001723 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001724 mem_crb = netxen_get_ioaddr(adapter,
1725 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001726 goto correct;
1727 }
1728
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001729 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1730 return netxen_nic_pci_mem_access_direct(adapter,
1731 off, data, 0);
1732 }
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001733
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001734 return -EIO;
1735
1736correct:
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001737 off8 = off & 0xfffffff8;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001738
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001739 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001740
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001741 writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1742 writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
1743 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1744 writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001745
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001746 for (j = 0; j < MAX_CTL_CHECK; j++) {
1747 temp = readl(mem_crb + TEST_AGT_CTRL);
1748 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001749 break;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001750 }
1751
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001752 if (j >= MAX_CTL_CHECK) {
1753 if (printk_ratelimit())
1754 dev_err(&adapter->pdev->dev,
1755 "failed to read through agent\n");
1756 ret = -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001757 } else {
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001758 val = (u64)(readl(mem_crb + MIU_TEST_AGT_RDDATA_HI)) << 32;
1759 val |= readl(mem_crb + MIU_TEST_AGT_RDDATA_LO);
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001760 *data = val;
1761 ret = 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001762 }
1763
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001764 spin_unlock(&adapter->ahw.mem_lock);
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001765
1766 return ret;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001767}
1768
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001769void
1770netxen_setup_hwops(struct netxen_adapter *adapter)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001771{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001772 adapter->init_port = netxen_niu_xg_init_port;
1773 adapter->stop_port = netxen_niu_disable_xg_port;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001774
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001775 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1776 adapter->crb_read = netxen_nic_hw_read_wx_128M,
1777 adapter->crb_write = netxen_nic_hw_write_wx_128M,
1778 adapter->pci_set_window = netxen_nic_pci_set_window_128M,
1779 adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
1780 adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
1781 adapter->io_read = netxen_nic_io_read_128M,
1782 adapter->io_write = netxen_nic_io_write_128M,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001783
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001784 adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
1785 adapter->set_multi = netxen_p2_nic_set_multi;
1786 adapter->set_mtu = netxen_nic_set_mtu_xgb;
1787 adapter->set_promisc = netxen_p2_nic_set_promisc;
1788
1789 } else {
1790 adapter->crb_read = netxen_nic_hw_read_wx_2M,
1791 adapter->crb_write = netxen_nic_hw_write_wx_2M,
1792 adapter->pci_set_window = netxen_nic_pci_set_window_2M,
1793 adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
1794 adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
1795 adapter->io_read = netxen_nic_io_read_2M,
1796 adapter->io_write = netxen_nic_io_write_2M,
1797
1798 adapter->set_mtu = nx_fw_cmd_set_mtu;
1799 adapter->set_promisc = netxen_p3_nic_set_promisc;
1800 adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
1801 adapter->set_multi = netxen_p3_nic_set_multi;
1802
1803 adapter->phy_read = nx_fw_cmd_query_phy;
1804 adapter->phy_write = nx_fw_cmd_set_phy;
1805 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001806}
1807
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001808int netxen_nic_get_board_info(struct netxen_adapter *adapter)
1809{
Dhananjay Phadke0dc6d9c2009-10-21 19:39:03 +00001810 int offset, board_type, magic;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001811 struct pci_dev *pdev = adapter->pdev;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001812
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001813 offset = NX_FW_MAGIC_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001814 if (netxen_rom_fast_read(adapter, offset, &magic))
1815 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001816
Dhananjay Phadke0dc6d9c2009-10-21 19:39:03 +00001817 if (magic != NETXEN_BDINFO_MAGIC) {
1818 dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
1819 magic);
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001820 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001821 }
1822
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001823 offset = NX_BRDTYPE_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001824 if (netxen_rom_fast_read(adapter, offset, &board_type))
1825 return -EIO;
1826
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001827 if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001828 u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001829 if ((gpio & 0x8000) == 0)
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001830 board_type = NETXEN_BRDTYPE_P3_10G_TP;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001831 }
1832
amit salechadce87b92010-10-18 02:03:42 +00001833 adapter->ahw.board_type = board_type;
1834
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001835 switch (board_type) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001836 case NETXEN_BRDTYPE_P2_SB35_4G:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001837 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001838 break;
1839 case NETXEN_BRDTYPE_P2_SB31_10G:
1840 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
1841 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
1842 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001843 case NETXEN_BRDTYPE_P3_HMEZ:
1844 case NETXEN_BRDTYPE_P3_XG_LOM:
1845 case NETXEN_BRDTYPE_P3_10G_CX4:
1846 case NETXEN_BRDTYPE_P3_10G_CX4_LP:
1847 case NETXEN_BRDTYPE_P3_IMEZ:
1848 case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001849 case NETXEN_BRDTYPE_P3_10G_SFP_CT:
1850 case NETXEN_BRDTYPE_P3_10G_SFP_QT:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001851 case NETXEN_BRDTYPE_P3_10G_XFP:
1852 case NETXEN_BRDTYPE_P3_10000_BASE_T:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001853 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001854 break;
1855 case NETXEN_BRDTYPE_P1_BD:
1856 case NETXEN_BRDTYPE_P1_SB:
1857 case NETXEN_BRDTYPE_P1_SMAX:
1858 case NETXEN_BRDTYPE_P1_SOCK:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001859 case NETXEN_BRDTYPE_P3_REF_QG:
1860 case NETXEN_BRDTYPE_P3_4_GB:
1861 case NETXEN_BRDTYPE_P3_4_GB_MM:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001862 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001863 break;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001864 case NETXEN_BRDTYPE_P3_10G_TP:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001865 adapter->ahw.port_type = (adapter->portnum < 2) ?
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001866 NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
1867 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001868 default:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001869 dev_err(&pdev->dev, "unknown board type %x\n", board_type);
1870 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001871 break;
1872 }
1873
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001874 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001875}
1876
1877/* NIU access sections */
stephen hemminger7e12bb0a2010-10-18 17:40:10 +00001878static int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001879{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001880 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001881 if (adapter->physical_port == 0)
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001882 NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
Jeff Garzik47906542007-11-23 21:23:36 -05001883 else
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001884 NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001885 return 0;
1886}
1887
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001888void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001889{
Al Viroa608ab9c2007-01-02 10:39:10 +00001890 __u32 status;
1891 __u32 autoneg;
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001892 __u32 port_mode;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001893
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001894 if (!netif_carrier_ok(adapter->netdev)) {
1895 adapter->link_speed = 0;
1896 adapter->link_duplex = -1;
1897 adapter->link_autoneg = AUTONEG_ENABLE;
1898 return;
1899 }
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001900
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001901 if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001902 port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001903 if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
1904 adapter->link_speed = SPEED_1000;
1905 adapter->link_duplex = DUPLEX_FULL;
1906 adapter->link_autoneg = AUTONEG_DISABLE;
1907 return;
1908 }
1909
Joe Perches8e95a202009-12-03 07:58:21 +00001910 if (adapter->phy_read &&
1911 adapter->phy_read(adapter,
1912 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
1913 &status) == 0) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001914 if (netxen_get_phy_link(status)) {
1915 switch (netxen_get_phy_speed(status)) {
1916 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001917 adapter->link_speed = SPEED_10;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001918 break;
1919 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001920 adapter->link_speed = SPEED_100;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001921 break;
1922 case 2:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001923 adapter->link_speed = SPEED_1000;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001924 break;
1925 default:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001926 adapter->link_speed = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001927 break;
1928 }
1929 switch (netxen_get_phy_duplex(status)) {
1930 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001931 adapter->link_duplex = DUPLEX_HALF;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001932 break;
1933 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001934 adapter->link_duplex = DUPLEX_FULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001935 break;
1936 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001937 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001938 break;
1939 }
Joe Perches8e95a202009-12-03 07:58:21 +00001940 if (adapter->phy_read &&
1941 adapter->phy_read(adapter,
1942 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
1943 &autoneg) != 0)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001944 adapter->link_autoneg = autoneg;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001945 } else
1946 goto link_down;
1947 } else {
1948 link_down:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001949 adapter->link_speed = 0;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001950 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001951 }
1952 }
1953}
1954
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001955int
1956netxen_nic_wol_supported(struct netxen_adapter *adapter)
1957{
1958 u32 wol_cfg;
1959
1960 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
1961 return 0;
1962
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001963 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001964 if (wol_cfg & (1UL << adapter->portnum)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001965 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001966 if (wol_cfg & (1 << adapter->portnum))
1967 return 1;
1968 }
1969
1970 return 0;
1971}