blob: fe0db435fa4717bcab7e7e93d656766b8e124f49 [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
Jani Nikula10122052014-08-27 16:27:30 +030031struct ddi_buf_trans {
32 u32 trans1; /* balance leg enable, de-emph level */
33 u32 trans2; /* vref sel, vswing */
David Weinehallf8896f52015-06-25 11:11:03 +030034 u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
Jani Nikula10122052014-08-27 16:27:30 +030035};
36
Ville Syrjälä97eeb872017-02-23 19:35:06 +020037static const u8 index_to_dp_signal_levels[] = {
38 [0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
39 [1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
40 [2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
41 [3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
42 [4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
43 [5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
44 [6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
45 [7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
46 [8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
47 [9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
48};
49
Eugeni Dodonov45244b82012-05-09 15:37:20 -030050/* HDMI/DVI modes ignore everything but the last 2 items. So we share
51 * them for both DP and FDI transports, allowing those ports to
52 * automatically adapt to HDMI connections as well
53 */
Jani Nikula10122052014-08-27 16:27:30 +030054static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030055 { 0x00FFFFFF, 0x0006000E, 0x0 },
56 { 0x00D75FFF, 0x0005000A, 0x0 },
57 { 0x00C30FFF, 0x00040006, 0x0 },
58 { 0x80AAAFFF, 0x000B0000, 0x0 },
59 { 0x00FFFFFF, 0x0005000A, 0x0 },
60 { 0x00D75FFF, 0x000C0004, 0x0 },
61 { 0x80C30FFF, 0x000B0000, 0x0 },
62 { 0x00FFFFFF, 0x00040006, 0x0 },
63 { 0x80D75FFF, 0x000B0000, 0x0 },
Eugeni Dodonov45244b82012-05-09 15:37:20 -030064};
65
Jani Nikula10122052014-08-27 16:27:30 +030066static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030067 { 0x00FFFFFF, 0x0007000E, 0x0 },
68 { 0x00D75FFF, 0x000F000A, 0x0 },
69 { 0x00C30FFF, 0x00060006, 0x0 },
70 { 0x00AAAFFF, 0x001E0000, 0x0 },
71 { 0x00FFFFFF, 0x000F000A, 0x0 },
72 { 0x00D75FFF, 0x00160004, 0x0 },
73 { 0x00C30FFF, 0x001E0000, 0x0 },
74 { 0x00FFFFFF, 0x00060006, 0x0 },
75 { 0x00D75FFF, 0x001E0000, 0x0 },
Paulo Zanoni6acab152013-09-12 17:06:24 -030076};
77
Jani Nikula10122052014-08-27 16:27:30 +030078static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
79 /* Idx NT mV d T mV d db */
David Weinehallf8896f52015-06-25 11:11:03 +030080 { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
81 { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
82 { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
83 { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
84 { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
85 { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
86 { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
87 { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
88 { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
89 { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
90 { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
91 { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030092};
93
Jani Nikula10122052014-08-27 16:27:30 +030094static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030095 { 0x00FFFFFF, 0x00000012, 0x0 },
96 { 0x00EBAFFF, 0x00020011, 0x0 },
97 { 0x00C71FFF, 0x0006000F, 0x0 },
98 { 0x00AAAFFF, 0x000E000A, 0x0 },
99 { 0x00FFFFFF, 0x00020011, 0x0 },
100 { 0x00DB6FFF, 0x0005000F, 0x0 },
101 { 0x00BEEFFF, 0x000A000C, 0x0 },
102 { 0x00FFFFFF, 0x0005000F, 0x0 },
103 { 0x00DB6FFF, 0x000A000C, 0x0 },
Paulo Zanoni300644c2013-11-02 21:07:42 -0700104};
105
Jani Nikula10122052014-08-27 16:27:30 +0300106static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300107 { 0x00FFFFFF, 0x0007000E, 0x0 },
108 { 0x00D75FFF, 0x000E000A, 0x0 },
109 { 0x00BEFFFF, 0x00140006, 0x0 },
110 { 0x80B2CFFF, 0x001B0002, 0x0 },
111 { 0x00FFFFFF, 0x000E000A, 0x0 },
112 { 0x00DB6FFF, 0x00160005, 0x0 },
113 { 0x80C71FFF, 0x001A0002, 0x0 },
114 { 0x00F7DFFF, 0x00180004, 0x0 },
115 { 0x80D75FFF, 0x001B0002, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700116};
117
Jani Nikula10122052014-08-27 16:27:30 +0300118static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300119 { 0x00FFFFFF, 0x0001000E, 0x0 },
120 { 0x00D75FFF, 0x0004000A, 0x0 },
121 { 0x00C30FFF, 0x00070006, 0x0 },
122 { 0x00AAAFFF, 0x000C0000, 0x0 },
123 { 0x00FFFFFF, 0x0004000A, 0x0 },
124 { 0x00D75FFF, 0x00090004, 0x0 },
125 { 0x00C30FFF, 0x000C0000, 0x0 },
126 { 0x00FFFFFF, 0x00070006, 0x0 },
127 { 0x00D75FFF, 0x000C0000, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700128};
129
Jani Nikula10122052014-08-27 16:27:30 +0300130static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
131 /* Idx NT mV d T mV df db */
David Weinehallf8896f52015-06-25 11:11:03 +0300132 { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
133 { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
134 { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
135 { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
136 { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
137 { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
138 { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
139 { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
140 { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
141 { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
Damien Lespiaua26aa8b2014-08-01 11:07:55 +0100142};
143
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700144/* Skylake H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000145static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300146 { 0x00002016, 0x000000A0, 0x0 },
147 { 0x00005012, 0x0000009B, 0x0 },
148 { 0x00007011, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800149 { 0x80009010, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300150 { 0x00002016, 0x0000009B, 0x0 },
151 { 0x00005012, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800152 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300153 { 0x00002016, 0x000000DF, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800154 { 0x80005012, 0x000000C0, 0x1 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000155};
156
David Weinehallf8896f52015-06-25 11:11:03 +0300157/* Skylake U */
158static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700159 { 0x0000201B, 0x000000A2, 0x0 },
David Weinehallf8896f52015-06-25 11:11:03 +0300160 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300161 { 0x80007011, 0x000000CD, 0x1 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800162 { 0x80009010, 0x000000C0, 0x1 },
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700163 { 0x0000201B, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800164 { 0x80005012, 0x000000C0, 0x1 },
165 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300166 { 0x00002016, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800167 { 0x80005012, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300168};
169
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700170/* Skylake Y */
171static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300172 { 0x00000018, 0x000000A2, 0x0 },
173 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300174 { 0x80007011, 0x000000CD, 0x3 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800175 { 0x80009010, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300176 { 0x00000018, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800177 { 0x80005012, 0x000000C0, 0x3 },
178 { 0x80007011, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300179 { 0x00000018, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800180 { 0x80005012, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300181};
182
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700183/* Kabylake H and S */
184static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
185 { 0x00002016, 0x000000A0, 0x0 },
186 { 0x00005012, 0x0000009B, 0x0 },
187 { 0x00007011, 0x00000088, 0x0 },
188 { 0x80009010, 0x000000C0, 0x1 },
189 { 0x00002016, 0x0000009B, 0x0 },
190 { 0x00005012, 0x00000088, 0x0 },
191 { 0x80007011, 0x000000C0, 0x1 },
192 { 0x00002016, 0x00000097, 0x0 },
193 { 0x80005012, 0x000000C0, 0x1 },
194};
195
196/* Kabylake U */
197static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
198 { 0x0000201B, 0x000000A1, 0x0 },
199 { 0x00005012, 0x00000088, 0x0 },
200 { 0x80007011, 0x000000CD, 0x3 },
201 { 0x80009010, 0x000000C0, 0x3 },
202 { 0x0000201B, 0x0000009D, 0x0 },
203 { 0x80005012, 0x000000C0, 0x3 },
204 { 0x80007011, 0x000000C0, 0x3 },
205 { 0x00002016, 0x0000004F, 0x0 },
206 { 0x80005012, 0x000000C0, 0x3 },
207};
208
209/* Kabylake Y */
210static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
211 { 0x00001017, 0x000000A1, 0x0 },
212 { 0x00005012, 0x00000088, 0x0 },
213 { 0x80007011, 0x000000CD, 0x3 },
214 { 0x8000800F, 0x000000C0, 0x3 },
215 { 0x00001017, 0x0000009D, 0x0 },
216 { 0x80005012, 0x000000C0, 0x3 },
217 { 0x80007011, 0x000000C0, 0x3 },
218 { 0x00001017, 0x0000004C, 0x0 },
219 { 0x80005012, 0x000000C0, 0x3 },
220};
221
David Weinehallf8896f52015-06-25 11:11:03 +0300222/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700223 * Skylake/Kabylake H and S
David Weinehallf8896f52015-06-25 11:11:03 +0300224 * eDP 1.4 low vswing translation parameters
225 */
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530226static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300227 { 0x00000018, 0x000000A8, 0x0 },
228 { 0x00004013, 0x000000A9, 0x0 },
229 { 0x00007011, 0x000000A2, 0x0 },
230 { 0x00009010, 0x0000009C, 0x0 },
231 { 0x00000018, 0x000000A9, 0x0 },
232 { 0x00006013, 0x000000A2, 0x0 },
233 { 0x00007011, 0x000000A6, 0x0 },
234 { 0x00000018, 0x000000AB, 0x0 },
235 { 0x00007013, 0x0000009F, 0x0 },
236 { 0x00000018, 0x000000DF, 0x0 },
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530237};
238
David Weinehallf8896f52015-06-25 11:11:03 +0300239/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700240 * Skylake/Kabylake U
David Weinehallf8896f52015-06-25 11:11:03 +0300241 * eDP 1.4 low vswing translation parameters
242 */
243static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
244 { 0x00000018, 0x000000A8, 0x0 },
245 { 0x00004013, 0x000000A9, 0x0 },
246 { 0x00007011, 0x000000A2, 0x0 },
247 { 0x00009010, 0x0000009C, 0x0 },
248 { 0x00000018, 0x000000A9, 0x0 },
249 { 0x00006013, 0x000000A2, 0x0 },
250 { 0x00007011, 0x000000A6, 0x0 },
251 { 0x00002016, 0x000000AB, 0x0 },
252 { 0x00005013, 0x0000009F, 0x0 },
253 { 0x00000018, 0x000000DF, 0x0 },
254};
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530255
David Weinehallf8896f52015-06-25 11:11:03 +0300256/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700257 * Skylake/Kabylake Y
David Weinehallf8896f52015-06-25 11:11:03 +0300258 * eDP 1.4 low vswing translation parameters
259 */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700260static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300261 { 0x00000018, 0x000000A8, 0x0 },
262 { 0x00004013, 0x000000AB, 0x0 },
263 { 0x00007011, 0x000000A4, 0x0 },
264 { 0x00009010, 0x000000DF, 0x0 },
265 { 0x00000018, 0x000000AA, 0x0 },
266 { 0x00006013, 0x000000A4, 0x0 },
267 { 0x00007011, 0x0000009D, 0x0 },
268 { 0x00000018, 0x000000A0, 0x0 },
269 { 0x00006012, 0x000000DF, 0x0 },
270 { 0x00000018, 0x0000008A, 0x0 },
271};
272
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700273/* Skylake/Kabylake U, H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000274static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300275 { 0x00000018, 0x000000AC, 0x0 },
276 { 0x00005012, 0x0000009D, 0x0 },
277 { 0x00007011, 0x00000088, 0x0 },
278 { 0x00000018, 0x000000A1, 0x0 },
279 { 0x00000018, 0x00000098, 0x0 },
280 { 0x00004013, 0x00000088, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800281 { 0x80006012, 0x000000CD, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300282 { 0x00000018, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800283 { 0x80003015, 0x000000CD, 0x1 }, /* Default */
284 { 0x80003015, 0x000000C0, 0x1 },
285 { 0x80000018, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300286};
287
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700288/* Skylake/Kabylake Y */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700289static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300290 { 0x00000018, 0x000000A1, 0x0 },
291 { 0x00005012, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800292 { 0x80007011, 0x000000CB, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300293 { 0x00000018, 0x000000A4, 0x0 },
294 { 0x00000018, 0x0000009D, 0x0 },
295 { 0x00004013, 0x00000080, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800296 { 0x80006013, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300297 { 0x00000018, 0x0000008A, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800298 { 0x80003015, 0x000000C0, 0x3 }, /* Default */
299 { 0x80003015, 0x000000C0, 0x3 },
300 { 0x80000018, 0x000000C0, 0x3 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000301};
302
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530303struct bxt_ddi_buf_trans {
Ville Syrjäläac3ad6c2017-09-18 21:25:37 +0300304 u8 margin; /* swing value */
305 u8 scale; /* scale value */
306 u8 enable; /* scale enable */
307 u8 deemphasis;
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530308 bool default_index; /* true if the entry represents default value */
309};
310
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530311static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
312 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300313 { 52, 0x9A, 0, 128, true }, /* 0: 400 0 */
314 { 78, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
315 { 104, 0x9A, 0, 64, false }, /* 2: 400 6 */
316 { 154, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
317 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
318 { 116, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
319 { 154, 0x9A, 0, 64, false }, /* 6: 600 6 */
320 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
321 { 154, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
David Weinehallf8896f52015-06-25 11:11:03 +0300322 { 154, 0x9A, 1, 128, false }, /* 9: 1200 0 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530323};
324
Sonika Jindald9d70002015-09-24 10:24:56 +0530325static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
326 /* Idx NT mV diff db */
327 { 26, 0, 0, 128, false }, /* 0: 200 0 */
328 { 38, 0, 0, 112, false }, /* 1: 200 1.5 */
329 { 48, 0, 0, 96, false }, /* 2: 200 4 */
330 { 54, 0, 0, 69, false }, /* 3: 200 6 */
331 { 32, 0, 0, 128, false }, /* 4: 250 0 */
332 { 48, 0, 0, 104, false }, /* 5: 250 1.5 */
333 { 54, 0, 0, 85, false }, /* 6: 250 4 */
334 { 43, 0, 0, 128, false }, /* 7: 300 0 */
335 { 54, 0, 0, 101, false }, /* 8: 300 1.5 */
336 { 48, 0, 0, 128, false }, /* 9: 300 0 */
337};
338
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530339/* BSpec has 2 recommended values - entries 0 and 8.
340 * Using the entry with higher vswing.
341 */
342static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
343 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300344 { 52, 0x9A, 0, 128, false }, /* 0: 400 0 */
345 { 52, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
346 { 52, 0x9A, 0, 64, false }, /* 2: 400 6 */
347 { 42, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
348 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
349 { 77, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
350 { 77, 0x9A, 0, 64, false }, /* 6: 600 6 */
351 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
352 { 102, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530353 { 154, 0x9A, 1, 128, true }, /* 9: 1200 0 */
354};
355
Rodrigo Vivi83fb7ab2017-06-09 15:26:07 -0700356struct cnl_ddi_buf_trans {
Ville Syrjäläfb5f4e92017-09-18 21:25:38 +0300357 u8 dw2_swing_sel;
358 u8 dw7_n_scalar;
359 u8 dw4_cursor_coeff;
360 u8 dw4_post_cursor_2;
361 u8 dw4_post_cursor_1;
Rodrigo Vivi83fb7ab2017-06-09 15:26:07 -0700362};
363
364/* Voltage Swing Programming for VccIO 0.85V for DP */
365static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
366 /* NT mV Trans mV db */
367 { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
368 { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
369 { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
370 { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
371 { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
372 { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
373 { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
374 { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
375 { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
376 { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
377};
378
379/* Voltage Swing Programming for VccIO 0.85V for HDMI */
380static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
381 /* NT mV Trans mV db */
382 { 0xA, 0x60, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
383 { 0xB, 0x73, 0x36, 0x00, 0x09 }, /* 450 650 3.2 */
384 { 0x6, 0x7F, 0x31, 0x00, 0x0E }, /* 450 850 5.5 */
385 { 0xB, 0x73, 0x3F, 0x00, 0x00 }, /* 650 650 0.0 */
386 { 0x6, 0x7F, 0x37, 0x00, 0x08 }, /* 650 850 2.3 */
387 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 850 850 0.0 */
388 { 0x6, 0x7F, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
389};
390
391/* Voltage Swing Programming for VccIO 0.85V for eDP */
392static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
393 /* NT mV Trans mV db */
394 { 0xA, 0x66, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
395 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
396 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
397 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
398 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
399 { 0xA, 0x66, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
400 { 0xB, 0x70, 0x3C, 0x00, 0x03 }, /* 460 600 2.3 */
401 { 0xC, 0x75, 0x3C, 0x00, 0x03 }, /* 537 700 2.3 */
402 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
403};
404
405/* Voltage Swing Programming for VccIO 0.95V for DP */
406static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
407 /* NT mV Trans mV db */
408 { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
409 { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
410 { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
411 { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
412 { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
413 { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
414 { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
415 { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
416 { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
417 { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
418};
419
420/* Voltage Swing Programming for VccIO 0.95V for HDMI */
421static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
422 /* NT mV Trans mV db */
423 { 0xA, 0x5C, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
424 { 0xB, 0x69, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
425 { 0x5, 0x76, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
426 { 0xA, 0x5E, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
427 { 0xB, 0x69, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
428 { 0xB, 0x79, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
429 { 0x6, 0x7D, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
430 { 0x5, 0x76, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
431 { 0x6, 0x7D, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
432 { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
433 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
434};
435
436/* Voltage Swing Programming for VccIO 0.95V for eDP */
437static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
438 /* NT mV Trans mV db */
439 { 0xA, 0x61, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
440 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
441 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
442 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
443 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
444 { 0xA, 0x61, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
445 { 0xB, 0x68, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
446 { 0xC, 0x6E, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
447 { 0x4, 0x7F, 0x3A, 0x00, 0x05 }, /* 460 600 2.3 */
448 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
449};
450
451/* Voltage Swing Programming for VccIO 1.05V for DP */
452static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
453 /* NT mV Trans mV db */
454 { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
455 { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
456 { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
457 { 0x6, 0x7F, 0x2C, 0x00, 0x13 }, /* 400 1050 8.4 */
458 { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
459 { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
460 { 0x6, 0x7F, 0x30, 0x00, 0x0F }, /* 550 1050 5.6 */
461 { 0x5, 0x76, 0x3E, 0x00, 0x01 }, /* 850 900 0.5 */
462 { 0x6, 0x7F, 0x36, 0x00, 0x09 }, /* 750 1050 2.9 */
463 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
464};
465
466/* Voltage Swing Programming for VccIO 1.05V for HDMI */
467static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
468 /* NT mV Trans mV db */
469 { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
470 { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
471 { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
472 { 0xA, 0x5B, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
473 { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
474 { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
475 { 0x6, 0x7C, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
476 { 0x5, 0x70, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
477 { 0x6, 0x7C, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
478 { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
479 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
480};
481
482/* Voltage Swing Programming for VccIO 1.05V for eDP */
483static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
484 /* NT mV Trans mV db */
485 { 0xA, 0x5E, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
486 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
487 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
488 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
489 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
490 { 0xA, 0x5E, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
491 { 0xB, 0x64, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
492 { 0xE, 0x6A, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
493 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
494};
495
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300496enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300497{
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300498 switch (encoder->type) {
Jani Nikula8cd21b72015-09-29 10:24:26 +0300499 case INTEL_OUTPUT_DP_MST:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300500 return enc_to_mst(&encoder->base)->primary->port;
Ville Syrjäläcca05022016-06-22 21:57:06 +0300501 case INTEL_OUTPUT_DP:
Jani Nikula8cd21b72015-09-29 10:24:26 +0300502 case INTEL_OUTPUT_EDP:
503 case INTEL_OUTPUT_HDMI:
504 case INTEL_OUTPUT_UNKNOWN:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300505 return enc_to_dig_port(&encoder->base)->port;
Jani Nikula8cd21b72015-09-29 10:24:26 +0300506 case INTEL_OUTPUT_ANALOG:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300507 return PORT_E;
508 default:
509 MISSING_CASE(encoder->type);
510 return PORT_A;
Paulo Zanonifc914632012-10-05 12:05:54 -0300511 }
512}
513
Ville Syrjäläacee2992015-12-08 19:59:39 +0200514static const struct ddi_buf_trans *
Ville Syrjäläa930acd2016-07-12 15:59:36 +0300515bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
516{
517 if (dev_priv->vbt.edp.low_vswing) {
518 *n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
519 return bdw_ddi_translations_edp;
520 } else {
521 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
522 return bdw_ddi_translations_dp;
523 }
524}
525
526static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200527skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300528{
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700529 if (IS_SKL_ULX(dev_priv)) {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700530 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200531 return skl_y_ddi_translations_dp;
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700532 } else if (IS_SKL_ULT(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +0300533 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200534 return skl_u_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300535 } else {
David Weinehallf8896f52015-06-25 11:11:03 +0300536 *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200537 return skl_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300538 }
David Weinehallf8896f52015-06-25 11:11:03 +0300539}
540
541static const struct ddi_buf_trans *
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700542kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
543{
544 if (IS_KBL_ULX(dev_priv)) {
545 *n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
546 return kbl_y_ddi_translations_dp;
Rodrigo Vivida411a42017-06-09 15:02:50 -0700547 } else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700548 *n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
549 return kbl_u_ddi_translations_dp;
550 } else {
551 *n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
552 return kbl_ddi_translations_dp;
553 }
554}
555
556static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200557skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300558{
Jani Nikula06411f02016-03-24 17:50:21 +0200559 if (dev_priv->vbt.edp.low_vswing) {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200560 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200561 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
562 return skl_y_ddi_translations_edp;
Rodrigo Vivida411a42017-06-09 15:02:50 -0700563 } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
564 IS_CFL_ULT(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200565 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
566 return skl_u_ddi_translations_edp;
567 } else {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200568 *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
569 return skl_ddi_translations_edp;
Ville Syrjäläacee2992015-12-08 19:59:39 +0200570 }
David Weinehallf8896f52015-06-25 11:11:03 +0300571 }
Ville Syrjäläcd1101c2015-12-08 19:59:40 +0200572
Rodrigo Vivida411a42017-06-09 15:02:50 -0700573 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700574 return kbl_get_buf_trans_dp(dev_priv, n_entries);
575 else
576 return skl_get_buf_trans_dp(dev_priv, n_entries);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200577}
David Weinehallf8896f52015-06-25 11:11:03 +0300578
Ville Syrjäläacee2992015-12-08 19:59:39 +0200579static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200580skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
Ville Syrjäläacee2992015-12-08 19:59:39 +0200581{
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200582 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200583 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
584 return skl_y_ddi_translations_hdmi;
585 } else {
586 *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
587 return skl_ddi_translations_hdmi;
588 }
David Weinehallf8896f52015-06-25 11:11:03 +0300589}
590
Ville Syrjäläd8fe2c72017-10-16 17:56:56 +0300591static const struct ddi_buf_trans *
592intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
593 int *n_entries)
594{
595 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
596 return kbl_get_buf_trans_dp(dev_priv, n_entries);
597 } else if (IS_SKYLAKE(dev_priv)) {
598 return skl_get_buf_trans_dp(dev_priv, n_entries);
599 } else if (IS_BROADWELL(dev_priv)) {
600 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
601 return bdw_ddi_translations_dp;
602 } else if (IS_HASWELL(dev_priv)) {
603 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
604 return hsw_ddi_translations_dp;
605 }
606
607 *n_entries = 0;
608 return NULL;
609}
610
611static const struct ddi_buf_trans *
612intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
613 int *n_entries)
614{
615 if (IS_GEN9_BC(dev_priv)) {
616 return skl_get_buf_trans_edp(dev_priv, n_entries);
617 } else if (IS_BROADWELL(dev_priv)) {
618 return bdw_get_buf_trans_edp(dev_priv, n_entries);
619 } else if (IS_HASWELL(dev_priv)) {
620 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
621 return hsw_ddi_translations_dp;
622 }
623
624 *n_entries = 0;
625 return NULL;
626}
627
628static const struct ddi_buf_trans *
629intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
630 int *n_entries)
631{
632 if (IS_BROADWELL(dev_priv)) {
633 *n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
634 return bdw_ddi_translations_fdi;
635 } else if (IS_HASWELL(dev_priv)) {
636 *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
637 return hsw_ddi_translations_fdi;
638 }
639
640 *n_entries = 0;
641 return NULL;
642}
643
Ville Syrjälä975786e2017-10-16 17:56:57 +0300644static const struct ddi_buf_trans *
645intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
646 int *n_entries)
647{
648 if (IS_GEN9_BC(dev_priv)) {
649 return skl_get_buf_trans_hdmi(dev_priv, n_entries);
650 } else if (IS_BROADWELL(dev_priv)) {
651 *n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
652 return bdw_ddi_translations_hdmi;
653 } else if (IS_HASWELL(dev_priv)) {
654 *n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
655 return hsw_ddi_translations_hdmi;
656 }
657
658 *n_entries = 0;
659 return NULL;
660}
661
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700662static const struct cnl_ddi_buf_trans *
663cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
664{
665 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
666
667 if (voltage == VOLTAGE_INFO_0_85V) {
668 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
669 return cnl_ddi_translations_hdmi_0_85V;
670 } else if (voltage == VOLTAGE_INFO_0_95V) {
671 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
672 return cnl_ddi_translations_hdmi_0_95V;
673 } else if (voltage == VOLTAGE_INFO_1_05V) {
674 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
675 return cnl_ddi_translations_hdmi_1_05V;
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200676 } else {
677 *n_entries = 1; /* shut up gcc */
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700678 MISSING_CASE(voltage);
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200679 }
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700680 return NULL;
681}
682
683static const struct cnl_ddi_buf_trans *
684cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
685{
686 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
687
688 if (voltage == VOLTAGE_INFO_0_85V) {
689 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
690 return cnl_ddi_translations_dp_0_85V;
691 } else if (voltage == VOLTAGE_INFO_0_95V) {
692 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
693 return cnl_ddi_translations_dp_0_95V;
694 } else if (voltage == VOLTAGE_INFO_1_05V) {
695 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
696 return cnl_ddi_translations_dp_1_05V;
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200697 } else {
698 *n_entries = 1; /* shut up gcc */
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700699 MISSING_CASE(voltage);
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200700 }
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700701 return NULL;
702}
703
704static const struct cnl_ddi_buf_trans *
705cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
706{
707 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
708
709 if (dev_priv->vbt.edp.low_vswing) {
710 if (voltage == VOLTAGE_INFO_0_85V) {
711 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
712 return cnl_ddi_translations_edp_0_85V;
713 } else if (voltage == VOLTAGE_INFO_0_95V) {
714 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
715 return cnl_ddi_translations_edp_0_95V;
716 } else if (voltage == VOLTAGE_INFO_1_05V) {
717 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
718 return cnl_ddi_translations_edp_1_05V;
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200719 } else {
720 *n_entries = 1; /* shut up gcc */
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700721 MISSING_CASE(voltage);
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200722 }
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700723 return NULL;
724 } else {
725 return cnl_get_buf_trans_dp(dev_priv, n_entries);
726 }
727}
728
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300729static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
730{
731 int n_hdmi_entries;
732 int hdmi_level;
733 int hdmi_default_entry;
734
735 hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
736
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200737 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300738 return hdmi_level;
739
Rodrigo Vivibf503552017-08-29 16:22:29 -0700740 if (IS_CANNONLAKE(dev_priv)) {
741 cnl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
742 hdmi_default_entry = n_hdmi_entries - 1;
743 } else if (IS_GEN9_BC(dev_priv)) {
Ville Syrjälä975786e2017-10-16 17:56:57 +0300744 intel_ddi_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300745 hdmi_default_entry = 8;
746 } else if (IS_BROADWELL(dev_priv)) {
Ville Syrjälä975786e2017-10-16 17:56:57 +0300747 intel_ddi_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300748 hdmi_default_entry = 7;
749 } else if (IS_HASWELL(dev_priv)) {
Ville Syrjälä975786e2017-10-16 17:56:57 +0300750 intel_ddi_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300751 hdmi_default_entry = 6;
752 } else {
753 WARN(1, "ddi translation table missing\n");
Ville Syrjälä975786e2017-10-16 17:56:57 +0300754 return 0;
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300755 }
756
757 /* Choose a good default if VBT is badly populated */
758 if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
759 hdmi_level >= n_hdmi_entries)
760 hdmi_level = hdmi_default_entry;
761
762 return hdmi_level;
763}
764
Art Runyane58623c2013-11-02 21:07:41 -0700765/*
766 * Starting with Haswell, DDI port buffers must be programmed with correct
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300767 * values in advance. This function programs the correct values for
768 * DP/eDP/FDI use cases.
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300769 */
Paulo Zanonid7c530b2017-03-30 17:57:52 -0300770static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300771{
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200772 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300773 u32 iboost_bit = 0;
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200774 int i, n_entries;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300775 enum port port = intel_ddi_get_encoder_port(encoder);
Jani Nikula10122052014-08-27 16:27:30 +0300776 const struct ddi_buf_trans *ddi_translations;
Art Runyane58623c2013-11-02 21:07:41 -0700777
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200778 switch (encoder->type) {
779 case INTEL_OUTPUT_EDP:
780 ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv,
781 &n_entries);
782 break;
783 case INTEL_OUTPUT_DP:
784 ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv,
785 &n_entries);
786 break;
787 case INTEL_OUTPUT_ANALOG:
788 ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
789 &n_entries);
790 break;
791 default:
792 MISSING_CASE(encoder->type);
793 return;
Art Runyane58623c2013-11-02 21:07:41 -0700794 }
795
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800796 if (IS_GEN9_BC(dev_priv)) {
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700797 /* If we're boosting the current, set bit 31 of trans1 */
798 if (dev_priv->vbt.ddi_port_info[port].dp_boost_level)
799 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
800
801 if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
802 port != PORT_A && port != PORT_E &&
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200803 n_entries > 9))
804 n_entries = 9;
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700805 }
806
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200807 for (i = 0; i < n_entries; i++) {
Ville Syrjälä9712e682015-09-18 20:03:22 +0300808 I915_WRITE(DDI_BUF_TRANS_LO(port, i),
809 ddi_translations[i].trans1 | iboost_bit);
810 I915_WRITE(DDI_BUF_TRANS_HI(port, i),
811 ddi_translations[i].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300812 }
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300813}
Damien Lespiauce4dd492014-08-01 11:07:54 +0100814
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300815/*
816 * Starting with Haswell, DDI port buffers must be programmed with correct
817 * values in advance. This function programs the correct values for
818 * HDMI/DVI use cases.
819 */
Ville Syrjälä7ea79332017-10-16 17:56:59 +0300820static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
821 int hdmi_level)
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300822{
823 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
824 u32 iboost_bit = 0;
Ville Syrjälä7ea79332017-10-16 17:56:59 +0300825 int n_hdmi_entries;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300826 enum port port = intel_ddi_get_encoder_port(encoder);
827 const struct ddi_buf_trans *ddi_translations_hdmi;
828
Ville Syrjälä975786e2017-10-16 17:56:57 +0300829 ddi_translations_hdmi = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä1edaaa22016-07-12 15:59:34 +0300830
Ville Syrjälä975786e2017-10-16 17:56:57 +0300831 /* If we're boosting the current, set bit 31 of trans1 */
832 if (IS_GEN9_BC(dev_priv) &&
833 dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
834 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300835
Paulo Zanoni6acab152013-09-12 17:06:24 -0300836 /* Entry 9 is for HDMI: */
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300837 I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300838 ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300839 I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300840 ddi_translations_hdmi[hdmi_level].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300841}
842
Paulo Zanoni248138b2012-11-29 11:29:31 -0200843static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
844 enum port port)
845{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200846 i915_reg_t reg = DDI_BUF_CTL(port);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200847 int i;
848
Vandana Kannan3449ca82015-03-27 14:19:09 +0200849 for (i = 0; i < 16; i++) {
Paulo Zanoni248138b2012-11-29 11:29:31 -0200850 udelay(1);
851 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
852 return;
853 }
854 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
855}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300856
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300857static uint32_t hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700858{
859 switch (pll->id) {
860 case DPLL_ID_WRPLL1:
861 return PORT_CLK_SEL_WRPLL1;
862 case DPLL_ID_WRPLL2:
863 return PORT_CLK_SEL_WRPLL2;
864 case DPLL_ID_SPLL:
865 return PORT_CLK_SEL_SPLL;
866 case DPLL_ID_LCPLL_810:
867 return PORT_CLK_SEL_LCPLL_810;
868 case DPLL_ID_LCPLL_1350:
869 return PORT_CLK_SEL_LCPLL_1350;
870 case DPLL_ID_LCPLL_2700:
871 return PORT_CLK_SEL_LCPLL_2700;
872 default:
873 MISSING_CASE(pll->id);
874 return PORT_CLK_SEL_NONE;
875 }
876}
877
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300878/* Starting with Haswell, different DDI ports can work in FDI mode for
879 * connection to the PCH-located connectors. For this, it is necessary to train
880 * both the DDI port and PCH receiver for the desired DDI buffer settings.
881 *
882 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
883 * please note that when FDI mode is active on DDI E, it shares 2 lines with
884 * DDI A (which is used for eDP)
885 */
886
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200887void hsw_fdi_link_train(struct intel_crtc *crtc,
888 const struct intel_crtc_state *crtc_state)
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300889{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +0200890 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100891 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200892 struct intel_encoder *encoder;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700893 u32 temp, i, rx_ctl_val, ddi_pll_sel;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300894
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +0200895 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200896 WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300897 intel_prepare_dp_ddi_buffers(encoder);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200898 }
899
Paulo Zanoni04945642012-11-01 21:00:59 -0200900 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
901 * mode set "sequence for CRT port" document:
902 * - TP1 to TP2 time with the default value
903 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100904 *
905 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200906 */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300907 I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200908 FDI_RX_PWRDN_LANE0_VAL(2) |
909 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
910
911 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000912 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100913 FDI_RX_PLL_ENABLE |
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200914 FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300915 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
916 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200917 udelay(220);
918
919 /* Switch from Rawclk to PCDclk */
920 rx_ctl_val |= FDI_PCDCLK;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300921 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
Paulo Zanoni04945642012-11-01 21:00:59 -0200922
923 /* Configure Port Clock Select */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200924 ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700925 I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
926 WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200927
928 /* Start the training iterating through available voltages and emphasis,
929 * testing each value twice. */
Jani Nikula10122052014-08-27 16:27:30 +0300930 for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300931 /* Configure DP_TP_CTL with auto-training */
932 I915_WRITE(DP_TP_CTL(PORT_E),
933 DP_TP_CTL_FDI_AUTOTRAIN |
934 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
935 DP_TP_CTL_LINK_TRAIN_PAT1 |
936 DP_TP_CTL_ENABLE);
937
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000938 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
939 * DDI E does not support port reversal, the functionality is
940 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
941 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300942 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200943 DDI_BUF_CTL_ENABLE |
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200944 ((crtc_state->fdi_lanes - 1) << 1) |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530945 DDI_BUF_TRANS_SELECT(i / 2));
Paulo Zanoni04945642012-11-01 21:00:59 -0200946 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300947
948 udelay(600);
949
Paulo Zanoni04945642012-11-01 21:00:59 -0200950 /* Program PCH FDI Receiver TU */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300951 I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300952
Paulo Zanoni04945642012-11-01 21:00:59 -0200953 /* Enable PCH FDI Receiver with auto-training */
954 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300955 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
956 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200957
958 /* Wait for FDI receiver lane calibration */
959 udelay(30);
960
961 /* Unset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300962 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200963 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300964 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
965 POSTING_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200966
967 /* Wait for FDI auto training time */
968 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300969
970 temp = I915_READ(DP_TP_STATUS(PORT_E));
971 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200972 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200973 break;
974 }
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300975
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200976 /*
977 * Leave things enabled even if we failed to train FDI.
978 * Results in less fireworks from the state checker.
979 */
980 if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
981 DRM_ERROR("FDI link training failed!\n");
982 break;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300983 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200984
Ville Syrjälä5b421c52016-03-01 16:16:23 +0200985 rx_ctl_val &= ~FDI_RX_ENABLE;
986 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
987 POSTING_READ(FDI_RX_CTL(PIPE_A));
988
Paulo Zanoni248138b2012-11-29 11:29:31 -0200989 temp = I915_READ(DDI_BUF_CTL(PORT_E));
990 temp &= ~DDI_BUF_CTL_ENABLE;
991 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
992 POSTING_READ(DDI_BUF_CTL(PORT_E));
993
Paulo Zanoni04945642012-11-01 21:00:59 -0200994 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200995 temp = I915_READ(DP_TP_CTL(PORT_E));
996 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
997 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
998 I915_WRITE(DP_TP_CTL(PORT_E), temp);
999 POSTING_READ(DP_TP_CTL(PORT_E));
1000
1001 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -02001002
Paulo Zanoni04945642012-11-01 21:00:59 -02001003 /* Reset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +03001004 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -02001005 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1006 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
Ville Syrjäläeede3b52015-09-18 20:03:30 +03001007 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
1008 POSTING_READ(FDI_RX_MISC(PIPE_A));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001009 }
1010
Ville Syrjäläa308ccb2015-12-04 22:22:50 +02001011 /* Enable normal pixel sending for FDI */
1012 I915_WRITE(DP_TP_CTL(PORT_E),
1013 DP_TP_CTL_FDI_AUTOTRAIN |
1014 DP_TP_CTL_LINK_TRAIN_NORMAL |
1015 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
1016 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001017}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03001018
Paulo Zanonid7c530b2017-03-30 17:57:52 -03001019static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
Dave Airlie44905a272014-05-02 13:36:43 +10001020{
1021 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1022 struct intel_digital_port *intel_dig_port =
1023 enc_to_dig_port(&encoder->base);
1024
1025 intel_dp->DP = intel_dig_port->saved_port_bits |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05301026 DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001027 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Dave Airlie44905a272014-05-02 13:36:43 +10001028}
1029
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001030static struct intel_encoder *
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001031intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001032{
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001033 struct drm_device *dev = crtc->base.dev;
Shashank Sharma1524e932017-03-09 19:13:41 +05301034 struct intel_encoder *encoder, *ret = NULL;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001035 int num_encoders = 0;
1036
Shashank Sharma1524e932017-03-09 19:13:41 +05301037 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
1038 ret = encoder;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001039 num_encoders++;
1040 }
1041
1042 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001043 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001044 pipe_name(crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001045
1046 BUG_ON(ret == NULL);
1047 return ret;
1048}
1049
Paulo Zanoni44a126b2017-03-22 15:58:45 -03001050/* Finds the only possible encoder associated with the given CRTC. */
1051struct intel_encoder *
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001052intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001053{
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001054 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1055 struct intel_encoder *ret = NULL;
1056 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001057 struct drm_connector *connector;
1058 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001059 int num_encoders = 0;
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001060 int i;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001061
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001062 state = crtc_state->base.state;
1063
Maarten Lankhorstb77c7a92017-03-09 15:52:01 +01001064 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001065 if (connector_state->crtc != crtc_state->base.crtc)
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001066 continue;
1067
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001068 ret = to_intel_encoder(connector_state->best_encoder);
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001069 num_encoders++;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001070 }
1071
1072 WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
1073 pipe_name(crtc->pipe));
1074
1075 BUG_ON(ret == NULL);
1076 return ret;
1077}
1078
Damien Lespiau1c0b85c2013-05-10 14:01:51 +01001079#define LC_FREQ 2700
Damien Lespiau1c0b85c2013-05-10 14:01:51 +01001080
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001081static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
1082 i915_reg_t reg)
Jesse Barnes11578552014-01-21 12:42:10 -08001083{
1084 int refclk = LC_FREQ;
1085 int n, p, r;
1086 u32 wrpll;
1087
1088 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +03001089 switch (wrpll & WRPLL_PLL_REF_MASK) {
1090 case WRPLL_PLL_SSC:
1091 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -08001092 /*
1093 * We could calculate spread here, but our checking
1094 * code only cares about 5% accuracy, and spread is a max of
1095 * 0.5% downspread.
1096 */
1097 refclk = 135;
1098 break;
Daniel Vetter114fe482014-06-25 22:01:48 +03001099 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -08001100 refclk = LC_FREQ;
1101 break;
1102 default:
1103 WARN(1, "bad wrpll refclk\n");
1104 return 0;
1105 }
1106
1107 r = wrpll & WRPLL_DIVIDER_REF_MASK;
1108 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
1109 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
1110
Jesse Barnes20f0ec12014-01-22 12:58:04 -08001111 /* Convert to KHz, p & r have a fixed point portion */
1112 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -08001113}
1114
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001115static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1116 uint32_t dpll)
1117{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001118 i915_reg_t cfgcr1_reg, cfgcr2_reg;
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001119 uint32_t cfgcr1_val, cfgcr2_val;
1120 uint32_t p0, p1, p2, dco_freq;
1121
Ville Syrjälä923c12412015-09-30 17:06:43 +03001122 cfgcr1_reg = DPLL_CFGCR1(dpll);
1123 cfgcr2_reg = DPLL_CFGCR2(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001124
1125 cfgcr1_val = I915_READ(cfgcr1_reg);
1126 cfgcr2_val = I915_READ(cfgcr2_reg);
1127
1128 p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
1129 p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
1130
1131 if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
1132 p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
1133 else
1134 p1 = 1;
1135
1136
1137 switch (p0) {
1138 case DPLL_CFGCR2_PDIV_1:
1139 p0 = 1;
1140 break;
1141 case DPLL_CFGCR2_PDIV_2:
1142 p0 = 2;
1143 break;
1144 case DPLL_CFGCR2_PDIV_3:
1145 p0 = 3;
1146 break;
1147 case DPLL_CFGCR2_PDIV_7:
1148 p0 = 7;
1149 break;
1150 }
1151
1152 switch (p2) {
1153 case DPLL_CFGCR2_KDIV_5:
1154 p2 = 5;
1155 break;
1156 case DPLL_CFGCR2_KDIV_2:
1157 p2 = 2;
1158 break;
1159 case DPLL_CFGCR2_KDIV_3:
1160 p2 = 3;
1161 break;
1162 case DPLL_CFGCR2_KDIV_1:
1163 p2 = 1;
1164 break;
1165 }
1166
1167 dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
1168
1169 dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
1170 1000) / 0x8000;
1171
1172 return dco_freq / (p0 * p1 * p2 * 5);
1173}
1174
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001175static int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1176 uint32_t pll_id)
1177{
1178 uint32_t cfgcr0, cfgcr1;
1179 uint32_t p0, p1, p2, dco_freq, ref_clock;
1180
1181 cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
1182 cfgcr1 = I915_READ(CNL_DPLL_CFGCR1(pll_id));
1183
1184 p0 = cfgcr1 & DPLL_CFGCR1_PDIV_MASK;
1185 p2 = cfgcr1 & DPLL_CFGCR1_KDIV_MASK;
1186
1187 if (cfgcr1 & DPLL_CFGCR1_QDIV_MODE(1))
1188 p1 = (cfgcr1 & DPLL_CFGCR1_QDIV_RATIO_MASK) >>
1189 DPLL_CFGCR1_QDIV_RATIO_SHIFT;
1190 else
1191 p1 = 1;
1192
1193
1194 switch (p0) {
1195 case DPLL_CFGCR1_PDIV_2:
1196 p0 = 2;
1197 break;
1198 case DPLL_CFGCR1_PDIV_3:
1199 p0 = 3;
1200 break;
1201 case DPLL_CFGCR1_PDIV_5:
1202 p0 = 5;
1203 break;
1204 case DPLL_CFGCR1_PDIV_7:
1205 p0 = 7;
1206 break;
1207 }
1208
1209 switch (p2) {
1210 case DPLL_CFGCR1_KDIV_1:
1211 p2 = 1;
1212 break;
1213 case DPLL_CFGCR1_KDIV_2:
1214 p2 = 2;
1215 break;
1216 case DPLL_CFGCR1_KDIV_4:
1217 p2 = 4;
1218 break;
1219 }
1220
1221 ref_clock = dev_priv->cdclk.hw.ref;
1222
1223 dco_freq = (cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK) * ref_clock;
1224
1225 dco_freq += (((cfgcr0 & DPLL_CFGCR0_DCO_FRACTION_MASK) >>
Manasi Navare442aa272017-09-14 11:31:39 -07001226 DPLL_CFGCR0_DCO_FRACTION_SHIFT) * ref_clock) / 0x8000;
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001227
Paulo Zanoni0e005882017-10-05 18:38:42 -03001228 if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0))
1229 return 0;
1230
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001231 return dco_freq / (p0 * p1 * p2 * 5);
1232}
1233
Ville Syrjälä398a0172015-06-30 15:33:51 +03001234static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
1235{
1236 int dotclock;
1237
1238 if (pipe_config->has_pch_encoder)
1239 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1240 &pipe_config->fdi_m_n);
Ville Syrjälä37a56502016-06-22 21:57:04 +03001241 else if (intel_crtc_has_dp_encoder(pipe_config))
Ville Syrjälä398a0172015-06-30 15:33:51 +03001242 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1243 &pipe_config->dp_m_n);
1244 else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
1245 dotclock = pipe_config->port_clock * 2 / 3;
1246 else
1247 dotclock = pipe_config->port_clock;
1248
Shashank Sharmab22ca992017-07-24 19:19:32 +05301249 if (pipe_config->ycbcr420)
1250 dotclock *= 2;
1251
Ville Syrjälä398a0172015-06-30 15:33:51 +03001252 if (pipe_config->pixel_multiplier)
1253 dotclock /= pipe_config->pixel_multiplier;
1254
1255 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
1256}
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001257
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001258static void cnl_ddi_clock_get(struct intel_encoder *encoder,
1259 struct intel_crtc_state *pipe_config)
1260{
1261 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1262 int link_clock = 0;
1263 uint32_t cfgcr0, pll_id;
1264
1265 pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
1266
1267 cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
1268
1269 if (cfgcr0 & DPLL_CFGCR0_HDMI_MODE) {
1270 link_clock = cnl_calc_wrpll_link(dev_priv, pll_id);
1271 } else {
1272 link_clock = cfgcr0 & DPLL_CFGCR0_LINK_RATE_MASK;
1273
1274 switch (link_clock) {
1275 case DPLL_CFGCR0_LINK_RATE_810:
1276 link_clock = 81000;
1277 break;
1278 case DPLL_CFGCR0_LINK_RATE_1080:
1279 link_clock = 108000;
1280 break;
1281 case DPLL_CFGCR0_LINK_RATE_1350:
1282 link_clock = 135000;
1283 break;
1284 case DPLL_CFGCR0_LINK_RATE_1620:
1285 link_clock = 162000;
1286 break;
1287 case DPLL_CFGCR0_LINK_RATE_2160:
1288 link_clock = 216000;
1289 break;
1290 case DPLL_CFGCR0_LINK_RATE_2700:
1291 link_clock = 270000;
1292 break;
1293 case DPLL_CFGCR0_LINK_RATE_3240:
1294 link_clock = 324000;
1295 break;
1296 case DPLL_CFGCR0_LINK_RATE_4050:
1297 link_clock = 405000;
1298 break;
1299 default:
1300 WARN(1, "Unsupported link rate\n");
1301 break;
1302 }
1303 link_clock *= 2;
1304 }
1305
1306 pipe_config->port_clock = link_clock;
1307
1308 ddi_dotclock_get(pipe_config);
1309}
1310
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001311static void skl_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001312 struct intel_crtc_state *pipe_config)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001313{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001314 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001315 int link_clock = 0;
1316 uint32_t dpll_ctl1, dpll;
1317
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001318 dpll = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001319
1320 dpll_ctl1 = I915_READ(DPLL_CTRL1);
1321
1322 if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
1323 link_clock = skl_calc_wrpll_link(dev_priv, dpll);
1324 } else {
Damien Lespiau71cd8422015-04-30 16:39:17 +01001325 link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
1326 link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001327
1328 switch (link_clock) {
Damien Lespiau71cd8422015-04-30 16:39:17 +01001329 case DPLL_CTRL1_LINK_RATE_810:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001330 link_clock = 81000;
1331 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001332 case DPLL_CTRL1_LINK_RATE_1080:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301333 link_clock = 108000;
1334 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001335 case DPLL_CTRL1_LINK_RATE_1350:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001336 link_clock = 135000;
1337 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001338 case DPLL_CTRL1_LINK_RATE_1620:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301339 link_clock = 162000;
1340 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001341 case DPLL_CTRL1_LINK_RATE_2160:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301342 link_clock = 216000;
1343 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001344 case DPLL_CTRL1_LINK_RATE_2700:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001345 link_clock = 270000;
1346 break;
1347 default:
1348 WARN(1, "Unsupported link rate\n");
1349 break;
1350 }
1351 link_clock *= 2;
1352 }
1353
1354 pipe_config->port_clock = link_clock;
1355
Ville Syrjälä398a0172015-06-30 15:33:51 +03001356 ddi_dotclock_get(pipe_config);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001357}
1358
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001359static void hsw_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001360 struct intel_crtc_state *pipe_config)
Jesse Barnes11578552014-01-21 12:42:10 -08001361{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001362 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes11578552014-01-21 12:42:10 -08001363 int link_clock = 0;
1364 u32 val, pll;
1365
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001366 val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
Jesse Barnes11578552014-01-21 12:42:10 -08001367 switch (val & PORT_CLK_SEL_MASK) {
1368 case PORT_CLK_SEL_LCPLL_810:
1369 link_clock = 81000;
1370 break;
1371 case PORT_CLK_SEL_LCPLL_1350:
1372 link_clock = 135000;
1373 break;
1374 case PORT_CLK_SEL_LCPLL_2700:
1375 link_clock = 270000;
1376 break;
1377 case PORT_CLK_SEL_WRPLL1:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001378 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
Jesse Barnes11578552014-01-21 12:42:10 -08001379 break;
1380 case PORT_CLK_SEL_WRPLL2:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001381 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
Jesse Barnes11578552014-01-21 12:42:10 -08001382 break;
1383 case PORT_CLK_SEL_SPLL:
1384 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
1385 if (pll == SPLL_PLL_FREQ_810MHz)
1386 link_clock = 81000;
1387 else if (pll == SPLL_PLL_FREQ_1350MHz)
1388 link_clock = 135000;
1389 else if (pll == SPLL_PLL_FREQ_2700MHz)
1390 link_clock = 270000;
1391 else {
1392 WARN(1, "bad spll freq\n");
1393 return;
1394 }
1395 break;
1396 default:
1397 WARN(1, "bad port clock sel\n");
1398 return;
1399 }
1400
1401 pipe_config->port_clock = link_clock * 2;
1402
Ville Syrjälä398a0172015-06-30 15:33:51 +03001403 ddi_dotclock_get(pipe_config);
Jesse Barnes11578552014-01-21 12:42:10 -08001404}
1405
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301406static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
1407 enum intel_dpll_id dpll)
1408{
Imre Deakaa610dc2015-06-22 23:35:52 +03001409 struct intel_shared_dpll *pll;
1410 struct intel_dpll_hw_state *state;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001411 struct dpll clock;
Imre Deakaa610dc2015-06-22 23:35:52 +03001412
1413 /* For DDI ports we always use a shared PLL. */
1414 if (WARN_ON(dpll == DPLL_ID_PRIVATE))
1415 return 0;
1416
1417 pll = &dev_priv->shared_dplls[dpll];
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02001418 state = &pll->state.hw_state;
Imre Deakaa610dc2015-06-22 23:35:52 +03001419
1420 clock.m1 = 2;
1421 clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
1422 if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
1423 clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
1424 clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
1425 clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
1426 clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
1427
1428 return chv_calc_dpll_params(100000, &clock);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301429}
1430
1431static void bxt_ddi_clock_get(struct intel_encoder *encoder,
1432 struct intel_crtc_state *pipe_config)
1433{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001434 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301435 enum port port = intel_ddi_get_encoder_port(encoder);
1436 uint32_t dpll = port;
1437
Ville Syrjälä398a0172015-06-30 15:33:51 +03001438 pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301439
Ville Syrjälä398a0172015-06-30 15:33:51 +03001440 ddi_dotclock_get(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301441}
1442
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001443void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001444 struct intel_crtc_state *pipe_config)
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001445{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001446 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Damien Lespiau22606a12014-12-12 14:26:57 +00001447
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001448 if (INTEL_GEN(dev_priv) <= 8)
Damien Lespiau22606a12014-12-12 14:26:57 +00001449 hsw_ddi_clock_get(encoder, pipe_config);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001450 else if (IS_GEN9_BC(dev_priv))
Damien Lespiau22606a12014-12-12 14:26:57 +00001451 skl_ddi_clock_get(encoder, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001452 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301453 bxt_ddi_clock_get(encoder, pipe_config);
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001454 else if (IS_CANNONLAKE(dev_priv))
1455 cnl_ddi_clock_get(encoder, pipe_config);
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001456}
1457
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001458void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state)
Paulo Zanonidae84792012-10-15 15:51:30 -03001459{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001460 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001461 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301462 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001463 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Shashank Sharma1524e932017-03-09 19:13:41 +05301464 int type = encoder->type;
Paulo Zanonidae84792012-10-15 15:51:30 -03001465 uint32_t temp;
1466
Ville Syrjäläcca05022016-06-22 21:57:06 +03001467 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
Jani Nikula4d1de972016-03-18 17:05:42 +02001468 WARN_ON(transcoder_is_dsi(cpu_transcoder));
1469
Paulo Zanonic9809792012-10-23 18:30:00 -02001470 temp = TRANS_MSA_SYNC_CLK;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001471 switch (crtc_state->pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -03001472 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -02001473 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001474 break;
1475 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -02001476 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001477 break;
1478 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -02001479 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001480 break;
1481 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -02001482 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001483 break;
1484 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001485 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -03001486 }
Paulo Zanonic9809792012-10-23 18:30:00 -02001487 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -03001488 }
1489}
1490
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001491void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1492 bool state)
Dave Airlie0e32b392014-05-02 14:02:48 +10001493{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001494 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001495 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001496 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Dave Airlie0e32b392014-05-02 14:02:48 +10001497 uint32_t temp;
1498 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1499 if (state == true)
1500 temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1501 else
1502 temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1503 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1504}
1505
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001506void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001507{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001508 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Shashank Sharma1524e932017-03-09 19:13:41 +05301509 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001510 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1511 enum pipe pipe = crtc->pipe;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001512 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Shashank Sharma1524e932017-03-09 19:13:41 +05301513 enum port port = intel_ddi_get_encoder_port(encoder);
1514 int type = encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001515 uint32_t temp;
1516
Paulo Zanoniad80a812012-10-24 16:06:19 -02001517 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
1518 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001519 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -03001520
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001521 switch (crtc_state->pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -03001522 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001523 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001524 break;
1525 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001526 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001527 break;
1528 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001529 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001530 break;
1531 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001532 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001533 break;
1534 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001535 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -03001536 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001537
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001538 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001539 temp |= TRANS_DDI_PVSYNC;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001540 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001541 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c42012-08-08 14:15:28 -03001542
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001543 if (cpu_transcoder == TRANSCODER_EDP) {
1544 switch (pipe) {
1545 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -07001546 /* On Haswell, can only use the always-on power well for
1547 * eDP when not using the panel fitter, and when not
1548 * using motion blur mitigation (which we don't
1549 * support). */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001550 if (IS_HASWELL(dev_priv) &&
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001551 (crtc_state->pch_pfit.enabled ||
1552 crtc_state->pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02001553 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
1554 else
1555 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001556 break;
1557 case PIPE_B:
1558 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
1559 break;
1560 case PIPE_C:
1561 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
1562 break;
1563 default:
1564 BUG();
1565 break;
1566 }
1567 }
1568
Paulo Zanoni7739c332012-10-15 15:51:29 -03001569 if (type == INTEL_OUTPUT_HDMI) {
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001570 if (crtc_state->has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001571 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001572 else
Paulo Zanoniad80a812012-10-24 16:06:19 -02001573 temp |= TRANS_DDI_MODE_SELECT_DVI;
Shashank Sharma15953632017-03-13 16:54:03 +05301574
1575 if (crtc_state->hdmi_scrambling)
1576 temp |= TRANS_DDI_HDMI_SCRAMBLING_MASK;
1577 if (crtc_state->hdmi_high_tmds_clock_ratio)
1578 temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001579 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -02001580 temp |= TRANS_DDI_MODE_SELECT_FDI;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001581 temp |= (crtc_state->fdi_lanes - 1) << 1;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001582 } else if (type == INTEL_OUTPUT_DP ||
Paulo Zanoni7739c332012-10-15 15:51:29 -03001583 type == INTEL_OUTPUT_EDP) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001584 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001585 temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
Dave Airlie0e32b392014-05-02 14:02:48 +10001586 } else if (type == INTEL_OUTPUT_DP_MST) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001587 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001588 temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001589 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001590 WARN(1, "Invalid encoder type %d for pipe %c\n",
Shashank Sharma1524e932017-03-09 19:13:41 +05301591 encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001592 }
1593
Paulo Zanoniad80a812012-10-24 16:06:19 -02001594 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001595}
1596
Paulo Zanoniad80a812012-10-24 16:06:19 -02001597void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1598 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001599{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001600 i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001601 uint32_t val = I915_READ(reg);
1602
Dave Airlie0e32b392014-05-02 14:02:48 +10001603 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001604 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001605 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001606}
1607
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001608bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1609{
1610 struct drm_device *dev = intel_connector->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001611 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301612 struct intel_encoder *encoder = intel_connector->encoder;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001613 int type = intel_connector->base.connector_type;
Shashank Sharma1524e932017-03-09 19:13:41 +05301614 enum port port = intel_ddi_get_encoder_port(encoder);
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001615 enum pipe pipe = 0;
1616 enum transcoder cpu_transcoder;
1617 uint32_t tmp;
Imre Deake27daab2016-02-12 18:55:16 +02001618 bool ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001619
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001620 if (!intel_display_power_get_if_enabled(dev_priv,
Shashank Sharma1524e932017-03-09 19:13:41 +05301621 encoder->power_domain))
Paulo Zanoni882244a2014-04-01 14:55:12 -03001622 return false;
1623
Shashank Sharma1524e932017-03-09 19:13:41 +05301624 if (!encoder->get_hw_state(encoder, &pipe)) {
Imre Deake27daab2016-02-12 18:55:16 +02001625 ret = false;
1626 goto out;
1627 }
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001628
1629 if (port == PORT_A)
1630 cpu_transcoder = TRANSCODER_EDP;
1631 else
Daniel Vetter1a240d42012-11-29 22:18:51 +01001632 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001633
1634 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1635
1636 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1637 case TRANS_DDI_MODE_SELECT_HDMI:
1638 case TRANS_DDI_MODE_SELECT_DVI:
Imre Deake27daab2016-02-12 18:55:16 +02001639 ret = type == DRM_MODE_CONNECTOR_HDMIA;
1640 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001641
1642 case TRANS_DDI_MODE_SELECT_DP_SST:
Imre Deake27daab2016-02-12 18:55:16 +02001643 ret = type == DRM_MODE_CONNECTOR_eDP ||
1644 type == DRM_MODE_CONNECTOR_DisplayPort;
1645 break;
1646
Dave Airlie0e32b392014-05-02 14:02:48 +10001647 case TRANS_DDI_MODE_SELECT_DP_MST:
1648 /* if the transcoder is in MST state then
1649 * connector isn't connected */
Imre Deake27daab2016-02-12 18:55:16 +02001650 ret = false;
1651 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001652
1653 case TRANS_DDI_MODE_SELECT_FDI:
Imre Deake27daab2016-02-12 18:55:16 +02001654 ret = type == DRM_MODE_CONNECTOR_VGA;
1655 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001656
1657 default:
Imre Deake27daab2016-02-12 18:55:16 +02001658 ret = false;
1659 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001660 }
Imre Deake27daab2016-02-12 18:55:16 +02001661
1662out:
Shashank Sharma1524e932017-03-09 19:13:41 +05301663 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deake27daab2016-02-12 18:55:16 +02001664
1665 return ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001666}
1667
Daniel Vetter85234cd2012-07-02 13:27:29 +02001668bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1669 enum pipe *pipe)
1670{
1671 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001672 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001673 enum port port = intel_ddi_get_encoder_port(encoder);
Daniel Vetter85234cd2012-07-02 13:27:29 +02001674 u32 tmp;
1675 int i;
Imre Deake27daab2016-02-12 18:55:16 +02001676 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001677
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001678 if (!intel_display_power_get_if_enabled(dev_priv,
1679 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001680 return false;
1681
Imre Deake27daab2016-02-12 18:55:16 +02001682 ret = false;
1683
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001684 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001685
1686 if (!(tmp & DDI_BUF_CTL_ENABLE))
Imre Deake27daab2016-02-12 18:55:16 +02001687 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001688
Paulo Zanoniad80a812012-10-24 16:06:19 -02001689 if (port == PORT_A) {
1690 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001691
Paulo Zanoniad80a812012-10-24 16:06:19 -02001692 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1693 case TRANS_DDI_EDP_INPUT_A_ON:
1694 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1695 *pipe = PIPE_A;
1696 break;
1697 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1698 *pipe = PIPE_B;
1699 break;
1700 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1701 *pipe = PIPE_C;
1702 break;
1703 }
1704
Imre Deake27daab2016-02-12 18:55:16 +02001705 ret = true;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001706
Imre Deake27daab2016-02-12 18:55:16 +02001707 goto out;
1708 }
Dave Airlie0e32b392014-05-02 14:02:48 +10001709
Imre Deake27daab2016-02-12 18:55:16 +02001710 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1711 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1712
1713 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
1714 if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
1715 TRANS_DDI_MODE_SELECT_DP_MST)
1716 goto out;
1717
1718 *pipe = i;
1719 ret = true;
1720
1721 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001722 }
1723 }
1724
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001725 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001726
Imre Deake27daab2016-02-12 18:55:16 +02001727out:
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001728 if (ret && IS_GEN9_LP(dev_priv)) {
Imre Deake93da0a2016-06-13 16:44:37 +03001729 tmp = I915_READ(BXT_PHY_CTL(port));
Imre Deake19c1eb2017-10-02 16:53:07 +03001730 if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
1731 BXT_PHY_LANE_POWERDOWN_ACK |
Imre Deake93da0a2016-06-13 16:44:37 +03001732 BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1733 DRM_ERROR("Port %c enabled but PHY powered down? "
1734 "(PHY_CTL %08x)\n", port_name(port), tmp);
1735 }
1736
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001737 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deake27daab2016-02-12 18:55:16 +02001738
1739 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001740}
1741
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001742static u64 intel_ddi_get_power_domains(struct intel_encoder *encoder)
1743{
1744 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
1745 enum pipe pipe;
1746
1747 if (intel_ddi_get_hw_state(encoder, &pipe))
1748 return BIT_ULL(dig_port->ddi_io_power_domain);
1749
1750 return 0;
1751}
1752
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001753void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
Paulo Zanonifc914632012-10-05 12:05:54 -03001754{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001755 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001756 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301757 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1758 enum port port = intel_ddi_get_encoder_port(encoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001759 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001760
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001761 if (cpu_transcoder != TRANSCODER_EDP)
1762 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1763 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001764}
1765
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001766void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
Paulo Zanonifc914632012-10-05 12:05:54 -03001767{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001768 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1769 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001770
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001771 if (cpu_transcoder != TRANSCODER_EDP)
1772 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1773 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001774}
1775
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001776static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1777 enum port port, uint8_t iboost)
David Weinehallf8896f52015-06-25 11:11:03 +03001778{
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001779 u32 tmp;
1780
1781 tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
1782 tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
1783 if (iboost)
1784 tmp |= iboost << BALANCE_LEG_SHIFT(port);
1785 else
1786 tmp |= BALANCE_LEG_DISABLE(port);
1787 I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
1788}
1789
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001790static void skl_ddi_set_iboost(struct intel_encoder *encoder,
1791 int level, enum intel_output_type type)
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001792{
1793 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
1794 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
1795 enum port port = intel_dig_port->port;
David Weinehallf8896f52015-06-25 11:11:03 +03001796 uint8_t iboost;
David Weinehallf8896f52015-06-25 11:11:03 +03001797
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001798 if (type == INTEL_OUTPUT_HDMI)
1799 iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
1800 else
1801 iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001802
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001803 if (iboost == 0) {
1804 const struct ddi_buf_trans *ddi_translations;
1805 int n_entries;
Ville Syrjälä10afa0b2015-12-08 19:59:43 +02001806
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001807 if (type == INTEL_OUTPUT_HDMI)
Ville Syrjälä975786e2017-10-16 17:56:57 +03001808 ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001809 else if (type == INTEL_OUTPUT_EDP)
1810 ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, &n_entries);
1811 else
1812 ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, &n_entries);
1813
1814 if (WARN_ON(type != INTEL_OUTPUT_HDMI &&
1815 port != PORT_A &&
1816 port != PORT_E && n_entries > 9))
1817 n_entries = 9;
1818
1819 iboost = ddi_translations[level].i_boost;
David Weinehallf8896f52015-06-25 11:11:03 +03001820 }
1821
1822 /* Make sure that the requested I_boost is valid */
1823 if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
1824 DRM_ERROR("Invalid I_boost value %u\n", iboost);
1825 return;
1826 }
1827
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001828 _skl_ddi_set_iboost(dev_priv, port, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001829
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001830 if (port == PORT_A && intel_dig_port->max_lanes == 4)
1831 _skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001832}
1833
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001834static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
1835 u32 level, enum port port, int type)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301836{
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301837 const struct bxt_ddi_buf_trans *ddi_translations;
1838 u32 n_entries, i;
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301839
Jani Nikula06411f02016-03-24 17:50:21 +02001840 if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
Sonika Jindald9d70002015-09-24 10:24:56 +05301841 n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
1842 ddi_translations = bxt_ddi_translations_edp;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001843 } else if (type == INTEL_OUTPUT_DP
Sonika Jindald9d70002015-09-24 10:24:56 +05301844 || type == INTEL_OUTPUT_EDP) {
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301845 n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
1846 ddi_translations = bxt_ddi_translations_dp;
1847 } else if (type == INTEL_OUTPUT_HDMI) {
1848 n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
1849 ddi_translations = bxt_ddi_translations_hdmi;
1850 } else {
1851 DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
1852 type);
1853 return;
1854 }
1855
1856 /* Check if default value has to be used */
1857 if (level >= n_entries ||
1858 (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
1859 for (i = 0; i < n_entries; i++) {
1860 if (ddi_translations[i].default_index) {
1861 level = i;
1862 break;
1863 }
1864 }
1865 }
1866
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03001867 bxt_ddi_phy_set_signal_level(dev_priv, port,
1868 ddi_translations[level].margin,
1869 ddi_translations[level].scale,
1870 ddi_translations[level].enable,
1871 ddi_translations[level].deemphasis);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301872}
1873
Ville Syrjäläffe51112017-02-23 19:49:01 +02001874u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
1875{
1876 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1877 int n_entries;
1878
Rodrigo Vivi5fcf34b2017-08-31 07:53:56 -07001879 if (IS_CANNONLAKE(dev_priv)) {
1880 if (encoder->type == INTEL_OUTPUT_EDP)
1881 cnl_get_buf_trans_edp(dev_priv, &n_entries);
1882 else
1883 cnl_get_buf_trans_dp(dev_priv, &n_entries);
1884 } else {
1885 if (encoder->type == INTEL_OUTPUT_EDP)
1886 intel_ddi_get_buf_trans_edp(dev_priv, &n_entries);
1887 else
1888 intel_ddi_get_buf_trans_dp(dev_priv, &n_entries);
1889 }
Ville Syrjäläffe51112017-02-23 19:49:01 +02001890
1891 if (WARN_ON(n_entries < 1))
1892 n_entries = 1;
1893 if (WARN_ON(n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1894 n_entries = ARRAY_SIZE(index_to_dp_signal_levels);
1895
1896 return index_to_dp_signal_levels[n_entries - 1] &
1897 DP_TRAIN_VOLTAGE_SWING_MASK;
1898}
1899
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001900static void cnl_ddi_vswing_program(struct drm_i915_private *dev_priv,
1901 u32 level, enum port port, int type)
1902{
1903 const struct cnl_ddi_buf_trans *ddi_translations = NULL;
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001904 u32 n_entries, val;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001905 int ln;
1906
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001907 if (type == INTEL_OUTPUT_HDMI) {
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001908 ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001909 } else if (type == INTEL_OUTPUT_DP) {
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001910 ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001911 } else if (type == INTEL_OUTPUT_EDP) {
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001912 ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001913 }
1914
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001915 if (WARN_ON(ddi_translations == NULL))
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001916 return;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001917
1918 if (level >= n_entries) {
1919 DRM_DEBUG_KMS("DDI translation not found for level %d. Using %d instead.", level, n_entries - 1);
1920 level = n_entries - 1;
1921 }
1922
1923 /* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
1924 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001925 val &= ~SCALING_MODE_SEL_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001926 val |= SCALING_MODE_SEL(2);
1927 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
1928
1929 /* Program PORT_TX_DW2 */
1930 val = I915_READ(CNL_PORT_TX_DW2_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001931 val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
1932 RCOMP_SCALAR_MASK);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001933 val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
1934 val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
1935 /* Rcomp scalar is fixed as 0x98 for every table entry */
1936 val |= RCOMP_SCALAR(0x98);
1937 I915_WRITE(CNL_PORT_TX_DW2_GRP(port), val);
1938
Ville Syrjälä20303eb2017-09-18 21:25:36 +03001939 /* Program PORT_TX_DW4 */
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001940 /* We cannot write to GRP. It would overrite individual loadgen */
1941 for (ln = 0; ln < 4; ln++) {
1942 val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001943 val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
1944 CURSOR_COEFF_MASK);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001945 val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
1946 val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
1947 val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
1948 I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
1949 }
1950
Ville Syrjälä20303eb2017-09-18 21:25:36 +03001951 /* Program PORT_TX_DW5 */
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001952 /* All DW5 values are fixed for every table entry */
1953 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001954 val &= ~RTERM_SELECT_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001955 val |= RTERM_SELECT(6);
1956 val |= TAP3_DISABLE;
1957 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
1958
Ville Syrjälä20303eb2017-09-18 21:25:36 +03001959 /* Program PORT_TX_DW7 */
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001960 val = I915_READ(CNL_PORT_TX_DW7_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001961 val &= ~N_SCALAR_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001962 val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
1963 I915_WRITE(CNL_PORT_TX_DW7_GRP(port), val);
1964}
1965
Clint Taylor0091abc2017-06-09 15:26:09 -07001966static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder, u32 level)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001967{
Clint Taylor0091abc2017-06-09 15:26:09 -07001968 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1969 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1970 enum port port = intel_ddi_get_encoder_port(encoder);
1971 int type = encoder->type;
1972 int width = 0;
1973 int rate = 0;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001974 u32 val;
Clint Taylor0091abc2017-06-09 15:26:09 -07001975 int ln = 0;
1976
1977 if ((intel_dp) && (type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP)) {
1978 width = intel_dp->lane_count;
1979 rate = intel_dp->link_rate;
Rodrigo Vivi61f3e772017-07-10 13:58:52 -07001980 } else if (type == INTEL_OUTPUT_HDMI) {
Clint Taylor0091abc2017-06-09 15:26:09 -07001981 width = 4;
1982 /* Rate is always < than 6GHz for HDMI */
Rodrigo Vivi61f3e772017-07-10 13:58:52 -07001983 } else {
1984 MISSING_CASE(type);
1985 return;
Clint Taylor0091abc2017-06-09 15:26:09 -07001986 }
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001987
1988 /*
1989 * 1. If port type is eDP or DP,
1990 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
1991 * else clear to 0b.
1992 */
1993 val = I915_READ(CNL_PORT_PCS_DW1_LN0(port));
1994 if (type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP)
1995 val |= COMMON_KEEPER_EN;
1996 else
1997 val &= ~COMMON_KEEPER_EN;
1998 I915_WRITE(CNL_PORT_PCS_DW1_GRP(port), val);
1999
2000 /* 2. Program loadgen select */
2001 /*
Clint Taylor0091abc2017-06-09 15:26:09 -07002002 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
2003 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
2004 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
2005 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002006 */
Clint Taylor0091abc2017-06-09 15:26:09 -07002007 for (ln = 0; ln <= 3; ln++) {
2008 val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
2009 val &= ~LOADGEN_SELECT;
2010
Navare, Manasi Da8e45a12017-07-17 15:05:22 -07002011 if ((rate <= 600000 && width == 4 && ln >= 1) ||
2012 (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
Clint Taylor0091abc2017-06-09 15:26:09 -07002013 val |= LOADGEN_SELECT;
2014 }
2015 I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
2016 }
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002017
2018 /* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2019 val = I915_READ(CNL_PORT_CL1CM_DW5);
2020 val |= SUS_CLOCK_CONFIG;
2021 I915_WRITE(CNL_PORT_CL1CM_DW5, val);
2022
2023 /* 4. Clear training enable to change swing values */
2024 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2025 val &= ~TX_TRAINING_EN;
2026 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
2027
2028 /* 5. Program swing and de-emphasis */
2029 cnl_ddi_vswing_program(dev_priv, level, port, type);
2030
2031 /* 6. Set training enable to trigger update */
2032 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2033 val |= TX_TRAINING_EN;
2034 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
2035}
2036
David Weinehallf8896f52015-06-25 11:11:03 +03002037static uint32_t translate_signal_level(int signal_levels)
2038{
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002039 int i;
David Weinehallf8896f52015-06-25 11:11:03 +03002040
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002041 for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
2042 if (index_to_dp_signal_levels[i] == signal_levels)
2043 return i;
David Weinehallf8896f52015-06-25 11:11:03 +03002044 }
2045
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002046 WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
2047 signal_levels);
2048
2049 return 0;
David Weinehallf8896f52015-06-25 11:11:03 +03002050}
2051
Rodrigo Vivi1b6e2fd2017-08-29 16:22:23 -07002052static uint32_t intel_ddi_dp_level(struct intel_dp *intel_dp)
2053{
2054 uint8_t train_set = intel_dp->train_set[0];
2055 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2056 DP_TRAIN_PRE_EMPHASIS_MASK);
2057
2058 return translate_signal_level(signal_levels);
2059}
2060
Rodrigo Vivid509af62017-08-29 16:22:24 -07002061u32 bxt_signal_levels(struct intel_dp *intel_dp)
David Weinehallf8896f52015-06-25 11:11:03 +03002062{
2063 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02002064 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
David Weinehallf8896f52015-06-25 11:11:03 +03002065 struct intel_encoder *encoder = &dport->base;
David Weinehallf8896f52015-06-25 11:11:03 +03002066 enum port port = dport->port;
Rodrigo Vivid509af62017-08-29 16:22:24 -07002067 u32 level = intel_ddi_dp_level(intel_dp);
2068
2069 if (IS_CANNONLAKE(dev_priv))
2070 cnl_ddi_vswing_sequence(encoder, level);
2071 else
2072 bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
2073
2074 return 0;
2075}
2076
2077uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
2078{
2079 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2080 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2081 struct intel_encoder *encoder = &dport->base;
Rodrigo Vivi1b6e2fd2017-08-29 16:22:23 -07002082 uint32_t level = intel_ddi_dp_level(intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03002083
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002084 if (IS_GEN9_BC(dev_priv))
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03002085 skl_ddi_set_iboost(encoder, level, encoder->type);
Rodrigo Vivid509af62017-08-29 16:22:24 -07002086
David Weinehallf8896f52015-06-25 11:11:03 +03002087 return DDI_BUF_TRANS_SELECT(level);
2088}
2089
Paulo Zanonid7c530b2017-03-30 17:57:52 -03002090static void intel_ddi_clk_select(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002091 const struct intel_shared_dpll *pll)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002092{
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002093 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2094 enum port port = intel_ddi_get_encoder_port(encoder);
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002095 uint32_t val;
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02002096
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002097 if (WARN_ON(!pll))
2098 return;
2099
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002100 if (IS_CANNONLAKE(dev_priv)) {
2101 /* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
2102 val = I915_READ(DPCLKA_CFGCR0);
2103 val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->id, port);
2104 I915_WRITE(DPCLKA_CFGCR0, val);
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002105
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002106 /*
2107 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
2108 * This step and the step before must be done with separate
2109 * register writes.
2110 */
2111 val = I915_READ(DPCLKA_CFGCR0);
Rodrigo Vivi87145d92017-10-03 15:08:58 -07002112 val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002113 I915_WRITE(DPCLKA_CFGCR0, val);
2114 } else if (IS_GEN9_BC(dev_priv)) {
Damien Lespiau5416d872014-11-14 17:24:33 +00002115 /* DDI -> PLL mapping */
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002116 val = I915_READ(DPLL_CTRL2);
2117
2118 val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
2119 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002120 val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002121 DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
2122
2123 I915_WRITE(DPLL_CTRL2, val);
Damien Lespiau5416d872014-11-14 17:24:33 +00002124
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002125 } else if (INTEL_INFO(dev_priv)->gen < 9) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002126 I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002127 }
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002128}
2129
Ville Syrjälä6b8506d2017-10-10 15:12:00 +03002130static void intel_ddi_clk_disable(struct intel_encoder *encoder)
2131{
2132 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2133 enum port port = intel_ddi_get_encoder_port(encoder);
2134
2135 if (IS_CANNONLAKE(dev_priv))
2136 I915_WRITE(DPCLKA_CFGCR0, I915_READ(DPCLKA_CFGCR0) |
2137 DPCLKA_CFGCR0_DDI_CLK_OFF(port));
2138 else if (IS_GEN9_BC(dev_priv))
2139 I915_WRITE(DPLL_CTRL2, I915_READ(DPLL_CTRL2) |
2140 DPLL_CTRL2_DDI_CLK_OFF(port));
2141 else if (INTEL_GEN(dev_priv) < 9)
2142 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
2143}
2144
Manasi Navareba88d152016-09-01 15:08:08 -07002145static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002146 const struct intel_crtc_state *crtc_state,
2147 const struct drm_connector_state *conn_state)
Manasi Navareba88d152016-09-01 15:08:08 -07002148{
2149 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2150 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2151 enum port port = intel_ddi_get_encoder_port(encoder);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002152 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
Ville Syrjälä45e03272017-10-10 15:12:06 +03002153 bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002154 uint32_t level = intel_ddi_dp_level(intel_dp);
Manasi Navareba88d152016-09-01 15:08:08 -07002155
Ville Syrjälä45e03272017-10-10 15:12:06 +03002156 WARN_ON(is_mst && (port == PORT_A || port == PORT_E));
Ander Conselvan de Oliveirae081c842017-03-02 14:58:57 +02002157
Ville Syrjälä45e03272017-10-10 15:12:06 +03002158 intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
2159 crtc_state->lane_count, is_mst);
Ville Syrjälä680b71c2017-10-10 15:12:04 +03002160
2161 intel_edp_panel_on(intel_dp);
Manasi Navareba88d152016-09-01 15:08:08 -07002162
Ville Syrjälä45e03272017-10-10 15:12:06 +03002163 intel_ddi_clk_select(encoder, crtc_state->shared_dpll);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002164
2165 intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2166
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002167 if (IS_CANNONLAKE(dev_priv))
2168 cnl_ddi_vswing_sequence(encoder, level);
2169 else if (IS_GEN9_LP(dev_priv))
2170 bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
2171 else
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002172 intel_prepare_dp_ddi_buffers(encoder);
2173
Manasi Navareba88d152016-09-01 15:08:08 -07002174 intel_ddi_init_dp_buf_reg(encoder);
Ville Syrjälä45e03272017-10-10 15:12:06 +03002175 if (!is_mst)
Dhinakaran Pandiyan5ea23552017-10-03 17:22:11 +03002176 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Manasi Navareba88d152016-09-01 15:08:08 -07002177 intel_dp_start_link_train(intel_dp);
2178 if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
2179 intel_dp_stop_link_train(intel_dp);
2180}
2181
2182static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +01002183 const struct intel_crtc_state *crtc_state,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002184 const struct drm_connector_state *conn_state)
Manasi Navareba88d152016-09-01 15:08:08 -07002185{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002186 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
2187 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Manasi Navareba88d152016-09-01 15:08:08 -07002188 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Manasi Navareba88d152016-09-01 15:08:08 -07002189 enum port port = intel_ddi_get_encoder_port(encoder);
2190 int level = intel_ddi_hdmi_level(dev_priv, port);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002191 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
Manasi Navareba88d152016-09-01 15:08:08 -07002192
2193 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
Ville Syrjälä45e03272017-10-10 15:12:06 +03002194 intel_ddi_clk_select(encoder, crtc_state->shared_dpll);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002195
2196 intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2197
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002198 if (IS_CANNONLAKE(dev_priv))
2199 cnl_ddi_vswing_sequence(encoder, level);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002200 else if (IS_GEN9_LP(dev_priv))
Manasi Navareba88d152016-09-01 15:08:08 -07002201 bxt_ddi_vswing_sequence(dev_priv, level, port,
2202 INTEL_OUTPUT_HDMI);
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002203 else
Ville Syrjälä7ea79332017-10-16 17:56:59 +03002204 intel_prepare_hdmi_ddi_buffers(encoder, level);
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002205
2206 if (IS_GEN9_BC(dev_priv))
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03002207 skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
Manasi Navareba88d152016-09-01 15:08:08 -07002208
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002209 intel_dig_port->set_infoframes(&encoder->base,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002210 crtc_state->has_infoframe,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002211 crtc_state, conn_state);
Manasi Navareba88d152016-09-01 15:08:08 -07002212}
2213
Shashank Sharma1524e932017-03-09 19:13:41 +05302214static void intel_ddi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002215 const struct intel_crtc_state *crtc_state,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002216 const struct drm_connector_state *conn_state)
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002217{
Ville Syrjälä45e03272017-10-10 15:12:06 +03002218 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2219 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2220 enum pipe pipe = crtc->pipe;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02002221
Ville Syrjälä45e03272017-10-10 15:12:06 +03002222 WARN_ON(crtc_state->has_pch_encoder);
Jani Nikula364a3fe2017-10-05 13:52:12 +03002223
2224 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2225
Ville Syrjälä45e03272017-10-10 15:12:06 +03002226 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2227 intel_ddi_pre_enable_hdmi(encoder, crtc_state, conn_state);
2228 else
2229 intel_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002230}
2231
Ville Syrjäläe725f642017-10-10 15:12:01 +03002232static void intel_disable_ddi_buf(struct intel_encoder *encoder)
2233{
2234 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2235 enum port port = intel_ddi_get_encoder_port(encoder);
2236 bool wait = false;
2237 u32 val;
2238
2239 val = I915_READ(DDI_BUF_CTL(port));
2240 if (val & DDI_BUF_CTL_ENABLE) {
2241 val &= ~DDI_BUF_CTL_ENABLE;
2242 I915_WRITE(DDI_BUF_CTL(port), val);
2243 wait = true;
2244 }
2245
2246 val = I915_READ(DP_TP_CTL(port));
2247 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2248 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2249 I915_WRITE(DP_TP_CTL(port), val);
2250
2251 if (wait)
2252 intel_wait_ddi_buf_idle(dev_priv, port);
2253}
2254
Ville Syrjäläf45f3da2017-10-10 15:12:03 +03002255static void intel_ddi_post_disable_dp(struct intel_encoder *encoder,
2256 const struct intel_crtc_state *old_crtc_state,
2257 const struct drm_connector_state *old_conn_state)
2258{
2259 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2260 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2261 struct intel_dp *intel_dp = &dig_port->dp;
2262 /*
2263 * old_crtc_state and old_conn_state are NULL when called from
2264 * DP_MST. The main connector associated with this port is never
2265 * bound to a crtc for MST.
2266 */
2267 bool is_mst = !old_crtc_state;
2268
2269 /*
2270 * Power down sink before disabling the port, otherwise we end
2271 * up getting interrupts from the sink on detecting link loss.
2272 */
2273 if (!is_mst)
2274 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2275
2276 intel_disable_ddi_buf(encoder);
2277
2278 intel_edp_panel_vdd_on(intel_dp);
2279 intel_edp_panel_off(intel_dp);
2280
2281 intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
2282
2283 intel_ddi_clk_disable(encoder);
2284}
2285
2286static void intel_ddi_post_disable_hdmi(struct intel_encoder *encoder,
2287 const struct intel_crtc_state *old_crtc_state,
2288 const struct drm_connector_state *old_conn_state)
2289{
2290 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2291 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2292 struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2293
2294 intel_disable_ddi_buf(encoder);
2295
2296 dig_port->set_infoframes(&encoder->base, false,
2297 old_crtc_state, old_conn_state);
2298
2299 intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
2300
2301 intel_ddi_clk_disable(encoder);
2302
2303 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
2304}
2305
2306static void intel_ddi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002307 const struct intel_crtc_state *old_crtc_state,
2308 const struct drm_connector_state *old_conn_state)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002309{
Ville Syrjäläf45f3da2017-10-10 15:12:03 +03002310 /*
2311 * old_crtc_state and old_conn_state are NULL when called from
2312 * DP_MST. The main connector associated with this port is never
2313 * bound to a crtc for MST.
2314 */
2315 if (old_crtc_state &&
2316 intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2317 intel_ddi_post_disable_hdmi(encoder,
2318 old_crtc_state, old_conn_state);
2319 else
2320 intel_ddi_post_disable_dp(encoder,
2321 old_crtc_state, old_conn_state);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002322}
2323
Shashank Sharma1524e932017-03-09 19:13:41 +05302324void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002325 const struct intel_crtc_state *old_crtc_state,
2326 const struct drm_connector_state *old_conn_state)
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002327{
Shashank Sharma1524e932017-03-09 19:13:41 +05302328 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002329 uint32_t val;
2330
2331 /*
2332 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
2333 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
2334 * step 13 is the correct place for it. Step 18 is where it was
2335 * originally before the BUN.
2336 */
2337 val = I915_READ(FDI_RX_CTL(PIPE_A));
2338 val &= ~FDI_RX_ENABLE;
2339 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2340
Ville Syrjäläfb0bd3b2017-10-10 15:12:02 +03002341 intel_disable_ddi_buf(encoder);
2342 intel_ddi_clk_disable(encoder);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002343
2344 val = I915_READ(FDI_RX_MISC(PIPE_A));
2345 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
2346 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
2347 I915_WRITE(FDI_RX_MISC(PIPE_A), val);
2348
2349 val = I915_READ(FDI_RX_CTL(PIPE_A));
2350 val &= ~FDI_PCDCLK;
2351 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2352
2353 val = I915_READ(FDI_RX_CTL(PIPE_A));
2354 val &= ~FDI_RX_PLL_ENABLE;
2355 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2356}
2357
Ville Syrjälä15d05f02017-10-10 15:12:07 +03002358static void intel_enable_ddi_dp(struct intel_encoder *encoder,
2359 const struct intel_crtc_state *crtc_state,
2360 const struct drm_connector_state *conn_state)
2361{
2362 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2363 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2364 enum port port = intel_ddi_get_encoder_port(encoder);
2365
2366 if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
2367 intel_dp_stop_link_train(intel_dp);
2368
2369 intel_edp_backlight_on(crtc_state, conn_state);
2370 intel_psr_enable(intel_dp, crtc_state);
2371 intel_edp_drrs_enable(intel_dp, crtc_state);
2372
2373 if (crtc_state->has_audio)
2374 intel_audio_codec_enable(encoder, crtc_state, conn_state);
2375}
2376
2377static void intel_enable_ddi_hdmi(struct intel_encoder *encoder,
2378 const struct intel_crtc_state *crtc_state,
2379 const struct drm_connector_state *conn_state)
2380{
2381 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2382 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2383 enum port port = intel_ddi_get_encoder_port(encoder);
2384
2385 intel_hdmi_handle_sink_scrambling(encoder,
2386 conn_state->connector,
2387 crtc_state->hdmi_high_tmds_clock_ratio,
2388 crtc_state->hdmi_scrambling);
2389
2390 /* In HDMI/DVI mode, the port width, and swing/emphasis values
2391 * are ignored so nothing special needs to be done besides
2392 * enabling the port.
2393 */
2394 I915_WRITE(DDI_BUF_CTL(port),
2395 dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
2396
2397 if (crtc_state->has_audio)
2398 intel_audio_codec_enable(encoder, crtc_state, conn_state);
2399}
2400
2401static void intel_enable_ddi(struct intel_encoder *encoder,
2402 const struct intel_crtc_state *crtc_state,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002403 const struct drm_connector_state *conn_state)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03002404{
Ville Syrjälä15d05f02017-10-10 15:12:07 +03002405 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2406 intel_enable_ddi_hdmi(encoder, crtc_state, conn_state);
2407 else
2408 intel_enable_ddi_dp(encoder, crtc_state, conn_state);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002409}
2410
Ville Syrjälä33f083f2017-10-10 15:12:05 +03002411static void intel_disable_ddi_dp(struct intel_encoder *encoder,
2412 const struct intel_crtc_state *old_crtc_state,
2413 const struct drm_connector_state *old_conn_state)
2414{
2415 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2416
2417 if (old_crtc_state->has_audio)
2418 intel_audio_codec_disable(encoder);
2419
2420 intel_edp_drrs_disable(intel_dp, old_crtc_state);
2421 intel_psr_disable(intel_dp, old_crtc_state);
2422 intel_edp_backlight_off(old_conn_state);
2423}
2424
2425static void intel_disable_ddi_hdmi(struct intel_encoder *encoder,
2426 const struct intel_crtc_state *old_crtc_state,
2427 const struct drm_connector_state *old_conn_state)
2428{
2429 if (old_crtc_state->has_audio)
2430 intel_audio_codec_disable(encoder);
2431
2432 intel_hdmi_handle_sink_scrambling(encoder,
2433 old_conn_state->connector,
2434 false, false);
2435}
2436
2437static void intel_disable_ddi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002438 const struct intel_crtc_state *old_crtc_state,
2439 const struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002440{
Ville Syrjälä33f083f2017-10-10 15:12:05 +03002441 if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2442 intel_disable_ddi_hdmi(encoder, old_crtc_state, old_conn_state);
2443 else
2444 intel_disable_ddi_dp(encoder, old_crtc_state, old_conn_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03002445}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03002446
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002447static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002448 const struct intel_crtc_state *pipe_config,
2449 const struct drm_connector_state *conn_state)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002450{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02002451 uint8_t mask = pipe_config->lane_lat_optim_mask;
Imre Deak95a7a2a2016-06-13 16:44:35 +03002452
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03002453 bxt_ddi_phy_set_lane_optim_mask(encoder, mask);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002454}
2455
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002456void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
Paulo Zanonic19b0662012-10-15 15:51:41 -03002457{
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002458 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2459 struct drm_i915_private *dev_priv =
2460 to_i915(intel_dig_port->base.base.dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02002461 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002462 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05302463 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002464
2465 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
2466 val = I915_READ(DDI_BUF_CTL(port));
2467 if (val & DDI_BUF_CTL_ENABLE) {
2468 val &= ~DDI_BUF_CTL_ENABLE;
2469 I915_WRITE(DDI_BUF_CTL(port), val);
2470 wait = true;
2471 }
2472
2473 val = I915_READ(DP_TP_CTL(port));
2474 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2475 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2476 I915_WRITE(DP_TP_CTL(port), val);
2477 POSTING_READ(DP_TP_CTL(port));
2478
2479 if (wait)
2480 intel_wait_ddi_buf_idle(dev_priv, port);
2481 }
2482
Dave Airlie0e32b392014-05-02 14:02:48 +10002483 val = DP_TP_CTL_ENABLE |
Paulo Zanonic19b0662012-10-15 15:51:41 -03002484 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03002485 if (intel_dp->link_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10002486 val |= DP_TP_CTL_MODE_MST;
2487 else {
2488 val |= DP_TP_CTL_MODE_SST;
2489 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2490 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
2491 }
Paulo Zanonic19b0662012-10-15 15:51:41 -03002492 I915_WRITE(DP_TP_CTL(port), val);
2493 POSTING_READ(DP_TP_CTL(port));
2494
2495 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
2496 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
2497 POSTING_READ(DDI_BUF_CTL(port));
2498
2499 udelay(600);
2500}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002501
Libin Yang9935f7f2016-11-28 20:07:06 +08002502bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
2503 struct intel_crtc *intel_crtc)
2504{
2505 u32 temp;
2506
2507 if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
2508 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
2509 if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
2510 return true;
2511 }
2512 return false;
2513}
2514
Ville Syrjälä6801c182013-09-24 14:24:05 +03002515void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002516 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002517{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002518 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002519 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira0cb09a92015-01-30 12:17:23 +02002520 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002521 struct intel_digital_port *intel_dig_port;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002522 u32 temp, flags = 0;
2523
Jani Nikula4d1de972016-03-18 17:05:42 +02002524 /* XXX: DSI transcoder paranoia */
2525 if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
2526 return;
2527
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002528 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
2529 if (temp & TRANS_DDI_PHSYNC)
2530 flags |= DRM_MODE_FLAG_PHSYNC;
2531 else
2532 flags |= DRM_MODE_FLAG_NHSYNC;
2533 if (temp & TRANS_DDI_PVSYNC)
2534 flags |= DRM_MODE_FLAG_PVSYNC;
2535 else
2536 flags |= DRM_MODE_FLAG_NVSYNC;
2537
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002538 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03002539
2540 switch (temp & TRANS_DDI_BPC_MASK) {
2541 case TRANS_DDI_BPC_6:
2542 pipe_config->pipe_bpp = 18;
2543 break;
2544 case TRANS_DDI_BPC_8:
2545 pipe_config->pipe_bpp = 24;
2546 break;
2547 case TRANS_DDI_BPC_10:
2548 pipe_config->pipe_bpp = 30;
2549 break;
2550 case TRANS_DDI_BPC_12:
2551 pipe_config->pipe_bpp = 36;
2552 break;
2553 default:
2554 break;
2555 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002556
2557 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
2558 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02002559 pipe_config->has_hdmi_sink = true;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002560 intel_dig_port = enc_to_dig_port(&encoder->base);
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002561
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002562 if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002563 pipe_config->has_infoframe = true;
Shashank Sharma15953632017-03-13 16:54:03 +05302564
2565 if ((temp & TRANS_DDI_HDMI_SCRAMBLING_MASK) ==
2566 TRANS_DDI_HDMI_SCRAMBLING_MASK)
2567 pipe_config->hdmi_scrambling = true;
2568 if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
2569 pipe_config->hdmi_high_tmds_clock_ratio = true;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002570 /* fall through */
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002571 case TRANS_DDI_MODE_SELECT_DVI:
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002572 pipe_config->lane_count = 4;
2573 break;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002574 case TRANS_DDI_MODE_SELECT_FDI:
2575 break;
2576 case TRANS_DDI_MODE_SELECT_DP_SST:
2577 case TRANS_DDI_MODE_SELECT_DP_MST:
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002578 pipe_config->lane_count =
2579 ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002580 intel_dp_get_m_n(intel_crtc, pipe_config);
2581 break;
2582 default:
2583 break;
2584 }
Daniel Vetter10214422013-11-18 07:38:16 +01002585
Libin Yang9935f7f2016-11-28 20:07:06 +08002586 pipe_config->has_audio =
2587 intel_ddi_is_audio_enabled(dev_priv, intel_crtc);
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002588
Jani Nikula6aa23e62016-03-24 17:50:20 +02002589 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
2590 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Daniel Vetter10214422013-11-18 07:38:16 +01002591 /*
2592 * This is a big fat ugly hack.
2593 *
2594 * Some machines in UEFI boot mode provide us a VBT that has 18
2595 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2596 * unknown we fail to light up. Yet the same BIOS boots up with
2597 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2598 * max, not what it tells us to use.
2599 *
2600 * Note: This will still be broken if the eDP panel is not lit
2601 * up by the BIOS, and thus we can't get the mode at module
2602 * load.
2603 */
2604 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002605 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2606 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Daniel Vetter10214422013-11-18 07:38:16 +01002607 }
Jesse Barnes11578552014-01-21 12:42:10 -08002608
Damien Lespiau22606a12014-12-12 14:26:57 +00002609 intel_ddi_clock_get(encoder, pipe_config);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002610
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002611 if (IS_GEN9_LP(dev_priv))
Imre Deak95a7a2a2016-06-13 16:44:35 +03002612 pipe_config->lane_lat_optim_mask =
2613 bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002614}
2615
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002616static bool intel_ddi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002617 struct intel_crtc_state *pipe_config,
2618 struct drm_connector_state *conn_state)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002619{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002620 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002621 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02002622 int port = intel_ddi_get_encoder_port(encoder);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002623 int ret;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002624
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002625 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002626
Daniel Vettereccb1402013-05-22 00:50:22 +02002627 if (port == PORT_A)
2628 pipe_config->cpu_transcoder = TRANSCODER_EDP;
2629
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002630 if (type == INTEL_OUTPUT_HDMI)
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002631 ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002632 else
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002633 ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002634
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002635 if (IS_GEN9_LP(dev_priv) && ret)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002636 pipe_config->lane_lat_optim_mask =
2637 bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
Ander Conselvan de Oliveirab284eed2016-10-06 19:22:16 +03002638 pipe_config->lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002639
2640 return ret;
2641
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002642}
2643
2644static const struct drm_encoder_funcs intel_ddi_funcs = {
Imre Deakbf93ba62016-04-18 10:04:21 +03002645 .reset = intel_dp_encoder_reset,
2646 .destroy = intel_dp_encoder_destroy,
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002647};
2648
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002649static struct intel_connector *
2650intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
2651{
2652 struct intel_connector *connector;
2653 enum port port = intel_dig_port->port;
2654
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002655 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002656 if (!connector)
2657 return NULL;
2658
2659 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
2660 if (!intel_dp_init_connector(intel_dig_port, connector)) {
2661 kfree(connector);
2662 return NULL;
2663 }
2664
2665 return connector;
2666}
2667
2668static struct intel_connector *
2669intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
2670{
2671 struct intel_connector *connector;
2672 enum port port = intel_dig_port->port;
2673
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002674 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002675 if (!connector)
2676 return NULL;
2677
2678 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
2679 intel_hdmi_init_connector(intel_dig_port, connector);
2680
2681 return connector;
2682}
2683
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002684void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002685{
2686 struct intel_digital_port *intel_dig_port;
2687 struct intel_encoder *intel_encoder;
2688 struct drm_encoder *encoder;
Shashank Sharmaff662122016-10-14 19:56:51 +05302689 bool init_hdmi, init_dp, init_lspcon = false;
Ville Syrjälä10e7bec2015-12-08 19:59:37 +02002690 int max_lanes;
2691
2692 if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
2693 switch (port) {
2694 case PORT_A:
2695 max_lanes = 4;
2696 break;
2697 case PORT_E:
2698 max_lanes = 0;
2699 break;
2700 default:
2701 max_lanes = 4;
2702 break;
2703 }
2704 } else {
2705 switch (port) {
2706 case PORT_A:
2707 max_lanes = 2;
2708 break;
2709 case PORT_E:
2710 max_lanes = 2;
2711 break;
2712 default:
2713 max_lanes = 4;
2714 break;
2715 }
2716 }
Paulo Zanoni311a2092013-09-12 17:12:18 -03002717
2718 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
2719 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
2720 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
Shashank Sharmaff662122016-10-14 19:56:51 +05302721
2722 if (intel_bios_is_lspcon_present(dev_priv, port)) {
2723 /*
2724 * Lspcon device needs to be driven with DP connector
2725 * with special detection sequence. So make sure DP
2726 * is initialized before lspcon.
2727 */
2728 init_dp = true;
2729 init_lspcon = true;
2730 init_hdmi = false;
2731 DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
2732 }
2733
Paulo Zanoni311a2092013-09-12 17:12:18 -03002734 if (!init_dp && !init_hdmi) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002735 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
Paulo Zanoni311a2092013-09-12 17:12:18 -03002736 port_name(port));
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002737 return;
Paulo Zanoni311a2092013-09-12 17:12:18 -03002738 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002739
Daniel Vetterb14c5672013-09-19 12:18:32 +02002740 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002741 if (!intel_dig_port)
2742 return;
2743
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002744 intel_encoder = &intel_dig_port->base;
2745 encoder = &intel_encoder->base;
2746
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002747 drm_encoder_init(&dev_priv->drm, encoder, &intel_ddi_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03002748 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002749
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002750 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002751 intel_encoder->enable = intel_enable_ddi;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002752 if (IS_GEN9_LP(dev_priv))
Imre Deak95a7a2a2016-06-13 16:44:35 +03002753 intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002754 intel_encoder->pre_enable = intel_ddi_pre_enable;
2755 intel_encoder->disable = intel_disable_ddi;
2756 intel_encoder->post_disable = intel_ddi_post_disable;
2757 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002758 intel_encoder->get_config = intel_ddi_get_config;
Imre Deakbf93ba62016-04-18 10:04:21 +03002759 intel_encoder->suspend = intel_dp_encoder_suspend;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002760 intel_encoder->get_power_domains = intel_ddi_get_power_domains;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002761
2762 intel_dig_port->port = port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07002763 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
2764 (DDI_BUF_PORT_REVERSAL |
2765 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002766
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002767 switch (port) {
2768 case PORT_A:
2769 intel_dig_port->ddi_io_power_domain =
2770 POWER_DOMAIN_PORT_DDI_A_IO;
2771 break;
2772 case PORT_B:
2773 intel_dig_port->ddi_io_power_domain =
2774 POWER_DOMAIN_PORT_DDI_B_IO;
2775 break;
2776 case PORT_C:
2777 intel_dig_port->ddi_io_power_domain =
2778 POWER_DOMAIN_PORT_DDI_C_IO;
2779 break;
2780 case PORT_D:
2781 intel_dig_port->ddi_io_power_domain =
2782 POWER_DOMAIN_PORT_DDI_D_IO;
2783 break;
2784 case PORT_E:
2785 intel_dig_port->ddi_io_power_domain =
2786 POWER_DOMAIN_PORT_DDI_E_IO;
2787 break;
2788 default:
2789 MISSING_CASE(port);
2790 }
2791
Matt Roper6c566dc2015-11-05 14:53:32 -08002792 /*
2793 * Bspec says that DDI_A_4_LANES is the only supported configuration
2794 * for Broxton. Yet some BIOS fail to set this bit on port A if eDP
2795 * wasn't lit up at boot. Force this bit on in our internal
2796 * configuration so that we use the proper lane count for our
2797 * calculations.
2798 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002799 if (IS_GEN9_LP(dev_priv) && port == PORT_A) {
Matt Roper6c566dc2015-11-05 14:53:32 -08002800 if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
2801 DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
2802 intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
Matt Ropered8d60f2016-01-28 15:09:37 -08002803 max_lanes = 4;
Matt Roper6c566dc2015-11-05 14:53:32 -08002804 }
2805 }
2806
Matt Ropered8d60f2016-01-28 15:09:37 -08002807 intel_dig_port->max_lanes = max_lanes;
2808
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002809 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002810 intel_encoder->power_domain = intel_port_to_power_domain(port);
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002811 intel_encoder->port = port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002812 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02002813 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002814
Ville Syrjälä385e4de2017-08-18 16:49:55 +03002815 intel_infoframe_init(intel_dig_port);
2816
Chris Wilsonf68d6972014-08-04 07:15:09 +01002817 if (init_dp) {
2818 if (!intel_ddi_init_dp_connector(intel_dig_port))
2819 goto err;
Dave Airlie13cf5502014-06-18 11:29:35 +10002820
Chris Wilsonf68d6972014-08-04 07:15:09 +01002821 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Ander Conselvan de Oliveiraca4c3892017-02-03 16:03:13 +02002822 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002823 }
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002824
Paulo Zanoni311a2092013-09-12 17:12:18 -03002825 /* In theory we don't need the encoder->type check, but leave it just in
2826 * case we have some really bad VBTs... */
Chris Wilsonf68d6972014-08-04 07:15:09 +01002827 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
2828 if (!intel_ddi_init_hdmi_connector(intel_dig_port))
2829 goto err;
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002830 }
Chris Wilsonf68d6972014-08-04 07:15:09 +01002831
Shashank Sharmaff662122016-10-14 19:56:51 +05302832 if (init_lspcon) {
2833 if (lspcon_init(intel_dig_port))
2834 /* TODO: handle hdmi info frame part */
2835 DRM_DEBUG_KMS("LSPCON init success on port %c\n",
2836 port_name(port));
2837 else
2838 /*
2839 * LSPCON init faied, but DP init was success, so
2840 * lets try to drive as DP++ port.
2841 */
2842 DRM_ERROR("LSPCON init failed on port %c\n",
2843 port_name(port));
2844 }
2845
Chris Wilsonf68d6972014-08-04 07:15:09 +01002846 return;
2847
2848err:
2849 drm_encoder_cleanup(encoder);
2850 kfree(intel_dig_port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002851}