blob: 8c4f63946b14fbec02a1ad3c7bc65eb6e398e5a7 [file] [log] [blame]
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -07001/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
Jiri Pirkof1b553f2011-07-20 04:54:22 +000037#include <linux/bitops.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070038#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
Jiri Pirkof1b553f2011-07-20 04:54:22 +000042#include <linux/if_vlan.h>
Amir Vadaiec693d42013-04-23 06:06:49 +000043#include <linux/net_tstamp.h>
Amir Vadai564c2742012-04-04 21:33:26 +000044#ifdef CONFIG_MLX4_EN_DCB
45#include <linux/dcbnl.h>
46#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +000047#include <linux/cpu_rmap.h>
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -060048#include <linux/ptp_clock_kernel.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070049
50#include <linux/mlx4/device.h>
51#include <linux/mlx4/qp.h>
52#include <linux/mlx4/cq.h>
53#include <linux/mlx4/srq.h>
54#include <linux/mlx4/doorbell.h>
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +000055#include <linux/mlx4/cmd.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070056
57#include "en_port.h"
Eran Ben Elishab4b6e842015-03-30 17:45:21 +030058#include "mlx4_stats.h"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070059
60#define DRV_NAME "mlx4_en"
Tariq Toukan808df6a2017-06-07 16:26:14 +030061#define DRV_VERSION "4.0-0"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070062
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070063#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
64
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070065/*
66 * Device constants
67 */
68
69
70#define MLX4_EN_PAGE_SHIFT 12
71#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
Amir Vadaid3179662012-12-02 03:49:23 +000072#define DEF_RX_RINGS 16
73#define MAX_RX_RINGS 128
Yevgeny Petrilin1fb98762011-03-22 22:37:52 +000074#define MIN_RX_RINGS 4
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070075#define TXBB_SIZE 64
76#define HEADROOM (2048 / TXBB_SIZE + 1)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070077#define STAMP_STRIDE 64
78#define STAMP_DWORDS (STAMP_STRIDE / 4)
79#define STAMP_SHIFT 31
80#define STAMP_VAL 0x7fffffff
81#define STATS_DELAY (HZ / 4)
Amir Vadaib6c39bf2013-04-23 06:06:51 +000082#define SERVICE_TASK_DELAY (HZ / 4)
Hadar Hen Zion82067282012-07-05 04:03:49 +000083#define MAX_NUM_OF_FS_RULES 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070084
Amir Vadai1eb8c692012-07-18 22:33:52 +000085#define MLX4_EN_FILTER_HASH_SHIFT 4
86#define MLX4_EN_FILTER_EXPIRY_QUOTA 60
87
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070088/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
89#define MAX_DESC_SIZE 512
90#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
91
92/*
93 * OS related constants and tunables
94 */
95
Amir Vadai0fef9d02014-07-22 15:44:10 +030096#define MLX4_EN_PRIV_FLAGS_BLUEFLAME 1
Hadar Hen Zione38af4f2015-07-27 14:46:34 +030097#define MLX4_EN_PRIV_FLAGS_PHV 2
Amir Vadai0fef9d02014-07-22 15:44:10 +030098
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070099#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
100
Thadeu Lima de Souza Cascardo117980c2012-04-04 09:40:40 +0000101/* Use the maximum between 16384 and a single page */
102#define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
Eric Dumazet51151a12013-06-23 08:17:56 -0700103
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700104#define MLX4_EN_MAX_RX_FRAGS 4
105
Yevgeny Petrilinbd531e32009-01-08 10:57:37 -0800106/* Maximum ring sizes */
107#define MLX4_EN_MAX_TX_SIZE 8192
108#define MLX4_EN_MAX_RX_SIZE 8192
109
Thadeu Lima de Souza Cascardo4cce66c2012-07-16 07:01:53 +0000110/* Minimum ring size for our page-allocation scheme to work */
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700111#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
112#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
113
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000114#define MLX4_EN_SMALL_PKT_SIZE 64
Amir Vadaiea1c1af2014-07-22 15:44:12 +0300115#define MLX4_EN_MIN_TX_RING_P_UP 1
Amir Vadaibc6a4742012-05-17 00:58:10 +0000116#define MLX4_EN_MAX_TX_RING_P_UP 32
Amir Vadai564c2742012-04-04 21:33:26 +0000117#define MLX4_EN_NUM_UP 8
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000118#define MLX4_EN_DEF_TX_RING_SIZE 512
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700119#define MLX4_EN_DEF_RX_RING_SIZE 1024
Amir Vadaid3179662012-12-02 03:49:23 +0000120#define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
121 MLX4_EN_NUM_UP)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700122
Amir Vadaifbc6daf2014-07-08 11:28:12 +0300123#define MLX4_EN_DEFAULT_TX_WORK 256
Brenden Blanco9ecc2d82016-07-19 12:16:55 -0700124#define MLX4_EN_DOORBELL_BUDGET 8
Amir Vadaifbc6daf2014-07-08 11:28:12 +0300125
Yevgeny Petrilin3db36fb2009-06-01 23:23:13 +0000126/* Target number of packets to coalesce with interrupt moderation */
127#define MLX4_EN_RX_COAL_TARGET 44
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700128#define MLX4_EN_RX_COAL_TIME 0x10
129
Yevgeny Petriline22979d2012-04-23 02:18:39 +0000130#define MLX4_EN_TX_COAL_PKTS 16
Eric Dumazetecfd2ce2012-11-05 16:20:42 +0000131#define MLX4_EN_TX_COAL_TIME 0x10
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700132
133#define MLX4_EN_RX_RATE_LOW 400000
134#define MLX4_EN_RX_COAL_TIME_LOW 0
135#define MLX4_EN_RX_RATE_HIGH 450000
136#define MLX4_EN_RX_COAL_TIME_HIGH 128
137#define MLX4_EN_RX_SIZE_THRESH 1024
138#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
139#define MLX4_EN_SAMPLE_INTERVAL 0
Yevgeny Petrilin46afd0f2011-03-22 22:37:36 +0000140#define MLX4_EN_AVG_PKT_SMALL 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700141
142#define MLX4_EN_AUTO_CONF 0xffff
143
144#define MLX4_EN_DEF_RX_PAUSE 1
145#define MLX4_EN_DEF_TX_PAUSE 1
146
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200147/* Interval between successive polls in the Tx routine when polling is used
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700148 instead of interrupts (in per-core Tx rings) - should be power of 2 */
149#define MLX4_EN_TX_POLL_MODER 16
150#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
151
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700152#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
153#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000154#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700155
156#define MLX4_EN_MIN_MTU 46
Brenden Blanco47a38e12016-07-19 12:16:50 -0700157/* VLAN_HLEN is added twice,to support skb vlan tagged with multiple
158 * headers. (For example: ETH_P_8021Q and ETH_P_8021AD).
159 */
160#define MLX4_EN_EFF_MTU(mtu) ((mtu) + ETH_HLEN + (2 * VLAN_HLEN))
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700161#define ETH_BCAST 0xffffffffffffULL
162
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000163#define MLX4_EN_LOOPBACK_RETRIES 5
164#define MLX4_EN_LOOPBACK_TIMEOUT 100
165
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700166#ifdef MLX4_EN_PERF_STAT
167/* Number of samples to 'average' */
168#define AVG_SIZE 128
169#define AVG_FACTOR 1024
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700170
171#define INC_PERF_COUNTER(cnt) (++(cnt))
172#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
173#define AVG_PERF_COUNTER(cnt, sample) \
174 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
175#define GET_PERF_COUNTER(cnt) (cnt)
176#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
177
178#else
179
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700180#define INC_PERF_COUNTER(cnt) do {} while (0)
181#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
182#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
183#define GET_PERF_COUNTER(cnt) (0)
184#define GET_AVG_PERF_COUNTER(cnt) (0)
185#endif /* MLX4_EN_PERF_STAT */
186
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200187/* Constants for TX flow */
188enum {
189 MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
190 MAX_BF = 256,
191 MIN_PKT_LEN = 17,
192};
193
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700194/*
195 * Configurables
196 */
197
198enum cq_type {
Tariq Toukan67f8b1d2016-11-02 17:12:24 +0200199 /* keep tx types first */
Tariq Toukanccc109b2016-11-02 17:12:23 +0200200 TX,
201 TX_XDP,
Tariq Toukan67f8b1d2016-11-02 17:12:24 +0200202#define MLX4_EN_NUM_TX_TYPES (TX_XDP + 1)
Tariq Toukanccc109b2016-11-02 17:12:23 +0200203 RX,
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700204};
205
206
207/*
208 * Useful macros
209 */
210#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
211#define XNOR(x, y) (!(x) == !(y))
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700212
213
214struct mlx4_en_tx_info {
Brenden Blanco9ecc2d82016-07-19 12:16:55 -0700215 union {
216 struct sk_buff *skb;
217 struct page *page;
218 };
Eric Dumazet3d036412014-10-05 12:35:13 +0300219 dma_addr_t map0_dma;
220 u32 map0_byte_count;
Eric Dumazet98b16342014-10-05 12:35:10 +0300221 u32 nr_txbb;
222 u32 nr_bytes;
223 u8 linear;
224 u8 data_offset;
225 u8 inl;
226 u8 ts_requested;
Eric Dumazet3d036412014-10-05 12:35:13 +0300227 u8 nr_maps;
Eric Dumazet98b16342014-10-05 12:35:10 +0300228} ____cacheline_aligned_in_smp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700229
230
231#define MLX4_EN_BIT_DESC_OWN 0x80000000
232#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
233#define MLX4_EN_MEMTYPE_PAD 0x100
234#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
235
236
237struct mlx4_en_tx_desc {
238 struct mlx4_wqe_ctrl_seg ctrl;
239 union {
240 struct mlx4_wqe_data_seg data; /* at least one data segment */
241 struct mlx4_wqe_lso_seg lso;
242 struct mlx4_wqe_inline_seg inl;
243 };
244};
245
246#define MLX4_EN_USE_SRQ 0x01000000
247
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000248#define MLX4_EN_CX3_LOW_ID 0x1000
249#define MLX4_EN_CX3_HIGH_ID 0x1005
250
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700251struct mlx4_en_rx_alloc {
Eric Dumazet51151a12013-06-23 08:17:56 -0700252 struct page *page;
253 dma_addr_t dma;
Amir Vadai70fbe072013-10-07 13:38:12 +0200254 u32 page_offset;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700255};
256
Brenden Blancod576acf2016-07-19 12:16:52 -0700257#define MLX4_EN_CACHE_SIZE (2 * NAPI_POLL_WEIGHT)
Eric Dumazetacd76282017-03-08 08:17:10 -0800258
Brenden Blancod576acf2016-07-19 12:16:52 -0700259struct mlx4_en_page_cache {
260 u32 index;
Eric Dumazetacd76282017-03-08 08:17:10 -0800261 struct {
262 struct page *page;
263 dma_addr_t dma;
264 } buf[MLX4_EN_CACHE_SIZE];
Brenden Blancod576acf2016-07-19 12:16:52 -0700265};
266
Brenden Blanco9ecc2d82016-07-19 12:16:55 -0700267struct mlx4_en_priv;
268
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700269struct mlx4_en_tx_ring {
Eric Dumazet98b16342014-10-05 12:35:10 +0300270 /* cache line used and dirtied in tx completion
271 * (mlx4_en_free_tx_buf())
272 */
273 u32 last_nr_txbb;
274 u32 cons;
275 unsigned long wake_queue;
Eric Dumazete3f42f82016-11-22 15:56:10 -0800276 struct netdev_queue *tx_queue;
277 u32 (*free_tx_desc)(struct mlx4_en_priv *priv,
278 struct mlx4_en_tx_ring *ring,
279 int index, u8 owner,
280 u64 timestamp, int napi_mode);
281 struct mlx4_en_rx_ring *recycle_ring;
Eric Dumazet98b16342014-10-05 12:35:10 +0300282
283 /* cache line used and dirtied in mlx4_en_xmit() */
284 u32 prod ____cacheline_aligned_in_smp;
Eric Dumazete3f42f82016-11-22 15:56:10 -0800285 unsigned int tx_dropped;
Eric Dumazet98b16342014-10-05 12:35:10 +0300286 unsigned long bytes;
287 unsigned long packets;
288 unsigned long tx_csum;
289 unsigned long tso_packets;
290 unsigned long xmit_more;
291 struct mlx4_bf bf;
Eric Dumazet98b16342014-10-05 12:35:10 +0300292
293 /* Following part should be mostly read */
Eric Dumazet6a4e8122014-10-05 12:35:11 +0300294 __be32 doorbell_qpn;
295 __be32 mr_key;
Eric Dumazete3f42f82016-11-22 15:56:10 -0800296 u32 size; /* number of TXBBs */
297 u32 size_mask;
298 u32 full_size;
299 u32 buf_size;
Eric Dumazet98b16342014-10-05 12:35:10 +0300300 void *buf;
301 struct mlx4_en_tx_info *tx_info;
Eric Dumazet98b16342014-10-05 12:35:10 +0300302 int qpn;
Eric Dumazet98b16342014-10-05 12:35:10 +0300303 u8 queue_index;
304 bool bf_enabled;
305 bool bf_alloced;
Eric Dumazete3f42f82016-11-22 15:56:10 -0800306 u8 hwtstamp_tx_type;
307 u8 *bounce_buf;
308
309 /* Not used in fast path
310 * Only queue_stopped might be used if BQL is not properly working.
311 */
312 unsigned long queue_stopped;
313 struct mlx4_hwq_resources sp_wqres;
314 struct mlx4_qp sp_qp;
315 struct mlx4_qp_context sp_context;
316 cpumask_t sp_affinity_mask;
317 enum mlx4_qp_state sp_qp_state;
318 u16 sp_stride;
319 u16 sp_cqn; /* index of port CQ associated with this ring */
Eric Dumazet98b16342014-10-05 12:35:10 +0300320} ____cacheline_aligned_in_smp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700321
322struct mlx4_en_rx_desc {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700323 /* actual number of entries depends on rx ring stride */
324 struct mlx4_wqe_data_seg data[0];
325};
326
327struct mlx4_en_rx_ring {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700328 struct mlx4_hwq_resources wqres;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700329 u32 size ; /* number of Rx descs*/
330 u32 actual_size;
331 u32 size_mask;
332 u16 stride;
333 u16 log_stride;
334 u16 cqn; /* index of port CQ associated with this ring */
335 u32 prod;
336 u32 cons;
337 u32 buf_size;
Yevgeny Petrilin4a5f4dd2011-11-14 14:25:36 -0500338 u8 fcs_del;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700339 void *buf;
340 void *rx_info;
Brenden Blanco326fe022016-09-03 21:29:58 -0700341 struct bpf_prog __rcu *xdp_prog;
Brenden Blancod576acf2016-07-19 12:16:52 -0700342 struct mlx4_en_page_cache page_cache;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700343 unsigned long bytes;
344 unsigned long packets;
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000345 unsigned long csum_ok;
346 unsigned long csum_none;
Shani Michaelif8c64552014-11-09 13:51:53 +0200347 unsigned long csum_complete;
Eric Dumazet7d7bfc62017-03-08 08:17:14 -0800348 unsigned long rx_alloc_pages;
Tariq Toukan15fca2c2016-11-02 17:12:25 +0200349 unsigned long xdp_drop;
350 unsigned long xdp_tx;
351 unsigned long xdp_tx_full;
Eran Ben Elishad21ed3a2016-04-20 16:01:18 +0300352 unsigned long dropped;
Amir Vadaiec693d42013-04-23 06:06:49 +0000353 int hwtstamp_rx_filter;
Yuval Atias9e311e72014-06-09 10:24:39 +0300354 cpumask_var_t affinity_mask;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700355};
356
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700357struct mlx4_en_cq {
358 struct mlx4_cq mcq;
359 struct mlx4_hwq_resources wqres;
360 int ring;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700361 struct net_device *dev;
362 struct napi_struct napi;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700363 int size;
364 int buf_size;
Matan Barakc66fa192015-05-31 09:30:16 +0300365 int vector;
Tariq Toukanccc109b2016-11-02 17:12:23 +0200366 enum cq_type type;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700367 u16 moder_time;
368 u16 moder_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700369 struct mlx4_cqe *buf;
370#define MLX4_EN_OPCODE_ERROR 0x1e
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300371
Amir Vadai35f6f452014-06-29 11:54:55 +0300372 struct irq_desc *irq_desc;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700373};
374
375struct mlx4_en_port_profile {
376 u32 flags;
Tariq Toukan67f8b1d2016-11-02 17:12:24 +0200377 u32 tx_ring_num[MLX4_EN_NUM_TX_TYPES];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700378 u32 rx_ring_num;
379 u32 tx_ring_size;
380 u32 rx_ring_size;
Eugenia Emantayevec25bc02016-07-18 18:35:12 +0300381 u8 num_tx_rings_p_up;
Yevgeny Petrilind53b93f2008-11-05 04:48:36 +0000382 u8 rx_pause;
383 u8 rx_ppp;
384 u8 tx_pause;
385 u8 tx_ppp;
Yevgeny Petrilin93d3e362012-01-17 22:54:55 +0000386 int rss_rings;
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200387 int inline_thold;
Eugenia Emantayevec25bc02016-07-18 18:35:12 +0300388 struct hwtstamp_config hwtstamp_config;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700389};
390
391struct mlx4_en_profile {
Yevgeny Petrilin05339432010-08-24 03:46:42 +0000392 int udp_rss;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700393 u8 rss_mask;
394 u32 active_ports;
395 u32 small_pkt_int;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700396 u8 no_reset;
Amir Vadaibc6a4742012-05-17 00:58:10 +0000397 u8 num_tx_rings_p_up;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700398 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
399};
400
401struct mlx4_en_dev {
402 struct mlx4_dev *dev;
403 struct pci_dev *pdev;
404 struct mutex state_lock;
405 struct net_device *pndev[MLX4_MAX_PORTS + 1];
Moni Shoua5da03542015-02-03 16:48:34 +0200406 struct net_device *upper[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700407 u32 port_cnt;
408 bool device_up;
409 struct mlx4_en_profile profile;
410 u32 LSO_support;
411 struct workqueue_struct *workqueue;
412 struct device *dma_device;
413 void __iomem *uar_map;
414 struct mlx4_uar priv_uar;
415 struct mlx4_mr mr;
416 u32 priv_pdn;
417 spinlock_t uar_lock;
Yevgeny Petrilind7e1a482010-08-24 03:46:38 +0000418 u8 mac_removed[MLX4_MAX_PORTS + 1];
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600419 u32 nominal_c_mult;
Amir Vadaiec693d42013-04-23 06:06:49 +0000420 struct cyclecounter cycles;
Eric Dumazet99f57112017-02-09 09:10:04 -0800421 seqlock_t clock_lock;
Amir Vadaiec693d42013-04-23 06:06:49 +0000422 struct timecounter clock;
423 unsigned long last_overflow_check;
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600424 struct ptp_clock *ptp_clock;
425 struct ptp_clock_info ptp_clock_info;
Moni Shoua5da03542015-02-03 16:48:34 +0200426 struct notifier_block nb;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700427};
428
429
430struct mlx4_en_rss_map {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700431 int base_qpn;
Yevgeny Petrilinb6b912e2009-08-06 19:27:51 -0700432 struct mlx4_qp qps[MAX_RX_RINGS];
433 enum mlx4_qp_state state[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700434 struct mlx4_qp indir_qp;
435 enum mlx4_qp_state indir_state;
436};
437
Saeed Mahameed2c762672014-10-27 11:37:40 +0200438enum mlx4_en_port_flag {
439 MLX4_EN_PORT_ANC = 1<<0, /* Auto-negotiation complete */
440 MLX4_EN_PORT_ANE = 1<<1, /* Auto-negotiation enabled */
441};
442
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000443struct mlx4_en_port_state {
444 int link_state;
445 int link_speed;
Saeed Mahameed2c762672014-10-27 11:37:40 +0200446 int transceiver;
447 u32 flags;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000448};
449
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000450enum mlx4_en_mclist_act {
451 MCLIST_NONE,
452 MCLIST_REM,
453 MCLIST_ADD,
454};
455
456struct mlx4_en_mc_list {
457 struct list_head list;
458 enum mlx4_en_mclist_act action;
459 u8 addr[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000460 u64 reg_id;
Or Gerlitz837052d2013-12-23 16:09:44 +0200461 u64 tunnel_reg_id;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000462};
463
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700464struct mlx4_en_frag_info {
465 u16 frag_size;
Eric Dumazetaaca1212017-03-08 08:17:08 -0800466 u32 frag_stride;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700467};
468
Amir Vadai564c2742012-04-04 21:33:26 +0000469#ifdef CONFIG_MLX4_EN_DCB
470/* Minimal TC BW - setting to 0 will block traffic */
471#define MLX4_EN_BW_MIN 1
472#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
473
474#define MLX4_EN_TC_ETS 7
475
Rana Shahoutaf7d5182016-06-21 12:43:59 +0300476enum dcb_pfc_type {
477 pfc_disabled = 0,
478 pfc_enabled_full,
479 pfc_enabled_tx,
480 pfc_enabled_rx
481};
482
Rana Shahoutaf7d5182016-06-21 12:43:59 +0300483struct mlx4_en_cee_config {
484 bool pfc_state;
Tariq Toukan564ed9b2016-09-11 10:56:19 +0300485 enum dcb_pfc_type dcb_pfc[MLX4_EN_NUM_UP];
Rana Shahoutaf7d5182016-06-21 12:43:59 +0300486};
Amir Vadai564c2742012-04-04 21:33:26 +0000487#endif
488
Hadar Hen Zion82067282012-07-05 04:03:49 +0000489struct ethtool_flow_id {
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000490 struct list_head list;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000491 struct ethtool_rx_flow_spec flow_spec;
492 u64 id;
493};
494
Yan Burman79aeacc2013-02-07 02:25:19 +0000495enum {
496 MLX4_EN_FLAG_PROMISC = (1 << 0),
497 MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
498 /* whether we need to enable hardware loopback by putting dmac
499 * in Tx WQE
500 */
501 MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
502 /* whether we need to drop packets that hardware loopback-ed */
Yan Burmancc5387f2013-02-07 02:25:26 +0000503 MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
Shani Michaelif8c64552014-11-09 13:51:53 +0200504 MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4),
505 MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP = (1 << 5),
Rana Shahoutaf7d5182016-06-21 12:43:59 +0300506#ifdef CONFIG_MLX4_EN_DCB
507 MLX4_EN_FLAG_DCB_ENABLED = (1 << 6),
508#endif
Yan Burman79aeacc2013-02-07 02:25:19 +0000509};
510
Ido Shamay51af33c2015-04-02 16:31:20 +0300511#define PORT_BEACON_MAX_LIMIT (65535)
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000512#define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
513#define MLX4_EN_MAC_HASH_IDX 5
514
Eran Ben Elisha3da8a362015-03-30 17:45:24 +0300515struct mlx4_en_stats_bitmap {
516 DECLARE_BITMAP(bitmap, NUM_ALL_STATS);
517 struct mutex mutex; /* for mutual access to stats bitmap */
518};
519
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700520struct mlx4_en_priv {
521 struct mlx4_en_dev *mdev;
522 struct mlx4_en_port_profile *prof;
523 struct net_device *dev;
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000524 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000525 struct mlx4_en_port_state port_state;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700526 spinlock_t stats_lock;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000527 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000528 /* To allow rules removal while port is going down */
529 struct list_head ethtool_list;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700530
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000531 unsigned long last_moder_packets[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700532 unsigned long last_moder_tx_packets;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000533 unsigned long last_moder_bytes[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700534 unsigned long last_moder_jiffies;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000535 int last_moder_time[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700536 u16 rx_usecs;
537 u16 rx_frames;
538 u16 tx_usecs;
539 u16 tx_frames;
540 u32 pkt_rate_low;
541 u16 rx_usecs_low;
542 u32 pkt_rate_high;
543 u16 rx_usecs_high;
544 u16 sample_interval;
545 u16 adaptive_rx_coal;
546 u32 msg_enable;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000547 u32 loopback_ok;
548 u32 validate_loopback;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700549
550 struct mlx4_hwq_resources res;
551 int link_state;
552 int last_link_state;
553 bool port_up;
554 int port;
555 int registered;
556 int allocated;
557 int stride;
Noa Osherovich2695bab2014-07-08 11:25:24 +0300558 unsigned char current_mac[ETH_ALEN + 2];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700559 int mac_index;
560 unsigned max_mtu;
561 int base_qpn;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000562 int cqe_factor;
Ido Shamayb1b6b4d2014-09-18 11:51:01 +0300563 int cqe_size;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700564
565 struct mlx4_en_rss_map rss_map;
Or Gerlitz4ef2a432012-03-06 04:03:41 +0000566 __be32 ctrl_flags;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700567 u32 flags;
Amir Vadaid3179662012-12-02 03:49:23 +0000568 u8 num_tx_rings_p_up;
Amir Vadaifbc6daf2014-07-08 11:28:12 +0300569 u32 tx_work_limit;
Tariq Toukan67f8b1d2016-11-02 17:12:24 +0200570 u32 tx_ring_num[MLX4_EN_NUM_TX_TYPES];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700571 u32 rx_ring_num;
572 u32 rx_skb_size;
573 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
Eric Dumazet69ba9432017-03-08 08:17:06 -0800574 u8 num_frags;
575 u8 log_rx_info;
576 u8 dma_dir;
Eric Dumazetd85f6c12017-03-08 08:17:09 -0800577 u16 rx_headroom;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700578
Tariq Toukan67f8b1d2016-11-02 17:12:24 +0200579 struct mlx4_en_tx_ring **tx_ring[MLX4_EN_NUM_TX_TYPES];
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200580 struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
Tariq Toukan67f8b1d2016-11-02 17:12:24 +0200581 struct mlx4_en_cq **tx_cq[MLX4_EN_NUM_TX_TYPES];
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200582 struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000583 struct mlx4_qp drop_qp;
Yan Burman0eb74fd2013-02-07 02:25:23 +0000584 struct work_struct rx_mode_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700585 struct work_struct watchdog_task;
586 struct work_struct linkstate_task;
587 struct delayed_work stats_task;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000588 struct delayed_work service_task;
Or Gerlitz1b136de2014-03-27 14:02:04 +0200589 struct work_struct vxlan_add_task;
590 struct work_struct vxlan_del_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700591 struct mlx4_en_perf_stats pstats;
592 struct mlx4_en_pkt_stats pkstats;
Eran Ben Elishab42de4d2015-06-15 17:59:06 +0300593 struct mlx4_en_counter_stats pf_stats;
Matan Barak0b131562015-03-30 17:45:25 +0300594 struct mlx4_en_flow_stats_rx rx_priority_flowstats[MLX4_NUM_PRIORITIES];
595 struct mlx4_en_flow_stats_tx tx_priority_flowstats[MLX4_NUM_PRIORITIES];
596 struct mlx4_en_flow_stats_rx rx_flowstats;
597 struct mlx4_en_flow_stats_tx tx_flowstats;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700598 struct mlx4_en_port_stats port_stats;
Tariq Toukan15fca2c2016-11-02 17:12:25 +0200599 struct mlx4_en_xdp_stats xdp_stats;
Eran Ben Elisha3da8a362015-03-30 17:45:24 +0300600 struct mlx4_en_stats_bitmap stats_bitmap;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000601 struct list_head mc_list;
602 struct list_head curr_list;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000603 u64 broadcast_id;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700604 struct mlx4_en_stat_out_mbox hw_stats;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300605 int vids[128];
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000606 bool wol;
Yevgeny Petrilinebf8c9a2012-03-06 04:03:34 +0000607 struct device *ddev;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000608 struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
Amir Vadaiec693d42013-04-23 06:06:49 +0000609 struct hwtstamp_config hwtstamp_config;
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +0300610 u32 counter_index;
Amir Vadai564c2742012-04-04 21:33:26 +0000611
612#ifdef CONFIG_MLX4_EN_DCB
Rana Shahoutaf7d5182016-06-21 12:43:59 +0300613#define MLX4_EN_DCB_ENABLED 0x3
Amir Vadai564c2742012-04-04 21:33:26 +0000614 struct ieee_ets ets;
Amir Vadai109d2442012-04-04 21:33:31 +0000615 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
Shani Michaeli708b8692015-03-05 20:16:13 +0200616 enum dcbnl_cndd_states cndd_state[IEEE_8021QAZ_MAX_TCS];
Tariq Toukan564ed9b2016-09-11 10:56:19 +0300617 struct mlx4_en_cee_config cee_config;
618 u8 dcbx_cap;
Amir Vadai564c2742012-04-04 21:33:26 +0000619#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +0000620#ifdef CONFIG_RFS_ACCEL
621 spinlock_t filters_lock;
622 int last_filter_id;
623 struct list_head filters;
624 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
625#endif
Or Gerlitz837052d2013-12-23 16:09:44 +0200626 u64 tunnel_reg_id;
Or Gerlitz1b136de2014-03-27 14:02:04 +0200627 __be16 vxlan_port;
Amir Vadai0fef9d02014-07-22 15:44:10 +0300628
629 u32 pflags;
Eric Dumazetbd635c32014-11-22 17:24:19 -0800630 u8 rss_key[MLX4_EN_RSS_KEY_SIZE];
Eyal Perry947cbb02014-12-02 18:12:11 +0200631 u8 rss_hash_fn;
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000632};
633
634enum mlx4_en_wol {
635 MLX4_EN_WOL_MAGIC = (1ULL << 61),
636 MLX4_EN_WOL_ENABLED = (1ULL << 62),
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700637};
638
Yan Burman16a10ff2013-02-07 02:25:22 +0000639struct mlx4_mac_entry {
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000640 struct hlist_node hlist;
Yan Burman16a10ff2013-02-07 02:25:22 +0000641 unsigned char mac[ETH_ALEN + 2];
642 u64 reg_id;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000643 struct rcu_head rcu;
Yan Burman16a10ff2013-02-07 02:25:22 +0000644};
645
Ido Shamayb1b6b4d2014-09-18 11:51:01 +0300646static inline struct mlx4_cqe *mlx4_en_get_cqe(void *buf, int idx, int cqe_sz)
647{
648 return buf + idx * cqe_sz;
649}
650
Or Gerlitz0d9fdaa2011-11-26 19:55:06 +0000651#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700652
David Decotigny3d8f7cc2016-02-24 10:58:12 -0800653void mlx4_en_init_ptys2ethtool_map(void);
Yan Burman79aeacc2013-02-07 02:25:19 +0000654void mlx4_en_update_loopback_state(struct net_device *dev,
655 netdev_features_t features);
656
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700657void mlx4_en_destroy_netdev(struct net_device *dev);
658int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
659 struct mlx4_en_port_profile *prof);
660
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800661int mlx4_en_start_port(struct net_device *dev);
Amir Vadai3484aac2013-01-30 23:07:11 +0000662void mlx4_en_stop_port(struct net_device *dev, int detach);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800663
Eran Ben Elisha6fcd2732015-03-30 17:45:23 +0300664void mlx4_en_set_stats_bitmap(struct mlx4_dev *dev,
Matan Barak0b131562015-03-30 17:45:25 +0300665 struct mlx4_en_stats_bitmap *stats_bitmap,
666 u8 rx_ppp, u8 rx_pause,
667 u8 tx_ppp, u8 tx_pause);
Eran Ben Elishaffa88f32015-03-30 17:45:22 +0300668
Eugenia Emantayevec25bc02016-07-18 18:35:12 +0300669int mlx4_en_try_alloc_resources(struct mlx4_en_priv *priv,
670 struct mlx4_en_priv *tmp,
Martin KaFai Lau770f8222017-01-31 22:35:33 -0800671 struct mlx4_en_port_profile *prof,
672 bool carry_xdp_prog);
Eugenia Emantayevec25bc02016-07-18 18:35:12 +0300673void mlx4_en_safe_replace_resources(struct mlx4_en_priv *priv,
674 struct mlx4_en_priv *tmp);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800675
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200676int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200677 int entries, int ring, enum cq_type mode, int node);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200678void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
Alexander Guller76532d02011-10-09 05:26:31 +0000679int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
680 int cq_idx);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700681void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
682int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
683int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
684
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700685void mlx4_en_tx_irq(struct mlx4_cq *mcq);
Jason Wangf663dd92014-01-10 16:18:26 +0800686u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
Daniel Borkmann99932d42014-02-16 15:55:20 +0100687 void *accel_priv, select_queue_fallback_t fallback);
Stephen Hemminger613573252009-08-31 19:50:58 +0000688netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
Tariq Toukan15fca2c2016-11-02 17:12:25 +0200689netdev_tx_t mlx4_en_xmit_frame(struct mlx4_en_rx_ring *rx_ring,
690 struct mlx4_en_rx_alloc *frame,
Brenden Blanco9ecc2d82016-07-19 12:16:55 -0700691 struct net_device *dev, unsigned int length,
692 int tx_ind, int *doorbell_pending);
693void mlx4_en_xmit_doorbell(struct mlx4_en_tx_ring *ring);
694bool mlx4_en_rx_recycle(struct mlx4_en_rx_ring *ring,
695 struct mlx4_en_rx_alloc *frame);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700696
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200697int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
698 struct mlx4_en_tx_ring **pring,
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200699 u32 size, u16 stride,
Ido Shamayd03a68f2013-12-19 21:20:14 +0200700 int node, int queue_index);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200701void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
702 struct mlx4_en_tx_ring **pring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700703int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
704 struct mlx4_en_tx_ring *ring,
Amir Vadai0e98b522012-04-04 21:33:24 +0000705 int cq, int user_prio);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700706void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
707 struct mlx4_en_tx_ring *ring);
Ido Shamay02512482014-02-21 12:39:17 +0200708void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev);
Ido Shamay07841f92015-04-30 17:32:46 +0300709void mlx4_en_recover_from_oom(struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700710int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200711 struct mlx4_en_rx_ring **pring,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200712 u32 size, u16 stride, int node);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700713void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200714 struct mlx4_en_rx_ring **pring,
Thadeu Lima de Souza Cascardo68355f72012-02-06 08:39:49 +0000715 u32 size, u16 stride);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700716int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
717void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
718 struct mlx4_en_rx_ring *ring);
719int mlx4_en_process_rx_cq(struct net_device *dev,
720 struct mlx4_en_cq *cq,
721 int budget);
722int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
Eugenia Emantayev0276a332013-12-19 21:20:17 +0200723int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
Brenden Blanco9ecc2d82016-07-19 12:16:55 -0700724u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv,
725 struct mlx4_en_tx_ring *ring,
726 int index, u8 owner, u64 timestamp,
727 int napi_mode);
728u32 mlx4_en_recycle_tx_desc(struct mlx4_en_priv *priv,
729 struct mlx4_en_tx_ring *ring,
730 int index, u8 owner, u64 timestamp,
731 int napi_mode);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700732void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
Amir Vadai0e98b522012-04-04 21:33:24 +0000733 int is_tx, int rss, int qpn, int cqn, int user_prio,
734 struct mlx4_qp_context *context);
Yevgeny Petrilin966508f2009-04-20 04:30:03 +0000735void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
Maor Gottlieb74194fb2015-10-15 14:44:39 +0300736int mlx4_en_change_mcast_lb(struct mlx4_en_priv *priv, struct mlx4_qp *qp,
737 int loopback);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700738void mlx4_en_calc_rx_buf(struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700739int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
740void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000741int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
742void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700743int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700744void mlx4_en_rx_irq(struct mlx4_cq *mcq);
745
746int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000747int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700748
Eric Dumazet40931b82016-11-25 07:46:20 -0800749void mlx4_en_fold_software_stats(struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700750int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000751int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
752
Amir Vadai564c2742012-04-04 21:33:26 +0000753#ifdef CONFIG_MLX4_EN_DCB
754extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
Or Gerlitz540b3a32013-04-07 03:44:07 +0000755extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
Amir Vadai564c2742012-04-04 21:33:26 +0000756#endif
757
Amir Vadaid3179662012-12-02 03:49:23 +0000758int mlx4_en_setup_tc(struct net_device *dev, u8 up);
759
Amir Vadai1eb8c692012-07-18 22:33:52 +0000760#ifdef CONFIG_RFS_ACCEL
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200761void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
Amir Vadai1eb8c692012-07-18 22:33:52 +0000762#endif
763
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000764#define MLX4_EN_NUM_SELF_TEST 5
765void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000766void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700767
Saeed Mahameed7787fa62014-10-27 11:37:42 +0200768#define DEV_FEATURE_CHANGED(dev, new_features, feature) \
769 ((dev->features & feature) ^ (new_features & feature))
770
771int mlx4_en_reset_config(struct net_device *dev,
772 struct hwtstamp_config ts_config,
773 netdev_features_t new_features);
Matan Barak0b131562015-03-30 17:45:25 +0300774void mlx4_en_update_pfc_stats_bitmap(struct mlx4_dev *dev,
775 struct mlx4_en_stats_bitmap *stats_bitmap,
776 u8 rx_ppp, u8 rx_pause,
777 u8 tx_ppp, u8 tx_pause);
Moni Shoua5da03542015-02-03 16:48:34 +0200778int mlx4_en_netdev_event(struct notifier_block *this,
779 unsigned long event, void *ptr);
780
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700781/*
Amir Vadaiec693d42013-04-23 06:06:49 +0000782 * Functions for time stamping
783 */
784u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
785void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
786 struct skb_shared_hwtstamps *hwts,
787 u64 timestamp);
788void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600789void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
Amir Vadaiec693d42013-04-23 06:06:49 +0000790
791/* Globals
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700792 */
793extern const struct ethtool_ops mlx4_en_ethtool_ops;
Joe Perches0a645e82010-07-10 07:22:46 +0000794
795
796
797/*
798 * printk / logging functions
799 */
800
Joe Perchesb9075fa2011-10-31 17:11:33 -0700801__printf(3, 4)
Joe Perches0c87b292014-09-22 10:40:22 -0700802void en_print(const char *level, const struct mlx4_en_priv *priv,
803 const char *format, ...);
Joe Perches0a645e82010-07-10 07:22:46 +0000804
Joe Perches1a91de22014-05-07 12:52:57 -0700805#define en_dbg(mlevel, priv, format, ...) \
806do { \
807 if (NETIF_MSG_##mlevel & (priv)->msg_enable) \
808 en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__); \
Joe Perches0a645e82010-07-10 07:22:46 +0000809} while (0)
Joe Perches1a91de22014-05-07 12:52:57 -0700810#define en_warn(priv, format, ...) \
811 en_print(KERN_WARNING, priv, format, ##__VA_ARGS__)
812#define en_err(priv, format, ...) \
813 en_print(KERN_ERR, priv, format, ##__VA_ARGS__)
814#define en_info(priv, format, ...) \
815 en_print(KERN_INFO, priv, format, ##__VA_ARGS__)
Joe Perches0a645e82010-07-10 07:22:46 +0000816
Joe Perches1a91de22014-05-07 12:52:57 -0700817#define mlx4_err(mdev, format, ...) \
818 pr_err(DRV_NAME " %s: " format, \
819 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
820#define mlx4_info(mdev, format, ...) \
821 pr_info(DRV_NAME " %s: " format, \
822 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
823#define mlx4_warn(mdev, format, ...) \
824 pr_warn(DRV_NAME " %s: " format, \
825 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
Joe Perches0a645e82010-07-10 07:22:46 +0000826
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700827#endif