blob: 178a4dd1031672a5f711ec54bee1955033288537 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000045#include <linux/dma-mapping.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020046#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020047#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020048#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020049#include <linux/netdevice.h>
50#include <linux/cache.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020051#include <linux/ethtool.h>
52#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090053#include <linux/slab.h>
Ben Greearb1ae1ed2010-09-30 12:22:58 -070054#include <linux/etherdevice.h>
Pavel Roskin931be262011-07-26 22:26:59 -040055#include <linux/nl80211.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020056
57#include <net/ieee80211_radiotap.h>
58
59#include <asm/unaligned.h>
60
61#include "base.h"
62#include "reg.h"
63#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090064#include "ani.h"
Pavel Roskin931be262011-07-26 22:26:59 -040065#include "ath5k.h"
66#include "../regd.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020067
Bob Copeland0e472252011-01-24 23:32:55 -050068#define CREATE_TRACE_POINTS
69#include "trace.h"
70
John W. Linville18cb6e32011-01-05 09:39:59 -050071int ath5k_modparam_nohwcrypt;
72module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040073MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020074
Bob Copeland42639fc2009-03-30 08:05:29 -040075static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040076module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040077MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
78
Nick Kossifidisa99168e2011-06-02 03:09:48 +030079static int modparam_fastchanswitch;
80module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
81MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");
82
Nick Kossifidis84e1e732011-11-25 20:40:27 +020083static int ath5k_modparam_no_hw_rfkill_switch;
84module_param_named(no_hw_rfkill_switch, ath5k_modparam_no_hw_rfkill_switch,
85 bool, S_IRUGO);
86MODULE_PARM_DESC(no_hw_rfkill_switch, "Ignore the GPIO RFKill switch state");
87
Nick Kossifidisa99168e2011-06-02 03:09:48 +030088
Jiri Slabyfa1c1142007-08-12 17:33:16 +020089/* Module info */
90MODULE_AUTHOR("Jiri Slaby");
91MODULE_AUTHOR("Nick Kossifidis");
92MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
93MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
94MODULE_LICENSE("Dual BSD/GPL");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020095
Felix Fietkau132b1c32010-12-02 10:26:56 +010096static int ath5k_init(struct ieee80211_hw *hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -040097static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +020098 bool skip_pcu);
Jiri Slabyfa1c1142007-08-12 17:33:16 +020099
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200100/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100101static const struct ath5k_srev_name srev_names[] = {
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100102#ifdef CONFIG_ATHEROS_AR231X
103 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
104 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
105 { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
106 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
107 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
108 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
109 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
110#else
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100129#endif
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300130 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200131 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
132 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300133 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200134 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
135 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
136 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300137 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200138 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
139 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300140 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
141 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
142 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300143 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200144 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100145#ifdef CONFIG_ATHEROS_AR231X
146 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
147 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
148#endif
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200149 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
150};
151
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100152static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200153 { .bitrate = 10,
154 .hw_value = ATH5K_RATE_CODE_1M, },
155 { .bitrate = 20,
156 .hw_value = ATH5K_RATE_CODE_2M,
157 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
158 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
159 { .bitrate = 55,
160 .hw_value = ATH5K_RATE_CODE_5_5M,
161 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
162 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
163 { .bitrate = 110,
164 .hw_value = ATH5K_RATE_CODE_11M,
165 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
166 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
167 { .bitrate = 60,
168 .hw_value = ATH5K_RATE_CODE_6M,
169 .flags = 0 },
170 { .bitrate = 90,
171 .hw_value = ATH5K_RATE_CODE_9M,
172 .flags = 0 },
173 { .bitrate = 120,
174 .hw_value = ATH5K_RATE_CODE_12M,
175 .flags = 0 },
176 { .bitrate = 180,
177 .hw_value = ATH5K_RATE_CODE_18M,
178 .flags = 0 },
179 { .bitrate = 240,
180 .hw_value = ATH5K_RATE_CODE_24M,
181 .flags = 0 },
182 { .bitrate = 360,
183 .hw_value = ATH5K_RATE_CODE_36M,
184 .flags = 0 },
185 { .bitrate = 480,
186 .hw_value = ATH5K_RATE_CODE_48M,
187 .flags = 0 },
188 { .bitrate = 540,
189 .hw_value = ATH5K_RATE_CODE_54M,
190 .flags = 0 },
Bruno Randolf63266a62008-07-30 17:12:58 +0200191};
192
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200193static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
194{
195 u64 tsf = ath5k_hw_get_tsf64(ah);
196
197 if ((tsf & 0x7fff) < rstamp)
198 tsf -= 0x8000;
199
200 return (tsf & ~0x7fff) | rstamp;
201}
202
Felix Fietkaue5b046d2010-12-02 10:27:01 +0100203const char *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200204ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
205{
206 const char *name = "xxxxx";
207 unsigned int i;
208
209 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
210 if (srev_names[i].sr_type != type)
211 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300212
213 if ((val & 0xf0) == srev_names[i].sr_val)
214 name = srev_names[i].sr_name;
215
216 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200217 name = srev_names[i].sr_name;
218 break;
219 }
220 }
221
222 return name;
223}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700224static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
225{
226 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
227 return ath5k_hw_reg_read(ah, reg_offset);
228}
229
230static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
231{
232 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
233 ath5k_hw_reg_write(ah, val, reg_offset);
234}
235
236static const struct ath_ops ath5k_common_ops = {
237 .read = ath5k_ioread32,
238 .write = ath5k_iowrite32,
239};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200240
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200241/***********************\
242* Driver Initialization *
243\***********************/
244
Bob Copelandf769c362009-03-30 22:30:31 -0400245static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
246{
247 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Pavel Roskine0d687b2011-07-14 20:21:55 -0400248 struct ath5k_hw *ah = hw->priv;
249 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400250
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700251 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400252}
253
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200254/********************\
255* Channel/mode setup *
256\********************/
257
258/*
Bob Copeland42639fc2009-03-30 08:05:29 -0400259 * Returns true for the channel numbers used without all_channels modparam.
260 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900261static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
Bob Copeland42639fc2009-03-30 08:05:29 -0400262{
Bruno Randolf410e6122011-01-19 18:20:57 +0900263 if (band == IEEE80211_BAND_2GHZ && chan <= 14)
264 return true;
265
266 return /* UNII 1,2 */
267 (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
Bob Copeland42639fc2009-03-30 08:05:29 -0400268 /* midband */
269 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
270 /* UNII-3 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900271 ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
272 /* 802.11j 5.030-5.080 GHz (20MHz) */
273 (chan == 8 || chan == 12 || chan == 16) ||
274 /* 802.11j 4.9GHz (20MHz) */
275 (chan == 184 || chan == 188 || chan == 192 || chan == 196));
Bob Copeland42639fc2009-03-30 08:05:29 -0400276}
277
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200278static unsigned int
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900279ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
280 unsigned int mode, unsigned int max)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200281{
Pavel Roskin32c25462011-07-23 09:29:09 -0400282 unsigned int count, size, freq, ch;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900283 enum ieee80211_band band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200284
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200285 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500286 case AR5K_MODE_11A:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200287 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900288 size = 220;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900289 band = IEEE80211_BAND_5GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200290 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500291 case AR5K_MODE_11B:
292 case AR5K_MODE_11G:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500293 size = 26;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900294 band = IEEE80211_BAND_2GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200295 break;
296 default:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400297 ATH5K_WARN(ah, "bad mode, not copying channels\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200298 return 0;
299 }
300
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900301 count = 0;
302 for (ch = 1; ch <= size && count < max; ch++) {
Bruno Randolf90c02d72011-01-19 18:20:36 +0900303 freq = ieee80211_channel_to_frequency(ch, band);
304
305 if (freq == 0) /* mapping failed - not a standard channel */
306 continue;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500307
Pavel Roskin32c25462011-07-23 09:29:09 -0400308 /* Write channel info, needed for ath5k_channel_ok() */
309 channels[count].center_freq = freq;
310 channels[count].band = band;
311 channels[count].hw_value = mode;
312
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200313 /* Check if channel is supported by the chipset */
Pavel Roskin32c25462011-07-23 09:29:09 -0400314 if (!ath5k_channel_ok(ah, &channels[count]))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200315 continue;
316
Bruno Randolf410e6122011-01-19 18:20:57 +0900317 if (!modparam_all_channels &&
318 !ath5k_is_standard_channel(ch, band))
Bob Copeland42639fc2009-03-30 08:05:29 -0400319 continue;
320
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200321 count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200322 }
323
324 return count;
325}
326
Bruno Randolf63266a62008-07-30 17:12:58 +0200327static void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400328ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
Bruno Randolf63266a62008-07-30 17:12:58 +0200329{
330 u8 i;
331
332 for (i = 0; i < AR5K_MAX_RATES; i++)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400333 ah->rate_idx[b->band][i] = -1;
Bruno Randolf63266a62008-07-30 17:12:58 +0200334
335 for (i = 0; i < b->n_bitrates; i++) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400336 ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
Bruno Randolf63266a62008-07-30 17:12:58 +0200337 if (b->bitrates[i].hw_value_short)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400338 ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
Bruno Randolf63266a62008-07-30 17:12:58 +0200339 }
340}
341
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200342static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200343ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200344{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400345 struct ath5k_hw *ah = hw->priv;
Bruno Randolf63266a62008-07-30 17:12:58 +0200346 struct ieee80211_supported_band *sband;
347 int max_c, count_c = 0;
348 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200349
Pavel Roskine0d687b2011-07-14 20:21:55 -0400350 BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < IEEE80211_NUM_BANDS);
351 max_c = ARRAY_SIZE(ah->channels);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200352
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500353 /* 2GHz band */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400354 sband = &ah->sbands[IEEE80211_BAND_2GHZ];
Bruno Randolf63266a62008-07-30 17:12:58 +0200355 sband->band = IEEE80211_BAND_2GHZ;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400356 sband->bitrates = &ah->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200357
Pavel Roskine0d687b2011-07-14 20:21:55 -0400358 if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200359 /* G mode */
360 memcpy(sband->bitrates, &ath5k_rates[0],
361 sizeof(struct ieee80211_rate) * 12);
362 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200363
Pavel Roskine0d687b2011-07-14 20:21:55 -0400364 sband->channels = ah->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900365 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200366 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500367
368 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200369 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500370 max_c -= count_c;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400371 } else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200372 /* B mode */
373 memcpy(sband->bitrates, &ath5k_rates[0],
374 sizeof(struct ieee80211_rate) * 4);
375 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500376
Bruno Randolf63266a62008-07-30 17:12:58 +0200377 /* 5211 only supports B rates and uses 4bit rate codes
378 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
379 * fix them up here:
380 */
381 if (ah->ah_version == AR5K_AR5211) {
382 for (i = 0; i < 4; i++) {
383 sband->bitrates[i].hw_value =
384 sband->bitrates[i].hw_value & 0xF;
385 sband->bitrates[i].hw_value_short =
386 sband->bitrates[i].hw_value_short & 0xF;
387 }
388 }
389
Pavel Roskine0d687b2011-07-14 20:21:55 -0400390 sband->channels = ah->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900391 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200392 AR5K_MODE_11B, max_c);
393
394 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
395 count_c = sband->n_channels;
396 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500397 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400398 ath5k_setup_rate_idx(ah, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500399
Bruno Randolf63266a62008-07-30 17:12:58 +0200400 /* 5GHz band, A mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400401 if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
402 sband = &ah->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500403 sband->band = IEEE80211_BAND_5GHZ;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400404 sband->bitrates = &ah->rates[IEEE80211_BAND_5GHZ][0];
Bruno Randolf63266a62008-07-30 17:12:58 +0200405
406 memcpy(sband->bitrates, &ath5k_rates[4],
407 sizeof(struct ieee80211_rate) * 8);
408 sband->n_bitrates = 8;
409
Pavel Roskine0d687b2011-07-14 20:21:55 -0400410 sband->channels = &ah->channels[count_c];
Bruno Randolf08105692011-01-19 18:20:47 +0900411 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500412 AR5K_MODE_11A, max_c);
413
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500414 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
415 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400416 ath5k_setup_rate_idx(ah, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500417
Pavel Roskine0d687b2011-07-14 20:21:55 -0400418 ath5k_debug_dump_bands(ah);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500419
420 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200421}
422
423/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200424 * Set/change channels. We always reset the chip.
425 * To accomplish this we must first cleanup any pending DMA,
426 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -0500427 *
Pavel Roskine0d687b2011-07-14 20:21:55 -0400428 * Called with ah->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200429 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900430int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400431ath5k_chan_set(struct ath5k_hw *ah, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200432{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400433 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +0900434 "channel set, resetting (%u -> %u MHz)\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -0400435 ah->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200436
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200437 /*
438 * To switch channels clear any pending DMA operations;
439 * wait long enough for the RX fifo to drain, reset the
440 * hardware at the new frequency, and then re-enable
441 * the relevant bits of the h/w.
442 */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400443 return ath5k_reset(ah, chan, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200444}
445
Ben Greeare4b0b322011-03-03 14:39:05 -0800446void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700447{
Ben Greeare4b0b322011-03-03 14:39:05 -0800448 struct ath5k_vif_iter_data *iter_data = data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700449 int i;
Ben Greear62c58fb2010-10-08 12:01:15 -0700450 struct ath5k_vif *avf = (void *)vif->drv_priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700451
452 if (iter_data->hw_macaddr)
453 for (i = 0; i < ETH_ALEN; i++)
454 iter_data->mask[i] &=
455 ~(iter_data->hw_macaddr[i] ^ mac[i]);
456
457 if (!iter_data->found_active) {
458 iter_data->found_active = true;
459 memcpy(iter_data->active_mac, mac, ETH_ALEN);
460 }
461
462 if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
463 if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
464 iter_data->need_set_hw_addr = false;
465
466 if (!iter_data->any_assoc) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700467 if (avf->assoc)
468 iter_data->any_assoc = true;
469 }
Ben Greear62c58fb2010-10-08 12:01:15 -0700470
471 /* Calculate combined mode - when APs are active, operate in AP mode.
472 * Otherwise use the mode of the new interface. This can currently
473 * only deal with combinations of APs and STAs. Only one ad-hoc
Ben Greear7afbb2f2010-11-10 11:43:51 -0800474 * interfaces is allowed.
Ben Greear62c58fb2010-10-08 12:01:15 -0700475 */
476 if (avf->opmode == NL80211_IFTYPE_AP)
477 iter_data->opmode = NL80211_IFTYPE_AP;
Ben Greeare4b0b322011-03-03 14:39:05 -0800478 else {
479 if (avf->opmode == NL80211_IFTYPE_STATION)
480 iter_data->n_stas++;
Ben Greear62c58fb2010-10-08 12:01:15 -0700481 if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
482 iter_data->opmode = avf->opmode;
Ben Greeare4b0b322011-03-03 14:39:05 -0800483 }
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700484}
485
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900486void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400487ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900488 struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700489{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400490 struct ath_common *common = ath5k_hw_common(ah);
Ben Greeare4b0b322011-03-03 14:39:05 -0800491 struct ath5k_vif_iter_data iter_data;
492 u32 rfilt;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700493
494 /*
495 * Use the hardware MAC address as reference, the hardware uses it
496 * together with the BSSID mask when matching addresses.
497 */
498 iter_data.hw_macaddr = common->macaddr;
499 memset(&iter_data.mask, 0xff, ETH_ALEN);
500 iter_data.found_active = false;
501 iter_data.need_set_hw_addr = true;
Ben Greear62c58fb2010-10-08 12:01:15 -0700502 iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
Ben Greeare4b0b322011-03-03 14:39:05 -0800503 iter_data.n_stas = 0;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700504
505 if (vif)
Ben Greeare4b0b322011-03-03 14:39:05 -0800506 ath5k_vif_iter(&iter_data, vif->addr, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700507
508 /* Get list of all active MAC addresses */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400509 ieee80211_iterate_active_interfaces_atomic(ah->hw, ath5k_vif_iter,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700510 &iter_data);
Pavel Roskine0d687b2011-07-14 20:21:55 -0400511 memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700512
Pavel Roskine0d687b2011-07-14 20:21:55 -0400513 ah->opmode = iter_data.opmode;
514 if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
Ben Greear62c58fb2010-10-08 12:01:15 -0700515 /* Nothing active, default to station mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400516 ah->opmode = NL80211_IFTYPE_STATION;
Ben Greear62c58fb2010-10-08 12:01:15 -0700517
Pavel Roskine0d687b2011-07-14 20:21:55 -0400518 ath5k_hw_set_opmode(ah, ah->opmode);
519 ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
520 ah->opmode, ath_opmode_to_string(ah->opmode));
Ben Greear62c58fb2010-10-08 12:01:15 -0700521
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700522 if (iter_data.need_set_hw_addr && iter_data.found_active)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400523 ath5k_hw_set_lladdr(ah, iter_data.active_mac);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700524
Pavel Roskine0d687b2011-07-14 20:21:55 -0400525 if (ath5k_hw_hasbssidmask(ah))
526 ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700527
Ben Greeare4b0b322011-03-03 14:39:05 -0800528 /* Set up RX Filter */
529 if (iter_data.n_stas > 1) {
530 /* If you have multiple STA interfaces connected to
531 * different APs, ARPs are not received (most of the time?)
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400532 * Enabling PROMISC appears to fix that problem.
Ben Greeare4b0b322011-03-03 14:39:05 -0800533 */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400534 ah->filter_flags |= AR5K_RX_FILTER_PROM;
Ben Greeare4b0b322011-03-03 14:39:05 -0800535 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200536
Pavel Roskine0d687b2011-07-14 20:21:55 -0400537 rfilt = ah->filter_flags;
538 ath5k_hw_set_rx_filter(ah, rfilt);
539 ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200540}
541
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500542static inline int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400543ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
Bruno Randolf63266a62008-07-30 17:12:58 +0200544{
Bob Copelandb7266042009-03-02 21:55:18 -0500545 int rix;
546
547 /* return base rate on errors */
548 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
549 "hw_rix out of bounds: %x\n", hw_rix))
550 return 0;
551
Pavel Roskine0d687b2011-07-14 20:21:55 -0400552 rix = ah->rate_idx[ah->curchan->band][hw_rix];
Bob Copelandb7266042009-03-02 21:55:18 -0500553 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
554 rix = 0;
555
556 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500557}
558
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200559/***************\
560* Buffers setup *
561\***************/
562
Bob Copelandb6ea0352009-01-10 14:42:54 -0500563static
Pavel Roskine0d687b2011-07-14 20:21:55 -0400564struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
Bob Copelandb6ea0352009-01-10 14:42:54 -0500565{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400566 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500567 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -0500568
569 /*
570 * Allocate buffer with headroom_needed space for the
571 * fake physical layer header at the start.
572 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700573 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800574 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -0700575 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500576
577 if (!skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400578 ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800579 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500580 return NULL;
581 }
Bob Copelandb6ea0352009-01-10 14:42:54 -0500582
Pavel Roskine0d687b2011-07-14 20:21:55 -0400583 *skb_addr = dma_map_single(ah->dev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800584 skb->data, common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100585 DMA_FROM_DEVICE);
586
Pavel Roskine0d687b2011-07-14 20:21:55 -0400587 if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
588 ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500589 dev_kfree_skb(skb);
590 return NULL;
591 }
592 return skb;
593}
594
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200595static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400596ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200597{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200598 struct sk_buff *skb = bf->skb;
599 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900600 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200601
Bob Copelandb6ea0352009-01-10 14:42:54 -0500602 if (!skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400603 skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500604 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200605 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200606 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200607 }
608
609 /*
610 * Setup descriptors. For receive we always terminate
611 * the descriptor list with a self-linked entry so we'll
612 * not get overrun under high load (as can happen with a
613 * 5212 when ANI processing enables PHY error frames).
614 *
Bruno Randolfbeade632010-06-16 19:11:25 +0900615 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200616 * each descriptor as self-linked and add it to the end. As
617 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +0900618 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200619 * if DMA is happening. When processing RX interrupts we
620 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +0900621 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622 * someplace to write a new frame.
623 */
624 ds = bf->desc;
625 ds->ds_link = bf->daddr; /* link to self */
626 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +0900627 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900628 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400629 ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900630 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900631 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200632
Pavel Roskine0d687b2011-07-14 20:21:55 -0400633 if (ah->rxlink != NULL)
634 *ah->rxlink = bf->daddr;
635 ah->rxlink = &ds->ds_link;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200636 return 0;
637}
638
Bob Copeland2ac29272010-02-09 13:06:54 -0500639static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
640{
641 struct ieee80211_hdr *hdr;
642 enum ath5k_pkt_type htype;
643 __le16 fc;
644
645 hdr = (struct ieee80211_hdr *)skb->data;
646 fc = hdr->frame_control;
647
648 if (ieee80211_is_beacon(fc))
649 htype = AR5K_PKT_TYPE_BEACON;
650 else if (ieee80211_is_probe_resp(fc))
651 htype = AR5K_PKT_TYPE_PROBE_RESP;
652 else if (ieee80211_is_atim(fc))
653 htype = AR5K_PKT_TYPE_ATIM;
654 else if (ieee80211_is_pspoll(fc))
655 htype = AR5K_PKT_TYPE_PSPOLL;
656 else
657 htype = AR5K_PKT_TYPE_NORMAL;
658
659 return htype;
660}
661
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200662static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400663ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100664 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200665{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200666 struct ath5k_desc *ds = bf->desc;
667 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +0200668 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200669 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200670 struct ieee80211_rate *rate;
671 unsigned int mrr_rate[3], mrr_tries[3];
672 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -0500673 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -0500674 u16 cts_rate = 0;
675 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -0500676 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200677
678 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +0200679
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200680 /* XXX endianness */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400681 bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100682 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200683
Pavel Roskine0d687b2011-07-14 20:21:55 -0400684 rate = ieee80211_get_tx_rate(ah->hw, info);
John W. Linvilled8e1ba72010-08-24 15:27:34 -0400685 if (!rate) {
686 ret = -EINVAL;
687 goto err_unmap;
688 }
Bob Copeland8902ff42009-01-22 08:44:20 -0500689
Johannes Berge039fa42008-05-15 12:55:29 +0200690 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200691 flags |= AR5K_TXDESC_NOACK;
692
Bob Copeland8902ff42009-01-22 08:44:20 -0500693 rc_flags = info->control.rates[0].flags;
694 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
695 rate->hw_value_short : rate->hw_value;
696
Bruno Randolf281c56d2008-02-05 18:44:55 +0900697 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200698
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200699 /* FIXME: If we are in g mode and rate is a CCK rate
700 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
701 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -0500702 if (info->control.hw_key) {
703 keyidx = info->control.hw_key->hw_key_idx;
704 pktlen += info->control.hw_key->icv_len;
705 }
Bob Copeland07c1e852009-01-22 08:44:21 -0500706 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
707 flags |= AR5K_TXDESC_RTSENA;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400708 cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
709 duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700710 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500711 }
712 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
713 flags |= AR5K_TXDESC_CTSENA;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400714 cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
715 duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700716 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500717 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200718 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100719 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -0500720 get_hw_packet_type(skb),
Pavel Roskine0d687b2011-07-14 20:21:55 -0400721 (ah->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -0500722 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400723 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -0500724 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200725 if (ret)
726 goto err_unmap;
727
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200728 /* Set up MRR descriptor */
729 if (ah->ah_capabilities.cap_has_mrr_support) {
730 memset(mrr_rate, 0, sizeof(mrr_rate));
731 memset(mrr_tries, 0, sizeof(mrr_tries));
732 for (i = 0; i < 3; i++) {
733 rate = ieee80211_get_alt_retry_rate(ah->hw, info, i);
734 if (!rate)
735 break;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200736
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200737 mrr_rate[i] = rate->hw_value;
738 mrr_tries[i] = info->control.rates[i + 1].count;
739 }
740
741 ath5k_hw_setup_mrr_tx_desc(ah, ds,
742 mrr_rate[0], mrr_tries[0],
743 mrr_rate[1], mrr_tries[1],
744 mrr_rate[2], mrr_tries[2]);
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200745 }
746
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200747 ds->ds_link = 0;
748 ds->ds_data = bf->skbaddr;
749
750 spin_lock_bh(&txq->lock);
751 list_add_tail(&bf->list, &txq->q);
Bruno Randolf925e0b02010-09-17 11:36:35 +0900752 txq->txq_len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200753 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300754 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200755 else /* no, so only link it */
756 *txq->link = bf->daddr;
757
758 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300759 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +0200760 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200761 spin_unlock_bh(&txq->lock);
762
763 return 0;
764err_unmap:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400765 dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200766 return ret;
767}
768
769/*******************\
770* Descriptors setup *
771\*******************/
772
773static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400774ath5k_desc_alloc(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200775{
776 struct ath5k_desc *ds;
777 struct ath5k_buf *bf;
778 dma_addr_t da;
779 unsigned int i;
780 int ret;
781
782 /* allocate descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400783 ah->desc_len = sizeof(struct ath5k_desc) *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200784 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100785
Pavel Roskine0d687b2011-07-14 20:21:55 -0400786 ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
787 &ah->desc_daddr, GFP_KERNEL);
788 if (ah->desc == NULL) {
789 ATH5K_ERR(ah, "can't allocate descriptors\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200790 ret = -ENOMEM;
791 goto err;
792 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400793 ds = ah->desc;
794 da = ah->desc_daddr;
795 ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
796 ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200797
798 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
799 sizeof(struct ath5k_buf), GFP_KERNEL);
800 if (bf == NULL) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400801 ATH5K_ERR(ah, "can't allocate bufptr\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200802 ret = -ENOMEM;
803 goto err_free;
804 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400805 ah->bufptr = bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200806
Pavel Roskine0d687b2011-07-14 20:21:55 -0400807 INIT_LIST_HEAD(&ah->rxbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200808 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
809 bf->desc = ds;
810 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400811 list_add_tail(&bf->list, &ah->rxbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200812 }
813
Pavel Roskine0d687b2011-07-14 20:21:55 -0400814 INIT_LIST_HEAD(&ah->txbuf);
815 ah->txbuf_len = ATH_TXBUF;
Pavel Roskine4bbf2f2011-07-07 18:14:13 -0400816 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200817 bf->desc = ds;
818 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400819 list_add_tail(&bf->list, &ah->txbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200820 }
821
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700822 /* beacon buffers */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400823 INIT_LIST_HEAD(&ah->bcbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700824 for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
825 bf->desc = ds;
826 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400827 list_add_tail(&bf->list, &ah->bcbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700828 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200829
830 return 0;
831err_free:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400832 dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200833err:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400834 ah->desc = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200835 return ret;
836}
837
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900838void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400839ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900840{
841 BUG_ON(!bf);
842 if (!bf->skb)
843 return;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400844 dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900845 DMA_TO_DEVICE);
846 dev_kfree_skb_any(bf->skb);
847 bf->skb = NULL;
848 bf->skbaddr = 0;
849 bf->desc->ds_data = 0;
850}
851
852void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400853ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900854{
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900855 struct ath_common *common = ath5k_hw_common(ah);
856
857 BUG_ON(!bf);
858 if (!bf->skb)
859 return;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400860 dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900861 DMA_FROM_DEVICE);
862 dev_kfree_skb_any(bf->skb);
863 bf->skb = NULL;
864 bf->skbaddr = 0;
865 bf->desc->ds_data = 0;
866}
867
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200868static void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400869ath5k_desc_free(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200870{
871 struct ath5k_buf *bf;
872
Pavel Roskine0d687b2011-07-14 20:21:55 -0400873 list_for_each_entry(bf, &ah->txbuf, list)
874 ath5k_txbuf_free_skb(ah, bf);
875 list_for_each_entry(bf, &ah->rxbuf, list)
876 ath5k_rxbuf_free_skb(ah, bf);
877 list_for_each_entry(bf, &ah->bcbuf, list)
878 ath5k_txbuf_free_skb(ah, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200879
880 /* Free memory associated with all descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400881 dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
882 ah->desc = NULL;
883 ah->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200884
Pavel Roskine0d687b2011-07-14 20:21:55 -0400885 kfree(ah->bufptr);
886 ah->bufptr = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200887}
888
889
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200890/**************\
891* Queues setup *
892\**************/
893
894static struct ath5k_txq *
Pavel Roskine0d687b2011-07-14 20:21:55 -0400895ath5k_txq_setup(struct ath5k_hw *ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200896 int qtype, int subtype)
897{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200898 struct ath5k_txq *txq;
899 struct ath5k_txq_info qi = {
900 .tqi_subtype = subtype,
Bruno Randolfde8af452010-09-17 11:37:12 +0900901 /* XXX: default values not correct for B and XR channels,
902 * but who cares? */
903 .tqi_aifs = AR5K_TUNE_AIFS,
904 .tqi_cw_min = AR5K_TUNE_CWMIN,
905 .tqi_cw_max = AR5K_TUNE_CWMAX
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200906 };
907 int qnum;
908
909 /*
910 * Enable interrupts only for EOL and DESC conditions.
911 * We mark tx descriptors to receive a DESC interrupt
Bob Copelanda180a132010-08-15 13:03:12 -0400912 * when a tx queue gets deep; otherwise we wait for the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200913 * EOL to reap descriptors. Note that this is done to
914 * reduce interrupt load and this only defers reaping
915 * descriptors, never transmitting frames. Aside from
916 * reducing interrupts this also permits more concurrency.
917 * The only potential downside is if the tx queue backs
918 * up in which case the top half of the kernel may backup
919 * due to a lack of tx descriptors.
920 */
921 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
922 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
923 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
924 if (qnum < 0) {
925 /*
926 * NB: don't print a message, this happens
927 * normally on parts with too few tx queues
928 */
929 return ERR_PTR(qnum);
930 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400931 txq = &ah->txqs[qnum];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200932 if (!txq->setup) {
933 txq->qnum = qnum;
934 txq->link = NULL;
935 INIT_LIST_HEAD(&txq->q);
936 spin_lock_init(&txq->lock);
937 txq->setup = true;
Bruno Randolf925e0b02010-09-17 11:36:35 +0900938 txq->txq_len = 0;
John W. Linville81266ba2011-03-07 16:32:59 -0500939 txq->txq_max = ATH5K_TXQ_LEN_MAX;
Bruno Randolf4edd7612010-09-17 11:36:56 +0900940 txq->txq_poll_mark = false;
Bruno Randolf923e5b32010-09-17 11:37:02 +0900941 txq->txq_stuck = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200942 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400943 return &ah->txqs[qnum];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200944}
945
946static int
947ath5k_beaconq_setup(struct ath5k_hw *ah)
948{
949 struct ath5k_txq_info qi = {
Bruno Randolfde8af452010-09-17 11:37:12 +0900950 /* XXX: default values not correct for B and XR channels,
951 * but who cares? */
952 .tqi_aifs = AR5K_TUNE_AIFS,
953 .tqi_cw_min = AR5K_TUNE_CWMIN,
954 .tqi_cw_max = AR5K_TUNE_CWMAX,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200955 /* NB: for dynamic turbo, don't enable any other interrupts */
956 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
957 };
958
959 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
960}
961
962static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400963ath5k_beaconq_config(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200964{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200965 struct ath5k_txq_info qi;
966 int ret;
967
Pavel Roskine0d687b2011-07-14 20:21:55 -0400968 ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200969 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -0500970 goto err;
971
Pavel Roskine0d687b2011-07-14 20:21:55 -0400972 if (ah->opmode == NL80211_IFTYPE_AP ||
973 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200974 /*
975 * Always burst out beacon and CAB traffic
976 * (aifs = cwmin = cwmax = 0)
977 */
978 qi.tqi_aifs = 0;
979 qi.tqi_cw_min = 0;
980 qi.tqi_cw_max = 0;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400981 } else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900982 /*
983 * Adhoc mode; backoff between 0 and (2 * cw_min).
984 */
985 qi.tqi_aifs = 0;
986 qi.tqi_cw_min = 0;
Bruno Randolfde8af452010-09-17 11:37:12 +0900987 qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200988 }
989
Pavel Roskine0d687b2011-07-14 20:21:55 -0400990 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900991 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
992 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
993
Pavel Roskine0d687b2011-07-14 20:21:55 -0400994 ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200995 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400996 ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200997 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -0500998 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200999 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001000 ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
Bob Copelanda951ae22010-01-20 23:51:04 -05001001 if (ret)
1002 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001003
Bob Copelanda951ae22010-01-20 23:51:04 -05001004 /* reconfigure cabq with ready time to 80% of beacon_interval */
1005 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1006 if (ret)
1007 goto err;
1008
Pavel Roskine0d687b2011-07-14 20:21:55 -04001009 qi.tqi_ready_time = (ah->bintval * 80) / 100;
Bob Copelanda951ae22010-01-20 23:51:04 -05001010 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1011 if (ret)
1012 goto err;
1013
1014 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1015err:
1016 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001017}
1018
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001019/**
1020 * ath5k_drain_tx_buffs - Empty tx buffers
1021 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04001022 * @ah The &struct ath5k_hw
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001023 *
1024 * Empty tx buffers from all queues in preparation
1025 * of a reset or during shutdown.
1026 *
1027 * NB: this assumes output has been stopped and
1028 * we do not need to block ath5k_tx_tasklet
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001029 */
1030static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001031ath5k_drain_tx_buffs(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001032{
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001033 struct ath5k_txq *txq;
1034 struct ath5k_buf *bf, *bf0;
1035 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001036
Pavel Roskine0d687b2011-07-14 20:21:55 -04001037 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
1038 if (ah->txqs[i].setup) {
1039 txq = &ah->txqs[i];
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001040 spin_lock_bh(&txq->lock);
1041 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001042 ath5k_debug_printtxbuf(ah, bf);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001043
Pavel Roskine0d687b2011-07-14 20:21:55 -04001044 ath5k_txbuf_free_skb(ah, bf);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001045
Pavel Roskine0d687b2011-07-14 20:21:55 -04001046 spin_lock_bh(&ah->txbuflock);
1047 list_move_tail(&bf->list, &ah->txbuf);
1048 ah->txbuf_len++;
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001049 txq->txq_len--;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001050 spin_unlock_bh(&ah->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001051 }
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001052 txq->link = NULL;
1053 txq->txq_poll_mark = false;
1054 spin_unlock_bh(&txq->lock);
1055 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001056 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001057}
1058
1059static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001060ath5k_txq_release(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001061{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001062 struct ath5k_txq *txq = ah->txqs;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001063 unsigned int i;
1064
Pavel Roskine0d687b2011-07-14 20:21:55 -04001065 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001066 if (txq->setup) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001067 ath5k_hw_release_tx_queue(ah, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001068 txq->setup = false;
1069 }
1070}
1071
1072
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001073/*************\
1074* RX Handling *
1075\*************/
1076
1077/*
1078 * Enable the receive h/w following a reset.
1079 */
1080static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001081ath5k_rx_start(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001082{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001083 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001084 struct ath5k_buf *bf;
1085 int ret;
1086
Nick Kossifidisb6127982010-08-15 13:03:11 -04001087 common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001088
Pavel Roskine0d687b2011-07-14 20:21:55 -04001089 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001090 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001091
Pavel Roskine0d687b2011-07-14 20:21:55 -04001092 spin_lock_bh(&ah->rxbuflock);
1093 ah->rxlink = NULL;
1094 list_for_each_entry(bf, &ah->rxbuf, list) {
1095 ret = ath5k_rxbuf_setup(ah, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001096 if (ret != 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001097 spin_unlock_bh(&ah->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001098 goto err;
1099 }
1100 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001101 bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001102 ath5k_hw_set_rxdp(ah, bf->daddr);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001103 spin_unlock_bh(&ah->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001104
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001105 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001106 ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001107 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1108
1109 return 0;
1110err:
1111 return ret;
1112}
1113
1114/*
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001115 * Disable the receive logic on PCU (DRU)
1116 * In preparation for a shutdown.
1117 *
1118 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
1119 * does.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001120 */
1121static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001122ath5k_rx_stop(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001123{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001124
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001125 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001126 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001127
Pavel Roskine0d687b2011-07-14 20:21:55 -04001128 ath5k_debug_printrxbuffs(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001129}
1130
1131static unsigned int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001132ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf8a89f062010-06-16 19:11:51 +09001133 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001134{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001135 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001136 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001137 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001138
Bruno Randolfb47f4072008-03-05 18:35:45 +09001139 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1140 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001141 return RX_FLAG_DECRYPTED;
1142
1143 /* Apparently when a default key is used to decrypt the packet
1144 the hw does not set the index used to decrypt. In such cases
1145 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001146 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001147 if (ieee80211_has_protected(hdr->frame_control) &&
1148 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1149 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001150 keyix = skb->data[hlen + 3] >> 6;
1151
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001152 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001153 return RX_FLAG_DECRYPTED;
1154 }
1155
1156 return 0;
1157}
1158
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001159
1160static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001161ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001162 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001163{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001164 struct ath_common *common = ath5k_hw_common(ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001165 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001166 u32 hw_tu;
1167 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1168
Harvey Harrison24b56e72008-06-14 23:33:38 -07001169 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001170 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001171 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001172 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001173 * Received an IBSS beacon with the same BSSID. Hardware *must*
1174 * have updated the local TSF. We have to work around various
1175 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001176 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001177 tsf = ath5k_hw_get_tsf64(ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001178 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1179 hw_tu = TSF_TO_TU(tsf);
1180
Pavel Roskine0d687b2011-07-14 20:21:55 -04001181 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001182 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001183 (unsigned long long)bc_tstamp,
1184 (unsigned long long)rxs->mactime,
1185 (unsigned long long)(rxs->mactime - bc_tstamp),
1186 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001187
1188 /*
1189 * Sometimes the HW will give us a wrong tstamp in the rx
1190 * status, causing the timestamp extension to go wrong.
1191 * (This seems to happen especially with beacon frames bigger
1192 * than 78 byte (incl. FCS))
1193 * But we know that the receive timestamp must be later than the
1194 * timestamp of the beacon since HW must have synced to that.
1195 *
1196 * NOTE: here we assume mactime to be after the frame was
1197 * received, not like mac80211 which defines it at the start.
1198 */
1199 if (bc_tstamp > rxs->mactime) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001200 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001201 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001202 (unsigned long long)rxs->mactime,
1203 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001204 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001205 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001206
1207 /*
1208 * Local TSF might have moved higher than our beacon timers,
1209 * in that case we have to update them to continue sending
1210 * beacons. This also takes care of synchronizing beacon sending
1211 * times with other stations.
1212 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001213 if (hw_tu >= ah->nexttbtt)
1214 ath5k_beacon_update_timers(ah, bc_tstamp);
Bruno Randolf7f896122010-09-27 12:22:21 +09001215
1216 /* Check if the beacon timers are still correct, because a TSF
1217 * update might have created a window between them - for a
1218 * longer description see the comment of this function: */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001219 if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
1220 ath5k_beacon_update_timers(ah, bc_tstamp);
1221 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf7f896122010-09-27 12:22:21 +09001222 "fixed beacon timers after beacon receive\n");
1223 }
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001224 }
1225}
1226
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001227static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001228ath5k_update_beacon_rssi(struct ath5k_hw *ah, struct sk_buff *skb, int rssi)
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001229{
1230 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001231 struct ath_common *common = ath5k_hw_common(ah);
1232
1233 /* only beacons from our BSSID */
1234 if (!ieee80211_is_beacon(mgmt->frame_control) ||
1235 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
1236 return;
1237
Bruno Randolfeef39be2010-11-16 10:58:43 +09001238 ewma_add(&ah->ah_beacon_rssi_avg, rssi);
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001239
1240 /* in IBSS mode we should keep RSSI statistics per neighbour */
1241 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1242}
1243
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001244/*
Bob Copelanda180a132010-08-15 13:03:12 -04001245 * Compute padding position. skb must contain an IEEE 802.11 frame
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001246 */
1247static int ath5k_common_padpos(struct sk_buff *skb)
1248{
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001249 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001250 __le16 frame_control = hdr->frame_control;
1251 int padpos = 24;
1252
Pavel Roskind2c7f772011-07-07 18:14:07 -04001253 if (ieee80211_has_a4(frame_control))
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001254 padpos += ETH_ALEN;
Pavel Roskind2c7f772011-07-07 18:14:07 -04001255
1256 if (ieee80211_is_data_qos(frame_control))
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001257 padpos += IEEE80211_QOS_CTL_LEN;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001258
1259 return padpos;
1260}
1261
1262/*
Bob Copelanda180a132010-08-15 13:03:12 -04001263 * This function expects an 802.11 frame and returns the number of
1264 * bytes added, or -1 if we don't have enough header room.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001265 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001266static int ath5k_add_padding(struct sk_buff *skb)
1267{
1268 int padpos = ath5k_common_padpos(skb);
1269 int padsize = padpos & 3;
1270
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001271 if (padsize && skb->len > padpos) {
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001272
1273 if (skb_headroom(skb) < padsize)
1274 return -1;
1275
1276 skb_push(skb, padsize);
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001277 memmove(skb->data, skb->data + padsize, padpos);
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001278 return padsize;
1279 }
1280
1281 return 0;
1282}
1283
1284/*
Bob Copelanda180a132010-08-15 13:03:12 -04001285 * The MAC header is padded to have 32-bit boundary if the
1286 * packet payload is non-zero. The general calculation for
1287 * padsize would take into account odd header lengths:
1288 * padsize = 4 - (hdrlen & 3); however, since only
1289 * even-length headers are used, padding can only be 0 or 2
1290 * bytes and we can optimize this a bit. We must not try to
1291 * remove padding from short control frames that do not have a
1292 * payload.
1293 *
1294 * This function expects an 802.11 frame and returns the number of
1295 * bytes removed.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001296 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001297static int ath5k_remove_padding(struct sk_buff *skb)
1298{
1299 int padpos = ath5k_common_padpos(skb);
1300 int padsize = padpos & 3;
1301
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001302 if (padsize && skb->len >= padpos + padsize) {
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001303 memmove(skb->data + padsize, skb->data, padpos);
1304 skb_pull(skb, padsize);
1305 return padsize;
1306 }
1307
1308 return 0;
1309}
1310
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001311static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001312ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf8a89f062010-06-16 19:11:51 +09001313 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001314{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001315 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001316
Bruno Randolf8a89f062010-06-16 19:11:51 +09001317 ath5k_remove_padding(skb);
1318
1319 rxs = IEEE80211_SKB_RXCB(skb);
1320
1321 rxs->flag = 0;
1322 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1323 rxs->flag |= RX_FLAG_MMIC_ERROR;
1324
1325 /*
1326 * always extend the mac timestamp, since this information is
1327 * also needed for proper IBSS merging.
1328 *
1329 * XXX: it might be too late to do it here, since rs_tstamp is
1330 * 15bit only. that means TSF extension has to be done within
1331 * 32768usec (about 32ms). it might be necessary to move this to
1332 * the interrupt handler, like it is done in madwifi.
1333 *
1334 * Unfortunately we don't know when the hardware takes the rx
1335 * timestamp (beginning of phy frame, data frame, end of rx?).
1336 * The only thing we know is that it is hardware specific...
1337 * On AR5213 it seems the rx timestamp is at the end of the
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04001338 * frame, but I'm not sure.
Bruno Randolf8a89f062010-06-16 19:11:51 +09001339 *
1340 * NOTE: mac80211 defines mactime at the beginning of the first
1341 * data symbol. Since we don't have any time references it's
1342 * impossible to comply to that. This affects IBSS merge only
1343 * right now, so it's not too bad...
1344 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001345 rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
Johannes Berg6ebacbb2011-02-23 15:06:08 +01001346 rxs->flag |= RX_FLAG_MACTIME_MPDU;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001347
Pavel Roskine0d687b2011-07-14 20:21:55 -04001348 rxs->freq = ah->curchan->center_freq;
1349 rxs->band = ah->curchan->band;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001350
Pavel Roskine0d687b2011-07-14 20:21:55 -04001351 rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001352
1353 rxs->antenna = rs->rs_antenna;
1354
1355 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001356 ah->stats.antenna_rx[rs->rs_antenna]++;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001357 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04001358 ah->stats.antenna_rx[0]++; /* invalid */
Bruno Randolf8a89f062010-06-16 19:11:51 +09001359
Pavel Roskine0d687b2011-07-14 20:21:55 -04001360 rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
1361 rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001362
1363 if (rxs->rate_idx >= 0 && rs->rs_rate ==
Pavel Roskine0d687b2011-07-14 20:21:55 -04001364 ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
Bruno Randolf8a89f062010-06-16 19:11:51 +09001365 rxs->flag |= RX_FLAG_SHORTPRE;
1366
Pavel Roskine0d687b2011-07-14 20:21:55 -04001367 trace_ath5k_rx(ah, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001368
Pavel Roskine0d687b2011-07-14 20:21:55 -04001369 ath5k_update_beacon_rssi(ah, skb, rs->rs_rssi);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001370
1371 /* check beacons in IBSS mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001372 if (ah->opmode == NL80211_IFTYPE_ADHOC)
1373 ath5k_check_ibss_tsf(ah, skb, rxs);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001374
Pavel Roskine0d687b2011-07-14 20:21:55 -04001375 ieee80211_rx(ah->hw, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001376}
1377
Bruno Randolf02a78b42010-06-16 19:11:56 +09001378/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1379 *
1380 * Check if we want to further process this frame or not. Also update
1381 * statistics. Return true if we want this frame, false if not.
1382 */
1383static bool
Pavel Roskine0d687b2011-07-14 20:21:55 -04001384ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
Bruno Randolf02a78b42010-06-16 19:11:56 +09001385{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001386 ah->stats.rx_all_count++;
1387 ah->stats.rx_bytes_count += rs->rs_datalen;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001388
1389 if (unlikely(rs->rs_status)) {
1390 if (rs->rs_status & AR5K_RXERR_CRC)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001391 ah->stats.rxerr_crc++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001392 if (rs->rs_status & AR5K_RXERR_FIFO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001393 ah->stats.rxerr_fifo++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001394 if (rs->rs_status & AR5K_RXERR_PHY) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001395 ah->stats.rxerr_phy++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001396 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001397 ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001398 return false;
1399 }
1400 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1401 /*
1402 * Decrypt error. If the error occurred
1403 * because there was no hardware key, then
1404 * let the frame through so the upper layers
1405 * can process it. This is necessary for 5210
1406 * parts which have no way to setup a ``clear''
1407 * key cache entry.
1408 *
1409 * XXX do key cache faulting
1410 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001411 ah->stats.rxerr_decrypt++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001412 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
1413 !(rs->rs_status & AR5K_RXERR_CRC))
1414 return true;
1415 }
1416 if (rs->rs_status & AR5K_RXERR_MIC) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001417 ah->stats.rxerr_mic++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001418 return true;
1419 }
1420
Bob Copeland23538c22010-08-15 13:03:13 -04001421 /* reject any frames with non-crypto errors */
1422 if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
Bruno Randolf02a78b42010-06-16 19:11:56 +09001423 return false;
1424 }
1425
1426 if (unlikely(rs->rs_more)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001427 ah->stats.rxerr_jumbo++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001428 return false;
1429 }
1430 return true;
1431}
1432
Bruno Randolf8a89f062010-06-16 19:11:51 +09001433static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001434ath5k_set_current_imask(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02001435{
Pavel Roskin4fc54012011-07-07 18:14:25 -04001436 enum ath5k_int imask;
Felix Fietkauc266c712011-04-10 18:32:19 +02001437 unsigned long flags;
1438
Pavel Roskine0d687b2011-07-14 20:21:55 -04001439 spin_lock_irqsave(&ah->irqlock, flags);
1440 imask = ah->imask;
1441 if (ah->rx_pending)
Felix Fietkauc266c712011-04-10 18:32:19 +02001442 imask &= ~AR5K_INT_RX_ALL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001443 if (ah->tx_pending)
Felix Fietkauc266c712011-04-10 18:32:19 +02001444 imask &= ~AR5K_INT_TX_ALL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001445 ath5k_hw_set_imr(ah, imask);
1446 spin_unlock_irqrestore(&ah->irqlock, flags);
Felix Fietkauc266c712011-04-10 18:32:19 +02001447}
1448
1449static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001450ath5k_tasklet_rx(unsigned long data)
1451{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001452 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001453 struct sk_buff *skb, *next_skb;
1454 dma_addr_t next_skb_addr;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001455 struct ath5k_hw *ah = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001456 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001457 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001458 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001459 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001460
Pavel Roskine0d687b2011-07-14 20:21:55 -04001461 spin_lock(&ah->rxbuflock);
1462 if (list_empty(&ah->rxbuf)) {
1463 ATH5K_WARN(ah, "empty rx buf pool\n");
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001464 goto unlock;
1465 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001466 do {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001467 bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001468 BUG_ON(bf->skb == NULL);
1469 skb = bf->skb;
1470 ds = bf->desc;
1471
Bob Copelandc57ca812009-04-15 07:57:35 -04001472 /* bail if HW is still using self-linked descriptor */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001473 if (ath5k_hw_get_rxdp(ah) == bf->daddr)
Bob Copelandc57ca812009-04-15 07:57:35 -04001474 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001475
Pavel Roskine0d687b2011-07-14 20:21:55 -04001476 ret = ah->ah_proc_rx_desc(ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001477 if (unlikely(ret == -EINPROGRESS))
1478 break;
1479 else if (unlikely(ret)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001480 ATH5K_ERR(ah, "error in processing rx descriptor\n");
1481 ah->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09001482 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001483 }
1484
Pavel Roskine0d687b2011-07-14 20:21:55 -04001485 if (ath5k_receive_frame_ok(ah, &rs)) {
1486 next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09001487
Bruno Randolf02a78b42010-06-16 19:11:56 +09001488 /*
1489 * If we can't replace bf->skb with a new skb under
1490 * memory pressure, just skip this packet
1491 */
1492 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001493 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001494
Pavel Roskine0d687b2011-07-14 20:21:55 -04001495 dma_unmap_single(ah->dev, bf->skbaddr,
Bruno Randolf02a78b42010-06-16 19:11:56 +09001496 common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001497 DMA_FROM_DEVICE);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001498
1499 skb_put(skb, rs.rs_datalen);
1500
Pavel Roskine0d687b2011-07-14 20:21:55 -04001501 ath5k_receive_frame(ah, skb, &rs);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001502
1503 bf->skb = next_skb;
1504 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001505 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001506next:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001507 list_move_tail(&bf->list, &ah->rxbuf);
1508 } while (ath5k_rxbuf_setup(ah, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001509unlock:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001510 spin_unlock(&ah->rxbuflock);
1511 ah->rx_pending = false;
1512 ath5k_set_current_imask(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001513}
1514
1515
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001516/*************\
1517* TX Handling *
1518\*************/
1519
Johannes Berg7bb45682011-02-24 14:42:06 +01001520void
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001521ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
1522 struct ath5k_txq *txq)
Bob Copeland8a63fac2010-09-17 12:45:07 +09001523{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001524 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001525 struct ath5k_buf *bf;
1526 unsigned long flags;
1527 int padsize;
1528
Pavel Roskine0d687b2011-07-14 20:21:55 -04001529 trace_ath5k_tx(ah, skb, txq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001530
1531 /*
1532 * The hardware expects the header padded to 4 byte boundaries.
1533 * If this is not the case, we add the padding after the header.
1534 */
1535 padsize = ath5k_add_padding(skb);
1536 if (padsize < 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001537 ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
Bob Copeland8a63fac2010-09-17 12:45:07 +09001538 " headroom to pad");
1539 goto drop_packet;
1540 }
1541
Felix Fietkau4e868792011-07-12 09:02:05 +08001542 if (txq->txq_len >= txq->txq_max &&
1543 txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
Bruno Randolf925e0b02010-09-17 11:36:35 +09001544 ieee80211_stop_queue(hw, txq->qnum);
1545
Pavel Roskine0d687b2011-07-14 20:21:55 -04001546 spin_lock_irqsave(&ah->txbuflock, flags);
1547 if (list_empty(&ah->txbuf)) {
1548 ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
1549 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bruno Randolf651d9372010-09-17 11:36:46 +09001550 ieee80211_stop_queues(hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001551 goto drop_packet;
1552 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001553 bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001554 list_del(&bf->list);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001555 ah->txbuf_len--;
1556 if (list_empty(&ah->txbuf))
Bob Copeland8a63fac2010-09-17 12:45:07 +09001557 ieee80211_stop_queues(hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001558 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001559
1560 bf->skb = skb;
1561
Pavel Roskine0d687b2011-07-14 20:21:55 -04001562 if (ath5k_txbuf_setup(ah, bf, txq, padsize)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09001563 bf->skb = NULL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001564 spin_lock_irqsave(&ah->txbuflock, flags);
1565 list_add_tail(&bf->list, &ah->txbuf);
1566 ah->txbuf_len++;
1567 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001568 goto drop_packet;
1569 }
Johannes Berg7bb45682011-02-24 14:42:06 +01001570 return;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001571
1572drop_packet:
1573 dev_kfree_skb_any(skb);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001574}
1575
Bruno Randolf14404012010-09-17 11:36:51 +09001576static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001577ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
Bob Copeland0e472252011-01-24 23:32:55 -05001578 struct ath5k_txq *txq, struct ath5k_tx_status *ts)
Bruno Randolf14404012010-09-17 11:36:51 +09001579{
1580 struct ieee80211_tx_info *info;
Felix Fietkaued895082011-04-10 18:32:17 +02001581 u8 tries[3];
Bruno Randolf14404012010-09-17 11:36:51 +09001582 int i;
1583
Pavel Roskine0d687b2011-07-14 20:21:55 -04001584 ah->stats.tx_all_count++;
1585 ah->stats.tx_bytes_count += skb->len;
Bruno Randolf14404012010-09-17 11:36:51 +09001586 info = IEEE80211_SKB_CB(skb);
1587
Felix Fietkaued895082011-04-10 18:32:17 +02001588 tries[0] = info->status.rates[0].count;
1589 tries[1] = info->status.rates[1].count;
1590 tries[2] = info->status.rates[2].count;
1591
Bruno Randolf14404012010-09-17 11:36:51 +09001592 ieee80211_tx_info_clear_status(info);
Felix Fietkaued895082011-04-10 18:32:17 +02001593
1594 for (i = 0; i < ts->ts_final_idx; i++) {
Bruno Randolf14404012010-09-17 11:36:51 +09001595 struct ieee80211_tx_rate *r =
1596 &info->status.rates[i];
1597
Felix Fietkaued895082011-04-10 18:32:17 +02001598 r->count = tries[i];
Bruno Randolf14404012010-09-17 11:36:51 +09001599 }
1600
Felix Fietkaued895082011-04-10 18:32:17 +02001601 info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001602 info->status.rates[ts->ts_final_idx + 1].idx = -1;
Bruno Randolf14404012010-09-17 11:36:51 +09001603
1604 if (unlikely(ts->ts_status)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001605 ah->stats.ack_fail++;
Bruno Randolf14404012010-09-17 11:36:51 +09001606 if (ts->ts_status & AR5K_TXERR_FILT) {
1607 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001608 ah->stats.txerr_filt++;
Bruno Randolf14404012010-09-17 11:36:51 +09001609 }
1610 if (ts->ts_status & AR5K_TXERR_XRETRY)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001611 ah->stats.txerr_retry++;
Bruno Randolf14404012010-09-17 11:36:51 +09001612 if (ts->ts_status & AR5K_TXERR_FIFO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001613 ah->stats.txerr_fifo++;
Bruno Randolf14404012010-09-17 11:36:51 +09001614 } else {
1615 info->flags |= IEEE80211_TX_STAT_ACK;
1616 info->status.ack_signal = ts->ts_rssi;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001617
1618 /* count the successful attempt as well */
1619 info->status.rates[ts->ts_final_idx].count++;
Bruno Randolf14404012010-09-17 11:36:51 +09001620 }
1621
1622 /*
1623 * Remove MAC header padding before giving the frame
1624 * back to mac80211.
1625 */
1626 ath5k_remove_padding(skb);
1627
1628 if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001629 ah->stats.antenna_tx[ts->ts_antenna]++;
Bruno Randolf14404012010-09-17 11:36:51 +09001630 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04001631 ah->stats.antenna_tx[0]++; /* invalid */
Bruno Randolf14404012010-09-17 11:36:51 +09001632
Pavel Roskine0d687b2011-07-14 20:21:55 -04001633 trace_ath5k_tx_complete(ah, skb, txq, ts);
1634 ieee80211_tx_status(ah->hw, skb);
Bruno Randolf14404012010-09-17 11:36:51 +09001635}
Bob Copeland8a63fac2010-09-17 12:45:07 +09001636
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001637static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001638ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001639{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001640 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001641 struct ath5k_buf *bf, *bf0;
1642 struct ath5k_desc *ds;
1643 struct sk_buff *skb;
Bruno Randolf14404012010-09-17 11:36:51 +09001644 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001645
1646 spin_lock(&txq->lock);
1647 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolf23413292010-09-17 11:37:07 +09001648
1649 txq->txq_poll_mark = false;
1650
1651 /* skb might already have been processed last time. */
1652 if (bf->skb != NULL) {
1653 ds = bf->desc;
1654
Pavel Roskine0d687b2011-07-14 20:21:55 -04001655 ret = ah->ah_proc_tx_desc(ah, ds, &ts);
Bruno Randolf23413292010-09-17 11:37:07 +09001656 if (unlikely(ret == -EINPROGRESS))
1657 break;
1658 else if (unlikely(ret)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001659 ATH5K_ERR(ah,
Bruno Randolf23413292010-09-17 11:37:07 +09001660 "error %d while processing "
1661 "queue %u\n", ret, txq->qnum);
1662 break;
1663 }
1664
1665 skb = bf->skb;
1666 bf->skb = NULL;
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001667
Pavel Roskine0d687b2011-07-14 20:21:55 -04001668 dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001669 DMA_TO_DEVICE);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001670 ath5k_tx_frame_completed(ah, skb, txq, &ts);
Bruno Randolf23413292010-09-17 11:37:07 +09001671 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001672
Bob Copelanda05988b2010-04-07 23:55:58 -04001673 /*
1674 * It's possible that the hardware can say the buffer is
1675 * completed when it hasn't yet loaded the ds_link from
Bruno Randolf23413292010-09-17 11:37:07 +09001676 * host memory and moved on.
1677 * Always keep the last descriptor to avoid HW races...
Bob Copelanda05988b2010-04-07 23:55:58 -04001678 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001679 if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
1680 spin_lock(&ah->txbuflock);
1681 list_move_tail(&bf->list, &ah->txbuf);
1682 ah->txbuf_len++;
Bruno Randolf23413292010-09-17 11:37:07 +09001683 txq->txq_len--;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001684 spin_unlock(&ah->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001685 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001686 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001687 spin_unlock(&txq->lock);
Bruno Randolf4198a8d2010-10-05 13:27:17 +09001688 if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001689 ieee80211_wake_queue(ah->hw, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001690}
1691
1692static void
1693ath5k_tasklet_tx(unsigned long data)
1694{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001695 int i;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001696 struct ath5k_hw *ah = (void *)data;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001697
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001698 for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
Nick Kossifidis7ff7c822011-11-25 20:40:20 +02001699 if (ah->txqs[i].setup && (ah->ah_txq_isr_txok_all & BIT(i)))
Pavel Roskine0d687b2011-07-14 20:21:55 -04001700 ath5k_tx_processq(ah, &ah->txqs[i]);
Felix Fietkauc266c712011-04-10 18:32:19 +02001701
Pavel Roskine0d687b2011-07-14 20:21:55 -04001702 ah->tx_pending = false;
1703 ath5k_set_current_imask(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001704}
1705
1706
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001707/*****************\
1708* Beacon handling *
1709\*****************/
1710
1711/*
1712 * Setup the beacon frame for transmit.
1713 */
1714static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001715ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001716{
1717 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001718 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001719 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001720 int ret = 0;
1721 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001722 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001723 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001724
Pavel Roskine0d687b2011-07-14 20:21:55 -04001725 bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001726 DMA_TO_DEVICE);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001727 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001728 "skbaddr %llx\n", skb, skb->data, skb->len,
1729 (unsigned long long)bf->skbaddr);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001730
Pavel Roskine0d687b2011-07-14 20:21:55 -04001731 if (dma_mapping_error(ah->dev, bf->skbaddr)) {
1732 ATH5K_ERR(ah, "beacon DMA mapping failed\n");
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001733 dev_kfree_skb_any(skb);
1734 bf->skb = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001735 return -EIO;
1736 }
1737
1738 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001739 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001740
1741 flags = AR5K_TXDESC_NOACK;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001742 if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001743 ds->ds_link = bf->daddr; /* self-linked */
1744 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001745 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001746 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001747
1748 /*
1749 * If we use multiple antennas on AP and use
1750 * the Sectored AP scenario, switch antenna every
1751 * 4 beacons to make sure everybody hears our AP.
1752 * When a client tries to associate, hw will keep
1753 * track of the tx antenna to be used for this client
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04001754 * automatically, based on ACKed packets.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001755 *
1756 * Note: AP still listens and transmits RTS on the
1757 * default antenna which is supposed to be an omni.
1758 *
1759 * Note2: On sectored scenarios it's possible to have
Bob Copelanda180a132010-08-15 13:03:12 -04001760 * multiple antennas (1 omni -- the default -- and 14
1761 * sectors), so if we choose to actually support this
1762 * mode, we need to allow the user to set how many antennas
1763 * we have and tweak the code below to send beacons
1764 * on all of them.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001765 */
1766 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001767 antenna = ah->bsent & 4 ? 2 : 1;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001768
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001769
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001770 /* FIXME: If we are in g mode and rate is a CCK rate
1771 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1772 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001773 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001774 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001775 ieee80211_get_hdrlen_from_skb(skb), padsize,
Pavel Roskine0d687b2011-07-14 20:21:55 -04001776 AR5K_PKT_TYPE_BEACON, (ah->power_level * 2),
1777 ieee80211_get_tx_rate(ah->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001778 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001779 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001780 if (ret)
1781 goto err_unmap;
1782
1783 return 0;
1784err_unmap:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001785 dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001786 return ret;
1787}
1788
1789/*
Bob Copeland8a63fac2010-09-17 12:45:07 +09001790 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
1791 * this is called only once at config_bss time, for AP we do it every
1792 * SWBA interrupt so that the TIM will reflect buffered frames.
1793 *
1794 * Called with the beacon lock.
1795 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001796int
Bob Copeland8a63fac2010-09-17 12:45:07 +09001797ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1798{
1799 int ret;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001800 struct ath5k_hw *ah = hw->priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001801 struct ath5k_vif *avf = (void *)vif->drv_priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001802 struct sk_buff *skb;
1803
1804 if (WARN_ON(!vif)) {
1805 ret = -EINVAL;
1806 goto out;
1807 }
1808
1809 skb = ieee80211_beacon_get(hw, vif);
1810
1811 if (!skb) {
1812 ret = -ENOMEM;
1813 goto out;
1814 }
1815
Pavel Roskine0d687b2011-07-14 20:21:55 -04001816 ath5k_txbuf_free_skb(ah, avf->bbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001817 avf->bbuf->skb = skb;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001818 ret = ath5k_beacon_setup(ah, avf->bbuf);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001819out:
1820 return ret;
1821}
1822
1823/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001824 * Transmit a beacon frame at SWBA. Dynamic updates to the
1825 * frame contents are done as needed and the slot time is
1826 * also adjusted based on current state.
1827 *
Bob Copeland5faaff72010-07-13 11:32:40 -04001828 * This is called from software irq context (beacontq tasklets)
1829 * or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001830 */
1831static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001832ath5k_beacon_send(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001833{
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001834 struct ieee80211_vif *vif;
1835 struct ath5k_vif *avf;
1836 struct ath5k_buf *bf;
Bob Copelandcec8db22009-07-04 12:59:51 -04001837 struct sk_buff *skb;
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001838 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001839
Pavel Roskine0d687b2011-07-14 20:21:55 -04001840 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001841
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001842 /*
1843 * Check if the previous beacon has gone out. If
Bob Copelanda180a132010-08-15 13:03:12 -04001844 * not, don't don't try to post another: skip this
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001845 * period and wait for the next. Missed beacons
1846 * indicate a problem and should not occur. If we
1847 * miss too many consecutive beacons reset the device.
1848 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001849 if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
1850 ah->bmisscount++;
1851 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1852 "missed %u consecutive beacons\n", ah->bmisscount);
1853 if (ah->bmisscount > 10) { /* NB: 10 is a guess */
1854 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001855 "stuck beacon time (%u missed)\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001856 ah->bmisscount);
1857 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09001858 "stuck beacon, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04001859 ieee80211_queue_work(ah->hw, &ah->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001860 }
1861 return;
1862 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001863 if (unlikely(ah->bmisscount != 0)) {
1864 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001865 "resume beacon xmit after %u misses\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001866 ah->bmisscount);
1867 ah->bmisscount = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001868 }
1869
Pavel Roskine0d687b2011-07-14 20:21:55 -04001870 if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs > 1) ||
1871 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001872 u64 tsf = ath5k_hw_get_tsf64(ah);
1873 u32 tsftu = TSF_TO_TU(tsf);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001874 int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
1875 vif = ah->bslot[(slot + 1) % ATH_BCBUF];
1876 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001877 "tsf %llx tsftu %x intval %u slot %u vif %p\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001878 (unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001879 } else /* only one interface */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001880 vif = ah->bslot[0];
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001881
1882 if (!vif)
1883 return;
1884
1885 avf = (void *)vif->drv_priv;
1886 bf = avf->bbuf;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001887
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001888 /*
1889 * Stop any current dma and put the new frame on the queue.
1890 * This should never fail since we check above that no frames
1891 * are still pending on the queue.
1892 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001893 if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
1894 ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001895 /* NB: hw still stops DMA, so proceed */
1896 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001897
Javier Cardonad82b5772010-12-07 13:35:55 -08001898 /* refresh the beacon for AP or MESH mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001899 if (ah->opmode == NL80211_IFTYPE_AP ||
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001900 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1901 err = ath5k_beacon_update(ah->hw, vif);
1902 if (err)
1903 return;
1904 }
1905
1906 if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
1907 ah->opmode == NL80211_IFTYPE_MONITOR)) {
1908 ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf->skb);
1909 return;
1910 }
Bob Copeland1071db82009-05-18 10:59:52 -04001911
Pavel Roskine0d687b2011-07-14 20:21:55 -04001912 trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
Bob Copeland0e472252011-01-24 23:32:55 -05001913
Pavel Roskine0d687b2011-07-14 20:21:55 -04001914 ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
1915 ath5k_hw_start_tx_dma(ah, ah->bhalq);
1916 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
1917 ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001918
Pavel Roskine0d687b2011-07-14 20:21:55 -04001919 skb = ieee80211_get_buffered_bc(ah->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001920 while (skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001921 ath5k_tx_queue(ah->hw, skb, ah->cabq);
Felix Fietkau4e868792011-07-12 09:02:05 +08001922
Pavel Roskine0d687b2011-07-14 20:21:55 -04001923 if (ah->cabq->txq_len >= ah->cabq->txq_max)
Felix Fietkau4e868792011-07-12 09:02:05 +08001924 break;
1925
Pavel Roskine0d687b2011-07-14 20:21:55 -04001926 skb = ieee80211_get_buffered_bc(ah->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001927 }
1928
Pavel Roskine0d687b2011-07-14 20:21:55 -04001929 ah->bsent++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001930}
1931
Bruno Randolf9804b982008-01-19 18:17:59 +09001932/**
1933 * ath5k_beacon_update_timers - update beacon timers
1934 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04001935 * @ah: struct ath5k_hw pointer we are operating on
Bruno Randolf9804b982008-01-19 18:17:59 +09001936 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
1937 * beacon timer update based on the current HW TSF.
1938 *
1939 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
1940 * of a received beacon or the current local hardware TSF and write it to the
1941 * beacon timer registers.
1942 *
1943 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001944 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09001945 * when we otherwise know we have to update the timers, but we keep it in this
1946 * function to have it all together in one place.
1947 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001948void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001949ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001950{
Bruno Randolf9804b982008-01-19 18:17:59 +09001951 u32 nexttbtt, intval, hw_tu, bc_tu;
1952 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001953
Pavel Roskine0d687b2011-07-14 20:21:55 -04001954 intval = ah->bintval & AR5K_BEACON_PERIOD;
1955 if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs > 1) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001956 intval /= ATH_BCBUF; /* staggered multi-bss beacons */
1957 if (intval < 15)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001958 ATH5K_WARN(ah, "intval %u is too low, min 15\n",
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001959 intval);
1960 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001961 if (WARN_ON(!intval))
1962 return;
1963
Bruno Randolf9804b982008-01-19 18:17:59 +09001964 /* beacon TSF converted to TU */
1965 bc_tu = TSF_TO_TU(bc_tsf);
1966
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001967 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09001968 hw_tsf = ath5k_hw_get_tsf64(ah);
1969 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001970
Pavel Roskin633d0062011-07-07 18:14:01 -04001971#define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
Bruno Randolf11f21df2010-09-27 12:22:26 +09001972 /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001973 * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
Bruno Randolf11f21df2010-09-27 12:22:26 +09001974 * configuration we need to make sure it is bigger than that. */
1975
Bruno Randolf9804b982008-01-19 18:17:59 +09001976 if (bc_tsf == -1) {
1977 /*
1978 * no beacons received, called internally.
1979 * just need to refresh timers based on HW TSF.
1980 */
1981 nexttbtt = roundup(hw_tu + FUDGE, intval);
1982 } else if (bc_tsf == 0) {
1983 /*
1984 * no beacon received, probably called by ath5k_reset_tsf().
1985 * reset TSF to start with 0.
1986 */
1987 nexttbtt = intval;
1988 intval |= AR5K_BEACON_RESET_TSF;
1989 } else if (bc_tsf > hw_tsf) {
1990 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001991 * beacon received, SW merge happened but HW TSF not yet updated.
Bruno Randolf9804b982008-01-19 18:17:59 +09001992 * not possible to reconfigure timers yet, but next time we
1993 * receive a beacon with the same BSSID, the hardware will
1994 * automatically update the TSF and then we need to reconfigure
1995 * the timers.
1996 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001997 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09001998 "need to wait for HW TSF sync\n");
1999 return;
2000 } else {
2001 /*
2002 * most important case for beacon synchronization between STA.
2003 *
2004 * beacon received and HW TSF has been already updated by HW.
2005 * update next TBTT based on the TSF of the beacon, but make
2006 * sure it is ahead of our local TSF timer.
2007 */
2008 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2009 }
2010#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002011
Pavel Roskine0d687b2011-07-14 20:21:55 -04002012 ah->nexttbtt = nexttbtt;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002013
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002014 intval |= AR5K_BEACON_ENA;
Nick Kossifidisc47faa32011-11-25 20:40:25 +02002015 ath5k_hw_init_beacon_timers(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002016
2017 /*
2018 * debugging output last in order to preserve the time critical aspect
2019 * of this function
2020 */
2021 if (bc_tsf == -1)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002022 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002023 "reconfigured timers based on HW TSF\n");
2024 else if (bc_tsf == 0)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002025 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002026 "reset HW TSF and timers\n");
2027 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002028 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002029 "updated timers based on beacon TSF\n");
2030
Pavel Roskine0d687b2011-07-14 20:21:55 -04002031 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002032 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2033 (unsigned long long) bc_tsf,
2034 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002035 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
Bruno Randolf9804b982008-01-19 18:17:59 +09002036 intval & AR5K_BEACON_PERIOD,
2037 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2038 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002039}
2040
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002041/**
2042 * ath5k_beacon_config - Configure the beacon queues and interrupts
2043 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002044 * @ah: struct ath5k_hw pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002045 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002046 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002047 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002048 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002049void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002050ath5k_beacon_config(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002051{
Bob Copelandb5f03952009-02-15 12:06:10 -05002052 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002053
Pavel Roskine0d687b2011-07-14 20:21:55 -04002054 spin_lock_irqsave(&ah->block, flags);
2055 ah->bmisscount = 0;
2056 ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002057
Pavel Roskine0d687b2011-07-14 20:21:55 -04002058 if (ah->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002059 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002060 * In IBSS mode we use a self-linked tx descriptor and let the
2061 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002062 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002063 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002064 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002065 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002066 ath5k_beaconq_config(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002067
Pavel Roskine0d687b2011-07-14 20:21:55 -04002068 ah->imask |= AR5K_INT_SWBA;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002069
Pavel Roskine0d687b2011-07-14 20:21:55 -04002070 if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002071 if (ath5k_hw_hasveol(ah))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002072 ath5k_beacon_send(ah);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002073 } else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002074 ath5k_beacon_update_timers(ah, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002075 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002076 ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002077 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002078
Pavel Roskine0d687b2011-07-14 20:21:55 -04002079 ath5k_hw_set_imr(ah, ah->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002080 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002081 spin_unlock_irqrestore(&ah->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002082}
2083
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002084static void ath5k_tasklet_beacon(unsigned long data)
2085{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002086 struct ath5k_hw *ah = (struct ath5k_hw *) data;
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002087
2088 /*
2089 * Software beacon alert--time to send a beacon.
2090 *
2091 * In IBSS mode we use this interrupt just to
2092 * keep track of the next TBTT (target beacon
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002093 * transmission time) in order to detect whether
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002094 * automatic TSF updates happened.
2095 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002096 if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002097 /* XXX: only if VEOL supported */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002098 u64 tsf = ath5k_hw_get_tsf64(ah);
2099 ah->nexttbtt += ah->bintval;
2100 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002101 "SWBA nexttbtt: %x hw_tu: %x "
2102 "TSF: %llx\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04002103 ah->nexttbtt,
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002104 TSF_TO_TU(tsf),
2105 (unsigned long long) tsf);
2106 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002107 spin_lock(&ah->block);
2108 ath5k_beacon_send(ah);
2109 spin_unlock(&ah->block);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002110 }
2111}
2112
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002113
2114/********************\
2115* Interrupt handling *
2116\********************/
2117
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002118static void
2119ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2120{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002121 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002122 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
2123 !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
2124
2125 /* Run ANI only when calibration is not active */
2126
Bruno Randolf2111ac02010-04-02 18:44:08 +09002127 ah->ah_cal_next_ani = jiffies +
2128 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002129 tasklet_schedule(&ah->ani_tasklet);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002130
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002131 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_short) &&
2132 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
2133 !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
2134
2135 /* Run calibration only when another calibration
2136 * is not running.
2137 *
2138 * Note: This is for both full/short calibration,
2139 * if it's time for a full one, ath5k_calibrate_work will deal
2140 * with it. */
2141
2142 ah->ah_cal_next_short = jiffies +
2143 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
2144 ieee80211_queue_work(ah->hw, &ah->calib_work);
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002145 }
2146 /* we could use SWI to generate enough interrupts to meet our
2147 * calibration interval requirements, if necessary:
2148 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2149}
2150
Felix Fietkauc266c712011-04-10 18:32:19 +02002151static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002152ath5k_schedule_rx(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02002153{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002154 ah->rx_pending = true;
2155 tasklet_schedule(&ah->rxtq);
Felix Fietkauc266c712011-04-10 18:32:19 +02002156}
2157
2158static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002159ath5k_schedule_tx(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02002160{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002161 ah->tx_pending = true;
2162 tasklet_schedule(&ah->txtq);
Felix Fietkauc266c712011-04-10 18:32:19 +02002163}
2164
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04002165static irqreturn_t
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002166ath5k_intr(int irq, void *dev_id)
2167{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002168 struct ath5k_hw *ah = dev_id;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002169 enum ath5k_int status;
2170 unsigned int counter = 1000;
2171
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002172
2173 /*
2174 * If hw is not ready (or detached) and we get an
2175 * interrupt, or if we have no interrupts pending
2176 * (that means it's not for us) skip it.
2177 *
2178 * NOTE: Group 0/1 PCI interface registers are not
2179 * supported on WiSOCs, so we can't check for pending
2180 * interrupts (ISR belongs to another register group
2181 * so we are ok).
2182 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002183 if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002184 ((ath5k_get_bus_type(ah) != ATH_AHB) &&
2185 !ath5k_hw_is_intr_pending(ah))))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002186 return IRQ_NONE;
2187
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002188 /** Main loop **/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002189 do {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002190 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2191
Pavel Roskine0d687b2011-07-14 20:21:55 -04002192 ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2193 status, ah->imask);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002194
2195 /*
2196 * Fatal hw error -> Log and reset
2197 *
2198 * Fatal errors are unrecoverable so we have to
2199 * reset the card. These errors include bus and
2200 * dma errors.
2201 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002202 if (unlikely(status & AR5K_INT_FATAL)) {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002203
Pavel Roskine0d687b2011-07-14 20:21:55 -04002204 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09002205 "fatal int, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002206 ieee80211_queue_work(ah->hw, &ah->reset_work);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002207
2208 /*
2209 * RX Overrun -> Count and reset if needed
2210 *
2211 * Receive buffers are full. Either the bus is busy or
2212 * the CPU is not fast enough to process all received
2213 * frames.
2214 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002215 } else if (unlikely(status & AR5K_INT_RXORN)) {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002216
Bruno Randolf87d77c42010-04-12 16:38:52 +09002217 /*
Bruno Randolf87d77c42010-04-12 16:38:52 +09002218 * Older chipsets need a reset to come out of this
2219 * condition, but we treat it as RX for newer chips.
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002220 * We don't know exactly which versions need a reset
Bruno Randolf87d77c42010-04-12 16:38:52 +09002221 * this guess is copied from the HAL.
2222 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002223 ah->stats.rxorn_intr++;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002224
Bruno Randolf8d67a032010-06-16 19:11:12 +09002225 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002226 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09002227 "rx overrun, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002228 ieee80211_queue_work(ah->hw, &ah->reset_work);
Pavel Roskind2c7f772011-07-07 18:14:07 -04002229 } else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002230 ath5k_schedule_rx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002231
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002232 } else {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002233
2234 /* Software Beacon Alert -> Schedule beacon tasklet */
Pavel Roskind2c7f772011-07-07 18:14:07 -04002235 if (status & AR5K_INT_SWBA)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002236 tasklet_hi_schedule(&ah->beacontq);
Pavel Roskind2c7f772011-07-07 18:14:07 -04002237
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002238 /*
2239 * No more RX descriptors -> Just count
2240 *
2241 * NB: the hardware should re-read the link when
2242 * RXE bit is written, but it doesn't work at
2243 * least on older hardware revs.
2244 */
2245 if (status & AR5K_INT_RXEOL)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002246 ah->stats.rxeol_intr++;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002247
2248
2249 /* TX Underrun -> Bump tx trigger level */
2250 if (status & AR5K_INT_TXURN)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002251 ath5k_hw_update_tx_triglevel(ah, true);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002252
2253 /* RX -> Schedule rx tasklet */
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002254 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002255 ath5k_schedule_rx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002256
2257 /* TX -> Schedule tx tasklet */
2258 if (status & (AR5K_INT_TXOK
2259 | AR5K_INT_TXDESC
2260 | AR5K_INT_TXERR
2261 | AR5K_INT_TXEOL))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002262 ath5k_schedule_tx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002263
2264 /* Missed beacon -> TODO
2265 if (status & AR5K_INT_BMISS)
2266 */
2267
2268 /* MIB event -> Update counters and notify ANI */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002269 if (status & AR5K_INT_MIB) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002270 ah->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002271 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002272 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002273 }
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002274
2275 /* GPIO -> Notify RFKill layer */
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002276 if (status & AR5K_INT_GPIO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002277 tasklet_schedule(&ah->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002278
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002279 }
Felix Fietkau4cebb342010-12-02 10:27:21 +01002280
2281 if (ath5k_get_bus_type(ah) == ATH_AHB)
2282 break;
2283
Bob Copeland2516baa2009-04-27 22:18:10 -04002284 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002285
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002286 /*
2287 * Until we handle rx/tx interrupts mask them on IMR
2288 *
2289 * NOTE: ah->(rx/tx)_pending are set when scheduling the tasklets
2290 * and unset after we 've handled the interrupts.
2291 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002292 if (ah->rx_pending || ah->tx_pending)
2293 ath5k_set_current_imask(ah);
Felix Fietkauc266c712011-04-10 18:32:19 +02002294
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002295 if (unlikely(!counter))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002296 ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002297
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002298 /* Fire up calibration poll */
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002299 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002300
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002301 return IRQ_HANDLED;
2302}
2303
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002304/*
2305 * Periodically recalibrate the PHY to account
2306 * for temperature/environment changes.
2307 */
2308static void
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002309ath5k_calibrate_work(struct work_struct *work)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002310{
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002311 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2312 calib_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002313
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002314 /* Should we run a full calibration ? */
2315 if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
2316
2317 ah->ah_cal_next_full = jiffies +
2318 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2319 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
2320
2321 ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE,
2322 "running full calibration\n");
2323
2324 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2325 /*
2326 * Rfgain is out of bounds, reset the chip
2327 * to load new gain values.
2328 */
2329 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2330 "got new rfgain, resetting\n");
2331 ieee80211_queue_work(ah->hw, &ah->reset_work);
2332 }
2333
2334 /* TODO: On full calibration we should stop TX here,
2335 * so that it doesn't interfere (mostly due to gain_f
2336 * calibration that messes with tx packets -see phy.c).
2337 *
2338 * NOTE: Stopping the queues from above is not enough
2339 * to stop TX but saves us from disconecting (at least
2340 * we don't lose packets). */
2341 ieee80211_stop_queues(ah->hw);
2342 } else
2343 ah->ah_cal_mask |= AR5K_CALIBRATION_SHORT;
2344
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002345
Pavel Roskine0d687b2011-07-14 20:21:55 -04002346 ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
2347 ieee80211_frequency_to_channel(ah->curchan->center_freq),
2348 ah->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002349
Pavel Roskine0d687b2011-07-14 20:21:55 -04002350 if (ath5k_hw_phy_calibrate(ah, ah->curchan))
2351 ATH5K_ERR(ah, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002352 ieee80211_frequency_to_channel(
Pavel Roskine0d687b2011-07-14 20:21:55 -04002353 ah->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002354
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002355 /* Clear calibration flags */
2356 if (ah->ah_cal_mask & AR5K_CALIBRATION_FULL) {
2357 ieee80211_wake_queues(ah->hw);
2358 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
2359 } else if (ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)
2360 ah->ah_cal_mask &= ~AR5K_CALIBRATION_SHORT;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002361}
2362
2363
Bruno Randolf2111ac02010-04-02 18:44:08 +09002364static void
2365ath5k_tasklet_ani(unsigned long data)
2366{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002367 struct ath5k_hw *ah = (void *)data;
Bruno Randolf2111ac02010-04-02 18:44:08 +09002368
2369 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2370 ath5k_ani_calibration(ah);
2371 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002372}
2373
2374
Bruno Randolf4edd7612010-09-17 11:36:56 +09002375static void
2376ath5k_tx_complete_poll_work(struct work_struct *work)
2377{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002378 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002379 tx_complete_work.work);
2380 struct ath5k_txq *txq;
2381 int i;
2382 bool needreset = false;
2383
Pavel Roskine0d687b2011-07-14 20:21:55 -04002384 mutex_lock(&ah->lock);
Bob Copeland599b13a2011-01-18 08:06:43 -05002385
Pavel Roskine0d687b2011-07-14 20:21:55 -04002386 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
2387 if (ah->txqs[i].setup) {
2388 txq = &ah->txqs[i];
Bruno Randolf4edd7612010-09-17 11:36:56 +09002389 spin_lock_bh(&txq->lock);
Bruno Randolf23413292010-09-17 11:37:07 +09002390 if (txq->txq_len > 1) {
Bruno Randolf4edd7612010-09-17 11:36:56 +09002391 if (txq->txq_poll_mark) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002392 ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002393 "TX queue stuck %d\n",
2394 txq->qnum);
2395 needreset = true;
Bruno Randolf923e5b32010-09-17 11:37:02 +09002396 txq->txq_stuck++;
Bruno Randolf4edd7612010-09-17 11:36:56 +09002397 spin_unlock_bh(&txq->lock);
2398 break;
2399 } else {
2400 txq->txq_poll_mark = true;
2401 }
2402 }
2403 spin_unlock_bh(&txq->lock);
2404 }
2405 }
2406
2407 if (needreset) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002408 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002409 "TX queues stuck, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002410 ath5k_reset(ah, NULL, true);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002411 }
2412
Pavel Roskine0d687b2011-07-14 20:21:55 -04002413 mutex_unlock(&ah->lock);
Bob Copeland599b13a2011-01-18 08:06:43 -05002414
Pavel Roskine0d687b2011-07-14 20:21:55 -04002415 ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002416 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2417}
2418
2419
Bob Copeland8a63fac2010-09-17 12:45:07 +09002420/*************************\
2421* Initialization routines *
2422\*************************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002423
Pavel Roskin25380d82011-07-07 18:13:42 -04002424int __devinit
Pavel Roskinbb1f3ad2011-07-26 22:27:05 -04002425ath5k_init_ah(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
Felix Fietkau132b1c32010-12-02 10:26:56 +01002426{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002427 struct ieee80211_hw *hw = ah->hw;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002428 struct ath_common *common;
2429 int ret;
2430 int csz;
2431
2432 /* Initialize driver private data */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002433 SET_IEEE80211_DEV(hw, ah->dev);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002434 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Nick Kossifidisb9e61f12010-12-03 06:12:39 +02002435 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2436 IEEE80211_HW_SIGNAL_DBM |
2437 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002438
2439 hw->wiphy->interface_modes =
2440 BIT(NL80211_IFTYPE_AP) |
2441 BIT(NL80211_IFTYPE_STATION) |
2442 BIT(NL80211_IFTYPE_ADHOC) |
2443 BIT(NL80211_IFTYPE_MESH_POINT);
2444
Bruno Randolf3de135d2010-12-16 11:30:33 +09002445 /* both antennas can be configured as RX or TX */
2446 hw->wiphy->available_antennas_tx = 0x3;
2447 hw->wiphy->available_antennas_rx = 0x3;
2448
Felix Fietkau132b1c32010-12-02 10:26:56 +01002449 hw->extra_tx_headroom = 2;
2450 hw->channel_change_time = 5000;
2451
2452 /*
2453 * Mark the device as detached to avoid processing
2454 * interrupts until setup is complete.
2455 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002456 __set_bit(ATH_STAT_INVALID, ah->status);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002457
Pavel Roskine0d687b2011-07-14 20:21:55 -04002458 ah->opmode = NL80211_IFTYPE_STATION;
2459 ah->bintval = 1000;
2460 mutex_init(&ah->lock);
2461 spin_lock_init(&ah->rxbuflock);
2462 spin_lock_init(&ah->txbuflock);
2463 spin_lock_init(&ah->block);
2464 spin_lock_init(&ah->irqlock);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002465
2466 /* Setup interrupt handler */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002467 ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002468 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002469 ATH5K_ERR(ah, "request_irq failed\n");
Felix Fietkau132b1c32010-12-02 10:26:56 +01002470 goto err;
2471 }
2472
Pavel Roskine0d687b2011-07-14 20:21:55 -04002473 common = ath5k_hw_common(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002474 common->ops = &ath5k_common_ops;
2475 common->bus_ops = bus_ops;
Pavel Roskine0d687b2011-07-14 20:21:55 -04002476 common->ah = ah;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002477 common->hw = hw;
Pavel Roskine0d687b2011-07-14 20:21:55 -04002478 common->priv = ah;
Felix Fietkau26d16d22011-07-12 09:02:01 +08002479 common->clockrate = 40;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002480
2481 /*
2482 * Cache line size is used to size and align various
2483 * structures used to communicate with the hardware.
2484 */
2485 ath5k_read_cachesize(common, &csz);
2486 common->cachelsz = csz << 2; /* convert to bytes */
2487
2488 spin_lock_init(&common->cc_lock);
2489
2490 /* Initialize device */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002491 ret = ath5k_hw_init(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002492 if (ret)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002493 goto err_irq;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002494
Nick Kossifidis86f62d92011-11-25 20:40:28 +02002495 /* Set up multi-rate retry capabilities */
2496 if (ah->ah_capabilities.cap_has_mrr_support) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002497 hw->max_rates = 4;
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09002498 hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
2499 AR5K_INIT_RETRY_LONG);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002500 }
2501
2502 hw->vif_data_size = sizeof(struct ath5k_vif);
2503
2504 /* Finish private driver data initialization */
2505 ret = ath5k_init(hw);
2506 if (ret)
2507 goto err_ah;
2508
Pavel Roskine0d687b2011-07-14 20:21:55 -04002509 ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
2510 ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
2511 ah->ah_mac_srev,
2512 ah->ah_phy_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002513
Pavel Roskine0d687b2011-07-14 20:21:55 -04002514 if (!ah->ah_single_chip) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002515 /* Single chip radio (!RF5111) */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002516 if (ah->ah_radio_5ghz_revision &&
2517 !ah->ah_radio_2ghz_revision) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002518 /* No 5GHz support -> report 2GHz radio */
2519 if (!test_bit(AR5K_MODE_11A,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002520 ah->ah_capabilities.cap_mode)) {
2521 ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002522 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002523 ah->ah_radio_5ghz_revision),
2524 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002525 /* No 2GHz support (5110 and some
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002526 * 5GHz only cards) -> report 5GHz radio */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002527 } else if (!test_bit(AR5K_MODE_11B,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002528 ah->ah_capabilities.cap_mode)) {
2529 ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002530 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002531 ah->ah_radio_5ghz_revision),
2532 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002533 /* Multiband radio */
2534 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002535 ATH5K_INFO(ah, "RF%s multiband radio found"
Felix Fietkau132b1c32010-12-02 10:26:56 +01002536 " (0x%x)\n",
2537 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002538 ah->ah_radio_5ghz_revision),
2539 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002540 }
2541 }
2542 /* Multi chip radio (RF5111 - RF2111) ->
2543 * report both 2GHz/5GHz radios */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002544 else if (ah->ah_radio_5ghz_revision &&
2545 ah->ah_radio_2ghz_revision) {
2546 ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002547 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002548 ah->ah_radio_5ghz_revision),
2549 ah->ah_radio_5ghz_revision);
2550 ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002551 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002552 ah->ah_radio_2ghz_revision),
2553 ah->ah_radio_2ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002554 }
2555 }
2556
Pavel Roskine0d687b2011-07-14 20:21:55 -04002557 ath5k_debug_init_device(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002558
2559 /* ready to process interrupts */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002560 __clear_bit(ATH_STAT_INVALID, ah->status);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002561
2562 return 0;
2563err_ah:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002564 ath5k_hw_deinit(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002565err_irq:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002566 free_irq(ah->irq, ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002567err:
2568 return ret;
2569}
2570
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002571static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002572ath5k_stop_locked(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002573{
Bob Copelandcec8db22009-07-04 12:59:51 -04002574
Pavel Roskine0d687b2011-07-14 20:21:55 -04002575 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
2576 test_bit(ATH_STAT_INVALID, ah->status));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002577
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002578 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002579 * Shutdown the hardware and driver:
2580 * stop output from above
2581 * disable interrupts
2582 * turn off timers
2583 * turn off the radio
2584 * clear transmit machinery
2585 * clear receive machinery
2586 * drain and release tx queues
2587 * reclaim beacon resources
2588 * power down hardware
2589 *
2590 * Note that some of this work is not possible if the
2591 * hardware is gone (invalid).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002592 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002593 ieee80211_stop_queues(ah->hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002594
Pavel Roskine0d687b2011-07-14 20:21:55 -04002595 if (!test_bit(ATH_STAT_INVALID, ah->status)) {
2596 ath5k_led_off(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002597 ath5k_hw_set_imr(ah, 0);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002598 synchronize_irq(ah->irq);
2599 ath5k_rx_stop(ah);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02002600 ath5k_hw_dma_stop(ah);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002601 ath5k_drain_tx_buffs(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002602 ath5k_hw_phy_disable(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002603 }
2604
Bob Copeland8a63fac2010-09-17 12:45:07 +09002605 return 0;
2606}
2607
Pavel Roskinfabba042011-07-21 13:36:28 -04002608int ath5k_start(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002609{
Pavel Roskinfabba042011-07-21 13:36:28 -04002610 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002611 struct ath_common *common = ath5k_hw_common(ah);
2612 int ret, i;
2613
Pavel Roskine0d687b2011-07-14 20:21:55 -04002614 mutex_lock(&ah->lock);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002615
Pavel Roskine0d687b2011-07-14 20:21:55 -04002616 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002617
2618 /*
2619 * Stop anything previously setup. This is safe
2620 * no matter this is the first time through or not.
2621 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002622 ath5k_stop_locked(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002623
2624 /*
2625 * The basic interface to setting the hardware in a good
2626 * state is ``reset''. On return the hardware is known to
2627 * be powered up and with interrupts disabled. This must
2628 * be followed by initialization of the appropriate bits
2629 * and then setup of the interrupt mask.
2630 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002631 ah->curchan = ah->hw->conf.channel;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002632 ah->imask = AR5K_INT_RXOK
2633 | AR5K_INT_RXERR
2634 | AR5K_INT_RXEOL
2635 | AR5K_INT_RXORN
2636 | AR5K_INT_TXDESC
2637 | AR5K_INT_TXEOL
2638 | AR5K_INT_FATAL
2639 | AR5K_INT_GLOBAL
2640 | AR5K_INT_MIB;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002641
Pavel Roskine0d687b2011-07-14 20:21:55 -04002642 ret = ath5k_reset(ah, NULL, false);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002643 if (ret)
2644 goto done;
2645
Nick Kossifidis84e1e732011-11-25 20:40:27 +02002646 if (!ath5k_modparam_no_hw_rfkill_switch)
2647 ath5k_rfkill_hw_start(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002648
2649 /*
2650 * Reset the key cache since some parts do not reset the
2651 * contents on initial power up or resume from suspend.
2652 */
2653 for (i = 0; i < common->keymax; i++)
2654 ath_hw_keyreset(common, (u16) i);
2655
Nick Kossifidis61cde032010-11-23 21:12:23 +02002656 /* Use higher rates for acks instead of base
2657 * rate */
2658 ah->ah_ack_bitrate_high = true;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002659
Pavel Roskine0d687b2011-07-14 20:21:55 -04002660 for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
2661 ah->bslot[i] = NULL;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002662
Bob Copeland8a63fac2010-09-17 12:45:07 +09002663 ret = 0;
2664done:
2665 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002666 mutex_unlock(&ah->lock);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002667
Pavel Roskine0d687b2011-07-14 20:21:55 -04002668 ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002669 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2670
Bob Copeland8a63fac2010-09-17 12:45:07 +09002671 return ret;
2672}
2673
Pavel Roskine0d687b2011-07-14 20:21:55 -04002674static void ath5k_stop_tasklets(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002675{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002676 ah->rx_pending = false;
2677 ah->tx_pending = false;
2678 tasklet_kill(&ah->rxtq);
2679 tasklet_kill(&ah->txtq);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002680 tasklet_kill(&ah->beacontq);
2681 tasklet_kill(&ah->ani_tasklet);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002682}
2683
2684/*
2685 * Stop the device, grabbing the top-level lock to protect
2686 * against concurrent entry through ath5k_init (which can happen
2687 * if another thread does a system call and the thread doing the
2688 * stop is preempted).
2689 */
Pavel Roskinfabba042011-07-21 13:36:28 -04002690void ath5k_stop(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002691{
Pavel Roskinfabba042011-07-21 13:36:28 -04002692 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002693 int ret;
2694
Pavel Roskine0d687b2011-07-14 20:21:55 -04002695 mutex_lock(&ah->lock);
2696 ret = ath5k_stop_locked(ah);
2697 if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09002698 /*
2699 * Don't set the card in full sleep mode!
2700 *
2701 * a) When the device is in this state it must be carefully
2702 * woken up or references to registers in the PCI clock
2703 * domain may freeze the bus (and system). This varies
2704 * by chip and is mostly an issue with newer parts
2705 * (madwifi sources mentioned srev >= 0x78) that go to
2706 * sleep more quickly.
2707 *
2708 * b) On older chips full sleep results a weird behaviour
2709 * during wakeup. I tested various cards with srev < 0x78
2710 * and they don't wake up after module reload, a second
2711 * module reload is needed to bring the card up again.
2712 *
2713 * Until we figure out what's going on don't enable
2714 * full chip reset on any chip (this is what Legacy HAL
2715 * and Sam's HAL do anyway). Instead Perform a full reset
2716 * on the device (same as initial state after attach) and
2717 * leave it idle (keep MAC/BB on warm reset) */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002718 ret = ath5k_hw_on_hold(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002719
Pavel Roskine0d687b2011-07-14 20:21:55 -04002720 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bob Copeland8a63fac2010-09-17 12:45:07 +09002721 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002722 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002723
Bob Copeland8a63fac2010-09-17 12:45:07 +09002724 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002725 mutex_unlock(&ah->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002726
Pavel Roskine0d687b2011-07-14 20:21:55 -04002727 ath5k_stop_tasklets(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002728
Pavel Roskine0d687b2011-07-14 20:21:55 -04002729 cancel_delayed_work_sync(&ah->tx_complete_work);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002730
Nick Kossifidis84e1e732011-11-25 20:40:27 +02002731 if (!ath5k_modparam_no_hw_rfkill_switch)
2732 ath5k_rfkill_hw_stop(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002733}
2734
Bob Copeland209d889b2009-05-07 08:09:08 -04002735/*
2736 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2737 * and change to the given channel.
Bob Copeland5faaff72010-07-13 11:32:40 -04002738 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002739 * This should be called with ah->lock.
Bob Copeland209d889b2009-05-07 08:09:08 -04002740 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002741static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002742ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002743 bool skip_pcu)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002744{
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002745 struct ath_common *common = ath5k_hw_common(ah);
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002746 int ret, ani_mode;
Nick Kossifidisa99168e2011-06-02 03:09:48 +03002747 bool fast;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002748
Pavel Roskine0d687b2011-07-14 20:21:55 -04002749 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002750
Bob Copeland450464d2010-07-13 11:32:41 -04002751 ath5k_hw_set_imr(ah, 0);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002752 synchronize_irq(ah->irq);
2753 ath5k_stop_tasklets(ah);
Bob Copeland450464d2010-07-13 11:32:41 -04002754
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002755 /* Save ani mode and disable ANI during
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002756 * reset. If we don't we might get false
2757 * PHY error interrupts. */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002758 ani_mode = ah->ani_state.ani_mode;
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002759 ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
2760
Nick Kossifidis19252ec2010-12-03 06:05:19 +02002761 /* We are going to empty hw queues
2762 * so we should also free any remaining
2763 * tx buffers */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002764 ath5k_drain_tx_buffs(ah);
Bruno Randolf930a7622011-01-19 18:21:13 +09002765 if (chan)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002766 ah->curchan = chan;
Nick Kossifidisa99168e2011-06-02 03:09:48 +03002767
2768 fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;
2769
Pavel Roskine0d687b2011-07-14 20:21:55 -04002770 ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002771 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002772 ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002773 goto err;
2774 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002775
Pavel Roskine0d687b2011-07-14 20:21:55 -04002776 ret = ath5k_rx_start(ah);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002777 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002778 ATH5K_ERR(ah, "can't start recv logic\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002779 goto err;
2780 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002781
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002782 ath5k_ani_init(ah, ani_mode);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002783
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002784 /*
2785 * Set calibration intervals
2786 *
2787 * Note: We don't need to run calibration imediately
2788 * since some initial calibration is done on reset
2789 * even for fast channel switching. Also on scanning
2790 * this will get set again and again and it won't get
2791 * executed unless we connect somewhere and spend some
2792 * time on the channel (that's what calibration needs
2793 * anyway to be accurate).
2794 */
2795 ah->ah_cal_next_full = jiffies +
2796 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2797 ah->ah_cal_next_ani = jiffies +
2798 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2799 ah->ah_cal_next_short = jiffies +
2800 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
2801
Bruno Randolf5dcc03f2010-12-02 19:12:31 +09002802 ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
Bruno Randolfafe86282010-05-19 10:31:10 +09002803
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002804 /* clear survey data and cycle counters */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002805 memset(&ah->survey, 0, sizeof(ah->survey));
Bob Copelandbb007552010-12-26 12:10:05 -05002806 spin_lock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002807 ath_hw_cycle_counters_update(common);
2808 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
2809 memset(&common->cc_ani, 0, sizeof(common->cc_ani));
Bob Copelandbb007552010-12-26 12:10:05 -05002810 spin_unlock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002811
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002812 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002813 * Change channels and update the h/w rate map if we're switching;
2814 * e.g. 11a to 11b/g.
2815 *
2816 * We may be doing a reset in response to an ioctl that changes the
2817 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002818 *
2819 * XXX needed?
2820 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002821/* ath5k_chan_change(ah, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002822
Pavel Roskine0d687b2011-07-14 20:21:55 -04002823 ath5k_beacon_config(ah);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002824 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002825
Pavel Roskine0d687b2011-07-14 20:21:55 -04002826 ieee80211_wake_queues(ah->hw);
Bruno Randolf397f3852010-05-19 10:30:49 +09002827
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002828 return 0;
2829err:
2830 return ret;
2831}
2832
Bob Copeland5faaff72010-07-13 11:32:40 -04002833static void ath5k_reset_work(struct work_struct *work)
2834{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002835 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
Bob Copeland5faaff72010-07-13 11:32:40 -04002836 reset_work);
2837
Pavel Roskine0d687b2011-07-14 20:21:55 -04002838 mutex_lock(&ah->lock);
2839 ath5k_reset(ah, NULL, true);
2840 mutex_unlock(&ah->lock);
Bob Copeland5faaff72010-07-13 11:32:40 -04002841}
2842
Pavel Roskin25380d82011-07-07 18:13:42 -04002843static int __devinit
Felix Fietkau132b1c32010-12-02 10:26:56 +01002844ath5k_init(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002845{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002846
Pavel Roskine0d687b2011-07-14 20:21:55 -04002847 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002848 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bruno Randolf925e0b02010-09-17 11:36:35 +09002849 struct ath5k_txq *txq;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002850 u8 mac[ETH_ALEN] = {};
2851 int ret;
2852
Bob Copeland8a63fac2010-09-17 12:45:07 +09002853
2854 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002855 * Collect the channel list. The 802.11 layer
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002856 * is responsible for filtering this list based
Bob Copeland8a63fac2010-09-17 12:45:07 +09002857 * on settings like the phy mode and regulatory
2858 * domain restrictions.
2859 */
2860 ret = ath5k_setup_bands(hw);
2861 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002862 ATH5K_ERR(ah, "can't get channels\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002863 goto err;
2864 }
2865
Bob Copeland8a63fac2010-09-17 12:45:07 +09002866 /*
2867 * Allocate tx+rx descriptors and populate the lists.
2868 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002869 ret = ath5k_desc_alloc(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002870 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002871 ATH5K_ERR(ah, "can't allocate descriptors\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002872 goto err;
2873 }
2874
2875 /*
2876 * Allocate hardware transmit queues: one queue for
2877 * beacon frames and one data queue for each QoS
2878 * priority. Note that hw functions handle resetting
2879 * these queues at the needed time.
2880 */
2881 ret = ath5k_beaconq_setup(ah);
2882 if (ret < 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002883 ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002884 goto err_desc;
2885 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002886 ah->bhalq = ret;
2887 ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
2888 if (IS_ERR(ah->cabq)) {
2889 ATH5K_ERR(ah, "can't setup cab queue\n");
2890 ret = PTR_ERR(ah->cabq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002891 goto err_bhal;
2892 }
2893
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002894 /* 5211 and 5212 usually support 10 queues but we better rely on the
2895 * capability information */
2896 if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
2897 /* This order matches mac80211's queue priority, so we can
2898 * directly use the mac80211 queue number without any mapping */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002899 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002900 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002901 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002902 ret = PTR_ERR(txq);
2903 goto err_queues;
2904 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002905 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002906 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002907 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002908 ret = PTR_ERR(txq);
2909 goto err_queues;
2910 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002911 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002912 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002913 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002914 ret = PTR_ERR(txq);
2915 goto err_queues;
2916 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002917 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002918 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002919 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002920 ret = PTR_ERR(txq);
2921 goto err_queues;
2922 }
2923 hw->queues = 4;
2924 } else {
2925 /* older hardware (5210) can only support one data queue */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002926 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002927 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002928 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002929 ret = PTR_ERR(txq);
2930 goto err_queues;
2931 }
2932 hw->queues = 1;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002933 }
2934
Pavel Roskine0d687b2011-07-14 20:21:55 -04002935 tasklet_init(&ah->rxtq, ath5k_tasklet_rx, (unsigned long)ah);
2936 tasklet_init(&ah->txtq, ath5k_tasklet_tx, (unsigned long)ah);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002937 tasklet_init(&ah->beacontq, ath5k_tasklet_beacon, (unsigned long)ah);
2938 tasklet_init(&ah->ani_tasklet, ath5k_tasklet_ani, (unsigned long)ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002939
Pavel Roskine0d687b2011-07-14 20:21:55 -04002940 INIT_WORK(&ah->reset_work, ath5k_reset_work);
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002941 INIT_WORK(&ah->calib_work, ath5k_calibrate_work);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002942 INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002943
Felix Fietkaufa9bfd62011-04-13 21:56:44 +02002944 ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002945 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002946 ATH5K_ERR(ah, "unable to read address from EEPROM\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002947 goto err_queues;
2948 }
2949
2950 SET_IEEE80211_PERM_ADDR(hw, mac);
2951 /* All MAC address bits matter for ACKs */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002952 ath5k_update_bssid_mask_and_opmode(ah, NULL);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002953
2954 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
2955 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
2956 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002957 ATH5K_ERR(ah, "can't initialize regulatory system\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002958 goto err_queues;
2959 }
2960
2961 ret = ieee80211_register_hw(hw);
2962 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002963 ATH5K_ERR(ah, "can't register ieee80211 hw\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002964 goto err_queues;
2965 }
2966
2967 if (!ath_is_world_regd(regulatory))
2968 regulatory_hint(hw->wiphy, regulatory->alpha2);
2969
Pavel Roskine0d687b2011-07-14 20:21:55 -04002970 ath5k_init_leds(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002971
Pavel Roskine0d687b2011-07-14 20:21:55 -04002972 ath5k_sysfs_register(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002973
2974 return 0;
2975err_queues:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002976 ath5k_txq_release(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002977err_bhal:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002978 ath5k_hw_release_tx_queue(ah, ah->bhalq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002979err_desc:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002980 ath5k_desc_free(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002981err:
2982 return ret;
2983}
2984
Felix Fietkau132b1c32010-12-02 10:26:56 +01002985void
Pavel Roskinbb1f3ad2011-07-26 22:27:05 -04002986ath5k_deinit_ah(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002987{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002988 struct ieee80211_hw *hw = ah->hw;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002989
2990 /*
2991 * NB: the order of these is important:
2992 * o call the 802.11 layer before detaching ath5k_hw to
2993 * ensure callbacks into the driver to delete global
2994 * key cache entries can be handled
2995 * o reclaim the tx queue data structures after calling
2996 * the 802.11 layer as we'll get called back to reclaim
2997 * node state and potentially want to use them
2998 * o to cleanup the tx queues the hal is called, so detach
2999 * it last
3000 * XXX: ??? detach ath5k_hw ???
3001 * Other than that, it's straightforward...
3002 */
3003 ieee80211_unregister_hw(hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003004 ath5k_desc_free(ah);
3005 ath5k_txq_release(ah);
3006 ath5k_hw_release_tx_queue(ah, ah->bhalq);
3007 ath5k_unregister_leds(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003008
Pavel Roskine0d687b2011-07-14 20:21:55 -04003009 ath5k_sysfs_unregister(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003010 /*
3011 * NB: can't reclaim these until after ieee80211_ifdetach
3012 * returns because we'll get called back to reclaim node
3013 * state and potentially want to use them.
3014 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04003015 ath5k_hw_deinit(ah);
3016 free_irq(ah->irq, ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003017}
3018
Bruno Randolfcd2c5482010-12-22 19:20:32 +09003019bool
Pavel Roskine0d687b2011-07-14 20:21:55 -04003020ath5k_any_vif_assoc(struct ath5k_hw *ah)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003021{
Ben Greeare4b0b322011-03-03 14:39:05 -08003022 struct ath5k_vif_iter_data iter_data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003023 iter_data.hw_macaddr = NULL;
3024 iter_data.any_assoc = false;
3025 iter_data.need_set_hw_addr = false;
3026 iter_data.found_active = true;
3027
Pavel Roskine0d687b2011-07-14 20:21:55 -04003028 ieee80211_iterate_active_interfaces_atomic(ah->hw, ath5k_vif_iter,
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003029 &iter_data);
3030 return iter_data.any_assoc;
3031}
3032
Bruno Randolfcd2c5482010-12-22 19:20:32 +09003033void
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04003034ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
Martin Xu02969b32008-11-24 10:49:27 +08003035{
Pavel Roskine0d687b2011-07-14 20:21:55 -04003036 struct ath5k_hw *ah = hw->priv;
Martin Xu02969b32008-11-24 10:49:27 +08003037 u32 rfilt;
3038 rfilt = ath5k_hw_get_rx_filter(ah);
3039 if (enable)
3040 rfilt |= AR5K_RX_FILTER_BEACON;
3041 else
3042 rfilt &= ~AR5K_RX_FILTER_BEACON;
3043 ath5k_hw_set_rx_filter(ah, rfilt);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003044 ah->filter_flags = rfilt;
Martin Xu02969b32008-11-24 10:49:27 +08003045}