blob: 9eb9ccdd8c8d67d4d99a59eb61f59be7369a9452 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
Chris Wilsonea746f32016-09-09 14:11:49 +0100389 I915_WAIT_INTERRUPTIBLE,
390 NULL, rps);
Chris Wilsonb8f90962016-08-05 10:14:07 +0100391 if (ret)
392 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100393 }
394
Chris Wilsonb8f90962016-08-05 10:14:07 +0100395 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100396}
397
398static struct intel_rps_client *to_rps_client(struct drm_file *file)
399{
400 struct drm_i915_file_private *fpriv = file->driver_priv;
401
402 return &fpriv->rps;
403}
404
Chris Wilson00731152014-05-21 12:42:56 +0100405int
406i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
407 int align)
408{
409 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800410 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100411
412 if (obj->phys_handle) {
413 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
414 return -EBUSY;
415
416 return 0;
417 }
418
419 if (obj->madv != I915_MADV_WILLNEED)
420 return -EFAULT;
421
422 if (obj->base.filp == NULL)
423 return -EINVAL;
424
Chris Wilson4717ca92016-08-04 07:52:28 +0100425 ret = i915_gem_object_unbind(obj);
426 if (ret)
427 return ret;
428
429 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800430 if (ret)
431 return ret;
432
Chris Wilson00731152014-05-21 12:42:56 +0100433 /* create a new object */
434 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
435 if (!phys)
436 return -ENOMEM;
437
Chris Wilson00731152014-05-21 12:42:56 +0100438 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800439 obj->ops = &i915_gem_phys_ops;
440
441 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100442}
443
444static int
445i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
446 struct drm_i915_gem_pwrite *args,
447 struct drm_file *file_priv)
448{
449 struct drm_device *dev = obj->base.dev;
450 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300451 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200452 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800453
454 /* We manually control the domain here and pretend that it
455 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
456 */
457 ret = i915_gem_object_wait_rendering(obj, false);
458 if (ret)
459 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100460
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700461 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100462 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
463 unsigned long unwritten;
464
465 /* The physical object once assigned is fixed for the lifetime
466 * of the obj, so we can safely drop the lock and continue
467 * to access vaddr.
468 */
469 mutex_unlock(&dev->struct_mutex);
470 unwritten = copy_from_user(vaddr, user_data, args->size);
471 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200472 if (unwritten) {
473 ret = -EFAULT;
474 goto out;
475 }
Chris Wilson00731152014-05-21 12:42:56 +0100476 }
477
Chris Wilson6a2c4232014-11-04 04:51:40 -0800478 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100479 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200480
481out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700482 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200483 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100484}
485
Chris Wilson42dcedd2012-11-15 11:32:30 +0000486void *i915_gem_object_alloc(struct drm_device *dev)
487{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100488 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100489 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000490}
491
492void i915_gem_object_free(struct drm_i915_gem_object *obj)
493{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100494 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100495 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000496}
497
Dave Airlieff72145b2011-02-07 12:16:14 +1000498static int
499i915_gem_create(struct drm_file *file,
500 struct drm_device *dev,
501 uint64_t size,
502 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700503{
Chris Wilson05394f32010-11-08 19:18:58 +0000504 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300505 int ret;
506 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700507
Dave Airlieff72145b2011-02-07 12:16:14 +1000508 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200509 if (size == 0)
510 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700511
512 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100513 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100514 if (IS_ERR(obj))
515 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700516
Chris Wilson05394f32010-11-08 19:18:58 +0000517 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100518 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100519 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200520 if (ret)
521 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100522
Dave Airlieff72145b2011-02-07 12:16:14 +1000523 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700524 return 0;
525}
526
Dave Airlieff72145b2011-02-07 12:16:14 +1000527int
528i915_gem_dumb_create(struct drm_file *file,
529 struct drm_device *dev,
530 struct drm_mode_create_dumb *args)
531{
532 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300533 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000534 args->size = args->pitch * args->height;
535 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000536 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000537}
538
Dave Airlieff72145b2011-02-07 12:16:14 +1000539/**
540 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100541 * @dev: drm device pointer
542 * @data: ioctl data blob
543 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000544 */
545int
546i915_gem_create_ioctl(struct drm_device *dev, void *data,
547 struct drm_file *file)
548{
549 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200550
Dave Airlieff72145b2011-02-07 12:16:14 +1000551 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000552 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000553}
554
Daniel Vetter8c599672011-12-14 13:57:31 +0100555static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100556__copy_to_user_swizzled(char __user *cpu_vaddr,
557 const char *gpu_vaddr, int gpu_offset,
558 int length)
559{
560 int ret, cpu_offset = 0;
561
562 while (length > 0) {
563 int cacheline_end = ALIGN(gpu_offset + 1, 64);
564 int this_length = min(cacheline_end - gpu_offset, length);
565 int swizzled_gpu_offset = gpu_offset ^ 64;
566
567 ret = __copy_to_user(cpu_vaddr + cpu_offset,
568 gpu_vaddr + swizzled_gpu_offset,
569 this_length);
570 if (ret)
571 return ret + length;
572
573 cpu_offset += this_length;
574 gpu_offset += this_length;
575 length -= this_length;
576 }
577
578 return 0;
579}
580
581static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
583 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100584 int length)
585{
586 int ret, cpu_offset = 0;
587
588 while (length > 0) {
589 int cacheline_end = ALIGN(gpu_offset + 1, 64);
590 int this_length = min(cacheline_end - gpu_offset, length);
591 int swizzled_gpu_offset = gpu_offset ^ 64;
592
593 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
594 cpu_vaddr + cpu_offset,
595 this_length);
596 if (ret)
597 return ret + length;
598
599 cpu_offset += this_length;
600 gpu_offset += this_length;
601 length -= this_length;
602 }
603
604 return 0;
605}
606
Brad Volkin4c914c02014-02-18 10:15:45 -0800607/*
608 * Pins the specified object's pages and synchronizes the object with
609 * GPU accesses. Sets needs_clflush to non-zero if the caller should
610 * flush the object from the CPU cache.
611 */
612int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100613 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800614{
615 int ret;
616
617 *needs_clflush = 0;
618
Chris Wilson43394c72016-08-18 17:16:47 +0100619 if (!i915_gem_object_has_struct_page(obj))
620 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800621
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100622 ret = i915_gem_object_wait_rendering(obj, true);
623 if (ret)
624 return ret;
625
Chris Wilson97649512016-08-18 17:16:50 +0100626 ret = i915_gem_object_get_pages(obj);
627 if (ret)
628 return ret;
629
630 i915_gem_object_pin_pages(obj);
631
Chris Wilsona314d5c2016-08-18 17:16:48 +0100632 i915_gem_object_flush_gtt_write_domain(obj);
633
Chris Wilson43394c72016-08-18 17:16:47 +0100634 /* If we're not in the cpu read domain, set ourself into the gtt
635 * read domain and manually flush cachelines (if required). This
636 * optimizes for the case when the gpu will dirty the data
637 * anyway again before the next pread happens.
638 */
639 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800640 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
641 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800642
Chris Wilson43394c72016-08-18 17:16:47 +0100643 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
644 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100645 if (ret)
646 goto err_unpin;
647
Chris Wilson43394c72016-08-18 17:16:47 +0100648 *needs_clflush = 0;
649 }
650
Chris Wilson97649512016-08-18 17:16:50 +0100651 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100652 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100653
654err_unpin:
655 i915_gem_object_unpin_pages(obj);
656 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100657}
658
659int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
660 unsigned int *needs_clflush)
661{
662 int ret;
663
664 *needs_clflush = 0;
665 if (!i915_gem_object_has_struct_page(obj))
666 return -ENODEV;
667
668 ret = i915_gem_object_wait_rendering(obj, false);
669 if (ret)
670 return ret;
671
Chris Wilson97649512016-08-18 17:16:50 +0100672 ret = i915_gem_object_get_pages(obj);
673 if (ret)
674 return ret;
675
676 i915_gem_object_pin_pages(obj);
677
Chris Wilsona314d5c2016-08-18 17:16:48 +0100678 i915_gem_object_flush_gtt_write_domain(obj);
679
Chris Wilson43394c72016-08-18 17:16:47 +0100680 /* If we're not in the cpu write domain, set ourself into the
681 * gtt write domain and manually flush cachelines (as required).
682 * This optimizes for the case when the gpu will use the data
683 * right away and we therefore have to clflush anyway.
684 */
685 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
686 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
687
688 /* Same trick applies to invalidate partially written cachelines read
689 * before writing.
690 */
691 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
692 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
693 obj->cache_level);
694
Chris Wilson43394c72016-08-18 17:16:47 +0100695 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
696 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100697 if (ret)
698 goto err_unpin;
699
Chris Wilson43394c72016-08-18 17:16:47 +0100700 *needs_clflush = 0;
701 }
702
703 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
704 obj->cache_dirty = true;
705
706 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
707 obj->dirty = 1;
Chris Wilson97649512016-08-18 17:16:50 +0100708 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100709 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100710
711err_unpin:
712 i915_gem_object_unpin_pages(obj);
713 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800714}
715
Daniel Vetterd174bd62012-03-25 19:47:40 +0200716/* Per-page copy function for the shmem pread fastpath.
717 * Flushes invalid cachelines before reading the target if
718 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700719static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
721 char __user *user_data,
722 bool page_do_bit17_swizzling, bool needs_clflush)
723{
724 char *vaddr;
725 int ret;
726
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200727 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200728 return -EINVAL;
729
730 vaddr = kmap_atomic(page);
731 if (needs_clflush)
732 drm_clflush_virt_range(vaddr + shmem_page_offset,
733 page_length);
734 ret = __copy_to_user_inatomic(user_data,
735 vaddr + shmem_page_offset,
736 page_length);
737 kunmap_atomic(vaddr);
738
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100739 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200740}
741
Daniel Vetter23c18c72012-03-25 19:47:42 +0200742static void
743shmem_clflush_swizzled_range(char *addr, unsigned long length,
744 bool swizzled)
745{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200746 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200747 unsigned long start = (unsigned long) addr;
748 unsigned long end = (unsigned long) addr + length;
749
750 /* For swizzling simply ensure that we always flush both
751 * channels. Lame, but simple and it works. Swizzled
752 * pwrite/pread is far from a hotpath - current userspace
753 * doesn't use it at all. */
754 start = round_down(start, 128);
755 end = round_up(end, 128);
756
757 drm_clflush_virt_range((void *)start, end - start);
758 } else {
759 drm_clflush_virt_range(addr, length);
760 }
761
762}
763
Daniel Vetterd174bd62012-03-25 19:47:40 +0200764/* Only difference to the fast-path function is that this can handle bit17
765 * and uses non-atomic copy and kmap functions. */
766static int
767shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
768 char __user *user_data,
769 bool page_do_bit17_swizzling, bool needs_clflush)
770{
771 char *vaddr;
772 int ret;
773
774 vaddr = kmap(page);
775 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200776 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
777 page_length,
778 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200779
780 if (page_do_bit17_swizzling)
781 ret = __copy_to_user_swizzled(user_data,
782 vaddr, shmem_page_offset,
783 page_length);
784 else
785 ret = __copy_to_user(user_data,
786 vaddr + shmem_page_offset,
787 page_length);
788 kunmap(page);
789
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100790 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200791}
792
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530793static inline unsigned long
794slow_user_access(struct io_mapping *mapping,
795 uint64_t page_base, int page_offset,
796 char __user *user_data,
797 unsigned long length, bool pwrite)
798{
799 void __iomem *ioaddr;
800 void *vaddr;
801 uint64_t unwritten;
802
803 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
804 /* We can use the cpu mem copy function because this is X86. */
805 vaddr = (void __force *)ioaddr + page_offset;
806 if (pwrite)
807 unwritten = __copy_from_user(vaddr, user_data, length);
808 else
809 unwritten = __copy_to_user(user_data, vaddr, length);
810
811 io_mapping_unmap(ioaddr);
812 return unwritten;
813}
814
815static int
816i915_gem_gtt_pread(struct drm_device *dev,
817 struct drm_i915_gem_object *obj, uint64_t size,
818 uint64_t data_offset, uint64_t data_ptr)
819{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100820 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530821 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson058d88c2016-08-15 10:49:06 +0100822 struct i915_vma *vma;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530823 struct drm_mm_node node;
824 char __user *user_data;
825 uint64_t remain;
826 uint64_t offset;
827 int ret;
828
Chris Wilson058d88c2016-08-15 10:49:06 +0100829 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Chris Wilson18034582016-08-18 17:16:45 +0100830 if (!IS_ERR(vma)) {
831 node.start = i915_ggtt_offset(vma);
832 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +0100833 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +0100834 if (ret) {
835 i915_vma_unpin(vma);
836 vma = ERR_PTR(ret);
837 }
838 }
Chris Wilson058d88c2016-08-15 10:49:06 +0100839 if (IS_ERR(vma)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530840 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
841 if (ret)
842 goto out;
843
844 ret = i915_gem_object_get_pages(obj);
845 if (ret) {
846 remove_mappable_node(&node);
847 goto out;
848 }
849
850 i915_gem_object_pin_pages(obj);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530851 }
852
853 ret = i915_gem_object_set_to_gtt_domain(obj, false);
854 if (ret)
855 goto out_unpin;
856
857 user_data = u64_to_user_ptr(data_ptr);
858 remain = size;
859 offset = data_offset;
860
861 mutex_unlock(&dev->struct_mutex);
862 if (likely(!i915.prefault_disable)) {
863 ret = fault_in_multipages_writeable(user_data, remain);
864 if (ret) {
865 mutex_lock(&dev->struct_mutex);
866 goto out_unpin;
867 }
868 }
869
870 while (remain > 0) {
871 /* Operation in this page
872 *
873 * page_base = page offset within aperture
874 * page_offset = offset within page
875 * page_length = bytes to copy for this page
876 */
877 u32 page_base = node.start;
878 unsigned page_offset = offset_in_page(offset);
879 unsigned page_length = PAGE_SIZE - page_offset;
880 page_length = remain < page_length ? remain : page_length;
881 if (node.allocated) {
882 wmb();
883 ggtt->base.insert_page(&ggtt->base,
884 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
885 node.start,
886 I915_CACHE_NONE, 0);
887 wmb();
888 } else {
889 page_base += offset & PAGE_MASK;
890 }
891 /* This is a slow read/write as it tries to read from
892 * and write to user memory which may result into page
893 * faults, and so we cannot perform this under struct_mutex.
894 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100895 if (slow_user_access(&ggtt->mappable, page_base,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530896 page_offset, user_data,
897 page_length, false)) {
898 ret = -EFAULT;
899 break;
900 }
901
902 remain -= page_length;
903 user_data += page_length;
904 offset += page_length;
905 }
906
907 mutex_lock(&dev->struct_mutex);
908 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
909 /* The user has modified the object whilst we tried
910 * reading from it, and we now have no idea what domain
911 * the pages should be in. As we have just been touching
912 * them directly, flush everything back to the GTT
913 * domain.
914 */
915 ret = i915_gem_object_set_to_gtt_domain(obj, false);
916 }
917
918out_unpin:
919 if (node.allocated) {
920 wmb();
921 ggtt->base.clear_range(&ggtt->base,
922 node.start, node.size,
923 true);
924 i915_gem_object_unpin_pages(obj);
925 remove_mappable_node(&node);
926 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100927 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530928 }
929out:
930 return ret;
931}
932
Eric Anholteb014592009-03-10 11:44:52 -0700933static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200934i915_gem_shmem_pread(struct drm_device *dev,
935 struct drm_i915_gem_object *obj,
936 struct drm_i915_gem_pread *args,
937 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700938{
Daniel Vetter8461d222011-12-14 13:57:32 +0100939 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700940 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100941 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100942 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100943 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200944 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200945 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200946 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700947
Brad Volkin4c914c02014-02-18 10:15:45 -0800948 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100949 if (ret)
950 return ret;
951
Chris Wilson43394c72016-08-18 17:16:47 +0100952 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
953 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700954 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +0100955 remain = args->size;
Daniel Vetter8461d222011-12-14 13:57:32 +0100956
Imre Deak67d5a502013-02-18 19:28:02 +0200957 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
958 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200959 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100960
961 if (remain <= 0)
962 break;
963
Eric Anholteb014592009-03-10 11:44:52 -0700964 /* Operation in this page
965 *
Eric Anholteb014592009-03-10 11:44:52 -0700966 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700967 * page_length = bytes to copy for this page
968 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100969 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700970 page_length = remain;
971 if ((shmem_page_offset + page_length) > PAGE_SIZE)
972 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700973
Daniel Vetter8461d222011-12-14 13:57:32 +0100974 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
975 (page_to_phys(page) & (1 << 17)) != 0;
976
Daniel Vetterd174bd62012-03-25 19:47:40 +0200977 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
978 user_data, page_do_bit17_swizzling,
979 needs_clflush);
980 if (ret == 0)
981 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700982
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200983 mutex_unlock(&dev->struct_mutex);
984
Jani Nikulad330a952014-01-21 11:24:25 +0200985 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200986 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200987 /* Userspace is tricking us, but we've already clobbered
988 * its pages with the prefault and promised to write the
989 * data up to the first fault. Hence ignore any errors
990 * and just continue. */
991 (void)ret;
992 prefaulted = 1;
993 }
994
Daniel Vetterd174bd62012-03-25 19:47:40 +0200995 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
996 user_data, page_do_bit17_swizzling,
997 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700998
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200999 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001000
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001001 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +01001002 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +01001003
Chris Wilson17793c92014-03-07 08:30:36 +00001004next_page:
Eric Anholteb014592009-03-10 11:44:52 -07001005 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +01001006 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -07001007 offset += page_length;
1008 }
1009
Chris Wilson4f27b752010-10-14 15:26:45 +01001010out:
Chris Wilson43394c72016-08-18 17:16:47 +01001011 i915_gem_obj_finish_shmem_access(obj);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001012
Eric Anholteb014592009-03-10 11:44:52 -07001013 return ret;
1014}
1015
Eric Anholt673a3942008-07-30 12:06:12 -07001016/**
1017 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001018 * @dev: drm device pointer
1019 * @data: ioctl data blob
1020 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001021 *
1022 * On error, the contents of *data are undefined.
1023 */
1024int
1025i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001026 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001027{
1028 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001029 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +01001030 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001031
Chris Wilson51311d02010-11-17 09:10:42 +00001032 if (args->size == 0)
1033 return 0;
1034
1035 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001036 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001037 args->size))
1038 return -EFAULT;
1039
Chris Wilson03ac0642016-07-20 13:31:51 +01001040 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001041 if (!obj)
1042 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001043
Chris Wilson7dcd2492010-09-26 20:21:44 +01001044 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001045 if (args->offset > obj->base.size ||
1046 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001047 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001048 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001049 }
1050
Chris Wilsondb53a302011-02-03 11:57:46 +00001051 trace_i915_gem_object_pread(obj, args->offset, args->size);
1052
Chris Wilson258a5ed2016-08-05 10:14:16 +01001053 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
1054 if (ret)
1055 goto err;
1056
1057 ret = i915_mutex_lock_interruptible(dev);
1058 if (ret)
1059 goto err;
1060
Daniel Vetterdbf7bff2012-03-25 19:47:29 +02001061 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -07001062
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301063 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001064 if (ret == -EFAULT || ret == -ENODEV) {
1065 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301066 ret = i915_gem_gtt_pread(dev, obj, args->size,
1067 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001068 intel_runtime_pm_put(to_i915(dev));
1069 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301070
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001071 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001072 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001073
1074 return ret;
1075
1076err:
1077 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001078 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001079}
1080
Keith Packard0839ccb2008-10-30 19:38:48 -07001081/* This is the fast write path which cannot handle
1082 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001083 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001084
Keith Packard0839ccb2008-10-30 19:38:48 -07001085static inline int
1086fast_user_write(struct io_mapping *mapping,
1087 loff_t page_base, int page_offset,
1088 char __user *user_data,
1089 int length)
1090{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001091 void __iomem *vaddr_atomic;
1092 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001093 unsigned long unwritten;
1094
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001095 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001096 /* We can use the cpu mem copy function because this is X86. */
1097 vaddr = (void __force*)vaddr_atomic + page_offset;
1098 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001099 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001100 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001101 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001102}
1103
Eric Anholt3de09aa2009-03-09 09:42:23 -07001104/**
1105 * This is the fast pwrite path, where we copy the data directly from the
1106 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001107 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001108 * @obj: i915 gem object
1109 * @args: pwrite arguments structure
1110 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001111 */
Eric Anholt673a3942008-07-30 12:06:12 -07001112static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301113i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001114 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001115 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001116 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001117{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301118 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301119 struct drm_device *dev = obj->base.dev;
Chris Wilson058d88c2016-08-15 10:49:06 +01001120 struct i915_vma *vma;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301121 struct drm_mm_node node;
1122 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001123 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301124 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301125 bool hit_slow_path = false;
1126
Chris Wilson3e510a82016-08-05 10:14:23 +01001127 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301128 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001129
Chris Wilson058d88c2016-08-15 10:49:06 +01001130 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001131 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001132 if (!IS_ERR(vma)) {
1133 node.start = i915_ggtt_offset(vma);
1134 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001135 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001136 if (ret) {
1137 i915_vma_unpin(vma);
1138 vma = ERR_PTR(ret);
1139 }
1140 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001141 if (IS_ERR(vma)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301142 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1143 if (ret)
1144 goto out;
1145
1146 ret = i915_gem_object_get_pages(obj);
1147 if (ret) {
1148 remove_mappable_node(&node);
1149 goto out;
1150 }
1151
1152 i915_gem_object_pin_pages(obj);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301153 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001154
1155 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1156 if (ret)
1157 goto out_unpin;
1158
Chris Wilsonb19482d2016-08-18 17:16:43 +01001159 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301160 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001161
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301162 user_data = u64_to_user_ptr(args->data_ptr);
1163 offset = args->offset;
1164 remain = args->size;
1165 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001166 /* Operation in this page
1167 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001168 * page_base = page offset within aperture
1169 * page_offset = offset within page
1170 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001171 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301172 u32 page_base = node.start;
1173 unsigned page_offset = offset_in_page(offset);
1174 unsigned page_length = PAGE_SIZE - page_offset;
1175 page_length = remain < page_length ? remain : page_length;
1176 if (node.allocated) {
1177 wmb(); /* flush the write before we modify the GGTT */
1178 ggtt->base.insert_page(&ggtt->base,
1179 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1180 node.start, I915_CACHE_NONE, 0);
1181 wmb(); /* flush modifications to the GGTT (insert_page) */
1182 } else {
1183 page_base += offset & PAGE_MASK;
1184 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001185 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001186 * source page isn't available. Return the error and we'll
1187 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301188 * If the object is non-shmem backed, we retry again with the
1189 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001190 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001191 if (fast_user_write(&ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001192 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301193 hit_slow_path = true;
1194 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001195 if (slow_user_access(&ggtt->mappable,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301196 page_base,
1197 page_offset, user_data,
1198 page_length, true)) {
1199 ret = -EFAULT;
1200 mutex_lock(&dev->struct_mutex);
1201 goto out_flush;
1202 }
1203
1204 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001205 }
Eric Anholt673a3942008-07-30 12:06:12 -07001206
Keith Packard0839ccb2008-10-30 19:38:48 -07001207 remain -= page_length;
1208 user_data += page_length;
1209 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001210 }
Eric Anholt673a3942008-07-30 12:06:12 -07001211
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001212out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301213 if (hit_slow_path) {
1214 if (ret == 0 &&
1215 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1216 /* The user has modified the object whilst we tried
1217 * reading from it, and we now have no idea what domain
1218 * the pages should be in. As we have just been touching
1219 * them directly, flush everything back to the GTT
1220 * domain.
1221 */
1222 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1223 }
1224 }
1225
Chris Wilsonb19482d2016-08-18 17:16:43 +01001226 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001227out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301228 if (node.allocated) {
1229 wmb();
1230 ggtt->base.clear_range(&ggtt->base,
1231 node.start, node.size,
1232 true);
1233 i915_gem_object_unpin_pages(obj);
1234 remove_mappable_node(&node);
1235 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001236 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301237 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001238out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001239 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001240}
1241
Daniel Vetterd174bd62012-03-25 19:47:40 +02001242/* Per-page copy function for the shmem pwrite fastpath.
1243 * Flushes invalid cachelines before writing to the target if
1244 * needs_clflush_before is set and flushes out any written cachelines after
1245 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001246static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001247shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1248 char __user *user_data,
1249 bool page_do_bit17_swizzling,
1250 bool needs_clflush_before,
1251 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001252{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001253 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001254 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001255
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001256 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001257 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001258
Daniel Vetterd174bd62012-03-25 19:47:40 +02001259 vaddr = kmap_atomic(page);
1260 if (needs_clflush_before)
1261 drm_clflush_virt_range(vaddr + shmem_page_offset,
1262 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001263 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1264 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001265 if (needs_clflush_after)
1266 drm_clflush_virt_range(vaddr + shmem_page_offset,
1267 page_length);
1268 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001269
Chris Wilson755d2212012-09-04 21:02:55 +01001270 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001271}
1272
Daniel Vetterd174bd62012-03-25 19:47:40 +02001273/* Only difference to the fast-path function is that this can handle bit17
1274 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001275static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001276shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1277 char __user *user_data,
1278 bool page_do_bit17_swizzling,
1279 bool needs_clflush_before,
1280 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001281{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001282 char *vaddr;
1283 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001284
Daniel Vetterd174bd62012-03-25 19:47:40 +02001285 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001286 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001287 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1288 page_length,
1289 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001290 if (page_do_bit17_swizzling)
1291 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001292 user_data,
1293 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001294 else
1295 ret = __copy_from_user(vaddr + shmem_page_offset,
1296 user_data,
1297 page_length);
1298 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001299 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1300 page_length,
1301 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001302 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001303
Chris Wilson755d2212012-09-04 21:02:55 +01001304 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001305}
1306
Eric Anholt40123c12009-03-09 13:42:30 -07001307static int
Daniel Vettere244a442012-03-25 19:47:28 +02001308i915_gem_shmem_pwrite(struct drm_device *dev,
1309 struct drm_i915_gem_object *obj,
1310 struct drm_i915_gem_pwrite *args,
1311 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001312{
Eric Anholt40123c12009-03-09 13:42:30 -07001313 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001314 loff_t offset;
1315 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001316 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001317 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001318 int hit_slowpath = 0;
Chris Wilson43394c72016-08-18 17:16:47 +01001319 unsigned int needs_clflush;
Imre Deak67d5a502013-02-18 19:28:02 +02001320 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001321
Chris Wilson43394c72016-08-18 17:16:47 +01001322 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1323 if (ret)
1324 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001325
Daniel Vetter8c599672011-12-14 13:57:31 +01001326 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Chris Wilson43394c72016-08-18 17:16:47 +01001327 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001328 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +01001329 remain = args->size;
Eric Anholt40123c12009-03-09 13:42:30 -07001330
Imre Deak67d5a502013-02-18 19:28:02 +02001331 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1332 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001333 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001334 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001335
Chris Wilson9da3da62012-06-01 15:20:22 +01001336 if (remain <= 0)
1337 break;
1338
Eric Anholt40123c12009-03-09 13:42:30 -07001339 /* Operation in this page
1340 *
Eric Anholt40123c12009-03-09 13:42:30 -07001341 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001342 * page_length = bytes to copy for this page
1343 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001344 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001345
1346 page_length = remain;
1347 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1348 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001349
Daniel Vetter58642882012-03-25 19:47:37 +02001350 /* If we don't overwrite a cacheline completely we need to be
1351 * careful to have up-to-date data by first clflushing. Don't
1352 * overcomplicate things and flush the entire patch. */
Chris Wilson43394c72016-08-18 17:16:47 +01001353 partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE &&
Daniel Vetter58642882012-03-25 19:47:37 +02001354 ((shmem_page_offset | page_length)
1355 & (boot_cpu_data.x86_clflush_size - 1));
1356
Daniel Vetter8c599672011-12-14 13:57:31 +01001357 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1358 (page_to_phys(page) & (1 << 17)) != 0;
1359
Daniel Vetterd174bd62012-03-25 19:47:40 +02001360 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1361 user_data, page_do_bit17_swizzling,
1362 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001363 needs_clflush & CLFLUSH_AFTER);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001364 if (ret == 0)
1365 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001366
Daniel Vettere244a442012-03-25 19:47:28 +02001367 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001368 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001369 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1370 user_data, page_do_bit17_swizzling,
1371 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001372 needs_clflush & CLFLUSH_AFTER);
Eric Anholt40123c12009-03-09 13:42:30 -07001373
Daniel Vettere244a442012-03-25 19:47:28 +02001374 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001375
Chris Wilson755d2212012-09-04 21:02:55 +01001376 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001377 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001378
Chris Wilson17793c92014-03-07 08:30:36 +00001379next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001380 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001381 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001382 offset += page_length;
1383 }
1384
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001385out:
Chris Wilson43394c72016-08-18 17:16:47 +01001386 i915_gem_obj_finish_shmem_access(obj);
Chris Wilson755d2212012-09-04 21:02:55 +01001387
Daniel Vettere244a442012-03-25 19:47:28 +02001388 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001389 /*
1390 * Fixup: Flush cpu caches in case we didn't flush the dirty
1391 * cachelines in-line while writing and the object moved
1392 * out of the cpu write domain while we've dropped the lock.
1393 */
Chris Wilson43394c72016-08-18 17:16:47 +01001394 if (!(needs_clflush & CLFLUSH_AFTER) &&
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001395 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001396 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson43394c72016-08-18 17:16:47 +01001397 needs_clflush |= CLFLUSH_AFTER;
Daniel Vettere244a442012-03-25 19:47:28 +02001398 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001399 }
Eric Anholt40123c12009-03-09 13:42:30 -07001400
Chris Wilson43394c72016-08-18 17:16:47 +01001401 if (needs_clflush & CLFLUSH_AFTER)
Chris Wilsonc0336662016-05-06 15:40:21 +01001402 i915_gem_chipset_flush(to_i915(dev));
Daniel Vetter58642882012-03-25 19:47:37 +02001403
Rodrigo Vivide152b62015-07-07 16:28:51 -07001404 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001405 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001406}
1407
1408/**
1409 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001410 * @dev: drm device
1411 * @data: ioctl data blob
1412 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001413 *
1414 * On error, the contents of the buffer that were to be modified are undefined.
1415 */
1416int
1417i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001418 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001419{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001420 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001421 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001422 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001423 int ret;
1424
1425 if (args->size == 0)
1426 return 0;
1427
1428 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001429 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001430 args->size))
1431 return -EFAULT;
1432
Jani Nikulad330a952014-01-21 11:24:25 +02001433 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001434 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001435 args->size);
1436 if (ret)
1437 return -EFAULT;
1438 }
Eric Anholt673a3942008-07-30 12:06:12 -07001439
Chris Wilson03ac0642016-07-20 13:31:51 +01001440 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001441 if (!obj)
1442 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001443
Chris Wilson7dcd2492010-09-26 20:21:44 +01001444 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001445 if (args->offset > obj->base.size ||
1446 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001447 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001448 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001449 }
1450
Chris Wilsondb53a302011-02-03 11:57:46 +00001451 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1452
Chris Wilson258a5ed2016-08-05 10:14:16 +01001453 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1454 if (ret)
1455 goto err;
1456
1457 intel_runtime_pm_get(dev_priv);
1458
1459 ret = i915_mutex_lock_interruptible(dev);
1460 if (ret)
1461 goto err_rpm;
1462
Daniel Vetter935aaa62012-03-25 19:47:35 +02001463 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001464 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1465 * it would end up going through the fenced access, and we'll get
1466 * different detiling behavior between reading and writing.
1467 * pread/pwrite currently are reading and writing from the CPU
1468 * perspective, requiring manual detiling by the client.
1469 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001470 if (!i915_gem_object_has_struct_page(obj) ||
1471 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301472 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001473 /* Note that the gtt paths might fail with non-page-backed user
1474 * pointers (e.g. gtt mappings when moving data between
1475 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001476 }
Eric Anholt673a3942008-07-30 12:06:12 -07001477
Chris Wilsond1054ee2016-07-16 18:42:36 +01001478 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001479 if (obj->phys_handle)
1480 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301481 else
Chris Wilson43394c72016-08-18 17:16:47 +01001482 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001483 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001484
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001485 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001486 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001487 intel_runtime_pm_put(dev_priv);
1488
Eric Anholt673a3942008-07-30 12:06:12 -07001489 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001490
1491err_rpm:
1492 intel_runtime_pm_put(dev_priv);
1493err:
1494 i915_gem_object_put_unlocked(obj);
1495 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001496}
1497
Chris Wilsond243ad82016-08-18 17:16:44 +01001498static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001499write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1500{
Chris Wilson50349242016-08-18 17:17:04 +01001501 return (domain == I915_GEM_DOMAIN_GTT ?
1502 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001503}
1504
Eric Anholt673a3942008-07-30 12:06:12 -07001505/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001506 * Called when user space prepares to use an object with the CPU, either
1507 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001508 * @dev: drm device
1509 * @data: ioctl data blob
1510 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001511 */
1512int
1513i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001514 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001515{
1516 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001517 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001518 uint32_t read_domains = args->read_domains;
1519 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001520 int ret;
1521
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001522 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001523 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001524 return -EINVAL;
1525
1526 /* Having something in the write domain implies it's in the read
1527 * domain, and only that read domain. Enforce that in the request.
1528 */
1529 if (write_domain != 0 && read_domains != write_domain)
1530 return -EINVAL;
1531
Chris Wilson03ac0642016-07-20 13:31:51 +01001532 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001533 if (!obj)
1534 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001535
Chris Wilson3236f572012-08-24 09:35:09 +01001536 /* Try to flush the object off the GPU without holding the lock.
1537 * We will repeat the flush holding the lock in the normal manner
1538 * to catch cases where we are gazumped.
1539 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001540 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001541 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001542 goto err;
1543
1544 ret = i915_mutex_lock_interruptible(dev);
1545 if (ret)
1546 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001547
Chris Wilson43566de2015-01-02 16:29:29 +05301548 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001549 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301550 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001551 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001552
Daniel Vetter031b6982015-06-26 19:35:16 +02001553 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001554 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001555
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001556 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001557 mutex_unlock(&dev->struct_mutex);
1558 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001559
1560err:
1561 i915_gem_object_put_unlocked(obj);
1562 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001563}
1564
1565/**
1566 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001567 * @dev: drm device
1568 * @data: ioctl data blob
1569 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001570 */
1571int
1572i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001573 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001574{
1575 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001576 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001577 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001578
Chris Wilson03ac0642016-07-20 13:31:51 +01001579 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001580 if (!obj)
1581 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001582
Eric Anholt673a3942008-07-30 12:06:12 -07001583 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001584 if (READ_ONCE(obj->pin_display)) {
1585 err = i915_mutex_lock_interruptible(dev);
1586 if (!err) {
1587 i915_gem_object_flush_cpu_write_domain(obj);
1588 mutex_unlock(&dev->struct_mutex);
1589 }
1590 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001591
Chris Wilsonc21724c2016-08-05 10:14:19 +01001592 i915_gem_object_put_unlocked(obj);
1593 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001594}
1595
1596/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001597 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1598 * it is mapped to.
1599 * @dev: drm device
1600 * @data: ioctl data blob
1601 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001602 *
1603 * While the mapping holds a reference on the contents of the object, it doesn't
1604 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001605 *
1606 * IMPORTANT:
1607 *
1608 * DRM driver writers who look a this function as an example for how to do GEM
1609 * mmap support, please don't implement mmap support like here. The modern way
1610 * to implement DRM mmap support is with an mmap offset ioctl (like
1611 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1612 * That way debug tooling like valgrind will understand what's going on, hiding
1613 * the mmap call in a driver private ioctl will break that. The i915 driver only
1614 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001615 */
1616int
1617i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001618 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001619{
1620 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001621 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001622 unsigned long addr;
1623
Akash Goel1816f922015-01-02 16:29:30 +05301624 if (args->flags & ~(I915_MMAP_WC))
1625 return -EINVAL;
1626
Borislav Petkov568a58e2016-03-29 17:42:01 +02001627 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301628 return -ENODEV;
1629
Chris Wilson03ac0642016-07-20 13:31:51 +01001630 obj = i915_gem_object_lookup(file, args->handle);
1631 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001632 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001633
Daniel Vetter1286ff72012-05-10 15:25:09 +02001634 /* prime objects have no backing filp to GEM mmap
1635 * pages from.
1636 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001637 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001638 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001639 return -EINVAL;
1640 }
1641
Chris Wilson03ac0642016-07-20 13:31:51 +01001642 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001643 PROT_READ | PROT_WRITE, MAP_SHARED,
1644 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301645 if (args->flags & I915_MMAP_WC) {
1646 struct mm_struct *mm = current->mm;
1647 struct vm_area_struct *vma;
1648
Michal Hocko80a89a52016-05-23 16:26:11 -07001649 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001650 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001651 return -EINTR;
1652 }
Akash Goel1816f922015-01-02 16:29:30 +05301653 vma = find_vma(mm, addr);
1654 if (vma)
1655 vma->vm_page_prot =
1656 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1657 else
1658 addr = -ENOMEM;
1659 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001660
1661 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001662 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301663 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001664 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001665 if (IS_ERR((void *)addr))
1666 return addr;
1667
1668 args->addr_ptr = (uint64_t) addr;
1669
1670 return 0;
1671}
1672
Chris Wilson03af84f2016-08-18 17:17:01 +01001673static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1674{
1675 u64 size;
1676
1677 size = i915_gem_object_get_stride(obj);
1678 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1679
1680 return size >> PAGE_SHIFT;
1681}
1682
Jesse Barnesde151cf2008-11-12 10:03:55 -08001683/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001684 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1685 *
1686 * A history of the GTT mmap interface:
1687 *
1688 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1689 * aligned and suitable for fencing, and still fit into the available
1690 * mappable space left by the pinned display objects. A classic problem
1691 * we called the page-fault-of-doom where we would ping-pong between
1692 * two objects that could not fit inside the GTT and so the memcpy
1693 * would page one object in at the expense of the other between every
1694 * single byte.
1695 *
1696 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1697 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1698 * object is too large for the available space (or simply too large
1699 * for the mappable aperture!), a view is created instead and faulted
1700 * into userspace. (This view is aligned and sized appropriately for
1701 * fenced access.)
1702 *
1703 * Restrictions:
1704 *
1705 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1706 * hangs on some architectures, corruption on others. An attempt to service
1707 * a GTT page fault from a snoopable object will generate a SIGBUS.
1708 *
1709 * * the object must be able to fit into RAM (physical memory, though no
1710 * limited to the mappable aperture).
1711 *
1712 *
1713 * Caveats:
1714 *
1715 * * a new GTT page fault will synchronize rendering from the GPU and flush
1716 * all data to system memory. Subsequent access will not be synchronized.
1717 *
1718 * * all mappings are revoked on runtime device suspend.
1719 *
1720 * * there are only 8, 16 or 32 fence registers to share between all users
1721 * (older machines require fence register for display and blitter access
1722 * as well). Contention of the fence registers will cause the previous users
1723 * to be unmapped and any new access will generate new page faults.
1724 *
1725 * * running out of memory while servicing a fault may generate a SIGBUS,
1726 * rather than the expected SIGSEGV.
1727 */
1728int i915_gem_mmap_gtt_version(void)
1729{
1730 return 1;
1731}
1732
1733/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001734 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001735 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001736 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001737 *
1738 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1739 * from userspace. The fault handler takes care of binding the object to
1740 * the GTT (if needed), allocating and programming a fence register (again,
1741 * only if needed based on whether the old reg is still valid or the object
1742 * is tiled) and inserting a new PTE into the faulting process.
1743 *
1744 * Note that the faulting process may involve evicting existing objects
1745 * from the GTT and/or fence registers to make room. So performance may
1746 * suffer if the GTT working set is large or there are few fence registers
1747 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001748 *
1749 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1750 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001752int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001753{
Chris Wilson03af84f2016-08-18 17:17:01 +01001754#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001755 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001756 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001757 struct drm_i915_private *dev_priv = to_i915(dev);
1758 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001759 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001760 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001761 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001762 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001763 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001764
Jesse Barnesde151cf2008-11-12 10:03:55 -08001765 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001766 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001767 PAGE_SHIFT;
1768
Chris Wilsondb53a302011-02-03 11:57:46 +00001769 trace_i915_gem_object_fault(obj, page_offset, true, write);
1770
Chris Wilson6e4930f2014-02-07 18:37:06 -02001771 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001772 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001773 * repeat the flush holding the lock in the normal manner to catch cases
1774 * where we are gazumped.
1775 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001776 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001777 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001778 goto err;
1779
1780 intel_runtime_pm_get(dev_priv);
1781
1782 ret = i915_mutex_lock_interruptible(dev);
1783 if (ret)
1784 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001785
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001786 /* Access to snoopable pages through the GTT is incoherent. */
1787 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001788 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001789 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001790 }
1791
Chris Wilson82118872016-08-18 17:17:05 +01001792 /* If the object is smaller than a couple of partial vma, it is
1793 * not worth only creating a single partial vma - we may as well
1794 * clear enough space for the full object.
1795 */
1796 flags = PIN_MAPPABLE;
1797 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1798 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1799
Chris Wilsona61007a2016-08-18 17:17:02 +01001800 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001801 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001802 if (IS_ERR(vma)) {
1803 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001804 unsigned int chunk_size;
1805
Chris Wilsona61007a2016-08-18 17:17:02 +01001806 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001807 chunk_size = MIN_CHUNK_PAGES;
1808 if (i915_gem_object_is_tiled(obj))
1809 chunk_size = max(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001810
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001811 memset(&view, 0, sizeof(view));
1812 view.type = I915_GGTT_VIEW_PARTIAL;
1813 view.params.partial.offset = rounddown(page_offset, chunk_size);
1814 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001815 min_t(unsigned int, chunk_size,
Chris Wilson058d88c2016-08-15 10:49:06 +01001816 (area->vm_end - area->vm_start) / PAGE_SIZE -
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001817 view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001818
Chris Wilsonaa136d92016-08-18 17:17:03 +01001819 /* If the partial covers the entire object, just create a
1820 * normal VMA.
1821 */
1822 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1823 view.type = I915_GGTT_VIEW_NORMAL;
1824
Chris Wilson50349242016-08-18 17:17:04 +01001825 /* Userspace is now writing through an untracked VMA, abandon
1826 * all hope that the hardware is able to track future writes.
1827 */
1828 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1829
Chris Wilsona61007a2016-08-18 17:17:02 +01001830 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1831 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001832 if (IS_ERR(vma)) {
1833 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001834 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001835 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001836
Chris Wilsonc9839302012-11-20 10:45:17 +00001837 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1838 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001839 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001840
Chris Wilson49ef5292016-08-18 17:17:00 +01001841 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001842 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001843 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001844
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001845 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001846 ret = remap_io_mapping(area,
1847 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1848 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1849 min_t(u64, vma->size, area->vm_end - area->vm_start),
1850 &ggtt->mappable);
1851 if (ret)
1852 goto err_unpin;
Chris Wilsona61007a2016-08-18 17:17:02 +01001853
1854 obj->fault_mappable = true;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001855err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001856 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001857err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001858 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001859err_rpm:
1860 intel_runtime_pm_put(dev_priv);
1861err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001862 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001863 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001864 /*
1865 * We eat errors when the gpu is terminally wedged to avoid
1866 * userspace unduly crashing (gl has no provisions for mmaps to
1867 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1868 * and so needs to be reported.
1869 */
1870 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001871 ret = VM_FAULT_SIGBUS;
1872 break;
1873 }
Chris Wilson045e7692010-11-07 09:18:22 +00001874 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001875 /*
1876 * EAGAIN means the gpu is hung and we'll wait for the error
1877 * handler to reset everything when re-faulting in
1878 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001879 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001880 case 0:
1881 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001882 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001883 case -EBUSY:
1884 /*
1885 * EBUSY is ok: this just means that another thread
1886 * already did the job.
1887 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001888 ret = VM_FAULT_NOPAGE;
1889 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001891 ret = VM_FAULT_OOM;
1892 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001893 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001894 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001895 ret = VM_FAULT_SIGBUS;
1896 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001897 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001898 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001899 ret = VM_FAULT_SIGBUS;
1900 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001901 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001902 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001903}
1904
1905/**
Chris Wilson901782b2009-07-10 08:18:50 +01001906 * i915_gem_release_mmap - remove physical page mappings
1907 * @obj: obj in question
1908 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001909 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001910 * relinquish ownership of the pages back to the system.
1911 *
1912 * It is vital that we remove the page mapping if we have mapped a tiled
1913 * object through the GTT and then lose the fence register due to
1914 * resource pressure. Similarly if the object has been moved out of the
1915 * aperture, than pages mapped into userspace must be revoked. Removing the
1916 * mapping will then trigger a page fault on the next user access, allowing
1917 * fixup by i915_gem_fault().
1918 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001919void
Chris Wilson05394f32010-11-08 19:18:58 +00001920i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001921{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001922 /* Serialisation between user GTT access and our code depends upon
1923 * revoking the CPU's PTE whilst the mutex is held. The next user
1924 * pagefault then has to wait until we release the mutex.
1925 */
1926 lockdep_assert_held(&obj->base.dev->struct_mutex);
1927
Chris Wilson6299f992010-11-24 12:23:44 +00001928 if (!obj->fault_mappable)
1929 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001930
David Herrmann6796cb12014-01-03 14:24:19 +01001931 drm_vma_node_unmap(&obj->base.vma_node,
1932 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001933
1934 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1935 * memory transactions from userspace before we return. The TLB
1936 * flushing implied above by changing the PTE above *should* be
1937 * sufficient, an extra barrier here just provides us with a bit
1938 * of paranoid documentation about our requirement to serialise
1939 * memory writes before touching registers / GSM.
1940 */
1941 wmb();
1942
Chris Wilson6299f992010-11-24 12:23:44 +00001943 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001944}
1945
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001946void
1947i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1948{
1949 struct drm_i915_gem_object *obj;
1950
1951 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1952 i915_gem_release_mmap(obj);
1953}
1954
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001955/**
1956 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001957 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001958 * @size: object size
1959 * @tiling_mode: tiling mode
1960 *
1961 * Return the required global GTT size for an object, taking into account
1962 * potential fence register mapping.
1963 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001964u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1965 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001966{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001967 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001968
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001969 GEM_BUG_ON(size == 0);
1970
Chris Wilsona9f14812016-08-04 16:32:28 +01001971 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001972 tiling_mode == I915_TILING_NONE)
1973 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001974
1975 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001976 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001977 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001978 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001979 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001980
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001981 while (ggtt_size < size)
1982 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001983
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001984 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001985}
1986
Jesse Barnesde151cf2008-11-12 10:03:55 -08001987/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001988 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001989 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001990 * @size: object size
1991 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001992 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001993 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001994 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001995 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001996 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001997u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001998 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001999{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002000 GEM_BUG_ON(size == 0);
2001
Jesse Barnesde151cf2008-11-12 10:03:55 -08002002 /*
2003 * Minimum alignment is 4k (GTT page size), but might be greater
2004 * if a fence register is needed for the object.
2005 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002006 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002007 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002008 return 4096;
2009
2010 /*
2011 * Previous chips need to be aligned to the size of the smallest
2012 * fence register that can contain the object.
2013 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002014 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002015}
2016
Chris Wilsond8cb5082012-08-11 15:41:03 +01002017static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2018{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002019 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002020 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002021
Chris Wilsonf3f61842016-08-05 10:14:14 +01002022 err = drm_gem_create_mmap_offset(&obj->base);
2023 if (!err)
2024 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002025
Chris Wilsonf3f61842016-08-05 10:14:14 +01002026 /* We can idle the GPU locklessly to flush stale objects, but in order
2027 * to claim that space for ourselves, we need to take the big
2028 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002029 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002030 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002031 if (err)
2032 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002033
Chris Wilsonf3f61842016-08-05 10:14:14 +01002034 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2035 if (!err) {
2036 i915_gem_retire_requests(dev_priv);
2037 err = drm_gem_create_mmap_offset(&obj->base);
2038 mutex_unlock(&dev_priv->drm.struct_mutex);
2039 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002040
Chris Wilsonf3f61842016-08-05 10:14:14 +01002041 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002042}
2043
2044static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2045{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002046 drm_gem_free_mmap_offset(&obj->base);
2047}
2048
Dave Airlieda6b51d2014-12-24 13:11:17 +10002049int
Dave Airlieff72145b2011-02-07 12:16:14 +10002050i915_gem_mmap_gtt(struct drm_file *file,
2051 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002052 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002053 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002054{
Chris Wilson05394f32010-11-08 19:18:58 +00002055 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002056 int ret;
2057
Chris Wilson03ac0642016-07-20 13:31:51 +01002058 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002059 if (!obj)
2060 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002061
Chris Wilsond8cb5082012-08-11 15:41:03 +01002062 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002063 if (ret == 0)
2064 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002065
Chris Wilsonf3f61842016-08-05 10:14:14 +01002066 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002067 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002068}
2069
Dave Airlieff72145b2011-02-07 12:16:14 +10002070/**
2071 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2072 * @dev: DRM device
2073 * @data: GTT mapping ioctl data
2074 * @file: GEM object info
2075 *
2076 * Simply returns the fake offset to userspace so it can mmap it.
2077 * The mmap call will end up in drm_gem_mmap(), which will set things
2078 * up so we can get faults in the handler above.
2079 *
2080 * The fault handler will take care of binding the object into the GTT
2081 * (since it may have been evicted to make room for something), allocating
2082 * a fence register, and mapping the appropriate aperture address into
2083 * userspace.
2084 */
2085int
2086i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2087 struct drm_file *file)
2088{
2089 struct drm_i915_gem_mmap_gtt *args = data;
2090
Dave Airlieda6b51d2014-12-24 13:11:17 +10002091 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002092}
2093
Daniel Vetter225067e2012-08-20 10:23:20 +02002094/* Immediately discard the backing storage */
2095static void
2096i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002097{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002098 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002099
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002100 if (obj->base.filp == NULL)
2101 return;
2102
Daniel Vetter225067e2012-08-20 10:23:20 +02002103 /* Our goal here is to return as much of the memory as
2104 * is possible back to the system as we are called from OOM.
2105 * To do this we must instruct the shmfs to drop all of its
2106 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002107 */
Chris Wilson55372522014-03-25 13:23:06 +00002108 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002109 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002110}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002111
Chris Wilson55372522014-03-25 13:23:06 +00002112/* Try to discard unwanted pages */
2113static void
2114i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002115{
Chris Wilson55372522014-03-25 13:23:06 +00002116 struct address_space *mapping;
2117
2118 switch (obj->madv) {
2119 case I915_MADV_DONTNEED:
2120 i915_gem_object_truncate(obj);
2121 case __I915_MADV_PURGED:
2122 return;
2123 }
2124
2125 if (obj->base.filp == NULL)
2126 return;
2127
Al Viro93c76a32015-12-04 23:45:44 -05002128 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002129 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002130}
2131
Chris Wilson5cdf5882010-09-27 15:51:07 +01002132static void
Chris Wilson05394f32010-11-08 19:18:58 +00002133i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002134{
Dave Gordon85d12252016-05-20 11:54:06 +01002135 struct sgt_iter sgt_iter;
2136 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002137 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002138
Chris Wilson05394f32010-11-08 19:18:58 +00002139 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002140
Chris Wilson6c085a72012-08-20 11:40:46 +02002141 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002142 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002143 /* In the event of a disaster, abandon all caches and
2144 * hope for the best.
2145 */
Chris Wilson2c225692013-08-09 12:26:45 +01002146 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002147 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2148 }
2149
Imre Deake2273302015-07-09 12:59:05 +03002150 i915_gem_gtt_finish_object(obj);
2151
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002152 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002153 i915_gem_object_save_bit_17_swizzle(obj);
2154
Chris Wilson05394f32010-11-08 19:18:58 +00002155 if (obj->madv == I915_MADV_DONTNEED)
2156 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002157
Dave Gordon85d12252016-05-20 11:54:06 +01002158 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002159 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002160 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002161
Chris Wilson05394f32010-11-08 19:18:58 +00002162 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002163 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002164
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002165 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002166 }
Chris Wilson05394f32010-11-08 19:18:58 +00002167 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002168
Chris Wilson9da3da62012-06-01 15:20:22 +01002169 sg_free_table(obj->pages);
2170 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002171}
2172
Chris Wilsondd624af2013-01-15 12:39:35 +00002173int
Chris Wilson37e680a2012-06-07 15:38:42 +01002174i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2175{
2176 const struct drm_i915_gem_object_ops *ops = obj->ops;
2177
Chris Wilson2f745ad2012-09-04 21:02:58 +01002178 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002179 return 0;
2180
Chris Wilsona5570172012-09-04 21:02:54 +01002181 if (obj->pages_pin_count)
2182 return -EBUSY;
2183
Chris Wilson15717de2016-08-04 07:52:26 +01002184 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002185
Chris Wilsona2165e32012-12-03 11:49:00 +00002186 /* ->put_pages might need to allocate memory for the bit17 swizzle
2187 * array, hence protect them from being reaped by removing them from gtt
2188 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002189 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002190
Chris Wilson0a798eb2016-04-08 12:11:11 +01002191 if (obj->mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002192 void *ptr;
2193
2194 ptr = ptr_mask_bits(obj->mapping);
2195 if (is_vmalloc_addr(ptr))
2196 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002197 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002198 kunmap(kmap_to_page(ptr));
2199
Chris Wilson0a798eb2016-04-08 12:11:11 +01002200 obj->mapping = NULL;
2201 }
2202
Chris Wilson37e680a2012-06-07 15:38:42 +01002203 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002204 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002205
Chris Wilson55372522014-03-25 13:23:06 +00002206 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002207
2208 return 0;
2209}
2210
Chris Wilson871dfbd2016-10-11 09:20:21 +01002211static unsigned long swiotlb_max_size(void)
2212{
2213#if IS_ENABLED(CONFIG_SWIOTLB)
2214 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2215#else
2216 return 0;
2217#endif
2218}
2219
Chris Wilson37e680a2012-06-07 15:38:42 +01002220static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002221i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002222{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002223 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002224 int page_count, i;
2225 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002226 struct sg_table *st;
2227 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002228 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002229 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002230 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson871dfbd2016-10-11 09:20:21 +01002231 unsigned long max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002232 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002233 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002234
Chris Wilson6c085a72012-08-20 11:40:46 +02002235 /* Assert that the object is not currently in any GPU domain. As it
2236 * wasn't in the GTT, there shouldn't be any way it could have been in
2237 * a GPU cache
2238 */
2239 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2240 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2241
Chris Wilson871dfbd2016-10-11 09:20:21 +01002242 max_segment = swiotlb_max_size();
2243 if (!max_segment)
2244 max_segment = obj->base.size;
2245
Chris Wilson9da3da62012-06-01 15:20:22 +01002246 st = kmalloc(sizeof(*st), GFP_KERNEL);
2247 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002248 return -ENOMEM;
2249
Chris Wilson9da3da62012-06-01 15:20:22 +01002250 page_count = obj->base.size / PAGE_SIZE;
2251 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002252 kfree(st);
2253 return -ENOMEM;
2254 }
2255
2256 /* Get the list of pages out of our struct file. They'll be pinned
2257 * at this point until we release them.
2258 *
2259 * Fail silently without starting the shrinker
2260 */
Al Viro93c76a32015-12-04 23:45:44 -05002261 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002262 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002263 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002264 sg = st->sgl;
2265 st->nents = 0;
2266 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002267 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2268 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002269 i915_gem_shrink(dev_priv,
2270 page_count,
2271 I915_SHRINK_BOUND |
2272 I915_SHRINK_UNBOUND |
2273 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002274 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2275 }
2276 if (IS_ERR(page)) {
2277 /* We've tried hard to allocate the memory by reaping
2278 * our own buffer, now let the real VM do its job and
2279 * go down in flames if truly OOM.
2280 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002281 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002282 if (IS_ERR(page)) {
2283 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002284 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002285 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002286 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002287 if (!i ||
2288 sg->length >= max_segment ||
2289 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002290 if (i)
2291 sg = sg_next(sg);
2292 st->nents++;
2293 sg_set_page(sg, page, PAGE_SIZE, 0);
2294 } else {
2295 sg->length += PAGE_SIZE;
2296 }
2297 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002298
2299 /* Check that the i965g/gm workaround works. */
2300 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002301 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002302 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002303 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002304 obj->pages = st;
2305
Imre Deake2273302015-07-09 12:59:05 +03002306 ret = i915_gem_gtt_prepare_object(obj);
2307 if (ret)
2308 goto err_pages;
2309
Eric Anholt673a3942008-07-30 12:06:12 -07002310 if (i915_gem_object_needs_bit17_swizzle(obj))
2311 i915_gem_object_do_bit_17_swizzle(obj);
2312
Chris Wilson3e510a82016-08-05 10:14:23 +01002313 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002314 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2315 i915_gem_object_pin_pages(obj);
2316
Eric Anholt673a3942008-07-30 12:06:12 -07002317 return 0;
2318
2319err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002320 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002321 for_each_sgt_page(page, sgt_iter, st)
2322 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002323 sg_free_table(st);
2324 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002325
2326 /* shmemfs first checks if there is enough memory to allocate the page
2327 * and reports ENOSPC should there be insufficient, along with the usual
2328 * ENOMEM for a genuine allocation failure.
2329 *
2330 * We use ENOSPC in our driver to mean that we have run out of aperture
2331 * space and so want to translate the error from shmemfs back to our
2332 * usual understanding of ENOMEM.
2333 */
Imre Deake2273302015-07-09 12:59:05 +03002334 if (ret == -ENOSPC)
2335 ret = -ENOMEM;
2336
2337 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002338}
2339
Chris Wilson37e680a2012-06-07 15:38:42 +01002340/* Ensure that the associated pages are gathered from the backing storage
2341 * and pinned into our object. i915_gem_object_get_pages() may be called
2342 * multiple times before they are released by a single call to
2343 * i915_gem_object_put_pages() - once the pages are no longer referenced
2344 * either as a result of memory pressure (reaping pages under the shrinker)
2345 * or as the object is itself released.
2346 */
2347int
2348i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2349{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002350 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002351 const struct drm_i915_gem_object_ops *ops = obj->ops;
2352 int ret;
2353
Chris Wilson2f745ad2012-09-04 21:02:58 +01002354 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002355 return 0;
2356
Chris Wilson43e28f02013-01-08 10:53:09 +00002357 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002358 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002359 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002360 }
2361
Chris Wilsona5570172012-09-04 21:02:54 +01002362 BUG_ON(obj->pages_pin_count);
2363
Chris Wilson37e680a2012-06-07 15:38:42 +01002364 ret = ops->get_pages(obj);
2365 if (ret)
2366 return ret;
2367
Ben Widawsky35c20a62013-05-31 11:28:48 -07002368 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002369
2370 obj->get_page.sg = obj->pages->sgl;
2371 obj->get_page.last = 0;
2372
Chris Wilson37e680a2012-06-07 15:38:42 +01002373 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002374}
2375
Dave Gordondd6034c2016-05-20 11:54:04 +01002376/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002377static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2378 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002379{
2380 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2381 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002382 struct sgt_iter sgt_iter;
2383 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002384 struct page *stack_pages[32];
2385 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002386 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002387 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002388 void *addr;
2389
2390 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002391 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002392 return kmap(sg_page(sgt->sgl));
2393
Dave Gordonb338fa42016-05-20 11:54:05 +01002394 if (n_pages > ARRAY_SIZE(stack_pages)) {
2395 /* Too big for stack -- allocate temporary array instead */
2396 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2397 if (!pages)
2398 return NULL;
2399 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002400
Dave Gordon85d12252016-05-20 11:54:06 +01002401 for_each_sgt_page(page, sgt_iter, sgt)
2402 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002403
2404 /* Check that we have the expected number of pages */
2405 GEM_BUG_ON(i != n_pages);
2406
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002407 switch (type) {
2408 case I915_MAP_WB:
2409 pgprot = PAGE_KERNEL;
2410 break;
2411 case I915_MAP_WC:
2412 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2413 break;
2414 }
2415 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002416
Dave Gordonb338fa42016-05-20 11:54:05 +01002417 if (pages != stack_pages)
2418 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002419
2420 return addr;
2421}
2422
2423/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002424void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2425 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002426{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002427 enum i915_map_type has_type;
2428 bool pinned;
2429 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002430 int ret;
2431
2432 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002433 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002434
2435 ret = i915_gem_object_get_pages(obj);
2436 if (ret)
2437 return ERR_PTR(ret);
2438
2439 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002440 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002441
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002442 ptr = ptr_unpack_bits(obj->mapping, has_type);
2443 if (ptr && has_type != type) {
2444 if (pinned) {
2445 ret = -EBUSY;
2446 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002447 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002448
2449 if (is_vmalloc_addr(ptr))
2450 vunmap(ptr);
2451 else
2452 kunmap(kmap_to_page(ptr));
2453
2454 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002455 }
2456
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002457 if (!ptr) {
2458 ptr = i915_gem_object_map(obj, type);
2459 if (!ptr) {
2460 ret = -ENOMEM;
2461 goto err;
2462 }
2463
2464 obj->mapping = ptr_pack_bits(ptr, type);
2465 }
2466
2467 return ptr;
2468
2469err:
2470 i915_gem_object_unpin_pages(obj);
2471 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002472}
2473
Chris Wilsoncaea7472010-11-12 13:53:37 +00002474static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002475i915_gem_object_retire__write(struct i915_gem_active *active,
2476 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002477{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002478 struct drm_i915_gem_object *obj =
2479 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002480
Rodrigo Vivide152b62015-07-07 16:28:51 -07002481 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002482}
2483
2484static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002485i915_gem_object_retire__read(struct i915_gem_active *active,
2486 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002487{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002488 int idx = request->engine->id;
2489 struct drm_i915_gem_object *obj =
2490 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002491
Chris Wilson573adb32016-08-04 16:32:39 +01002492 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002493
Chris Wilson573adb32016-08-04 16:32:39 +01002494 i915_gem_object_clear_active(obj, idx);
2495 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002496 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002497
Chris Wilson6c246952015-07-27 10:26:26 +01002498 /* Bump our place on the bound list to keep it roughly in LRU order
2499 * so that we don't steal from recently used but inactive objects
2500 * (unless we are forced to ofc!)
2501 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002502 if (obj->bind_count)
2503 list_move_tail(&obj->global_list,
2504 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002505
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002506 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002507}
2508
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002509static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002510{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002511 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002512
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002513 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002514 return true;
2515
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002516 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002517 if (ctx->hang_stats.ban_period_seconds &&
2518 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002519 DRM_DEBUG("context hanging too fast, banning!\n");
2520 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002521 }
2522
2523 return false;
2524}
2525
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002526static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002527 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002528{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002529 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002530
2531 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002532 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002533 hs->batch_active++;
2534 hs->guilty_ts = get_seconds();
2535 } else {
2536 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002537 }
2538}
2539
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002540struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002541i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002542{
Chris Wilson4db080f2013-12-04 11:37:09 +00002543 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002544
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002545 /* We are called by the error capture and reset at a random
2546 * point in time. In particular, note that neither is crucially
2547 * ordered with an interrupt. After a hang, the GPU is dead and we
2548 * assume that no more writes can happen (we waited long enough for
2549 * all writes that were in transaction to be flushed) - adding an
2550 * extra delay for a recent interrupt is pointless. Hence, we do
2551 * not need an engine->irq_seqno_barrier() before the seqno reads.
2552 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002553 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002554 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002555 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002556
Chris Wilson5590af32016-09-09 14:11:54 +01002557 if (!i915_sw_fence_done(&request->submit))
2558 break;
2559
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002560 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002561 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002562
2563 return NULL;
2564}
2565
Chris Wilson821ed7d2016-09-09 14:11:53 +01002566static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002567{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002568 void *vaddr = request->ring->vaddr;
2569 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002570
Chris Wilson821ed7d2016-09-09 14:11:53 +01002571 /* As this request likely depends on state from the lost
2572 * context, clear out all the user operations leaving the
2573 * breadcrumb at the end (so we get the fence notifications).
2574 */
2575 head = request->head;
2576 if (request->postfix < head) {
2577 memset(vaddr + head, 0, request->ring->size - head);
2578 head = 0;
2579 }
2580 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002581}
2582
Chris Wilson821ed7d2016-09-09 14:11:53 +01002583static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002584{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002585 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002586 struct i915_gem_context *incomplete_ctx;
2587 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002588
Chris Wilson821ed7d2016-09-09 14:11:53 +01002589 if (engine->irq_seqno_barrier)
2590 engine->irq_seqno_barrier(engine);
2591
2592 request = i915_gem_find_active_request(engine);
2593 if (!request)
2594 return;
2595
2596 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Chris Wilson77c60702016-10-04 21:11:29 +01002597 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine))
2598 ring_hung = false;
2599
Chris Wilson821ed7d2016-09-09 14:11:53 +01002600 i915_set_reset_status(request->ctx, ring_hung);
2601 if (!ring_hung)
2602 return;
2603
2604 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2605 engine->name, request->fence.seqno);
2606
2607 /* Setup the CS to resume from the breadcrumb of the hung request */
2608 engine->reset_hw(engine, request);
2609
2610 /* Users of the default context do not rely on logical state
2611 * preserved between batches. They have to emit full state on
2612 * every batch and so it is safe to execute queued requests following
2613 * the hang.
2614 *
2615 * Other contexts preserve state, now corrupt. We want to skip all
2616 * queued requests that reference the corrupt context.
2617 */
2618 incomplete_ctx = request->ctx;
2619 if (i915_gem_context_is_default(incomplete_ctx))
2620 return;
2621
2622 list_for_each_entry_continue(request, &engine->request_list, link)
2623 if (request->ctx == incomplete_ctx)
2624 reset_request(request);
2625}
2626
2627void i915_gem_reset(struct drm_i915_private *dev_priv)
2628{
2629 struct intel_engine_cs *engine;
2630
2631 i915_gem_retire_requests(dev_priv);
2632
2633 for_each_engine(engine, dev_priv)
2634 i915_gem_reset_engine(engine);
2635
2636 i915_gem_restore_fences(&dev_priv->drm);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002637
2638 if (dev_priv->gt.awake) {
2639 intel_sanitize_gt_powersave(dev_priv);
2640 intel_enable_gt_powersave(dev_priv);
2641 if (INTEL_GEN(dev_priv) >= 6)
2642 gen6_rps_busy(dev_priv);
2643 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002644}
2645
2646static void nop_submit_request(struct drm_i915_gem_request *request)
2647{
2648}
2649
2650static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2651{
2652 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002653
Chris Wilsonc4b09302016-07-20 09:21:10 +01002654 /* Mark all pending requests as complete so that any concurrent
2655 * (lockless) lookup doesn't try and wait upon the request as we
2656 * reset it.
2657 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002658 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002659
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002660 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002661 * Clear the execlists queue up before freeing the requests, as those
2662 * are the ones that keep the context and ringbuffer backing objects
2663 * pinned in place.
2664 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002665
Tomas Elf7de1691a2015-10-19 16:32:32 +01002666 if (i915.enable_execlists) {
Chris Wilson70c2a242016-09-09 14:11:46 +01002667 spin_lock(&engine->execlist_lock);
2668 INIT_LIST_HEAD(&engine->execlist_queue);
2669 i915_gem_request_put(engine->execlist_port[0].request);
2670 i915_gem_request_put(engine->execlist_port[1].request);
2671 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
2672 spin_unlock(&engine->execlist_lock);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002673 }
2674
Chris Wilsonb913b332016-07-13 09:10:31 +01002675 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002676}
2677
Chris Wilson821ed7d2016-09-09 14:11:53 +01002678void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07002679{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002680 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002681
Chris Wilson821ed7d2016-09-09 14:11:53 +01002682 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2683 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002684
Chris Wilson821ed7d2016-09-09 14:11:53 +01002685 i915_gem_context_lost(dev_priv);
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002686 for_each_engine(engine, dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002687 i915_gem_cleanup_engine(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002688 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002689
Chris Wilson821ed7d2016-09-09 14:11:53 +01002690 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002691}
2692
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002693static void
Eric Anholt673a3942008-07-30 12:06:12 -07002694i915_gem_retire_work_handler(struct work_struct *work)
2695{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002696 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002697 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002698 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002699
Chris Wilson891b48c2010-09-29 12:26:37 +01002700 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002701 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002702 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002703 mutex_unlock(&dev->struct_mutex);
2704 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002705
2706 /* Keep the retire handler running until we are finally idle.
2707 * We do not need to do this test under locking as in the worst-case
2708 * we queue the retire worker once too often.
2709 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002710 if (READ_ONCE(dev_priv->gt.awake)) {
2711 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002712 queue_delayed_work(dev_priv->wq,
2713 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002714 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002715 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002716}
Chris Wilson891b48c2010-09-29 12:26:37 +01002717
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002718static void
2719i915_gem_idle_work_handler(struct work_struct *work)
2720{
2721 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002722 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002723 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002724 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002725 bool rearm_hangcheck;
2726
2727 if (!READ_ONCE(dev_priv->gt.awake))
2728 return;
2729
2730 if (READ_ONCE(dev_priv->gt.active_engines))
2731 return;
2732
2733 rearm_hangcheck =
2734 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2735
2736 if (!mutex_trylock(&dev->struct_mutex)) {
2737 /* Currently busy, come back later */
2738 mod_delayed_work(dev_priv->wq,
2739 &dev_priv->gt.idle_work,
2740 msecs_to_jiffies(50));
2741 goto out_rearm;
2742 }
2743
2744 if (dev_priv->gt.active_engines)
2745 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002746
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002747 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002748 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002749
Chris Wilson67d97da2016-07-04 08:08:31 +01002750 GEM_BUG_ON(!dev_priv->gt.awake);
2751 dev_priv->gt.awake = false;
2752 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002753
Chris Wilson67d97da2016-07-04 08:08:31 +01002754 if (INTEL_GEN(dev_priv) >= 6)
2755 gen6_rps_idle(dev_priv);
2756 intel_runtime_pm_put(dev_priv);
2757out_unlock:
2758 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002759
Chris Wilson67d97da2016-07-04 08:08:31 +01002760out_rearm:
2761 if (rearm_hangcheck) {
2762 GEM_BUG_ON(!dev_priv->gt.awake);
2763 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002764 }
Eric Anholt673a3942008-07-30 12:06:12 -07002765}
2766
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002767void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2768{
2769 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2770 struct drm_i915_file_private *fpriv = file->driver_priv;
2771 struct i915_vma *vma, *vn;
2772
2773 mutex_lock(&obj->base.dev->struct_mutex);
2774 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2775 if (vma->vm->file == fpriv)
2776 i915_vma_close(vma);
2777 mutex_unlock(&obj->base.dev->struct_mutex);
2778}
2779
Ben Widawsky5816d642012-04-11 11:18:19 -07002780/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002781 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002782 * @dev: drm device pointer
2783 * @data: ioctl data blob
2784 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002785 *
2786 * Returns 0 if successful, else an error is returned with the remaining time in
2787 * the timeout parameter.
2788 * -ETIME: object is still busy after timeout
2789 * -ERESTARTSYS: signal interrupted the wait
2790 * -ENONENT: object doesn't exist
2791 * Also possible, but rare:
2792 * -EAGAIN: GPU wedged
2793 * -ENOMEM: damn
2794 * -ENODEV: Internal IRQ fail
2795 * -E?: The add request failed
2796 *
2797 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2798 * non-zero timeout parameter the wait ioctl will wait for the given number of
2799 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2800 * without holding struct_mutex the object may become re-busied before this
2801 * function completes. A similar but shorter * race condition exists in the busy
2802 * ioctl
2803 */
2804int
2805i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2806{
2807 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002808 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002809 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002810 unsigned long active;
2811 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002812
Daniel Vetter11b5d512014-09-29 15:31:26 +02002813 if (args->flags != 0)
2814 return -EINVAL;
2815
Chris Wilson03ac0642016-07-20 13:31:51 +01002816 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002817 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002818 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002819
2820 active = __I915_BO_ACTIVE(obj);
2821 for_each_active(active, idx) {
2822 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
Chris Wilsonea746f32016-09-09 14:11:49 +01002823 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx],
2824 I915_WAIT_INTERRUPTIBLE,
Chris Wilson033d5492016-08-05 10:14:17 +01002825 timeout, rps);
2826 if (ret)
2827 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002828 }
2829
Chris Wilson033d5492016-08-05 10:14:17 +01002830 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002831 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002832}
2833
Chris Wilson8ef85612016-04-28 09:56:39 +01002834static void __i915_vma_iounmap(struct i915_vma *vma)
2835{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002836 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002837
2838 if (vma->iomap == NULL)
2839 return;
2840
2841 io_mapping_unmap(vma->iomap);
2842 vma->iomap = NULL;
2843}
2844
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002845int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002846{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002847 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002848 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002849 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002850
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002851 /* First wait upon any activity as retiring the request may
2852 * have side-effects such as unpinning or even unbinding this vma.
2853 */
2854 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002855 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002856 int idx;
2857
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002858 /* When a closed VMA is retired, it is unbound - eek.
2859 * In order to prevent it from being recursively closed,
2860 * take a pin on the vma so that the second unbind is
2861 * aborted.
2862 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002863 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002864
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002865 for_each_active(active, idx) {
2866 ret = i915_gem_active_retire(&vma->last_read[idx],
2867 &vma->vm->dev->struct_mutex);
2868 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002869 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002870 }
2871
Chris Wilson20dfbde2016-08-04 16:32:30 +01002872 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002873 if (ret)
2874 return ret;
2875
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002876 GEM_BUG_ON(i915_vma_is_active(vma));
2877 }
2878
Chris Wilson20dfbde2016-08-04 16:32:30 +01002879 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002880 return -EBUSY;
2881
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002882 if (!drm_mm_node_allocated(&vma->node))
2883 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002884
Chris Wilson15717de2016-08-04 07:52:26 +01002885 GEM_BUG_ON(obj->bind_count == 0);
2886 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002887
Chris Wilson05a20d02016-08-18 17:16:55 +01002888 if (i915_vma_is_map_and_fenceable(vma)) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002889 /* release the fence reg _after_ flushing */
Chris Wilson49ef5292016-08-18 17:17:00 +01002890 ret = i915_vma_put_fence(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002891 if (ret)
2892 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002893
Chris Wilsoncd3127d2016-08-18 17:17:09 +01002894 /* Force a pagefault for domain tracking on next user access */
2895 i915_gem_release_mmap(obj);
2896
Chris Wilson8ef85612016-04-28 09:56:39 +01002897 __i915_vma_iounmap(vma);
Chris Wilson05a20d02016-08-18 17:16:55 +01002898 vma->flags &= ~I915_VMA_CAN_FENCE;
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002899 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002900
Chris Wilson50e046b2016-08-04 07:52:46 +01002901 if (likely(!vma->vm->closed)) {
2902 trace_i915_vma_unbind(vma);
2903 vma->vm->unbind_vma(vma);
2904 }
Chris Wilson3272db52016-08-04 16:32:32 +01002905 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002906
Chris Wilson50e046b2016-08-04 07:52:46 +01002907 drm_mm_remove_node(&vma->node);
2908 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2909
Chris Wilson05a20d02016-08-18 17:16:55 +01002910 if (vma->pages != obj->pages) {
2911 GEM_BUG_ON(!vma->pages);
2912 sg_free_table(vma->pages);
2913 kfree(vma->pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002914 }
Chris Wilson247177d2016-08-15 10:48:47 +01002915 vma->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07002916
Ben Widawsky2f633152013-07-17 12:19:03 -07002917 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002918 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002919 if (--obj->bind_count == 0)
2920 list_move_tail(&obj->global_list,
2921 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002922
Chris Wilson70903c32013-12-04 09:59:09 +00002923 /* And finally now the object is completely decoupled from this vma,
2924 * we can drop its hold on the backing storage and allow it to be
2925 * reaped by the shrinker.
2926 */
2927 i915_gem_object_unpin_pages(obj);
2928
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002929destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002930 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002931 i915_vma_destroy(vma);
2932
Chris Wilson88241782011-01-07 17:09:48 +00002933 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002934}
2935
Chris Wilsondcff85c2016-08-05 10:14:11 +01002936int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01002937 unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002938{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002939 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002940 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002941
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002942 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002943 if (engine->last_context == NULL)
2944 continue;
2945
Chris Wilsonea746f32016-09-09 14:11:49 +01002946 ret = intel_engine_idle(engine, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002947 if (ret)
2948 return ret;
2949 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002950
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002951 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002952}
2953
Chris Wilson4144f9b2014-09-11 08:43:48 +01002954static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002955 unsigned long cache_level)
2956{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002957 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002958 struct drm_mm_node *other;
2959
Chris Wilson4144f9b2014-09-11 08:43:48 +01002960 /*
2961 * On some machines we have to be careful when putting differing types
2962 * of snoopable memory together to avoid the prefetcher crossing memory
2963 * domains and dying. During vm initialisation, we decide whether or not
2964 * these constraints apply and set the drm_mm.color_adjust
2965 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002966 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002967 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002968 return true;
2969
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002970 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002971 return true;
2972
2973 if (list_empty(&gtt_space->node_list))
2974 return true;
2975
2976 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2977 if (other->allocated && !other->hole_follows && other->color != cache_level)
2978 return false;
2979
2980 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2981 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2982 return false;
2983
2984 return true;
2985}
2986
Jesse Barnesde151cf2008-11-12 10:03:55 -08002987/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002988 * i915_vma_insert - finds a slot for the vma in its address space
2989 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002990 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002991 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002992 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002993 *
2994 * First we try to allocate some free space that meets the requirements for
2995 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
2996 * preferrably the oldest idle entry to make room for the new VMA.
2997 *
2998 * Returns:
2999 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07003000 */
Chris Wilson59bfa122016-08-04 16:32:31 +01003001static int
3002i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003003{
Chris Wilson59bfa122016-08-04 16:32:31 +01003004 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
3005 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003006 u64 start, end;
Chris Wilson07f73f62009-09-14 16:50:30 +01003007 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003008
Chris Wilson3272db52016-08-04 16:32:32 +01003009 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01003010 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003011
Chris Wilsonde180032016-08-04 16:32:29 +01003012 size = max(size, vma->size);
3013 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01003014 size = i915_gem_get_ggtt_size(dev_priv, size,
3015 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003016
Chris Wilsond8923dc2016-08-18 17:17:07 +01003017 alignment = max(max(alignment, vma->display_alignment),
3018 i915_gem_get_ggtt_alignment(dev_priv, size,
3019 i915_gem_object_get_tiling(obj),
3020 flags & PIN_MAPPABLE));
Chris Wilsona00b10c2010-09-24 21:15:47 +01003021
Michel Thierry101b5062015-10-01 13:33:57 +01003022 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003023
3024 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003025 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003026 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003027 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003028 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003029
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003030 /* If binding the object/GGTT view requires more space than the entire
3031 * aperture has, reject it early before evicting everything in a vain
3032 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003033 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003034 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003035 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003036 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003037 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003038 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003039 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003040 }
3041
Chris Wilson37e680a2012-06-07 15:38:42 +01003042 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003043 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003044 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003045
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003046 i915_gem_object_pin_pages(obj);
3047
Chris Wilson506a8e82015-12-08 11:55:07 +00003048 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003049 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003050 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003051 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003052 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003053 }
Chris Wilsonde180032016-08-04 16:32:29 +01003054
Chris Wilson506a8e82015-12-08 11:55:07 +00003055 vma->node.start = offset;
3056 vma->node.size = size;
3057 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003058 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003059 if (ret) {
3060 ret = i915_gem_evict_for_vma(vma);
3061 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003062 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3063 if (ret)
3064 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003065 }
Michel Thierry101b5062015-10-01 13:33:57 +01003066 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003067 u32 search_flag, alloc_flag;
3068
Chris Wilson506a8e82015-12-08 11:55:07 +00003069 if (flags & PIN_HIGH) {
3070 search_flag = DRM_MM_SEARCH_BELOW;
3071 alloc_flag = DRM_MM_CREATE_TOP;
3072 } else {
3073 search_flag = DRM_MM_SEARCH_DEFAULT;
3074 alloc_flag = DRM_MM_CREATE_DEFAULT;
3075 }
Michel Thierry101b5062015-10-01 13:33:57 +01003076
Chris Wilson954c4692016-08-04 16:32:26 +01003077 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3078 * so we know that we always have a minimum alignment of 4096.
3079 * The drm_mm range manager is optimised to return results
3080 * with zero alignment, so where possible use the optimal
3081 * path.
3082 */
3083 if (alignment <= 4096)
3084 alignment = 0;
3085
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003086search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003087 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3088 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003089 size, alignment,
3090 obj->cache_level,
3091 start, end,
3092 search_flag,
3093 alloc_flag);
3094 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003095 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003096 obj->cache_level,
3097 start, end,
3098 flags);
3099 if (ret == 0)
3100 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003101
Chris Wilsonde180032016-08-04 16:32:29 +01003102 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003103 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003104 }
Chris Wilson37508582016-08-04 16:32:24 +01003105 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003106
Ben Widawsky35c20a62013-05-31 11:28:48 -07003107 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003108 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003109 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003110
Chris Wilson59bfa122016-08-04 16:32:31 +01003111 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003112
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003113err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003114 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003115 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003116}
3117
Chris Wilson000433b2013-08-08 14:41:09 +01003118bool
Chris Wilson2c225692013-08-09 12:26:45 +01003119i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3120 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003121{
Eric Anholt673a3942008-07-30 12:06:12 -07003122 /* If we don't have a page list set up, then we're not pinned
3123 * to GPU, and we can ignore the cache flush because it'll happen
3124 * again at bind time.
3125 */
Chris Wilson05394f32010-11-08 19:18:58 +00003126 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003127 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003128
Imre Deak769ce462013-02-13 21:56:05 +02003129 /*
3130 * Stolen memory is always coherent with the GPU as it is explicitly
3131 * marked as wc by the system, or the system is cache-coherent.
3132 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003133 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003134 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003135
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003136 /* If the GPU is snooping the contents of the CPU cache,
3137 * we do not need to manually clear the CPU cache lines. However,
3138 * the caches are only snooped when the render cache is
3139 * flushed/invalidated. As we always have to emit invalidations
3140 * and flushes when moving into and out of the RENDER domain, correct
3141 * snooping behaviour occurs naturally as the result of our domain
3142 * tracking.
3143 */
Chris Wilson0f719792015-01-13 13:32:52 +00003144 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3145 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003146 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003147 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003148
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003149 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003150 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003151 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003152
3153 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003154}
3155
3156/** Flushes the GTT write domain for the object if it's dirty. */
3157static void
Chris Wilson05394f32010-11-08 19:18:58 +00003158i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003159{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003160 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003161
Chris Wilson05394f32010-11-08 19:18:58 +00003162 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003163 return;
3164
Chris Wilson63256ec2011-01-04 18:42:07 +00003165 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003166 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003167 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003168 *
3169 * However, we do have to enforce the order so that all writes through
3170 * the GTT land before any writes to the device, such as updates to
3171 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003172 *
3173 * We also have to wait a bit for the writes to land from the GTT.
3174 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3175 * timing. This issue has only been observed when switching quickly
3176 * between GTT writes and CPU reads from inside the kernel on recent hw,
3177 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3178 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003179 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003180 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003181 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
3182 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS].mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003183
Chris Wilsond243ad82016-08-18 17:16:44 +01003184 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003185
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003186 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003187 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003188 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003189 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003190}
3191
3192/** Flushes the CPU write domain for the object if it's dirty. */
3193static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003194i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003195{
Chris Wilson05394f32010-11-08 19:18:58 +00003196 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003197 return;
3198
Daniel Vettere62b59e2015-01-21 14:53:48 +01003199 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003200 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003201
Rodrigo Vivide152b62015-07-07 16:28:51 -07003202 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003203
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003204 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003205 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003206 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003207 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003208}
3209
Chris Wilson383d5822016-08-18 17:17:08 +01003210static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
3211{
3212 struct i915_vma *vma;
3213
3214 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3215 if (!i915_vma_is_ggtt(vma))
3216 continue;
3217
3218 if (i915_vma_is_active(vma))
3219 continue;
3220
3221 if (!drm_mm_node_allocated(&vma->node))
3222 continue;
3223
3224 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3225 }
3226}
3227
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003228/**
3229 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003230 * @obj: object to act on
3231 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003232 *
3233 * This function returns when the move is complete, including waiting on
3234 * flushes to occur.
3235 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003236int
Chris Wilson20217462010-11-23 15:26:33 +00003237i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003238{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003239 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003240 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003241
Chris Wilson0201f1e2012-07-20 12:41:01 +01003242 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003243 if (ret)
3244 return ret;
3245
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003246 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3247 return 0;
3248
Chris Wilson43566de2015-01-02 16:29:29 +05303249 /* Flush and acquire obj->pages so that we are coherent through
3250 * direct access in memory with previous cached writes through
3251 * shmemfs and that our cache domain tracking remains valid.
3252 * For example, if the obj->filp was moved to swap without us
3253 * being notified and releasing the pages, we would mistakenly
3254 * continue to assume that the obj remained out of the CPU cached
3255 * domain.
3256 */
3257 ret = i915_gem_object_get_pages(obj);
3258 if (ret)
3259 return ret;
3260
Daniel Vettere62b59e2015-01-21 14:53:48 +01003261 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003262
Chris Wilsond0a57782012-10-09 19:24:37 +01003263 /* Serialise direct access to this object with the barriers for
3264 * coherent writes from the GPU, by effectively invalidating the
3265 * GTT domain upon first access.
3266 */
3267 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3268 mb();
3269
Chris Wilson05394f32010-11-08 19:18:58 +00003270 old_write_domain = obj->base.write_domain;
3271 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003272
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003273 /* It should now be out of any other write domains, and we can update
3274 * the domain values for our changes.
3275 */
Chris Wilson05394f32010-11-08 19:18:58 +00003276 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3277 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003278 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003279 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3280 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3281 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003282 }
3283
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003284 trace_i915_gem_object_change_domain(obj,
3285 old_read_domains,
3286 old_write_domain);
3287
Chris Wilson8325a092012-04-24 15:52:35 +01003288 /* And bump the LRU for this access */
Chris Wilson383d5822016-08-18 17:17:08 +01003289 i915_gem_object_bump_inactive_ggtt(obj);
Chris Wilson8325a092012-04-24 15:52:35 +01003290
Eric Anholte47c68e2008-11-14 13:35:19 -08003291 return 0;
3292}
3293
Chris Wilsonef55f922015-10-09 14:11:27 +01003294/**
3295 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003296 * @obj: object to act on
3297 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003298 *
3299 * After this function returns, the object will be in the new cache-level
3300 * across all GTT and the contents of the backing storage will be coherent,
3301 * with respect to the new cache-level. In order to keep the backing storage
3302 * coherent for all users, we only allow a single cache level to be set
3303 * globally on the object and prevent it from being changed whilst the
3304 * hardware is reading from the object. That is if the object is currently
3305 * on the scanout it will be set to uncached (or equivalent display
3306 * cache coherency) and all non-MOCS GPU access will also be uncached so
3307 * that all direct access to the scanout remains coherent.
3308 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003309int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3310 enum i915_cache_level cache_level)
3311{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003312 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003313 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003314
3315 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003316 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003317
Chris Wilsonef55f922015-10-09 14:11:27 +01003318 /* Inspect the list of currently bound VMA and unbind any that would
3319 * be invalid given the new cache-level. This is principally to
3320 * catch the issue of the CS prefetch crossing page boundaries and
3321 * reading an invalid PTE on older architectures.
3322 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003323restart:
3324 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003325 if (!drm_mm_node_allocated(&vma->node))
3326 continue;
3327
Chris Wilson20dfbde2016-08-04 16:32:30 +01003328 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003329 DRM_DEBUG("can not change the cache level of pinned objects\n");
3330 return -EBUSY;
3331 }
3332
Chris Wilsonaa653a62016-08-04 07:52:27 +01003333 if (i915_gem_valid_gtt_space(vma, cache_level))
3334 continue;
3335
3336 ret = i915_vma_unbind(vma);
3337 if (ret)
3338 return ret;
3339
3340 /* As unbinding may affect other elements in the
3341 * obj->vma_list (due to side-effects from retiring
3342 * an active vma), play safe and restart the iterator.
3343 */
3344 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003345 }
3346
Chris Wilsonef55f922015-10-09 14:11:27 +01003347 /* We can reuse the existing drm_mm nodes but need to change the
3348 * cache-level on the PTE. We could simply unbind them all and
3349 * rebind with the correct cache-level on next use. However since
3350 * we already have a valid slot, dma mapping, pages etc, we may as
3351 * rewrite the PTE in the belief that doing so tramples upon less
3352 * state and so involves less work.
3353 */
Chris Wilson15717de2016-08-04 07:52:26 +01003354 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003355 /* Before we change the PTE, the GPU must not be accessing it.
3356 * If we wait upon the object, we know that all the bound
3357 * VMA are no longer active.
3358 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003359 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003360 if (ret)
3361 return ret;
3362
Chris Wilsonaa653a62016-08-04 07:52:27 +01003363 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003364 /* Access to snoopable pages through the GTT is
3365 * incoherent and on some machines causes a hard
3366 * lockup. Relinquish the CPU mmaping to force
3367 * userspace to refault in the pages and we can
3368 * then double check if the GTT mapping is still
3369 * valid for that pointer access.
3370 */
3371 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003372
Chris Wilsonef55f922015-10-09 14:11:27 +01003373 /* As we no longer need a fence for GTT access,
3374 * we can relinquish it now (and so prevent having
3375 * to steal a fence from someone else on the next
3376 * fence request). Note GPU activity would have
3377 * dropped the fence as all snoopable access is
3378 * supposed to be linear.
3379 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003380 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3381 ret = i915_vma_put_fence(vma);
3382 if (ret)
3383 return ret;
3384 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003385 } else {
3386 /* We either have incoherent backing store and
3387 * so no GTT access or the architecture is fully
3388 * coherent. In such cases, existing GTT mmaps
3389 * ignore the cache bit in the PTE and we can
3390 * rewrite it without confusing the GPU or having
3391 * to force userspace to fault back in its mmaps.
3392 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003393 }
3394
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003395 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003396 if (!drm_mm_node_allocated(&vma->node))
3397 continue;
3398
3399 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3400 if (ret)
3401 return ret;
3402 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003403 }
3404
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003405 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003406 vma->node.color = cache_level;
3407 obj->cache_level = cache_level;
3408
Ville Syrjäläed75a552015-08-11 19:47:10 +03003409out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003410 /* Flush the dirty CPU caches to the backing storage so that the
3411 * object is now coherent at its new cache level (with respect
3412 * to the access domain).
3413 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303414 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003415 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003416 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003417 }
3418
Chris Wilsone4ffd172011-04-04 09:44:39 +01003419 return 0;
3420}
3421
Ben Widawsky199adf42012-09-21 17:01:20 -07003422int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3423 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003424{
Ben Widawsky199adf42012-09-21 17:01:20 -07003425 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003426 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003427
Chris Wilson03ac0642016-07-20 13:31:51 +01003428 obj = i915_gem_object_lookup(file, args->handle);
3429 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003430 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003431
Chris Wilson651d7942013-08-08 14:41:10 +01003432 switch (obj->cache_level) {
3433 case I915_CACHE_LLC:
3434 case I915_CACHE_L3_LLC:
3435 args->caching = I915_CACHING_CACHED;
3436 break;
3437
Chris Wilson4257d3b2013-08-08 14:41:11 +01003438 case I915_CACHE_WT:
3439 args->caching = I915_CACHING_DISPLAY;
3440 break;
3441
Chris Wilson651d7942013-08-08 14:41:10 +01003442 default:
3443 args->caching = I915_CACHING_NONE;
3444 break;
3445 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003446
Chris Wilson34911fd2016-07-20 13:31:54 +01003447 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003448 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003449}
3450
Ben Widawsky199adf42012-09-21 17:01:20 -07003451int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3452 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003453{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003454 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003455 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003456 struct drm_i915_gem_object *obj;
3457 enum i915_cache_level level;
3458 int ret;
3459
Ben Widawsky199adf42012-09-21 17:01:20 -07003460 switch (args->caching) {
3461 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003462 level = I915_CACHE_NONE;
3463 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003464 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003465 /*
3466 * Due to a HW issue on BXT A stepping, GPU stores via a
3467 * snooped mapping may leave stale data in a corresponding CPU
3468 * cacheline, whereas normally such cachelines would get
3469 * invalidated.
3470 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003471 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003472 return -ENODEV;
3473
Chris Wilsone6994ae2012-07-10 10:27:08 +01003474 level = I915_CACHE_LLC;
3475 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003476 case I915_CACHING_DISPLAY:
3477 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3478 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003479 default:
3480 return -EINVAL;
3481 }
3482
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003483 intel_runtime_pm_get(dev_priv);
3484
Ben Widawsky3bc29132012-09-26 16:15:20 -07003485 ret = i915_mutex_lock_interruptible(dev);
3486 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003487 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003488
Chris Wilson03ac0642016-07-20 13:31:51 +01003489 obj = i915_gem_object_lookup(file, args->handle);
3490 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003491 ret = -ENOENT;
3492 goto unlock;
3493 }
3494
3495 ret = i915_gem_object_set_cache_level(obj, level);
3496
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003497 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003498unlock:
3499 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003500rpm_put:
3501 intel_runtime_pm_put(dev_priv);
3502
Chris Wilsone6994ae2012-07-10 10:27:08 +01003503 return ret;
3504}
3505
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003506/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003507 * Prepare buffer for display plane (scanout, cursors, etc).
3508 * Can be called from an uninterruptible phase (modesetting) and allows
3509 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003510 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003511struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003512i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3513 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003514 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003515{
Chris Wilson058d88c2016-08-15 10:49:06 +01003516 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003517 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003518 int ret;
3519
Chris Wilsoncc98b412013-08-09 12:25:09 +01003520 /* Mark the pin_display early so that we account for the
3521 * display coherency whilst setting up the cache domains.
3522 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003523 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003524
Eric Anholta7ef0642011-03-29 16:59:54 -07003525 /* The display engine is not coherent with the LLC cache on gen6. As
3526 * a result, we make sure that the pinning that is about to occur is
3527 * done with uncached PTEs. This is lowest common denominator for all
3528 * chipsets.
3529 *
3530 * However for gen6+, we could do better by using the GFDT bit instead
3531 * of uncaching, which would allow us to flush all the LLC-cached data
3532 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3533 */
Chris Wilson651d7942013-08-08 14:41:10 +01003534 ret = i915_gem_object_set_cache_level(obj,
3535 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003536 if (ret) {
3537 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003538 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003539 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003540
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003541 /* As the user may map the buffer once pinned in the display plane
3542 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003543 * always use map_and_fenceable for all scanout buffers. However,
3544 * it may simply be too big to fit into mappable, in which case
3545 * put it anyway and hope that userspace can cope (but always first
3546 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003547 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003548 vma = ERR_PTR(-ENOSPC);
3549 if (view->type == I915_GGTT_VIEW_NORMAL)
3550 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3551 PIN_MAPPABLE | PIN_NONBLOCK);
3552 if (IS_ERR(vma))
3553 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, 0);
Chris Wilson058d88c2016-08-15 10:49:06 +01003554 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003555 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003556
Chris Wilsond8923dc2016-08-18 17:17:07 +01003557 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3558
Chris Wilson058d88c2016-08-15 10:49:06 +01003559 WARN_ON(obj->pin_display > i915_vma_pin_count(vma));
3560
Daniel Vettere62b59e2015-01-21 14:53:48 +01003561 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003562
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003563 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003564 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003565
3566 /* It should now be out of any other write domains, and we can update
3567 * the domain values for our changes.
3568 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003569 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003570 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003571
3572 trace_i915_gem_object_change_domain(obj,
3573 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003574 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003575
Chris Wilson058d88c2016-08-15 10:49:06 +01003576 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003577
3578err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003579 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003580 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003581}
3582
3583void
Chris Wilson058d88c2016-08-15 10:49:06 +01003584i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003585{
Chris Wilson058d88c2016-08-15 10:49:06 +01003586 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003587 return;
3588
Chris Wilsond8923dc2016-08-18 17:17:07 +01003589 if (--vma->obj->pin_display == 0)
3590 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003591
Chris Wilson383d5822016-08-18 17:17:08 +01003592 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3593 if (!i915_vma_is_active(vma))
3594 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3595
Chris Wilson058d88c2016-08-15 10:49:06 +01003596 i915_vma_unpin(vma);
3597 WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003598}
3599
Eric Anholte47c68e2008-11-14 13:35:19 -08003600/**
3601 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003602 * @obj: object to act on
3603 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003604 *
3605 * This function returns when the move is complete, including waiting on
3606 * flushes to occur.
3607 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003608int
Chris Wilson919926a2010-11-12 13:42:53 +00003609i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003610{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003611 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003612 int ret;
3613
Chris Wilson0201f1e2012-07-20 12:41:01 +01003614 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003615 if (ret)
3616 return ret;
3617
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003618 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3619 return 0;
3620
Eric Anholte47c68e2008-11-14 13:35:19 -08003621 i915_gem_object_flush_gtt_write_domain(obj);
3622
Chris Wilson05394f32010-11-08 19:18:58 +00003623 old_write_domain = obj->base.write_domain;
3624 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003625
Eric Anholte47c68e2008-11-14 13:35:19 -08003626 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003627 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003628 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003629
Chris Wilson05394f32010-11-08 19:18:58 +00003630 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003631 }
3632
3633 /* It should now be out of any other write domains, and we can update
3634 * the domain values for our changes.
3635 */
Chris Wilson05394f32010-11-08 19:18:58 +00003636 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003637
3638 /* If we're writing through the CPU, then the GPU read domains will
3639 * need to be invalidated at next use.
3640 */
3641 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003642 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3643 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003644 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003645
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003646 trace_i915_gem_object_change_domain(obj,
3647 old_read_domains,
3648 old_write_domain);
3649
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003650 return 0;
3651}
3652
Eric Anholt673a3942008-07-30 12:06:12 -07003653/* Throttle our rendering by waiting until the ring has completed our requests
3654 * emitted over 20 msec ago.
3655 *
Eric Anholtb9624422009-06-03 07:27:35 +00003656 * Note that if we were to use the current jiffies each time around the loop,
3657 * we wouldn't escape the function with any frames outstanding if the time to
3658 * render a frame was over 20ms.
3659 *
Eric Anholt673a3942008-07-30 12:06:12 -07003660 * This should get us reasonable parallelism between CPU and GPU but also
3661 * relatively low latency when blocking on a particular request to finish.
3662 */
3663static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003664i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003665{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003666 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003667 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003668 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003669 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003670 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003671
Daniel Vetter308887a2012-11-14 17:14:06 +01003672 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3673 if (ret)
3674 return ret;
3675
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003676 /* ABI: return -EIO if already wedged */
3677 if (i915_terminally_wedged(&dev_priv->gpu_error))
3678 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003679
Chris Wilson1c255952010-09-26 11:03:27 +01003680 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003681 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003682 if (time_after_eq(request->emitted_jiffies, recent_enough))
3683 break;
3684
John Harrisonfcfa423c2015-05-29 17:44:12 +01003685 /*
3686 * Note that the request might not have been submitted yet.
3687 * In which case emitted_jiffies will be zero.
3688 */
3689 if (!request->emitted_jiffies)
3690 continue;
3691
John Harrison54fb2412014-11-24 18:49:27 +00003692 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003693 }
John Harrisonff865882014-11-24 18:49:28 +00003694 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003695 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003696 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003697
John Harrison54fb2412014-11-24 18:49:27 +00003698 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003699 return 0;
3700
Chris Wilsonea746f32016-09-09 14:11:49 +01003701 ret = i915_wait_request(target, I915_WAIT_INTERRUPTIBLE, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003702 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003703
Eric Anholt673a3942008-07-30 12:06:12 -07003704 return ret;
3705}
3706
Chris Wilsond23db882014-05-23 08:48:08 +02003707static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003708i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003709{
Chris Wilson59bfa122016-08-04 16:32:31 +01003710 if (!drm_mm_node_allocated(&vma->node))
3711 return false;
3712
Chris Wilson91b2db62016-08-04 16:32:23 +01003713 if (vma->node.size < size)
3714 return true;
3715
3716 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003717 return true;
3718
Chris Wilson05a20d02016-08-18 17:16:55 +01003719 if (flags & PIN_MAPPABLE && !i915_vma_is_map_and_fenceable(vma))
Chris Wilsond23db882014-05-23 08:48:08 +02003720 return true;
3721
3722 if (flags & PIN_OFFSET_BIAS &&
3723 vma->node.start < (flags & PIN_OFFSET_MASK))
3724 return true;
3725
Chris Wilson506a8e82015-12-08 11:55:07 +00003726 if (flags & PIN_OFFSET_FIXED &&
3727 vma->node.start != (flags & PIN_OFFSET_MASK))
3728 return true;
3729
Chris Wilsond23db882014-05-23 08:48:08 +02003730 return false;
3731}
3732
Chris Wilsond0710ab2015-11-20 14:16:39 +00003733void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3734{
3735 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003736 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003737 bool mappable, fenceable;
3738 u32 fence_size, fence_alignment;
3739
Chris Wilsona9f14812016-08-04 16:32:28 +01003740 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003741 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003742 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003743 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003744 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003745 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003746 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003747
3748 fenceable = (vma->node.size == fence_size &&
3749 (vma->node.start & (fence_alignment - 1)) == 0);
3750
3751 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003752 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003753
Chris Wilson05a20d02016-08-18 17:16:55 +01003754 if (mappable && fenceable)
3755 vma->flags |= I915_VMA_CAN_FENCE;
3756 else
3757 vma->flags &= ~I915_VMA_CAN_FENCE;
Chris Wilsond0710ab2015-11-20 14:16:39 +00003758}
3759
Chris Wilson305bc232016-08-04 16:32:33 +01003760int __i915_vma_do_pin(struct i915_vma *vma,
3761 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003762{
Chris Wilson305bc232016-08-04 16:32:33 +01003763 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003764 int ret;
3765
Chris Wilson59bfa122016-08-04 16:32:31 +01003766 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003767 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003768
Chris Wilson305bc232016-08-04 16:32:33 +01003769 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3770 ret = -EBUSY;
3771 goto err;
3772 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003773
Chris Wilsonde895082016-08-04 16:32:34 +01003774 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003775 ret = i915_vma_insert(vma, size, alignment, flags);
3776 if (ret)
3777 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003778 }
3779
Chris Wilson59bfa122016-08-04 16:32:31 +01003780 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003781 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003782 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003783
Chris Wilson3272db52016-08-04 16:32:32 +01003784 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003785 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003786
Chris Wilson3b165252016-08-04 16:32:25 +01003787 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003788 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003789
Chris Wilson59bfa122016-08-04 16:32:31 +01003790err:
3791 __i915_vma_unpin(vma);
3792 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003793}
3794
Chris Wilson058d88c2016-08-15 10:49:06 +01003795struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003796i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3797 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003798 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003799 u64 alignment,
3800 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003801{
Chris Wilson058d88c2016-08-15 10:49:06 +01003802 struct i915_address_space *vm = &to_i915(obj->base.dev)->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003803 struct i915_vma *vma;
3804 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003805
Chris Wilson058d88c2016-08-15 10:49:06 +01003806 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003807 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003808 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003809
3810 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3811 if (flags & PIN_NONBLOCK &&
3812 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003813 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003814
3815 WARN(i915_vma_is_pinned(vma),
3816 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003817 " offset=%08x, req.alignment=%llx,"
3818 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3819 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003820 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003821 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003822 ret = i915_vma_unbind(vma);
3823 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003824 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003825 }
3826
Chris Wilson058d88c2016-08-15 10:49:06 +01003827 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3828 if (ret)
3829 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003830
Chris Wilson058d88c2016-08-15 10:49:06 +01003831 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003832}
3833
Chris Wilsonedf6b762016-08-09 09:23:33 +01003834static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003835{
3836 /* Note that we could alias engines in the execbuf API, but
3837 * that would be very unwise as it prevents userspace from
3838 * fine control over engine selection. Ahem.
3839 *
3840 * This should be something like EXEC_MAX_ENGINE instead of
3841 * I915_NUM_ENGINES.
3842 */
3843 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3844 return 0x10000 << id;
3845}
3846
3847static __always_inline unsigned int __busy_write_id(unsigned int id)
3848{
Chris Wilson70cb4722016-08-09 18:08:25 +01003849 /* The uABI guarantees an active writer is also amongst the read
3850 * engines. This would be true if we accessed the activity tracking
3851 * under the lock, but as we perform the lookup of the object and
3852 * its activity locklessly we can not guarantee that the last_write
3853 * being active implies that we have set the same engine flag from
3854 * last_read - hence we always set both read and write busy for
3855 * last_write.
3856 */
3857 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003858}
3859
Chris Wilsonedf6b762016-08-09 09:23:33 +01003860static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003861__busy_set_if_active(const struct i915_gem_active *active,
3862 unsigned int (*flag)(unsigned int id))
3863{
Chris Wilson12555012016-08-16 09:50:40 +01003864 struct drm_i915_gem_request *request;
3865
3866 request = rcu_dereference(active->request);
3867 if (!request || i915_gem_request_completed(request))
3868 return 0;
3869
3870 /* This is racy. See __i915_gem_active_get_rcu() for an in detail
3871 * discussion of how to handle the race correctly, but for reporting
3872 * the busy state we err on the side of potentially reporting the
3873 * wrong engine as being busy (but we guarantee that the result
3874 * is at least self-consistent).
3875 *
3876 * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated
3877 * whilst we are inspecting it, even under the RCU read lock as we are.
3878 * This means that there is a small window for the engine and/or the
3879 * seqno to have been overwritten. The seqno will always be in the
3880 * future compared to the intended, and so we know that if that
3881 * seqno is idle (on whatever engine) our request is idle and the
3882 * return 0 above is correct.
3883 *
3884 * The issue is that if the engine is switched, it is just as likely
3885 * to report that it is busy (but since the switch happened, we know
3886 * the request should be idle). So there is a small chance that a busy
3887 * result is actually the wrong engine.
3888 *
3889 * So why don't we care?
3890 *
3891 * For starters, the busy ioctl is a heuristic that is by definition
3892 * racy. Even with perfect serialisation in the driver, the hardware
3893 * state is constantly advancing - the state we report to the user
3894 * is stale.
3895 *
3896 * The critical information for the busy-ioctl is whether the object
3897 * is idle as userspace relies on that to detect whether its next
3898 * access will stall, or if it has missed submitting commands to
3899 * the hardware allowing the GPU to stall. We never generate a
3900 * false-positive for idleness, thus busy-ioctl is reliable at the
3901 * most fundamental level, and we maintain the guarantee that a
3902 * busy object left to itself will eventually become idle (and stay
3903 * idle!).
3904 *
3905 * We allow ourselves the leeway of potentially misreporting the busy
3906 * state because that is an optimisation heuristic that is constantly
3907 * in flux. Being quickly able to detect the busy/idle state is much
3908 * more important than accurate logging of exactly which engines were
3909 * busy.
3910 *
3911 * For accuracy in reporting the engine, we could use
3912 *
3913 * result = 0;
3914 * request = __i915_gem_active_get_rcu(active);
3915 * if (request) {
3916 * if (!i915_gem_request_completed(request))
3917 * result = flag(request->engine->exec_id);
3918 * i915_gem_request_put(request);
3919 * }
3920 *
3921 * but that still remains susceptible to both hardware and userspace
3922 * races. So we accept making the result of that race slightly worse,
3923 * given the rarity of the race and its low impact on the result.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003924 */
Chris Wilson12555012016-08-16 09:50:40 +01003925 return flag(READ_ONCE(request->engine->exec_id));
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003926}
3927
Chris Wilsonedf6b762016-08-09 09:23:33 +01003928static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003929busy_check_reader(const struct i915_gem_active *active)
3930{
3931 return __busy_set_if_active(active, __busy_read_flag);
3932}
3933
Chris Wilsonedf6b762016-08-09 09:23:33 +01003934static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003935busy_check_writer(const struct i915_gem_active *active)
3936{
3937 return __busy_set_if_active(active, __busy_write_id);
3938}
3939
Eric Anholt673a3942008-07-30 12:06:12 -07003940int
Eric Anholt673a3942008-07-30 12:06:12 -07003941i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003942 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003943{
3944 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003945 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003946 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07003947
Chris Wilson03ac0642016-07-20 13:31:51 +01003948 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003949 if (!obj)
3950 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003951
Chris Wilson426960b2016-01-15 16:51:46 +00003952 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003953 active = __I915_BO_ACTIVE(obj);
3954 if (active) {
3955 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00003956
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003957 /* Yes, the lookups are intentionally racy.
3958 *
3959 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
3960 * to regard the value as stale and as our ABI guarantees
3961 * forward progress, we confirm the status of each active
3962 * request with the hardware.
3963 *
3964 * Even though we guard the pointer lookup by RCU, that only
3965 * guarantees that the pointer and its contents remain
3966 * dereferencable and does *not* mean that the request we
3967 * have is the same as the one being tracked by the object.
3968 *
3969 * Consider that we lookup the request just as it is being
3970 * retired and freed. We take a local copy of the pointer,
3971 * but before we add its engine into the busy set, the other
3972 * thread reallocates it and assigns it to a task on another
Chris Wilson12555012016-08-16 09:50:40 +01003973 * engine with a fresh and incomplete seqno. Guarding against
3974 * that requires careful serialisation and reference counting,
3975 * i.e. using __i915_gem_active_get_request_rcu(). We don't,
3976 * instead we expect that if the result is busy, which engines
3977 * are busy is not completely reliable - we only guarantee
3978 * that the object was busy.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003979 */
3980 rcu_read_lock();
3981
3982 for_each_active(active, idx)
3983 args->busy |= busy_check_reader(&obj->last_read[idx]);
3984
3985 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01003986 * the set of read engines. This should be ensured by the
3987 * ordering of setting last_read/last_write in
3988 * i915_vma_move_to_active(), and then in reverse in retire.
3989 * However, for good measure, we always report the last_write
3990 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003991 *
3992 * We don't care that the set of active read/write engines
3993 * may change during construction of the result, as it is
3994 * equally liable to change before userspace can inspect
3995 * the result.
3996 */
3997 args->busy |= busy_check_writer(&obj->last_write);
3998
3999 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00004000 }
Eric Anholt673a3942008-07-30 12:06:12 -07004001
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004002 i915_gem_object_put_unlocked(obj);
4003 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004004}
4005
4006int
4007i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4008 struct drm_file *file_priv)
4009{
Akshay Joshi0206e352011-08-16 15:34:10 -04004010 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004011}
4012
Chris Wilson3ef94da2009-09-14 16:50:29 +01004013int
4014i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4015 struct drm_file *file_priv)
4016{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004017 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004018 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004019 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004020 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004021
4022 switch (args->madv) {
4023 case I915_MADV_DONTNEED:
4024 case I915_MADV_WILLNEED:
4025 break;
4026 default:
4027 return -EINVAL;
4028 }
4029
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004030 ret = i915_mutex_lock_interruptible(dev);
4031 if (ret)
4032 return ret;
4033
Chris Wilson03ac0642016-07-20 13:31:51 +01004034 obj = i915_gem_object_lookup(file_priv, args->handle);
4035 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004036 ret = -ENOENT;
4037 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004038 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004039
Daniel Vetter656bfa32014-11-20 09:26:30 +01004040 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004041 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004042 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4043 if (obj->madv == I915_MADV_WILLNEED)
4044 i915_gem_object_unpin_pages(obj);
4045 if (args->madv == I915_MADV_WILLNEED)
4046 i915_gem_object_pin_pages(obj);
4047 }
4048
Chris Wilson05394f32010-11-08 19:18:58 +00004049 if (obj->madv != __I915_MADV_PURGED)
4050 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004051
Chris Wilson6c085a72012-08-20 11:40:46 +02004052 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004053 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004054 i915_gem_object_truncate(obj);
4055
Chris Wilson05394f32010-11-08 19:18:58 +00004056 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004057
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004058 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004059unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004060 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004061 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004062}
4063
Chris Wilson37e680a2012-06-07 15:38:42 +01004064void i915_gem_object_init(struct drm_i915_gem_object *obj,
4065 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004066{
Chris Wilsonb4716182015-04-27 13:41:17 +01004067 int i;
4068
Ben Widawsky35c20a62013-05-31 11:28:48 -07004069 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004070 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01004071 init_request_active(&obj->last_read[i],
4072 i915_gem_object_retire__read);
4073 init_request_active(&obj->last_write,
4074 i915_gem_object_retire__write);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004075 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004076 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004077 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004078
Chris Wilson37e680a2012-06-07 15:38:42 +01004079 obj->ops = ops;
4080
Chris Wilson50349242016-08-18 17:17:04 +01004081 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004082 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004083
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004084 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004085}
4086
Chris Wilson37e680a2012-06-07 15:38:42 +01004087static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004088 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004089 .get_pages = i915_gem_object_get_pages_gtt,
4090 .put_pages = i915_gem_object_put_pages_gtt,
4091};
4092
Dave Gordond37cd8a2016-04-22 19:14:32 +01004093struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004094 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004095{
Daniel Vetterc397b902010-04-09 19:05:07 +00004096 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004097 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004098 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004099 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004100
Chris Wilson42dcedd2012-11-15 11:32:30 +00004101 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004102 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004103 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004104
Chris Wilsonfe3db792016-04-25 13:32:13 +01004105 ret = drm_gem_object_init(dev, &obj->base, size);
4106 if (ret)
4107 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004108
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004109 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4110 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4111 /* 965gm cannot relocate objects above 4GiB. */
4112 mask &= ~__GFP_HIGHMEM;
4113 mask |= __GFP_DMA32;
4114 }
4115
Al Viro93c76a32015-12-04 23:45:44 -05004116 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004117 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004118
Chris Wilson37e680a2012-06-07 15:38:42 +01004119 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004120
Daniel Vetterc397b902010-04-09 19:05:07 +00004121 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4122 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4123
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004124 if (HAS_LLC(dev)) {
4125 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004126 * cache) for about a 10% performance improvement
4127 * compared to uncached. Graphics requests other than
4128 * display scanout are coherent with the CPU in
4129 * accessing this cache. This means in this mode we
4130 * don't need to clflush on the CPU side, and on the
4131 * GPU side we only need to flush internal caches to
4132 * get data visible to the CPU.
4133 *
4134 * However, we maintain the display planes as UC, and so
4135 * need to rebind when first used as such.
4136 */
4137 obj->cache_level = I915_CACHE_LLC;
4138 } else
4139 obj->cache_level = I915_CACHE_NONE;
4140
Daniel Vetterd861e332013-07-24 23:25:03 +02004141 trace_i915_gem_object_create(obj);
4142
Chris Wilson05394f32010-11-08 19:18:58 +00004143 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004144
4145fail:
4146 i915_gem_object_free(obj);
4147
4148 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004149}
4150
Chris Wilson340fbd82014-05-22 09:16:52 +01004151static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4152{
4153 /* If we are the last user of the backing storage (be it shmemfs
4154 * pages or stolen etc), we know that the pages are going to be
4155 * immediately released. In this case, we can then skip copying
4156 * back the contents from the GPU.
4157 */
4158
4159 if (obj->madv != I915_MADV_WILLNEED)
4160 return false;
4161
4162 if (obj->base.filp == NULL)
4163 return true;
4164
4165 /* At first glance, this looks racy, but then again so would be
4166 * userspace racing mmap against close. However, the first external
4167 * reference to the filp can only be obtained through the
4168 * i915_gem_mmap_ioctl() which safeguards us against the user
4169 * acquiring such a reference whilst we are in the middle of
4170 * freeing the object.
4171 */
4172 return atomic_long_read(&obj->base.filp->f_count) == 1;
4173}
4174
Chris Wilson1488fc02012-04-24 15:47:31 +01004175void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004176{
Chris Wilson1488fc02012-04-24 15:47:31 +01004177 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004178 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004179 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004180 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004181
Paulo Zanonif65c9162013-11-27 18:20:34 -02004182 intel_runtime_pm_get(dev_priv);
4183
Chris Wilson26e12f82011-03-20 11:20:19 +00004184 trace_i915_gem_object_destroy(obj);
4185
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004186 /* All file-owned VMA should have been released by this point through
4187 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4188 * However, the object may also be bound into the global GTT (e.g.
4189 * older GPUs without per-process support, or for direct access through
4190 * the GTT either for the user or for scanout). Those VMA still need to
4191 * unbound now.
4192 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004193 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004194 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004195 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004196 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004197 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004198 }
Chris Wilson15717de2016-08-04 07:52:26 +01004199 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004200
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004201 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4202 * before progressing. */
4203 if (obj->stolen)
4204 i915_gem_object_unpin_pages(obj);
4205
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004206 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004207
Daniel Vetter656bfa32014-11-20 09:26:30 +01004208 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4209 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004210 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004211 i915_gem_object_unpin_pages(obj);
4212
Ben Widawsky401c29f2013-05-31 11:28:47 -07004213 if (WARN_ON(obj->pages_pin_count))
4214 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004215 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004216 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004217 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004218
Chris Wilson9da3da62012-06-01 15:20:22 +01004219 BUG_ON(obj->pages);
4220
Chris Wilson2f745ad2012-09-04 21:02:58 +01004221 if (obj->base.import_attach)
4222 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004223
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004224 if (obj->ops->release)
4225 obj->ops->release(obj);
4226
Chris Wilson05394f32010-11-08 19:18:58 +00004227 drm_gem_object_release(&obj->base);
4228 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004229
Chris Wilson05394f32010-11-08 19:18:58 +00004230 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004231 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004232
4233 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004234}
4235
Chris Wilsondcff85c2016-08-05 10:14:11 +01004236int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004237{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004238 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004239 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004240
Chris Wilson54b4f682016-07-21 21:16:19 +01004241 intel_suspend_gt_powersave(dev_priv);
4242
Chris Wilson45c5f202013-10-16 11:50:01 +01004243 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004244
4245 /* We have to flush all the executing contexts to main memory so
4246 * that they can saved in the hibernation image. To ensure the last
4247 * context image is coherent, we have to switch away from it. That
4248 * leaves the dev_priv->kernel_context still active when
4249 * we actually suspend, and its image in memory may not match the GPU
4250 * state. Fortunately, the kernel_context is disposable and we do
4251 * not rely on its state.
4252 */
4253 ret = i915_gem_switch_to_kernel_context(dev_priv);
4254 if (ret)
4255 goto err;
4256
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004257 ret = i915_gem_wait_for_idle(dev_priv,
4258 I915_WAIT_INTERRUPTIBLE |
4259 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004260 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004261 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004262
Chris Wilsonc0336662016-05-06 15:40:21 +01004263 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004264
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004265 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004266 mutex_unlock(&dev->struct_mutex);
4267
Chris Wilson737b1502015-01-26 18:03:03 +02004268 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004269 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4270 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004271
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004272 /* Assert that we sucessfully flushed all the work and
4273 * reset the GPU back to its idle, low power state.
4274 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004275 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004276
Eric Anholt673a3942008-07-30 12:06:12 -07004277 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004278
4279err:
4280 mutex_unlock(&dev->struct_mutex);
4281 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004282}
4283
Chris Wilson5ab57c72016-07-15 14:56:20 +01004284void i915_gem_resume(struct drm_device *dev)
4285{
4286 struct drm_i915_private *dev_priv = to_i915(dev);
4287
4288 mutex_lock(&dev->struct_mutex);
4289 i915_gem_restore_gtt_mappings(dev);
4290
4291 /* As we didn't flush the kernel context before suspend, we cannot
4292 * guarantee that the context image is complete. So let's just reset
4293 * it and start again.
4294 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004295 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004296
4297 mutex_unlock(&dev->struct_mutex);
4298}
4299
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004300void i915_gem_init_swizzling(struct drm_device *dev)
4301{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004302 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004303
Daniel Vetter11782b02012-01-31 16:47:55 +01004304 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004305 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4306 return;
4307
4308 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4309 DISP_TILE_SURFACE_SWIZZLING);
4310
Daniel Vetter11782b02012-01-31 16:47:55 +01004311 if (IS_GEN5(dev))
4312 return;
4313
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004314 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4315 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004316 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004317 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004318 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004319 else if (IS_GEN8(dev))
4320 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004321 else
4322 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004323}
Daniel Vettere21af882012-02-09 20:53:27 +01004324
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004325static void init_unused_ring(struct drm_device *dev, u32 base)
4326{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004327 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004328
4329 I915_WRITE(RING_CTL(base), 0);
4330 I915_WRITE(RING_HEAD(base), 0);
4331 I915_WRITE(RING_TAIL(base), 0);
4332 I915_WRITE(RING_START(base), 0);
4333}
4334
4335static void init_unused_rings(struct drm_device *dev)
4336{
4337 if (IS_I830(dev)) {
4338 init_unused_ring(dev, PRB1_BASE);
4339 init_unused_ring(dev, SRB0_BASE);
4340 init_unused_ring(dev, SRB1_BASE);
4341 init_unused_ring(dev, SRB2_BASE);
4342 init_unused_ring(dev, SRB3_BASE);
4343 } else if (IS_GEN2(dev)) {
4344 init_unused_ring(dev, SRB0_BASE);
4345 init_unused_ring(dev, SRB1_BASE);
4346 } else if (IS_GEN3(dev)) {
4347 init_unused_ring(dev, PRB1_BASE);
4348 init_unused_ring(dev, PRB2_BASE);
4349 }
4350}
4351
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004352int
4353i915_gem_init_hw(struct drm_device *dev)
4354{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004355 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004356 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004357 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004358
Chris Wilson5e4f5182015-02-13 14:35:59 +00004359 /* Double layer security blanket, see i915_gem_init() */
4360 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4361
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004362 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004363 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004364
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004365 if (IS_HASWELL(dev))
4366 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4367 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004368
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004369 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004370 if (IS_IVYBRIDGE(dev)) {
4371 u32 temp = I915_READ(GEN7_MSG_CTL);
4372 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4373 I915_WRITE(GEN7_MSG_CTL, temp);
4374 } else if (INTEL_INFO(dev)->gen >= 7) {
4375 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4376 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4377 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4378 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004379 }
4380
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004381 i915_gem_init_swizzling(dev);
4382
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004383 /*
4384 * At least 830 can leave some of the unused rings
4385 * "active" (ie. head != tail) after resume which
4386 * will prevent c3 entry. Makes sure all unused rings
4387 * are totally idle.
4388 */
4389 init_unused_rings(dev);
4390
Dave Gordoned54c1a2016-01-19 19:02:54 +00004391 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004392
John Harrison4ad2fd82015-06-18 13:11:20 +01004393 ret = i915_ppgtt_init_hw(dev);
4394 if (ret) {
4395 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4396 goto out;
4397 }
4398
4399 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004400 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004401 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004402 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004403 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004404 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004405
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004406 intel_mocs_init_l3cc_table(dev);
4407
Alex Dai33a732f2015-08-12 15:43:36 +01004408 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004409 ret = intel_guc_setup(dev);
4410 if (ret)
4411 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004412
Chris Wilson5e4f5182015-02-13 14:35:59 +00004413out:
4414 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004415 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004416}
4417
Chris Wilson39df9192016-07-20 13:31:57 +01004418bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4419{
4420 if (INTEL_INFO(dev_priv)->gen < 6)
4421 return false;
4422
4423 /* TODO: make semaphores and Execlists play nicely together */
4424 if (i915.enable_execlists)
4425 return false;
4426
4427 if (value >= 0)
4428 return value;
4429
4430#ifdef CONFIG_INTEL_IOMMU
4431 /* Enable semaphores on SNB when IO remapping is off */
4432 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4433 return false;
4434#endif
4435
4436 return true;
4437}
4438
Chris Wilson1070a422012-04-24 15:47:41 +01004439int i915_gem_init(struct drm_device *dev)
4440{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004441 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004442 int ret;
4443
Chris Wilson1070a422012-04-24 15:47:41 +01004444 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004445
Oscar Mateoa83014d2014-07-24 17:04:21 +01004446 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004447 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004448 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004449 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004450 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004451 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004452 }
4453
Chris Wilson5e4f5182015-02-13 14:35:59 +00004454 /* This is just a security blanket to placate dragons.
4455 * On some systems, we very sporadically observe that the first TLBs
4456 * used by the CS may be stale, despite us poking the TLB reset. If
4457 * we hold the forcewake during initialisation these problems
4458 * just magically go away.
4459 */
4460 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4461
Chris Wilson72778cb2016-05-19 16:17:16 +01004462 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004463
4464 ret = i915_gem_init_ggtt(dev_priv);
4465 if (ret)
4466 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004467
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004468 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004469 if (ret)
4470 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004471
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004472 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004473 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004474 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004475
4476 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004477 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004478 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004479 * wedged. But we only want to do this where the GPU is angry,
4480 * for all other failure, such as an allocation failure, bail.
4481 */
4482 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004483 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004484 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004485 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004486
4487out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004488 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004489 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004490
Chris Wilson60990322014-04-09 09:19:42 +01004491 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004492}
4493
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004494void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004495i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004496{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004497 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004498 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004499
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004500 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004501 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004502}
4503
Chris Wilson64193402010-10-24 12:38:05 +01004504static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004505init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004506{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004507 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004508}
4509
Eric Anholt673a3942008-07-30 12:06:12 -07004510void
Imre Deak40ae4e12016-03-16 14:54:03 +02004511i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4512{
Chris Wilson91c8a322016-07-05 10:40:23 +01004513 struct drm_device *dev = &dev_priv->drm;
Chris Wilson49ef5292016-08-18 17:17:00 +01004514 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004515
4516 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4517 !IS_CHERRYVIEW(dev_priv))
4518 dev_priv->num_fence_regs = 32;
4519 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4520 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4521 dev_priv->num_fence_regs = 16;
4522 else
4523 dev_priv->num_fence_regs = 8;
4524
Chris Wilsonc0336662016-05-06 15:40:21 +01004525 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004526 dev_priv->num_fence_regs =
4527 I915_READ(vgtif_reg(avail_rs.fence_num));
4528
4529 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004530 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4531 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4532
4533 fence->i915 = dev_priv;
4534 fence->id = i;
4535 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4536 }
Imre Deak40ae4e12016-03-16 14:54:03 +02004537 i915_gem_restore_fences(dev);
4538
4539 i915_gem_detect_bit_6_swizzle(dev);
4540}
4541
4542void
Imre Deakd64aa092016-01-19 15:26:29 +02004543i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004544{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004545 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004546 int i;
4547
Chris Wilsonefab6d82015-04-07 16:20:57 +01004548 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004549 kmem_cache_create("i915_gem_object",
4550 sizeof(struct drm_i915_gem_object), 0,
4551 SLAB_HWCACHE_ALIGN,
4552 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004553 dev_priv->vmas =
4554 kmem_cache_create("i915_gem_vma",
4555 sizeof(struct i915_vma), 0,
4556 SLAB_HWCACHE_ALIGN,
4557 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004558 dev_priv->requests =
4559 kmem_cache_create("i915_gem_request",
4560 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004561 SLAB_HWCACHE_ALIGN |
4562 SLAB_RECLAIM_ACCOUNT |
4563 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004564 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004565
Ben Widawskya33afea2013-09-17 21:12:45 -07004566 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004567 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4568 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004569 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004570 for (i = 0; i < I915_NUM_ENGINES; i++)
4571 init_engine_lists(&dev_priv->engine[i]);
Chris Wilson67d97da2016-07-04 08:08:31 +01004572 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004573 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004574 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004575 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004576 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004577 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004578
Chris Wilson72bfa192010-12-19 11:42:05 +00004579 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4580
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004581 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004582
Chris Wilsonce453d82011-02-21 14:43:56 +00004583 dev_priv->mm.interruptible = true;
4584
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004585 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4586
Chris Wilsonb5add952016-08-04 16:32:36 +01004587 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004588}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004589
Imre Deakd64aa092016-01-19 15:26:29 +02004590void i915_gem_load_cleanup(struct drm_device *dev)
4591{
4592 struct drm_i915_private *dev_priv = to_i915(dev);
4593
4594 kmem_cache_destroy(dev_priv->requests);
4595 kmem_cache_destroy(dev_priv->vmas);
4596 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004597
4598 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4599 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004600}
4601
Chris Wilson6a800ea2016-09-21 14:51:07 +01004602int i915_gem_freeze(struct drm_i915_private *dev_priv)
4603{
4604 intel_runtime_pm_get(dev_priv);
4605
4606 mutex_lock(&dev_priv->drm.struct_mutex);
4607 i915_gem_shrink_all(dev_priv);
4608 mutex_unlock(&dev_priv->drm.struct_mutex);
4609
4610 intel_runtime_pm_put(dev_priv);
4611
4612 return 0;
4613}
4614
Chris Wilson461fb992016-05-14 07:26:33 +01004615int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4616{
4617 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004618 struct list_head *phases[] = {
4619 &dev_priv->mm.unbound_list,
4620 &dev_priv->mm.bound_list,
4621 NULL
4622 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004623
4624 /* Called just before we write the hibernation image.
4625 *
4626 * We need to update the domain tracking to reflect that the CPU
4627 * will be accessing all the pages to create and restore from the
4628 * hibernation, and so upon restoration those pages will be in the
4629 * CPU domain.
4630 *
4631 * To make sure the hibernation image contains the latest state,
4632 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004633 *
4634 * To try and reduce the hibernation image, we manually shrink
4635 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004636 */
4637
Chris Wilson6a800ea2016-09-21 14:51:07 +01004638 mutex_lock(&dev_priv->drm.struct_mutex);
4639 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004640
Chris Wilson7aab2d52016-09-09 20:02:18 +01004641 for (p = phases; *p; p++) {
4642 list_for_each_entry(obj, *p, global_list) {
4643 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4644 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4645 }
Chris Wilson461fb992016-05-14 07:26:33 +01004646 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004647 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004648
4649 return 0;
4650}
4651
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004652void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004653{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004654 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004655 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004656
4657 /* Clean up our request list when the client is going away, so that
4658 * later retire_requests won't dereference our soon-to-be-gone
4659 * file_priv.
4660 */
Chris Wilson1c255952010-09-26 11:03:27 +01004661 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004662 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004663 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004664 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004665
Chris Wilson2e1b8732015-04-27 13:41:22 +01004666 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004667 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004668 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004669 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004670 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004671}
4672
4673int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4674{
4675 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004676 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004677
4678 DRM_DEBUG_DRIVER("\n");
4679
4680 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4681 if (!file_priv)
4682 return -ENOMEM;
4683
4684 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004685 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004686 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004687 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004688
4689 spin_lock_init(&file_priv->mm.lock);
4690 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004691
Chris Wilsonc80ff162016-07-27 09:07:27 +01004692 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004693
Ben Widawskye422b882013-12-06 14:10:58 -08004694 ret = i915_gem_context_open(dev, file);
4695 if (ret)
4696 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004697
Ben Widawskye422b882013-12-06 14:10:58 -08004698 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004699}
4700
Daniel Vetterb680c372014-09-19 18:27:27 +02004701/**
4702 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004703 * @old: current GEM buffer for the frontbuffer slots
4704 * @new: new GEM buffer for the frontbuffer slots
4705 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004706 *
4707 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4708 * from @old and setting them in @new. Both @old and @new can be NULL.
4709 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004710void i915_gem_track_fb(struct drm_i915_gem_object *old,
4711 struct drm_i915_gem_object *new,
4712 unsigned frontbuffer_bits)
4713{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004714 /* Control of individual bits within the mask are guarded by
4715 * the owning plane->mutex, i.e. we can never see concurrent
4716 * manipulation of individual bits. But since the bitfield as a whole
4717 * is updated using RMW, we need to use atomics in order to update
4718 * the bits.
4719 */
4720 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4721 sizeof(atomic_t) * BITS_PER_BYTE);
4722
Daniel Vettera071fa02014-06-18 23:28:09 +02004723 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004724 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4725 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004726 }
4727
4728 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004729 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4730 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004731 }
4732}
4733
Dave Gordon033908a2015-12-10 18:51:23 +00004734/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4735struct page *
4736i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4737{
4738 struct page *page;
4739
4740 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004741 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004742 return NULL;
4743
4744 page = i915_gem_object_get_page(obj, n);
4745 set_page_dirty(page);
4746 return page;
4747}
4748
Dave Gordonea702992015-07-09 19:29:02 +01004749/* Allocate a new GEM object and fill it with the supplied data */
4750struct drm_i915_gem_object *
4751i915_gem_object_create_from_data(struct drm_device *dev,
4752 const void *data, size_t size)
4753{
4754 struct drm_i915_gem_object *obj;
4755 struct sg_table *sg;
4756 size_t bytes;
4757 int ret;
4758
Dave Gordond37cd8a2016-04-22 19:14:32 +01004759 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004760 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004761 return obj;
4762
4763 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4764 if (ret)
4765 goto fail;
4766
4767 ret = i915_gem_object_get_pages(obj);
4768 if (ret)
4769 goto fail;
4770
4771 i915_gem_object_pin_pages(obj);
4772 sg = obj->pages;
4773 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004774 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004775 i915_gem_object_unpin_pages(obj);
4776
4777 if (WARN_ON(bytes != size)) {
4778 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4779 ret = -EFAULT;
4780 goto fail;
4781 }
4782
4783 return obj;
4784
4785fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004786 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004787 return ERR_PTR(ret);
4788}