blob: 37d3de41123c12e7135983240425e85e7b1b30de [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi8598bde2012-01-02 18:55:57 +0200142 return -ETIMEDOUT;
143}
144
John Youndca01192016-05-19 17:26:05 -0700145/**
146 * dwc3_ep_inc_trb() - Increment a TRB index.
147 * @index - Pointer to the TRB index to increment.
148 *
149 * The index should never point to the link TRB. After incrementing,
150 * if it is point to the link TRB, wrap around to the beginning. The
151 * link TRB is always at the last TRB entry.
152 */
153static void dwc3_ep_inc_trb(u8 *index)
154{
155 (*index)++;
156 if (*index == (DWC3_TRB_NUM - 1))
157 *index = 0;
158}
159
Felipe Balbief966b92016-04-05 13:09:51 +0300160static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200161{
John Youndca01192016-05-19 17:26:05 -0700162 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300163}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164
Felipe Balbief966b92016-04-05 13:09:51 +0300165static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
166{
John Youndca01192016-05-19 17:26:05 -0700167 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200168}
169
Felipe Balbi72246da2011-08-19 18:10:58 +0300170void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
171 int status)
172{
173 struct dwc3 *dwc = dep->dwc;
174
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300175 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300176 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200177 req->trb = NULL;
Felipe Balbie62c5bc52016-10-25 13:47:21 +0300178 req->remaining = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179
180 if (req->request.status == -EINPROGRESS)
181 req->request.status = status;
182
Pratyush Anand0416e492012-08-10 13:42:16 +0530183 if (dwc->ep0_bounced && dep->number == 0)
184 dwc->ep0_bounced = false;
185 else
186 usb_gadget_unmap_request(&dwc->gadget, &req->request,
187 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300188
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500189 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
191 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200192 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300193 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300194
195 if (dep->number > 1)
196 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300197}
198
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500199int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300200{
201 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300202 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300203 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300204 u32 reg;
205
206 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
207 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
208
209 do {
210 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
211 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300212 status = DWC3_DGCMD_STATUS(reg);
213 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300214 ret = -EINVAL;
215 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300216 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100217 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300218
219 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300220 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300221 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 }
223
Felipe Balbi71f7e702016-05-23 14:16:19 +0300224 trace_dwc3_gadget_generic_cmd(cmd, param, status);
225
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300226 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300227}
228
Felipe Balbic36d8e92016-04-04 12:46:33 +0300229static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
230
Felipe Balbi2cd47182016-04-12 16:42:43 +0300231int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
232 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300233{
Felipe Balbi8897a762016-09-22 10:56:08 +0300234 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300235 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200236 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300237 u32 reg;
238
Felipe Balbi0933df12016-05-23 14:02:33 +0300239 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300240 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300241 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300242
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300243 /*
244 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
245 * we're issuing an endpoint command, we must check if
246 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
247 *
248 * We will also set SUSPHY bit to what it was before returning as stated
249 * by the same section on Synopsys databook.
250 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300251 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
252 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
253 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
254 susphy = true;
255 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
256 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
257 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300258 }
259
Felipe Balbi59999142016-09-22 12:25:28 +0300260 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300261 int needs_wakeup;
262
263 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
264 dwc->link_state == DWC3_LINK_STATE_U2 ||
265 dwc->link_state == DWC3_LINK_STATE_U3);
266
267 if (unlikely(needs_wakeup)) {
268 ret = __dwc3_gadget_wakeup(dwc);
269 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
270 ret);
271 }
272 }
273
Felipe Balbi2eb88012016-04-12 16:53:39 +0300274 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
275 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300277
Felipe Balbi8897a762016-09-22 10:56:08 +0300278 /*
279 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
280 * not relying on XferNotReady, we can make use of a special "No
281 * Response Update Transfer" command where we should clear both CmdAct
282 * and CmdIOC bits.
283 *
284 * With this, we don't need to wait for command completion and can
285 * straight away issue further commands to the endpoint.
286 *
287 * NOTICE: We're making an assumption that control endpoints will never
288 * make use of Update Transfer command. This is a safe assumption
289 * because we can never have more than one request at a time with
290 * Control Endpoints. If anybody changes that assumption, this chunk
291 * needs to be updated accordingly.
292 */
293 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
294 !usb_endpoint_xfer_isoc(desc))
295 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
296 else
297 cmd |= DWC3_DEPCMD_CMDACT;
298
299 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300300 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300301 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300302 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300303 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000304
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000305 switch (cmd_status) {
306 case 0:
307 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300308 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000309 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000310 ret = -EINVAL;
311 break;
312 case DEPEVT_TRANSFER_BUS_EXPIRY:
313 /*
314 * SW issues START TRANSFER command to
315 * isochronous ep with future frame interval. If
316 * future interval time has already passed when
317 * core receives the command, it will respond
318 * with an error status of 'Bus Expiry'.
319 *
320 * Instead of always returning -EINVAL, let's
321 * give a hint to the gadget driver that this is
322 * the case by returning -EAGAIN.
323 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000324 ret = -EAGAIN;
325 break;
326 default:
327 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
328 }
329
Felipe Balbic0ca3242016-04-04 09:11:51 +0300330 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300331 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300332 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300333
Felipe Balbif6bb2252016-05-23 13:53:34 +0300334 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300335 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300336 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300338
Felipe Balbi0933df12016-05-23 14:02:33 +0300339 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
340
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +0300341 if (ret == 0) {
342 switch (DWC3_DEPCMD_CMD(cmd)) {
343 case DWC3_DEPCMD_STARTTRANSFER:
344 dep->flags |= DWC3_EP_TRANSFER_STARTED;
345 break;
346 case DWC3_DEPCMD_ENDTRANSFER:
347 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
348 break;
349 default:
350 /* nothing */
351 break;
352 }
353 }
354
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300355 if (unlikely(susphy)) {
356 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
357 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
358 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
359 }
360
Felipe Balbic0ca3242016-04-04 09:11:51 +0300361 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300362}
363
John Youn50c763f2016-05-31 17:49:56 -0700364static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
365{
366 struct dwc3 *dwc = dep->dwc;
367 struct dwc3_gadget_ep_cmd_params params;
368 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
369
370 /*
371 * As of core revision 2.60a the recommended programming model
372 * is to set the ClearPendIN bit when issuing a Clear Stall EP
373 * command for IN endpoints. This is to prevent an issue where
374 * some (non-compliant) hosts may not send ACK TPs for pending
375 * IN transfers due to a mishandled error condition. Synopsys
376 * STAR 9000614252.
377 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800378 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
379 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700380 cmd |= DWC3_DEPCMD_CLEARPENDIN;
381
382 memset(&params, 0, sizeof(params));
383
Felipe Balbi2cd47182016-04-12 16:42:43 +0300384 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700385}
386
Felipe Balbi72246da2011-08-19 18:10:58 +0300387static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200388 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300389{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300390 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300391
392 return dep->trb_pool_dma + offset;
393}
394
395static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
396{
397 struct dwc3 *dwc = dep->dwc;
398
399 if (dep->trb_pool)
400 return 0;
401
Felipe Balbi72246da2011-08-19 18:10:58 +0300402 dep->trb_pool = dma_alloc_coherent(dwc->dev,
403 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
404 &dep->trb_pool_dma, GFP_KERNEL);
405 if (!dep->trb_pool) {
406 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
407 dep->name);
408 return -ENOMEM;
409 }
410
411 return 0;
412}
413
414static void dwc3_free_trb_pool(struct dwc3_ep *dep)
415{
416 struct dwc3 *dwc = dep->dwc;
417
418 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
419 dep->trb_pool, dep->trb_pool_dma);
420
421 dep->trb_pool = NULL;
422 dep->trb_pool_dma = 0;
423}
424
John Younc4509602016-02-16 20:10:53 -0800425static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
426
427/**
428 * dwc3_gadget_start_config - Configure EP resources
429 * @dwc: pointer to our controller context structure
430 * @dep: endpoint that is being enabled
431 *
432 * The assignment of transfer resources cannot perfectly follow the
433 * data book due to the fact that the controller driver does not have
434 * all knowledge of the configuration in advance. It is given this
435 * information piecemeal by the composite gadget framework after every
436 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
437 * programming model in this scenario can cause errors. For two
438 * reasons:
439 *
440 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
441 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
442 * multiple interfaces.
443 *
444 * 2) The databook does not mention doing more DEPXFERCFG for new
445 * endpoint on alt setting (8.1.6).
446 *
447 * The following simplified method is used instead:
448 *
449 * All hardware endpoints can be assigned a transfer resource and this
450 * setting will stay persistent until either a core reset or
451 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
452 * do DEPXFERCFG for every hardware endpoint as well. We are
453 * guaranteed that there are as many transfer resources as endpoints.
454 *
455 * This function is called for each endpoint when it is being enabled
456 * but is triggered only when called for EP0-out, which always happens
457 * first, and which should only happen in one of the above conditions.
458 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300459static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
460{
461 struct dwc3_gadget_ep_cmd_params params;
462 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800463 int i;
464 int ret;
465
466 if (dep->number)
467 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300468
469 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800470 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300471
Felipe Balbi2cd47182016-04-12 16:42:43 +0300472 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800473 if (ret)
474 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300475
John Younc4509602016-02-16 20:10:53 -0800476 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
477 struct dwc3_ep *dep = dwc->eps[i];
478
479 if (!dep)
480 continue;
481
482 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
483 if (ret)
484 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300485 }
486
487 return 0;
488}
489
490static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200491 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300492 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300493 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300494{
495 struct dwc3_gadget_ep_cmd_params params;
496
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300497 if (dev_WARN_ONCE(dwc->dev, modify && restore,
498 "Can't modify and restore\n"))
499 return -EINVAL;
500
Felipe Balbi72246da2011-08-19 18:10:58 +0300501 memset(&params, 0x00, sizeof(params));
502
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300503 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900504 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
505
506 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800507 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300508 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300509 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900510 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300511
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300512 if (modify) {
513 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
514 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600515 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
516 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300517 } else {
518 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600519 }
520
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300521 if (usb_endpoint_xfer_control(desc))
522 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300523
524 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
525 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300526
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200527 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300528 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
529 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300530 dep->stream_capable = true;
531 }
532
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500533 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300534 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300535
536 /*
537 * We are doing 1:1 mapping for endpoints, meaning
538 * Physical Endpoints 2 maps to Logical Endpoint 2 and
539 * so on. We consider the direction bit as part of the physical
540 * endpoint number. So USB endpoint 0x81 is 0x03.
541 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300542 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300543
544 /*
545 * We must use the lower 16 TX FIFOs even though
546 * HW might have more
547 */
548 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300549 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300550
551 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300552 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300553 dep->interval = 1 << (desc->bInterval - 1);
554 }
555
Felipe Balbi2cd47182016-04-12 16:42:43 +0300556 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300557}
558
559static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
560{
561 struct dwc3_gadget_ep_cmd_params params;
562
563 memset(&params, 0x00, sizeof(params));
564
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300565 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300566
Felipe Balbi2cd47182016-04-12 16:42:43 +0300567 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
568 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300569}
570
571/**
572 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
573 * @dep: endpoint to be initialized
574 * @desc: USB Endpoint Descriptor
575 *
576 * Caller should take care of locking
577 */
578static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200579 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300580 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300581 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300582{
583 struct dwc3 *dwc = dep->dwc;
584 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300585 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300586
587 if (!(dep->flags & DWC3_EP_ENABLED)) {
588 ret = dwc3_gadget_start_config(dwc, dep);
589 if (ret)
590 return ret;
591 }
592
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300593 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600594 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300595 if (ret)
596 return ret;
597
598 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200599 struct dwc3_trb *trb_st_hw;
600 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300601
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200602 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200603 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300604 dep->type = usb_endpoint_type(desc);
605 dep->flags |= DWC3_EP_ENABLED;
Baolin Wang76a638f2016-10-31 19:38:36 +0800606 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300607
608 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
609 reg |= DWC3_DALEPENA_EP(dep->number);
610 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
611
Baolin Wang76a638f2016-10-31 19:38:36 +0800612 init_waitqueue_head(&dep->wait_end_transfer);
613
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300614 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200615 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300616
John Youn0d257442016-05-19 17:26:08 -0700617 /* Initialize the TRB ring */
618 dep->trb_dequeue = 0;
619 dep->trb_enqueue = 0;
620 memset(dep->trb_pool, 0,
621 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
622
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300623 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300624 trb_st_hw = &dep->trb_pool[0];
625
Felipe Balbif6bafc62012-02-06 11:04:53 +0200626 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200627 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
628 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
629 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
630 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300631 }
632
Felipe Balbia97ea992016-09-29 16:28:56 +0300633 /*
634 * Issue StartTransfer here with no-op TRB so we can always rely on No
635 * Response Update Transfer command.
636 */
637 if (usb_endpoint_xfer_bulk(desc)) {
638 struct dwc3_gadget_ep_cmd_params params;
639 struct dwc3_trb *trb;
640 dma_addr_t trb_dma;
641 u32 cmd;
642
643 memset(&params, 0, sizeof(params));
644 trb = &dep->trb_pool[0];
645 trb_dma = dwc3_trb_dma_offset(dep, trb);
646
647 params.param0 = upper_32_bits(trb_dma);
648 params.param1 = lower_32_bits(trb_dma);
649
650 cmd = DWC3_DEPCMD_STARTTRANSFER;
651
652 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
653 if (ret < 0)
654 return ret;
655
656 dep->flags |= DWC3_EP_BUSY;
657
658 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
659 WARN_ON_ONCE(!dep->resource_index);
660 }
661
Felipe Balbi2870e502016-11-03 13:53:29 +0200662
663out:
664 trace_dwc3_gadget_ep_enable(dep);
665
Felipe Balbi72246da2011-08-19 18:10:58 +0300666 return 0;
667}
668
Paul Zimmermanb992e682012-04-27 14:17:35 +0300669static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200670static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300671{
672 struct dwc3_request *req;
673
Felipe Balbi0e146022016-06-21 10:32:02 +0300674 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300675
Felipe Balbi0e146022016-06-21 10:32:02 +0300676 /* - giveback all requests to gadget driver */
677 while (!list_empty(&dep->started_list)) {
678 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200679
Felipe Balbi0e146022016-06-21 10:32:02 +0300680 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200681 }
682
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200683 while (!list_empty(&dep->pending_list)) {
684 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300685
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200686 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300687 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300688}
689
690/**
691 * __dwc3_gadget_ep_disable - Disables a HW endpoint
692 * @dep: the endpoint to disable
693 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200694 * This function also removes requests which are currently processed ny the
695 * hardware and those which are not yet scheduled.
696 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300697 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300698static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
699{
700 struct dwc3 *dwc = dep->dwc;
701 u32 reg;
702
Felipe Balbi2870e502016-11-03 13:53:29 +0200703 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500704
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200705 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300706
Felipe Balbi687ef982014-04-16 10:30:33 -0500707 /* make sure HW endpoint isn't stalled */
708 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500709 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500710
Felipe Balbi72246da2011-08-19 18:10:58 +0300711 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
712 reg &= ~DWC3_DALEPENA_EP(dep->number);
713 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
714
Felipe Balbi879631a2011-09-30 10:58:47 +0300715 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200716 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200717 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300718 dep->type = 0;
Baolin Wang76a638f2016-10-31 19:38:36 +0800719 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300720
721 return 0;
722}
723
724/* -------------------------------------------------------------------------- */
725
726static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
727 const struct usb_endpoint_descriptor *desc)
728{
729 return -EINVAL;
730}
731
732static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
733{
734 return -EINVAL;
735}
736
737/* -------------------------------------------------------------------------- */
738
739static int dwc3_gadget_ep_enable(struct usb_ep *ep,
740 const struct usb_endpoint_descriptor *desc)
741{
742 struct dwc3_ep *dep;
743 struct dwc3 *dwc;
744 unsigned long flags;
745 int ret;
746
747 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
748 pr_debug("dwc3: invalid parameters\n");
749 return -EINVAL;
750 }
751
752 if (!desc->wMaxPacketSize) {
753 pr_debug("dwc3: missing wMaxPacketSize\n");
754 return -EINVAL;
755 }
756
757 dep = to_dwc3_ep(ep);
758 dwc = dep->dwc;
759
Felipe Balbi95ca9612015-12-10 13:08:20 -0600760 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
761 "%s is already enabled\n",
762 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300763 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300764
Felipe Balbi72246da2011-08-19 18:10:58 +0300765 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600766 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300767 spin_unlock_irqrestore(&dwc->lock, flags);
768
769 return ret;
770}
771
772static int dwc3_gadget_ep_disable(struct usb_ep *ep)
773{
774 struct dwc3_ep *dep;
775 struct dwc3 *dwc;
776 unsigned long flags;
777 int ret;
778
779 if (!ep) {
780 pr_debug("dwc3: invalid parameters\n");
781 return -EINVAL;
782 }
783
784 dep = to_dwc3_ep(ep);
785 dwc = dep->dwc;
786
Felipe Balbi95ca9612015-12-10 13:08:20 -0600787 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
788 "%s is already disabled\n",
789 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300790 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300791
Felipe Balbi72246da2011-08-19 18:10:58 +0300792 spin_lock_irqsave(&dwc->lock, flags);
793 ret = __dwc3_gadget_ep_disable(dep);
794 spin_unlock_irqrestore(&dwc->lock, flags);
795
796 return ret;
797}
798
799static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
800 gfp_t gfp_flags)
801{
802 struct dwc3_request *req;
803 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300804
805 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900806 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300807 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300808
809 req->epnum = dep->number;
810 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300811
Felipe Balbi68d34c82016-05-30 13:34:58 +0300812 dep->allocated_requests++;
813
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500814 trace_dwc3_alloc_request(req);
815
Felipe Balbi72246da2011-08-19 18:10:58 +0300816 return &req->request;
817}
818
819static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
820 struct usb_request *request)
821{
822 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300823 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300824
Felipe Balbi68d34c82016-05-30 13:34:58 +0300825 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500826 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300827 kfree(req);
828}
829
Felipe Balbi2c78c022016-08-12 13:13:10 +0300830static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
831
Felipe Balbic71fc372011-11-22 11:37:34 +0200832/**
833 * dwc3_prepare_one_trb - setup one TRB from one request
834 * @dep: endpoint for which this request is prepared
835 * @req: dwc3_request pointer
836 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200837static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200838 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300839 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200840{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200841 struct dwc3_trb *trb;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300842 struct dwc3 *dwc = dep->dwc;
843 struct usb_gadget *gadget = &dwc->gadget;
844 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200845
Felipe Balbi4faf7552016-04-05 13:14:31 +0300846 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200847
Felipe Balbieeb720f2011-11-28 12:46:59 +0200848 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200849 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200850 req->trb = trb;
851 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300852 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200853 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200854
Felipe Balbief966b92016-04-05 13:09:51 +0300855 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530856
Felipe Balbif6bafc62012-02-06 11:04:53 +0200857 trb->size = DWC3_TRB_SIZE_LENGTH(length);
858 trb->bpl = lower_32_bits(dma);
859 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200860
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200861 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200862 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200863 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200864 break;
865
866 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300867 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530868 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300869
870 if (speed == USB_SPEED_HIGH) {
871 struct usb_ep *ep = &dep->endpoint;
872 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
873 }
874 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530875 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300876 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200877
878 /* always enable Interrupt on Missed ISOC */
879 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200880 break;
881
882 case USB_ENDPOINT_XFER_BULK:
883 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200884 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200885 break;
886 default:
887 /*
888 * This is only possible with faulty memory because we
889 * checked it already :)
890 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300891 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
892 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200893 }
894
Felipe Balbica4d44e2016-03-10 13:53:27 +0200895 /* always enable Continue on Short Packet */
Felipe Balbic9508c82016-10-05 14:26:23 +0300896 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi58f29032016-10-06 17:10:39 +0300897 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600898
Felipe Balbic9508c82016-10-05 14:26:23 +0300899 if (req->request.short_not_ok)
900 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
901 }
902
Felipe Balbi2c78c022016-08-12 13:13:10 +0300903 if ((!req->request.no_interrupt && !chain) ||
904 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbic9508c82016-10-05 14:26:23 +0300905 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200906
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530907 if (chain)
908 trb->ctrl |= DWC3_TRB_CTRL_CHN;
909
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200910 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200911 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
912
913 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500914
915 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200916}
917
John Youn361572b2016-05-19 17:26:17 -0700918/**
919 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
920 * @dep: The endpoint with the TRB ring
921 * @index: The index of the current TRB in the ring
922 *
923 * Returns the TRB prior to the one pointed to by the index. If the
924 * index is 0, we will wrap backwards, skip the link TRB, and return
925 * the one just before that.
926 */
927static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
928{
Felipe Balbi45438a02016-08-11 12:26:59 +0300929 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700930
Felipe Balbi45438a02016-08-11 12:26:59 +0300931 if (!tmp)
932 tmp = DWC3_TRB_NUM - 1;
933
934 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700935}
936
Felipe Balbic4233572016-05-12 14:08:34 +0300937static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
938{
939 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700940 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300941
942 /*
943 * If enqueue & dequeue are equal than it is either full or empty.
944 *
945 * One way to know for sure is if the TRB right before us has HWO bit
946 * set or not. If it has, then we're definitely full and can't fit any
947 * more transfers in our ring.
948 */
949 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700950 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
951 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
952 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300953
954 return DWC3_TRB_NUM - 1;
955 }
956
John Youn9d7aba72016-08-26 18:43:01 -0700957 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700958 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700959
John Youn9d7aba72016-08-26 18:43:01 -0700960 if (dep->trb_dequeue < dep->trb_enqueue)
961 trbs_left--;
962
John Youn32db3d92016-05-19 17:26:12 -0700963 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300964}
965
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300966static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300967 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300968{
Felipe Balbi1f512112016-08-12 13:17:27 +0300969 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300970 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300971 unsigned int length;
972 dma_addr_t dma;
973 int i;
974
Felipe Balbi1f512112016-08-12 13:17:27 +0300975 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300976 unsigned chain = true;
977
978 length = sg_dma_len(s);
979 dma = sg_dma_address(s);
980
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300981 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300982 chain = false;
983
984 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300985 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300986
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300987 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300988 break;
989 }
990}
991
992static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300993 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300994{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300995 unsigned int length;
996 dma_addr_t dma;
997
998 dma = req->request.dma;
999 length = req->request.length;
1000
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001001 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001002 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001003}
1004
Felipe Balbi72246da2011-08-19 18:10:58 +03001005/*
1006 * dwc3_prepare_trbs - setup TRBs from requests
1007 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001008 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001009 * The function goes through the requests list and sets up TRBs for the
1010 * transfers. The function returns once there are no more TRBs available or
1011 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001012 */
Felipe Balbic4233572016-05-12 14:08:34 +03001013static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001014{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001015 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001016
1017 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1018
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001019 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -07001020 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001021
Felipe Balbid86c5a62016-10-25 13:48:52 +03001022 /*
1023 * We can get in a situation where there's a request in the started list
1024 * but there weren't enough TRBs to fully kick it in the first time
1025 * around, so it has been waiting for more TRBs to be freed up.
1026 *
1027 * In that case, we should check if we have a request with pending_sgs
1028 * in the started list and prepare TRBs for that request first,
1029 * otherwise we will prepare TRBs completely out of order and that will
1030 * break things.
1031 */
1032 list_for_each_entry(req, &dep->started_list, list) {
1033 if (req->num_pending_sgs > 0)
1034 dwc3_prepare_one_trb_sg(dep, req);
1035
1036 if (!dwc3_calc_trbs_left(dep))
1037 return;
1038 }
1039
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001040 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001041 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001042 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001043 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001044 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001045
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001046 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001047 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001048 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001049}
1050
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001051static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001052{
1053 struct dwc3_gadget_ep_cmd_params params;
1054 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001055 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001056 int ret;
1057 u32 cmd;
1058
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001059 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001060
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001061 dwc3_prepare_trbs(dep);
1062 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001063 if (!req) {
1064 dep->flags |= DWC3_EP_PENDING_REQUEST;
1065 return 0;
1066 }
1067
1068 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001069
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001070 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301071 params.param0 = upper_32_bits(req->trb_dma);
1072 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001073 cmd = DWC3_DEPCMD_STARTTRANSFER |
1074 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301075 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001076 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1077 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301078 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001079
Felipe Balbi2cd47182016-04-12 16:42:43 +03001080 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001081 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001082 /*
1083 * FIXME we need to iterate over the list of requests
1084 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001085 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001086 */
Janusz Dziedzicce3fc8b2016-11-09 11:01:32 +01001087 if (req->trb)
1088 memset(req->trb, 0, sizeof(struct dwc3_trb));
Janusz Dziedzic8ab89da2016-11-09 11:01:31 +01001089 dep->queued_requests--;
Felipe Balbi15b8d932016-09-22 10:59:12 +03001090 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001091 return ret;
1092 }
1093
1094 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001095
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001096 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001097 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001098 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001099 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001100
Felipe Balbi72246da2011-08-19 18:10:58 +03001101 return 0;
1102}
1103
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001104static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1105{
1106 u32 reg;
1107
1108 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1109 return DWC3_DSTS_SOFFN(reg);
1110}
1111
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301112static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1113 struct dwc3_ep *dep, u32 cur_uf)
1114{
1115 u32 uf;
1116
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001117 if (list_empty(&dep->pending_list)) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001118 dev_info(dwc->dev, "%s: ran out of requests\n",
Felipe Balbi73815282015-01-27 13:48:14 -06001119 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301120 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301121 return;
1122 }
1123
1124 /* 4 micro frames in the future */
1125 uf = cur_uf + dep->interval * 4;
1126
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001127 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301128}
1129
1130static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1131 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1132{
1133 u32 cur_uf, mask;
1134
1135 mask = ~(dep->interval - 1);
1136 cur_uf = event->parameters & mask;
1137
1138 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1139}
1140
Felipe Balbi72246da2011-08-19 18:10:58 +03001141static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1142{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001143 struct dwc3 *dwc = dep->dwc;
1144 int ret;
1145
Felipe Balbibb423982015-11-16 15:31:21 -06001146 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001147 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1148 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001149 return -ESHUTDOWN;
1150 }
1151
1152 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1153 &req->request, req->dep->name)) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001154 dev_err(dwc->dev, "%s: request %p belongs to '%s'\n",
1155 dep->name, &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001156 return -EINVAL;
1157 }
1158
Felipe Balbifc8bb912016-05-16 13:14:48 +03001159 pm_runtime_get(dwc->dev);
1160
Felipe Balbi72246da2011-08-19 18:10:58 +03001161 req->request.actual = 0;
1162 req->request.status = -EINPROGRESS;
1163 req->direction = dep->direction;
1164 req->epnum = dep->number;
1165
Felipe Balbife84f522015-09-01 09:01:38 -05001166 trace_dwc3_ep_queue(req);
1167
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001168 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1169 dep->direction);
1170 if (ret)
1171 return ret;
1172
Felipe Balbi1f512112016-08-12 13:17:27 +03001173 req->sg = req->request.sg;
1174 req->num_pending_sgs = req->request.num_mapped_sgs;
1175
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001176 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001177
Felipe Balbid889c232016-09-29 15:44:29 +03001178 /*
1179 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1180 * wait for a XferNotReady event so we will know what's the current
1181 * (micro-)frame number.
1182 *
1183 * Without this trick, we are very, very likely gonna get Bus Expiry
1184 * errors which will force us issue EndTransfer command.
1185 */
1186 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001187 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1188 if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
1189 dwc3_stop_active_transfer(dwc, dep->number, true);
1190 dep->flags = DWC3_EP_ENABLED;
1191 } else {
1192 u32 cur_uf;
1193
1194 cur_uf = __dwc3_gadget_get_frame(dwc);
1195 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
Janusz Dziedzic87aba102016-11-09 11:01:34 +01001196 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001197 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001198 }
1199 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001200 }
1201
Felipe Balbi594e1212016-08-24 14:38:10 +03001202 if (!dwc3_calc_trbs_left(dep))
1203 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001204
Felipe Balbi08a36b52016-08-11 14:27:52 +03001205 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001206 if (ret == -EBUSY)
1207 ret = 0;
1208
1209 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001210}
1211
Felipe Balbi04c03d12015-12-02 10:06:45 -06001212static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1213 struct usb_request *request)
1214{
1215 dwc3_gadget_ep_free_request(ep, request);
1216}
1217
1218static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1219{
1220 struct dwc3_request *req;
1221 struct usb_request *request;
1222 struct usb_ep *ep = &dep->endpoint;
1223
Felipe Balbi04c03d12015-12-02 10:06:45 -06001224 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1225 if (!request)
1226 return -ENOMEM;
1227
1228 request->length = 0;
1229 request->buf = dwc->zlp_buf;
1230 request->complete = __dwc3_gadget_ep_zlp_complete;
1231
1232 req = to_dwc3_request(request);
1233
1234 return __dwc3_gadget_ep_queue(dep, req);
1235}
1236
Felipe Balbi72246da2011-08-19 18:10:58 +03001237static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1238 gfp_t gfp_flags)
1239{
1240 struct dwc3_request *req = to_dwc3_request(request);
1241 struct dwc3_ep *dep = to_dwc3_ep(ep);
1242 struct dwc3 *dwc = dep->dwc;
1243
1244 unsigned long flags;
1245
1246 int ret;
1247
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001248 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001249 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001250
1251 /*
1252 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1253 * setting request->zero, instead of doing magic, we will just queue an
1254 * extra usb_request ourselves so that it gets handled the same way as
1255 * any other request.
1256 */
John Yound92618982015-12-22 12:23:20 -08001257 if (ret == 0 && request->zero && request->length &&
1258 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001259 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1260
Felipe Balbi72246da2011-08-19 18:10:58 +03001261 spin_unlock_irqrestore(&dwc->lock, flags);
1262
1263 return ret;
1264}
1265
1266static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1267 struct usb_request *request)
1268{
1269 struct dwc3_request *req = to_dwc3_request(request);
1270 struct dwc3_request *r = NULL;
1271
1272 struct dwc3_ep *dep = to_dwc3_ep(ep);
1273 struct dwc3 *dwc = dep->dwc;
1274
1275 unsigned long flags;
1276 int ret = 0;
1277
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001278 trace_dwc3_ep_dequeue(req);
1279
Felipe Balbi72246da2011-08-19 18:10:58 +03001280 spin_lock_irqsave(&dwc->lock, flags);
1281
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001282 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001283 if (r == req)
1284 break;
1285 }
1286
1287 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001288 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001289 if (r == req)
1290 break;
1291 }
1292 if (r == req) {
1293 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001294 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301295 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001296 }
1297 dev_err(dwc->dev, "request %p was not queued to %s\n",
1298 request, ep->name);
1299 ret = -EINVAL;
1300 goto out0;
1301 }
1302
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301303out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001304 /* giveback the request */
1305 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1306
1307out0:
1308 spin_unlock_irqrestore(&dwc->lock, flags);
1309
1310 return ret;
1311}
1312
Felipe Balbi7a608552014-09-24 14:19:52 -05001313int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001314{
1315 struct dwc3_gadget_ep_cmd_params params;
1316 struct dwc3 *dwc = dep->dwc;
1317 int ret;
1318
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001319 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1320 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1321 return -EINVAL;
1322 }
1323
Felipe Balbi72246da2011-08-19 18:10:58 +03001324 memset(&params, 0x00, sizeof(params));
1325
1326 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001327 struct dwc3_trb *trb;
1328
1329 unsigned transfer_in_flight;
1330 unsigned started;
1331
1332 if (dep->number > 1)
1333 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1334 else
1335 trb = &dwc->ep0_trb[dep->trb_enqueue];
1336
1337 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1338 started = !list_empty(&dep->started_list);
1339
1340 if (!protocol && ((dep->direction && transfer_in_flight) ||
1341 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001342 return -EAGAIN;
1343 }
1344
Felipe Balbi2cd47182016-04-12 16:42:43 +03001345 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1346 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001347 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001348 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001349 dep->name);
1350 else
1351 dep->flags |= DWC3_EP_STALL;
1352 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001353
John Youn50c763f2016-05-31 17:49:56 -07001354 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001355 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001356 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001357 dep->name);
1358 else
Alan Sterna535d812013-11-01 12:05:12 -04001359 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001360 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001361
Felipe Balbi72246da2011-08-19 18:10:58 +03001362 return ret;
1363}
1364
1365static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1366{
1367 struct dwc3_ep *dep = to_dwc3_ep(ep);
1368 struct dwc3 *dwc = dep->dwc;
1369
1370 unsigned long flags;
1371
1372 int ret;
1373
1374 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001375 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001376 spin_unlock_irqrestore(&dwc->lock, flags);
1377
1378 return ret;
1379}
1380
1381static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1382{
1383 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001384 struct dwc3 *dwc = dep->dwc;
1385 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001386 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001387
Paul Zimmerman249a4562012-02-24 17:32:16 -08001388 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001389 dep->flags |= DWC3_EP_WEDGE;
1390
Pratyush Anand08f0d962012-06-25 22:40:43 +05301391 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001392 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301393 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001394 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001395 spin_unlock_irqrestore(&dwc->lock, flags);
1396
1397 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001398}
1399
1400/* -------------------------------------------------------------------------- */
1401
1402static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1403 .bLength = USB_DT_ENDPOINT_SIZE,
1404 .bDescriptorType = USB_DT_ENDPOINT,
1405 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1406};
1407
1408static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1409 .enable = dwc3_gadget_ep0_enable,
1410 .disable = dwc3_gadget_ep0_disable,
1411 .alloc_request = dwc3_gadget_ep_alloc_request,
1412 .free_request = dwc3_gadget_ep_free_request,
1413 .queue = dwc3_gadget_ep0_queue,
1414 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301415 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001416 .set_wedge = dwc3_gadget_ep_set_wedge,
1417};
1418
1419static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1420 .enable = dwc3_gadget_ep_enable,
1421 .disable = dwc3_gadget_ep_disable,
1422 .alloc_request = dwc3_gadget_ep_alloc_request,
1423 .free_request = dwc3_gadget_ep_free_request,
1424 .queue = dwc3_gadget_ep_queue,
1425 .dequeue = dwc3_gadget_ep_dequeue,
1426 .set_halt = dwc3_gadget_ep_set_halt,
1427 .set_wedge = dwc3_gadget_ep_set_wedge,
1428};
1429
1430/* -------------------------------------------------------------------------- */
1431
1432static int dwc3_gadget_get_frame(struct usb_gadget *g)
1433{
1434 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001435
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001436 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001437}
1438
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001439static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001440{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001441 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001442
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001443 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001444 u32 reg;
1445
Felipe Balbi72246da2011-08-19 18:10:58 +03001446 u8 link_state;
1447 u8 speed;
1448
Felipe Balbi72246da2011-08-19 18:10:58 +03001449 /*
1450 * According to the Databook Remote wakeup request should
1451 * be issued only when the device is in early suspend state.
1452 *
1453 * We can check that via USB Link State bits in DSTS register.
1454 */
1455 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1456
1457 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001458 if ((speed == DWC3_DSTS_SUPERSPEED) ||
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001459 (speed == DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi6b742892016-05-13 10:19:42 +03001460 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001461
1462 link_state = DWC3_DSTS_USBLNKST(reg);
1463
1464 switch (link_state) {
1465 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1466 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1467 break;
1468 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001469 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001470 }
1471
Felipe Balbi8598bde2012-01-02 18:55:57 +02001472 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1473 if (ret < 0) {
1474 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001475 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001476 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001477
Paul Zimmerman802fde92012-04-27 13:10:52 +03001478 /* Recent versions do this automatically */
1479 if (dwc->revision < DWC3_REVISION_194A) {
1480 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001481 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001482 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1483 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1484 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001485
Paul Zimmerman1d046792012-02-15 18:56:56 -08001486 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001487 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001488
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001489 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001490 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1491
1492 /* in HS, means ON */
1493 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1494 break;
1495 }
1496
1497 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1498 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001499 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001500 }
1501
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001502 return 0;
1503}
1504
1505static int dwc3_gadget_wakeup(struct usb_gadget *g)
1506{
1507 struct dwc3 *dwc = gadget_to_dwc(g);
1508 unsigned long flags;
1509 int ret;
1510
1511 spin_lock_irqsave(&dwc->lock, flags);
1512 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001513 spin_unlock_irqrestore(&dwc->lock, flags);
1514
1515 return ret;
1516}
1517
1518static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1519 int is_selfpowered)
1520{
1521 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001522 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001523
Paul Zimmerman249a4562012-02-24 17:32:16 -08001524 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001525 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001526 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001527
1528 return 0;
1529}
1530
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001531static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001532{
1533 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001534 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001535
Felipe Balbifc8bb912016-05-16 13:14:48 +03001536 if (pm_runtime_suspended(dwc->dev))
1537 return 0;
1538
Felipe Balbi72246da2011-08-19 18:10:58 +03001539 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001540 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001541 if (dwc->revision <= DWC3_REVISION_187A) {
1542 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1543 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1544 }
1545
1546 if (dwc->revision >= DWC3_REVISION_194A)
1547 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1548 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001549
1550 if (dwc->has_hibernation)
1551 reg |= DWC3_DCTL_KEEP_CONNECT;
1552
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001553 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001554 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001555 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001556
1557 if (dwc->has_hibernation && !suspend)
1558 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1559
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001560 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001561 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001562
1563 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1564
1565 do {
1566 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001567 reg &= DWC3_DSTS_DEVCTRLHLT;
1568 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001569
1570 if (!timeout)
1571 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001572
Pratyush Anand6f17f742012-07-02 10:21:55 +05301573 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001574}
1575
1576static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1577{
1578 struct dwc3 *dwc = gadget_to_dwc(g);
1579 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301580 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001581
1582 is_on = !!is_on;
1583
Baolin Wangbb014732016-10-14 17:11:33 +08001584 /*
1585 * Per databook, when we want to stop the gadget, if a control transfer
1586 * is still in process, complete it and get the core into setup phase.
1587 */
1588 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1589 reinit_completion(&dwc->ep0_in_setup);
1590
1591 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1592 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1593 if (ret == 0) {
1594 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1595 return -ETIMEDOUT;
1596 }
1597 }
1598
Felipe Balbi72246da2011-08-19 18:10:58 +03001599 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001600 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001601 spin_unlock_irqrestore(&dwc->lock, flags);
1602
Pratyush Anand6f17f742012-07-02 10:21:55 +05301603 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001604}
1605
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001606static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1607{
1608 u32 reg;
1609
1610 /* Enable all but Start and End of Frame IRQs */
1611 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1612 DWC3_DEVTEN_EVNTOVERFLOWEN |
1613 DWC3_DEVTEN_CMDCMPLTEN |
1614 DWC3_DEVTEN_ERRTICERREN |
1615 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001616 DWC3_DEVTEN_CONNECTDONEEN |
1617 DWC3_DEVTEN_USBRSTEN |
1618 DWC3_DEVTEN_DISCONNEVTEN);
1619
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001620 if (dwc->revision < DWC3_REVISION_250A)
1621 reg |= DWC3_DEVTEN_ULSTCNGEN;
1622
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001623 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1624}
1625
1626static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1627{
1628 /* mask all interrupts */
1629 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1630}
1631
1632static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001633static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001634
Felipe Balbi4e994722016-05-13 14:09:59 +03001635/**
1636 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1637 * dwc: pointer to our context structure
1638 *
1639 * The following looks like complex but it's actually very simple. In order to
1640 * calculate the number of packets we can burst at once on OUT transfers, we're
1641 * gonna use RxFIFO size.
1642 *
1643 * To calculate RxFIFO size we need two numbers:
1644 * MDWIDTH = size, in bits, of the internal memory bus
1645 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1646 *
1647 * Given these two numbers, the formula is simple:
1648 *
1649 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1650 *
1651 * 24 bytes is for 3x SETUP packets
1652 * 16 bytes is a clock domain crossing tolerance
1653 *
1654 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1655 */
1656static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1657{
1658 u32 ram2_depth;
1659 u32 mdwidth;
1660 u32 nump;
1661 u32 reg;
1662
1663 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1664 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1665
1666 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1667 nump = min_t(u32, nump, 16);
1668
1669 /* update NumP */
1670 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1671 reg &= ~DWC3_DCFG_NUMP_MASK;
1672 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1673 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1674}
1675
Felipe Balbid7be2952016-05-04 15:49:37 +03001676static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001677{
Felipe Balbi72246da2011-08-19 18:10:58 +03001678 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001679 int ret = 0;
1680 u32 reg;
1681
Felipe Balbi72246da2011-08-19 18:10:58 +03001682 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1683 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001684
1685 /**
1686 * WORKAROUND: DWC3 revision < 2.20a have an issue
1687 * which would cause metastability state on Run/Stop
1688 * bit if we try to force the IP to USB2-only mode.
1689 *
1690 * Because of that, we cannot configure the IP to any
1691 * speed other than the SuperSpeed
1692 *
1693 * Refers to:
1694 *
1695 * STAR#9000525659: Clock Domain Crossing on DCTL in
1696 * USB 2.0 Mode
1697 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001698 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001699 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001700 } else {
1701 switch (dwc->maximum_speed) {
1702 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001703 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001704 break;
1705 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001706 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001707 break;
1708 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001709 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001710 break;
John Youn75808622016-02-05 17:09:13 -08001711 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001712 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001713 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001714 default:
John Youn77966eb2016-02-19 17:31:01 -08001715 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1716 dwc->maximum_speed);
1717 /* fall through */
1718 case USB_SPEED_SUPER:
1719 reg |= DWC3_DCFG_SUPERSPEED;
1720 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001721 }
1722 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001723 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1724
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001725 /*
1726 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1727 * field instead of letting dwc3 itself calculate that automatically.
1728 *
1729 * This way, we maximize the chances that we'll be able to get several
1730 * bursts of data without going through any sort of endpoint throttling.
1731 */
1732 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1733 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1734 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1735
Felipe Balbi4e994722016-05-13 14:09:59 +03001736 dwc3_gadget_setup_nump(dwc);
1737
Felipe Balbi72246da2011-08-19 18:10:58 +03001738 /* Start with SuperSpeed Default */
1739 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1740
1741 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001742 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1743 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001744 if (ret) {
1745 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001746 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001747 }
1748
1749 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001750 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1751 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001752 if (ret) {
1753 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001754 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001755 }
1756
1757 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001758 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001759 dwc3_ep0_out_start(dwc);
1760
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001761 dwc3_gadget_enable_irq(dwc);
1762
Felipe Balbid7be2952016-05-04 15:49:37 +03001763 return 0;
1764
1765err1:
1766 __dwc3_gadget_ep_disable(dwc->eps[0]);
1767
1768err0:
1769 return ret;
1770}
1771
1772static int dwc3_gadget_start(struct usb_gadget *g,
1773 struct usb_gadget_driver *driver)
1774{
1775 struct dwc3 *dwc = gadget_to_dwc(g);
1776 unsigned long flags;
1777 int ret = 0;
1778 int irq;
1779
Roger Quadros9522def2016-06-10 14:48:38 +03001780 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001781 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1782 IRQF_SHARED, "dwc3", dwc->ev_buf);
1783 if (ret) {
1784 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1785 irq, ret);
1786 goto err0;
1787 }
1788
1789 spin_lock_irqsave(&dwc->lock, flags);
1790 if (dwc->gadget_driver) {
1791 dev_err(dwc->dev, "%s is already bound to %s\n",
1792 dwc->gadget.name,
1793 dwc->gadget_driver->driver.name);
1794 ret = -EBUSY;
1795 goto err1;
1796 }
1797
1798 dwc->gadget_driver = driver;
1799
Felipe Balbifc8bb912016-05-16 13:14:48 +03001800 if (pm_runtime_active(dwc->dev))
1801 __dwc3_gadget_start(dwc);
1802
Felipe Balbi72246da2011-08-19 18:10:58 +03001803 spin_unlock_irqrestore(&dwc->lock, flags);
1804
1805 return 0;
1806
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001807err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001808 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001809 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001810
1811err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001812 return ret;
1813}
1814
Felipe Balbid7be2952016-05-04 15:49:37 +03001815static void __dwc3_gadget_stop(struct dwc3 *dwc)
1816{
1817 dwc3_gadget_disable_irq(dwc);
1818 __dwc3_gadget_ep_disable(dwc->eps[0]);
1819 __dwc3_gadget_ep_disable(dwc->eps[1]);
1820}
1821
Felipe Balbi22835b82014-10-17 12:05:12 -05001822static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001823{
1824 struct dwc3 *dwc = gadget_to_dwc(g);
1825 unsigned long flags;
Baolin Wang76a638f2016-10-31 19:38:36 +08001826 int epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03001827
1828 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08001829
1830 if (pm_runtime_suspended(dwc->dev))
1831 goto out;
1832
Felipe Balbid7be2952016-05-04 15:49:37 +03001833 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08001834
1835 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1836 struct dwc3_ep *dep = dwc->eps[epnum];
1837
1838 if (!dep)
1839 continue;
1840
1841 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1842 continue;
1843
1844 wait_event_lock_irq(dep->wait_end_transfer,
1845 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1846 dwc->lock);
1847 }
1848
1849out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001850 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001851 spin_unlock_irqrestore(&dwc->lock, flags);
1852
Felipe Balbi3f308d12016-05-16 14:17:06 +03001853 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001854
Felipe Balbi72246da2011-08-19 18:10:58 +03001855 return 0;
1856}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001857
Felipe Balbi72246da2011-08-19 18:10:58 +03001858static const struct usb_gadget_ops dwc3_gadget_ops = {
1859 .get_frame = dwc3_gadget_get_frame,
1860 .wakeup = dwc3_gadget_wakeup,
1861 .set_selfpowered = dwc3_gadget_set_selfpowered,
1862 .pullup = dwc3_gadget_pullup,
1863 .udc_start = dwc3_gadget_start,
1864 .udc_stop = dwc3_gadget_stop,
1865};
1866
1867/* -------------------------------------------------------------------------- */
1868
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001869static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1870 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001871{
1872 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001873 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001874
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001875 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001876 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001877
Felipe Balbi72246da2011-08-19 18:10:58 +03001878 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001879 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001880 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001881
1882 dep->dwc = dwc;
1883 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001884 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001885 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001886 dwc->eps[epnum] = dep;
1887
1888 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1889 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001890
Felipe Balbi72246da2011-08-19 18:10:58 +03001891 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001892 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001893
1894 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001895 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301896 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001897 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1898 if (!epnum)
1899 dwc->gadget.ep0 = &dep->endpoint;
1900 } else {
1901 int ret;
1902
Robert Baldygae117e742013-12-13 12:23:38 +01001903 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001904 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001905 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1906 list_add_tail(&dep->endpoint.ep_list,
1907 &dwc->gadget.ep_list);
1908
1909 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001910 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001911 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001912 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001913
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001914 if (epnum == 0 || epnum == 1) {
1915 dep->endpoint.caps.type_control = true;
1916 } else {
1917 dep->endpoint.caps.type_iso = true;
1918 dep->endpoint.caps.type_bulk = true;
1919 dep->endpoint.caps.type_int = true;
1920 }
1921
1922 dep->endpoint.caps.dir_in = !!direction;
1923 dep->endpoint.caps.dir_out = !direction;
1924
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001925 INIT_LIST_HEAD(&dep->pending_list);
1926 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001927 }
1928
1929 return 0;
1930}
1931
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001932static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1933{
1934 int ret;
1935
1936 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1937
1938 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1939 if (ret < 0) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001940 dev_err(dwc->dev, "failed to initialize OUT endpoints\n");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001941 return ret;
1942 }
1943
1944 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1945 if (ret < 0) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001946 dev_err(dwc->dev, "failed to initialize IN endpoints\n");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001947 return ret;
1948 }
1949
1950 return 0;
1951}
1952
Felipe Balbi72246da2011-08-19 18:10:58 +03001953static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1954{
1955 struct dwc3_ep *dep;
1956 u8 epnum;
1957
1958 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1959 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001960 if (!dep)
1961 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301962 /*
1963 * Physical endpoints 0 and 1 are special; they form the
1964 * bi-directional USB endpoint 0.
1965 *
1966 * For those two physical endpoints, we don't allocate a TRB
1967 * pool nor do we add them the endpoints list. Due to that, we
1968 * shouldn't do these two operations otherwise we would end up
1969 * with all sorts of bugs when removing dwc3.ko.
1970 */
1971 if (epnum != 0 && epnum != 1) {
1972 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001973 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301974 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001975
1976 kfree(dep);
1977 }
1978}
1979
Felipe Balbi72246da2011-08-19 18:10:58 +03001980/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001981
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301982static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1983 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001984 const struct dwc3_event_depevt *event, int status,
1985 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301986{
1987 unsigned int count;
1988 unsigned int s_pkt = 0;
1989 unsigned int trb_status;
1990
Felipe Balbidc55c672016-08-12 13:20:32 +03001991 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03001992
1993 if (req->trb == trb)
1994 dep->queued_requests--;
1995
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001996 trace_dwc3_complete_trb(dep, trb);
1997
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001998 /*
1999 * If we're in the middle of series of chained TRBs and we
2000 * receive a short transfer along the way, DWC3 will skip
2001 * through all TRBs including the last TRB in the chain (the
2002 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2003 * bit and SW has to do it manually.
2004 *
2005 * We're going to do that here to avoid problems of HW trying
2006 * to use bogus TRBs for transfers.
2007 */
2008 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2009 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2010
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302011 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03002012 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002013
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302014 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002015 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302016
2017 if (dep->direction) {
2018 if (count) {
2019 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
2020 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302021 /*
2022 * If missed isoc occurred and there is
2023 * no request queued then issue END
2024 * TRANSFER, so that core generates
2025 * next xfernotready and we will issue
2026 * a fresh START TRANSFER.
2027 * If there are still queued request
2028 * then wait, do not issue either END
2029 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002030 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302031 * giveback.If any future queued request
2032 * is successfully transferred then we
2033 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002034 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302035 */
2036 dep->flags |= DWC3_EP_MISSED_ISOC;
2037 } else {
2038 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2039 dep->name);
2040 status = -ECONNRESET;
2041 }
2042 } else {
2043 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2044 }
2045 } else {
2046 if (count && (event->status & DEPEVT_STATUS_SHORT))
2047 s_pkt = 1;
2048 }
2049
Felipe Balbi7c705df2016-08-10 12:35:30 +03002050 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302051 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002052
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302053 if ((event->status & DEPEVT_STATUS_IOC) &&
2054 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2055 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002056
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302057 return 0;
2058}
2059
Felipe Balbi72246da2011-08-19 18:10:58 +03002060static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2061 const struct dwc3_event_depevt *event, int status)
2062{
Felipe Balbi31162af2016-08-11 14:38:37 +03002063 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002064 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002065 bool ioc = false;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002066 int ret = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002067
Felipe Balbi31162af2016-08-11 14:38:37 +03002068 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002069 unsigned length;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002070 int chain;
2071
Felipe Balbi1f512112016-08-12 13:17:27 +03002072 length = req->request.length;
2073 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002074 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002075 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002076 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002077 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002078 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002079
Felipe Balbi1f512112016-08-12 13:17:27 +03002080 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002081 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002082
Felipe Balbi7282c4e2016-10-25 13:50:46 +03002083 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2084 break;
2085
Felipe Balbi1f512112016-08-12 13:17:27 +03002086 req->sg = sg_next(s);
2087 req->num_pending_sgs--;
2088
Felipe Balbi31162af2016-08-11 14:38:37 +03002089 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2090 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002091 if (ret)
2092 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002093 }
2094 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002095 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002096 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002097 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002098 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002099
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002100 req->request.actual = length - req->remaining;
Felipe Balbi1f512112016-08-12 13:17:27 +03002101
Felipe Balbiff377ae2016-10-25 13:54:00 +03002102 if ((req->request.actual < length) && req->num_pending_sgs)
Felipe Balbi1f512112016-08-12 13:17:27 +03002103 return __dwc3_gadget_kick_transfer(dep, 0);
2104
Ville Syrjäläd115d702015-08-31 19:48:28 +03002105 dwc3_gadget_giveback(dep, req, status);
2106
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002107 if (ret) {
2108 if ((event->status & DEPEVT_STATUS_IOC) &&
2109 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2110 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002111 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002112 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002113 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002114
Felipe Balbi4cb42212016-05-18 12:37:21 +03002115 /*
2116 * Our endpoint might get disabled by another thread during
2117 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2118 * early on so DWC3_EP_BUSY flag gets cleared
2119 */
2120 if (!dep->endpoint.desc)
2121 return 1;
2122
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302123 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002124 list_empty(&dep->started_list)) {
2125 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302126 /*
2127 * If there is no entry in request list then do
2128 * not issue END TRANSFER now. Just set PENDING
2129 * flag, so that END TRANSFER is issued when an
2130 * entry is added into request list.
2131 */
2132 dep->flags = DWC3_EP_PENDING_REQUEST;
2133 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002134 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302135 dep->flags = DWC3_EP_ENABLED;
2136 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302137 return 1;
2138 }
2139
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002140 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2141 return 0;
2142
Felipe Balbi72246da2011-08-19 18:10:58 +03002143 return 1;
2144}
2145
2146static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002147 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002148{
2149 unsigned status = 0;
2150 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002151 u32 is_xfer_complete;
2152
2153 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002154
2155 if (event->status & DEPEVT_STATUS_BUSERR)
2156 status = -ECONNRESET;
2157
Paul Zimmerman1d046792012-02-15 18:56:56 -08002158 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002159 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002160 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002161 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002162
2163 /*
2164 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2165 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2166 */
2167 if (dwc->revision < DWC3_REVISION_183A) {
2168 u32 reg;
2169 int i;
2170
2171 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002172 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002173
2174 if (!(dep->flags & DWC3_EP_ENABLED))
2175 continue;
2176
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002177 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002178 return;
2179 }
2180
2181 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2182 reg |= dwc->u1u2;
2183 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2184
2185 dwc->u1u2 = 0;
2186 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002187
Felipe Balbi4cb42212016-05-18 12:37:21 +03002188 /*
2189 * Our endpoint might get disabled by another thread during
2190 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2191 * early on so DWC3_EP_BUSY flag gets cleared
2192 */
2193 if (!dep->endpoint.desc)
2194 return;
2195
Felipe Balbie6e709b2015-09-28 15:16:56 -05002196 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002197 int ret;
2198
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002199 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002200 if (!ret || ret == -EBUSY)
2201 return;
2202 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002203}
2204
Felipe Balbi72246da2011-08-19 18:10:58 +03002205static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2206 const struct dwc3_event_depevt *event)
2207{
2208 struct dwc3_ep *dep;
2209 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002210 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002211
2212 dep = dwc->eps[epnum];
2213
Baolin Wang76a638f2016-10-31 19:38:36 +08002214 if (!(dep->flags & DWC3_EP_ENABLED) &&
2215 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
Felipe Balbi3336abb2012-06-06 09:19:35 +03002216 return;
2217
Felipe Balbi72246da2011-08-19 18:10:58 +03002218 if (epnum == 0 || epnum == 1) {
2219 dwc3_ep0_interrupt(dwc, event);
2220 return;
2221 }
2222
2223 switch (event->endpoint_event) {
2224 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002225 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002226
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002227 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8566cd12016-09-26 11:16:39 +03002228 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002229 return;
2230 }
2231
Jingoo Han029d97f2014-07-04 15:00:51 +09002232 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002233 break;
2234 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002235 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002236 break;
2237 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002238 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002239 dwc3_gadget_start_isoc(dwc, dep, event);
2240 } else {
2241 int ret;
2242
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002243 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002244 if (!ret || ret == -EBUSY)
2245 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03002246 }
2247
2248 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002249 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002250 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002251 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2252 dep->name);
2253 return;
2254 }
Felipe Balbi879631a2011-09-30 10:58:47 +03002255 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002256 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002257 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2258
2259 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
2260 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2261 wake_up(&dep->wait_end_transfer);
2262 }
2263 break;
2264 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002265 break;
2266 }
2267}
2268
2269static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2270{
2271 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2272 spin_unlock(&dwc->lock);
2273 dwc->gadget_driver->disconnect(&dwc->gadget);
2274 spin_lock(&dwc->lock);
2275 }
2276}
2277
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002278static void dwc3_suspend_gadget(struct dwc3 *dwc)
2279{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002280 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002281 spin_unlock(&dwc->lock);
2282 dwc->gadget_driver->suspend(&dwc->gadget);
2283 spin_lock(&dwc->lock);
2284 }
2285}
2286
2287static void dwc3_resume_gadget(struct dwc3 *dwc)
2288{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002289 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002290 spin_unlock(&dwc->lock);
2291 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002292 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002293 }
2294}
2295
2296static void dwc3_reset_gadget(struct dwc3 *dwc)
2297{
2298 if (!dwc->gadget_driver)
2299 return;
2300
2301 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2302 spin_unlock(&dwc->lock);
2303 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002304 spin_lock(&dwc->lock);
2305 }
2306}
2307
Paul Zimmermanb992e682012-04-27 14:17:35 +03002308static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002309{
2310 struct dwc3_ep *dep;
2311 struct dwc3_gadget_ep_cmd_params params;
2312 u32 cmd;
2313 int ret;
2314
2315 dep = dwc->eps[epnum];
2316
Baolin Wang76a638f2016-10-31 19:38:36 +08002317 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
2318 !dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302319 return;
2320
Pratyush Anand57911502012-07-06 15:19:10 +05302321 /*
2322 * NOTICE: We are violating what the Databook says about the
2323 * EndTransfer command. Ideally we would _always_ wait for the
2324 * EndTransfer Command Completion IRQ, but that's causing too
2325 * much trouble synchronizing between us and gadget driver.
2326 *
2327 * We have discussed this with the IP Provider and it was
2328 * suggested to giveback all requests here, but give HW some
2329 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002330 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302331 *
2332 * Note also that a similar handling was tested by Synopsys
2333 * (thanks a lot Paul) and nothing bad has come out of it.
2334 * In short, what we're doing is:
2335 *
2336 * - Issue EndTransfer WITH CMDIOC bit set
2337 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002338 *
2339 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2340 * supports a mode to work around the above limitation. The
2341 * software can poll the CMDACT bit in the DEPCMD register
2342 * after issuing a EndTransfer command. This mode is enabled
2343 * by writing GUCTL2[14]. This polling is already done in the
2344 * dwc3_send_gadget_ep_cmd() function so if the mode is
2345 * enabled, the EndTransfer command will have completed upon
2346 * returning from this function and we don't need to delay for
2347 * 100us.
2348 *
2349 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302350 */
2351
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302352 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002353 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2354 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002355 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302356 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002357 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302358 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002359 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002360 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002361
Baolin Wang76a638f2016-10-31 19:38:36 +08002362 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
2363 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
John Youn06281d42016-08-22 15:39:13 -07002364 udelay(100);
Baolin Wang76a638f2016-10-31 19:38:36 +08002365 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002366}
2367
Felipe Balbi72246da2011-08-19 18:10:58 +03002368static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2369{
2370 u32 epnum;
2371
2372 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2373 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002374 int ret;
2375
2376 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002377 if (!dep)
2378 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002379
2380 if (!(dep->flags & DWC3_EP_STALL))
2381 continue;
2382
2383 dep->flags &= ~DWC3_EP_STALL;
2384
John Youn50c763f2016-05-31 17:49:56 -07002385 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002386 WARN_ON_ONCE(ret);
2387 }
2388}
2389
2390static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2391{
Felipe Balbic4430a22012-05-24 10:30:01 +03002392 int reg;
2393
Felipe Balbi72246da2011-08-19 18:10:58 +03002394 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2395 reg &= ~DWC3_DCTL_INITU1ENA;
2396 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2397
2398 reg &= ~DWC3_DCTL_INITU2ENA;
2399 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002400
Felipe Balbi72246da2011-08-19 18:10:58 +03002401 dwc3_disconnect_gadget(dwc);
2402
2403 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002404 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002405 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002406
2407 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002408}
2409
Felipe Balbi72246da2011-08-19 18:10:58 +03002410static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2411{
2412 u32 reg;
2413
Felipe Balbifc8bb912016-05-16 13:14:48 +03002414 dwc->connected = true;
2415
Felipe Balbidf62df52011-10-14 15:11:49 +03002416 /*
2417 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2418 * would cause a missing Disconnect Event if there's a
2419 * pending Setup Packet in the FIFO.
2420 *
2421 * There's no suggested workaround on the official Bug
2422 * report, which states that "unless the driver/application
2423 * is doing any special handling of a disconnect event,
2424 * there is no functional issue".
2425 *
2426 * Unfortunately, it turns out that we _do_ some special
2427 * handling of a disconnect event, namely complete all
2428 * pending transfers, notify gadget driver of the
2429 * disconnection, and so on.
2430 *
2431 * Our suggested workaround is to follow the Disconnect
2432 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002433 * flag. Such flag gets set whenever we have a SETUP_PENDING
2434 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002435 * same endpoint.
2436 *
2437 * Refers to:
2438 *
2439 * STAR#9000466709: RTL: Device : Disconnect event not
2440 * generated if setup packet pending in FIFO
2441 */
2442 if (dwc->revision < DWC3_REVISION_188A) {
2443 if (dwc->setup_packet_pending)
2444 dwc3_gadget_disconnect_interrupt(dwc);
2445 }
2446
Felipe Balbi8e744752014-11-06 14:27:53 +08002447 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002448
2449 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2450 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2451 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002452 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002453 dwc3_clear_stall_all_ep(dwc);
2454
2455 /* Reset device address to zero */
2456 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2457 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2458 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002459}
2460
2461static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2462{
2463 u32 reg;
2464 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2465
2466 /*
2467 * We change the clock only at SS but I dunno why I would want to do
2468 * this. Maybe it becomes part of the power saving plan.
2469 */
2470
John Younee5cd412016-02-05 17:08:45 -08002471 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2472 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002473 return;
2474
2475 /*
2476 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2477 * each time on Connect Done.
2478 */
2479 if (!usb30_clock)
2480 return;
2481
2482 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2483 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2484 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2485}
2486
Felipe Balbi72246da2011-08-19 18:10:58 +03002487static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2488{
Felipe Balbi72246da2011-08-19 18:10:58 +03002489 struct dwc3_ep *dep;
2490 int ret;
2491 u32 reg;
2492 u8 speed;
2493
Felipe Balbi72246da2011-08-19 18:10:58 +03002494 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2495 speed = reg & DWC3_DSTS_CONNECTSPD;
2496 dwc->speed = speed;
2497
2498 dwc3_update_ram_clk_sel(dwc, speed);
2499
2500 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002501 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002502 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2503 dwc->gadget.ep0->maxpacket = 512;
2504 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2505 break;
John Youn2da9ad72016-05-20 16:34:26 -07002506 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002507 /*
2508 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2509 * would cause a missing USB3 Reset event.
2510 *
2511 * In such situations, we should force a USB3 Reset
2512 * event by calling our dwc3_gadget_reset_interrupt()
2513 * routine.
2514 *
2515 * Refers to:
2516 *
2517 * STAR#9000483510: RTL: SS : USB3 reset event may
2518 * not be generated always when the link enters poll
2519 */
2520 if (dwc->revision < DWC3_REVISION_190A)
2521 dwc3_gadget_reset_interrupt(dwc);
2522
Felipe Balbi72246da2011-08-19 18:10:58 +03002523 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2524 dwc->gadget.ep0->maxpacket = 512;
2525 dwc->gadget.speed = USB_SPEED_SUPER;
2526 break;
John Youn2da9ad72016-05-20 16:34:26 -07002527 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002528 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2529 dwc->gadget.ep0->maxpacket = 64;
2530 dwc->gadget.speed = USB_SPEED_HIGH;
2531 break;
John Youn2da9ad72016-05-20 16:34:26 -07002532 case DWC3_DSTS_FULLSPEED2:
2533 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002534 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2535 dwc->gadget.ep0->maxpacket = 64;
2536 dwc->gadget.speed = USB_SPEED_FULL;
2537 break;
John Youn2da9ad72016-05-20 16:34:26 -07002538 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002539 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2540 dwc->gadget.ep0->maxpacket = 8;
2541 dwc->gadget.speed = USB_SPEED_LOW;
2542 break;
2543 }
2544
Pratyush Anand2b758352013-01-14 15:59:31 +05302545 /* Enable USB2 LPM Capability */
2546
John Younee5cd412016-02-05 17:08:45 -08002547 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002548 (speed != DWC3_DSTS_SUPERSPEED) &&
2549 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302550 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2551 reg |= DWC3_DCFG_LPM_CAP;
2552 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2553
2554 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2555 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2556
Huang Rui460d0982014-10-31 11:11:18 +08002557 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302558
Huang Rui80caf7d2014-10-28 19:54:26 +08002559 /*
2560 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2561 * DCFG.LPMCap is set, core responses with an ACK and the
2562 * BESL value in the LPM token is less than or equal to LPM
2563 * NYET threshold.
2564 */
2565 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2566 && dwc->has_lpm_erratum,
2567 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2568
2569 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2570 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2571
Pratyush Anand2b758352013-01-14 15:59:31 +05302572 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002573 } else {
2574 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2575 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2576 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302577 }
2578
Felipe Balbi72246da2011-08-19 18:10:58 +03002579 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002580 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2581 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002582 if (ret) {
2583 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2584 return;
2585 }
2586
2587 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002588 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2589 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002590 if (ret) {
2591 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2592 return;
2593 }
2594
2595 /*
2596 * Configure PHY via GUSB3PIPECTLn if required.
2597 *
2598 * Update GTXFIFOSIZn
2599 *
2600 * In both cases reset values should be sufficient.
2601 */
2602}
2603
2604static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2605{
Felipe Balbi72246da2011-08-19 18:10:58 +03002606 /*
2607 * TODO take core out of low power mode when that's
2608 * implemented.
2609 */
2610
Jiebing Liad14d4e2014-12-11 13:26:29 +08002611 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2612 spin_unlock(&dwc->lock);
2613 dwc->gadget_driver->resume(&dwc->gadget);
2614 spin_lock(&dwc->lock);
2615 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002616}
2617
2618static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2619 unsigned int evtinfo)
2620{
Felipe Balbifae2b902011-10-14 13:00:30 +03002621 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002622 unsigned int pwropt;
2623
2624 /*
2625 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2626 * Hibernation mode enabled which would show up when device detects
2627 * host-initiated U3 exit.
2628 *
2629 * In that case, device will generate a Link State Change Interrupt
2630 * from U3 to RESUME which is only necessary if Hibernation is
2631 * configured in.
2632 *
2633 * There are no functional changes due to such spurious event and we
2634 * just need to ignore it.
2635 *
2636 * Refers to:
2637 *
2638 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2639 * operational mode
2640 */
2641 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2642 if ((dwc->revision < DWC3_REVISION_250A) &&
2643 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2644 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2645 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002646 return;
2647 }
2648 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002649
2650 /*
2651 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2652 * on the link partner, the USB session might do multiple entry/exit
2653 * of low power states before a transfer takes place.
2654 *
2655 * Due to this problem, we might experience lower throughput. The
2656 * suggested workaround is to disable DCTL[12:9] bits if we're
2657 * transitioning from U1/U2 to U0 and enable those bits again
2658 * after a transfer completes and there are no pending transfers
2659 * on any of the enabled endpoints.
2660 *
2661 * This is the first half of that workaround.
2662 *
2663 * Refers to:
2664 *
2665 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2666 * core send LGO_Ux entering U0
2667 */
2668 if (dwc->revision < DWC3_REVISION_183A) {
2669 if (next == DWC3_LINK_STATE_U0) {
2670 u32 u1u2;
2671 u32 reg;
2672
2673 switch (dwc->link_state) {
2674 case DWC3_LINK_STATE_U1:
2675 case DWC3_LINK_STATE_U2:
2676 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2677 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2678 | DWC3_DCTL_ACCEPTU2ENA
2679 | DWC3_DCTL_INITU1ENA
2680 | DWC3_DCTL_ACCEPTU1ENA);
2681
2682 if (!dwc->u1u2)
2683 dwc->u1u2 = reg & u1u2;
2684
2685 reg &= ~u1u2;
2686
2687 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2688 break;
2689 default:
2690 /* do nothing */
2691 break;
2692 }
2693 }
2694 }
2695
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002696 switch (next) {
2697 case DWC3_LINK_STATE_U1:
2698 if (dwc->speed == USB_SPEED_SUPER)
2699 dwc3_suspend_gadget(dwc);
2700 break;
2701 case DWC3_LINK_STATE_U2:
2702 case DWC3_LINK_STATE_U3:
2703 dwc3_suspend_gadget(dwc);
2704 break;
2705 case DWC3_LINK_STATE_RESUME:
2706 dwc3_resume_gadget(dwc);
2707 break;
2708 default:
2709 /* do nothing */
2710 break;
2711 }
2712
Felipe Balbie57ebc12014-04-22 13:20:12 -05002713 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002714}
2715
Baolin Wang72704f82016-05-16 16:43:53 +08002716static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2717 unsigned int evtinfo)
2718{
2719 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2720
2721 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2722 dwc3_suspend_gadget(dwc);
2723
2724 dwc->link_state = next;
2725}
2726
Felipe Balbie1dadd32014-02-25 14:47:54 -06002727static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2728 unsigned int evtinfo)
2729{
2730 unsigned int is_ss = evtinfo & BIT(4);
2731
2732 /**
2733 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2734 * have a known issue which can cause USB CV TD.9.23 to fail
2735 * randomly.
2736 *
2737 * Because of this issue, core could generate bogus hibernation
2738 * events which SW needs to ignore.
2739 *
2740 * Refers to:
2741 *
2742 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2743 * Device Fallback from SuperSpeed
2744 */
2745 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2746 return;
2747
2748 /* enter hibernation here */
2749}
2750
Felipe Balbi72246da2011-08-19 18:10:58 +03002751static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2752 const struct dwc3_event_devt *event)
2753{
2754 switch (event->type) {
2755 case DWC3_DEVICE_EVENT_DISCONNECT:
2756 dwc3_gadget_disconnect_interrupt(dwc);
2757 break;
2758 case DWC3_DEVICE_EVENT_RESET:
2759 dwc3_gadget_reset_interrupt(dwc);
2760 break;
2761 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2762 dwc3_gadget_conndone_interrupt(dwc);
2763 break;
2764 case DWC3_DEVICE_EVENT_WAKEUP:
2765 dwc3_gadget_wakeup_interrupt(dwc);
2766 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002767 case DWC3_DEVICE_EVENT_HIBER_REQ:
2768 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2769 "unexpected hibernation event\n"))
2770 break;
2771
2772 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2773 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002774 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2775 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2776 break;
2777 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002778 /* It changed to be suspend event for version 2.30a and above */
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02002779 if (dwc->revision >= DWC3_REVISION_230A) {
Baolin Wang72704f82016-05-16 16:43:53 +08002780 /*
2781 * Ignore suspend event until the gadget enters into
2782 * USB_STATE_CONFIGURED state.
2783 */
2784 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2785 dwc3_gadget_suspend_interrupt(dwc,
2786 event->event_info);
2787 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002788 break;
2789 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03002790 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03002791 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03002792 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03002793 break;
2794 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002795 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002796 }
2797}
2798
2799static void dwc3_process_event_entry(struct dwc3 *dwc,
2800 const union dwc3_event *event)
2801{
Felipe Balbi43c96be2016-09-26 13:23:34 +03002802 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002803
Felipe Balbi72246da2011-08-19 18:10:58 +03002804 /* Endpoint IRQ, handle it and return early */
2805 if (event->type.is_devspec == 0) {
2806 /* depevt */
2807 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2808 }
2809
2810 switch (event->type.type) {
2811 case DWC3_EVENT_TYPE_DEV:
2812 dwc3_gadget_interrupt(dwc, &event->devt);
2813 break;
2814 /* REVISIT what to do with Carkit and I2C events ? */
2815 default:
2816 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2817 }
2818}
2819
Felipe Balbidea520a2016-03-30 09:39:34 +03002820static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002821{
Felipe Balbidea520a2016-03-30 09:39:34 +03002822 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002823 irqreturn_t ret = IRQ_NONE;
2824 int left;
2825 u32 reg;
2826
Felipe Balbif42f2442013-06-12 21:25:08 +03002827 left = evt->count;
2828
2829 if (!(evt->flags & DWC3_EVENT_PENDING))
2830 return IRQ_NONE;
2831
2832 while (left > 0) {
2833 union dwc3_event event;
2834
2835 event.raw = *(u32 *) (evt->buf + evt->lpos);
2836
2837 dwc3_process_event_entry(dwc, &event);
2838
2839 /*
2840 * FIXME we wrap around correctly to the next entry as
2841 * almost all entries are 4 bytes in size. There is one
2842 * entry which has 12 bytes which is a regular entry
2843 * followed by 8 bytes data. ATM I don't know how
2844 * things are organized if we get next to the a
2845 * boundary so I worry about that once we try to handle
2846 * that.
2847 */
2848 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2849 left -= 4;
2850
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002851 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002852 }
2853
2854 evt->count = 0;
2855 evt->flags &= ~DWC3_EVENT_PENDING;
2856 ret = IRQ_HANDLED;
2857
2858 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002859 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002860 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002861 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002862
2863 return ret;
2864}
2865
Felipe Balbidea520a2016-03-30 09:39:34 +03002866static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002867{
Felipe Balbidea520a2016-03-30 09:39:34 +03002868 struct dwc3_event_buffer *evt = _evt;
2869 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002870 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002871 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002872
Felipe Balbie5f68b42015-10-12 13:25:44 -05002873 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002874 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002875 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002876
2877 return ret;
2878}
2879
Felipe Balbidea520a2016-03-30 09:39:34 +03002880static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002881{
Felipe Balbidea520a2016-03-30 09:39:34 +03002882 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002883 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002884 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002885
Felipe Balbifc8bb912016-05-16 13:14:48 +03002886 if (pm_runtime_suspended(dwc->dev)) {
2887 pm_runtime_get(dwc->dev);
2888 disable_irq_nosync(dwc->irq_gadget);
2889 dwc->pending_events = true;
2890 return IRQ_HANDLED;
2891 }
2892
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002893 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002894 count &= DWC3_GEVNTCOUNT_MASK;
2895 if (!count)
2896 return IRQ_NONE;
2897
Felipe Balbib15a7622011-06-30 16:57:15 +03002898 evt->count = count;
2899 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002900
Felipe Balbie8adfc32013-06-12 21:11:14 +03002901 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002902 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002903 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002904 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002905
Felipe Balbib15a7622011-06-30 16:57:15 +03002906 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002907}
2908
Felipe Balbidea520a2016-03-30 09:39:34 +03002909static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002910{
Felipe Balbidea520a2016-03-30 09:39:34 +03002911 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002912
Felipe Balbidea520a2016-03-30 09:39:34 +03002913 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002914}
2915
Felipe Balbi6db38122016-10-03 11:27:01 +03002916static int dwc3_gadget_get_irq(struct dwc3 *dwc)
2917{
2918 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2919 int irq;
2920
2921 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2922 if (irq > 0)
2923 goto out;
2924
2925 if (irq == -EPROBE_DEFER)
2926 goto out;
2927
2928 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2929 if (irq > 0)
2930 goto out;
2931
2932 if (irq == -EPROBE_DEFER)
2933 goto out;
2934
2935 irq = platform_get_irq(dwc3_pdev, 0);
2936 if (irq > 0)
2937 goto out;
2938
2939 if (irq != -EPROBE_DEFER)
2940 dev_err(dwc->dev, "missing peripheral IRQ\n");
2941
2942 if (!irq)
2943 irq = -EINVAL;
2944
2945out:
2946 return irq;
2947}
2948
Felipe Balbi72246da2011-08-19 18:10:58 +03002949/**
2950 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002951 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002952 *
2953 * Returns 0 on success otherwise negative errno.
2954 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002955int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002956{
Felipe Balbi6db38122016-10-03 11:27:01 +03002957 int ret;
2958 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03002959
Felipe Balbi6db38122016-10-03 11:27:01 +03002960 irq = dwc3_gadget_get_irq(dwc);
2961 if (irq < 0) {
2962 ret = irq;
2963 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03002964 }
2965
2966 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002967
2968 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2969 &dwc->ctrl_req_addr, GFP_KERNEL);
2970 if (!dwc->ctrl_req) {
2971 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2972 ret = -ENOMEM;
2973 goto err0;
2974 }
2975
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302976 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002977 &dwc->ep0_trb_addr, GFP_KERNEL);
2978 if (!dwc->ep0_trb) {
2979 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2980 ret = -ENOMEM;
2981 goto err1;
2982 }
2983
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002984 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002985 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002986 ret = -ENOMEM;
2987 goto err2;
2988 }
2989
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002990 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002991 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2992 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002993 if (!dwc->ep0_bounce) {
2994 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2995 ret = -ENOMEM;
2996 goto err3;
2997 }
2998
Felipe Balbi04c03d12015-12-02 10:06:45 -06002999 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
3000 if (!dwc->zlp_buf) {
3001 ret = -ENOMEM;
3002 goto err4;
3003 }
3004
Baolin Wangbb014732016-10-14 17:11:33 +08003005 init_completion(&dwc->ep0_in_setup);
3006
Felipe Balbi72246da2011-08-19 18:10:58 +03003007 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003008 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003009 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003010 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003011 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003012
3013 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003014 * FIXME We might be setting max_speed to <SUPER, however versions
3015 * <2.20a of dwc3 have an issue with metastability (documented
3016 * elsewhere in this driver) which tells us we can't set max speed to
3017 * anything lower than SUPER.
3018 *
3019 * Because gadget.max_speed is only used by composite.c and function
3020 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3021 * to happen so we avoid sending SuperSpeed Capability descriptor
3022 * together with our BOS descriptor as that could confuse host into
3023 * thinking we can handle super speed.
3024 *
3025 * Note that, in fact, we won't even support GetBOS requests when speed
3026 * is less than super speed because we don't have means, yet, to tell
3027 * composite.c that we are USB 2.0 + LPM ECN.
3028 */
3029 if (dwc->revision < DWC3_REVISION_220A)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003030 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003031 dwc->revision);
3032
3033 dwc->gadget.max_speed = dwc->maximum_speed;
3034
3035 /*
David Cohena4b9d942013-12-09 15:55:38 -08003036 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
3037 * on ep out.
3038 */
3039 dwc->gadget.quirk_ep_out_aligned_size = true;
3040
3041 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003042 * REVISIT: Here we should clear all pending IRQs to be
3043 * sure we're starting from a well known location.
3044 */
3045
3046 ret = dwc3_gadget_init_endpoints(dwc);
3047 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003048 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003049
Felipe Balbi72246da2011-08-19 18:10:58 +03003050 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3051 if (ret) {
3052 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003053 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003054 }
3055
3056 return 0;
3057
Felipe Balbi04c03d12015-12-02 10:06:45 -06003058err5:
3059 kfree(dwc->zlp_buf);
3060
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003061err4:
David Cohene1f80462013-09-11 17:42:47 -07003062 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003063 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3064 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003065
Felipe Balbi72246da2011-08-19 18:10:58 +03003066err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003067 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003068
3069err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003070 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003071 dwc->ep0_trb, dwc->ep0_trb_addr);
3072
3073err1:
3074 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3075 dwc->ctrl_req, dwc->ctrl_req_addr);
3076
3077err0:
3078 return ret;
3079}
3080
Felipe Balbi7415f172012-04-30 14:56:33 +03003081/* -------------------------------------------------------------------------- */
3082
Felipe Balbi72246da2011-08-19 18:10:58 +03003083void dwc3_gadget_exit(struct dwc3 *dwc)
3084{
Felipe Balbi72246da2011-08-19 18:10:58 +03003085 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003086
Felipe Balbi72246da2011-08-19 18:10:58 +03003087 dwc3_gadget_free_endpoints(dwc);
3088
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003089 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3090 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003091
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003092 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003093 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003094
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003095 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003096 dwc->ep0_trb, dwc->ep0_trb_addr);
3097
3098 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3099 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003100}
Felipe Balbi7415f172012-04-30 14:56:33 +03003101
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003102int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003103{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003104 int ret;
3105
Roger Quadros9772b472016-04-12 11:33:29 +03003106 if (!dwc->gadget_driver)
3107 return 0;
3108
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003109 ret = dwc3_gadget_run_stop(dwc, false, false);
3110 if (ret < 0)
3111 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003112
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003113 dwc3_disconnect_gadget(dwc);
3114 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003115
3116 return 0;
3117}
3118
3119int dwc3_gadget_resume(struct dwc3 *dwc)
3120{
Felipe Balbi7415f172012-04-30 14:56:33 +03003121 int ret;
3122
Roger Quadros9772b472016-04-12 11:33:29 +03003123 if (!dwc->gadget_driver)
3124 return 0;
3125
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003126 ret = __dwc3_gadget_start(dwc);
3127 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003128 goto err0;
3129
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003130 ret = dwc3_gadget_run_stop(dwc, true, false);
3131 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003132 goto err1;
3133
Felipe Balbi7415f172012-04-30 14:56:33 +03003134 return 0;
3135
3136err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003137 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003138
3139err0:
3140 return ret;
3141}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003142
3143void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3144{
3145 if (dwc->pending_events) {
3146 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3147 dwc->pending_events = false;
3148 enable_irq(dwc->irq_gadget);
3149 }
3150}