blob: 6bce4fd8aaf4cd1a2e8baa84a630f15b8cb204ec [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Damien Lespiau497666d2013-10-15 18:55:39 +010049/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
Chris Wilson70d39fe2010-08-25 16:03:34 +010075static int i915_capabilities(struct seq_file *m, void *data)
76{
Damien Lespiau9f25d002014-05-13 15:30:28 +010077 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010078 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030082 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010083#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010088
89 return 0;
90}
Ben Gamari433e12f2009-02-17 20:08:51 -050091
Imre Deaka7363de2016-05-12 16:18:52 +030092static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000093{
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010094 return obj->active ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000095}
96
Imre Deaka7363de2016-05-12 16:18:52 +030097static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010098{
99 return obj->pin_display ? 'p' : ' ';
100}
101
Imre Deaka7363de2016-05-12 16:18:52 +0300102static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000103{
Akshay Joshi0206e352011-08-16 15:34:10 -0400104 switch (obj->tiling_mode) {
105 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100106 case I915_TILING_NONE: return ' ';
107 case I915_TILING_X: return 'X';
108 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000110}
111
Imre Deaka7363de2016-05-12 16:18:52 +0300112static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700113{
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100114 return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
115}
116
Imre Deaka7363de2016-05-12 16:18:52 +0300117static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100118{
119 return obj->mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700120}
121
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100122static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
123{
124 u64 size = 0;
125 struct i915_vma *vma;
126
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000127 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +0000128 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100129 size += vma->node.size;
130 }
131
132 return size;
133}
134
Chris Wilson37811fc2010-08-25 22:45:57 +0100135static void
136describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137{
Chris Wilsonb4716182015-04-27 13:41:17 +0100138 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000139 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700140 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800141 int pin_count = 0;
Dave Gordonc3232b12016-03-23 18:19:53 +0000142 enum intel_engine_id id;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800143
Chris Wilson188c1ab2016-04-03 14:14:20 +0100144 lockdep_assert_held(&obj->base.dev->struct_mutex);
145
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100146 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100147 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100148 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100149 get_pin_flag(obj),
150 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700151 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100152 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800153 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100154 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100155 obj->base.write_domain);
Dave Gordonc3232b12016-03-23 18:19:53 +0000156 for_each_engine_id(engine, dev_priv, id)
Chris Wilsonb4716182015-04-27 13:41:17 +0100157 seq_printf(m, "%x ",
Dave Gordonc3232b12016-03-23 18:19:53 +0000158 i915_gem_request_get_seqno(obj->last_read_req[id]));
Chris Wilsonb4716182015-04-27 13:41:17 +0100159 seq_printf(m, "] %x %x%s%s%s",
John Harrison97b2a6a2014-11-24 18:49:26 +0000160 i915_gem_request_get_seqno(obj->last_write_req),
161 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100162 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800168 if (vma->pin_count > 0)
169 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100172 if (obj->pin_display)
173 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100174 if (obj->fence_reg != I915_FENCE_REG_NONE)
175 seq_printf(m, " (fence: %d)", obj->fence_reg);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000176 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100177 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson596c5922016-02-26 11:03:20 +0000178 vma->is_ggtt ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100179 vma->node.start, vma->node.size);
Chris Wilson596c5922016-02-26 11:03:20 +0000180 if (vma->is_ggtt)
181 seq_printf(m, ", type: %u", vma->ggtt_view.type);
182 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700183 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000184 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100185 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100186 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000187 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100188 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000189 *t++ = 'p';
190 if (obj->fault_mappable)
191 *t++ = 'f';
192 *t = '\0';
193 seq_printf(m, " (%s mappable)", s);
194 }
Chris Wilsonb4716182015-04-27 13:41:17 +0100195 if (obj->last_write_req != NULL)
John Harrison41c52412014-11-24 18:49:43 +0000196 seq_printf(m, " (%s)",
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000197 i915_gem_request_get_engine(obj->last_write_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200198 if (obj->frontbuffer_bits)
199 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100200}
201
Oscar Mateo273497e2014-05-22 14:13:37 +0100202static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700203{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100204 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700205 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
206 seq_putc(m, ' ');
207}
208
Ben Gamari433e12f2009-02-17 20:08:51 -0500209static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500210{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100211 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500212 uintptr_t list = (uintptr_t) node->info_ent->data;
213 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500214 struct drm_device *dev = node->minor->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300215 struct drm_i915_private *dev_priv = to_i915(dev);
216 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyca191b12013-07-31 17:00:14 -0700217 struct i915_vma *vma;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300218 u64 total_obj_size, total_gtt_size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100219 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100220
221 ret = mutex_lock_interruptible(&dev->struct_mutex);
222 if (ret)
223 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500224
Ben Widawskyca191b12013-07-31 17:00:14 -0700225 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500226 switch (list) {
227 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100228 seq_puts(m, "Active:\n");
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300229 head = &ggtt->base.active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500230 break;
231 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100232 seq_puts(m, "Inactive:\n");
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300233 head = &ggtt->base.inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500234 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500235 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100236 mutex_unlock(&dev->struct_mutex);
237 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500238 }
239
Chris Wilson8f2480f2010-09-26 11:44:19 +0100240 total_obj_size = total_gtt_size = count = 0;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000241 list_for_each_entry(vma, head, vm_link) {
Ben Widawskyca191b12013-07-31 17:00:14 -0700242 seq_printf(m, " ");
243 describe_obj(m, vma->obj);
244 seq_printf(m, "\n");
245 total_obj_size += vma->obj->base.size;
246 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100247 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500248 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100249 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700250
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300251 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson8f2480f2010-09-26 11:44:19 +0100252 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500253 return 0;
254}
255
Chris Wilson6d2b88852013-08-07 18:30:54 +0100256static int obj_rank_by_stolen(void *priv,
257 struct list_head *A, struct list_head *B)
258{
259 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200260 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100261 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200262 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100263
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200264 if (a->stolen->start < b->stolen->start)
265 return -1;
266 if (a->stolen->start > b->stolen->start)
267 return 1;
268 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100269}
270
271static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
272{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100273 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100274 struct drm_device *dev = node->minor->dev;
275 struct drm_i915_private *dev_priv = dev->dev_private;
276 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300277 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100278 LIST_HEAD(stolen);
279 int count, ret;
280
281 ret = mutex_lock_interruptible(&dev->struct_mutex);
282 if (ret)
283 return ret;
284
285 total_obj_size = total_gtt_size = count = 0;
286 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
287 if (obj->stolen == NULL)
288 continue;
289
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200290 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100291
292 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100293 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100294 count++;
295 }
296 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
297 if (obj->stolen == NULL)
298 continue;
299
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200300 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100301
302 total_obj_size += obj->base.size;
303 count++;
304 }
305 list_sort(NULL, &stolen, obj_rank_by_stolen);
306 seq_puts(m, "Stolen:\n");
307 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200308 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100309 seq_puts(m, " ");
310 describe_obj(m, obj);
311 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200312 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100313 }
314 mutex_unlock(&dev->struct_mutex);
315
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300316 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100317 count, total_obj_size, total_gtt_size);
318 return 0;
319}
320
Chris Wilson6299f992010-11-24 12:23:44 +0000321#define count_objects(list, member) do { \
322 list_for_each_entry(obj, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100323 size += i915_gem_obj_total_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000324 ++count; \
325 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700326 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000327 ++mappable_count; \
328 } \
329 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400330} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000331
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100332struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000333 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300334 unsigned long count;
335 u64 total, unbound;
336 u64 global, shared;
337 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100338};
339
340static int per_file_stats(int id, void *ptr, void *data)
341{
342 struct drm_i915_gem_object *obj = ptr;
343 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000344 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100345
346 stats->count++;
347 stats->total += obj->base.size;
348
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000349 if (obj->base.name || obj->base.dma_buf)
350 stats->shared += obj->base.size;
351
Chris Wilson6313c202014-03-19 13:45:45 +0000352 if (USES_FULL_PPGTT(obj->base.dev)) {
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000353 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson6313c202014-03-19 13:45:45 +0000354 struct i915_hw_ppgtt *ppgtt;
355
356 if (!drm_mm_node_allocated(&vma->node))
357 continue;
358
Chris Wilson596c5922016-02-26 11:03:20 +0000359 if (vma->is_ggtt) {
Chris Wilson6313c202014-03-19 13:45:45 +0000360 stats->global += obj->base.size;
361 continue;
362 }
363
364 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200365 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000366 continue;
367
John Harrison41c52412014-11-24 18:49:43 +0000368 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000369 stats->active += obj->base.size;
370 else
371 stats->inactive += obj->base.size;
372
373 return 0;
374 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100375 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000376 if (i915_gem_obj_ggtt_bound(obj)) {
377 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000378 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000379 stats->active += obj->base.size;
380 else
381 stats->inactive += obj->base.size;
382 return 0;
383 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100384 }
385
Chris Wilson6313c202014-03-19 13:45:45 +0000386 if (!list_empty(&obj->global_list))
387 stats->unbound += obj->base.size;
388
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100389 return 0;
390}
391
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100392#define print_file_stats(m, name, stats) do { \
393 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300394 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100395 name, \
396 stats.count, \
397 stats.total, \
398 stats.active, \
399 stats.inactive, \
400 stats.global, \
401 stats.shared, \
402 stats.unbound); \
403} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800404
405static void print_batch_pool_stats(struct seq_file *m,
406 struct drm_i915_private *dev_priv)
407{
408 struct drm_i915_gem_object *obj;
409 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000410 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000411 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800412
413 memset(&stats, 0, sizeof(stats));
414
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000415 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000416 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100417 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000418 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100419 batch_pool_link)
420 per_file_stats(0, obj, &stats);
421 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100422 }
Brad Volkin493018d2014-12-11 12:13:08 -0800423
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100424 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800425}
426
Ben Widawskyca191b12013-07-31 17:00:14 -0700427#define count_vmas(list, member) do { \
428 list_for_each_entry(vma, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100429 size += i915_gem_obj_total_ggtt_size(vma->obj); \
Ben Widawskyca191b12013-07-31 17:00:14 -0700430 ++count; \
431 if (vma->obj->map_and_fenceable) { \
432 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
433 ++mappable_count; \
434 } \
435 } \
436} while (0)
437
438static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100439{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100440 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100441 struct drm_device *dev = node->minor->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300442 struct drm_i915_private *dev_priv = to_i915(dev);
443 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200444 u32 count, mappable_count, purgeable_count;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300445 u64 size, mappable_size, purgeable_size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100446 unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
447 u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
Chris Wilson6299f992010-11-24 12:23:44 +0000448 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100449 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700450 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100451 int ret;
452
453 ret = mutex_lock_interruptible(&dev->struct_mutex);
454 if (ret)
455 return ret;
456
Chris Wilson6299f992010-11-24 12:23:44 +0000457 seq_printf(m, "%u objects, %zu bytes\n",
458 dev_priv->mm.object_count,
459 dev_priv->mm.object_memory);
460
461 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700462 count_objects(&dev_priv->mm.bound_list, global_list);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300463 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000464 count, mappable_count, size, mappable_size);
465
466 size = count = mappable_size = mappable_count = 0;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300467 count_vmas(&ggtt->base.active_list, vm_link);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300468 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000469 count, mappable_count, size, mappable_size);
470
471 size = count = mappable_size = mappable_count = 0;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300472 count_vmas(&ggtt->base.inactive_list, vm_link);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300473 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000474 count, mappable_count, size, mappable_size);
475
Chris Wilsonb7abb712012-08-20 11:33:30 +0200476 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700477 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200478 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200479 if (obj->madv == I915_MADV_DONTNEED)
480 purgeable_size += obj->base.size, ++purgeable_count;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100481 if (obj->mapping) {
482 pin_mapped_count++;
483 pin_mapped_size += obj->base.size;
484 if (obj->pages_pin_count == 0) {
485 pin_mapped_purgeable_count++;
486 pin_mapped_purgeable_size += obj->base.size;
487 }
488 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200489 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300490 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
Chris Wilson6c085a72012-08-20 11:40:46 +0200491
Chris Wilson6299f992010-11-24 12:23:44 +0000492 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700493 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000494 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700495 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000496 ++count;
497 }
Chris Wilson30154652015-04-07 17:28:24 +0100498 if (obj->pin_display) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700499 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000500 ++mappable_count;
501 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200502 if (obj->madv == I915_MADV_DONTNEED) {
503 purgeable_size += obj->base.size;
504 ++purgeable_count;
505 }
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100506 if (obj->mapping) {
507 pin_mapped_count++;
508 pin_mapped_size += obj->base.size;
509 if (obj->pages_pin_count == 0) {
510 pin_mapped_purgeable_count++;
511 pin_mapped_purgeable_size += obj->base.size;
512 }
513 }
Chris Wilson6299f992010-11-24 12:23:44 +0000514 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300515 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200516 purgeable_count, purgeable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300517 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000518 mappable_count, mappable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300519 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000520 count, size);
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100521 seq_printf(m,
522 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
523 pin_mapped_count, pin_mapped_purgeable_count,
524 pin_mapped_size, pin_mapped_purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000525
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300526 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300527 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100528
Damien Lespiau267f0c92013-06-24 22:59:48 +0100529 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800530 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200531
532 mutex_unlock(&dev->struct_mutex);
533
534 mutex_lock(&dev->filelist_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100535 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
536 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900537 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100538
539 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000540 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100541 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100542 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100543 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900544 /*
545 * Although we have a valid reference on file->pid, that does
546 * not guarantee that the task_struct who called get_pid() is
547 * still alive (e.g. get_pid(current) => fork() => exit()).
548 * Therefore, we need to protect this ->comm access using RCU.
549 */
550 rcu_read_lock();
551 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800552 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900553 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100554 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200555 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100556
557 return 0;
558}
559
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100560static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000561{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100562 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000563 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100564 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000565 struct drm_i915_private *dev_priv = dev->dev_private;
566 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300567 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000568 int count, ret;
569
570 ret = mutex_lock_interruptible(&dev->struct_mutex);
571 if (ret)
572 return ret;
573
574 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700575 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800576 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100577 continue;
578
Damien Lespiau267f0c92013-06-24 22:59:48 +0100579 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000580 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100581 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000582 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100583 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000584 count++;
585 }
586
587 mutex_unlock(&dev->struct_mutex);
588
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300589 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000590 count, total_obj_size, total_gtt_size);
591
592 return 0;
593}
594
Maarten Lankhorst68858432016-05-17 15:07:52 +0200595static void i915_dump_pageflip(struct seq_file *m,
596 struct drm_i915_private *dev_priv,
597 struct intel_crtc *crtc,
598 struct intel_flip_work *work)
599{
600 const char pipe = pipe_name(crtc->pipe);
Maarten Lankhorst68858432016-05-17 15:07:52 +0200601 u32 pending;
602 u32 addr;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +0200603 int i;
Maarten Lankhorst68858432016-05-17 15:07:52 +0200604
605 pending = atomic_read(&work->pending);
606 if (pending) {
607 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
Maarten Lankhorst143f73b2016-05-17 15:07:54 +0200608 pipe, plane_name(crtc->plane));
Maarten Lankhorst68858432016-05-17 15:07:52 +0200609 } else {
610 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Maarten Lankhorst143f73b2016-05-17 15:07:54 +0200611 pipe, plane_name(crtc->plane));
Maarten Lankhorst68858432016-05-17 15:07:52 +0200612 }
Maarten Lankhorst68858432016-05-17 15:07:52 +0200613
Maarten Lankhorst143f73b2016-05-17 15:07:54 +0200614
615 for (i = 0; i < work->num_planes; i++) {
616 struct intel_plane_state *old_plane_state = work->old_plane_state[i];
617 struct drm_plane *plane = old_plane_state->base.plane;
618 struct drm_i915_gem_request *req = old_plane_state->wait_req;
619 struct intel_engine_cs *engine;
620
621 seq_printf(m, "[PLANE:%i] part of flip.\n", plane->base.id);
622
623 if (!req) {
624 seq_printf(m, "Plane not associated with any engine\n");
625 continue;
626 }
627
628 engine = i915_gem_request_get_engine(req);
629
630 seq_printf(m, "Plane blocked on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
Maarten Lankhorst68858432016-05-17 15:07:52 +0200631 engine->name,
Maarten Lankhorst143f73b2016-05-17 15:07:54 +0200632 i915_gem_request_get_seqno(req),
Maarten Lankhorst68858432016-05-17 15:07:52 +0200633 dev_priv->next_seqno,
634 engine->get_seqno(engine),
Maarten Lankhorst143f73b2016-05-17 15:07:54 +0200635 i915_gem_request_completed(req, true));
636 }
637
Maarten Lankhorst68858432016-05-17 15:07:52 +0200638 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
639 work->flip_queued_vblank,
640 work->flip_ready_vblank,
641 intel_crtc_get_vblank_counter(crtc));
642 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
643
644 if (INTEL_INFO(dev_priv)->gen >= 4)
645 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
646 else
647 addr = I915_READ(DSPADDR(crtc->plane));
648 seq_printf(m, "Current scanout address 0x%08x\n", addr);
649
Maarten Lankhorst143f73b2016-05-17 15:07:54 +0200650 if (work->flip_queued_req) {
Maarten Lankhorst68858432016-05-17 15:07:52 +0200651 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
652 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
653 }
654}
655
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100656static int i915_gem_pageflip_info(struct seq_file *m, void *data)
657{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100658 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100659 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100660 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100661 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200662 int ret;
663
664 ret = mutex_lock_interruptible(&dev->struct_mutex);
665 if (ret)
666 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100667
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100668 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800669 const char pipe = pipe_name(crtc->pipe);
670 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200671 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100672
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200673 spin_lock_irq(&dev->event_lock);
Maarten Lankhorst68858432016-05-17 15:07:52 +0200674 if (list_empty(&crtc->flip_work)) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800675 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100676 pipe, plane);
677 } else {
Maarten Lankhorst68858432016-05-17 15:07:52 +0200678 list_for_each_entry(work, &crtc->flip_work, head) {
679 i915_dump_pageflip(m, dev_priv, crtc, work);
680 seq_puts(m, "\n");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100681 }
682 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200683 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100684 }
685
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200686 mutex_unlock(&dev->struct_mutex);
687
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100688 return 0;
689}
690
Brad Volkin493018d2014-12-11 12:13:08 -0800691static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
692{
693 struct drm_info_node *node = m->private;
694 struct drm_device *dev = node->minor->dev;
695 struct drm_i915_private *dev_priv = dev->dev_private;
696 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000697 struct intel_engine_cs *engine;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100698 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000699 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800700
701 ret = mutex_lock_interruptible(&dev->struct_mutex);
702 if (ret)
703 return ret;
704
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000705 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000706 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100707 int count;
708
709 count = 0;
710 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000711 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100712 batch_pool_link)
713 count++;
714 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000715 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100716
717 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000718 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100719 batch_pool_link) {
720 seq_puts(m, " ");
721 describe_obj(m, obj);
722 seq_putc(m, '\n');
723 }
724
725 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100726 }
Brad Volkin493018d2014-12-11 12:13:08 -0800727 }
728
Chris Wilson8d9d5742015-04-07 16:20:38 +0100729 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800730
731 mutex_unlock(&dev->struct_mutex);
732
733 return 0;
734}
735
Ben Gamari20172632009-02-17 20:08:50 -0500736static int i915_gem_request_info(struct seq_file *m, void *data)
737{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100738 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500739 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300740 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000741 struct intel_engine_cs *engine;
Daniel Vettereed29a52015-05-21 14:21:25 +0200742 struct drm_i915_gem_request *req;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000743 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100744
745 ret = mutex_lock_interruptible(&dev->struct_mutex);
746 if (ret)
747 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500748
Chris Wilson2d1070b2015-04-01 10:36:56 +0100749 any = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000750 for_each_engine(engine, dev_priv) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100751 int count;
752
753 count = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000754 list_for_each_entry(req, &engine->request_list, list)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100755 count++;
756 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100757 continue;
758
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000759 seq_printf(m, "%s requests: %d\n", engine->name, count);
760 list_for_each_entry(req, &engine->request_list, list) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100761 struct task_struct *task;
762
763 rcu_read_lock();
764 task = NULL;
Daniel Vettereed29a52015-05-21 14:21:25 +0200765 if (req->pid)
766 task = pid_task(req->pid, PIDTYPE_PID);
Chris Wilson2d1070b2015-04-01 10:36:56 +0100767 seq_printf(m, " %x @ %d: %s [%d]\n",
Daniel Vettereed29a52015-05-21 14:21:25 +0200768 req->seqno,
769 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100770 task ? task->comm : "<unknown>",
771 task ? task->pid : -1);
772 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100773 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100774
775 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500776 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100777 mutex_unlock(&dev->struct_mutex);
778
Chris Wilson2d1070b2015-04-01 10:36:56 +0100779 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100780 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100781
Ben Gamari20172632009-02-17 20:08:50 -0500782 return 0;
783}
784
Chris Wilsonb2223492010-10-27 15:27:33 +0100785static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000786 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100787{
Chris Wilson12471ba2016-04-09 10:57:55 +0100788 seq_printf(m, "Current sequence (%s): %x\n",
789 engine->name, engine->get_seqno(engine));
790 seq_printf(m, "Current user interrupts (%s): %x\n",
791 engine->name, READ_ONCE(engine->user_interrupts));
Chris Wilsonb2223492010-10-27 15:27:33 +0100792}
793
Ben Gamari20172632009-02-17 20:08:50 -0500794static int i915_gem_seqno_info(struct seq_file *m, void *data)
795{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100796 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500797 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000799 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000800 int ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100801
802 ret = mutex_lock_interruptible(&dev->struct_mutex);
803 if (ret)
804 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200805 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500806
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000807 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000808 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100809
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200810 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100811 mutex_unlock(&dev->struct_mutex);
812
Ben Gamari20172632009-02-17 20:08:50 -0500813 return 0;
814}
815
816
817static int i915_interrupt_info(struct seq_file *m, void *data)
818{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100819 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500820 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300821 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000822 struct intel_engine_cs *engine;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800823 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100824
825 ret = mutex_lock_interruptible(&dev->struct_mutex);
826 if (ret)
827 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200828 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500829
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300830 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300831 seq_printf(m, "Master Interrupt Control:\t%08x\n",
832 I915_READ(GEN8_MASTER_IRQ));
833
834 seq_printf(m, "Display IER:\t%08x\n",
835 I915_READ(VLV_IER));
836 seq_printf(m, "Display IIR:\t%08x\n",
837 I915_READ(VLV_IIR));
838 seq_printf(m, "Display IIR_RW:\t%08x\n",
839 I915_READ(VLV_IIR_RW));
840 seq_printf(m, "Display IMR:\t%08x\n",
841 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100842 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300843 seq_printf(m, "Pipe %c stat:\t%08x\n",
844 pipe_name(pipe),
845 I915_READ(PIPESTAT(pipe)));
846
847 seq_printf(m, "Port hotplug:\t%08x\n",
848 I915_READ(PORT_HOTPLUG_EN));
849 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
850 I915_READ(VLV_DPFLIPSTAT));
851 seq_printf(m, "DPINVGTT:\t%08x\n",
852 I915_READ(DPINVGTT));
853
854 for (i = 0; i < 4; i++) {
855 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
856 i, I915_READ(GEN8_GT_IMR(i)));
857 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
858 i, I915_READ(GEN8_GT_IIR(i)));
859 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
860 i, I915_READ(GEN8_GT_IER(i)));
861 }
862
863 seq_printf(m, "PCU interrupt mask:\t%08x\n",
864 I915_READ(GEN8_PCU_IMR));
865 seq_printf(m, "PCU interrupt identity:\t%08x\n",
866 I915_READ(GEN8_PCU_IIR));
867 seq_printf(m, "PCU interrupt enable:\t%08x\n",
868 I915_READ(GEN8_PCU_IER));
869 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700870 seq_printf(m, "Master Interrupt Control:\t%08x\n",
871 I915_READ(GEN8_MASTER_IRQ));
872
873 for (i = 0; i < 4; i++) {
874 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
875 i, I915_READ(GEN8_GT_IMR(i)));
876 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
877 i, I915_READ(GEN8_GT_IIR(i)));
878 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
879 i, I915_READ(GEN8_GT_IER(i)));
880 }
881
Damien Lespiau055e3932014-08-18 13:49:10 +0100882 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200883 enum intel_display_power_domain power_domain;
884
885 power_domain = POWER_DOMAIN_PIPE(pipe);
886 if (!intel_display_power_get_if_enabled(dev_priv,
887 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300888 seq_printf(m, "Pipe %c power disabled\n",
889 pipe_name(pipe));
890 continue;
891 }
Ben Widawskya123f152013-11-02 21:07:10 -0700892 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000893 pipe_name(pipe),
894 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700895 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000896 pipe_name(pipe),
897 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700898 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000899 pipe_name(pipe),
900 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200901
902 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700903 }
904
905 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
906 I915_READ(GEN8_DE_PORT_IMR));
907 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
908 I915_READ(GEN8_DE_PORT_IIR));
909 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
910 I915_READ(GEN8_DE_PORT_IER));
911
912 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
913 I915_READ(GEN8_DE_MISC_IMR));
914 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
915 I915_READ(GEN8_DE_MISC_IIR));
916 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
917 I915_READ(GEN8_DE_MISC_IER));
918
919 seq_printf(m, "PCU interrupt mask:\t%08x\n",
920 I915_READ(GEN8_PCU_IMR));
921 seq_printf(m, "PCU interrupt identity:\t%08x\n",
922 I915_READ(GEN8_PCU_IIR));
923 seq_printf(m, "PCU interrupt enable:\t%08x\n",
924 I915_READ(GEN8_PCU_IER));
925 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700926 seq_printf(m, "Display IER:\t%08x\n",
927 I915_READ(VLV_IER));
928 seq_printf(m, "Display IIR:\t%08x\n",
929 I915_READ(VLV_IIR));
930 seq_printf(m, "Display IIR_RW:\t%08x\n",
931 I915_READ(VLV_IIR_RW));
932 seq_printf(m, "Display IMR:\t%08x\n",
933 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100934 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700935 seq_printf(m, "Pipe %c stat:\t%08x\n",
936 pipe_name(pipe),
937 I915_READ(PIPESTAT(pipe)));
938
939 seq_printf(m, "Master IER:\t%08x\n",
940 I915_READ(VLV_MASTER_IER));
941
942 seq_printf(m, "Render IER:\t%08x\n",
943 I915_READ(GTIER));
944 seq_printf(m, "Render IIR:\t%08x\n",
945 I915_READ(GTIIR));
946 seq_printf(m, "Render IMR:\t%08x\n",
947 I915_READ(GTIMR));
948
949 seq_printf(m, "PM IER:\t\t%08x\n",
950 I915_READ(GEN6_PMIER));
951 seq_printf(m, "PM IIR:\t\t%08x\n",
952 I915_READ(GEN6_PMIIR));
953 seq_printf(m, "PM IMR:\t\t%08x\n",
954 I915_READ(GEN6_PMIMR));
955
956 seq_printf(m, "Port hotplug:\t%08x\n",
957 I915_READ(PORT_HOTPLUG_EN));
958 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
959 I915_READ(VLV_DPFLIPSTAT));
960 seq_printf(m, "DPINVGTT:\t%08x\n",
961 I915_READ(DPINVGTT));
962
963 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800964 seq_printf(m, "Interrupt enable: %08x\n",
965 I915_READ(IER));
966 seq_printf(m, "Interrupt identity: %08x\n",
967 I915_READ(IIR));
968 seq_printf(m, "Interrupt mask: %08x\n",
969 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100970 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800971 seq_printf(m, "Pipe %c stat: %08x\n",
972 pipe_name(pipe),
973 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800974 } else {
975 seq_printf(m, "North Display Interrupt enable: %08x\n",
976 I915_READ(DEIER));
977 seq_printf(m, "North Display Interrupt identity: %08x\n",
978 I915_READ(DEIIR));
979 seq_printf(m, "North Display Interrupt mask: %08x\n",
980 I915_READ(DEIMR));
981 seq_printf(m, "South Display Interrupt enable: %08x\n",
982 I915_READ(SDEIER));
983 seq_printf(m, "South Display Interrupt identity: %08x\n",
984 I915_READ(SDEIIR));
985 seq_printf(m, "South Display Interrupt mask: %08x\n",
986 I915_READ(SDEIMR));
987 seq_printf(m, "Graphics Interrupt enable: %08x\n",
988 I915_READ(GTIER));
989 seq_printf(m, "Graphics Interrupt identity: %08x\n",
990 I915_READ(GTIIR));
991 seq_printf(m, "Graphics Interrupt mask: %08x\n",
992 I915_READ(GTIMR));
993 }
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000994 for_each_engine(engine, dev_priv) {
Ben Widawskya123f152013-11-02 21:07:10 -0700995 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100996 seq_printf(m,
997 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000998 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000999 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001000 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +00001001 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001002 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001003 mutex_unlock(&dev->struct_mutex);
1004
Ben Gamari20172632009-02-17 20:08:50 -05001005 return 0;
1006}
1007
Chris Wilsona6172a82009-02-11 14:26:38 +00001008static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
1009{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001010 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +00001011 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001012 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001013 int i, ret;
1014
1015 ret = mutex_lock_interruptible(&dev->struct_mutex);
1016 if (ret)
1017 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +00001018
Chris Wilsona6172a82009-02-11 14:26:38 +00001019 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
1020 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001021 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +00001022
Chris Wilson6c085a72012-08-20 11:40:46 +02001023 seq_printf(m, "Fence %d, pin count = %d, object = ",
1024 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +01001025 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001026 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +01001027 else
Chris Wilson05394f32010-11-08 19:18:58 +00001028 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001029 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +00001030 }
1031
Chris Wilson05394f32010-11-08 19:18:58 +00001032 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +00001033 return 0;
1034}
1035
Ben Gamari20172632009-02-17 20:08:50 -05001036static int i915_hws_info(struct seq_file *m, void *data)
1037{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001038 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -05001039 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001040 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001041 struct intel_engine_cs *engine;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001042 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +01001043 int i;
Ben Gamari20172632009-02-17 20:08:50 -05001044
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001045 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001046 hws = engine->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -05001047 if (hws == NULL)
1048 return 0;
1049
1050 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
1051 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1052 i * 4,
1053 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
1054 }
1055 return 0;
1056}
1057
Daniel Vetterd5442302012-04-27 15:17:40 +02001058static ssize_t
1059i915_error_state_write(struct file *filp,
1060 const char __user *ubuf,
1061 size_t cnt,
1062 loff_t *ppos)
1063{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001064 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001065 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001066 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +02001067
1068 DRM_DEBUG_DRIVER("Resetting error state\n");
1069
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001070 ret = mutex_lock_interruptible(&dev->struct_mutex);
1071 if (ret)
1072 return ret;
1073
Daniel Vetterd5442302012-04-27 15:17:40 +02001074 i915_destroy_error_state(dev);
1075 mutex_unlock(&dev->struct_mutex);
1076
1077 return cnt;
1078}
1079
1080static int i915_error_state_open(struct inode *inode, struct file *file)
1081{
1082 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001083 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001084
1085 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1086 if (!error_priv)
1087 return -ENOMEM;
1088
1089 error_priv->dev = dev;
1090
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001091 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001092
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001093 file->private_data = error_priv;
1094
1095 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001096}
1097
1098static int i915_error_state_release(struct inode *inode, struct file *file)
1099{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001100 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001101
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001102 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001103 kfree(error_priv);
1104
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001105 return 0;
1106}
1107
1108static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1109 size_t count, loff_t *pos)
1110{
1111 struct i915_error_state_file_priv *error_priv = file->private_data;
1112 struct drm_i915_error_state_buf error_str;
1113 loff_t tmp_pos = 0;
1114 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001115 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001116
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001117 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001118 if (ret)
1119 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001120
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001121 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001122 if (ret)
1123 goto out;
1124
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001125 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1126 error_str.buf,
1127 error_str.bytes);
1128
1129 if (ret_count < 0)
1130 ret = ret_count;
1131 else
1132 *pos = error_str.start + ret_count;
1133out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001134 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001135 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001136}
1137
1138static const struct file_operations i915_error_state_fops = {
1139 .owner = THIS_MODULE,
1140 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001141 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001142 .write = i915_error_state_write,
1143 .llseek = default_llseek,
1144 .release = i915_error_state_release,
1145};
1146
Kees Cook647416f2013-03-10 14:10:06 -07001147static int
1148i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001149{
Kees Cook647416f2013-03-10 14:10:06 -07001150 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001151 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001152 int ret;
1153
1154 ret = mutex_lock_interruptible(&dev->struct_mutex);
1155 if (ret)
1156 return ret;
1157
Kees Cook647416f2013-03-10 14:10:06 -07001158 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001159 mutex_unlock(&dev->struct_mutex);
1160
Kees Cook647416f2013-03-10 14:10:06 -07001161 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001162}
1163
Kees Cook647416f2013-03-10 14:10:06 -07001164static int
1165i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001166{
Kees Cook647416f2013-03-10 14:10:06 -07001167 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001168 int ret;
1169
Mika Kuoppala40633212012-12-04 15:12:00 +02001170 ret = mutex_lock_interruptible(&dev->struct_mutex);
1171 if (ret)
1172 return ret;
1173
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001174 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001175 mutex_unlock(&dev->struct_mutex);
1176
Kees Cook647416f2013-03-10 14:10:06 -07001177 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001178}
1179
Kees Cook647416f2013-03-10 14:10:06 -07001180DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1181 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001182 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001183
Deepak Sadb4bd12014-03-31 11:30:02 +05301184static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001185{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001186 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001187 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001188 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001189 int ret = 0;
1190
1191 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001192
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001193 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1194
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001195 if (IS_GEN5(dev)) {
1196 u16 rgvswctl = I915_READ16(MEMSWCTL);
1197 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1198
1199 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1200 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1201 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1202 MEMSTAT_VID_SHIFT);
1203 seq_printf(m, "Current P-state: %d\n",
1204 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Wayne Boyer666a4532015-12-09 12:29:35 -08001205 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1206 u32 freq_sts;
1207
1208 mutex_lock(&dev_priv->rps.hw_lock);
1209 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1210 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1211 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1212
1213 seq_printf(m, "actual GPU freq: %d MHz\n",
1214 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1215
1216 seq_printf(m, "current GPU freq: %d MHz\n",
1217 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1218
1219 seq_printf(m, "max GPU freq: %d MHz\n",
1220 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1221
1222 seq_printf(m, "min GPU freq: %d MHz\n",
1223 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1224
1225 seq_printf(m, "idle GPU freq: %d MHz\n",
1226 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1227
1228 seq_printf(m,
1229 "efficient (RPe) frequency: %d MHz\n",
1230 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1231 mutex_unlock(&dev_priv->rps.hw_lock);
1232 } else if (INTEL_INFO(dev)->gen >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001233 u32 rp_state_limits;
1234 u32 gt_perf_status;
1235 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001236 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001237 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001238 u32 rpupei, rpcurup, rpprevup;
1239 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001240 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001241 int max_freq;
1242
Bob Paauwe35040562015-06-25 14:54:07 -07001243 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1244 if (IS_BROXTON(dev)) {
1245 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1246 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1247 } else {
1248 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1249 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1250 }
1251
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001252 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001253 ret = mutex_lock_interruptible(&dev->struct_mutex);
1254 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001255 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001256
Mika Kuoppala59bad942015-01-16 11:34:40 +02001257 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001258
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001259 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301260 if (IS_GEN9(dev))
1261 reqf >>= 23;
1262 else {
1263 reqf &= ~GEN6_TURBO_DISABLE;
1264 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1265 reqf >>= 24;
1266 else
1267 reqf >>= 25;
1268 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001269 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001270
Chris Wilson0d8f9492014-03-27 09:06:14 +00001271 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1272 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1273 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1274
Jesse Barnesccab5c82011-01-18 15:49:25 -08001275 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301276 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1277 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1278 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1279 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1280 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1281 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Akash Goel60260a52015-03-06 11:07:21 +05301282 if (IS_GEN9(dev))
1283 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1284 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001285 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1286 else
1287 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001288 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001289
Mika Kuoppala59bad942015-01-16 11:34:40 +02001290 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001291 mutex_unlock(&dev->struct_mutex);
1292
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001293 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1294 pm_ier = I915_READ(GEN6_PMIER);
1295 pm_imr = I915_READ(GEN6_PMIMR);
1296 pm_isr = I915_READ(GEN6_PMISR);
1297 pm_iir = I915_READ(GEN6_PMIIR);
1298 pm_mask = I915_READ(GEN6_PMINTRMSK);
1299 } else {
1300 pm_ier = I915_READ(GEN8_GT_IER(2));
1301 pm_imr = I915_READ(GEN8_GT_IMR(2));
1302 pm_isr = I915_READ(GEN8_GT_ISR(2));
1303 pm_iir = I915_READ(GEN8_GT_IIR(2));
1304 pm_mask = I915_READ(GEN6_PMINTRMSK);
1305 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001306 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001307 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001308 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001309 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301310 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001311 seq_printf(m, "Render p-state VID: %d\n",
1312 gt_perf_status & 0xff);
1313 seq_printf(m, "Render p-state limit: %d\n",
1314 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001315 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1316 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1317 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1318 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001319 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001320 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301321 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1322 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1323 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1324 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1325 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1326 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001327 seq_printf(m, "Up threshold: %d%%\n",
1328 dev_priv->rps.up_threshold);
1329
Akash Goeld6cda9c2016-04-23 00:05:46 +05301330 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1331 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1332 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1333 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1334 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1335 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001336 seq_printf(m, "Down threshold: %d%%\n",
1337 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001338
Bob Paauwe35040562015-06-25 14:54:07 -07001339 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1340 rp_state_cap >> 16) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001341 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1342 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001343 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001344 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001345
1346 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001347 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1348 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001349 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001350 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001351
Bob Paauwe35040562015-06-25 14:54:07 -07001352 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1353 rp_state_cap >> 0) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001354 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1355 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001356 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001357 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001358 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001359 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001360
Chris Wilsond86ed342015-04-27 13:41:19 +01001361 seq_printf(m, "Current freq: %d MHz\n",
1362 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1363 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001364 seq_printf(m, "Idle freq: %d MHz\n",
1365 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001366 seq_printf(m, "Min freq: %d MHz\n",
1367 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1368 seq_printf(m, "Max freq: %d MHz\n",
1369 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1370 seq_printf(m,
1371 "efficient (RPe) frequency: %d MHz\n",
1372 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001373 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001374 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001375 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001376
Mika Kahola1170f282015-09-25 14:00:32 +03001377 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1378 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1379 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1380
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001381out:
1382 intel_runtime_pm_put(dev_priv);
1383 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001384}
1385
Chris Wilsonf6544492015-01-26 18:03:04 +02001386static int i915_hangcheck_info(struct seq_file *m, void *unused)
1387{
1388 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001389 struct drm_device *dev = node->minor->dev;
1390 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001391 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001392 u64 acthd[I915_NUM_ENGINES];
1393 u32 seqno[I915_NUM_ENGINES];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001394 u32 instdone[I915_NUM_INSTDONE_REG];
Dave Gordonc3232b12016-03-23 18:19:53 +00001395 enum intel_engine_id id;
1396 int j;
Chris Wilsonf6544492015-01-26 18:03:04 +02001397
1398 if (!i915.enable_hangcheck) {
1399 seq_printf(m, "Hangcheck disabled\n");
1400 return 0;
1401 }
1402
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001403 intel_runtime_pm_get(dev_priv);
1404
Dave Gordonc3232b12016-03-23 18:19:53 +00001405 for_each_engine_id(engine, dev_priv, id) {
Dave Gordonc3232b12016-03-23 18:19:53 +00001406 acthd[id] = intel_ring_get_active_head(engine);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001407 seqno[id] = engine->get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001408 }
1409
Chris Wilsonc0336662016-05-06 15:40:21 +01001410 i915_get_extra_instdone(dev_priv, instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001411
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001412 intel_runtime_pm_put(dev_priv);
1413
Chris Wilsonf6544492015-01-26 18:03:04 +02001414 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1415 seq_printf(m, "Hangcheck active, fires in %dms\n",
1416 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1417 jiffies));
1418 } else
1419 seq_printf(m, "Hangcheck inactive\n");
1420
Dave Gordonc3232b12016-03-23 18:19:53 +00001421 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001422 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001423 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1424 engine->hangcheck.seqno,
1425 seqno[id],
1426 engine->last_submitted_seqno);
Chris Wilson12471ba2016-04-09 10:57:55 +01001427 seq_printf(m, "\tuser interrupts = %x [current %x]\n",
1428 engine->hangcheck.user_interrupts,
1429 READ_ONCE(engine->user_interrupts));
Chris Wilsonf6544492015-01-26 18:03:04 +02001430 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001431 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001432 (long long)acthd[id]);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001433 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1434 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001435
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001436 if (engine->id == RCS) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001437 seq_puts(m, "\tinstdone read =");
1438
1439 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1440 seq_printf(m, " 0x%08x", instdone[j]);
1441
1442 seq_puts(m, "\n\tinstdone accu =");
1443
1444 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1445 seq_printf(m, " 0x%08x",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001446 engine->hangcheck.instdone[j]);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001447
1448 seq_puts(m, "\n");
1449 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001450 }
1451
1452 return 0;
1453}
1454
Ben Widawsky4d855292011-12-12 19:34:16 -08001455static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001456{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001457 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001458 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001459 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001460 u32 rgvmodectl, rstdbyctl;
1461 u16 crstandvid;
1462 int ret;
1463
1464 ret = mutex_lock_interruptible(&dev->struct_mutex);
1465 if (ret)
1466 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001467 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001468
1469 rgvmodectl = I915_READ(MEMMODECTL);
1470 rstdbyctl = I915_READ(RSTDBYCTL);
1471 crstandvid = I915_READ16(CRSTANDVID);
1472
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001473 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001474 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001475
Jani Nikula742f4912015-09-03 11:16:09 +03001476 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001477 seq_printf(m, "Boost freq: %d\n",
1478 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1479 MEMMODE_BOOST_FREQ_SHIFT);
1480 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001481 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001482 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001483 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001484 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001485 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001486 seq_printf(m, "Starting frequency: P%d\n",
1487 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001488 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001489 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001490 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1491 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1492 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1493 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001494 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001495 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001496 switch (rstdbyctl & RSX_STATUS_MASK) {
1497 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001498 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001499 break;
1500 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001501 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001502 break;
1503 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001504 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001505 break;
1506 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001507 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001508 break;
1509 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001510 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001511 break;
1512 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001513 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001514 break;
1515 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001516 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001517 break;
1518 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001519
1520 return 0;
1521}
1522
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001523static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001524{
1525 struct drm_info_node *node = m->private;
1526 struct drm_device *dev = node->minor->dev;
1527 struct drm_i915_private *dev_priv = dev->dev_private;
1528 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001529
1530 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001531 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001532 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001533 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001534 fw_domain->wake_count);
1535 }
1536 spin_unlock_irq(&dev_priv->uncore.lock);
1537
1538 return 0;
1539}
1540
Deepak S669ab5a2014-01-10 15:18:26 +05301541static int vlv_drpc_info(struct seq_file *m)
1542{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001543 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301544 struct drm_device *dev = node->minor->dev;
1545 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001546 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301547
Imre Deakd46c0512014-04-14 20:24:27 +03001548 intel_runtime_pm_get(dev_priv);
1549
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001550 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301551 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1552 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1553
Imre Deakd46c0512014-04-14 20:24:27 +03001554 intel_runtime_pm_put(dev_priv);
1555
Deepak S669ab5a2014-01-10 15:18:26 +05301556 seq_printf(m, "Video Turbo Mode: %s\n",
1557 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1558 seq_printf(m, "Turbo enabled: %s\n",
1559 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1560 seq_printf(m, "HW control enabled: %s\n",
1561 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1562 seq_printf(m, "SW control enabled: %s\n",
1563 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1564 GEN6_RP_MEDIA_SW_MODE));
1565 seq_printf(m, "RC6 Enabled: %s\n",
1566 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1567 GEN6_RC_CTL_EI_MODE(1))));
1568 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001569 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301570 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001571 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301572
Imre Deak9cc19be2014-04-14 20:24:24 +03001573 seq_printf(m, "Render RC6 residency since boot: %u\n",
1574 I915_READ(VLV_GT_RENDER_RC6));
1575 seq_printf(m, "Media RC6 residency since boot: %u\n",
1576 I915_READ(VLV_GT_MEDIA_RC6));
1577
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001578 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301579}
1580
Ben Widawsky4d855292011-12-12 19:34:16 -08001581static int gen6_drpc_info(struct seq_file *m)
1582{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001583 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001584 struct drm_device *dev = node->minor->dev;
1585 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001586 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001587 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001588 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001589
1590 ret = mutex_lock_interruptible(&dev->struct_mutex);
1591 if (ret)
1592 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001593 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001594
Chris Wilson907b28c2013-07-19 20:36:52 +01001595 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001596 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001597 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001598
1599 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001600 seq_puts(m, "RC information inaccurate because somebody "
1601 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001602 } else {
1603 /* NB: we cannot use forcewake, else we read the wrong values */
1604 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1605 udelay(10);
1606 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1607 }
1608
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001609 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001610 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001611
1612 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1613 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1614 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001615 mutex_lock(&dev_priv->rps.hw_lock);
1616 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1617 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001618
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001619 intel_runtime_pm_put(dev_priv);
1620
Ben Widawsky4d855292011-12-12 19:34:16 -08001621 seq_printf(m, "Video Turbo Mode: %s\n",
1622 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1623 seq_printf(m, "HW control enabled: %s\n",
1624 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1625 seq_printf(m, "SW control enabled: %s\n",
1626 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1627 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001628 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001629 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1630 seq_printf(m, "RC6 Enabled: %s\n",
1631 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1632 seq_printf(m, "Deep RC6 Enabled: %s\n",
1633 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1634 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1635 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001636 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001637 switch (gt_core_status & GEN6_RCn_MASK) {
1638 case GEN6_RC0:
1639 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001640 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001641 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001642 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001643 break;
1644 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001645 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001646 break;
1647 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001648 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001649 break;
1650 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001651 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001652 break;
1653 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001654 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001655 break;
1656 }
1657
1658 seq_printf(m, "Core Power Down: %s\n",
1659 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001660
1661 /* Not exactly sure what this is */
1662 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1663 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1664 seq_printf(m, "RC6 residency since boot: %u\n",
1665 I915_READ(GEN6_GT_GFX_RC6));
1666 seq_printf(m, "RC6+ residency since boot: %u\n",
1667 I915_READ(GEN6_GT_GFX_RC6p));
1668 seq_printf(m, "RC6++ residency since boot: %u\n",
1669 I915_READ(GEN6_GT_GFX_RC6pp));
1670
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001671 seq_printf(m, "RC6 voltage: %dmV\n",
1672 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1673 seq_printf(m, "RC6+ voltage: %dmV\n",
1674 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1675 seq_printf(m, "RC6++ voltage: %dmV\n",
1676 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001677 return 0;
1678}
1679
1680static int i915_drpc_info(struct seq_file *m, void *unused)
1681{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001682 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001683 struct drm_device *dev = node->minor->dev;
1684
Wayne Boyer666a4532015-12-09 12:29:35 -08001685 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Deepak S669ab5a2014-01-10 15:18:26 +05301686 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001687 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001688 return gen6_drpc_info(m);
1689 else
1690 return ironlake_drpc_info(m);
1691}
1692
Daniel Vetter9a851782015-06-18 10:30:22 +02001693static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1694{
1695 struct drm_info_node *node = m->private;
1696 struct drm_device *dev = node->minor->dev;
1697 struct drm_i915_private *dev_priv = dev->dev_private;
1698
1699 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1700 dev_priv->fb_tracking.busy_bits);
1701
1702 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1703 dev_priv->fb_tracking.flip_bits);
1704
1705 return 0;
1706}
1707
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001708static int i915_fbc_status(struct seq_file *m, void *unused)
1709{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001710 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001711 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001712 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001713
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001714 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001715 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001716 return 0;
1717 }
1718
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001719 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001720 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001721
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001722 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001723 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001724 else
1725 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001726 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001727
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001728 if (INTEL_INFO(dev_priv)->gen >= 7)
1729 seq_printf(m, "Compressing: %s\n",
1730 yesno(I915_READ(FBC_STATUS2) &
1731 FBC_COMPRESSION_MASK));
1732
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001733 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001734 intel_runtime_pm_put(dev_priv);
1735
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001736 return 0;
1737}
1738
Rodrigo Vivida46f932014-08-01 02:04:45 -07001739static int i915_fbc_fc_get(void *data, u64 *val)
1740{
1741 struct drm_device *dev = data;
1742 struct drm_i915_private *dev_priv = dev->dev_private;
1743
1744 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1745 return -ENODEV;
1746
Rodrigo Vivida46f932014-08-01 02:04:45 -07001747 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001748
1749 return 0;
1750}
1751
1752static int i915_fbc_fc_set(void *data, u64 val)
1753{
1754 struct drm_device *dev = data;
1755 struct drm_i915_private *dev_priv = dev->dev_private;
1756 u32 reg;
1757
1758 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1759 return -ENODEV;
1760
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001761 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001762
1763 reg = I915_READ(ILK_DPFC_CONTROL);
1764 dev_priv->fbc.false_color = val;
1765
1766 I915_WRITE(ILK_DPFC_CONTROL, val ?
1767 (reg | FBC_CTL_FALSE_COLOR) :
1768 (reg & ~FBC_CTL_FALSE_COLOR));
1769
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001770 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001771 return 0;
1772}
1773
1774DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1775 i915_fbc_fc_get, i915_fbc_fc_set,
1776 "%llu\n");
1777
Paulo Zanoni92d44622013-05-31 16:33:24 -03001778static int i915_ips_status(struct seq_file *m, void *unused)
1779{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001780 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001781 struct drm_device *dev = node->minor->dev;
1782 struct drm_i915_private *dev_priv = dev->dev_private;
1783
Damien Lespiauf5adf942013-06-24 18:29:34 +01001784 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001785 seq_puts(m, "not supported\n");
1786 return 0;
1787 }
1788
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001789 intel_runtime_pm_get(dev_priv);
1790
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001791 seq_printf(m, "Enabled by kernel parameter: %s\n",
1792 yesno(i915.enable_ips));
1793
1794 if (INTEL_INFO(dev)->gen >= 8) {
1795 seq_puts(m, "Currently: unknown\n");
1796 } else {
1797 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1798 seq_puts(m, "Currently: enabled\n");
1799 else
1800 seq_puts(m, "Currently: disabled\n");
1801 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001802
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001803 intel_runtime_pm_put(dev_priv);
1804
Paulo Zanoni92d44622013-05-31 16:33:24 -03001805 return 0;
1806}
1807
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001808static int i915_sr_status(struct seq_file *m, void *unused)
1809{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001810 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001811 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001812 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001813 bool sr_enabled = false;
1814
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001815 intel_runtime_pm_get(dev_priv);
1816
Yuanhan Liu13982612010-12-15 15:42:31 +08001817 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001818 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001819 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1820 IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001821 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1822 else if (IS_I915GM(dev))
1823 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1824 else if (IS_PINEVIEW(dev))
1825 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
Wayne Boyer666a4532015-12-09 12:29:35 -08001826 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001827 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001828
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001829 intel_runtime_pm_put(dev_priv);
1830
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001831 seq_printf(m, "self-refresh: %s\n",
1832 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001833
1834 return 0;
1835}
1836
Jesse Barnes7648fa92010-05-20 14:28:11 -07001837static int i915_emon_status(struct seq_file *m, void *unused)
1838{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001839 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001840 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001841 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001842 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001843 int ret;
1844
Chris Wilson582be6b2012-04-30 19:35:02 +01001845 if (!IS_GEN5(dev))
1846 return -ENODEV;
1847
Chris Wilsonde227ef2010-07-03 07:58:38 +01001848 ret = mutex_lock_interruptible(&dev->struct_mutex);
1849 if (ret)
1850 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001851
1852 temp = i915_mch_val(dev_priv);
1853 chipset = i915_chipset_val(dev_priv);
1854 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001855 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001856
1857 seq_printf(m, "GMCH temp: %ld\n", temp);
1858 seq_printf(m, "Chipset power: %ld\n", chipset);
1859 seq_printf(m, "GFX power: %ld\n", gfx);
1860 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1861
1862 return 0;
1863}
1864
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001865static int i915_ring_freq_table(struct seq_file *m, void *unused)
1866{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001867 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001868 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001869 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001870 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001871 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301872 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001873
Akash Goel97d33082015-06-29 14:50:23 +05301874 if (!HAS_CORE_RING_FREQ(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001875 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001876 return 0;
1877 }
1878
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001879 intel_runtime_pm_get(dev_priv);
1880
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001881 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1882
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001883 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001884 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001885 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001886
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001887 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301888 /* Convert GT frequency to 50 HZ units */
1889 min_gpu_freq =
1890 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1891 max_gpu_freq =
1892 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1893 } else {
1894 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1895 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1896 }
1897
Damien Lespiau267f0c92013-06-24 22:59:48 +01001898 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001899
Akash Goelf936ec32015-06-29 14:50:22 +05301900 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001901 ia_freq = gpu_freq;
1902 sandybridge_pcode_read(dev_priv,
1903 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1904 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001905 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301906 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001907 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1908 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001909 ((ia_freq >> 0) & 0xff) * 100,
1910 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001911 }
1912
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001913 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001914
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001915out:
1916 intel_runtime_pm_put(dev_priv);
1917 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001918}
1919
Chris Wilson44834a62010-08-19 16:09:23 +01001920static int i915_opregion(struct seq_file *m, void *unused)
1921{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001922 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001923 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001924 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001925 struct intel_opregion *opregion = &dev_priv->opregion;
1926 int ret;
1927
1928 ret = mutex_lock_interruptible(&dev->struct_mutex);
1929 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001930 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001931
Jani Nikula2455a8e2015-12-14 12:50:53 +02001932 if (opregion->header)
1933 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001934
1935 mutex_unlock(&dev->struct_mutex);
1936
Daniel Vetter0d38f002012-04-21 22:49:10 +02001937out:
Chris Wilson44834a62010-08-19 16:09:23 +01001938 return 0;
1939}
1940
Jani Nikulaada8f952015-12-15 13:17:12 +02001941static int i915_vbt(struct seq_file *m, void *unused)
1942{
1943 struct drm_info_node *node = m->private;
1944 struct drm_device *dev = node->minor->dev;
1945 struct drm_i915_private *dev_priv = dev->dev_private;
1946 struct intel_opregion *opregion = &dev_priv->opregion;
1947
1948 if (opregion->vbt)
1949 seq_write(m, opregion->vbt, opregion->vbt_size);
1950
1951 return 0;
1952}
1953
Chris Wilson37811fc2010-08-25 22:45:57 +01001954static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1955{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001956 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001957 struct drm_device *dev = node->minor->dev;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301958 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001959 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001960 int ret;
1961
1962 ret = mutex_lock_interruptible(&dev->struct_mutex);
1963 if (ret)
1964 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001965
Daniel Vetter06957262015-08-10 13:34:08 +02001966#ifdef CONFIG_DRM_FBDEV_EMULATION
Namrta Salonieb13b8402015-11-27 13:43:11 +05301967 if (to_i915(dev)->fbdev) {
1968 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001969
Namrta Salonieb13b8402015-11-27 13:43:11 +05301970 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1971 fbdev_fb->base.width,
1972 fbdev_fb->base.height,
1973 fbdev_fb->base.depth,
1974 fbdev_fb->base.bits_per_pixel,
1975 fbdev_fb->base.modifier[0],
Dave Airlie747a5982016-04-15 15:10:35 +10001976 drm_framebuffer_read_refcount(&fbdev_fb->base));
Namrta Salonieb13b8402015-11-27 13:43:11 +05301977 describe_obj(m, fbdev_fb->obj);
1978 seq_putc(m, '\n');
1979 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001980#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001981
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001982 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001983 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301984 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1985 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001986 continue;
1987
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001988 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001989 fb->base.width,
1990 fb->base.height,
1991 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001992 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001993 fb->base.modifier[0],
Dave Airlie747a5982016-04-15 15:10:35 +10001994 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001995 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001996 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001997 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001998 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001999 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01002000
2001 return 0;
2002}
2003
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002004static void describe_ctx_ringbuf(struct seq_file *m,
2005 struct intel_ringbuffer *ringbuf)
2006{
2007 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
2008 ringbuf->space, ringbuf->head, ringbuf->tail,
2009 ringbuf->last_retired_head);
2010}
2011
Ben Widawskye76d3632011-03-19 18:14:29 -07002012static int i915_context_status(struct seq_file *m, void *unused)
2013{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002014 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07002015 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03002016 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002017 struct intel_engine_cs *engine;
Oscar Mateo273497e2014-05-22 14:13:37 +01002018 struct intel_context *ctx;
Dave Gordonc3232b12016-03-23 18:19:53 +00002019 enum intel_engine_id id;
2020 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07002021
Daniel Vetterf3d28872014-05-29 23:23:08 +02002022 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07002023 if (ret)
2024 return ret;
2025
Ben Widawskya33afea2013-09-17 21:12:45 -07002026 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002027 if (!i915.enable_execlists &&
2028 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01002029 continue;
2030
Chris Wilson5d1808e2016-04-28 09:56:51 +01002031 seq_printf(m, "HW context %u ", ctx->hw_id);
Ben Widawsky3ccfd192013-09-18 19:03:18 -07002032 describe_ctx(m, ctx);
Dave Gordone28e4042016-01-19 19:02:55 +00002033 if (ctx == dev_priv->kernel_context)
2034 seq_printf(m, "(kernel context) ");
Ben Widawskya33afea2013-09-17 21:12:45 -07002035
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002036 if (i915.enable_execlists) {
2037 seq_putc(m, '\n');
Dave Gordonc3232b12016-03-23 18:19:53 +00002038 for_each_engine_id(engine, dev_priv, id) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002039 struct drm_i915_gem_object *ctx_obj =
Dave Gordonc3232b12016-03-23 18:19:53 +00002040 ctx->engine[id].state;
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002041 struct intel_ringbuffer *ringbuf =
Dave Gordonc3232b12016-03-23 18:19:53 +00002042 ctx->engine[id].ringbuf;
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002043
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002044 seq_printf(m, "%s: ", engine->name);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002045 if (ctx_obj)
2046 describe_obj(m, ctx_obj);
2047 if (ringbuf)
2048 describe_ctx_ringbuf(m, ringbuf);
2049 seq_putc(m, '\n');
2050 }
2051 } else {
2052 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
2053 }
2054
Ben Widawskya33afea2013-09-17 21:12:45 -07002055 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08002056 }
2057
Daniel Vetterf3d28872014-05-29 23:23:08 +02002058 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07002059
2060 return 0;
2061}
2062
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002063static void i915_dump_lrc_obj(struct seq_file *m,
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002064 struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002065 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002066{
2067 struct page *page;
2068 uint32_t *reg_state;
2069 int j;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002070 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002071 unsigned long ggtt_offset = 0;
2072
Chris Wilson7069b142016-04-28 09:56:52 +01002073 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2074
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002075 if (ctx_obj == NULL) {
Chris Wilson7069b142016-04-28 09:56:52 +01002076 seq_puts(m, "\tNot allocated\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002077 return;
2078 }
2079
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002080 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2081 seq_puts(m, "\tNot bound in GGTT\n");
2082 else
2083 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2084
2085 if (i915_gem_object_get_pages(ctx_obj)) {
2086 seq_puts(m, "\tFailed to get pages for context object\n");
2087 return;
2088 }
2089
Alex Daid1675192015-08-12 15:43:43 +01002090 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002091 if (!WARN_ON(page == NULL)) {
2092 reg_state = kmap_atomic(page);
2093
2094 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2095 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2096 ggtt_offset + 4096 + (j * 4),
2097 reg_state[j], reg_state[j + 1],
2098 reg_state[j + 2], reg_state[j + 3]);
2099 }
2100 kunmap_atomic(reg_state);
2101 }
2102
2103 seq_putc(m, '\n');
2104}
2105
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002106static int i915_dump_lrc(struct seq_file *m, void *unused)
2107{
2108 struct drm_info_node *node = (struct drm_info_node *) m->private;
2109 struct drm_device *dev = node->minor->dev;
2110 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002111 struct intel_engine_cs *engine;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002112 struct intel_context *ctx;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002113 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002114
2115 if (!i915.enable_execlists) {
2116 seq_printf(m, "Logical Ring Contexts are disabled\n");
2117 return 0;
2118 }
2119
2120 ret = mutex_lock_interruptible(&dev->struct_mutex);
2121 if (ret)
2122 return ret;
2123
Dave Gordone28e4042016-01-19 19:02:55 +00002124 list_for_each_entry(ctx, &dev_priv->context_list, link)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002125 for_each_engine(engine, dev_priv)
2126 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002127
2128 mutex_unlock(&dev->struct_mutex);
2129
2130 return 0;
2131}
2132
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002133static int i915_execlists(struct seq_file *m, void *data)
2134{
2135 struct drm_info_node *node = (struct drm_info_node *)m->private;
2136 struct drm_device *dev = node->minor->dev;
2137 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002138 struct intel_engine_cs *engine;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002139 u32 status_pointer;
2140 u8 read_pointer;
2141 u8 write_pointer;
2142 u32 status;
2143 u32 ctx_id;
2144 struct list_head *cursor;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002145 int i, ret;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002146
2147 if (!i915.enable_execlists) {
2148 seq_puts(m, "Logical Ring Contexts are disabled\n");
2149 return 0;
2150 }
2151
2152 ret = mutex_lock_interruptible(&dev->struct_mutex);
2153 if (ret)
2154 return ret;
2155
Michel Thierryfc0412e2014-10-16 16:13:38 +01002156 intel_runtime_pm_get(dev_priv);
2157
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002158 for_each_engine(engine, dev_priv) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002159 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002160 int count = 0;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002161
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002162 seq_printf(m, "%s\n", engine->name);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002163
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002164 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2165 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002166 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2167 status, ctx_id);
2168
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002169 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002170 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2171
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002172 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002173 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002174 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002175 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002176 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2177 read_pointer, write_pointer);
2178
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002179 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002180 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2181 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002182
2183 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2184 i, status, ctx_id);
2185 }
2186
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002187 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002188 list_for_each(cursor, &engine->execlist_queue)
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002189 count++;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002190 head_req = list_first_entry_or_null(&engine->execlist_queue,
2191 struct drm_i915_gem_request,
2192 execlist_link);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002193 spin_unlock_bh(&engine->execlist_lock);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002194
2195 seq_printf(m, "\t%d requests in queue\n", count);
2196 if (head_req) {
Chris Wilson7069b142016-04-28 09:56:52 +01002197 seq_printf(m, "\tHead request context: %u\n",
2198 head_req->ctx->hw_id);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002199 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002200 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002201 }
2202
2203 seq_putc(m, '\n');
2204 }
2205
Michel Thierryfc0412e2014-10-16 16:13:38 +01002206 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002207 mutex_unlock(&dev->struct_mutex);
2208
2209 return 0;
2210}
2211
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002212static const char *swizzle_string(unsigned swizzle)
2213{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002214 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002215 case I915_BIT_6_SWIZZLE_NONE:
2216 return "none";
2217 case I915_BIT_6_SWIZZLE_9:
2218 return "bit9";
2219 case I915_BIT_6_SWIZZLE_9_10:
2220 return "bit9/bit10";
2221 case I915_BIT_6_SWIZZLE_9_11:
2222 return "bit9/bit11";
2223 case I915_BIT_6_SWIZZLE_9_10_11:
2224 return "bit9/bit10/bit11";
2225 case I915_BIT_6_SWIZZLE_9_17:
2226 return "bit9/bit17";
2227 case I915_BIT_6_SWIZZLE_9_10_17:
2228 return "bit9/bit10/bit17";
2229 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002230 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002231 }
2232
2233 return "bug";
2234}
2235
2236static int i915_swizzle_info(struct seq_file *m, void *data)
2237{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002238 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002239 struct drm_device *dev = node->minor->dev;
2240 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002241 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002242
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002243 ret = mutex_lock_interruptible(&dev->struct_mutex);
2244 if (ret)
2245 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002246 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002247
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002248 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2249 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2250 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2251 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2252
2253 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2254 seq_printf(m, "DDC = 0x%08x\n",
2255 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002256 seq_printf(m, "DDC2 = 0x%08x\n",
2257 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002258 seq_printf(m, "C0DRB3 = 0x%04x\n",
2259 I915_READ16(C0DRB3));
2260 seq_printf(m, "C1DRB3 = 0x%04x\n",
2261 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002262 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002263 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2264 I915_READ(MAD_DIMM_C0));
2265 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2266 I915_READ(MAD_DIMM_C1));
2267 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2268 I915_READ(MAD_DIMM_C2));
2269 seq_printf(m, "TILECTL = 0x%08x\n",
2270 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002271 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002272 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2273 I915_READ(GAMTARBMODE));
2274 else
2275 seq_printf(m, "ARB_MODE = 0x%08x\n",
2276 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002277 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2278 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002279 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002280
2281 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2282 seq_puts(m, "L-shaped memory detected\n");
2283
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002284 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002285 mutex_unlock(&dev->struct_mutex);
2286
2287 return 0;
2288}
2289
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002290static int per_file_ctx(int id, void *ptr, void *data)
2291{
Oscar Mateo273497e2014-05-22 14:13:37 +01002292 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002293 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002294 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2295
2296 if (!ppgtt) {
2297 seq_printf(m, " no ppgtt for context %d\n",
2298 ctx->user_handle);
2299 return 0;
2300 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002301
Oscar Mateof83d6512014-05-22 14:13:38 +01002302 if (i915_gem_context_is_default(ctx))
2303 seq_puts(m, " default context:\n");
2304 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002305 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002306 ppgtt->debug_dump(ppgtt, m);
2307
2308 return 0;
2309}
2310
Ben Widawsky77df6772013-11-02 21:07:30 -07002311static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002312{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002313 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002314 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002315 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002316 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002317
Ben Widawsky77df6772013-11-02 21:07:30 -07002318 if (!ppgtt)
2319 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002320
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002321 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002322 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002323 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002324 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002325 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002326 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002327 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002328 }
2329 }
2330}
2331
2332static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2333{
2334 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002335 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002336
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002337 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002338 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2339
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002340 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002341 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002342 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002343 seq_printf(m, "GFX_MODE: 0x%08x\n",
2344 I915_READ(RING_MODE_GEN7(engine)));
2345 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2346 I915_READ(RING_PP_DIR_BASE(engine)));
2347 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2348 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2349 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2350 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002351 }
2352 if (dev_priv->mm.aliasing_ppgtt) {
2353 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2354
Damien Lespiau267f0c92013-06-24 22:59:48 +01002355 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002356 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002357
Ben Widawsky87d60b62013-12-06 14:11:29 -08002358 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002359 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002360
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002361 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002362}
2363
2364static int i915_ppgtt_info(struct seq_file *m, void *data)
2365{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002366 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002367 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002368 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierryea91e402015-07-29 17:23:57 +01002369 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002370
2371 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2372 if (ret)
2373 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002374 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002375
2376 if (INTEL_INFO(dev)->gen >= 8)
2377 gen8_ppgtt_info(m, dev);
2378 else if (INTEL_INFO(dev)->gen >= 6)
2379 gen6_ppgtt_info(m, dev);
2380
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002381 mutex_lock(&dev->filelist_mutex);
Michel Thierryea91e402015-07-29 17:23:57 +01002382 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2383 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002384 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002385
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002386 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002387 if (!task) {
2388 ret = -ESRCH;
2389 goto out_put;
2390 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002391 seq_printf(m, "\nproc: %s\n", task->comm);
2392 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002393 idr_for_each(&file_priv->context_idr, per_file_ctx,
2394 (void *)(unsigned long)m);
2395 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002396 mutex_unlock(&dev->filelist_mutex);
Michel Thierryea91e402015-07-29 17:23:57 +01002397
Dan Carpenter06812762015-10-02 18:14:22 +03002398out_put:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002399 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002400 mutex_unlock(&dev->struct_mutex);
2401
Dan Carpenter06812762015-10-02 18:14:22 +03002402 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002403}
2404
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002405static int count_irq_waiters(struct drm_i915_private *i915)
2406{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002407 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002408 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002409
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002410 for_each_engine(engine, i915)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002411 count += engine->irq_refcount;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002412
2413 return count;
2414}
2415
Chris Wilson1854d5c2015-04-07 16:20:32 +01002416static int i915_rps_boost_info(struct seq_file *m, void *data)
2417{
2418 struct drm_info_node *node = m->private;
2419 struct drm_device *dev = node->minor->dev;
2420 struct drm_i915_private *dev_priv = dev->dev_private;
2421 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002422
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002423 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2424 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2425 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2426 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2427 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2428 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2429 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2430 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2431 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002432
2433 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002434 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002435 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2436 struct drm_i915_file_private *file_priv = file->driver_priv;
2437 struct task_struct *task;
2438
2439 rcu_read_lock();
2440 task = pid_task(file->pid, PIDTYPE_PID);
2441 seq_printf(m, "%s [%d]: %d boosts%s\n",
2442 task ? task->comm : "<unknown>",
2443 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002444 file_priv->rps.boosts,
2445 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002446 rcu_read_unlock();
2447 }
Chris Wilson2e1b8732015-04-27 13:41:22 +01002448 seq_printf(m, "Semaphore boosts: %d%s\n",
2449 dev_priv->rps.semaphores.boosts,
2450 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2451 seq_printf(m, "MMIO flip boosts: %d%s\n",
2452 dev_priv->rps.mmioflips.boosts,
2453 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002454 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002455 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002456 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002457
Chris Wilson8d3afd72015-05-21 21:01:47 +01002458 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002459}
2460
Ben Widawsky63573eb2013-07-04 11:02:07 -07002461static int i915_llc(struct seq_file *m, void *data)
2462{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002463 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002464 struct drm_device *dev = node->minor->dev;
2465 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002466 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002467
Ben Widawsky63573eb2013-07-04 11:02:07 -07002468 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002469 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2470 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002471
2472 return 0;
2473}
2474
Alex Daifdf5d352015-08-12 15:43:37 +01002475static int i915_guc_load_status_info(struct seq_file *m, void *data)
2476{
2477 struct drm_info_node *node = m->private;
2478 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2479 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2480 u32 tmp, i;
2481
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002482 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002483 return 0;
2484
2485 seq_printf(m, "GuC firmware status:\n");
2486 seq_printf(m, "\tpath: %s\n",
2487 guc_fw->guc_fw_path);
2488 seq_printf(m, "\tfetch: %s\n",
2489 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2490 seq_printf(m, "\tload: %s\n",
2491 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2492 seq_printf(m, "\tversion wanted: %d.%d\n",
2493 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2494 seq_printf(m, "\tversion found: %d.%d\n",
2495 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002496 seq_printf(m, "\theader: offset is %d; size = %d\n",
2497 guc_fw->header_offset, guc_fw->header_size);
2498 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2499 guc_fw->ucode_offset, guc_fw->ucode_size);
2500 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2501 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002502
2503 tmp = I915_READ(GUC_STATUS);
2504
2505 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2506 seq_printf(m, "\tBootrom status = 0x%x\n",
2507 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2508 seq_printf(m, "\tuKernel status = 0x%x\n",
2509 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2510 seq_printf(m, "\tMIA Core status = 0x%x\n",
2511 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2512 seq_puts(m, "\nScratch registers:\n");
2513 for (i = 0; i < 16; i++)
2514 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2515
2516 return 0;
2517}
2518
Dave Gordon8b417c22015-08-12 15:43:44 +01002519static void i915_guc_client_info(struct seq_file *m,
2520 struct drm_i915_private *dev_priv,
2521 struct i915_guc_client *client)
2522{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002523 struct intel_engine_cs *engine;
Dave Gordon8b417c22015-08-12 15:43:44 +01002524 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002525
2526 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2527 client->priority, client->ctx_index, client->proc_desc_offset);
2528 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2529 client->doorbell_id, client->doorbell_offset, client->cookie);
2530 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2531 client->wq_size, client->wq_offset, client->wq_tail);
2532
2533 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2534 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2535 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2536
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002537 for_each_engine(engine, dev_priv) {
Dave Gordon8b417c22015-08-12 15:43:44 +01002538 seq_printf(m, "\tSubmissions: %llu %s\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002539 client->submissions[engine->guc_id],
2540 engine->name);
2541 tot += client->submissions[engine->guc_id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002542 }
2543 seq_printf(m, "\tTotal: %llu\n", tot);
2544}
2545
2546static int i915_guc_info(struct seq_file *m, void *data)
2547{
2548 struct drm_info_node *node = m->private;
2549 struct drm_device *dev = node->minor->dev;
2550 struct drm_i915_private *dev_priv = dev->dev_private;
2551 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002552 struct i915_guc_client client = {};
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002553 struct intel_engine_cs *engine;
Dave Gordon8b417c22015-08-12 15:43:44 +01002554 u64 total = 0;
2555
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002556 if (!HAS_GUC_SCHED(dev_priv))
Dave Gordon8b417c22015-08-12 15:43:44 +01002557 return 0;
2558
Alex Dai5a843302015-12-02 16:56:29 -08002559 if (mutex_lock_interruptible(&dev->struct_mutex))
2560 return 0;
2561
Dave Gordon8b417c22015-08-12 15:43:44 +01002562 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002563 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002564 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002565 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002566
2567 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002568
2569 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2570 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2571 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2572 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2573 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2574
2575 seq_printf(m, "\nGuC submissions:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002576 for_each_engine(engine, dev_priv) {
Alex Dai397097b2016-01-23 11:58:14 -08002577 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002578 engine->name, guc.submissions[engine->guc_id],
2579 guc.last_seqno[engine->guc_id]);
2580 total += guc.submissions[engine->guc_id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002581 }
2582 seq_printf(m, "\t%s: %llu\n", "Total", total);
2583
2584 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2585 i915_guc_client_info(m, dev_priv, &client);
2586
2587 /* Add more as required ... */
2588
2589 return 0;
2590}
2591
Alex Dai4c7e77f2015-08-12 15:43:40 +01002592static int i915_guc_log_dump(struct seq_file *m, void *data)
2593{
2594 struct drm_info_node *node = m->private;
2595 struct drm_device *dev = node->minor->dev;
2596 struct drm_i915_private *dev_priv = dev->dev_private;
2597 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2598 u32 *log;
2599 int i = 0, pg;
2600
2601 if (!log_obj)
2602 return 0;
2603
2604 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2605 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2606
2607 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2608 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2609 *(log + i), *(log + i + 1),
2610 *(log + i + 2), *(log + i + 3));
2611
2612 kunmap_atomic(log);
2613 }
2614
2615 seq_putc(m, '\n');
2616
2617 return 0;
2618}
2619
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002620static int i915_edp_psr_status(struct seq_file *m, void *data)
2621{
2622 struct drm_info_node *node = m->private;
2623 struct drm_device *dev = node->minor->dev;
2624 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002625 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002626 u32 stat[3];
2627 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002628 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002629
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002630 if (!HAS_PSR(dev)) {
2631 seq_puts(m, "PSR not supported\n");
2632 return 0;
2633 }
2634
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002635 intel_runtime_pm_get(dev_priv);
2636
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002637 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002638 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2639 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002640 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002641 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002642 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2643 dev_priv->psr.busy_frontbuffer_bits);
2644 seq_printf(m, "Re-enable work scheduled: %s\n",
2645 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002646
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002647 if (HAS_DDI(dev))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002648 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002649 else {
2650 for_each_pipe(dev_priv, pipe) {
2651 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2652 VLV_EDP_PSR_CURR_STATE_MASK;
2653 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2654 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2655 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002656 }
2657 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002658
2659 seq_printf(m, "Main link in standby mode: %s\n",
2660 yesno(dev_priv->psr.link_standby));
2661
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002662 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002663
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002664 if (!HAS_DDI(dev))
2665 for_each_pipe(dev_priv, pipe) {
2666 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2667 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2668 seq_printf(m, " pipe %c", pipe_name(pipe));
2669 }
2670 seq_puts(m, "\n");
2671
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002672 /*
2673 * VLV/CHV PSR has no kind of performance counter
2674 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2675 */
2676 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002677 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002678 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002679
2680 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2681 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002682 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002683
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002684 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002685 return 0;
2686}
2687
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002688static int i915_sink_crc(struct seq_file *m, void *data)
2689{
2690 struct drm_info_node *node = m->private;
2691 struct drm_device *dev = node->minor->dev;
2692 struct intel_encoder *encoder;
2693 struct intel_connector *connector;
2694 struct intel_dp *intel_dp = NULL;
2695 int ret;
2696 u8 crc[6];
2697
2698 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002699 for_each_intel_connector(dev, connector) {
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002700
2701 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2702 continue;
2703
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002704 if (!connector->base.encoder)
2705 continue;
2706
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002707 encoder = to_intel_encoder(connector->base.encoder);
2708 if (encoder->type != INTEL_OUTPUT_EDP)
2709 continue;
2710
2711 intel_dp = enc_to_intel_dp(&encoder->base);
2712
2713 ret = intel_dp_sink_crc(intel_dp, crc);
2714 if (ret)
2715 goto out;
2716
2717 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2718 crc[0], crc[1], crc[2],
2719 crc[3], crc[4], crc[5]);
2720 goto out;
2721 }
2722 ret = -ENODEV;
2723out:
2724 drm_modeset_unlock_all(dev);
2725 return ret;
2726}
2727
Jesse Barnesec013e72013-08-20 10:29:23 +01002728static int i915_energy_uJ(struct seq_file *m, void *data)
2729{
2730 struct drm_info_node *node = m->private;
2731 struct drm_device *dev = node->minor->dev;
2732 struct drm_i915_private *dev_priv = dev->dev_private;
2733 u64 power;
2734 u32 units;
2735
2736 if (INTEL_INFO(dev)->gen < 6)
2737 return -ENODEV;
2738
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002739 intel_runtime_pm_get(dev_priv);
2740
Jesse Barnesec013e72013-08-20 10:29:23 +01002741 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2742 power = (power & 0x1f00) >> 8;
2743 units = 1000000 / (1 << power); /* convert to uJ */
2744 power = I915_READ(MCH_SECP_NRG_STTS);
2745 power *= units;
2746
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002747 intel_runtime_pm_put(dev_priv);
2748
Jesse Barnesec013e72013-08-20 10:29:23 +01002749 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002750
2751 return 0;
2752}
2753
Damien Lespiau6455c872015-06-04 18:23:57 +01002754static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002755{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002756 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002757 struct drm_device *dev = node->minor->dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
2759
Chris Wilsona156e642016-04-03 14:14:21 +01002760 if (!HAS_RUNTIME_PM(dev_priv))
2761 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002762
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002763 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002764 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002765 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002766#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002767 seq_printf(m, "Usage count: %d\n",
2768 atomic_read(&dev->dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002769#else
2770 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2771#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002772 seq_printf(m, "PCI device power state: %s [%d]\n",
2773 pci_power_name(dev_priv->dev->pdev->current_state),
2774 dev_priv->dev->pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002775
Jesse Barnesec013e72013-08-20 10:29:23 +01002776 return 0;
2777}
2778
Imre Deak1da51582013-11-25 17:15:35 +02002779static int i915_power_domain_info(struct seq_file *m, void *unused)
2780{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002781 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002782 struct drm_device *dev = node->minor->dev;
2783 struct drm_i915_private *dev_priv = dev->dev_private;
2784 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2785 int i;
2786
2787 mutex_lock(&power_domains->lock);
2788
2789 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2790 for (i = 0; i < power_domains->power_well_count; i++) {
2791 struct i915_power_well *power_well;
2792 enum intel_display_power_domain power_domain;
2793
2794 power_well = &power_domains->power_wells[i];
2795 seq_printf(m, "%-25s %d\n", power_well->name,
2796 power_well->count);
2797
2798 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2799 power_domain++) {
2800 if (!(BIT(power_domain) & power_well->domains))
2801 continue;
2802
2803 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002804 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002805 power_domains->domain_use_count[power_domain]);
2806 }
2807 }
2808
2809 mutex_unlock(&power_domains->lock);
2810
2811 return 0;
2812}
2813
Damien Lespiaub7cec662015-10-27 14:47:01 +02002814static int i915_dmc_info(struct seq_file *m, void *unused)
2815{
2816 struct drm_info_node *node = m->private;
2817 struct drm_device *dev = node->minor->dev;
2818 struct drm_i915_private *dev_priv = dev->dev_private;
2819 struct intel_csr *csr;
2820
2821 if (!HAS_CSR(dev)) {
2822 seq_puts(m, "not supported\n");
2823 return 0;
2824 }
2825
2826 csr = &dev_priv->csr;
2827
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002828 intel_runtime_pm_get(dev_priv);
2829
Damien Lespiaub7cec662015-10-27 14:47:01 +02002830 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2831 seq_printf(m, "path: %s\n", csr->fw_path);
2832
2833 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002834 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002835
2836 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2837 CSR_VERSION_MINOR(csr->version));
2838
Damien Lespiau83372062015-10-30 17:53:32 +02002839 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2840 seq_printf(m, "DC3 -> DC5 count: %d\n",
2841 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2842 seq_printf(m, "DC5 -> DC6 count: %d\n",
2843 I915_READ(SKL_CSR_DC5_DC6_COUNT));
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002844 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2845 seq_printf(m, "DC3 -> DC5 count: %d\n",
2846 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002847 }
2848
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002849out:
2850 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2851 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2852 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2853
Damien Lespiau83372062015-10-30 17:53:32 +02002854 intel_runtime_pm_put(dev_priv);
2855
Damien Lespiaub7cec662015-10-27 14:47:01 +02002856 return 0;
2857}
2858
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002859static void intel_seq_print_mode(struct seq_file *m, int tabs,
2860 struct drm_display_mode *mode)
2861{
2862 int i;
2863
2864 for (i = 0; i < tabs; i++)
2865 seq_putc(m, '\t');
2866
2867 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2868 mode->base.id, mode->name,
2869 mode->vrefresh, mode->clock,
2870 mode->hdisplay, mode->hsync_start,
2871 mode->hsync_end, mode->htotal,
2872 mode->vdisplay, mode->vsync_start,
2873 mode->vsync_end, mode->vtotal,
2874 mode->type, mode->flags);
2875}
2876
2877static void intel_encoder_info(struct seq_file *m,
2878 struct intel_crtc *intel_crtc,
2879 struct intel_encoder *intel_encoder)
2880{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002881 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002882 struct drm_device *dev = node->minor->dev;
2883 struct drm_crtc *crtc = &intel_crtc->base;
2884 struct intel_connector *intel_connector;
2885 struct drm_encoder *encoder;
2886
2887 encoder = &intel_encoder->base;
2888 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002889 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002890 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2891 struct drm_connector *connector = &intel_connector->base;
2892 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2893 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002894 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002895 drm_get_connector_status_name(connector->status));
2896 if (connector->status == connector_status_connected) {
2897 struct drm_display_mode *mode = &crtc->mode;
2898 seq_printf(m, ", mode:\n");
2899 intel_seq_print_mode(m, 2, mode);
2900 } else {
2901 seq_putc(m, '\n');
2902 }
2903 }
2904}
2905
2906static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2907{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002908 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002909 struct drm_device *dev = node->minor->dev;
2910 struct drm_crtc *crtc = &intel_crtc->base;
2911 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002912 struct drm_plane_state *plane_state = crtc->primary->state;
2913 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002914
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002915 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002916 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002917 fb->base.id, plane_state->src_x >> 16,
2918 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002919 else
2920 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002921 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2922 intel_encoder_info(m, intel_crtc, intel_encoder);
2923}
2924
2925static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2926{
2927 struct drm_display_mode *mode = panel->fixed_mode;
2928
2929 seq_printf(m, "\tfixed mode:\n");
2930 intel_seq_print_mode(m, 2, mode);
2931}
2932
2933static void intel_dp_info(struct seq_file *m,
2934 struct intel_connector *intel_connector)
2935{
2936 struct intel_encoder *intel_encoder = intel_connector->encoder;
2937 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2938
2939 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002940 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002941 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2942 intel_panel_info(m, &intel_connector->panel);
2943}
2944
2945static void intel_hdmi_info(struct seq_file *m,
2946 struct intel_connector *intel_connector)
2947{
2948 struct intel_encoder *intel_encoder = intel_connector->encoder;
2949 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2950
Jani Nikula742f4912015-09-03 11:16:09 +03002951 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002952}
2953
2954static void intel_lvds_info(struct seq_file *m,
2955 struct intel_connector *intel_connector)
2956{
2957 intel_panel_info(m, &intel_connector->panel);
2958}
2959
2960static void intel_connector_info(struct seq_file *m,
2961 struct drm_connector *connector)
2962{
2963 struct intel_connector *intel_connector = to_intel_connector(connector);
2964 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002965 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002966
2967 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002968 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002969 drm_get_connector_status_name(connector->status));
2970 if (connector->status == connector_status_connected) {
2971 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2972 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2973 connector->display_info.width_mm,
2974 connector->display_info.height_mm);
2975 seq_printf(m, "\tsubpixel order: %s\n",
2976 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2977 seq_printf(m, "\tCEA rev: %d\n",
2978 connector->display_info.cea_rev);
2979 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002980 if (intel_encoder) {
2981 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2982 intel_encoder->type == INTEL_OUTPUT_EDP)
2983 intel_dp_info(m, intel_connector);
2984 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2985 intel_hdmi_info(m, intel_connector);
2986 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2987 intel_lvds_info(m, intel_connector);
2988 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002989
Jesse Barnesf103fc72014-02-20 12:39:57 -08002990 seq_printf(m, "\tmodes:\n");
2991 list_for_each_entry(mode, &connector->modes, head)
2992 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002993}
2994
Chris Wilson065f2ec2014-03-12 09:13:13 +00002995static bool cursor_active(struct drm_device *dev, int pipe)
2996{
2997 struct drm_i915_private *dev_priv = dev->dev_private;
2998 u32 state;
2999
3000 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03003001 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003002 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003003 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003004
3005 return state;
3006}
3007
3008static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
3009{
3010 struct drm_i915_private *dev_priv = dev->dev_private;
3011 u32 pos;
3012
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003013 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00003014
3015 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3016 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3017 *x = -*x;
3018
3019 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3020 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3021 *y = -*y;
3022
3023 return cursor_active(dev, pipe);
3024}
3025
Robert Fekete3abc4e02015-10-27 16:58:32 +01003026static const char *plane_type(enum drm_plane_type type)
3027{
3028 switch (type) {
3029 case DRM_PLANE_TYPE_OVERLAY:
3030 return "OVL";
3031 case DRM_PLANE_TYPE_PRIMARY:
3032 return "PRI";
3033 case DRM_PLANE_TYPE_CURSOR:
3034 return "CUR";
3035 /*
3036 * Deliberately omitting default: to generate compiler warnings
3037 * when a new drm_plane_type gets added.
3038 */
3039 }
3040
3041 return "unknown";
3042}
3043
3044static const char *plane_rotation(unsigned int rotation)
3045{
3046 static char buf[48];
3047 /*
3048 * According to doc only one DRM_ROTATE_ is allowed but this
3049 * will print them all to visualize if the values are misused
3050 */
3051 snprintf(buf, sizeof(buf),
3052 "%s%s%s%s%s%s(0x%08x)",
3053 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3054 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3055 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3056 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3057 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3058 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3059 rotation);
3060
3061 return buf;
3062}
3063
3064static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3065{
3066 struct drm_info_node *node = m->private;
3067 struct drm_device *dev = node->minor->dev;
3068 struct intel_plane *intel_plane;
3069
3070 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3071 struct drm_plane_state *state;
3072 struct drm_plane *plane = &intel_plane->base;
3073
3074 if (!plane->state) {
3075 seq_puts(m, "plane->state is NULL!\n");
3076 continue;
3077 }
3078
3079 state = plane->state;
3080
3081 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3082 plane->base.id,
3083 plane_type(intel_plane->base.type),
3084 state->crtc_x, state->crtc_y,
3085 state->crtc_w, state->crtc_h,
3086 (state->src_x >> 16),
3087 ((state->src_x & 0xffff) * 15625) >> 10,
3088 (state->src_y >> 16),
3089 ((state->src_y & 0xffff) * 15625) >> 10,
3090 (state->src_w >> 16),
3091 ((state->src_w & 0xffff) * 15625) >> 10,
3092 (state->src_h >> 16),
3093 ((state->src_h & 0xffff) * 15625) >> 10,
3094 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3095 plane_rotation(state->rotation));
3096 }
3097}
3098
3099static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3100{
3101 struct intel_crtc_state *pipe_config;
3102 int num_scalers = intel_crtc->num_scalers;
3103 int i;
3104
3105 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3106
3107 /* Not all platformas have a scaler */
3108 if (num_scalers) {
3109 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3110 num_scalers,
3111 pipe_config->scaler_state.scaler_users,
3112 pipe_config->scaler_state.scaler_id);
3113
3114 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3115 struct intel_scaler *sc =
3116 &pipe_config->scaler_state.scalers[i];
3117
3118 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3119 i, yesno(sc->in_use), sc->mode);
3120 }
3121 seq_puts(m, "\n");
3122 } else {
3123 seq_puts(m, "\tNo scalers available on this platform\n");
3124 }
3125}
3126
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003127static int i915_display_info(struct seq_file *m, void *unused)
3128{
Damien Lespiau9f25d002014-05-13 15:30:28 +01003129 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003130 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003132 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003133 struct drm_connector *connector;
3134
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003135 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003136 drm_modeset_lock_all(dev);
3137 seq_printf(m, "CRTC info\n");
3138 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003139 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003140 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003141 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003142 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003143
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003144 pipe_config = to_intel_crtc_state(crtc->base.state);
3145
Robert Fekete3abc4e02015-10-27 16:58:32 +01003146 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003147 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003148 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003149 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3150 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3151
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003152 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003153 intel_crtc_info(m, crtc);
3154
Paulo Zanonia23dc652014-04-01 14:55:11 -03003155 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003156 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003157 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003158 x, y, crtc->base.cursor->state->crtc_w,
3159 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003160 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003161 intel_scaler_info(m, crtc);
3162 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003163 }
Daniel Vettercace8412014-05-22 17:56:31 +02003164
3165 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3166 yesno(!crtc->cpu_fifo_underrun_disabled),
3167 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003168 }
3169
3170 seq_printf(m, "\n");
3171 seq_printf(m, "Connector info\n");
3172 seq_printf(m, "--------------\n");
3173 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3174 intel_connector_info(m, connector);
3175 }
3176 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003177 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003178
3179 return 0;
3180}
3181
Ben Widawskye04934c2014-06-30 09:53:42 -07003182static int i915_semaphore_status(struct seq_file *m, void *unused)
3183{
3184 struct drm_info_node *node = (struct drm_info_node *) m->private;
3185 struct drm_device *dev = node->minor->dev;
3186 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003187 struct intel_engine_cs *engine;
Ben Widawskye04934c2014-06-30 09:53:42 -07003188 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
Dave Gordonc3232b12016-03-23 18:19:53 +00003189 enum intel_engine_id id;
3190 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003191
Chris Wilsonc0336662016-05-06 15:40:21 +01003192 if (!i915_semaphore_is_enabled(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003193 seq_puts(m, "Semaphores are disabled\n");
3194 return 0;
3195 }
3196
3197 ret = mutex_lock_interruptible(&dev->struct_mutex);
3198 if (ret)
3199 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003200 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003201
3202 if (IS_BROADWELL(dev)) {
3203 struct page *page;
3204 uint64_t *seqno;
3205
3206 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3207
3208 seqno = (uint64_t *)kmap_atomic(page);
Dave Gordonc3232b12016-03-23 18:19:53 +00003209 for_each_engine_id(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003210 uint64_t offset;
3211
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003212 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003213
3214 seq_puts(m, " Last signal:");
3215 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003216 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003217 seq_printf(m, "0x%08llx (0x%02llx) ",
3218 seqno[offset], offset * 8);
3219 }
3220 seq_putc(m, '\n');
3221
3222 seq_puts(m, " Last wait: ");
3223 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003224 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003225 seq_printf(m, "0x%08llx (0x%02llx) ",
3226 seqno[offset], offset * 8);
3227 }
3228 seq_putc(m, '\n');
3229
3230 }
3231 kunmap_atomic(seqno);
3232 } else {
3233 seq_puts(m, " Last signal:");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003234 for_each_engine(engine, dev_priv)
Ben Widawskye04934c2014-06-30 09:53:42 -07003235 for (j = 0; j < num_rings; j++)
3236 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003237 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003238 seq_putc(m, '\n');
3239 }
3240
3241 seq_puts(m, "\nSync seqno:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003242 for_each_engine(engine, dev_priv) {
3243 for (j = 0; j < num_rings; j++)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003244 seq_printf(m, " 0x%08x ",
3245 engine->semaphore.sync_seqno[j]);
Ben Widawskye04934c2014-06-30 09:53:42 -07003246 seq_putc(m, '\n');
3247 }
3248 seq_putc(m, '\n');
3249
Paulo Zanoni03872062014-07-09 14:31:57 -03003250 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003251 mutex_unlock(&dev->struct_mutex);
3252 return 0;
3253}
3254
Daniel Vetter728e29d2014-06-25 22:01:53 +03003255static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3256{
3257 struct drm_info_node *node = (struct drm_info_node *) m->private;
3258 struct drm_device *dev = node->minor->dev;
3259 struct drm_i915_private *dev_priv = dev->dev_private;
3260 int i;
3261
3262 drm_modeset_lock_all(dev);
3263 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3264 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3265
3266 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003267 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3268 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003269 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003270 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3271 seq_printf(m, " dpll_md: 0x%08x\n",
3272 pll->config.hw_state.dpll_md);
3273 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3274 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3275 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003276 }
3277 drm_modeset_unlock_all(dev);
3278
3279 return 0;
3280}
3281
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003282static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003283{
3284 int i;
3285 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003286 struct intel_engine_cs *engine;
Arun Siluvery888b5992014-08-26 14:44:51 +01003287 struct drm_info_node *node = (struct drm_info_node *) m->private;
3288 struct drm_device *dev = node->minor->dev;
3289 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +00003290 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003291 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003292
Arun Siluvery888b5992014-08-26 14:44:51 +01003293 ret = mutex_lock_interruptible(&dev->struct_mutex);
3294 if (ret)
3295 return ret;
3296
3297 intel_runtime_pm_get(dev_priv);
3298
Arun Siluvery33136b02016-01-21 21:43:47 +00003299 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Dave Gordonc3232b12016-03-23 18:19:53 +00003300 for_each_engine_id(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003301 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003302 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003303 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003304 i915_reg_t addr;
3305 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003306 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003307
Arun Siluvery33136b02016-01-21 21:43:47 +00003308 addr = workarounds->reg[i].addr;
3309 mask = workarounds->reg[i].mask;
3310 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003311 read = I915_READ(addr);
3312 ok = (value & mask) == (read & mask);
3313 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003314 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003315 }
3316
3317 intel_runtime_pm_put(dev_priv);
3318 mutex_unlock(&dev->struct_mutex);
3319
3320 return 0;
3321}
3322
Damien Lespiauc5511e42014-11-04 17:06:51 +00003323static int i915_ddb_info(struct seq_file *m, void *unused)
3324{
3325 struct drm_info_node *node = m->private;
3326 struct drm_device *dev = node->minor->dev;
3327 struct drm_i915_private *dev_priv = dev->dev_private;
3328 struct skl_ddb_allocation *ddb;
3329 struct skl_ddb_entry *entry;
3330 enum pipe pipe;
3331 int plane;
3332
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003333 if (INTEL_INFO(dev)->gen < 9)
3334 return 0;
3335
Damien Lespiauc5511e42014-11-04 17:06:51 +00003336 drm_modeset_lock_all(dev);
3337
3338 ddb = &dev_priv->wm.skl_hw.ddb;
3339
3340 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3341
3342 for_each_pipe(dev_priv, pipe) {
3343 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3344
Damien Lespiaudd740782015-02-28 14:54:08 +00003345 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003346 entry = &ddb->plane[pipe][plane];
3347 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3348 entry->start, entry->end,
3349 skl_ddb_entry_size(entry));
3350 }
3351
Matt Roper4969d332015-09-24 15:53:10 -07003352 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003353 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3354 entry->end, skl_ddb_entry_size(entry));
3355 }
3356
3357 drm_modeset_unlock_all(dev);
3358
3359 return 0;
3360}
3361
Vandana Kannana54746e2015-03-03 20:53:10 +05303362static void drrs_status_per_crtc(struct seq_file *m,
3363 struct drm_device *dev, struct intel_crtc *intel_crtc)
3364{
3365 struct intel_encoder *intel_encoder;
3366 struct drm_i915_private *dev_priv = dev->dev_private;
3367 struct i915_drrs *drrs = &dev_priv->drrs;
3368 int vrefresh = 0;
3369
3370 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3371 /* Encoder connected on this CRTC */
3372 switch (intel_encoder->type) {
3373 case INTEL_OUTPUT_EDP:
3374 seq_puts(m, "eDP:\n");
3375 break;
3376 case INTEL_OUTPUT_DSI:
3377 seq_puts(m, "DSI:\n");
3378 break;
3379 case INTEL_OUTPUT_HDMI:
3380 seq_puts(m, "HDMI:\n");
3381 break;
3382 case INTEL_OUTPUT_DISPLAYPORT:
3383 seq_puts(m, "DP:\n");
3384 break;
3385 default:
3386 seq_printf(m, "Other encoder (id=%d).\n",
3387 intel_encoder->type);
3388 return;
3389 }
3390 }
3391
3392 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3393 seq_puts(m, "\tVBT: DRRS_type: Static");
3394 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3395 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3396 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3397 seq_puts(m, "\tVBT: DRRS_type: None");
3398 else
3399 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3400
3401 seq_puts(m, "\n\n");
3402
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003403 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303404 struct intel_panel *panel;
3405
3406 mutex_lock(&drrs->mutex);
3407 /* DRRS Supported */
3408 seq_puts(m, "\tDRRS Supported: Yes\n");
3409
3410 /* disable_drrs() will make drrs->dp NULL */
3411 if (!drrs->dp) {
3412 seq_puts(m, "Idleness DRRS: Disabled");
3413 mutex_unlock(&drrs->mutex);
3414 return;
3415 }
3416
3417 panel = &drrs->dp->attached_connector->panel;
3418 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3419 drrs->busy_frontbuffer_bits);
3420
3421 seq_puts(m, "\n\t\t");
3422 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3423 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3424 vrefresh = panel->fixed_mode->vrefresh;
3425 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3426 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3427 vrefresh = panel->downclock_mode->vrefresh;
3428 } else {
3429 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3430 drrs->refresh_rate_type);
3431 mutex_unlock(&drrs->mutex);
3432 return;
3433 }
3434 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3435
3436 seq_puts(m, "\n\t\t");
3437 mutex_unlock(&drrs->mutex);
3438 } else {
3439 /* DRRS not supported. Print the VBT parameter*/
3440 seq_puts(m, "\tDRRS Supported : No");
3441 }
3442 seq_puts(m, "\n");
3443}
3444
3445static int i915_drrs_status(struct seq_file *m, void *unused)
3446{
3447 struct drm_info_node *node = m->private;
3448 struct drm_device *dev = node->minor->dev;
3449 struct intel_crtc *intel_crtc;
3450 int active_crtc_cnt = 0;
3451
3452 for_each_intel_crtc(dev, intel_crtc) {
3453 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3454
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003455 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303456 active_crtc_cnt++;
3457 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3458
3459 drrs_status_per_crtc(m, dev, intel_crtc);
3460 }
3461
3462 drm_modeset_unlock(&intel_crtc->base.mutex);
3463 }
3464
3465 if (!active_crtc_cnt)
3466 seq_puts(m, "No active crtc found\n");
3467
3468 return 0;
3469}
3470
Damien Lespiau07144422013-10-15 18:55:40 +01003471struct pipe_crc_info {
3472 const char *name;
3473 struct drm_device *dev;
3474 enum pipe pipe;
3475};
3476
Dave Airlie11bed952014-05-12 15:22:27 +10003477static int i915_dp_mst_info(struct seq_file *m, void *unused)
3478{
3479 struct drm_info_node *node = (struct drm_info_node *) m->private;
3480 struct drm_device *dev = node->minor->dev;
3481 struct drm_encoder *encoder;
3482 struct intel_encoder *intel_encoder;
3483 struct intel_digital_port *intel_dig_port;
3484 drm_modeset_lock_all(dev);
3485 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3486 intel_encoder = to_intel_encoder(encoder);
3487 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3488 continue;
3489 intel_dig_port = enc_to_dig_port(encoder);
3490 if (!intel_dig_port->dp.can_mst)
3491 continue;
Jim Bride40ae80c2016-04-14 10:18:37 -07003492 seq_printf(m, "MST Source Port %c\n",
3493 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003494 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3495 }
3496 drm_modeset_unlock_all(dev);
3497 return 0;
3498}
3499
Damien Lespiau07144422013-10-15 18:55:40 +01003500static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003501{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003502 struct pipe_crc_info *info = inode->i_private;
3503 struct drm_i915_private *dev_priv = info->dev->dev_private;
3504 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3505
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003506 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3507 return -ENODEV;
3508
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003509 spin_lock_irq(&pipe_crc->lock);
3510
3511 if (pipe_crc->opened) {
3512 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003513 return -EBUSY; /* already open */
3514 }
3515
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003516 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003517 filep->private_data = inode->i_private;
3518
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003519 spin_unlock_irq(&pipe_crc->lock);
3520
Damien Lespiau07144422013-10-15 18:55:40 +01003521 return 0;
3522}
3523
3524static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3525{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003526 struct pipe_crc_info *info = inode->i_private;
3527 struct drm_i915_private *dev_priv = info->dev->dev_private;
3528 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3529
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003530 spin_lock_irq(&pipe_crc->lock);
3531 pipe_crc->opened = false;
3532 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003533
Damien Lespiau07144422013-10-15 18:55:40 +01003534 return 0;
3535}
3536
3537/* (6 fields, 8 chars each, space separated (5) + '\n') */
3538#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3539/* account for \'0' */
3540#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3541
3542static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3543{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003544 assert_spin_locked(&pipe_crc->lock);
3545 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3546 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003547}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003548
Damien Lespiau07144422013-10-15 18:55:40 +01003549static ssize_t
3550i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3551 loff_t *pos)
3552{
3553 struct pipe_crc_info *info = filep->private_data;
3554 struct drm_device *dev = info->dev;
3555 struct drm_i915_private *dev_priv = dev->dev_private;
3556 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3557 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003558 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003559 ssize_t bytes_read;
3560
3561 /*
3562 * Don't allow user space to provide buffers not big enough to hold
3563 * a line of data.
3564 */
3565 if (count < PIPE_CRC_LINE_LEN)
3566 return -EINVAL;
3567
3568 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3569 return 0;
3570
3571 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003572 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003573 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003574 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003575
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003576 if (filep->f_flags & O_NONBLOCK) {
3577 spin_unlock_irq(&pipe_crc->lock);
3578 return -EAGAIN;
3579 }
3580
3581 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3582 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3583 if (ret) {
3584 spin_unlock_irq(&pipe_crc->lock);
3585 return ret;
3586 }
Damien Lespiau07144422013-10-15 18:55:40 +01003587 }
3588
3589 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003590 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003591
Damien Lespiau07144422013-10-15 18:55:40 +01003592 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003593 while (n_entries > 0) {
3594 struct intel_pipe_crc_entry *entry =
3595 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003596 int ret;
3597
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003598 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3599 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3600 break;
3601
3602 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3603 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3604
Damien Lespiau07144422013-10-15 18:55:40 +01003605 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3606 "%8u %8x %8x %8x %8x %8x\n",
3607 entry->frame, entry->crc[0],
3608 entry->crc[1], entry->crc[2],
3609 entry->crc[3], entry->crc[4]);
3610
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003611 spin_unlock_irq(&pipe_crc->lock);
3612
3613 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003614 if (ret == PIPE_CRC_LINE_LEN)
3615 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003616
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003617 user_buf += PIPE_CRC_LINE_LEN;
3618 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003619
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003620 spin_lock_irq(&pipe_crc->lock);
3621 }
3622
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003623 spin_unlock_irq(&pipe_crc->lock);
3624
Damien Lespiau07144422013-10-15 18:55:40 +01003625 return bytes_read;
3626}
3627
3628static const struct file_operations i915_pipe_crc_fops = {
3629 .owner = THIS_MODULE,
3630 .open = i915_pipe_crc_open,
3631 .read = i915_pipe_crc_read,
3632 .release = i915_pipe_crc_release,
3633};
3634
3635static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3636 {
3637 .name = "i915_pipe_A_crc",
3638 .pipe = PIPE_A,
3639 },
3640 {
3641 .name = "i915_pipe_B_crc",
3642 .pipe = PIPE_B,
3643 },
3644 {
3645 .name = "i915_pipe_C_crc",
3646 .pipe = PIPE_C,
3647 },
3648};
3649
3650static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3651 enum pipe pipe)
3652{
3653 struct drm_device *dev = minor->dev;
3654 struct dentry *ent;
3655 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3656
3657 info->dev = dev;
3658 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3659 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003660 if (!ent)
3661 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003662
3663 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003664}
3665
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003666static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003667 "none",
3668 "plane1",
3669 "plane2",
3670 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003671 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003672 "TV",
3673 "DP-B",
3674 "DP-C",
3675 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003676 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003677};
3678
3679static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3680{
3681 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3682 return pipe_crc_sources[source];
3683}
3684
Damien Lespiaubd9db022013-10-15 18:55:36 +01003685static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003686{
3687 struct drm_device *dev = m->private;
3688 struct drm_i915_private *dev_priv = dev->dev_private;
3689 int i;
3690
3691 for (i = 0; i < I915_MAX_PIPES; i++)
3692 seq_printf(m, "%c %s\n", pipe_name(i),
3693 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3694
3695 return 0;
3696}
3697
Damien Lespiaubd9db022013-10-15 18:55:36 +01003698static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003699{
3700 struct drm_device *dev = inode->i_private;
3701
Damien Lespiaubd9db022013-10-15 18:55:36 +01003702 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003703}
3704
Daniel Vetter46a19182013-11-01 10:50:20 +01003705static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003706 uint32_t *val)
3707{
Daniel Vetter46a19182013-11-01 10:50:20 +01003708 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3709 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3710
3711 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003712 case INTEL_PIPE_CRC_SOURCE_PIPE:
3713 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3714 break;
3715 case INTEL_PIPE_CRC_SOURCE_NONE:
3716 *val = 0;
3717 break;
3718 default:
3719 return -EINVAL;
3720 }
3721
3722 return 0;
3723}
3724
Daniel Vetter46a19182013-11-01 10:50:20 +01003725static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3726 enum intel_pipe_crc_source *source)
3727{
3728 struct intel_encoder *encoder;
3729 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003730 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003731 int ret = 0;
3732
3733 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3734
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003735 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003736 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003737 if (!encoder->base.crtc)
3738 continue;
3739
3740 crtc = to_intel_crtc(encoder->base.crtc);
3741
3742 if (crtc->pipe != pipe)
3743 continue;
3744
3745 switch (encoder->type) {
3746 case INTEL_OUTPUT_TVOUT:
3747 *source = INTEL_PIPE_CRC_SOURCE_TV;
3748 break;
3749 case INTEL_OUTPUT_DISPLAYPORT:
3750 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003751 dig_port = enc_to_dig_port(&encoder->base);
3752 switch (dig_port->port) {
3753 case PORT_B:
3754 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3755 break;
3756 case PORT_C:
3757 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3758 break;
3759 case PORT_D:
3760 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3761 break;
3762 default:
3763 WARN(1, "nonexisting DP port %c\n",
3764 port_name(dig_port->port));
3765 break;
3766 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003767 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003768 default:
3769 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003770 }
3771 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003772 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003773
3774 return ret;
3775}
3776
3777static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3778 enum pipe pipe,
3779 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003780 uint32_t *val)
3781{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 bool need_stable_symbols = false;
3784
Daniel Vetter46a19182013-11-01 10:50:20 +01003785 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3786 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3787 if (ret)
3788 return ret;
3789 }
3790
3791 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003792 case INTEL_PIPE_CRC_SOURCE_PIPE:
3793 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3794 break;
3795 case INTEL_PIPE_CRC_SOURCE_DP_B:
3796 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003797 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003798 break;
3799 case INTEL_PIPE_CRC_SOURCE_DP_C:
3800 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003801 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003802 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003803 case INTEL_PIPE_CRC_SOURCE_DP_D:
3804 if (!IS_CHERRYVIEW(dev))
3805 return -EINVAL;
3806 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3807 need_stable_symbols = true;
3808 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003809 case INTEL_PIPE_CRC_SOURCE_NONE:
3810 *val = 0;
3811 break;
3812 default:
3813 return -EINVAL;
3814 }
3815
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003816 /*
3817 * When the pipe CRC tap point is after the transcoders we need
3818 * to tweak symbol-level features to produce a deterministic series of
3819 * symbols for a given frame. We need to reset those features only once
3820 * a frame (instead of every nth symbol):
3821 * - DC-balance: used to ensure a better clock recovery from the data
3822 * link (SDVO)
3823 * - DisplayPort scrambling: used for EMI reduction
3824 */
3825 if (need_stable_symbols) {
3826 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3827
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003828 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003829 switch (pipe) {
3830 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003831 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003832 break;
3833 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003834 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003835 break;
3836 case PIPE_C:
3837 tmp |= PIPE_C_SCRAMBLE_RESET;
3838 break;
3839 default:
3840 return -EINVAL;
3841 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003842 I915_WRITE(PORT_DFT2_G4X, tmp);
3843 }
3844
Daniel Vetter7ac01292013-10-18 16:37:06 +02003845 return 0;
3846}
3847
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003848static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003849 enum pipe pipe,
3850 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003851 uint32_t *val)
3852{
Daniel Vetter84093602013-11-01 10:50:21 +01003853 struct drm_i915_private *dev_priv = dev->dev_private;
3854 bool need_stable_symbols = false;
3855
Daniel Vetter46a19182013-11-01 10:50:20 +01003856 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3857 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3858 if (ret)
3859 return ret;
3860 }
3861
3862 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003863 case INTEL_PIPE_CRC_SOURCE_PIPE:
3864 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3865 break;
3866 case INTEL_PIPE_CRC_SOURCE_TV:
3867 if (!SUPPORTS_TV(dev))
3868 return -EINVAL;
3869 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3870 break;
3871 case INTEL_PIPE_CRC_SOURCE_DP_B:
3872 if (!IS_G4X(dev))
3873 return -EINVAL;
3874 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003875 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003876 break;
3877 case INTEL_PIPE_CRC_SOURCE_DP_C:
3878 if (!IS_G4X(dev))
3879 return -EINVAL;
3880 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003881 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003882 break;
3883 case INTEL_PIPE_CRC_SOURCE_DP_D:
3884 if (!IS_G4X(dev))
3885 return -EINVAL;
3886 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003887 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003888 break;
3889 case INTEL_PIPE_CRC_SOURCE_NONE:
3890 *val = 0;
3891 break;
3892 default:
3893 return -EINVAL;
3894 }
3895
Daniel Vetter84093602013-11-01 10:50:21 +01003896 /*
3897 * When the pipe CRC tap point is after the transcoders we need
3898 * to tweak symbol-level features to produce a deterministic series of
3899 * symbols for a given frame. We need to reset those features only once
3900 * a frame (instead of every nth symbol):
3901 * - DC-balance: used to ensure a better clock recovery from the data
3902 * link (SDVO)
3903 * - DisplayPort scrambling: used for EMI reduction
3904 */
3905 if (need_stable_symbols) {
3906 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3907
3908 WARN_ON(!IS_G4X(dev));
3909
3910 I915_WRITE(PORT_DFT_I9XX,
3911 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3912
3913 if (pipe == PIPE_A)
3914 tmp |= PIPE_A_SCRAMBLE_RESET;
3915 else
3916 tmp |= PIPE_B_SCRAMBLE_RESET;
3917
3918 I915_WRITE(PORT_DFT2_G4X, tmp);
3919 }
3920
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003921 return 0;
3922}
3923
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003924static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3925 enum pipe pipe)
3926{
3927 struct drm_i915_private *dev_priv = dev->dev_private;
3928 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3929
Ville Syrjäläeb736672014-12-09 21:28:28 +02003930 switch (pipe) {
3931 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003932 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003933 break;
3934 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003935 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003936 break;
3937 case PIPE_C:
3938 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3939 break;
3940 default:
3941 return;
3942 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003943 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3944 tmp &= ~DC_BALANCE_RESET_VLV;
3945 I915_WRITE(PORT_DFT2_G4X, tmp);
3946
3947}
3948
Daniel Vetter84093602013-11-01 10:50:21 +01003949static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3950 enum pipe pipe)
3951{
3952 struct drm_i915_private *dev_priv = dev->dev_private;
3953 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3954
3955 if (pipe == PIPE_A)
3956 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3957 else
3958 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3959 I915_WRITE(PORT_DFT2_G4X, tmp);
3960
3961 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3962 I915_WRITE(PORT_DFT_I9XX,
3963 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3964 }
3965}
3966
Daniel Vetter46a19182013-11-01 10:50:20 +01003967static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003968 uint32_t *val)
3969{
Daniel Vetter46a19182013-11-01 10:50:20 +01003970 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3971 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3972
3973 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003974 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3975 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3976 break;
3977 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3978 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3979 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003980 case INTEL_PIPE_CRC_SOURCE_PIPE:
3981 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3982 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003983 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003984 *val = 0;
3985 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003986 default:
3987 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003988 }
3989
3990 return 0;
3991}
3992
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003993static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003994{
3995 struct drm_i915_private *dev_priv = dev->dev_private;
3996 struct intel_crtc *crtc =
3997 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003998 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003999 struct drm_atomic_state *state;
4000 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004001
4002 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004003 state = drm_atomic_state_alloc(dev);
4004 if (!state) {
4005 ret = -ENOMEM;
4006 goto out;
4007 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004008
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004009 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4010 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4011 if (IS_ERR(pipe_config)) {
4012 ret = PTR_ERR(pipe_config);
4013 goto out;
4014 }
4015
4016 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004017 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004018 pipe_config->pch_pfit.enabled != enable)
4019 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02004020
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004021 ret = drm_atomic_commit(state);
4022out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004023 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004024 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4025 if (ret)
4026 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004027}
4028
4029static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4030 enum pipe pipe,
4031 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004032 uint32_t *val)
4033{
Daniel Vetter46a19182013-11-01 10:50:20 +01004034 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4035 *source = INTEL_PIPE_CRC_SOURCE_PF;
4036
4037 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004038 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4039 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4040 break;
4041 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4042 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4043 break;
4044 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004045 if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004046 hsw_trans_edp_pipe_A_crc_wa(dev, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004047
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004048 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4049 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004050 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004051 *val = 0;
4052 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004053 default:
4054 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004055 }
4056
4057 return 0;
4058}
4059
Daniel Vetter926321d2013-10-16 13:30:34 +02004060static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4061 enum intel_pipe_crc_source source)
4062{
4063 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01004064 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004065 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4066 pipe));
Imre Deake1296492016-02-12 18:55:17 +02004067 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01004068 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004069 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004070
Damien Lespiaucc3da172013-10-15 18:55:31 +01004071 if (pipe_crc->source == source)
4072 return 0;
4073
Damien Lespiauae676fc2013-10-15 18:55:32 +01004074 /* forbid changing the source without going back to 'none' */
4075 if (pipe_crc->source && source)
4076 return -EINVAL;
4077
Imre Deake1296492016-02-12 18:55:17 +02004078 power_domain = POWER_DOMAIN_PIPE(pipe);
4079 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004080 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4081 return -EIO;
4082 }
4083
Daniel Vetter52f843f2013-10-21 17:26:38 +02004084 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004085 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02004086 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01004087 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Wayne Boyer666a4532015-12-09 12:29:35 -08004088 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004089 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02004090 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004091 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004092 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004093 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004094
4095 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004096 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004097
Damien Lespiau4b584362013-10-15 18:55:33 +01004098 /* none -> real source transition */
4099 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004100 struct intel_pipe_crc_entry *entries;
4101
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004102 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4103 pipe_name(pipe), pipe_crc_source_name(source));
4104
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004105 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4106 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004107 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004108 if (!entries) {
4109 ret = -ENOMEM;
4110 goto out;
4111 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004112
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004113 /*
4114 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4115 * enabled and disabled dynamically based on package C states,
4116 * user space can't make reliable use of the CRCs, so let's just
4117 * completely disable it.
4118 */
4119 hsw_disable_ips(crtc);
4120
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004121 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004122 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004123 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004124 pipe_crc->head = 0;
4125 pipe_crc->tail = 0;
4126 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004127 }
4128
Damien Lespiaucc3da172013-10-15 18:55:31 +01004129 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004130
Daniel Vetter926321d2013-10-16 13:30:34 +02004131 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4132 POSTING_READ(PIPE_CRC_CTL(pipe));
4133
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004134 /* real source -> none transition */
4135 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004136 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004137 struct intel_crtc *crtc =
4138 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004139
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004140 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4141 pipe_name(pipe));
4142
Daniel Vettera33d7102014-06-06 08:22:08 +02004143 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004144 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004145 intel_wait_for_vblank(dev, pipe);
4146 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004147
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004148 spin_lock_irq(&pipe_crc->lock);
4149 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004150 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004151 pipe_crc->head = 0;
4152 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004153 spin_unlock_irq(&pipe_crc->lock);
4154
4155 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004156
4157 if (IS_G4X(dev))
4158 g4x_undo_pipe_scramble_reset(dev, pipe);
Wayne Boyer666a4532015-12-09 12:29:35 -08004159 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004160 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004161 else if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004162 hsw_trans_edp_pipe_A_crc_wa(dev, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004163
4164 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004165 }
4166
Imre Deake1296492016-02-12 18:55:17 +02004167 ret = 0;
4168
4169out:
4170 intel_display_power_put(dev_priv, power_domain);
4171
4172 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004173}
4174
4175/*
4176 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004177 * command: wsp* object wsp+ name wsp+ source wsp*
4178 * object: 'pipe'
4179 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004180 * source: (none | plane1 | plane2 | pf)
4181 * wsp: (#0x20 | #0x9 | #0xA)+
4182 *
4183 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004184 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4185 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004186 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004187static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004188{
4189 int n_words = 0;
4190
4191 while (*buf) {
4192 char *end;
4193
4194 /* skip leading white space */
4195 buf = skip_spaces(buf);
4196 if (!*buf)
4197 break; /* end of buffer */
4198
4199 /* find end of word */
4200 for (end = buf; *end && !isspace(*end); end++)
4201 ;
4202
4203 if (n_words == max_words) {
4204 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4205 max_words);
4206 return -EINVAL; /* ran out of words[] before bytes */
4207 }
4208
4209 if (*end)
4210 *end++ = '\0';
4211 words[n_words++] = buf;
4212 buf = end;
4213 }
4214
4215 return n_words;
4216}
4217
Damien Lespiaub94dec82013-10-15 18:55:35 +01004218enum intel_pipe_crc_object {
4219 PIPE_CRC_OBJECT_PIPE,
4220};
4221
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004222static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004223 "pipe",
4224};
4225
4226static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004227display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004228{
4229 int i;
4230
4231 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4232 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004233 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004234 return 0;
4235 }
4236
4237 return -EINVAL;
4238}
4239
Damien Lespiaubd9db022013-10-15 18:55:36 +01004240static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004241{
4242 const char name = buf[0];
4243
4244 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4245 return -EINVAL;
4246
4247 *pipe = name - 'A';
4248
4249 return 0;
4250}
4251
4252static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004253display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004254{
4255 int i;
4256
4257 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4258 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004259 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004260 return 0;
4261 }
4262
4263 return -EINVAL;
4264}
4265
Damien Lespiaubd9db022013-10-15 18:55:36 +01004266static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004267{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004268#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004269 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004270 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004271 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004272 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004273 enum intel_pipe_crc_source source;
4274
Damien Lespiaubd9db022013-10-15 18:55:36 +01004275 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004276 if (n_words != N_WORDS) {
4277 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4278 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004279 return -EINVAL;
4280 }
4281
Damien Lespiaubd9db022013-10-15 18:55:36 +01004282 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004283 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004284 return -EINVAL;
4285 }
4286
Damien Lespiaubd9db022013-10-15 18:55:36 +01004287 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004288 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4289 return -EINVAL;
4290 }
4291
Damien Lespiaubd9db022013-10-15 18:55:36 +01004292 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004293 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004294 return -EINVAL;
4295 }
4296
4297 return pipe_crc_set_source(dev, pipe, source);
4298}
4299
Damien Lespiaubd9db022013-10-15 18:55:36 +01004300static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4301 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004302{
4303 struct seq_file *m = file->private_data;
4304 struct drm_device *dev = m->private;
4305 char *tmpbuf;
4306 int ret;
4307
4308 if (len == 0)
4309 return 0;
4310
4311 if (len > PAGE_SIZE - 1) {
4312 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4313 PAGE_SIZE);
4314 return -E2BIG;
4315 }
4316
4317 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4318 if (!tmpbuf)
4319 return -ENOMEM;
4320
4321 if (copy_from_user(tmpbuf, ubuf, len)) {
4322 ret = -EFAULT;
4323 goto out;
4324 }
4325 tmpbuf[len] = '\0';
4326
Damien Lespiaubd9db022013-10-15 18:55:36 +01004327 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004328
4329out:
4330 kfree(tmpbuf);
4331 if (ret < 0)
4332 return ret;
4333
4334 *offp += len;
4335 return len;
4336}
4337
Damien Lespiaubd9db022013-10-15 18:55:36 +01004338static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004339 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004340 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004341 .read = seq_read,
4342 .llseek = seq_lseek,
4343 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004344 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004345};
4346
Todd Previteeb3394fa2015-04-18 00:04:19 -07004347static ssize_t i915_displayport_test_active_write(struct file *file,
4348 const char __user *ubuf,
4349 size_t len, loff_t *offp)
4350{
4351 char *input_buffer;
4352 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004353 struct drm_device *dev;
4354 struct drm_connector *connector;
4355 struct list_head *connector_list;
4356 struct intel_dp *intel_dp;
4357 int val = 0;
4358
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304359 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004360
Todd Previteeb3394fa2015-04-18 00:04:19 -07004361 connector_list = &dev->mode_config.connector_list;
4362
4363 if (len == 0)
4364 return 0;
4365
4366 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4367 if (!input_buffer)
4368 return -ENOMEM;
4369
4370 if (copy_from_user(input_buffer, ubuf, len)) {
4371 status = -EFAULT;
4372 goto out;
4373 }
4374
4375 input_buffer[len] = '\0';
4376 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4377
4378 list_for_each_entry(connector, connector_list, head) {
4379
4380 if (connector->connector_type !=
4381 DRM_MODE_CONNECTOR_DisplayPort)
4382 continue;
4383
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304384 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004385 connector->encoder != NULL) {
4386 intel_dp = enc_to_intel_dp(connector->encoder);
4387 status = kstrtoint(input_buffer, 10, &val);
4388 if (status < 0)
4389 goto out;
4390 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4391 /* To prevent erroneous activation of the compliance
4392 * testing code, only accept an actual value of 1 here
4393 */
4394 if (val == 1)
4395 intel_dp->compliance_test_active = 1;
4396 else
4397 intel_dp->compliance_test_active = 0;
4398 }
4399 }
4400out:
4401 kfree(input_buffer);
4402 if (status < 0)
4403 return status;
4404
4405 *offp += len;
4406 return len;
4407}
4408
4409static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4410{
4411 struct drm_device *dev = m->private;
4412 struct drm_connector *connector;
4413 struct list_head *connector_list = &dev->mode_config.connector_list;
4414 struct intel_dp *intel_dp;
4415
Todd Previteeb3394fa2015-04-18 00:04:19 -07004416 list_for_each_entry(connector, connector_list, head) {
4417
4418 if (connector->connector_type !=
4419 DRM_MODE_CONNECTOR_DisplayPort)
4420 continue;
4421
4422 if (connector->status == connector_status_connected &&
4423 connector->encoder != NULL) {
4424 intel_dp = enc_to_intel_dp(connector->encoder);
4425 if (intel_dp->compliance_test_active)
4426 seq_puts(m, "1");
4427 else
4428 seq_puts(m, "0");
4429 } else
4430 seq_puts(m, "0");
4431 }
4432
4433 return 0;
4434}
4435
4436static int i915_displayport_test_active_open(struct inode *inode,
4437 struct file *file)
4438{
4439 struct drm_device *dev = inode->i_private;
4440
4441 return single_open(file, i915_displayport_test_active_show, dev);
4442}
4443
4444static const struct file_operations i915_displayport_test_active_fops = {
4445 .owner = THIS_MODULE,
4446 .open = i915_displayport_test_active_open,
4447 .read = seq_read,
4448 .llseek = seq_lseek,
4449 .release = single_release,
4450 .write = i915_displayport_test_active_write
4451};
4452
4453static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4454{
4455 struct drm_device *dev = m->private;
4456 struct drm_connector *connector;
4457 struct list_head *connector_list = &dev->mode_config.connector_list;
4458 struct intel_dp *intel_dp;
4459
Todd Previteeb3394fa2015-04-18 00:04:19 -07004460 list_for_each_entry(connector, connector_list, head) {
4461
4462 if (connector->connector_type !=
4463 DRM_MODE_CONNECTOR_DisplayPort)
4464 continue;
4465
4466 if (connector->status == connector_status_connected &&
4467 connector->encoder != NULL) {
4468 intel_dp = enc_to_intel_dp(connector->encoder);
4469 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4470 } else
4471 seq_puts(m, "0");
4472 }
4473
4474 return 0;
4475}
4476static int i915_displayport_test_data_open(struct inode *inode,
4477 struct file *file)
4478{
4479 struct drm_device *dev = inode->i_private;
4480
4481 return single_open(file, i915_displayport_test_data_show, dev);
4482}
4483
4484static const struct file_operations i915_displayport_test_data_fops = {
4485 .owner = THIS_MODULE,
4486 .open = i915_displayport_test_data_open,
4487 .read = seq_read,
4488 .llseek = seq_lseek,
4489 .release = single_release
4490};
4491
4492static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4493{
4494 struct drm_device *dev = m->private;
4495 struct drm_connector *connector;
4496 struct list_head *connector_list = &dev->mode_config.connector_list;
4497 struct intel_dp *intel_dp;
4498
Todd Previteeb3394fa2015-04-18 00:04:19 -07004499 list_for_each_entry(connector, connector_list, head) {
4500
4501 if (connector->connector_type !=
4502 DRM_MODE_CONNECTOR_DisplayPort)
4503 continue;
4504
4505 if (connector->status == connector_status_connected &&
4506 connector->encoder != NULL) {
4507 intel_dp = enc_to_intel_dp(connector->encoder);
4508 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4509 } else
4510 seq_puts(m, "0");
4511 }
4512
4513 return 0;
4514}
4515
4516static int i915_displayport_test_type_open(struct inode *inode,
4517 struct file *file)
4518{
4519 struct drm_device *dev = inode->i_private;
4520
4521 return single_open(file, i915_displayport_test_type_show, dev);
4522}
4523
4524static const struct file_operations i915_displayport_test_type_fops = {
4525 .owner = THIS_MODULE,
4526 .open = i915_displayport_test_type_open,
4527 .read = seq_read,
4528 .llseek = seq_lseek,
4529 .release = single_release
4530};
4531
Damien Lespiau97e94b22014-11-04 17:06:50 +00004532static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004533{
4534 struct drm_device *dev = m->private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004535 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004536 int num_levels;
4537
4538 if (IS_CHERRYVIEW(dev))
4539 num_levels = 3;
4540 else if (IS_VALLEYVIEW(dev))
4541 num_levels = 1;
4542 else
4543 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004544
4545 drm_modeset_lock_all(dev);
4546
4547 for (level = 0; level < num_levels; level++) {
4548 unsigned int latency = wm[level];
4549
Damien Lespiau97e94b22014-11-04 17:06:50 +00004550 /*
4551 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004552 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004553 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004554 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4555 IS_CHERRYVIEW(dev))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004556 latency *= 10;
4557 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004558 latency *= 5;
4559
4560 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004561 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004562 }
4563
4564 drm_modeset_unlock_all(dev);
4565}
4566
4567static int pri_wm_latency_show(struct seq_file *m, void *data)
4568{
4569 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004570 struct drm_i915_private *dev_priv = dev->dev_private;
4571 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004572
Damien Lespiau97e94b22014-11-04 17:06:50 +00004573 if (INTEL_INFO(dev)->gen >= 9)
4574 latencies = dev_priv->wm.skl_latency;
4575 else
4576 latencies = to_i915(dev)->wm.pri_latency;
4577
4578 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004579
4580 return 0;
4581}
4582
4583static int spr_wm_latency_show(struct seq_file *m, void *data)
4584{
4585 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004586 struct drm_i915_private *dev_priv = dev->dev_private;
4587 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004588
Damien Lespiau97e94b22014-11-04 17:06:50 +00004589 if (INTEL_INFO(dev)->gen >= 9)
4590 latencies = dev_priv->wm.skl_latency;
4591 else
4592 latencies = to_i915(dev)->wm.spr_latency;
4593
4594 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004595
4596 return 0;
4597}
4598
4599static int cur_wm_latency_show(struct seq_file *m, void *data)
4600{
4601 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004602 struct drm_i915_private *dev_priv = dev->dev_private;
4603 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004604
Damien Lespiau97e94b22014-11-04 17:06:50 +00004605 if (INTEL_INFO(dev)->gen >= 9)
4606 latencies = dev_priv->wm.skl_latency;
4607 else
4608 latencies = to_i915(dev)->wm.cur_latency;
4609
4610 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004611
4612 return 0;
4613}
4614
4615static int pri_wm_latency_open(struct inode *inode, struct file *file)
4616{
4617 struct drm_device *dev = inode->i_private;
4618
Ville Syrjäläde38b952015-06-24 22:00:09 +03004619 if (INTEL_INFO(dev)->gen < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004620 return -ENODEV;
4621
4622 return single_open(file, pri_wm_latency_show, dev);
4623}
4624
4625static int spr_wm_latency_open(struct inode *inode, struct file *file)
4626{
4627 struct drm_device *dev = inode->i_private;
4628
Sonika Jindal9ad02572014-07-21 15:23:39 +05304629 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004630 return -ENODEV;
4631
4632 return single_open(file, spr_wm_latency_show, dev);
4633}
4634
4635static int cur_wm_latency_open(struct inode *inode, struct file *file)
4636{
4637 struct drm_device *dev = inode->i_private;
4638
Sonika Jindal9ad02572014-07-21 15:23:39 +05304639 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004640 return -ENODEV;
4641
4642 return single_open(file, cur_wm_latency_show, dev);
4643}
4644
4645static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004646 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004647{
4648 struct seq_file *m = file->private_data;
4649 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004650 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004651 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004652 int level;
4653 int ret;
4654 char tmp[32];
4655
Ville Syrjäläde38b952015-06-24 22:00:09 +03004656 if (IS_CHERRYVIEW(dev))
4657 num_levels = 3;
4658 else if (IS_VALLEYVIEW(dev))
4659 num_levels = 1;
4660 else
4661 num_levels = ilk_wm_max_level(dev) + 1;
4662
Ville Syrjälä369a1342014-01-22 14:36:08 +02004663 if (len >= sizeof(tmp))
4664 return -EINVAL;
4665
4666 if (copy_from_user(tmp, ubuf, len))
4667 return -EFAULT;
4668
4669 tmp[len] = '\0';
4670
Damien Lespiau97e94b22014-11-04 17:06:50 +00004671 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4672 &new[0], &new[1], &new[2], &new[3],
4673 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004674 if (ret != num_levels)
4675 return -EINVAL;
4676
4677 drm_modeset_lock_all(dev);
4678
4679 for (level = 0; level < num_levels; level++)
4680 wm[level] = new[level];
4681
4682 drm_modeset_unlock_all(dev);
4683
4684 return len;
4685}
4686
4687
4688static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4689 size_t len, loff_t *offp)
4690{
4691 struct seq_file *m = file->private_data;
4692 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004693 struct drm_i915_private *dev_priv = dev->dev_private;
4694 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004695
Damien Lespiau97e94b22014-11-04 17:06:50 +00004696 if (INTEL_INFO(dev)->gen >= 9)
4697 latencies = dev_priv->wm.skl_latency;
4698 else
4699 latencies = to_i915(dev)->wm.pri_latency;
4700
4701 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004702}
4703
4704static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4705 size_t len, loff_t *offp)
4706{
4707 struct seq_file *m = file->private_data;
4708 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004709 struct drm_i915_private *dev_priv = dev->dev_private;
4710 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004711
Damien Lespiau97e94b22014-11-04 17:06:50 +00004712 if (INTEL_INFO(dev)->gen >= 9)
4713 latencies = dev_priv->wm.skl_latency;
4714 else
4715 latencies = to_i915(dev)->wm.spr_latency;
4716
4717 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004718}
4719
4720static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4721 size_t len, loff_t *offp)
4722{
4723 struct seq_file *m = file->private_data;
4724 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004725 struct drm_i915_private *dev_priv = dev->dev_private;
4726 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004727
Damien Lespiau97e94b22014-11-04 17:06:50 +00004728 if (INTEL_INFO(dev)->gen >= 9)
4729 latencies = dev_priv->wm.skl_latency;
4730 else
4731 latencies = to_i915(dev)->wm.cur_latency;
4732
4733 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004734}
4735
4736static const struct file_operations i915_pri_wm_latency_fops = {
4737 .owner = THIS_MODULE,
4738 .open = pri_wm_latency_open,
4739 .read = seq_read,
4740 .llseek = seq_lseek,
4741 .release = single_release,
4742 .write = pri_wm_latency_write
4743};
4744
4745static const struct file_operations i915_spr_wm_latency_fops = {
4746 .owner = THIS_MODULE,
4747 .open = spr_wm_latency_open,
4748 .read = seq_read,
4749 .llseek = seq_lseek,
4750 .release = single_release,
4751 .write = spr_wm_latency_write
4752};
4753
4754static const struct file_operations i915_cur_wm_latency_fops = {
4755 .owner = THIS_MODULE,
4756 .open = cur_wm_latency_open,
4757 .read = seq_read,
4758 .llseek = seq_lseek,
4759 .release = single_release,
4760 .write = cur_wm_latency_write
4761};
4762
Kees Cook647416f2013-03-10 14:10:06 -07004763static int
4764i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004765{
Kees Cook647416f2013-03-10 14:10:06 -07004766 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004767 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004768
Chris Wilsond98c52c2016-04-13 17:35:05 +01004769 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004770
Kees Cook647416f2013-03-10 14:10:06 -07004771 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004772}
4773
Kees Cook647416f2013-03-10 14:10:06 -07004774static int
4775i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004776{
Kees Cook647416f2013-03-10 14:10:06 -07004777 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004778 struct drm_i915_private *dev_priv = dev->dev_private;
4779
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004780 /*
4781 * There is no safeguard against this debugfs entry colliding
4782 * with the hangcheck calling same i915_handle_error() in
4783 * parallel, causing an explosion. For now we assume that the
4784 * test harness is responsible enough not to inject gpu hangs
4785 * while it is writing to 'i915_wedged'
4786 */
4787
Chris Wilsond98c52c2016-04-13 17:35:05 +01004788 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004789 return -EAGAIN;
4790
Imre Deakd46c0512014-04-14 20:24:27 +03004791 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004792
Chris Wilsonc0336662016-05-06 15:40:21 +01004793 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004794 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004795
4796 intel_runtime_pm_put(dev_priv);
4797
Kees Cook647416f2013-03-10 14:10:06 -07004798 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004799}
4800
Kees Cook647416f2013-03-10 14:10:06 -07004801DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4802 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004803 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004804
Kees Cook647416f2013-03-10 14:10:06 -07004805static int
4806i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004807{
Kees Cook647416f2013-03-10 14:10:06 -07004808 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004809 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004810
Kees Cook647416f2013-03-10 14:10:06 -07004811 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004812
Kees Cook647416f2013-03-10 14:10:06 -07004813 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004814}
4815
Kees Cook647416f2013-03-10 14:10:06 -07004816static int
4817i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004818{
Kees Cook647416f2013-03-10 14:10:06 -07004819 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004820 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004821 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004822
Kees Cook647416f2013-03-10 14:10:06 -07004823 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004824
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004825 ret = mutex_lock_interruptible(&dev->struct_mutex);
4826 if (ret)
4827 return ret;
4828
Daniel Vetter99584db2012-11-14 17:14:04 +01004829 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004830 mutex_unlock(&dev->struct_mutex);
4831
Kees Cook647416f2013-03-10 14:10:06 -07004832 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004833}
4834
Kees Cook647416f2013-03-10 14:10:06 -07004835DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4836 i915_ring_stop_get, i915_ring_stop_set,
4837 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02004838
Chris Wilson094f9a52013-09-25 17:34:55 +01004839static int
4840i915_ring_missed_irq_get(void *data, u64 *val)
4841{
4842 struct drm_device *dev = data;
4843 struct drm_i915_private *dev_priv = dev->dev_private;
4844
4845 *val = dev_priv->gpu_error.missed_irq_rings;
4846 return 0;
4847}
4848
4849static int
4850i915_ring_missed_irq_set(void *data, u64 val)
4851{
4852 struct drm_device *dev = data;
4853 struct drm_i915_private *dev_priv = dev->dev_private;
4854 int ret;
4855
4856 /* Lock against concurrent debugfs callers */
4857 ret = mutex_lock_interruptible(&dev->struct_mutex);
4858 if (ret)
4859 return ret;
4860 dev_priv->gpu_error.missed_irq_rings = val;
4861 mutex_unlock(&dev->struct_mutex);
4862
4863 return 0;
4864}
4865
4866DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4867 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4868 "0x%08llx\n");
4869
4870static int
4871i915_ring_test_irq_get(void *data, u64 *val)
4872{
4873 struct drm_device *dev = data;
4874 struct drm_i915_private *dev_priv = dev->dev_private;
4875
4876 *val = dev_priv->gpu_error.test_irq_rings;
4877
4878 return 0;
4879}
4880
4881static int
4882i915_ring_test_irq_set(void *data, u64 val)
4883{
4884 struct drm_device *dev = data;
4885 struct drm_i915_private *dev_priv = dev->dev_private;
4886 int ret;
4887
4888 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4889
4890 /* Lock against concurrent debugfs callers */
4891 ret = mutex_lock_interruptible(&dev->struct_mutex);
4892 if (ret)
4893 return ret;
4894
4895 dev_priv->gpu_error.test_irq_rings = val;
4896 mutex_unlock(&dev->struct_mutex);
4897
4898 return 0;
4899}
4900
4901DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4902 i915_ring_test_irq_get, i915_ring_test_irq_set,
4903 "0x%08llx\n");
4904
Chris Wilsondd624af2013-01-15 12:39:35 +00004905#define DROP_UNBOUND 0x1
4906#define DROP_BOUND 0x2
4907#define DROP_RETIRE 0x4
4908#define DROP_ACTIVE 0x8
4909#define DROP_ALL (DROP_UNBOUND | \
4910 DROP_BOUND | \
4911 DROP_RETIRE | \
4912 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004913static int
4914i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004915{
Kees Cook647416f2013-03-10 14:10:06 -07004916 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004917
Kees Cook647416f2013-03-10 14:10:06 -07004918 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004919}
4920
Kees Cook647416f2013-03-10 14:10:06 -07004921static int
4922i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004923{
Kees Cook647416f2013-03-10 14:10:06 -07004924 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004925 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004926 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004927
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004928 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004929
4930 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4931 * on ioctls on -EAGAIN. */
4932 ret = mutex_lock_interruptible(&dev->struct_mutex);
4933 if (ret)
4934 return ret;
4935
4936 if (val & DROP_ACTIVE) {
4937 ret = i915_gpu_idle(dev);
4938 if (ret)
4939 goto unlock;
4940 }
4941
4942 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004943 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004944
Chris Wilson21ab4e72014-09-09 11:16:08 +01004945 if (val & DROP_BOUND)
4946 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004947
Chris Wilson21ab4e72014-09-09 11:16:08 +01004948 if (val & DROP_UNBOUND)
4949 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004950
4951unlock:
4952 mutex_unlock(&dev->struct_mutex);
4953
Kees Cook647416f2013-03-10 14:10:06 -07004954 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004955}
4956
Kees Cook647416f2013-03-10 14:10:06 -07004957DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4958 i915_drop_caches_get, i915_drop_caches_set,
4959 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004960
Kees Cook647416f2013-03-10 14:10:06 -07004961static int
4962i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004963{
Kees Cook647416f2013-03-10 14:10:06 -07004964 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004965 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004966 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004967
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004968 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004969 return -ENODEV;
4970
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004971 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4972
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004973 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004974 if (ret)
4975 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004976
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004977 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004978 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004979
Kees Cook647416f2013-03-10 14:10:06 -07004980 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004981}
4982
Kees Cook647416f2013-03-10 14:10:06 -07004983static int
4984i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004985{
Kees Cook647416f2013-03-10 14:10:06 -07004986 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004987 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304988 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004989 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004990
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004991 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004992 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004993
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004994 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4995
Kees Cook647416f2013-03-10 14:10:06 -07004996 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004997
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004998 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004999 if (ret)
5000 return ret;
5001
Jesse Barnes358733e2011-07-27 11:53:01 -07005002 /*
5003 * Turbo will still be enabled, but won't go above the set value.
5004 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305005 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005006
Akash Goelbc4d91f2015-02-26 16:09:47 +05305007 hw_max = dev_priv->rps.max_freq;
5008 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005009
Ben Widawskyb39fb292014-03-19 18:31:11 -07005010 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005011 mutex_unlock(&dev_priv->rps.hw_lock);
5012 return -EINVAL;
5013 }
5014
Ben Widawskyb39fb292014-03-19 18:31:11 -07005015 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005016
Chris Wilsondc979972016-05-10 14:10:04 +01005017 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005018
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005019 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07005020
Kees Cook647416f2013-03-10 14:10:06 -07005021 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07005022}
5023
Kees Cook647416f2013-03-10 14:10:06 -07005024DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5025 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005026 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07005027
Kees Cook647416f2013-03-10 14:10:06 -07005028static int
5029i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005030{
Kees Cook647416f2013-03-10 14:10:06 -07005031 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03005032 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07005033 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005034
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07005035 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005036 return -ENODEV;
5037
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07005038 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5039
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005040 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005041 if (ret)
5042 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07005043
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005044 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005045 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005046
Kees Cook647416f2013-03-10 14:10:06 -07005047 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005048}
5049
Kees Cook647416f2013-03-10 14:10:06 -07005050static int
5051i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005052{
Kees Cook647416f2013-03-10 14:10:06 -07005053 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07005054 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05305055 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07005056 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005057
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07005058 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005059 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07005060
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07005061 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5062
Kees Cook647416f2013-03-10 14:10:06 -07005063 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07005064
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005065 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005066 if (ret)
5067 return ret;
5068
Jesse Barnes1523c312012-05-25 12:34:54 -07005069 /*
5070 * Turbo will still be enabled, but won't go below the set value.
5071 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305072 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005073
Akash Goelbc4d91f2015-02-26 16:09:47 +05305074 hw_max = dev_priv->rps.max_freq;
5075 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005076
Ben Widawskyb39fb292014-03-19 18:31:11 -07005077 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005078 mutex_unlock(&dev_priv->rps.hw_lock);
5079 return -EINVAL;
5080 }
5081
Ben Widawskyb39fb292014-03-19 18:31:11 -07005082 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005083
Chris Wilsondc979972016-05-10 14:10:04 +01005084 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005085
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005086 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005087
Kees Cook647416f2013-03-10 14:10:06 -07005088 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005089}
5090
Kees Cook647416f2013-03-10 14:10:06 -07005091DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5092 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005093 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07005094
Kees Cook647416f2013-03-10 14:10:06 -07005095static int
5096i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005097{
Kees Cook647416f2013-03-10 14:10:06 -07005098 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03005099 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005100 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07005101 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005102
Daniel Vetter004777c2012-08-09 15:07:01 +02005103 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5104 return -ENODEV;
5105
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005106 ret = mutex_lock_interruptible(&dev->struct_mutex);
5107 if (ret)
5108 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005109 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005110
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005111 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005112
5113 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005114 mutex_unlock(&dev_priv->dev->struct_mutex);
5115
Kees Cook647416f2013-03-10 14:10:06 -07005116 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005117
Kees Cook647416f2013-03-10 14:10:06 -07005118 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005119}
5120
Kees Cook647416f2013-03-10 14:10:06 -07005121static int
5122i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005123{
Kees Cook647416f2013-03-10 14:10:06 -07005124 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005125 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005126 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005127
Daniel Vetter004777c2012-08-09 15:07:01 +02005128 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5129 return -ENODEV;
5130
Kees Cook647416f2013-03-10 14:10:06 -07005131 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005132 return -EINVAL;
5133
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005134 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005135 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005136
5137 /* Update the cache sharing policy here as well */
5138 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5139 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5140 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5141 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5142
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005143 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005144 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005145}
5146
Kees Cook647416f2013-03-10 14:10:06 -07005147DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5148 i915_cache_sharing_get, i915_cache_sharing_set,
5149 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005150
Jeff McGee5d395252015-04-03 18:13:17 -07005151struct sseu_dev_status {
5152 unsigned int slice_total;
5153 unsigned int subslice_total;
5154 unsigned int subslice_per_slice;
5155 unsigned int eu_total;
5156 unsigned int eu_per_subslice;
5157};
5158
5159static void cherryview_sseu_device_status(struct drm_device *dev,
5160 struct sseu_dev_status *stat)
5161{
5162 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005163 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005164 int ss;
5165 u32 sig1[ss_max], sig2[ss_max];
5166
5167 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5168 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5169 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5170 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5171
5172 for (ss = 0; ss < ss_max; ss++) {
5173 unsigned int eu_cnt;
5174
5175 if (sig1[ss] & CHV_SS_PG_ENABLE)
5176 /* skip disabled subslice */
5177 continue;
5178
5179 stat->slice_total = 1;
5180 stat->subslice_per_slice++;
5181 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5182 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5183 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5184 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5185 stat->eu_total += eu_cnt;
5186 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5187 }
5188 stat->subslice_total = stat->subslice_per_slice;
5189}
5190
5191static void gen9_sseu_device_status(struct drm_device *dev,
5192 struct sseu_dev_status *stat)
5193{
5194 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005195 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005196 int s, ss;
5197 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5198
Jeff McGee1c046bc2015-04-03 18:13:18 -07005199 /* BXT has a single slice and at most 3 subslices. */
5200 if (IS_BROXTON(dev)) {
5201 s_max = 1;
5202 ss_max = 3;
5203 }
5204
5205 for (s = 0; s < s_max; s++) {
5206 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5207 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5208 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5209 }
5210
Jeff McGee5d395252015-04-03 18:13:17 -07005211 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5212 GEN9_PGCTL_SSA_EU19_ACK |
5213 GEN9_PGCTL_SSA_EU210_ACK |
5214 GEN9_PGCTL_SSA_EU311_ACK;
5215 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5216 GEN9_PGCTL_SSB_EU19_ACK |
5217 GEN9_PGCTL_SSB_EU210_ACK |
5218 GEN9_PGCTL_SSB_EU311_ACK;
5219
5220 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005221 unsigned int ss_cnt = 0;
5222
Jeff McGee5d395252015-04-03 18:13:17 -07005223 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5224 /* skip disabled slice */
5225 continue;
5226
5227 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005228
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005229 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Jeff McGee1c046bc2015-04-03 18:13:18 -07005230 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5231
Jeff McGee5d395252015-04-03 18:13:17 -07005232 for (ss = 0; ss < ss_max; ss++) {
5233 unsigned int eu_cnt;
5234
Jeff McGee1c046bc2015-04-03 18:13:18 -07005235 if (IS_BROXTON(dev) &&
5236 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5237 /* skip disabled subslice */
5238 continue;
5239
5240 if (IS_BROXTON(dev))
5241 ss_cnt++;
5242
Jeff McGee5d395252015-04-03 18:13:17 -07005243 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5244 eu_mask[ss%2]);
5245 stat->eu_total += eu_cnt;
5246 stat->eu_per_subslice = max(stat->eu_per_subslice,
5247 eu_cnt);
5248 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005249
5250 stat->subslice_total += ss_cnt;
5251 stat->subslice_per_slice = max(stat->subslice_per_slice,
5252 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005253 }
5254}
5255
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005256static void broadwell_sseu_device_status(struct drm_device *dev,
5257 struct sseu_dev_status *stat)
5258{
5259 struct drm_i915_private *dev_priv = dev->dev_private;
5260 int s;
5261 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5262
5263 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5264
5265 if (stat->slice_total) {
5266 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5267 stat->subslice_total = stat->slice_total *
5268 stat->subslice_per_slice;
5269 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5270 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5271
5272 /* subtract fused off EU(s) from enabled slice(s) */
5273 for (s = 0; s < stat->slice_total; s++) {
5274 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5275
5276 stat->eu_total -= hweight8(subslice_7eu);
5277 }
5278 }
5279}
5280
Jeff McGee38732182015-02-13 10:27:54 -06005281static int i915_sseu_status(struct seq_file *m, void *unused)
5282{
5283 struct drm_info_node *node = (struct drm_info_node *) m->private;
5284 struct drm_device *dev = node->minor->dev;
Jeff McGee5d395252015-04-03 18:13:17 -07005285 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06005286
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005287 if (INTEL_INFO(dev)->gen < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005288 return -ENODEV;
5289
5290 seq_puts(m, "SSEU Device Info\n");
5291 seq_printf(m, " Available Slice Total: %u\n",
5292 INTEL_INFO(dev)->slice_total);
5293 seq_printf(m, " Available Subslice Total: %u\n",
5294 INTEL_INFO(dev)->subslice_total);
5295 seq_printf(m, " Available Subslice Per Slice: %u\n",
5296 INTEL_INFO(dev)->subslice_per_slice);
5297 seq_printf(m, " Available EU Total: %u\n",
5298 INTEL_INFO(dev)->eu_total);
5299 seq_printf(m, " Available EU Per Subslice: %u\n",
5300 INTEL_INFO(dev)->eu_per_subslice);
5301 seq_printf(m, " Has Slice Power Gating: %s\n",
5302 yesno(INTEL_INFO(dev)->has_slice_pg));
5303 seq_printf(m, " Has Subslice Power Gating: %s\n",
5304 yesno(INTEL_INFO(dev)->has_subslice_pg));
5305 seq_printf(m, " Has EU Power Gating: %s\n",
5306 yesno(INTEL_INFO(dev)->has_eu_pg));
5307
Jeff McGee7f992ab2015-02-13 10:27:55 -06005308 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07005309 memset(&stat, 0, sizeof(stat));
Jeff McGee5575f032015-02-27 10:22:32 -08005310 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07005311 cherryview_sseu_device_status(dev, &stat);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005312 } else if (IS_BROADWELL(dev)) {
5313 broadwell_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005314 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07005315 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005316 }
Jeff McGee5d395252015-04-03 18:13:17 -07005317 seq_printf(m, " Enabled Slice Total: %u\n",
5318 stat.slice_total);
5319 seq_printf(m, " Enabled Subslice Total: %u\n",
5320 stat.subslice_total);
5321 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5322 stat.subslice_per_slice);
5323 seq_printf(m, " Enabled EU Total: %u\n",
5324 stat.eu_total);
5325 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5326 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005327
Jeff McGee38732182015-02-13 10:27:54 -06005328 return 0;
5329}
5330
Ben Widawsky6d794d42011-04-25 11:25:56 -07005331static int i915_forcewake_open(struct inode *inode, struct file *file)
5332{
5333 struct drm_device *dev = inode->i_private;
5334 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005335
Daniel Vetter075edca2012-01-24 09:44:28 +01005336 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005337 return 0;
5338
Chris Wilson6daccb02015-01-16 11:34:35 +02005339 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005340 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005341
5342 return 0;
5343}
5344
Ben Widawskyc43b5632012-04-16 14:07:40 -07005345static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005346{
5347 struct drm_device *dev = inode->i_private;
5348 struct drm_i915_private *dev_priv = dev->dev_private;
5349
Daniel Vetter075edca2012-01-24 09:44:28 +01005350 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005351 return 0;
5352
Mika Kuoppala59bad942015-01-16 11:34:40 +02005353 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005354 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005355
5356 return 0;
5357}
5358
5359static const struct file_operations i915_forcewake_fops = {
5360 .owner = THIS_MODULE,
5361 .open = i915_forcewake_open,
5362 .release = i915_forcewake_release,
5363};
5364
5365static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5366{
5367 struct drm_device *dev = minor->dev;
5368 struct dentry *ent;
5369
5370 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005371 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005372 root, dev,
5373 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005374 if (!ent)
5375 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005376
Ben Widawsky8eb57292011-05-11 15:10:58 -07005377 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005378}
5379
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005380static int i915_debugfs_create(struct dentry *root,
5381 struct drm_minor *minor,
5382 const char *name,
5383 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005384{
5385 struct drm_device *dev = minor->dev;
5386 struct dentry *ent;
5387
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005388 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005389 S_IRUGO | S_IWUSR,
5390 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005391 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005392 if (!ent)
5393 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005394
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005395 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005396}
5397
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005398static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005399 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005400 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005401 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01005402 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005403 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005404 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005405 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005406 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005407 {"i915_gem_request", i915_gem_request_info, 0},
5408 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005409 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005410 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005411 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5412 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5413 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005414 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005415 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005416 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005417 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005418 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305419 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005420 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005421 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005422 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005423 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005424 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005425 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005426 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005427 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005428 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005429 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005430 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005431 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005432 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005433 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005434 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005435 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005436 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005437 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005438 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005439 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005440 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005441 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005442 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005443 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005444 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005445 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005446 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005447 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005448 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005449 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005450 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305451 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005452 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005453};
Ben Gamari27c202a2009-07-01 22:26:52 -04005454#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005455
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005456static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005457 const char *name;
5458 const struct file_operations *fops;
5459} i915_debugfs_files[] = {
5460 {"i915_wedged", &i915_wedged_fops},
5461 {"i915_max_freq", &i915_max_freq_fops},
5462 {"i915_min_freq", &i915_min_freq_fops},
5463 {"i915_cache_sharing", &i915_cache_sharing_fops},
5464 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005465 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5466 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005467 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5468 {"i915_error_state", &i915_error_state_fops},
5469 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005470 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005471 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5472 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5473 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005474 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005475 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5476 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5477 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005478};
5479
Damien Lespiau07144422013-10-15 18:55:40 +01005480void intel_display_crc_init(struct drm_device *dev)
5481{
5482 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01005483 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005484
Damien Lespiau055e3932014-08-18 13:49:10 +01005485 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005486 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005487
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005488 pipe_crc->opened = false;
5489 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005490 init_waitqueue_head(&pipe_crc->wq);
5491 }
5492}
5493
Ben Gamari27c202a2009-07-01 22:26:52 -04005494int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005495{
Daniel Vetter34b96742013-07-04 20:49:44 +02005496 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005497
Ben Widawsky6d794d42011-04-25 11:25:56 -07005498 ret = i915_forcewake_create(minor->debugfs_root, minor);
5499 if (ret)
5500 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005501
Damien Lespiau07144422013-10-15 18:55:40 +01005502 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5503 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5504 if (ret)
5505 return ret;
5506 }
5507
Daniel Vetter34b96742013-07-04 20:49:44 +02005508 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5509 ret = i915_debugfs_create(minor->debugfs_root, minor,
5510 i915_debugfs_files[i].name,
5511 i915_debugfs_files[i].fops);
5512 if (ret)
5513 return ret;
5514 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005515
Ben Gamari27c202a2009-07-01 22:26:52 -04005516 return drm_debugfs_create_files(i915_debugfs_list,
5517 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005518 minor->debugfs_root, minor);
5519}
5520
Ben Gamari27c202a2009-07-01 22:26:52 -04005521void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005522{
Daniel Vetter34b96742013-07-04 20:49:44 +02005523 int i;
5524
Ben Gamari27c202a2009-07-01 22:26:52 -04005525 drm_debugfs_remove_files(i915_debugfs_list,
5526 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005527
Ben Widawsky6d794d42011-04-25 11:25:56 -07005528 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5529 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005530
Daniel Vettere309a992013-10-16 22:55:51 +02005531 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005532 struct drm_info_list *info_list =
5533 (struct drm_info_list *)&i915_pipe_crc_data[i];
5534
5535 drm_debugfs_remove_files(info_list, 1, minor);
5536 }
5537
Daniel Vetter34b96742013-07-04 20:49:44 +02005538 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5539 struct drm_info_list *info_list =
5540 (struct drm_info_list *) i915_debugfs_files[i].fops;
5541
5542 drm_debugfs_remove_files(info_list, 1, minor);
5543 }
Ben Gamari20172632009-02-17 20:08:50 -05005544}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005545
5546struct dpcd_block {
5547 /* DPCD dump start address. */
5548 unsigned int offset;
5549 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5550 unsigned int end;
5551 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5552 size_t size;
5553 /* Only valid for eDP. */
5554 bool edp;
5555};
5556
5557static const struct dpcd_block i915_dpcd_debug[] = {
5558 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5559 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5560 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5561 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5562 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5563 { .offset = DP_SET_POWER },
5564 { .offset = DP_EDP_DPCD_REV },
5565 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5566 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5567 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5568};
5569
5570static int i915_dpcd_show(struct seq_file *m, void *data)
5571{
5572 struct drm_connector *connector = m->private;
5573 struct intel_dp *intel_dp =
5574 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5575 uint8_t buf[16];
5576 ssize_t err;
5577 int i;
5578
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005579 if (connector->status != connector_status_connected)
5580 return -ENODEV;
5581
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005582 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5583 const struct dpcd_block *b = &i915_dpcd_debug[i];
5584 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5585
5586 if (b->edp &&
5587 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5588 continue;
5589
5590 /* low tech for now */
5591 if (WARN_ON(size > sizeof(buf)))
5592 continue;
5593
5594 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5595 if (err <= 0) {
5596 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5597 size, b->offset, err);
5598 continue;
5599 }
5600
5601 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005602 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005603
5604 return 0;
5605}
5606
5607static int i915_dpcd_open(struct inode *inode, struct file *file)
5608{
5609 return single_open(file, i915_dpcd_show, inode->i_private);
5610}
5611
5612static const struct file_operations i915_dpcd_fops = {
5613 .owner = THIS_MODULE,
5614 .open = i915_dpcd_open,
5615 .read = seq_read,
5616 .llseek = seq_lseek,
5617 .release = single_release,
5618};
5619
5620/**
5621 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5622 * @connector: pointer to a registered drm_connector
5623 *
5624 * Cleanup will be done by drm_connector_unregister() through a call to
5625 * drm_debugfs_connector_remove().
5626 *
5627 * Returns 0 on success, negative error codes on error.
5628 */
5629int i915_debugfs_connector_add(struct drm_connector *connector)
5630{
5631 struct dentry *root = connector->debugfs_entry;
5632
5633 /* The connector must have been registered beforehands. */
5634 if (!root)
5635 return -ENODEV;
5636
5637 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5638 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5639 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5640 &i915_dpcd_fops);
5641
5642 return 0;
5643}