blob: a2e3af02c292d025e93a8ba88f5dd656da396816 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Damien Lespiau497666d2013-10-15 18:55:39 +010049/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
Chris Wilson70d39fe2010-08-25 16:03:34 +010075static int i915_capabilities(struct seq_file *m, void *data)
76{
Damien Lespiau9f25d002014-05-13 15:30:28 +010077 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010078 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030082 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010083#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010088
89 return 0;
90}
Ben Gamari433e12f2009-02-17 20:08:51 -050091
Chris Wilson05394f32010-11-08 19:18:58 +000092static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000093{
Chris Wilsonbaaa5cf2015-04-15 16:42:46 +010094 if (obj->pin_display)
Chris Wilsona6172a82009-02-11 14:26:38 +000095 return "p";
96 else
97 return " ";
98}
99
Chris Wilson05394f32010-11-08 19:18:58 +0000100static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000101{
Akshay Joshi0206e352011-08-16 15:34:10 -0400102 switch (obj->tiling_mode) {
103 default:
104 case I915_TILING_NONE: return " ";
105 case I915_TILING_X: return "X";
106 case I915_TILING_Y: return "Y";
107 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000108}
109
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700110static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
111{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100112 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700113}
114
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100115static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
116{
117 u64 size = 0;
118 struct i915_vma *vma;
119
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000120 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +0000121 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100122 size += vma->node.size;
123 }
124
125 return size;
126}
127
Chris Wilson37811fc2010-08-25 22:45:57 +0100128static void
129describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
130{
Chris Wilsonb4716182015-04-27 13:41:17 +0100131 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000132 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700133 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800134 int pin_count = 0;
Dave Gordonc3232b12016-03-23 18:19:53 +0000135 enum intel_engine_id id;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800136
Chris Wilson188c1ab2016-04-03 14:14:20 +0100137 lockdep_assert_held(&obj->base.dev->struct_mutex);
138
Chris Wilsonb4716182015-04-27 13:41:17 +0100139 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 &obj->base,
Chris Wilson481a3d42015-04-07 16:20:39 +0100141 obj->active ? "*" : " ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100142 get_pin_flag(obj),
143 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700144 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800145 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100146 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100147 obj->base.write_domain);
Dave Gordonc3232b12016-03-23 18:19:53 +0000148 for_each_engine_id(engine, dev_priv, id)
Chris Wilsonb4716182015-04-27 13:41:17 +0100149 seq_printf(m, "%x ",
Dave Gordonc3232b12016-03-23 18:19:53 +0000150 i915_gem_request_get_seqno(obj->last_read_req[id]));
Chris Wilsonb4716182015-04-27 13:41:17 +0100151 seq_printf(m, "] %x %x%s%s%s",
John Harrison97b2a6a2014-11-24 18:49:26 +0000152 i915_gem_request_get_seqno(obj->last_write_req),
153 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100154 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100155 obj->dirty ? " dirty" : "",
156 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
157 if (obj->base.name)
158 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800160 if (vma->pin_count > 0)
161 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300162 }
163 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100164 if (obj->pin_display)
165 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100166 if (obj->fence_reg != I915_FENCE_REG_NONE)
167 seq_printf(m, " (fence: %d)", obj->fence_reg);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000168 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100169 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson596c5922016-02-26 11:03:20 +0000170 vma->is_ggtt ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100171 vma->node.start, vma->node.size);
Chris Wilson596c5922016-02-26 11:03:20 +0000172 if (vma->is_ggtt)
173 seq_printf(m, ", type: %u", vma->ggtt_view.type);
174 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700175 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000176 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100177 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100178 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000179 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100180 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000181 *t++ = 'p';
182 if (obj->fault_mappable)
183 *t++ = 'f';
184 *t = '\0';
185 seq_printf(m, " (%s mappable)", s);
186 }
Chris Wilsonb4716182015-04-27 13:41:17 +0100187 if (obj->last_write_req != NULL)
John Harrison41c52412014-11-24 18:49:43 +0000188 seq_printf(m, " (%s)",
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000189 i915_gem_request_get_engine(obj->last_write_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200190 if (obj->frontbuffer_bits)
191 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100192}
193
Oscar Mateo273497e2014-05-22 14:13:37 +0100194static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700195{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100196 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700197 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
198 seq_putc(m, ' ');
199}
200
Ben Gamari433e12f2009-02-17 20:08:51 -0500201static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500202{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100203 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500204 uintptr_t list = (uintptr_t) node->info_ent->data;
205 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500206 struct drm_device *dev = node->minor->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300207 struct drm_i915_private *dev_priv = to_i915(dev);
208 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyca191b12013-07-31 17:00:14 -0700209 struct i915_vma *vma;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300210 u64 total_obj_size, total_gtt_size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100211 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100212
213 ret = mutex_lock_interruptible(&dev->struct_mutex);
214 if (ret)
215 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500216
Ben Widawskyca191b12013-07-31 17:00:14 -0700217 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500218 switch (list) {
219 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100220 seq_puts(m, "Active:\n");
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300221 head = &ggtt->base.active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500222 break;
223 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100224 seq_puts(m, "Inactive:\n");
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300225 head = &ggtt->base.inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500226 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500227 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100228 mutex_unlock(&dev->struct_mutex);
229 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500230 }
231
Chris Wilson8f2480f2010-09-26 11:44:19 +0100232 total_obj_size = total_gtt_size = count = 0;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000233 list_for_each_entry(vma, head, vm_link) {
Ben Widawskyca191b12013-07-31 17:00:14 -0700234 seq_printf(m, " ");
235 describe_obj(m, vma->obj);
236 seq_printf(m, "\n");
237 total_obj_size += vma->obj->base.size;
238 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100239 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500240 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100241 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700242
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300243 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson8f2480f2010-09-26 11:44:19 +0100244 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500245 return 0;
246}
247
Chris Wilson6d2b88852013-08-07 18:30:54 +0100248static int obj_rank_by_stolen(void *priv,
249 struct list_head *A, struct list_head *B)
250{
251 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200252 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100253 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200254 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100255
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200256 if (a->stolen->start < b->stolen->start)
257 return -1;
258 if (a->stolen->start > b->stolen->start)
259 return 1;
260 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100261}
262
263static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
264{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100265 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100266 struct drm_device *dev = node->minor->dev;
267 struct drm_i915_private *dev_priv = dev->dev_private;
268 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300269 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100270 LIST_HEAD(stolen);
271 int count, ret;
272
273 ret = mutex_lock_interruptible(&dev->struct_mutex);
274 if (ret)
275 return ret;
276
277 total_obj_size = total_gtt_size = count = 0;
278 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
279 if (obj->stolen == NULL)
280 continue;
281
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200282 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100283
284 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100285 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100286 count++;
287 }
288 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
289 if (obj->stolen == NULL)
290 continue;
291
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200292 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100293
294 total_obj_size += obj->base.size;
295 count++;
296 }
297 list_sort(NULL, &stolen, obj_rank_by_stolen);
298 seq_puts(m, "Stolen:\n");
299 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200300 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100301 seq_puts(m, " ");
302 describe_obj(m, obj);
303 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200304 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100305 }
306 mutex_unlock(&dev->struct_mutex);
307
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300308 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100309 count, total_obj_size, total_gtt_size);
310 return 0;
311}
312
Chris Wilson6299f992010-11-24 12:23:44 +0000313#define count_objects(list, member) do { \
314 list_for_each_entry(obj, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100315 size += i915_gem_obj_total_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000316 ++count; \
317 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700318 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000319 ++mappable_count; \
320 } \
321 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400322} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000323
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100324struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000325 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300326 unsigned long count;
327 u64 total, unbound;
328 u64 global, shared;
329 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100330};
331
332static int per_file_stats(int id, void *ptr, void *data)
333{
334 struct drm_i915_gem_object *obj = ptr;
335 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000336 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100337
338 stats->count++;
339 stats->total += obj->base.size;
340
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000341 if (obj->base.name || obj->base.dma_buf)
342 stats->shared += obj->base.size;
343
Chris Wilson6313c202014-03-19 13:45:45 +0000344 if (USES_FULL_PPGTT(obj->base.dev)) {
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000345 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson6313c202014-03-19 13:45:45 +0000346 struct i915_hw_ppgtt *ppgtt;
347
348 if (!drm_mm_node_allocated(&vma->node))
349 continue;
350
Chris Wilson596c5922016-02-26 11:03:20 +0000351 if (vma->is_ggtt) {
Chris Wilson6313c202014-03-19 13:45:45 +0000352 stats->global += obj->base.size;
353 continue;
354 }
355
356 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200357 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000358 continue;
359
John Harrison41c52412014-11-24 18:49:43 +0000360 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000361 stats->active += obj->base.size;
362 else
363 stats->inactive += obj->base.size;
364
365 return 0;
366 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100367 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000368 if (i915_gem_obj_ggtt_bound(obj)) {
369 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000370 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000371 stats->active += obj->base.size;
372 else
373 stats->inactive += obj->base.size;
374 return 0;
375 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100376 }
377
Chris Wilson6313c202014-03-19 13:45:45 +0000378 if (!list_empty(&obj->global_list))
379 stats->unbound += obj->base.size;
380
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100381 return 0;
382}
383
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100384#define print_file_stats(m, name, stats) do { \
385 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300386 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100387 name, \
388 stats.count, \
389 stats.total, \
390 stats.active, \
391 stats.inactive, \
392 stats.global, \
393 stats.shared, \
394 stats.unbound); \
395} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800396
397static void print_batch_pool_stats(struct seq_file *m,
398 struct drm_i915_private *dev_priv)
399{
400 struct drm_i915_gem_object *obj;
401 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000402 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000403 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800404
405 memset(&stats, 0, sizeof(stats));
406
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000407 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000408 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100409 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000410 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100411 batch_pool_link)
412 per_file_stats(0, obj, &stats);
413 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100414 }
Brad Volkin493018d2014-12-11 12:13:08 -0800415
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100416 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800417}
418
Ben Widawskyca191b12013-07-31 17:00:14 -0700419#define count_vmas(list, member) do { \
420 list_for_each_entry(vma, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100421 size += i915_gem_obj_total_ggtt_size(vma->obj); \
Ben Widawskyca191b12013-07-31 17:00:14 -0700422 ++count; \
423 if (vma->obj->map_and_fenceable) { \
424 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
425 ++mappable_count; \
426 } \
427 } \
428} while (0)
429
430static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100431{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100432 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100433 struct drm_device *dev = node->minor->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300434 struct drm_i915_private *dev_priv = to_i915(dev);
435 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200436 u32 count, mappable_count, purgeable_count;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300437 u64 size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000438 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100439 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700440 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100441 int ret;
442
443 ret = mutex_lock_interruptible(&dev->struct_mutex);
444 if (ret)
445 return ret;
446
Chris Wilson6299f992010-11-24 12:23:44 +0000447 seq_printf(m, "%u objects, %zu bytes\n",
448 dev_priv->mm.object_count,
449 dev_priv->mm.object_memory);
450
451 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700452 count_objects(&dev_priv->mm.bound_list, global_list);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300453 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000454 count, mappable_count, size, mappable_size);
455
456 size = count = mappable_size = mappable_count = 0;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300457 count_vmas(&ggtt->base.active_list, vm_link);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300458 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000459 count, mappable_count, size, mappable_size);
460
461 size = count = mappable_size = mappable_count = 0;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300462 count_vmas(&ggtt->base.inactive_list, vm_link);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300463 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000464 count, mappable_count, size, mappable_size);
465
Chris Wilsonb7abb712012-08-20 11:33:30 +0200466 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700467 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200468 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200469 if (obj->madv == I915_MADV_DONTNEED)
470 purgeable_size += obj->base.size, ++purgeable_count;
471 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300472 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
Chris Wilson6c085a72012-08-20 11:40:46 +0200473
Chris Wilson6299f992010-11-24 12:23:44 +0000474 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700475 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000476 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700477 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000478 ++count;
479 }
Chris Wilson30154652015-04-07 17:28:24 +0100480 if (obj->pin_display) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700481 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000482 ++mappable_count;
483 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200484 if (obj->madv == I915_MADV_DONTNEED) {
485 purgeable_size += obj->base.size;
486 ++purgeable_count;
487 }
Chris Wilson6299f992010-11-24 12:23:44 +0000488 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300489 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200490 purgeable_count, purgeable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300491 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000492 mappable_count, mappable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300493 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000494 count, size);
495
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300496 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300497 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100498
Damien Lespiau267f0c92013-06-24 22:59:48 +0100499 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800500 print_batch_pool_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100501 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
502 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900503 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100504
505 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000506 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100507 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100508 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100509 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900510 /*
511 * Although we have a valid reference on file->pid, that does
512 * not guarantee that the task_struct who called get_pid() is
513 * still alive (e.g. get_pid(current) => fork() => exit()).
514 * Therefore, we need to protect this ->comm access using RCU.
515 */
516 rcu_read_lock();
517 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800518 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900519 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100520 }
521
Chris Wilson73aa8082010-09-30 11:46:12 +0100522 mutex_unlock(&dev->struct_mutex);
523
524 return 0;
525}
526
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100527static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000528{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100529 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000530 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100531 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000532 struct drm_i915_private *dev_priv = dev->dev_private;
533 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300534 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000535 int count, ret;
536
537 ret = mutex_lock_interruptible(&dev->struct_mutex);
538 if (ret)
539 return ret;
540
541 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700542 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800543 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100544 continue;
545
Damien Lespiau267f0c92013-06-24 22:59:48 +0100546 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000547 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100548 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000549 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100550 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000551 count++;
552 }
553
554 mutex_unlock(&dev->struct_mutex);
555
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300556 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000557 count, total_obj_size, total_gtt_size);
558
559 return 0;
560}
561
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100562static int i915_gem_pageflip_info(struct seq_file *m, void *data)
563{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100564 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100565 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100566 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100567 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200568 int ret;
569
570 ret = mutex_lock_interruptible(&dev->struct_mutex);
571 if (ret)
572 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100573
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100574 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800575 const char pipe = pipe_name(crtc->pipe);
576 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100577 struct intel_unpin_work *work;
578
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200579 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100580 work = crtc->unpin_work;
581 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800582 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100583 pipe, plane);
584 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100585 u32 addr;
586
Chris Wilsone7d841c2012-12-03 11:36:30 +0000587 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800588 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100589 pipe, plane);
590 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800591 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100592 pipe, plane);
593 }
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100594 if (work->flip_queued_req) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000595 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100596
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200597 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000598 engine->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000599 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100600 dev_priv->next_seqno,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000601 engine->get_seqno(engine, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000602 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100603 } else
604 seq_printf(m, "Flip not associated with any ring\n");
605 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
606 work->flip_queued_vblank,
607 work->flip_ready_vblank,
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100608 drm_crtc_vblank_count(&crtc->base));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100609 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100610 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100611 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100612 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000613 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100614
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100615 if (INTEL_INFO(dev)->gen >= 4)
616 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
617 else
618 addr = I915_READ(DSPADDR(crtc->plane));
619 seq_printf(m, "Current scanout address 0x%08x\n", addr);
620
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100621 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100622 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
623 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100624 }
625 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200626 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100627 }
628
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200629 mutex_unlock(&dev->struct_mutex);
630
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100631 return 0;
632}
633
Brad Volkin493018d2014-12-11 12:13:08 -0800634static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
635{
636 struct drm_info_node *node = m->private;
637 struct drm_device *dev = node->minor->dev;
638 struct drm_i915_private *dev_priv = dev->dev_private;
639 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000640 struct intel_engine_cs *engine;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100641 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000642 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800643
644 ret = mutex_lock_interruptible(&dev->struct_mutex);
645 if (ret)
646 return ret;
647
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000648 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000649 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100650 int count;
651
652 count = 0;
653 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000654 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100655 batch_pool_link)
656 count++;
657 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000658 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100659
660 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000661 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100662 batch_pool_link) {
663 seq_puts(m, " ");
664 describe_obj(m, obj);
665 seq_putc(m, '\n');
666 }
667
668 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100669 }
Brad Volkin493018d2014-12-11 12:13:08 -0800670 }
671
Chris Wilson8d9d5742015-04-07 16:20:38 +0100672 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800673
674 mutex_unlock(&dev->struct_mutex);
675
676 return 0;
677}
678
Ben Gamari20172632009-02-17 20:08:50 -0500679static int i915_gem_request_info(struct seq_file *m, void *data)
680{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100681 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500682 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300683 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000684 struct intel_engine_cs *engine;
Daniel Vettereed29a52015-05-21 14:21:25 +0200685 struct drm_i915_gem_request *req;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000686 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100687
688 ret = mutex_lock_interruptible(&dev->struct_mutex);
689 if (ret)
690 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500691
Chris Wilson2d1070b2015-04-01 10:36:56 +0100692 any = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000693 for_each_engine(engine, dev_priv) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100694 int count;
695
696 count = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000697 list_for_each_entry(req, &engine->request_list, list)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100698 count++;
699 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100700 continue;
701
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000702 seq_printf(m, "%s requests: %d\n", engine->name, count);
703 list_for_each_entry(req, &engine->request_list, list) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100704 struct task_struct *task;
705
706 rcu_read_lock();
707 task = NULL;
Daniel Vettereed29a52015-05-21 14:21:25 +0200708 if (req->pid)
709 task = pid_task(req->pid, PIDTYPE_PID);
Chris Wilson2d1070b2015-04-01 10:36:56 +0100710 seq_printf(m, " %x @ %d: %s [%d]\n",
Daniel Vettereed29a52015-05-21 14:21:25 +0200711 req->seqno,
712 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100713 task ? task->comm : "<unknown>",
714 task ? task->pid : -1);
715 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100716 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100717
718 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500719 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100720 mutex_unlock(&dev->struct_mutex);
721
Chris Wilson2d1070b2015-04-01 10:36:56 +0100722 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100723 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100724
Ben Gamari20172632009-02-17 20:08:50 -0500725 return 0;
726}
727
Chris Wilsonb2223492010-10-27 15:27:33 +0100728static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000729 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100730{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000731 if (engine->get_seqno) {
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200732 seq_printf(m, "Current sequence (%s): %x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000733 engine->name, engine->get_seqno(engine, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100734 }
735}
736
Ben Gamari20172632009-02-17 20:08:50 -0500737static int i915_gem_seqno_info(struct seq_file *m, void *data)
738{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100739 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500740 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300741 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000742 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000743 int ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100744
745 ret = mutex_lock_interruptible(&dev->struct_mutex);
746 if (ret)
747 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200748 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500749
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000750 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000751 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100752
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200753 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100754 mutex_unlock(&dev->struct_mutex);
755
Ben Gamari20172632009-02-17 20:08:50 -0500756 return 0;
757}
758
759
760static int i915_interrupt_info(struct seq_file *m, void *data)
761{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100762 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500763 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300764 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000765 struct intel_engine_cs *engine;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800766 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100767
768 ret = mutex_lock_interruptible(&dev->struct_mutex);
769 if (ret)
770 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200771 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500772
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300773 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300774 seq_printf(m, "Master Interrupt Control:\t%08x\n",
775 I915_READ(GEN8_MASTER_IRQ));
776
777 seq_printf(m, "Display IER:\t%08x\n",
778 I915_READ(VLV_IER));
779 seq_printf(m, "Display IIR:\t%08x\n",
780 I915_READ(VLV_IIR));
781 seq_printf(m, "Display IIR_RW:\t%08x\n",
782 I915_READ(VLV_IIR_RW));
783 seq_printf(m, "Display IMR:\t%08x\n",
784 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100785 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300786 seq_printf(m, "Pipe %c stat:\t%08x\n",
787 pipe_name(pipe),
788 I915_READ(PIPESTAT(pipe)));
789
790 seq_printf(m, "Port hotplug:\t%08x\n",
791 I915_READ(PORT_HOTPLUG_EN));
792 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
793 I915_READ(VLV_DPFLIPSTAT));
794 seq_printf(m, "DPINVGTT:\t%08x\n",
795 I915_READ(DPINVGTT));
796
797 for (i = 0; i < 4; i++) {
798 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
799 i, I915_READ(GEN8_GT_IMR(i)));
800 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
801 i, I915_READ(GEN8_GT_IIR(i)));
802 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
803 i, I915_READ(GEN8_GT_IER(i)));
804 }
805
806 seq_printf(m, "PCU interrupt mask:\t%08x\n",
807 I915_READ(GEN8_PCU_IMR));
808 seq_printf(m, "PCU interrupt identity:\t%08x\n",
809 I915_READ(GEN8_PCU_IIR));
810 seq_printf(m, "PCU interrupt enable:\t%08x\n",
811 I915_READ(GEN8_PCU_IER));
812 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700813 seq_printf(m, "Master Interrupt Control:\t%08x\n",
814 I915_READ(GEN8_MASTER_IRQ));
815
816 for (i = 0; i < 4; i++) {
817 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
818 i, I915_READ(GEN8_GT_IMR(i)));
819 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
820 i, I915_READ(GEN8_GT_IIR(i)));
821 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
822 i, I915_READ(GEN8_GT_IER(i)));
823 }
824
Damien Lespiau055e3932014-08-18 13:49:10 +0100825 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200826 enum intel_display_power_domain power_domain;
827
828 power_domain = POWER_DOMAIN_PIPE(pipe);
829 if (!intel_display_power_get_if_enabled(dev_priv,
830 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300831 seq_printf(m, "Pipe %c power disabled\n",
832 pipe_name(pipe));
833 continue;
834 }
Ben Widawskya123f152013-11-02 21:07:10 -0700835 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000836 pipe_name(pipe),
837 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700838 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000839 pipe_name(pipe),
840 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700841 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000842 pipe_name(pipe),
843 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200844
845 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700846 }
847
848 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
849 I915_READ(GEN8_DE_PORT_IMR));
850 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
851 I915_READ(GEN8_DE_PORT_IIR));
852 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
853 I915_READ(GEN8_DE_PORT_IER));
854
855 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
856 I915_READ(GEN8_DE_MISC_IMR));
857 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
858 I915_READ(GEN8_DE_MISC_IIR));
859 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
860 I915_READ(GEN8_DE_MISC_IER));
861
862 seq_printf(m, "PCU interrupt mask:\t%08x\n",
863 I915_READ(GEN8_PCU_IMR));
864 seq_printf(m, "PCU interrupt identity:\t%08x\n",
865 I915_READ(GEN8_PCU_IIR));
866 seq_printf(m, "PCU interrupt enable:\t%08x\n",
867 I915_READ(GEN8_PCU_IER));
868 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700869 seq_printf(m, "Display IER:\t%08x\n",
870 I915_READ(VLV_IER));
871 seq_printf(m, "Display IIR:\t%08x\n",
872 I915_READ(VLV_IIR));
873 seq_printf(m, "Display IIR_RW:\t%08x\n",
874 I915_READ(VLV_IIR_RW));
875 seq_printf(m, "Display IMR:\t%08x\n",
876 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100877 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700878 seq_printf(m, "Pipe %c stat:\t%08x\n",
879 pipe_name(pipe),
880 I915_READ(PIPESTAT(pipe)));
881
882 seq_printf(m, "Master IER:\t%08x\n",
883 I915_READ(VLV_MASTER_IER));
884
885 seq_printf(m, "Render IER:\t%08x\n",
886 I915_READ(GTIER));
887 seq_printf(m, "Render IIR:\t%08x\n",
888 I915_READ(GTIIR));
889 seq_printf(m, "Render IMR:\t%08x\n",
890 I915_READ(GTIMR));
891
892 seq_printf(m, "PM IER:\t\t%08x\n",
893 I915_READ(GEN6_PMIER));
894 seq_printf(m, "PM IIR:\t\t%08x\n",
895 I915_READ(GEN6_PMIIR));
896 seq_printf(m, "PM IMR:\t\t%08x\n",
897 I915_READ(GEN6_PMIMR));
898
899 seq_printf(m, "Port hotplug:\t%08x\n",
900 I915_READ(PORT_HOTPLUG_EN));
901 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
902 I915_READ(VLV_DPFLIPSTAT));
903 seq_printf(m, "DPINVGTT:\t%08x\n",
904 I915_READ(DPINVGTT));
905
906 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800907 seq_printf(m, "Interrupt enable: %08x\n",
908 I915_READ(IER));
909 seq_printf(m, "Interrupt identity: %08x\n",
910 I915_READ(IIR));
911 seq_printf(m, "Interrupt mask: %08x\n",
912 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100913 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800914 seq_printf(m, "Pipe %c stat: %08x\n",
915 pipe_name(pipe),
916 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800917 } else {
918 seq_printf(m, "North Display Interrupt enable: %08x\n",
919 I915_READ(DEIER));
920 seq_printf(m, "North Display Interrupt identity: %08x\n",
921 I915_READ(DEIIR));
922 seq_printf(m, "North Display Interrupt mask: %08x\n",
923 I915_READ(DEIMR));
924 seq_printf(m, "South Display Interrupt enable: %08x\n",
925 I915_READ(SDEIER));
926 seq_printf(m, "South Display Interrupt identity: %08x\n",
927 I915_READ(SDEIIR));
928 seq_printf(m, "South Display Interrupt mask: %08x\n",
929 I915_READ(SDEIMR));
930 seq_printf(m, "Graphics Interrupt enable: %08x\n",
931 I915_READ(GTIER));
932 seq_printf(m, "Graphics Interrupt identity: %08x\n",
933 I915_READ(GTIIR));
934 seq_printf(m, "Graphics Interrupt mask: %08x\n",
935 I915_READ(GTIMR));
936 }
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000937 for_each_engine(engine, dev_priv) {
Ben Widawskya123f152013-11-02 21:07:10 -0700938 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100939 seq_printf(m,
940 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000941 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000942 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000943 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000944 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200945 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100946 mutex_unlock(&dev->struct_mutex);
947
Ben Gamari20172632009-02-17 20:08:50 -0500948 return 0;
949}
950
Chris Wilsona6172a82009-02-11 14:26:38 +0000951static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
952{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100953 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000954 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300955 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100956 int i, ret;
957
958 ret = mutex_lock_interruptible(&dev->struct_mutex);
959 if (ret)
960 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000961
Chris Wilsona6172a82009-02-11 14:26:38 +0000962 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
963 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000964 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000965
Chris Wilson6c085a72012-08-20 11:40:46 +0200966 seq_printf(m, "Fence %d, pin count = %d, object = ",
967 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100968 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100969 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100970 else
Chris Wilson05394f32010-11-08 19:18:58 +0000971 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100972 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000973 }
974
Chris Wilson05394f32010-11-08 19:18:58 +0000975 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000976 return 0;
977}
978
Ben Gamari20172632009-02-17 20:08:50 -0500979static int i915_hws_info(struct seq_file *m, void *data)
980{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100981 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500982 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300983 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000984 struct intel_engine_cs *engine;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100985 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100986 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500987
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000988 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000989 hws = engine->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500990 if (hws == NULL)
991 return 0;
992
993 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
994 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
995 i * 4,
996 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
997 }
998 return 0;
999}
1000
Daniel Vetterd5442302012-04-27 15:17:40 +02001001static ssize_t
1002i915_error_state_write(struct file *filp,
1003 const char __user *ubuf,
1004 size_t cnt,
1005 loff_t *ppos)
1006{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001007 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001008 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001009 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +02001010
1011 DRM_DEBUG_DRIVER("Resetting error state\n");
1012
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001013 ret = mutex_lock_interruptible(&dev->struct_mutex);
1014 if (ret)
1015 return ret;
1016
Daniel Vetterd5442302012-04-27 15:17:40 +02001017 i915_destroy_error_state(dev);
1018 mutex_unlock(&dev->struct_mutex);
1019
1020 return cnt;
1021}
1022
1023static int i915_error_state_open(struct inode *inode, struct file *file)
1024{
1025 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001026 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001027
1028 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1029 if (!error_priv)
1030 return -ENOMEM;
1031
1032 error_priv->dev = dev;
1033
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001034 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001035
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001036 file->private_data = error_priv;
1037
1038 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001039}
1040
1041static int i915_error_state_release(struct inode *inode, struct file *file)
1042{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001043 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001044
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001045 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001046 kfree(error_priv);
1047
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001048 return 0;
1049}
1050
1051static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1052 size_t count, loff_t *pos)
1053{
1054 struct i915_error_state_file_priv *error_priv = file->private_data;
1055 struct drm_i915_error_state_buf error_str;
1056 loff_t tmp_pos = 0;
1057 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001058 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001059
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001060 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001061 if (ret)
1062 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001063
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001064 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001065 if (ret)
1066 goto out;
1067
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001068 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1069 error_str.buf,
1070 error_str.bytes);
1071
1072 if (ret_count < 0)
1073 ret = ret_count;
1074 else
1075 *pos = error_str.start + ret_count;
1076out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001077 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001078 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001079}
1080
1081static const struct file_operations i915_error_state_fops = {
1082 .owner = THIS_MODULE,
1083 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001084 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001085 .write = i915_error_state_write,
1086 .llseek = default_llseek,
1087 .release = i915_error_state_release,
1088};
1089
Kees Cook647416f2013-03-10 14:10:06 -07001090static int
1091i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001092{
Kees Cook647416f2013-03-10 14:10:06 -07001093 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001094 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001095 int ret;
1096
1097 ret = mutex_lock_interruptible(&dev->struct_mutex);
1098 if (ret)
1099 return ret;
1100
Kees Cook647416f2013-03-10 14:10:06 -07001101 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001102 mutex_unlock(&dev->struct_mutex);
1103
Kees Cook647416f2013-03-10 14:10:06 -07001104 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001105}
1106
Kees Cook647416f2013-03-10 14:10:06 -07001107static int
1108i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001109{
Kees Cook647416f2013-03-10 14:10:06 -07001110 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001111 int ret;
1112
Mika Kuoppala40633212012-12-04 15:12:00 +02001113 ret = mutex_lock_interruptible(&dev->struct_mutex);
1114 if (ret)
1115 return ret;
1116
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001117 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001118 mutex_unlock(&dev->struct_mutex);
1119
Kees Cook647416f2013-03-10 14:10:06 -07001120 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001121}
1122
Kees Cook647416f2013-03-10 14:10:06 -07001123DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1124 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001125 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001126
Deepak Sadb4bd12014-03-31 11:30:02 +05301127static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001128{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001129 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001130 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001131 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001132 int ret = 0;
1133
1134 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001135
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001136 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1137
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001138 if (IS_GEN5(dev)) {
1139 u16 rgvswctl = I915_READ16(MEMSWCTL);
1140 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1141
1142 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1143 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1144 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1145 MEMSTAT_VID_SHIFT);
1146 seq_printf(m, "Current P-state: %d\n",
1147 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Wayne Boyer666a4532015-12-09 12:29:35 -08001148 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1149 u32 freq_sts;
1150
1151 mutex_lock(&dev_priv->rps.hw_lock);
1152 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1153 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1154 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1155
1156 seq_printf(m, "actual GPU freq: %d MHz\n",
1157 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1158
1159 seq_printf(m, "current GPU freq: %d MHz\n",
1160 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1161
1162 seq_printf(m, "max GPU freq: %d MHz\n",
1163 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1164
1165 seq_printf(m, "min GPU freq: %d MHz\n",
1166 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1167
1168 seq_printf(m, "idle GPU freq: %d MHz\n",
1169 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1170
1171 seq_printf(m,
1172 "efficient (RPe) frequency: %d MHz\n",
1173 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1174 mutex_unlock(&dev_priv->rps.hw_lock);
1175 } else if (INTEL_INFO(dev)->gen >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001176 u32 rp_state_limits;
1177 u32 gt_perf_status;
1178 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001179 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001180 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001181 u32 rpupei, rpcurup, rpprevup;
1182 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001183 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001184 int max_freq;
1185
Bob Paauwe35040562015-06-25 14:54:07 -07001186 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1187 if (IS_BROXTON(dev)) {
1188 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1189 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1190 } else {
1191 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1192 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1193 }
1194
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001195 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001196 ret = mutex_lock_interruptible(&dev->struct_mutex);
1197 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001198 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001199
Mika Kuoppala59bad942015-01-16 11:34:40 +02001200 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001201
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001202 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301203 if (IS_GEN9(dev))
1204 reqf >>= 23;
1205 else {
1206 reqf &= ~GEN6_TURBO_DISABLE;
1207 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1208 reqf >>= 24;
1209 else
1210 reqf >>= 25;
1211 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001212 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001213
Chris Wilson0d8f9492014-03-27 09:06:14 +00001214 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1215 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1216 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1217
Jesse Barnesccab5c82011-01-18 15:49:25 -08001218 rpstat = I915_READ(GEN6_RPSTAT1);
1219 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1220 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1221 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1222 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1223 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1224 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Akash Goel60260a52015-03-06 11:07:21 +05301225 if (IS_GEN9(dev))
1226 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1227 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001228 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1229 else
1230 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001231 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001232
Mika Kuoppala59bad942015-01-16 11:34:40 +02001233 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001234 mutex_unlock(&dev->struct_mutex);
1235
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001236 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1237 pm_ier = I915_READ(GEN6_PMIER);
1238 pm_imr = I915_READ(GEN6_PMIMR);
1239 pm_isr = I915_READ(GEN6_PMISR);
1240 pm_iir = I915_READ(GEN6_PMIIR);
1241 pm_mask = I915_READ(GEN6_PMINTRMSK);
1242 } else {
1243 pm_ier = I915_READ(GEN8_GT_IER(2));
1244 pm_imr = I915_READ(GEN8_GT_IMR(2));
1245 pm_isr = I915_READ(GEN8_GT_ISR(2));
1246 pm_iir = I915_READ(GEN8_GT_IIR(2));
1247 pm_mask = I915_READ(GEN6_PMINTRMSK);
1248 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001249 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001250 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001251 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001252 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301253 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001254 seq_printf(m, "Render p-state VID: %d\n",
1255 gt_perf_status & 0xff);
1256 seq_printf(m, "Render p-state limit: %d\n",
1257 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001258 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1259 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1260 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1261 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001262 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001263 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001264 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1265 GEN6_CURICONT_MASK);
1266 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1267 GEN6_CURBSYTAVG_MASK);
1268 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1269 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001270 seq_printf(m, "Up threshold: %d%%\n",
1271 dev_priv->rps.up_threshold);
1272
Jesse Barnesccab5c82011-01-18 15:49:25 -08001273 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1274 GEN6_CURIAVG_MASK);
1275 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1276 GEN6_CURBSYTAVG_MASK);
1277 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1278 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001279 seq_printf(m, "Down threshold: %d%%\n",
1280 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001281
Bob Paauwe35040562015-06-25 14:54:07 -07001282 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1283 rp_state_cap >> 16) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001284 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1285 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001286 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001287 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001288
1289 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001290 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1291 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001292 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001293 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001294
Bob Paauwe35040562015-06-25 14:54:07 -07001295 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1296 rp_state_cap >> 0) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001297 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1298 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001299 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001300 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001301 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001302 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001303
Chris Wilsond86ed342015-04-27 13:41:19 +01001304 seq_printf(m, "Current freq: %d MHz\n",
1305 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1306 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001307 seq_printf(m, "Idle freq: %d MHz\n",
1308 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001309 seq_printf(m, "Min freq: %d MHz\n",
1310 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1311 seq_printf(m, "Max freq: %d MHz\n",
1312 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1313 seq_printf(m,
1314 "efficient (RPe) frequency: %d MHz\n",
1315 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001316 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001317 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001318 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001319
Mika Kahola1170f282015-09-25 14:00:32 +03001320 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1321 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1322 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1323
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001324out:
1325 intel_runtime_pm_put(dev_priv);
1326 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001327}
1328
Chris Wilsonf6544492015-01-26 18:03:04 +02001329static int i915_hangcheck_info(struct seq_file *m, void *unused)
1330{
1331 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001332 struct drm_device *dev = node->minor->dev;
1333 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001334 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001335 u64 acthd[I915_NUM_ENGINES];
1336 u32 seqno[I915_NUM_ENGINES];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001337 u32 instdone[I915_NUM_INSTDONE_REG];
Dave Gordonc3232b12016-03-23 18:19:53 +00001338 enum intel_engine_id id;
1339 int j;
Chris Wilsonf6544492015-01-26 18:03:04 +02001340
1341 if (!i915.enable_hangcheck) {
1342 seq_printf(m, "Hangcheck disabled\n");
1343 return 0;
1344 }
1345
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001346 intel_runtime_pm_get(dev_priv);
1347
Dave Gordonc3232b12016-03-23 18:19:53 +00001348 for_each_engine_id(engine, dev_priv, id) {
1349 seqno[id] = engine->get_seqno(engine, false);
1350 acthd[id] = intel_ring_get_active_head(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001351 }
1352
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001353 i915_get_extra_instdone(dev, instdone);
1354
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001355 intel_runtime_pm_put(dev_priv);
1356
Chris Wilsonf6544492015-01-26 18:03:04 +02001357 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1358 seq_printf(m, "Hangcheck active, fires in %dms\n",
1359 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1360 jiffies));
1361 } else
1362 seq_printf(m, "Hangcheck inactive\n");
1363
Dave Gordonc3232b12016-03-23 18:19:53 +00001364 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001365 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf6544492015-01-26 18:03:04 +02001366 seq_printf(m, "\tseqno = %x [current %x]\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00001367 engine->hangcheck.seqno, seqno[id]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001368 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001369 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001370 (long long)acthd[id]);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001371 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1372 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001373
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001374 if (engine->id == RCS) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001375 seq_puts(m, "\tinstdone read =");
1376
1377 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1378 seq_printf(m, " 0x%08x", instdone[j]);
1379
1380 seq_puts(m, "\n\tinstdone accu =");
1381
1382 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1383 seq_printf(m, " 0x%08x",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001384 engine->hangcheck.instdone[j]);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001385
1386 seq_puts(m, "\n");
1387 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001388 }
1389
1390 return 0;
1391}
1392
Ben Widawsky4d855292011-12-12 19:34:16 -08001393static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001394{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001395 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001396 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001397 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001398 u32 rgvmodectl, rstdbyctl;
1399 u16 crstandvid;
1400 int ret;
1401
1402 ret = mutex_lock_interruptible(&dev->struct_mutex);
1403 if (ret)
1404 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001405 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001406
1407 rgvmodectl = I915_READ(MEMMODECTL);
1408 rstdbyctl = I915_READ(RSTDBYCTL);
1409 crstandvid = I915_READ16(CRSTANDVID);
1410
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001411 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001412 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001413
Jani Nikula742f4912015-09-03 11:16:09 +03001414 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001415 seq_printf(m, "Boost freq: %d\n",
1416 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1417 MEMMODE_BOOST_FREQ_SHIFT);
1418 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001419 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001420 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001421 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001422 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001423 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001424 seq_printf(m, "Starting frequency: P%d\n",
1425 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001426 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001427 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001428 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1429 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1430 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1431 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001432 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001433 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001434 switch (rstdbyctl & RSX_STATUS_MASK) {
1435 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001436 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001437 break;
1438 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001439 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001440 break;
1441 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001442 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001443 break;
1444 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001445 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001446 break;
1447 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001448 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001449 break;
1450 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001451 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001452 break;
1453 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001454 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001455 break;
1456 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001457
1458 return 0;
1459}
1460
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001461static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001462{
1463 struct drm_info_node *node = m->private;
1464 struct drm_device *dev = node->minor->dev;
1465 struct drm_i915_private *dev_priv = dev->dev_private;
1466 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001467 int i;
1468
1469 spin_lock_irq(&dev_priv->uncore.lock);
1470 for_each_fw_domain(fw_domain, dev_priv, i) {
1471 seq_printf(m, "%s.wake_count = %u\n",
Mika Kuoppala05a2fb12015-01-19 16:20:43 +02001472 intel_uncore_forcewake_domain_to_str(i),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001473 fw_domain->wake_count);
1474 }
1475 spin_unlock_irq(&dev_priv->uncore.lock);
1476
1477 return 0;
1478}
1479
Deepak S669ab5a2014-01-10 15:18:26 +05301480static int vlv_drpc_info(struct seq_file *m)
1481{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001482 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301483 struct drm_device *dev = node->minor->dev;
1484 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001485 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301486
Imre Deakd46c0512014-04-14 20:24:27 +03001487 intel_runtime_pm_get(dev_priv);
1488
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001489 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301490 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1491 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1492
Imre Deakd46c0512014-04-14 20:24:27 +03001493 intel_runtime_pm_put(dev_priv);
1494
Deepak S669ab5a2014-01-10 15:18:26 +05301495 seq_printf(m, "Video Turbo Mode: %s\n",
1496 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1497 seq_printf(m, "Turbo enabled: %s\n",
1498 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1499 seq_printf(m, "HW control enabled: %s\n",
1500 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1501 seq_printf(m, "SW control enabled: %s\n",
1502 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1503 GEN6_RP_MEDIA_SW_MODE));
1504 seq_printf(m, "RC6 Enabled: %s\n",
1505 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1506 GEN6_RC_CTL_EI_MODE(1))));
1507 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001508 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301509 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001510 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301511
Imre Deak9cc19be2014-04-14 20:24:24 +03001512 seq_printf(m, "Render RC6 residency since boot: %u\n",
1513 I915_READ(VLV_GT_RENDER_RC6));
1514 seq_printf(m, "Media RC6 residency since boot: %u\n",
1515 I915_READ(VLV_GT_MEDIA_RC6));
1516
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001517 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301518}
1519
Ben Widawsky4d855292011-12-12 19:34:16 -08001520static int gen6_drpc_info(struct seq_file *m)
1521{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001522 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001523 struct drm_device *dev = node->minor->dev;
1524 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001525 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001526 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001527 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001528
1529 ret = mutex_lock_interruptible(&dev->struct_mutex);
1530 if (ret)
1531 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001532 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001533
Chris Wilson907b28c2013-07-19 20:36:52 +01001534 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001535 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001536 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001537
1538 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001539 seq_puts(m, "RC information inaccurate because somebody "
1540 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001541 } else {
1542 /* NB: we cannot use forcewake, else we read the wrong values */
1543 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1544 udelay(10);
1545 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1546 }
1547
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001548 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001549 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001550
1551 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1552 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1553 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001554 mutex_lock(&dev_priv->rps.hw_lock);
1555 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1556 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001557
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001558 intel_runtime_pm_put(dev_priv);
1559
Ben Widawsky4d855292011-12-12 19:34:16 -08001560 seq_printf(m, "Video Turbo Mode: %s\n",
1561 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1562 seq_printf(m, "HW control enabled: %s\n",
1563 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1564 seq_printf(m, "SW control enabled: %s\n",
1565 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1566 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001567 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001568 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1569 seq_printf(m, "RC6 Enabled: %s\n",
1570 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1571 seq_printf(m, "Deep RC6 Enabled: %s\n",
1572 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1573 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1574 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001575 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001576 switch (gt_core_status & GEN6_RCn_MASK) {
1577 case GEN6_RC0:
1578 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001579 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001580 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001581 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001582 break;
1583 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001584 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001585 break;
1586 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001587 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001588 break;
1589 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001590 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001591 break;
1592 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001593 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001594 break;
1595 }
1596
1597 seq_printf(m, "Core Power Down: %s\n",
1598 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001599
1600 /* Not exactly sure what this is */
1601 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1602 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1603 seq_printf(m, "RC6 residency since boot: %u\n",
1604 I915_READ(GEN6_GT_GFX_RC6));
1605 seq_printf(m, "RC6+ residency since boot: %u\n",
1606 I915_READ(GEN6_GT_GFX_RC6p));
1607 seq_printf(m, "RC6++ residency since boot: %u\n",
1608 I915_READ(GEN6_GT_GFX_RC6pp));
1609
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001610 seq_printf(m, "RC6 voltage: %dmV\n",
1611 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1612 seq_printf(m, "RC6+ voltage: %dmV\n",
1613 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1614 seq_printf(m, "RC6++ voltage: %dmV\n",
1615 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001616 return 0;
1617}
1618
1619static int i915_drpc_info(struct seq_file *m, void *unused)
1620{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001621 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001622 struct drm_device *dev = node->minor->dev;
1623
Wayne Boyer666a4532015-12-09 12:29:35 -08001624 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Deepak S669ab5a2014-01-10 15:18:26 +05301625 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001626 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001627 return gen6_drpc_info(m);
1628 else
1629 return ironlake_drpc_info(m);
1630}
1631
Daniel Vetter9a851782015-06-18 10:30:22 +02001632static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1633{
1634 struct drm_info_node *node = m->private;
1635 struct drm_device *dev = node->minor->dev;
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637
1638 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1639 dev_priv->fb_tracking.busy_bits);
1640
1641 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1642 dev_priv->fb_tracking.flip_bits);
1643
1644 return 0;
1645}
1646
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001647static int i915_fbc_status(struct seq_file *m, void *unused)
1648{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001649 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001650 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001651 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001652
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001653 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001654 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001655 return 0;
1656 }
1657
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001658 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001659 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001660
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001661 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001662 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001663 else
1664 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001665 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001666
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001667 if (INTEL_INFO(dev_priv)->gen >= 7)
1668 seq_printf(m, "Compressing: %s\n",
1669 yesno(I915_READ(FBC_STATUS2) &
1670 FBC_COMPRESSION_MASK));
1671
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001672 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001673 intel_runtime_pm_put(dev_priv);
1674
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001675 return 0;
1676}
1677
Rodrigo Vivida46f932014-08-01 02:04:45 -07001678static int i915_fbc_fc_get(void *data, u64 *val)
1679{
1680 struct drm_device *dev = data;
1681 struct drm_i915_private *dev_priv = dev->dev_private;
1682
1683 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1684 return -ENODEV;
1685
Rodrigo Vivida46f932014-08-01 02:04:45 -07001686 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001687
1688 return 0;
1689}
1690
1691static int i915_fbc_fc_set(void *data, u64 val)
1692{
1693 struct drm_device *dev = data;
1694 struct drm_i915_private *dev_priv = dev->dev_private;
1695 u32 reg;
1696
1697 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1698 return -ENODEV;
1699
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001700 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001701
1702 reg = I915_READ(ILK_DPFC_CONTROL);
1703 dev_priv->fbc.false_color = val;
1704
1705 I915_WRITE(ILK_DPFC_CONTROL, val ?
1706 (reg | FBC_CTL_FALSE_COLOR) :
1707 (reg & ~FBC_CTL_FALSE_COLOR));
1708
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001709 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001710 return 0;
1711}
1712
1713DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1714 i915_fbc_fc_get, i915_fbc_fc_set,
1715 "%llu\n");
1716
Paulo Zanoni92d44622013-05-31 16:33:24 -03001717static int i915_ips_status(struct seq_file *m, void *unused)
1718{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001719 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001720 struct drm_device *dev = node->minor->dev;
1721 struct drm_i915_private *dev_priv = dev->dev_private;
1722
Damien Lespiauf5adf942013-06-24 18:29:34 +01001723 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001724 seq_puts(m, "not supported\n");
1725 return 0;
1726 }
1727
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001728 intel_runtime_pm_get(dev_priv);
1729
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001730 seq_printf(m, "Enabled by kernel parameter: %s\n",
1731 yesno(i915.enable_ips));
1732
1733 if (INTEL_INFO(dev)->gen >= 8) {
1734 seq_puts(m, "Currently: unknown\n");
1735 } else {
1736 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1737 seq_puts(m, "Currently: enabled\n");
1738 else
1739 seq_puts(m, "Currently: disabled\n");
1740 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001741
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001742 intel_runtime_pm_put(dev_priv);
1743
Paulo Zanoni92d44622013-05-31 16:33:24 -03001744 return 0;
1745}
1746
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001747static int i915_sr_status(struct seq_file *m, void *unused)
1748{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001749 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001750 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001751 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001752 bool sr_enabled = false;
1753
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001754 intel_runtime_pm_get(dev_priv);
1755
Yuanhan Liu13982612010-12-15 15:42:31 +08001756 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001757 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001758 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1759 IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001760 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1761 else if (IS_I915GM(dev))
1762 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1763 else if (IS_PINEVIEW(dev))
1764 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
Wayne Boyer666a4532015-12-09 12:29:35 -08001765 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001766 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001767
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001768 intel_runtime_pm_put(dev_priv);
1769
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001770 seq_printf(m, "self-refresh: %s\n",
1771 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001772
1773 return 0;
1774}
1775
Jesse Barnes7648fa92010-05-20 14:28:11 -07001776static int i915_emon_status(struct seq_file *m, void *unused)
1777{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001778 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001779 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001780 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001781 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001782 int ret;
1783
Chris Wilson582be6b2012-04-30 19:35:02 +01001784 if (!IS_GEN5(dev))
1785 return -ENODEV;
1786
Chris Wilsonde227ef2010-07-03 07:58:38 +01001787 ret = mutex_lock_interruptible(&dev->struct_mutex);
1788 if (ret)
1789 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001790
1791 temp = i915_mch_val(dev_priv);
1792 chipset = i915_chipset_val(dev_priv);
1793 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001794 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001795
1796 seq_printf(m, "GMCH temp: %ld\n", temp);
1797 seq_printf(m, "Chipset power: %ld\n", chipset);
1798 seq_printf(m, "GFX power: %ld\n", gfx);
1799 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1800
1801 return 0;
1802}
1803
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001804static int i915_ring_freq_table(struct seq_file *m, void *unused)
1805{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001806 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001807 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001808 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001809 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001810 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301811 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001812
Akash Goel97d33082015-06-29 14:50:23 +05301813 if (!HAS_CORE_RING_FREQ(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001814 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001815 return 0;
1816 }
1817
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001818 intel_runtime_pm_get(dev_priv);
1819
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001820 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1821
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001822 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001823 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001824 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001825
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001826 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301827 /* Convert GT frequency to 50 HZ units */
1828 min_gpu_freq =
1829 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1830 max_gpu_freq =
1831 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1832 } else {
1833 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1834 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1835 }
1836
Damien Lespiau267f0c92013-06-24 22:59:48 +01001837 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001838
Akash Goelf936ec32015-06-29 14:50:22 +05301839 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001840 ia_freq = gpu_freq;
1841 sandybridge_pcode_read(dev_priv,
1842 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1843 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001844 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301845 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001846 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1847 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001848 ((ia_freq >> 0) & 0xff) * 100,
1849 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001850 }
1851
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001852 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001853
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001854out:
1855 intel_runtime_pm_put(dev_priv);
1856 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001857}
1858
Chris Wilson44834a62010-08-19 16:09:23 +01001859static int i915_opregion(struct seq_file *m, void *unused)
1860{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001861 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001862 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001863 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001864 struct intel_opregion *opregion = &dev_priv->opregion;
1865 int ret;
1866
1867 ret = mutex_lock_interruptible(&dev->struct_mutex);
1868 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001869 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001870
Jani Nikula2455a8e2015-12-14 12:50:53 +02001871 if (opregion->header)
1872 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001873
1874 mutex_unlock(&dev->struct_mutex);
1875
Daniel Vetter0d38f002012-04-21 22:49:10 +02001876out:
Chris Wilson44834a62010-08-19 16:09:23 +01001877 return 0;
1878}
1879
Jani Nikulaada8f952015-12-15 13:17:12 +02001880static int i915_vbt(struct seq_file *m, void *unused)
1881{
1882 struct drm_info_node *node = m->private;
1883 struct drm_device *dev = node->minor->dev;
1884 struct drm_i915_private *dev_priv = dev->dev_private;
1885 struct intel_opregion *opregion = &dev_priv->opregion;
1886
1887 if (opregion->vbt)
1888 seq_write(m, opregion->vbt, opregion->vbt_size);
1889
1890 return 0;
1891}
1892
Chris Wilson37811fc2010-08-25 22:45:57 +01001893static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1894{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001895 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001896 struct drm_device *dev = node->minor->dev;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301897 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001898 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001899 int ret;
1900
1901 ret = mutex_lock_interruptible(&dev->struct_mutex);
1902 if (ret)
1903 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001904
Daniel Vetter06957262015-08-10 13:34:08 +02001905#ifdef CONFIG_DRM_FBDEV_EMULATION
Namrta Salonieb13b8402015-11-27 13:43:11 +05301906 if (to_i915(dev)->fbdev) {
1907 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001908
Namrta Salonieb13b8402015-11-27 13:43:11 +05301909 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1910 fbdev_fb->base.width,
1911 fbdev_fb->base.height,
1912 fbdev_fb->base.depth,
1913 fbdev_fb->base.bits_per_pixel,
1914 fbdev_fb->base.modifier[0],
1915 atomic_read(&fbdev_fb->base.refcount.refcount));
1916 describe_obj(m, fbdev_fb->obj);
1917 seq_putc(m, '\n');
1918 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001919#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001920
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001921 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001922 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301923 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1924 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001925 continue;
1926
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001927 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001928 fb->base.width,
1929 fb->base.height,
1930 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001931 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001932 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001933 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001934 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001935 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001936 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001937 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001938 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001939
1940 return 0;
1941}
1942
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001943static void describe_ctx_ringbuf(struct seq_file *m,
1944 struct intel_ringbuffer *ringbuf)
1945{
1946 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1947 ringbuf->space, ringbuf->head, ringbuf->tail,
1948 ringbuf->last_retired_head);
1949}
1950
Ben Widawskye76d3632011-03-19 18:14:29 -07001951static int i915_context_status(struct seq_file *m, void *unused)
1952{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001953 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001954 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001955 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001956 struct intel_engine_cs *engine;
Oscar Mateo273497e2014-05-22 14:13:37 +01001957 struct intel_context *ctx;
Dave Gordonc3232b12016-03-23 18:19:53 +00001958 enum intel_engine_id id;
1959 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001960
Daniel Vetterf3d28872014-05-29 23:23:08 +02001961 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001962 if (ret)
1963 return ret;
1964
Ben Widawskya33afea2013-09-17 21:12:45 -07001965 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001966 if (!i915.enable_execlists &&
1967 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001968 continue;
1969
Ben Widawskya33afea2013-09-17 21:12:45 -07001970 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001971 describe_ctx(m, ctx);
Dave Gordone28e4042016-01-19 19:02:55 +00001972 if (ctx == dev_priv->kernel_context)
1973 seq_printf(m, "(kernel context) ");
Ben Widawskya33afea2013-09-17 21:12:45 -07001974
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001975 if (i915.enable_execlists) {
1976 seq_putc(m, '\n');
Dave Gordonc3232b12016-03-23 18:19:53 +00001977 for_each_engine_id(engine, dev_priv, id) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001978 struct drm_i915_gem_object *ctx_obj =
Dave Gordonc3232b12016-03-23 18:19:53 +00001979 ctx->engine[id].state;
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001980 struct intel_ringbuffer *ringbuf =
Dave Gordonc3232b12016-03-23 18:19:53 +00001981 ctx->engine[id].ringbuf;
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001982
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001983 seq_printf(m, "%s: ", engine->name);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001984 if (ctx_obj)
1985 describe_obj(m, ctx_obj);
1986 if (ringbuf)
1987 describe_ctx_ringbuf(m, ringbuf);
1988 seq_putc(m, '\n');
1989 }
1990 } else {
1991 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1992 }
1993
Ben Widawskya33afea2013-09-17 21:12:45 -07001994 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001995 }
1996
Daniel Vetterf3d28872014-05-29 23:23:08 +02001997 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001998
1999 return 0;
2000}
2001
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002002static void i915_dump_lrc_obj(struct seq_file *m,
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002003 struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002004 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002005{
2006 struct page *page;
2007 uint32_t *reg_state;
2008 int j;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002009 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002010 unsigned long ggtt_offset = 0;
2011
2012 if (ctx_obj == NULL) {
2013 seq_printf(m, "Context on %s with no gem object\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002014 engine->name);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002015 return;
2016 }
2017
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002018 seq_printf(m, "CONTEXT: %s %u\n", engine->name,
2019 intel_execlists_ctx_id(ctx, engine));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002020
2021 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2022 seq_puts(m, "\tNot bound in GGTT\n");
2023 else
2024 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2025
2026 if (i915_gem_object_get_pages(ctx_obj)) {
2027 seq_puts(m, "\tFailed to get pages for context object\n");
2028 return;
2029 }
2030
Alex Daid1675192015-08-12 15:43:43 +01002031 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002032 if (!WARN_ON(page == NULL)) {
2033 reg_state = kmap_atomic(page);
2034
2035 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2036 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2037 ggtt_offset + 4096 + (j * 4),
2038 reg_state[j], reg_state[j + 1],
2039 reg_state[j + 2], reg_state[j + 3]);
2040 }
2041 kunmap_atomic(reg_state);
2042 }
2043
2044 seq_putc(m, '\n');
2045}
2046
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002047static int i915_dump_lrc(struct seq_file *m, void *unused)
2048{
2049 struct drm_info_node *node = (struct drm_info_node *) m->private;
2050 struct drm_device *dev = node->minor->dev;
2051 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002052 struct intel_engine_cs *engine;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002053 struct intel_context *ctx;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002054 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002055
2056 if (!i915.enable_execlists) {
2057 seq_printf(m, "Logical Ring Contexts are disabled\n");
2058 return 0;
2059 }
2060
2061 ret = mutex_lock_interruptible(&dev->struct_mutex);
2062 if (ret)
2063 return ret;
2064
Dave Gordone28e4042016-01-19 19:02:55 +00002065 list_for_each_entry(ctx, &dev_priv->context_list, link)
2066 if (ctx != dev_priv->kernel_context)
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002067 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002068 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002069
2070 mutex_unlock(&dev->struct_mutex);
2071
2072 return 0;
2073}
2074
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002075static int i915_execlists(struct seq_file *m, void *data)
2076{
2077 struct drm_info_node *node = (struct drm_info_node *)m->private;
2078 struct drm_device *dev = node->minor->dev;
2079 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002080 struct intel_engine_cs *engine;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002081 u32 status_pointer;
2082 u8 read_pointer;
2083 u8 write_pointer;
2084 u32 status;
2085 u32 ctx_id;
2086 struct list_head *cursor;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002087 int i, ret;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002088
2089 if (!i915.enable_execlists) {
2090 seq_puts(m, "Logical Ring Contexts are disabled\n");
2091 return 0;
2092 }
2093
2094 ret = mutex_lock_interruptible(&dev->struct_mutex);
2095 if (ret)
2096 return ret;
2097
Michel Thierryfc0412e2014-10-16 16:13:38 +01002098 intel_runtime_pm_get(dev_priv);
2099
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002100 for_each_engine(engine, dev_priv) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002101 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002102 int count = 0;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002103
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002104 seq_printf(m, "%s\n", engine->name);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002105
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002106 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2107 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002108 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2109 status, ctx_id);
2110
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002111 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002112 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2113
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002114 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002115 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002116 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002117 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002118 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2119 read_pointer, write_pointer);
2120
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002121 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002122 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2123 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002124
2125 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2126 i, status, ctx_id);
2127 }
2128
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002129 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002130 list_for_each(cursor, &engine->execlist_queue)
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002131 count++;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002132 head_req = list_first_entry_or_null(&engine->execlist_queue,
2133 struct drm_i915_gem_request,
2134 execlist_link);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002135 spin_unlock_bh(&engine->execlist_lock);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002136
2137 seq_printf(m, "\t%d requests in queue\n", count);
2138 if (head_req) {
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002139 seq_printf(m, "\tHead request id: %u\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002140 intel_execlists_ctx_id(head_req->ctx, engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002141 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002142 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002143 }
2144
2145 seq_putc(m, '\n');
2146 }
2147
Michel Thierryfc0412e2014-10-16 16:13:38 +01002148 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002149 mutex_unlock(&dev->struct_mutex);
2150
2151 return 0;
2152}
2153
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002154static const char *swizzle_string(unsigned swizzle)
2155{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002156 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002157 case I915_BIT_6_SWIZZLE_NONE:
2158 return "none";
2159 case I915_BIT_6_SWIZZLE_9:
2160 return "bit9";
2161 case I915_BIT_6_SWIZZLE_9_10:
2162 return "bit9/bit10";
2163 case I915_BIT_6_SWIZZLE_9_11:
2164 return "bit9/bit11";
2165 case I915_BIT_6_SWIZZLE_9_10_11:
2166 return "bit9/bit10/bit11";
2167 case I915_BIT_6_SWIZZLE_9_17:
2168 return "bit9/bit17";
2169 case I915_BIT_6_SWIZZLE_9_10_17:
2170 return "bit9/bit10/bit17";
2171 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002172 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002173 }
2174
2175 return "bug";
2176}
2177
2178static int i915_swizzle_info(struct seq_file *m, void *data)
2179{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002180 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002181 struct drm_device *dev = node->minor->dev;
2182 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002183 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002184
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002185 ret = mutex_lock_interruptible(&dev->struct_mutex);
2186 if (ret)
2187 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002188 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002189
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002190 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2191 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2192 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2193 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2194
2195 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2196 seq_printf(m, "DDC = 0x%08x\n",
2197 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002198 seq_printf(m, "DDC2 = 0x%08x\n",
2199 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002200 seq_printf(m, "C0DRB3 = 0x%04x\n",
2201 I915_READ16(C0DRB3));
2202 seq_printf(m, "C1DRB3 = 0x%04x\n",
2203 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002204 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002205 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2206 I915_READ(MAD_DIMM_C0));
2207 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2208 I915_READ(MAD_DIMM_C1));
2209 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2210 I915_READ(MAD_DIMM_C2));
2211 seq_printf(m, "TILECTL = 0x%08x\n",
2212 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002213 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002214 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2215 I915_READ(GAMTARBMODE));
2216 else
2217 seq_printf(m, "ARB_MODE = 0x%08x\n",
2218 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002219 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2220 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002221 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002222
2223 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2224 seq_puts(m, "L-shaped memory detected\n");
2225
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002226 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002227 mutex_unlock(&dev->struct_mutex);
2228
2229 return 0;
2230}
2231
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002232static int per_file_ctx(int id, void *ptr, void *data)
2233{
Oscar Mateo273497e2014-05-22 14:13:37 +01002234 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002235 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002236 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2237
2238 if (!ppgtt) {
2239 seq_printf(m, " no ppgtt for context %d\n",
2240 ctx->user_handle);
2241 return 0;
2242 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002243
Oscar Mateof83d6512014-05-22 14:13:38 +01002244 if (i915_gem_context_is_default(ctx))
2245 seq_puts(m, " default context:\n");
2246 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002247 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002248 ppgtt->debug_dump(ppgtt, m);
2249
2250 return 0;
2251}
2252
Ben Widawsky77df6772013-11-02 21:07:30 -07002253static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002254{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002255 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002256 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002257 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002258 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002259
Ben Widawsky77df6772013-11-02 21:07:30 -07002260 if (!ppgtt)
2261 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002262
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002263 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002264 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002265 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002266 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002267 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002268 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002269 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002270 }
2271 }
2272}
2273
2274static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2275{
2276 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002277 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002278
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002279 if (INTEL_INFO(dev)->gen == 6)
2280 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2281
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002282 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002283 seq_printf(m, "%s\n", engine->name);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002284 if (INTEL_INFO(dev)->gen == 7)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002285 seq_printf(m, "GFX_MODE: 0x%08x\n",
2286 I915_READ(RING_MODE_GEN7(engine)));
2287 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2288 I915_READ(RING_PP_DIR_BASE(engine)));
2289 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2290 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2291 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2292 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002293 }
2294 if (dev_priv->mm.aliasing_ppgtt) {
2295 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2296
Damien Lespiau267f0c92013-06-24 22:59:48 +01002297 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002298 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002299
Ben Widawsky87d60b62013-12-06 14:11:29 -08002300 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002301 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002302
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002303 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002304}
2305
2306static int i915_ppgtt_info(struct seq_file *m, void *data)
2307{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002308 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002309 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002310 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierryea91e402015-07-29 17:23:57 +01002311 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002312
2313 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2314 if (ret)
2315 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002316 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002317
2318 if (INTEL_INFO(dev)->gen >= 8)
2319 gen8_ppgtt_info(m, dev);
2320 else if (INTEL_INFO(dev)->gen >= 6)
2321 gen6_ppgtt_info(m, dev);
2322
Michel Thierryea91e402015-07-29 17:23:57 +01002323 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2324 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002325 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002326
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002327 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002328 if (!task) {
2329 ret = -ESRCH;
2330 goto out_put;
2331 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002332 seq_printf(m, "\nproc: %s\n", task->comm);
2333 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002334 idr_for_each(&file_priv->context_idr, per_file_ctx,
2335 (void *)(unsigned long)m);
2336 }
2337
Dan Carpenter06812762015-10-02 18:14:22 +03002338out_put:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002339 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002340 mutex_unlock(&dev->struct_mutex);
2341
Dan Carpenter06812762015-10-02 18:14:22 +03002342 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002343}
2344
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002345static int count_irq_waiters(struct drm_i915_private *i915)
2346{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002347 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002348 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002349
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002350 for_each_engine(engine, i915)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002351 count += engine->irq_refcount;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002352
2353 return count;
2354}
2355
Chris Wilson1854d5c2015-04-07 16:20:32 +01002356static int i915_rps_boost_info(struct seq_file *m, void *data)
2357{
2358 struct drm_info_node *node = m->private;
2359 struct drm_device *dev = node->minor->dev;
2360 struct drm_i915_private *dev_priv = dev->dev_private;
2361 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002362
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002363 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2364 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2365 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2366 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2367 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2368 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2369 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2370 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2371 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson8d3afd72015-05-21 21:01:47 +01002372 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002373 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2374 struct drm_i915_file_private *file_priv = file->driver_priv;
2375 struct task_struct *task;
2376
2377 rcu_read_lock();
2378 task = pid_task(file->pid, PIDTYPE_PID);
2379 seq_printf(m, "%s [%d]: %d boosts%s\n",
2380 task ? task->comm : "<unknown>",
2381 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002382 file_priv->rps.boosts,
2383 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002384 rcu_read_unlock();
2385 }
Chris Wilson2e1b8732015-04-27 13:41:22 +01002386 seq_printf(m, "Semaphore boosts: %d%s\n",
2387 dev_priv->rps.semaphores.boosts,
2388 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2389 seq_printf(m, "MMIO flip boosts: %d%s\n",
2390 dev_priv->rps.mmioflips.boosts,
2391 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002392 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002393 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002394
Chris Wilson8d3afd72015-05-21 21:01:47 +01002395 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002396}
2397
Ben Widawsky63573eb2013-07-04 11:02:07 -07002398static int i915_llc(struct seq_file *m, void *data)
2399{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002400 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002401 struct drm_device *dev = node->minor->dev;
2402 struct drm_i915_private *dev_priv = dev->dev_private;
2403
2404 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2405 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2406 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2407
2408 return 0;
2409}
2410
Alex Daifdf5d352015-08-12 15:43:37 +01002411static int i915_guc_load_status_info(struct seq_file *m, void *data)
2412{
2413 struct drm_info_node *node = m->private;
2414 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2415 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2416 u32 tmp, i;
2417
2418 if (!HAS_GUC_UCODE(dev_priv->dev))
2419 return 0;
2420
2421 seq_printf(m, "GuC firmware status:\n");
2422 seq_printf(m, "\tpath: %s\n",
2423 guc_fw->guc_fw_path);
2424 seq_printf(m, "\tfetch: %s\n",
2425 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2426 seq_printf(m, "\tload: %s\n",
2427 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2428 seq_printf(m, "\tversion wanted: %d.%d\n",
2429 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2430 seq_printf(m, "\tversion found: %d.%d\n",
2431 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002432 seq_printf(m, "\theader: offset is %d; size = %d\n",
2433 guc_fw->header_offset, guc_fw->header_size);
2434 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2435 guc_fw->ucode_offset, guc_fw->ucode_size);
2436 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2437 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002438
2439 tmp = I915_READ(GUC_STATUS);
2440
2441 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2442 seq_printf(m, "\tBootrom status = 0x%x\n",
2443 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2444 seq_printf(m, "\tuKernel status = 0x%x\n",
2445 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2446 seq_printf(m, "\tMIA Core status = 0x%x\n",
2447 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2448 seq_puts(m, "\nScratch registers:\n");
2449 for (i = 0; i < 16; i++)
2450 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2451
2452 return 0;
2453}
2454
Dave Gordon8b417c22015-08-12 15:43:44 +01002455static void i915_guc_client_info(struct seq_file *m,
2456 struct drm_i915_private *dev_priv,
2457 struct i915_guc_client *client)
2458{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002459 struct intel_engine_cs *engine;
Dave Gordon8b417c22015-08-12 15:43:44 +01002460 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002461
2462 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2463 client->priority, client->ctx_index, client->proc_desc_offset);
2464 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2465 client->doorbell_id, client->doorbell_offset, client->cookie);
2466 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2467 client->wq_size, client->wq_offset, client->wq_tail);
2468
2469 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2470 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2471 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2472
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002473 for_each_engine(engine, dev_priv) {
Dave Gordon8b417c22015-08-12 15:43:44 +01002474 seq_printf(m, "\tSubmissions: %llu %s\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002475 client->submissions[engine->guc_id],
2476 engine->name);
2477 tot += client->submissions[engine->guc_id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002478 }
2479 seq_printf(m, "\tTotal: %llu\n", tot);
2480}
2481
2482static int i915_guc_info(struct seq_file *m, void *data)
2483{
2484 struct drm_info_node *node = m->private;
2485 struct drm_device *dev = node->minor->dev;
2486 struct drm_i915_private *dev_priv = dev->dev_private;
2487 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002488 struct i915_guc_client client = {};
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002489 struct intel_engine_cs *engine;
Dave Gordon8b417c22015-08-12 15:43:44 +01002490 u64 total = 0;
2491
2492 if (!HAS_GUC_SCHED(dev_priv->dev))
2493 return 0;
2494
Alex Dai5a843302015-12-02 16:56:29 -08002495 if (mutex_lock_interruptible(&dev->struct_mutex))
2496 return 0;
2497
Dave Gordon8b417c22015-08-12 15:43:44 +01002498 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002499 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002500 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002501 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002502
2503 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002504
2505 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2506 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2507 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2508 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2509 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2510
2511 seq_printf(m, "\nGuC submissions:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002512 for_each_engine(engine, dev_priv) {
Alex Dai397097b2016-01-23 11:58:14 -08002513 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002514 engine->name, guc.submissions[engine->guc_id],
2515 guc.last_seqno[engine->guc_id]);
2516 total += guc.submissions[engine->guc_id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002517 }
2518 seq_printf(m, "\t%s: %llu\n", "Total", total);
2519
2520 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2521 i915_guc_client_info(m, dev_priv, &client);
2522
2523 /* Add more as required ... */
2524
2525 return 0;
2526}
2527
Alex Dai4c7e77f2015-08-12 15:43:40 +01002528static int i915_guc_log_dump(struct seq_file *m, void *data)
2529{
2530 struct drm_info_node *node = m->private;
2531 struct drm_device *dev = node->minor->dev;
2532 struct drm_i915_private *dev_priv = dev->dev_private;
2533 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2534 u32 *log;
2535 int i = 0, pg;
2536
2537 if (!log_obj)
2538 return 0;
2539
2540 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2541 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2542
2543 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2544 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2545 *(log + i), *(log + i + 1),
2546 *(log + i + 2), *(log + i + 3));
2547
2548 kunmap_atomic(log);
2549 }
2550
2551 seq_putc(m, '\n');
2552
2553 return 0;
2554}
2555
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002556static int i915_edp_psr_status(struct seq_file *m, void *data)
2557{
2558 struct drm_info_node *node = m->private;
2559 struct drm_device *dev = node->minor->dev;
2560 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002561 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002562 u32 stat[3];
2563 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002564 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002565
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002566 if (!HAS_PSR(dev)) {
2567 seq_puts(m, "PSR not supported\n");
2568 return 0;
2569 }
2570
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002571 intel_runtime_pm_get(dev_priv);
2572
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002573 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002574 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2575 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002576 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002577 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002578 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2579 dev_priv->psr.busy_frontbuffer_bits);
2580 seq_printf(m, "Re-enable work scheduled: %s\n",
2581 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002582
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002583 if (HAS_DDI(dev))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002584 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002585 else {
2586 for_each_pipe(dev_priv, pipe) {
2587 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2588 VLV_EDP_PSR_CURR_STATE_MASK;
2589 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2590 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2591 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002592 }
2593 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002594
2595 seq_printf(m, "Main link in standby mode: %s\n",
2596 yesno(dev_priv->psr.link_standby));
2597
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002598 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002599
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002600 if (!HAS_DDI(dev))
2601 for_each_pipe(dev_priv, pipe) {
2602 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2603 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2604 seq_printf(m, " pipe %c", pipe_name(pipe));
2605 }
2606 seq_puts(m, "\n");
2607
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002608 /*
2609 * VLV/CHV PSR has no kind of performance counter
2610 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2611 */
2612 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002613 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002614 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002615
2616 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2617 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002618 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002619
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002620 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002621 return 0;
2622}
2623
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002624static int i915_sink_crc(struct seq_file *m, void *data)
2625{
2626 struct drm_info_node *node = m->private;
2627 struct drm_device *dev = node->minor->dev;
2628 struct intel_encoder *encoder;
2629 struct intel_connector *connector;
2630 struct intel_dp *intel_dp = NULL;
2631 int ret;
2632 u8 crc[6];
2633
2634 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002635 for_each_intel_connector(dev, connector) {
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002636
2637 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2638 continue;
2639
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002640 if (!connector->base.encoder)
2641 continue;
2642
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002643 encoder = to_intel_encoder(connector->base.encoder);
2644 if (encoder->type != INTEL_OUTPUT_EDP)
2645 continue;
2646
2647 intel_dp = enc_to_intel_dp(&encoder->base);
2648
2649 ret = intel_dp_sink_crc(intel_dp, crc);
2650 if (ret)
2651 goto out;
2652
2653 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2654 crc[0], crc[1], crc[2],
2655 crc[3], crc[4], crc[5]);
2656 goto out;
2657 }
2658 ret = -ENODEV;
2659out:
2660 drm_modeset_unlock_all(dev);
2661 return ret;
2662}
2663
Jesse Barnesec013e72013-08-20 10:29:23 +01002664static int i915_energy_uJ(struct seq_file *m, void *data)
2665{
2666 struct drm_info_node *node = m->private;
2667 struct drm_device *dev = node->minor->dev;
2668 struct drm_i915_private *dev_priv = dev->dev_private;
2669 u64 power;
2670 u32 units;
2671
2672 if (INTEL_INFO(dev)->gen < 6)
2673 return -ENODEV;
2674
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002675 intel_runtime_pm_get(dev_priv);
2676
Jesse Barnesec013e72013-08-20 10:29:23 +01002677 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2678 power = (power & 0x1f00) >> 8;
2679 units = 1000000 / (1 << power); /* convert to uJ */
2680 power = I915_READ(MCH_SECP_NRG_STTS);
2681 power *= units;
2682
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002683 intel_runtime_pm_put(dev_priv);
2684
Jesse Barnesec013e72013-08-20 10:29:23 +01002685 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002686
2687 return 0;
2688}
2689
Damien Lespiau6455c872015-06-04 18:23:57 +01002690static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002691{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002692 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002693 struct drm_device *dev = node->minor->dev;
2694 struct drm_i915_private *dev_priv = dev->dev_private;
2695
Chris Wilsona156e642016-04-03 14:14:21 +01002696 if (!HAS_RUNTIME_PM(dev_priv))
2697 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002698
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002699 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002700 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002701 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002702#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002703 seq_printf(m, "Usage count: %d\n",
2704 atomic_read(&dev->dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002705#else
2706 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2707#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002708 seq_printf(m, "PCI device power state: %s [%d]\n",
2709 pci_power_name(dev_priv->dev->pdev->current_state),
2710 dev_priv->dev->pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002711
Jesse Barnesec013e72013-08-20 10:29:23 +01002712 return 0;
2713}
2714
Imre Deak1da51582013-11-25 17:15:35 +02002715static int i915_power_domain_info(struct seq_file *m, void *unused)
2716{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002717 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002718 struct drm_device *dev = node->minor->dev;
2719 struct drm_i915_private *dev_priv = dev->dev_private;
2720 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2721 int i;
2722
2723 mutex_lock(&power_domains->lock);
2724
2725 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2726 for (i = 0; i < power_domains->power_well_count; i++) {
2727 struct i915_power_well *power_well;
2728 enum intel_display_power_domain power_domain;
2729
2730 power_well = &power_domains->power_wells[i];
2731 seq_printf(m, "%-25s %d\n", power_well->name,
2732 power_well->count);
2733
2734 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2735 power_domain++) {
2736 if (!(BIT(power_domain) & power_well->domains))
2737 continue;
2738
2739 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002740 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002741 power_domains->domain_use_count[power_domain]);
2742 }
2743 }
2744
2745 mutex_unlock(&power_domains->lock);
2746
2747 return 0;
2748}
2749
Damien Lespiaub7cec662015-10-27 14:47:01 +02002750static int i915_dmc_info(struct seq_file *m, void *unused)
2751{
2752 struct drm_info_node *node = m->private;
2753 struct drm_device *dev = node->minor->dev;
2754 struct drm_i915_private *dev_priv = dev->dev_private;
2755 struct intel_csr *csr;
2756
2757 if (!HAS_CSR(dev)) {
2758 seq_puts(m, "not supported\n");
2759 return 0;
2760 }
2761
2762 csr = &dev_priv->csr;
2763
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002764 intel_runtime_pm_get(dev_priv);
2765
Damien Lespiaub7cec662015-10-27 14:47:01 +02002766 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2767 seq_printf(m, "path: %s\n", csr->fw_path);
2768
2769 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002770 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002771
2772 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2773 CSR_VERSION_MINOR(csr->version));
2774
Damien Lespiau83372062015-10-30 17:53:32 +02002775 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2776 seq_printf(m, "DC3 -> DC5 count: %d\n",
2777 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2778 seq_printf(m, "DC5 -> DC6 count: %d\n",
2779 I915_READ(SKL_CSR_DC5_DC6_COUNT));
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002780 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2781 seq_printf(m, "DC3 -> DC5 count: %d\n",
2782 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002783 }
2784
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002785out:
2786 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2787 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2788 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2789
Damien Lespiau83372062015-10-30 17:53:32 +02002790 intel_runtime_pm_put(dev_priv);
2791
Damien Lespiaub7cec662015-10-27 14:47:01 +02002792 return 0;
2793}
2794
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002795static void intel_seq_print_mode(struct seq_file *m, int tabs,
2796 struct drm_display_mode *mode)
2797{
2798 int i;
2799
2800 for (i = 0; i < tabs; i++)
2801 seq_putc(m, '\t');
2802
2803 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2804 mode->base.id, mode->name,
2805 mode->vrefresh, mode->clock,
2806 mode->hdisplay, mode->hsync_start,
2807 mode->hsync_end, mode->htotal,
2808 mode->vdisplay, mode->vsync_start,
2809 mode->vsync_end, mode->vtotal,
2810 mode->type, mode->flags);
2811}
2812
2813static void intel_encoder_info(struct seq_file *m,
2814 struct intel_crtc *intel_crtc,
2815 struct intel_encoder *intel_encoder)
2816{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002817 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002818 struct drm_device *dev = node->minor->dev;
2819 struct drm_crtc *crtc = &intel_crtc->base;
2820 struct intel_connector *intel_connector;
2821 struct drm_encoder *encoder;
2822
2823 encoder = &intel_encoder->base;
2824 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002825 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002826 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2827 struct drm_connector *connector = &intel_connector->base;
2828 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2829 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002830 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002831 drm_get_connector_status_name(connector->status));
2832 if (connector->status == connector_status_connected) {
2833 struct drm_display_mode *mode = &crtc->mode;
2834 seq_printf(m, ", mode:\n");
2835 intel_seq_print_mode(m, 2, mode);
2836 } else {
2837 seq_putc(m, '\n');
2838 }
2839 }
2840}
2841
2842static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2843{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002844 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002845 struct drm_device *dev = node->minor->dev;
2846 struct drm_crtc *crtc = &intel_crtc->base;
2847 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002848 struct drm_plane_state *plane_state = crtc->primary->state;
2849 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002850
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002851 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002852 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002853 fb->base.id, plane_state->src_x >> 16,
2854 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002855 else
2856 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002857 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2858 intel_encoder_info(m, intel_crtc, intel_encoder);
2859}
2860
2861static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2862{
2863 struct drm_display_mode *mode = panel->fixed_mode;
2864
2865 seq_printf(m, "\tfixed mode:\n");
2866 intel_seq_print_mode(m, 2, mode);
2867}
2868
2869static void intel_dp_info(struct seq_file *m,
2870 struct intel_connector *intel_connector)
2871{
2872 struct intel_encoder *intel_encoder = intel_connector->encoder;
2873 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2874
2875 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002876 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002877 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2878 intel_panel_info(m, &intel_connector->panel);
2879}
2880
Libin Yang3d52ccf2015-12-02 14:09:44 +08002881static void intel_dp_mst_info(struct seq_file *m,
2882 struct intel_connector *intel_connector)
2883{
2884 struct intel_encoder *intel_encoder = intel_connector->encoder;
2885 struct intel_dp_mst_encoder *intel_mst =
2886 enc_to_mst(&intel_encoder->base);
2887 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2888 struct intel_dp *intel_dp = &intel_dig_port->dp;
2889 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2890 intel_connector->port);
2891
2892 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2893}
2894
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002895static void intel_hdmi_info(struct seq_file *m,
2896 struct intel_connector *intel_connector)
2897{
2898 struct intel_encoder *intel_encoder = intel_connector->encoder;
2899 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2900
Jani Nikula742f4912015-09-03 11:16:09 +03002901 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002902}
2903
2904static void intel_lvds_info(struct seq_file *m,
2905 struct intel_connector *intel_connector)
2906{
2907 intel_panel_info(m, &intel_connector->panel);
2908}
2909
2910static void intel_connector_info(struct seq_file *m,
2911 struct drm_connector *connector)
2912{
2913 struct intel_connector *intel_connector = to_intel_connector(connector);
2914 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002915 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002916
2917 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002918 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002919 drm_get_connector_status_name(connector->status));
2920 if (connector->status == connector_status_connected) {
2921 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2922 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2923 connector->display_info.width_mm,
2924 connector->display_info.height_mm);
2925 seq_printf(m, "\tsubpixel order: %s\n",
2926 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2927 seq_printf(m, "\tCEA rev: %d\n",
2928 connector->display_info.cea_rev);
2929 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002930 if (intel_encoder) {
2931 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2932 intel_encoder->type == INTEL_OUTPUT_EDP)
2933 intel_dp_info(m, intel_connector);
2934 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2935 intel_hdmi_info(m, intel_connector);
2936 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2937 intel_lvds_info(m, intel_connector);
Libin Yang3d52ccf2015-12-02 14:09:44 +08002938 else if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2939 intel_dp_mst_info(m, intel_connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10002940 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002941
Jesse Barnesf103fc72014-02-20 12:39:57 -08002942 seq_printf(m, "\tmodes:\n");
2943 list_for_each_entry(mode, &connector->modes, head)
2944 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002945}
2946
Chris Wilson065f2ec2014-03-12 09:13:13 +00002947static bool cursor_active(struct drm_device *dev, int pipe)
2948{
2949 struct drm_i915_private *dev_priv = dev->dev_private;
2950 u32 state;
2951
2952 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002953 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002954 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002955 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002956
2957 return state;
2958}
2959
2960static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2961{
2962 struct drm_i915_private *dev_priv = dev->dev_private;
2963 u32 pos;
2964
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002965 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002966
2967 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2968 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2969 *x = -*x;
2970
2971 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2972 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2973 *y = -*y;
2974
2975 return cursor_active(dev, pipe);
2976}
2977
Robert Fekete3abc4e02015-10-27 16:58:32 +01002978static const char *plane_type(enum drm_plane_type type)
2979{
2980 switch (type) {
2981 case DRM_PLANE_TYPE_OVERLAY:
2982 return "OVL";
2983 case DRM_PLANE_TYPE_PRIMARY:
2984 return "PRI";
2985 case DRM_PLANE_TYPE_CURSOR:
2986 return "CUR";
2987 /*
2988 * Deliberately omitting default: to generate compiler warnings
2989 * when a new drm_plane_type gets added.
2990 */
2991 }
2992
2993 return "unknown";
2994}
2995
2996static const char *plane_rotation(unsigned int rotation)
2997{
2998 static char buf[48];
2999 /*
3000 * According to doc only one DRM_ROTATE_ is allowed but this
3001 * will print them all to visualize if the values are misused
3002 */
3003 snprintf(buf, sizeof(buf),
3004 "%s%s%s%s%s%s(0x%08x)",
3005 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3006 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3007 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3008 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3009 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3010 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3011 rotation);
3012
3013 return buf;
3014}
3015
3016static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3017{
3018 struct drm_info_node *node = m->private;
3019 struct drm_device *dev = node->minor->dev;
3020 struct intel_plane *intel_plane;
3021
3022 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3023 struct drm_plane_state *state;
3024 struct drm_plane *plane = &intel_plane->base;
3025
3026 if (!plane->state) {
3027 seq_puts(m, "plane->state is NULL!\n");
3028 continue;
3029 }
3030
3031 state = plane->state;
3032
3033 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3034 plane->base.id,
3035 plane_type(intel_plane->base.type),
3036 state->crtc_x, state->crtc_y,
3037 state->crtc_w, state->crtc_h,
3038 (state->src_x >> 16),
3039 ((state->src_x & 0xffff) * 15625) >> 10,
3040 (state->src_y >> 16),
3041 ((state->src_y & 0xffff) * 15625) >> 10,
3042 (state->src_w >> 16),
3043 ((state->src_w & 0xffff) * 15625) >> 10,
3044 (state->src_h >> 16),
3045 ((state->src_h & 0xffff) * 15625) >> 10,
3046 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3047 plane_rotation(state->rotation));
3048 }
3049}
3050
3051static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3052{
3053 struct intel_crtc_state *pipe_config;
3054 int num_scalers = intel_crtc->num_scalers;
3055 int i;
3056
3057 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3058
3059 /* Not all platformas have a scaler */
3060 if (num_scalers) {
3061 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3062 num_scalers,
3063 pipe_config->scaler_state.scaler_users,
3064 pipe_config->scaler_state.scaler_id);
3065
3066 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3067 struct intel_scaler *sc =
3068 &pipe_config->scaler_state.scalers[i];
3069
3070 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3071 i, yesno(sc->in_use), sc->mode);
3072 }
3073 seq_puts(m, "\n");
3074 } else {
3075 seq_puts(m, "\tNo scalers available on this platform\n");
3076 }
3077}
3078
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003079static int i915_display_info(struct seq_file *m, void *unused)
3080{
Damien Lespiau9f25d002014-05-13 15:30:28 +01003081 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003082 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003083 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003084 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003085 struct drm_connector *connector;
3086
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003087 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003088 drm_modeset_lock_all(dev);
3089 seq_printf(m, "CRTC info\n");
3090 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003091 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003092 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003093 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003094 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003095
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003096 pipe_config = to_intel_crtc_state(crtc->base.state);
3097
Robert Fekete3abc4e02015-10-27 16:58:32 +01003098 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003099 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003100 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003101 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3102 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3103
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003104 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003105 intel_crtc_info(m, crtc);
3106
Paulo Zanonia23dc652014-04-01 14:55:11 -03003107 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003108 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003109 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003110 x, y, crtc->base.cursor->state->crtc_w,
3111 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003112 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003113 intel_scaler_info(m, crtc);
3114 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003115 }
Daniel Vettercace8412014-05-22 17:56:31 +02003116
3117 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3118 yesno(!crtc->cpu_fifo_underrun_disabled),
3119 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003120 }
3121
3122 seq_printf(m, "\n");
3123 seq_printf(m, "Connector info\n");
3124 seq_printf(m, "--------------\n");
3125 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3126 intel_connector_info(m, connector);
3127 }
3128 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003129 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003130
3131 return 0;
3132}
3133
Ben Widawskye04934c2014-06-30 09:53:42 -07003134static int i915_semaphore_status(struct seq_file *m, void *unused)
3135{
3136 struct drm_info_node *node = (struct drm_info_node *) m->private;
3137 struct drm_device *dev = node->minor->dev;
3138 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003139 struct intel_engine_cs *engine;
Ben Widawskye04934c2014-06-30 09:53:42 -07003140 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
Dave Gordonc3232b12016-03-23 18:19:53 +00003141 enum intel_engine_id id;
3142 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003143
3144 if (!i915_semaphore_is_enabled(dev)) {
3145 seq_puts(m, "Semaphores are disabled\n");
3146 return 0;
3147 }
3148
3149 ret = mutex_lock_interruptible(&dev->struct_mutex);
3150 if (ret)
3151 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003152 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003153
3154 if (IS_BROADWELL(dev)) {
3155 struct page *page;
3156 uint64_t *seqno;
3157
3158 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3159
3160 seqno = (uint64_t *)kmap_atomic(page);
Dave Gordonc3232b12016-03-23 18:19:53 +00003161 for_each_engine_id(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003162 uint64_t offset;
3163
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003164 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003165
3166 seq_puts(m, " Last signal:");
3167 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003168 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003169 seq_printf(m, "0x%08llx (0x%02llx) ",
3170 seqno[offset], offset * 8);
3171 }
3172 seq_putc(m, '\n');
3173
3174 seq_puts(m, " Last wait: ");
3175 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003176 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003177 seq_printf(m, "0x%08llx (0x%02llx) ",
3178 seqno[offset], offset * 8);
3179 }
3180 seq_putc(m, '\n');
3181
3182 }
3183 kunmap_atomic(seqno);
3184 } else {
3185 seq_puts(m, " Last signal:");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003186 for_each_engine(engine, dev_priv)
Ben Widawskye04934c2014-06-30 09:53:42 -07003187 for (j = 0; j < num_rings; j++)
3188 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003189 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003190 seq_putc(m, '\n');
3191 }
3192
3193 seq_puts(m, "\nSync seqno:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003194 for_each_engine(engine, dev_priv) {
3195 for (j = 0; j < num_rings; j++)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003196 seq_printf(m, " 0x%08x ",
3197 engine->semaphore.sync_seqno[j]);
Ben Widawskye04934c2014-06-30 09:53:42 -07003198 seq_putc(m, '\n');
3199 }
3200 seq_putc(m, '\n');
3201
Paulo Zanoni03872062014-07-09 14:31:57 -03003202 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003203 mutex_unlock(&dev->struct_mutex);
3204 return 0;
3205}
3206
Daniel Vetter728e29d2014-06-25 22:01:53 +03003207static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3208{
3209 struct drm_info_node *node = (struct drm_info_node *) m->private;
3210 struct drm_device *dev = node->minor->dev;
3211 struct drm_i915_private *dev_priv = dev->dev_private;
3212 int i;
3213
3214 drm_modeset_lock_all(dev);
3215 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3216 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3217
3218 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003219 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3220 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003221 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003222 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3223 seq_printf(m, " dpll_md: 0x%08x\n",
3224 pll->config.hw_state.dpll_md);
3225 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3226 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3227 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003228 }
3229 drm_modeset_unlock_all(dev);
3230
3231 return 0;
3232}
3233
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003234static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003235{
3236 int i;
3237 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003238 struct intel_engine_cs *engine;
Arun Siluvery888b5992014-08-26 14:44:51 +01003239 struct drm_info_node *node = (struct drm_info_node *) m->private;
3240 struct drm_device *dev = node->minor->dev;
3241 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +00003242 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003243 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003244
Arun Siluvery888b5992014-08-26 14:44:51 +01003245 ret = mutex_lock_interruptible(&dev->struct_mutex);
3246 if (ret)
3247 return ret;
3248
3249 intel_runtime_pm_get(dev_priv);
3250
Arun Siluvery33136b02016-01-21 21:43:47 +00003251 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Dave Gordonc3232b12016-03-23 18:19:53 +00003252 for_each_engine_id(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003253 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003254 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003255 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003256 i915_reg_t addr;
3257 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003258 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003259
Arun Siluvery33136b02016-01-21 21:43:47 +00003260 addr = workarounds->reg[i].addr;
3261 mask = workarounds->reg[i].mask;
3262 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003263 read = I915_READ(addr);
3264 ok = (value & mask) == (read & mask);
3265 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003266 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003267 }
3268
3269 intel_runtime_pm_put(dev_priv);
3270 mutex_unlock(&dev->struct_mutex);
3271
3272 return 0;
3273}
3274
Damien Lespiauc5511e42014-11-04 17:06:51 +00003275static int i915_ddb_info(struct seq_file *m, void *unused)
3276{
3277 struct drm_info_node *node = m->private;
3278 struct drm_device *dev = node->minor->dev;
3279 struct drm_i915_private *dev_priv = dev->dev_private;
3280 struct skl_ddb_allocation *ddb;
3281 struct skl_ddb_entry *entry;
3282 enum pipe pipe;
3283 int plane;
3284
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003285 if (INTEL_INFO(dev)->gen < 9)
3286 return 0;
3287
Damien Lespiauc5511e42014-11-04 17:06:51 +00003288 drm_modeset_lock_all(dev);
3289
3290 ddb = &dev_priv->wm.skl_hw.ddb;
3291
3292 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3293
3294 for_each_pipe(dev_priv, pipe) {
3295 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3296
Damien Lespiaudd740782015-02-28 14:54:08 +00003297 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003298 entry = &ddb->plane[pipe][plane];
3299 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3300 entry->start, entry->end,
3301 skl_ddb_entry_size(entry));
3302 }
3303
Matt Roper4969d332015-09-24 15:53:10 -07003304 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003305 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3306 entry->end, skl_ddb_entry_size(entry));
3307 }
3308
3309 drm_modeset_unlock_all(dev);
3310
3311 return 0;
3312}
3313
Vandana Kannana54746e2015-03-03 20:53:10 +05303314static void drrs_status_per_crtc(struct seq_file *m,
3315 struct drm_device *dev, struct intel_crtc *intel_crtc)
3316{
3317 struct intel_encoder *intel_encoder;
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319 struct i915_drrs *drrs = &dev_priv->drrs;
3320 int vrefresh = 0;
3321
3322 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3323 /* Encoder connected on this CRTC */
3324 switch (intel_encoder->type) {
3325 case INTEL_OUTPUT_EDP:
3326 seq_puts(m, "eDP:\n");
3327 break;
3328 case INTEL_OUTPUT_DSI:
3329 seq_puts(m, "DSI:\n");
3330 break;
3331 case INTEL_OUTPUT_HDMI:
3332 seq_puts(m, "HDMI:\n");
3333 break;
3334 case INTEL_OUTPUT_DISPLAYPORT:
3335 seq_puts(m, "DP:\n");
3336 break;
3337 default:
3338 seq_printf(m, "Other encoder (id=%d).\n",
3339 intel_encoder->type);
3340 return;
3341 }
3342 }
3343
3344 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3345 seq_puts(m, "\tVBT: DRRS_type: Static");
3346 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3347 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3348 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3349 seq_puts(m, "\tVBT: DRRS_type: None");
3350 else
3351 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3352
3353 seq_puts(m, "\n\n");
3354
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003355 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303356 struct intel_panel *panel;
3357
3358 mutex_lock(&drrs->mutex);
3359 /* DRRS Supported */
3360 seq_puts(m, "\tDRRS Supported: Yes\n");
3361
3362 /* disable_drrs() will make drrs->dp NULL */
3363 if (!drrs->dp) {
3364 seq_puts(m, "Idleness DRRS: Disabled");
3365 mutex_unlock(&drrs->mutex);
3366 return;
3367 }
3368
3369 panel = &drrs->dp->attached_connector->panel;
3370 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3371 drrs->busy_frontbuffer_bits);
3372
3373 seq_puts(m, "\n\t\t");
3374 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3375 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3376 vrefresh = panel->fixed_mode->vrefresh;
3377 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3378 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3379 vrefresh = panel->downclock_mode->vrefresh;
3380 } else {
3381 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3382 drrs->refresh_rate_type);
3383 mutex_unlock(&drrs->mutex);
3384 return;
3385 }
3386 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3387
3388 seq_puts(m, "\n\t\t");
3389 mutex_unlock(&drrs->mutex);
3390 } else {
3391 /* DRRS not supported. Print the VBT parameter*/
3392 seq_puts(m, "\tDRRS Supported : No");
3393 }
3394 seq_puts(m, "\n");
3395}
3396
3397static int i915_drrs_status(struct seq_file *m, void *unused)
3398{
3399 struct drm_info_node *node = m->private;
3400 struct drm_device *dev = node->minor->dev;
3401 struct intel_crtc *intel_crtc;
3402 int active_crtc_cnt = 0;
3403
3404 for_each_intel_crtc(dev, intel_crtc) {
3405 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3406
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003407 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303408 active_crtc_cnt++;
3409 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3410
3411 drrs_status_per_crtc(m, dev, intel_crtc);
3412 }
3413
3414 drm_modeset_unlock(&intel_crtc->base.mutex);
3415 }
3416
3417 if (!active_crtc_cnt)
3418 seq_puts(m, "No active crtc found\n");
3419
3420 return 0;
3421}
3422
Damien Lespiau07144422013-10-15 18:55:40 +01003423struct pipe_crc_info {
3424 const char *name;
3425 struct drm_device *dev;
3426 enum pipe pipe;
3427};
3428
Dave Airlie11bed952014-05-12 15:22:27 +10003429static int i915_dp_mst_info(struct seq_file *m, void *unused)
3430{
3431 struct drm_info_node *node = (struct drm_info_node *) m->private;
3432 struct drm_device *dev = node->minor->dev;
3433 struct drm_encoder *encoder;
3434 struct intel_encoder *intel_encoder;
3435 struct intel_digital_port *intel_dig_port;
3436 drm_modeset_lock_all(dev);
3437 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3438 intel_encoder = to_intel_encoder(encoder);
3439 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3440 continue;
3441 intel_dig_port = enc_to_dig_port(encoder);
3442 if (!intel_dig_port->dp.can_mst)
3443 continue;
3444
3445 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3446 }
3447 drm_modeset_unlock_all(dev);
3448 return 0;
3449}
3450
Damien Lespiau07144422013-10-15 18:55:40 +01003451static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003452{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003453 struct pipe_crc_info *info = inode->i_private;
3454 struct drm_i915_private *dev_priv = info->dev->dev_private;
3455 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3456
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003457 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3458 return -ENODEV;
3459
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003460 spin_lock_irq(&pipe_crc->lock);
3461
3462 if (pipe_crc->opened) {
3463 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003464 return -EBUSY; /* already open */
3465 }
3466
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003467 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003468 filep->private_data = inode->i_private;
3469
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003470 spin_unlock_irq(&pipe_crc->lock);
3471
Damien Lespiau07144422013-10-15 18:55:40 +01003472 return 0;
3473}
3474
3475static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3476{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003477 struct pipe_crc_info *info = inode->i_private;
3478 struct drm_i915_private *dev_priv = info->dev->dev_private;
3479 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3480
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003481 spin_lock_irq(&pipe_crc->lock);
3482 pipe_crc->opened = false;
3483 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003484
Damien Lespiau07144422013-10-15 18:55:40 +01003485 return 0;
3486}
3487
3488/* (6 fields, 8 chars each, space separated (5) + '\n') */
3489#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3490/* account for \'0' */
3491#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3492
3493static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3494{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003495 assert_spin_locked(&pipe_crc->lock);
3496 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3497 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003498}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003499
Damien Lespiau07144422013-10-15 18:55:40 +01003500static ssize_t
3501i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3502 loff_t *pos)
3503{
3504 struct pipe_crc_info *info = filep->private_data;
3505 struct drm_device *dev = info->dev;
3506 struct drm_i915_private *dev_priv = dev->dev_private;
3507 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3508 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003509 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003510 ssize_t bytes_read;
3511
3512 /*
3513 * Don't allow user space to provide buffers not big enough to hold
3514 * a line of data.
3515 */
3516 if (count < PIPE_CRC_LINE_LEN)
3517 return -EINVAL;
3518
3519 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3520 return 0;
3521
3522 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003523 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003524 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003525 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003526
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003527 if (filep->f_flags & O_NONBLOCK) {
3528 spin_unlock_irq(&pipe_crc->lock);
3529 return -EAGAIN;
3530 }
3531
3532 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3533 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3534 if (ret) {
3535 spin_unlock_irq(&pipe_crc->lock);
3536 return ret;
3537 }
Damien Lespiau07144422013-10-15 18:55:40 +01003538 }
3539
3540 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003541 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003542
Damien Lespiau07144422013-10-15 18:55:40 +01003543 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003544 while (n_entries > 0) {
3545 struct intel_pipe_crc_entry *entry =
3546 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003547 int ret;
3548
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003549 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3550 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3551 break;
3552
3553 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3554 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3555
Damien Lespiau07144422013-10-15 18:55:40 +01003556 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3557 "%8u %8x %8x %8x %8x %8x\n",
3558 entry->frame, entry->crc[0],
3559 entry->crc[1], entry->crc[2],
3560 entry->crc[3], entry->crc[4]);
3561
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003562 spin_unlock_irq(&pipe_crc->lock);
3563
3564 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003565 if (ret == PIPE_CRC_LINE_LEN)
3566 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003567
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003568 user_buf += PIPE_CRC_LINE_LEN;
3569 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003570
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003571 spin_lock_irq(&pipe_crc->lock);
3572 }
3573
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003574 spin_unlock_irq(&pipe_crc->lock);
3575
Damien Lespiau07144422013-10-15 18:55:40 +01003576 return bytes_read;
3577}
3578
3579static const struct file_operations i915_pipe_crc_fops = {
3580 .owner = THIS_MODULE,
3581 .open = i915_pipe_crc_open,
3582 .read = i915_pipe_crc_read,
3583 .release = i915_pipe_crc_release,
3584};
3585
3586static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3587 {
3588 .name = "i915_pipe_A_crc",
3589 .pipe = PIPE_A,
3590 },
3591 {
3592 .name = "i915_pipe_B_crc",
3593 .pipe = PIPE_B,
3594 },
3595 {
3596 .name = "i915_pipe_C_crc",
3597 .pipe = PIPE_C,
3598 },
3599};
3600
3601static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3602 enum pipe pipe)
3603{
3604 struct drm_device *dev = minor->dev;
3605 struct dentry *ent;
3606 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3607
3608 info->dev = dev;
3609 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3610 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003611 if (!ent)
3612 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003613
3614 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003615}
3616
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003617static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003618 "none",
3619 "plane1",
3620 "plane2",
3621 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003622 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003623 "TV",
3624 "DP-B",
3625 "DP-C",
3626 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003627 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003628};
3629
3630static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3631{
3632 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3633 return pipe_crc_sources[source];
3634}
3635
Damien Lespiaubd9db022013-10-15 18:55:36 +01003636static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003637{
3638 struct drm_device *dev = m->private;
3639 struct drm_i915_private *dev_priv = dev->dev_private;
3640 int i;
3641
3642 for (i = 0; i < I915_MAX_PIPES; i++)
3643 seq_printf(m, "%c %s\n", pipe_name(i),
3644 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3645
3646 return 0;
3647}
3648
Damien Lespiaubd9db022013-10-15 18:55:36 +01003649static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003650{
3651 struct drm_device *dev = inode->i_private;
3652
Damien Lespiaubd9db022013-10-15 18:55:36 +01003653 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003654}
3655
Daniel Vetter46a19182013-11-01 10:50:20 +01003656static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003657 uint32_t *val)
3658{
Daniel Vetter46a19182013-11-01 10:50:20 +01003659 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3660 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3661
3662 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003663 case INTEL_PIPE_CRC_SOURCE_PIPE:
3664 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3665 break;
3666 case INTEL_PIPE_CRC_SOURCE_NONE:
3667 *val = 0;
3668 break;
3669 default:
3670 return -EINVAL;
3671 }
3672
3673 return 0;
3674}
3675
Daniel Vetter46a19182013-11-01 10:50:20 +01003676static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3677 enum intel_pipe_crc_source *source)
3678{
3679 struct intel_encoder *encoder;
3680 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003681 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003682 int ret = 0;
3683
3684 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3685
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003686 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003687 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003688 if (!encoder->base.crtc)
3689 continue;
3690
3691 crtc = to_intel_crtc(encoder->base.crtc);
3692
3693 if (crtc->pipe != pipe)
3694 continue;
3695
3696 switch (encoder->type) {
3697 case INTEL_OUTPUT_TVOUT:
3698 *source = INTEL_PIPE_CRC_SOURCE_TV;
3699 break;
3700 case INTEL_OUTPUT_DISPLAYPORT:
3701 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003702 dig_port = enc_to_dig_port(&encoder->base);
3703 switch (dig_port->port) {
3704 case PORT_B:
3705 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3706 break;
3707 case PORT_C:
3708 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3709 break;
3710 case PORT_D:
3711 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3712 break;
3713 default:
3714 WARN(1, "nonexisting DP port %c\n",
3715 port_name(dig_port->port));
3716 break;
3717 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003718 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003719 default:
3720 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003721 }
3722 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003723 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003724
3725 return ret;
3726}
3727
3728static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3729 enum pipe pipe,
3730 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003731 uint32_t *val)
3732{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003733 struct drm_i915_private *dev_priv = dev->dev_private;
3734 bool need_stable_symbols = false;
3735
Daniel Vetter46a19182013-11-01 10:50:20 +01003736 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3737 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3738 if (ret)
3739 return ret;
3740 }
3741
3742 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003743 case INTEL_PIPE_CRC_SOURCE_PIPE:
3744 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3745 break;
3746 case INTEL_PIPE_CRC_SOURCE_DP_B:
3747 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003748 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003749 break;
3750 case INTEL_PIPE_CRC_SOURCE_DP_C:
3751 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003752 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003753 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003754 case INTEL_PIPE_CRC_SOURCE_DP_D:
3755 if (!IS_CHERRYVIEW(dev))
3756 return -EINVAL;
3757 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3758 need_stable_symbols = true;
3759 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003760 case INTEL_PIPE_CRC_SOURCE_NONE:
3761 *val = 0;
3762 break;
3763 default:
3764 return -EINVAL;
3765 }
3766
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003767 /*
3768 * When the pipe CRC tap point is after the transcoders we need
3769 * to tweak symbol-level features to produce a deterministic series of
3770 * symbols for a given frame. We need to reset those features only once
3771 * a frame (instead of every nth symbol):
3772 * - DC-balance: used to ensure a better clock recovery from the data
3773 * link (SDVO)
3774 * - DisplayPort scrambling: used for EMI reduction
3775 */
3776 if (need_stable_symbols) {
3777 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3778
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003779 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003780 switch (pipe) {
3781 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003782 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003783 break;
3784 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003785 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003786 break;
3787 case PIPE_C:
3788 tmp |= PIPE_C_SCRAMBLE_RESET;
3789 break;
3790 default:
3791 return -EINVAL;
3792 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003793 I915_WRITE(PORT_DFT2_G4X, tmp);
3794 }
3795
Daniel Vetter7ac01292013-10-18 16:37:06 +02003796 return 0;
3797}
3798
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003799static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003800 enum pipe pipe,
3801 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003802 uint32_t *val)
3803{
Daniel Vetter84093602013-11-01 10:50:21 +01003804 struct drm_i915_private *dev_priv = dev->dev_private;
3805 bool need_stable_symbols = false;
3806
Daniel Vetter46a19182013-11-01 10:50:20 +01003807 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3808 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3809 if (ret)
3810 return ret;
3811 }
3812
3813 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003814 case INTEL_PIPE_CRC_SOURCE_PIPE:
3815 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3816 break;
3817 case INTEL_PIPE_CRC_SOURCE_TV:
3818 if (!SUPPORTS_TV(dev))
3819 return -EINVAL;
3820 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3821 break;
3822 case INTEL_PIPE_CRC_SOURCE_DP_B:
3823 if (!IS_G4X(dev))
3824 return -EINVAL;
3825 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003826 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003827 break;
3828 case INTEL_PIPE_CRC_SOURCE_DP_C:
3829 if (!IS_G4X(dev))
3830 return -EINVAL;
3831 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003832 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003833 break;
3834 case INTEL_PIPE_CRC_SOURCE_DP_D:
3835 if (!IS_G4X(dev))
3836 return -EINVAL;
3837 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003838 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003839 break;
3840 case INTEL_PIPE_CRC_SOURCE_NONE:
3841 *val = 0;
3842 break;
3843 default:
3844 return -EINVAL;
3845 }
3846
Daniel Vetter84093602013-11-01 10:50:21 +01003847 /*
3848 * When the pipe CRC tap point is after the transcoders we need
3849 * to tweak symbol-level features to produce a deterministic series of
3850 * symbols for a given frame. We need to reset those features only once
3851 * a frame (instead of every nth symbol):
3852 * - DC-balance: used to ensure a better clock recovery from the data
3853 * link (SDVO)
3854 * - DisplayPort scrambling: used for EMI reduction
3855 */
3856 if (need_stable_symbols) {
3857 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3858
3859 WARN_ON(!IS_G4X(dev));
3860
3861 I915_WRITE(PORT_DFT_I9XX,
3862 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3863
3864 if (pipe == PIPE_A)
3865 tmp |= PIPE_A_SCRAMBLE_RESET;
3866 else
3867 tmp |= PIPE_B_SCRAMBLE_RESET;
3868
3869 I915_WRITE(PORT_DFT2_G4X, tmp);
3870 }
3871
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003872 return 0;
3873}
3874
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003875static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3876 enum pipe pipe)
3877{
3878 struct drm_i915_private *dev_priv = dev->dev_private;
3879 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3880
Ville Syrjäläeb736672014-12-09 21:28:28 +02003881 switch (pipe) {
3882 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003883 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003884 break;
3885 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003886 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003887 break;
3888 case PIPE_C:
3889 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3890 break;
3891 default:
3892 return;
3893 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003894 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3895 tmp &= ~DC_BALANCE_RESET_VLV;
3896 I915_WRITE(PORT_DFT2_G4X, tmp);
3897
3898}
3899
Daniel Vetter84093602013-11-01 10:50:21 +01003900static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3901 enum pipe pipe)
3902{
3903 struct drm_i915_private *dev_priv = dev->dev_private;
3904 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3905
3906 if (pipe == PIPE_A)
3907 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3908 else
3909 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3910 I915_WRITE(PORT_DFT2_G4X, tmp);
3911
3912 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3913 I915_WRITE(PORT_DFT_I9XX,
3914 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3915 }
3916}
3917
Daniel Vetter46a19182013-11-01 10:50:20 +01003918static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003919 uint32_t *val)
3920{
Daniel Vetter46a19182013-11-01 10:50:20 +01003921 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3922 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3923
3924 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003925 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3926 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3927 break;
3928 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3929 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3930 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003931 case INTEL_PIPE_CRC_SOURCE_PIPE:
3932 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3933 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003934 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003935 *val = 0;
3936 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003937 default:
3938 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003939 }
3940
3941 return 0;
3942}
3943
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003944static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003945{
3946 struct drm_i915_private *dev_priv = dev->dev_private;
3947 struct intel_crtc *crtc =
3948 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003949 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003950 struct drm_atomic_state *state;
3951 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003952
3953 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003954 state = drm_atomic_state_alloc(dev);
3955 if (!state) {
3956 ret = -ENOMEM;
3957 goto out;
3958 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003959
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003960 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3961 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3962 if (IS_ERR(pipe_config)) {
3963 ret = PTR_ERR(pipe_config);
3964 goto out;
3965 }
3966
3967 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003968 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003969 pipe_config->pch_pfit.enabled != enable)
3970 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003971
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003972 ret = drm_atomic_commit(state);
3973out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003974 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003975 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3976 if (ret)
3977 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003978}
3979
3980static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3981 enum pipe pipe,
3982 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003983 uint32_t *val)
3984{
Daniel Vetter46a19182013-11-01 10:50:20 +01003985 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3986 *source = INTEL_PIPE_CRC_SOURCE_PF;
3987
3988 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003989 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3990 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3991 break;
3992 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3993 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3994 break;
3995 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003996 if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003997 hsw_trans_edp_pipe_A_crc_wa(dev, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003998
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003999 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4000 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004001 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004002 *val = 0;
4003 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004004 default:
4005 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004006 }
4007
4008 return 0;
4009}
4010
Daniel Vetter926321d2013-10-16 13:30:34 +02004011static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4012 enum intel_pipe_crc_source source)
4013{
4014 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01004015 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004016 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4017 pipe));
Imre Deake1296492016-02-12 18:55:17 +02004018 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01004019 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004020 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004021
Damien Lespiaucc3da172013-10-15 18:55:31 +01004022 if (pipe_crc->source == source)
4023 return 0;
4024
Damien Lespiauae676fc2013-10-15 18:55:32 +01004025 /* forbid changing the source without going back to 'none' */
4026 if (pipe_crc->source && source)
4027 return -EINVAL;
4028
Imre Deake1296492016-02-12 18:55:17 +02004029 power_domain = POWER_DOMAIN_PIPE(pipe);
4030 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004031 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4032 return -EIO;
4033 }
4034
Daniel Vetter52f843f2013-10-21 17:26:38 +02004035 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004036 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02004037 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01004038 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Wayne Boyer666a4532015-12-09 12:29:35 -08004039 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004040 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02004041 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004042 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004043 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004044 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004045
4046 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004047 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004048
Damien Lespiau4b584362013-10-15 18:55:33 +01004049 /* none -> real source transition */
4050 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004051 struct intel_pipe_crc_entry *entries;
4052
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004053 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4054 pipe_name(pipe), pipe_crc_source_name(source));
4055
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004056 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4057 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004058 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004059 if (!entries) {
4060 ret = -ENOMEM;
4061 goto out;
4062 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004063
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004064 /*
4065 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4066 * enabled and disabled dynamically based on package C states,
4067 * user space can't make reliable use of the CRCs, so let's just
4068 * completely disable it.
4069 */
4070 hsw_disable_ips(crtc);
4071
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004072 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004073 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004074 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004075 pipe_crc->head = 0;
4076 pipe_crc->tail = 0;
4077 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004078 }
4079
Damien Lespiaucc3da172013-10-15 18:55:31 +01004080 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004081
Daniel Vetter926321d2013-10-16 13:30:34 +02004082 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4083 POSTING_READ(PIPE_CRC_CTL(pipe));
4084
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004085 /* real source -> none transition */
4086 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004087 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004088 struct intel_crtc *crtc =
4089 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004090
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004091 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4092 pipe_name(pipe));
4093
Daniel Vettera33d7102014-06-06 08:22:08 +02004094 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004095 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004096 intel_wait_for_vblank(dev, pipe);
4097 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004098
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004099 spin_lock_irq(&pipe_crc->lock);
4100 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004101 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004102 pipe_crc->head = 0;
4103 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004104 spin_unlock_irq(&pipe_crc->lock);
4105
4106 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004107
4108 if (IS_G4X(dev))
4109 g4x_undo_pipe_scramble_reset(dev, pipe);
Wayne Boyer666a4532015-12-09 12:29:35 -08004110 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004111 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004112 else if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004113 hsw_trans_edp_pipe_A_crc_wa(dev, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004114
4115 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004116 }
4117
Imre Deake1296492016-02-12 18:55:17 +02004118 ret = 0;
4119
4120out:
4121 intel_display_power_put(dev_priv, power_domain);
4122
4123 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004124}
4125
4126/*
4127 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004128 * command: wsp* object wsp+ name wsp+ source wsp*
4129 * object: 'pipe'
4130 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004131 * source: (none | plane1 | plane2 | pf)
4132 * wsp: (#0x20 | #0x9 | #0xA)+
4133 *
4134 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004135 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4136 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004137 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004138static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004139{
4140 int n_words = 0;
4141
4142 while (*buf) {
4143 char *end;
4144
4145 /* skip leading white space */
4146 buf = skip_spaces(buf);
4147 if (!*buf)
4148 break; /* end of buffer */
4149
4150 /* find end of word */
4151 for (end = buf; *end && !isspace(*end); end++)
4152 ;
4153
4154 if (n_words == max_words) {
4155 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4156 max_words);
4157 return -EINVAL; /* ran out of words[] before bytes */
4158 }
4159
4160 if (*end)
4161 *end++ = '\0';
4162 words[n_words++] = buf;
4163 buf = end;
4164 }
4165
4166 return n_words;
4167}
4168
Damien Lespiaub94dec82013-10-15 18:55:35 +01004169enum intel_pipe_crc_object {
4170 PIPE_CRC_OBJECT_PIPE,
4171};
4172
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004173static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004174 "pipe",
4175};
4176
4177static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004178display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004179{
4180 int i;
4181
4182 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4183 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004184 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004185 return 0;
4186 }
4187
4188 return -EINVAL;
4189}
4190
Damien Lespiaubd9db022013-10-15 18:55:36 +01004191static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004192{
4193 const char name = buf[0];
4194
4195 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4196 return -EINVAL;
4197
4198 *pipe = name - 'A';
4199
4200 return 0;
4201}
4202
4203static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004204display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004205{
4206 int i;
4207
4208 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4209 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004210 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004211 return 0;
4212 }
4213
4214 return -EINVAL;
4215}
4216
Damien Lespiaubd9db022013-10-15 18:55:36 +01004217static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004218{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004219#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004220 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004221 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004222 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004223 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004224 enum intel_pipe_crc_source source;
4225
Damien Lespiaubd9db022013-10-15 18:55:36 +01004226 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004227 if (n_words != N_WORDS) {
4228 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4229 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004230 return -EINVAL;
4231 }
4232
Damien Lespiaubd9db022013-10-15 18:55:36 +01004233 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004234 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004235 return -EINVAL;
4236 }
4237
Damien Lespiaubd9db022013-10-15 18:55:36 +01004238 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004239 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4240 return -EINVAL;
4241 }
4242
Damien Lespiaubd9db022013-10-15 18:55:36 +01004243 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004244 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004245 return -EINVAL;
4246 }
4247
4248 return pipe_crc_set_source(dev, pipe, source);
4249}
4250
Damien Lespiaubd9db022013-10-15 18:55:36 +01004251static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4252 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004253{
4254 struct seq_file *m = file->private_data;
4255 struct drm_device *dev = m->private;
4256 char *tmpbuf;
4257 int ret;
4258
4259 if (len == 0)
4260 return 0;
4261
4262 if (len > PAGE_SIZE - 1) {
4263 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4264 PAGE_SIZE);
4265 return -E2BIG;
4266 }
4267
4268 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4269 if (!tmpbuf)
4270 return -ENOMEM;
4271
4272 if (copy_from_user(tmpbuf, ubuf, len)) {
4273 ret = -EFAULT;
4274 goto out;
4275 }
4276 tmpbuf[len] = '\0';
4277
Damien Lespiaubd9db022013-10-15 18:55:36 +01004278 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004279
4280out:
4281 kfree(tmpbuf);
4282 if (ret < 0)
4283 return ret;
4284
4285 *offp += len;
4286 return len;
4287}
4288
Damien Lespiaubd9db022013-10-15 18:55:36 +01004289static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004290 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004291 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004292 .read = seq_read,
4293 .llseek = seq_lseek,
4294 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004295 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004296};
4297
Todd Previteeb3394fa2015-04-18 00:04:19 -07004298static ssize_t i915_displayport_test_active_write(struct file *file,
4299 const char __user *ubuf,
4300 size_t len, loff_t *offp)
4301{
4302 char *input_buffer;
4303 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004304 struct drm_device *dev;
4305 struct drm_connector *connector;
4306 struct list_head *connector_list;
4307 struct intel_dp *intel_dp;
4308 int val = 0;
4309
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304310 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004311
Todd Previteeb3394fa2015-04-18 00:04:19 -07004312 connector_list = &dev->mode_config.connector_list;
4313
4314 if (len == 0)
4315 return 0;
4316
4317 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4318 if (!input_buffer)
4319 return -ENOMEM;
4320
4321 if (copy_from_user(input_buffer, ubuf, len)) {
4322 status = -EFAULT;
4323 goto out;
4324 }
4325
4326 input_buffer[len] = '\0';
4327 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4328
4329 list_for_each_entry(connector, connector_list, head) {
4330
4331 if (connector->connector_type !=
4332 DRM_MODE_CONNECTOR_DisplayPort)
4333 continue;
4334
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304335 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004336 connector->encoder != NULL) {
4337 intel_dp = enc_to_intel_dp(connector->encoder);
4338 status = kstrtoint(input_buffer, 10, &val);
4339 if (status < 0)
4340 goto out;
4341 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4342 /* To prevent erroneous activation of the compliance
4343 * testing code, only accept an actual value of 1 here
4344 */
4345 if (val == 1)
4346 intel_dp->compliance_test_active = 1;
4347 else
4348 intel_dp->compliance_test_active = 0;
4349 }
4350 }
4351out:
4352 kfree(input_buffer);
4353 if (status < 0)
4354 return status;
4355
4356 *offp += len;
4357 return len;
4358}
4359
4360static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4361{
4362 struct drm_device *dev = m->private;
4363 struct drm_connector *connector;
4364 struct list_head *connector_list = &dev->mode_config.connector_list;
4365 struct intel_dp *intel_dp;
4366
Todd Previteeb3394fa2015-04-18 00:04:19 -07004367 list_for_each_entry(connector, connector_list, head) {
4368
4369 if (connector->connector_type !=
4370 DRM_MODE_CONNECTOR_DisplayPort)
4371 continue;
4372
4373 if (connector->status == connector_status_connected &&
4374 connector->encoder != NULL) {
4375 intel_dp = enc_to_intel_dp(connector->encoder);
4376 if (intel_dp->compliance_test_active)
4377 seq_puts(m, "1");
4378 else
4379 seq_puts(m, "0");
4380 } else
4381 seq_puts(m, "0");
4382 }
4383
4384 return 0;
4385}
4386
4387static int i915_displayport_test_active_open(struct inode *inode,
4388 struct file *file)
4389{
4390 struct drm_device *dev = inode->i_private;
4391
4392 return single_open(file, i915_displayport_test_active_show, dev);
4393}
4394
4395static const struct file_operations i915_displayport_test_active_fops = {
4396 .owner = THIS_MODULE,
4397 .open = i915_displayport_test_active_open,
4398 .read = seq_read,
4399 .llseek = seq_lseek,
4400 .release = single_release,
4401 .write = i915_displayport_test_active_write
4402};
4403
4404static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4405{
4406 struct drm_device *dev = m->private;
4407 struct drm_connector *connector;
4408 struct list_head *connector_list = &dev->mode_config.connector_list;
4409 struct intel_dp *intel_dp;
4410
Todd Previteeb3394fa2015-04-18 00:04:19 -07004411 list_for_each_entry(connector, connector_list, head) {
4412
4413 if (connector->connector_type !=
4414 DRM_MODE_CONNECTOR_DisplayPort)
4415 continue;
4416
4417 if (connector->status == connector_status_connected &&
4418 connector->encoder != NULL) {
4419 intel_dp = enc_to_intel_dp(connector->encoder);
4420 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4421 } else
4422 seq_puts(m, "0");
4423 }
4424
4425 return 0;
4426}
4427static int i915_displayport_test_data_open(struct inode *inode,
4428 struct file *file)
4429{
4430 struct drm_device *dev = inode->i_private;
4431
4432 return single_open(file, i915_displayport_test_data_show, dev);
4433}
4434
4435static const struct file_operations i915_displayport_test_data_fops = {
4436 .owner = THIS_MODULE,
4437 .open = i915_displayport_test_data_open,
4438 .read = seq_read,
4439 .llseek = seq_lseek,
4440 .release = single_release
4441};
4442
4443static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4444{
4445 struct drm_device *dev = m->private;
4446 struct drm_connector *connector;
4447 struct list_head *connector_list = &dev->mode_config.connector_list;
4448 struct intel_dp *intel_dp;
4449
Todd Previteeb3394fa2015-04-18 00:04:19 -07004450 list_for_each_entry(connector, connector_list, head) {
4451
4452 if (connector->connector_type !=
4453 DRM_MODE_CONNECTOR_DisplayPort)
4454 continue;
4455
4456 if (connector->status == connector_status_connected &&
4457 connector->encoder != NULL) {
4458 intel_dp = enc_to_intel_dp(connector->encoder);
4459 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4460 } else
4461 seq_puts(m, "0");
4462 }
4463
4464 return 0;
4465}
4466
4467static int i915_displayport_test_type_open(struct inode *inode,
4468 struct file *file)
4469{
4470 struct drm_device *dev = inode->i_private;
4471
4472 return single_open(file, i915_displayport_test_type_show, dev);
4473}
4474
4475static const struct file_operations i915_displayport_test_type_fops = {
4476 .owner = THIS_MODULE,
4477 .open = i915_displayport_test_type_open,
4478 .read = seq_read,
4479 .llseek = seq_lseek,
4480 .release = single_release
4481};
4482
Damien Lespiau97e94b22014-11-04 17:06:50 +00004483static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004484{
4485 struct drm_device *dev = m->private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004486 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004487 int num_levels;
4488
4489 if (IS_CHERRYVIEW(dev))
4490 num_levels = 3;
4491 else if (IS_VALLEYVIEW(dev))
4492 num_levels = 1;
4493 else
4494 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004495
4496 drm_modeset_lock_all(dev);
4497
4498 for (level = 0; level < num_levels; level++) {
4499 unsigned int latency = wm[level];
4500
Damien Lespiau97e94b22014-11-04 17:06:50 +00004501 /*
4502 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004503 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004504 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004505 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4506 IS_CHERRYVIEW(dev))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004507 latency *= 10;
4508 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004509 latency *= 5;
4510
4511 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004512 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004513 }
4514
4515 drm_modeset_unlock_all(dev);
4516}
4517
4518static int pri_wm_latency_show(struct seq_file *m, void *data)
4519{
4520 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004521 struct drm_i915_private *dev_priv = dev->dev_private;
4522 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004523
Damien Lespiau97e94b22014-11-04 17:06:50 +00004524 if (INTEL_INFO(dev)->gen >= 9)
4525 latencies = dev_priv->wm.skl_latency;
4526 else
4527 latencies = to_i915(dev)->wm.pri_latency;
4528
4529 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004530
4531 return 0;
4532}
4533
4534static int spr_wm_latency_show(struct seq_file *m, void *data)
4535{
4536 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004537 struct drm_i915_private *dev_priv = dev->dev_private;
4538 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004539
Damien Lespiau97e94b22014-11-04 17:06:50 +00004540 if (INTEL_INFO(dev)->gen >= 9)
4541 latencies = dev_priv->wm.skl_latency;
4542 else
4543 latencies = to_i915(dev)->wm.spr_latency;
4544
4545 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004546
4547 return 0;
4548}
4549
4550static int cur_wm_latency_show(struct seq_file *m, void *data)
4551{
4552 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004553 struct drm_i915_private *dev_priv = dev->dev_private;
4554 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004555
Damien Lespiau97e94b22014-11-04 17:06:50 +00004556 if (INTEL_INFO(dev)->gen >= 9)
4557 latencies = dev_priv->wm.skl_latency;
4558 else
4559 latencies = to_i915(dev)->wm.cur_latency;
4560
4561 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004562
4563 return 0;
4564}
4565
4566static int pri_wm_latency_open(struct inode *inode, struct file *file)
4567{
4568 struct drm_device *dev = inode->i_private;
4569
Ville Syrjäläde38b952015-06-24 22:00:09 +03004570 if (INTEL_INFO(dev)->gen < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004571 return -ENODEV;
4572
4573 return single_open(file, pri_wm_latency_show, dev);
4574}
4575
4576static int spr_wm_latency_open(struct inode *inode, struct file *file)
4577{
4578 struct drm_device *dev = inode->i_private;
4579
Sonika Jindal9ad02572014-07-21 15:23:39 +05304580 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004581 return -ENODEV;
4582
4583 return single_open(file, spr_wm_latency_show, dev);
4584}
4585
4586static int cur_wm_latency_open(struct inode *inode, struct file *file)
4587{
4588 struct drm_device *dev = inode->i_private;
4589
Sonika Jindal9ad02572014-07-21 15:23:39 +05304590 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004591 return -ENODEV;
4592
4593 return single_open(file, cur_wm_latency_show, dev);
4594}
4595
4596static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004597 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004598{
4599 struct seq_file *m = file->private_data;
4600 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004601 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004602 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004603 int level;
4604 int ret;
4605 char tmp[32];
4606
Ville Syrjäläde38b952015-06-24 22:00:09 +03004607 if (IS_CHERRYVIEW(dev))
4608 num_levels = 3;
4609 else if (IS_VALLEYVIEW(dev))
4610 num_levels = 1;
4611 else
4612 num_levels = ilk_wm_max_level(dev) + 1;
4613
Ville Syrjälä369a1342014-01-22 14:36:08 +02004614 if (len >= sizeof(tmp))
4615 return -EINVAL;
4616
4617 if (copy_from_user(tmp, ubuf, len))
4618 return -EFAULT;
4619
4620 tmp[len] = '\0';
4621
Damien Lespiau97e94b22014-11-04 17:06:50 +00004622 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4623 &new[0], &new[1], &new[2], &new[3],
4624 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004625 if (ret != num_levels)
4626 return -EINVAL;
4627
4628 drm_modeset_lock_all(dev);
4629
4630 for (level = 0; level < num_levels; level++)
4631 wm[level] = new[level];
4632
4633 drm_modeset_unlock_all(dev);
4634
4635 return len;
4636}
4637
4638
4639static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4640 size_t len, loff_t *offp)
4641{
4642 struct seq_file *m = file->private_data;
4643 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004644 struct drm_i915_private *dev_priv = dev->dev_private;
4645 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004646
Damien Lespiau97e94b22014-11-04 17:06:50 +00004647 if (INTEL_INFO(dev)->gen >= 9)
4648 latencies = dev_priv->wm.skl_latency;
4649 else
4650 latencies = to_i915(dev)->wm.pri_latency;
4651
4652 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004653}
4654
4655static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4656 size_t len, loff_t *offp)
4657{
4658 struct seq_file *m = file->private_data;
4659 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004660 struct drm_i915_private *dev_priv = dev->dev_private;
4661 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004662
Damien Lespiau97e94b22014-11-04 17:06:50 +00004663 if (INTEL_INFO(dev)->gen >= 9)
4664 latencies = dev_priv->wm.skl_latency;
4665 else
4666 latencies = to_i915(dev)->wm.spr_latency;
4667
4668 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004669}
4670
4671static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4672 size_t len, loff_t *offp)
4673{
4674 struct seq_file *m = file->private_data;
4675 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004676 struct drm_i915_private *dev_priv = dev->dev_private;
4677 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004678
Damien Lespiau97e94b22014-11-04 17:06:50 +00004679 if (INTEL_INFO(dev)->gen >= 9)
4680 latencies = dev_priv->wm.skl_latency;
4681 else
4682 latencies = to_i915(dev)->wm.cur_latency;
4683
4684 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004685}
4686
4687static const struct file_operations i915_pri_wm_latency_fops = {
4688 .owner = THIS_MODULE,
4689 .open = pri_wm_latency_open,
4690 .read = seq_read,
4691 .llseek = seq_lseek,
4692 .release = single_release,
4693 .write = pri_wm_latency_write
4694};
4695
4696static const struct file_operations i915_spr_wm_latency_fops = {
4697 .owner = THIS_MODULE,
4698 .open = spr_wm_latency_open,
4699 .read = seq_read,
4700 .llseek = seq_lseek,
4701 .release = single_release,
4702 .write = spr_wm_latency_write
4703};
4704
4705static const struct file_operations i915_cur_wm_latency_fops = {
4706 .owner = THIS_MODULE,
4707 .open = cur_wm_latency_open,
4708 .read = seq_read,
4709 .llseek = seq_lseek,
4710 .release = single_release,
4711 .write = cur_wm_latency_write
4712};
4713
Kees Cook647416f2013-03-10 14:10:06 -07004714static int
4715i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004716{
Kees Cook647416f2013-03-10 14:10:06 -07004717 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004718 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004719
Kees Cook647416f2013-03-10 14:10:06 -07004720 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004721
Kees Cook647416f2013-03-10 14:10:06 -07004722 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004723}
4724
Kees Cook647416f2013-03-10 14:10:06 -07004725static int
4726i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004727{
Kees Cook647416f2013-03-10 14:10:06 -07004728 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004729 struct drm_i915_private *dev_priv = dev->dev_private;
4730
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004731 /*
4732 * There is no safeguard against this debugfs entry colliding
4733 * with the hangcheck calling same i915_handle_error() in
4734 * parallel, causing an explosion. For now we assume that the
4735 * test harness is responsible enough not to inject gpu hangs
4736 * while it is writing to 'i915_wedged'
4737 */
4738
4739 if (i915_reset_in_progress(&dev_priv->gpu_error))
4740 return -EAGAIN;
4741
Imre Deakd46c0512014-04-14 20:24:27 +03004742 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004743
Mika Kuoppala58174462014-02-25 17:11:26 +02004744 i915_handle_error(dev, val,
4745 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004746
4747 intel_runtime_pm_put(dev_priv);
4748
Kees Cook647416f2013-03-10 14:10:06 -07004749 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004750}
4751
Kees Cook647416f2013-03-10 14:10:06 -07004752DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4753 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004754 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004755
Kees Cook647416f2013-03-10 14:10:06 -07004756static int
4757i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004758{
Kees Cook647416f2013-03-10 14:10:06 -07004759 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004760 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004761
Kees Cook647416f2013-03-10 14:10:06 -07004762 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004763
Kees Cook647416f2013-03-10 14:10:06 -07004764 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004765}
4766
Kees Cook647416f2013-03-10 14:10:06 -07004767static int
4768i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004769{
Kees Cook647416f2013-03-10 14:10:06 -07004770 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004771 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004772 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004773
Kees Cook647416f2013-03-10 14:10:06 -07004774 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004775
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004776 ret = mutex_lock_interruptible(&dev->struct_mutex);
4777 if (ret)
4778 return ret;
4779
Daniel Vetter99584db2012-11-14 17:14:04 +01004780 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004781 mutex_unlock(&dev->struct_mutex);
4782
Kees Cook647416f2013-03-10 14:10:06 -07004783 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004784}
4785
Kees Cook647416f2013-03-10 14:10:06 -07004786DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4787 i915_ring_stop_get, i915_ring_stop_set,
4788 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02004789
Chris Wilson094f9a52013-09-25 17:34:55 +01004790static int
4791i915_ring_missed_irq_get(void *data, u64 *val)
4792{
4793 struct drm_device *dev = data;
4794 struct drm_i915_private *dev_priv = dev->dev_private;
4795
4796 *val = dev_priv->gpu_error.missed_irq_rings;
4797 return 0;
4798}
4799
4800static int
4801i915_ring_missed_irq_set(void *data, u64 val)
4802{
4803 struct drm_device *dev = data;
4804 struct drm_i915_private *dev_priv = dev->dev_private;
4805 int ret;
4806
4807 /* Lock against concurrent debugfs callers */
4808 ret = mutex_lock_interruptible(&dev->struct_mutex);
4809 if (ret)
4810 return ret;
4811 dev_priv->gpu_error.missed_irq_rings = val;
4812 mutex_unlock(&dev->struct_mutex);
4813
4814 return 0;
4815}
4816
4817DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4818 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4819 "0x%08llx\n");
4820
4821static int
4822i915_ring_test_irq_get(void *data, u64 *val)
4823{
4824 struct drm_device *dev = data;
4825 struct drm_i915_private *dev_priv = dev->dev_private;
4826
4827 *val = dev_priv->gpu_error.test_irq_rings;
4828
4829 return 0;
4830}
4831
4832static int
4833i915_ring_test_irq_set(void *data, u64 val)
4834{
4835 struct drm_device *dev = data;
4836 struct drm_i915_private *dev_priv = dev->dev_private;
4837 int ret;
4838
4839 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4840
4841 /* Lock against concurrent debugfs callers */
4842 ret = mutex_lock_interruptible(&dev->struct_mutex);
4843 if (ret)
4844 return ret;
4845
4846 dev_priv->gpu_error.test_irq_rings = val;
4847 mutex_unlock(&dev->struct_mutex);
4848
4849 return 0;
4850}
4851
4852DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4853 i915_ring_test_irq_get, i915_ring_test_irq_set,
4854 "0x%08llx\n");
4855
Chris Wilsondd624af2013-01-15 12:39:35 +00004856#define DROP_UNBOUND 0x1
4857#define DROP_BOUND 0x2
4858#define DROP_RETIRE 0x4
4859#define DROP_ACTIVE 0x8
4860#define DROP_ALL (DROP_UNBOUND | \
4861 DROP_BOUND | \
4862 DROP_RETIRE | \
4863 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004864static int
4865i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004866{
Kees Cook647416f2013-03-10 14:10:06 -07004867 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004868
Kees Cook647416f2013-03-10 14:10:06 -07004869 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004870}
4871
Kees Cook647416f2013-03-10 14:10:06 -07004872static int
4873i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004874{
Kees Cook647416f2013-03-10 14:10:06 -07004875 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004876 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004877 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004878
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004879 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004880
4881 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4882 * on ioctls on -EAGAIN. */
4883 ret = mutex_lock_interruptible(&dev->struct_mutex);
4884 if (ret)
4885 return ret;
4886
4887 if (val & DROP_ACTIVE) {
4888 ret = i915_gpu_idle(dev);
4889 if (ret)
4890 goto unlock;
4891 }
4892
4893 if (val & (DROP_RETIRE | DROP_ACTIVE))
4894 i915_gem_retire_requests(dev);
4895
Chris Wilson21ab4e72014-09-09 11:16:08 +01004896 if (val & DROP_BOUND)
4897 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004898
Chris Wilson21ab4e72014-09-09 11:16:08 +01004899 if (val & DROP_UNBOUND)
4900 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004901
4902unlock:
4903 mutex_unlock(&dev->struct_mutex);
4904
Kees Cook647416f2013-03-10 14:10:06 -07004905 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004906}
4907
Kees Cook647416f2013-03-10 14:10:06 -07004908DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4909 i915_drop_caches_get, i915_drop_caches_set,
4910 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004911
Kees Cook647416f2013-03-10 14:10:06 -07004912static int
4913i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004914{
Kees Cook647416f2013-03-10 14:10:06 -07004915 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004916 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004917 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004918
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004919 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004920 return -ENODEV;
4921
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004922 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4923
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004924 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004925 if (ret)
4926 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004927
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004928 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004929 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004930
Kees Cook647416f2013-03-10 14:10:06 -07004931 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004932}
4933
Kees Cook647416f2013-03-10 14:10:06 -07004934static int
4935i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004936{
Kees Cook647416f2013-03-10 14:10:06 -07004937 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004938 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304939 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004940 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004941
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004942 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004943 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004944
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004945 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4946
Kees Cook647416f2013-03-10 14:10:06 -07004947 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004948
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004949 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004950 if (ret)
4951 return ret;
4952
Jesse Barnes358733e2011-07-27 11:53:01 -07004953 /*
4954 * Turbo will still be enabled, but won't go above the set value.
4955 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304956 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004957
Akash Goelbc4d91f2015-02-26 16:09:47 +05304958 hw_max = dev_priv->rps.max_freq;
4959 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004960
Ben Widawskyb39fb292014-03-19 18:31:11 -07004961 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004962 mutex_unlock(&dev_priv->rps.hw_lock);
4963 return -EINVAL;
4964 }
4965
Ben Widawskyb39fb292014-03-19 18:31:11 -07004966 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004967
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004968 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004969
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004970 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004971
Kees Cook647416f2013-03-10 14:10:06 -07004972 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004973}
4974
Kees Cook647416f2013-03-10 14:10:06 -07004975DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4976 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004977 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004978
Kees Cook647416f2013-03-10 14:10:06 -07004979static int
4980i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004981{
Kees Cook647416f2013-03-10 14:10:06 -07004982 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004983 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004984 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004985
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004986 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004987 return -ENODEV;
4988
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004989 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4990
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004991 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004992 if (ret)
4993 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004994
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004995 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004996 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004997
Kees Cook647416f2013-03-10 14:10:06 -07004998 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004999}
5000
Kees Cook647416f2013-03-10 14:10:06 -07005001static int
5002i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005003{
Kees Cook647416f2013-03-10 14:10:06 -07005004 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07005005 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05305006 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07005007 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005008
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07005009 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005010 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07005011
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07005012 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5013
Kees Cook647416f2013-03-10 14:10:06 -07005014 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07005015
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005016 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005017 if (ret)
5018 return ret;
5019
Jesse Barnes1523c312012-05-25 12:34:54 -07005020 /*
5021 * Turbo will still be enabled, but won't go below the set value.
5022 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305023 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005024
Akash Goelbc4d91f2015-02-26 16:09:47 +05305025 hw_max = dev_priv->rps.max_freq;
5026 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005027
Ben Widawskyb39fb292014-03-19 18:31:11 -07005028 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005029 mutex_unlock(&dev_priv->rps.hw_lock);
5030 return -EINVAL;
5031 }
5032
Ben Widawskyb39fb292014-03-19 18:31:11 -07005033 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005034
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005035 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005036
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005037 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005038
Kees Cook647416f2013-03-10 14:10:06 -07005039 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005040}
5041
Kees Cook647416f2013-03-10 14:10:06 -07005042DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5043 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005044 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07005045
Kees Cook647416f2013-03-10 14:10:06 -07005046static int
5047i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005048{
Kees Cook647416f2013-03-10 14:10:06 -07005049 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03005050 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005051 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07005052 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005053
Daniel Vetter004777c2012-08-09 15:07:01 +02005054 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5055 return -ENODEV;
5056
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005057 ret = mutex_lock_interruptible(&dev->struct_mutex);
5058 if (ret)
5059 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005060 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005061
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005062 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005063
5064 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005065 mutex_unlock(&dev_priv->dev->struct_mutex);
5066
Kees Cook647416f2013-03-10 14:10:06 -07005067 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005068
Kees Cook647416f2013-03-10 14:10:06 -07005069 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005070}
5071
Kees Cook647416f2013-03-10 14:10:06 -07005072static int
5073i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005074{
Kees Cook647416f2013-03-10 14:10:06 -07005075 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005076 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005077 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005078
Daniel Vetter004777c2012-08-09 15:07:01 +02005079 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5080 return -ENODEV;
5081
Kees Cook647416f2013-03-10 14:10:06 -07005082 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005083 return -EINVAL;
5084
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005085 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005086 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005087
5088 /* Update the cache sharing policy here as well */
5089 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5090 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5091 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5092 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5093
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005094 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005095 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005096}
5097
Kees Cook647416f2013-03-10 14:10:06 -07005098DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5099 i915_cache_sharing_get, i915_cache_sharing_set,
5100 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005101
Jeff McGee5d395252015-04-03 18:13:17 -07005102struct sseu_dev_status {
5103 unsigned int slice_total;
5104 unsigned int subslice_total;
5105 unsigned int subslice_per_slice;
5106 unsigned int eu_total;
5107 unsigned int eu_per_subslice;
5108};
5109
5110static void cherryview_sseu_device_status(struct drm_device *dev,
5111 struct sseu_dev_status *stat)
5112{
5113 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005114 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005115 int ss;
5116 u32 sig1[ss_max], sig2[ss_max];
5117
5118 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5119 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5120 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5121 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5122
5123 for (ss = 0; ss < ss_max; ss++) {
5124 unsigned int eu_cnt;
5125
5126 if (sig1[ss] & CHV_SS_PG_ENABLE)
5127 /* skip disabled subslice */
5128 continue;
5129
5130 stat->slice_total = 1;
5131 stat->subslice_per_slice++;
5132 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5133 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5134 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5135 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5136 stat->eu_total += eu_cnt;
5137 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5138 }
5139 stat->subslice_total = stat->subslice_per_slice;
5140}
5141
5142static void gen9_sseu_device_status(struct drm_device *dev,
5143 struct sseu_dev_status *stat)
5144{
5145 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005146 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005147 int s, ss;
5148 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5149
Jeff McGee1c046bc2015-04-03 18:13:18 -07005150 /* BXT has a single slice and at most 3 subslices. */
5151 if (IS_BROXTON(dev)) {
5152 s_max = 1;
5153 ss_max = 3;
5154 }
5155
5156 for (s = 0; s < s_max; s++) {
5157 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5158 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5159 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5160 }
5161
Jeff McGee5d395252015-04-03 18:13:17 -07005162 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5163 GEN9_PGCTL_SSA_EU19_ACK |
5164 GEN9_PGCTL_SSA_EU210_ACK |
5165 GEN9_PGCTL_SSA_EU311_ACK;
5166 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5167 GEN9_PGCTL_SSB_EU19_ACK |
5168 GEN9_PGCTL_SSB_EU210_ACK |
5169 GEN9_PGCTL_SSB_EU311_ACK;
5170
5171 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005172 unsigned int ss_cnt = 0;
5173
Jeff McGee5d395252015-04-03 18:13:17 -07005174 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5175 /* skip disabled slice */
5176 continue;
5177
5178 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005179
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005180 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Jeff McGee1c046bc2015-04-03 18:13:18 -07005181 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5182
Jeff McGee5d395252015-04-03 18:13:17 -07005183 for (ss = 0; ss < ss_max; ss++) {
5184 unsigned int eu_cnt;
5185
Jeff McGee1c046bc2015-04-03 18:13:18 -07005186 if (IS_BROXTON(dev) &&
5187 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5188 /* skip disabled subslice */
5189 continue;
5190
5191 if (IS_BROXTON(dev))
5192 ss_cnt++;
5193
Jeff McGee5d395252015-04-03 18:13:17 -07005194 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5195 eu_mask[ss%2]);
5196 stat->eu_total += eu_cnt;
5197 stat->eu_per_subslice = max(stat->eu_per_subslice,
5198 eu_cnt);
5199 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005200
5201 stat->subslice_total += ss_cnt;
5202 stat->subslice_per_slice = max(stat->subslice_per_slice,
5203 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005204 }
5205}
5206
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005207static void broadwell_sseu_device_status(struct drm_device *dev,
5208 struct sseu_dev_status *stat)
5209{
5210 struct drm_i915_private *dev_priv = dev->dev_private;
5211 int s;
5212 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5213
5214 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5215
5216 if (stat->slice_total) {
5217 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5218 stat->subslice_total = stat->slice_total *
5219 stat->subslice_per_slice;
5220 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5221 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5222
5223 /* subtract fused off EU(s) from enabled slice(s) */
5224 for (s = 0; s < stat->slice_total; s++) {
5225 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5226
5227 stat->eu_total -= hweight8(subslice_7eu);
5228 }
5229 }
5230}
5231
Jeff McGee38732182015-02-13 10:27:54 -06005232static int i915_sseu_status(struct seq_file *m, void *unused)
5233{
5234 struct drm_info_node *node = (struct drm_info_node *) m->private;
5235 struct drm_device *dev = node->minor->dev;
Jeff McGee5d395252015-04-03 18:13:17 -07005236 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06005237
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005238 if (INTEL_INFO(dev)->gen < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005239 return -ENODEV;
5240
5241 seq_puts(m, "SSEU Device Info\n");
5242 seq_printf(m, " Available Slice Total: %u\n",
5243 INTEL_INFO(dev)->slice_total);
5244 seq_printf(m, " Available Subslice Total: %u\n",
5245 INTEL_INFO(dev)->subslice_total);
5246 seq_printf(m, " Available Subslice Per Slice: %u\n",
5247 INTEL_INFO(dev)->subslice_per_slice);
5248 seq_printf(m, " Available EU Total: %u\n",
5249 INTEL_INFO(dev)->eu_total);
5250 seq_printf(m, " Available EU Per Subslice: %u\n",
5251 INTEL_INFO(dev)->eu_per_subslice);
5252 seq_printf(m, " Has Slice Power Gating: %s\n",
5253 yesno(INTEL_INFO(dev)->has_slice_pg));
5254 seq_printf(m, " Has Subslice Power Gating: %s\n",
5255 yesno(INTEL_INFO(dev)->has_subslice_pg));
5256 seq_printf(m, " Has EU Power Gating: %s\n",
5257 yesno(INTEL_INFO(dev)->has_eu_pg));
5258
Jeff McGee7f992ab2015-02-13 10:27:55 -06005259 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07005260 memset(&stat, 0, sizeof(stat));
Jeff McGee5575f032015-02-27 10:22:32 -08005261 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07005262 cherryview_sseu_device_status(dev, &stat);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005263 } else if (IS_BROADWELL(dev)) {
5264 broadwell_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005265 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07005266 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005267 }
Jeff McGee5d395252015-04-03 18:13:17 -07005268 seq_printf(m, " Enabled Slice Total: %u\n",
5269 stat.slice_total);
5270 seq_printf(m, " Enabled Subslice Total: %u\n",
5271 stat.subslice_total);
5272 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5273 stat.subslice_per_slice);
5274 seq_printf(m, " Enabled EU Total: %u\n",
5275 stat.eu_total);
5276 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5277 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005278
Jeff McGee38732182015-02-13 10:27:54 -06005279 return 0;
5280}
5281
Ben Widawsky6d794d42011-04-25 11:25:56 -07005282static int i915_forcewake_open(struct inode *inode, struct file *file)
5283{
5284 struct drm_device *dev = inode->i_private;
5285 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005286
Daniel Vetter075edca2012-01-24 09:44:28 +01005287 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005288 return 0;
5289
Chris Wilson6daccb02015-01-16 11:34:35 +02005290 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005291 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005292
5293 return 0;
5294}
5295
Ben Widawskyc43b5632012-04-16 14:07:40 -07005296static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005297{
5298 struct drm_device *dev = inode->i_private;
5299 struct drm_i915_private *dev_priv = dev->dev_private;
5300
Daniel Vetter075edca2012-01-24 09:44:28 +01005301 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005302 return 0;
5303
Mika Kuoppala59bad942015-01-16 11:34:40 +02005304 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005305 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005306
5307 return 0;
5308}
5309
5310static const struct file_operations i915_forcewake_fops = {
5311 .owner = THIS_MODULE,
5312 .open = i915_forcewake_open,
5313 .release = i915_forcewake_release,
5314};
5315
5316static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5317{
5318 struct drm_device *dev = minor->dev;
5319 struct dentry *ent;
5320
5321 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005322 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005323 root, dev,
5324 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005325 if (!ent)
5326 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005327
Ben Widawsky8eb57292011-05-11 15:10:58 -07005328 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005329}
5330
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005331static int i915_debugfs_create(struct dentry *root,
5332 struct drm_minor *minor,
5333 const char *name,
5334 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005335{
5336 struct drm_device *dev = minor->dev;
5337 struct dentry *ent;
5338
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005339 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005340 S_IRUGO | S_IWUSR,
5341 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005342 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005343 if (!ent)
5344 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005345
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005346 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005347}
5348
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005349static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005350 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005351 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005352 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01005353 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005354 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005355 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005356 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005357 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005358 {"i915_gem_request", i915_gem_request_info, 0},
5359 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005360 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005361 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005362 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5363 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5364 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005365 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005366 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005367 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005368 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005369 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305370 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005371 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005372 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005373 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005374 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005375 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005376 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005377 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005378 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005379 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005380 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005381 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005382 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005383 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005384 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005385 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005386 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005387 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005388 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005389 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005390 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005391 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005392 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005393 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005394 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005395 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005396 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005397 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005398 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005399 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005400 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005401 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305402 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005403 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005404};
Ben Gamari27c202a2009-07-01 22:26:52 -04005405#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005406
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005407static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005408 const char *name;
5409 const struct file_operations *fops;
5410} i915_debugfs_files[] = {
5411 {"i915_wedged", &i915_wedged_fops},
5412 {"i915_max_freq", &i915_max_freq_fops},
5413 {"i915_min_freq", &i915_min_freq_fops},
5414 {"i915_cache_sharing", &i915_cache_sharing_fops},
5415 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005416 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5417 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005418 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5419 {"i915_error_state", &i915_error_state_fops},
5420 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005421 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005422 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5423 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5424 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005425 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005426 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5427 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5428 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005429};
5430
Damien Lespiau07144422013-10-15 18:55:40 +01005431void intel_display_crc_init(struct drm_device *dev)
5432{
5433 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01005434 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005435
Damien Lespiau055e3932014-08-18 13:49:10 +01005436 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005437 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005438
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005439 pipe_crc->opened = false;
5440 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005441 init_waitqueue_head(&pipe_crc->wq);
5442 }
5443}
5444
Ben Gamari27c202a2009-07-01 22:26:52 -04005445int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005446{
Daniel Vetter34b96742013-07-04 20:49:44 +02005447 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005448
Ben Widawsky6d794d42011-04-25 11:25:56 -07005449 ret = i915_forcewake_create(minor->debugfs_root, minor);
5450 if (ret)
5451 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005452
Damien Lespiau07144422013-10-15 18:55:40 +01005453 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5454 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5455 if (ret)
5456 return ret;
5457 }
5458
Daniel Vetter34b96742013-07-04 20:49:44 +02005459 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5460 ret = i915_debugfs_create(minor->debugfs_root, minor,
5461 i915_debugfs_files[i].name,
5462 i915_debugfs_files[i].fops);
5463 if (ret)
5464 return ret;
5465 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005466
Ben Gamari27c202a2009-07-01 22:26:52 -04005467 return drm_debugfs_create_files(i915_debugfs_list,
5468 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005469 minor->debugfs_root, minor);
5470}
5471
Ben Gamari27c202a2009-07-01 22:26:52 -04005472void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005473{
Daniel Vetter34b96742013-07-04 20:49:44 +02005474 int i;
5475
Ben Gamari27c202a2009-07-01 22:26:52 -04005476 drm_debugfs_remove_files(i915_debugfs_list,
5477 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005478
Ben Widawsky6d794d42011-04-25 11:25:56 -07005479 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5480 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005481
Daniel Vettere309a992013-10-16 22:55:51 +02005482 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005483 struct drm_info_list *info_list =
5484 (struct drm_info_list *)&i915_pipe_crc_data[i];
5485
5486 drm_debugfs_remove_files(info_list, 1, minor);
5487 }
5488
Daniel Vetter34b96742013-07-04 20:49:44 +02005489 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5490 struct drm_info_list *info_list =
5491 (struct drm_info_list *) i915_debugfs_files[i].fops;
5492
5493 drm_debugfs_remove_files(info_list, 1, minor);
5494 }
Ben Gamari20172632009-02-17 20:08:50 -05005495}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005496
5497struct dpcd_block {
5498 /* DPCD dump start address. */
5499 unsigned int offset;
5500 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5501 unsigned int end;
5502 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5503 size_t size;
5504 /* Only valid for eDP. */
5505 bool edp;
5506};
5507
5508static const struct dpcd_block i915_dpcd_debug[] = {
5509 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5510 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5511 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5512 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5513 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5514 { .offset = DP_SET_POWER },
5515 { .offset = DP_EDP_DPCD_REV },
5516 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5517 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5518 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5519};
5520
5521static int i915_dpcd_show(struct seq_file *m, void *data)
5522{
5523 struct drm_connector *connector = m->private;
5524 struct intel_dp *intel_dp =
5525 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5526 uint8_t buf[16];
5527 ssize_t err;
5528 int i;
5529
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005530 if (connector->status != connector_status_connected)
5531 return -ENODEV;
5532
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005533 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5534 const struct dpcd_block *b = &i915_dpcd_debug[i];
5535 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5536
5537 if (b->edp &&
5538 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5539 continue;
5540
5541 /* low tech for now */
5542 if (WARN_ON(size > sizeof(buf)))
5543 continue;
5544
5545 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5546 if (err <= 0) {
5547 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5548 size, b->offset, err);
5549 continue;
5550 }
5551
5552 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005553 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005554
5555 return 0;
5556}
5557
5558static int i915_dpcd_open(struct inode *inode, struct file *file)
5559{
5560 return single_open(file, i915_dpcd_show, inode->i_private);
5561}
5562
5563static const struct file_operations i915_dpcd_fops = {
5564 .owner = THIS_MODULE,
5565 .open = i915_dpcd_open,
5566 .read = seq_read,
5567 .llseek = seq_lseek,
5568 .release = single_release,
5569};
5570
5571/**
5572 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5573 * @connector: pointer to a registered drm_connector
5574 *
5575 * Cleanup will be done by drm_connector_unregister() through a call to
5576 * drm_debugfs_connector_remove().
5577 *
5578 * Returns 0 on success, negative error codes on error.
5579 */
5580int i915_debugfs_connector_add(struct drm_connector *connector)
5581{
5582 struct dentry *root = connector->debugfs_entry;
5583
5584 /* The connector must have been registered beforehands. */
5585 if (!root)
5586 return -ENODEV;
5587
5588 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5589 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5590 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5591 &i915_dpcd_fops);
5592
5593 return 0;
5594}