blob: d02f8ce0b1c8f5560d93f82626f28af3b2f5de98 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Damien Lespiau497666d2013-10-15 18:55:39 +010049/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
Chris Wilson70d39fe2010-08-25 16:03:34 +010075static int i915_capabilities(struct seq_file *m, void *data)
76{
Damien Lespiau9f25d002014-05-13 15:30:28 +010077 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010078 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030082 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010083#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010088
89 return 0;
90}
Ben Gamari433e12f2009-02-17 20:08:51 -050091
Chris Wilson05394f32010-11-08 19:18:58 +000092static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000093{
Chris Wilsonbaaa5cf2015-04-15 16:42:46 +010094 if (obj->pin_display)
Chris Wilsona6172a82009-02-11 14:26:38 +000095 return "p";
96 else
97 return " ";
98}
99
Chris Wilson05394f32010-11-08 19:18:58 +0000100static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000101{
Akshay Joshi0206e352011-08-16 15:34:10 -0400102 switch (obj->tiling_mode) {
103 default:
104 case I915_TILING_NONE: return " ";
105 case I915_TILING_X: return "X";
106 case I915_TILING_Y: return "Y";
107 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000108}
109
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700110static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
111{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100112 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700113}
114
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100115static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
116{
117 u64 size = 0;
118 struct i915_vma *vma;
119
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000120 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +0000121 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100122 size += vma->node.size;
123 }
124
125 return size;
126}
127
Chris Wilson37811fc2010-08-25 22:45:57 +0100128static void
129describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
130{
Chris Wilsonb4716182015-04-27 13:41:17 +0100131 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000132 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700133 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800134 int pin_count = 0;
Dave Gordonc3232b12016-03-23 18:19:53 +0000135 enum intel_engine_id id;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800136
Chris Wilsonb4716182015-04-27 13:41:17 +0100137 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100138 &obj->base,
Chris Wilson481a3d42015-04-07 16:20:39 +0100139 obj->active ? "*" : " ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 get_pin_flag(obj),
141 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700142 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800143 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100144 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100145 obj->base.write_domain);
Dave Gordonc3232b12016-03-23 18:19:53 +0000146 for_each_engine_id(engine, dev_priv, id)
Chris Wilsonb4716182015-04-27 13:41:17 +0100147 seq_printf(m, "%x ",
Dave Gordonc3232b12016-03-23 18:19:53 +0000148 i915_gem_request_get_seqno(obj->last_read_req[id]));
Chris Wilsonb4716182015-04-27 13:41:17 +0100149 seq_printf(m, "] %x %x%s%s%s",
John Harrison97b2a6a2014-11-24 18:49:26 +0000150 i915_gem_request_get_seqno(obj->last_write_req),
151 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100152 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100153 obj->dirty ? " dirty" : "",
154 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
155 if (obj->base.name)
156 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000157 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (vma->pin_count > 0)
159 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300160 }
161 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100162 if (obj->pin_display)
163 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100164 if (obj->fence_reg != I915_FENCE_REG_NONE)
165 seq_printf(m, " (fence: %d)", obj->fence_reg);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000166 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100167 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson596c5922016-02-26 11:03:20 +0000168 vma->is_ggtt ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100169 vma->node.start, vma->node.size);
Chris Wilson596c5922016-02-26 11:03:20 +0000170 if (vma->is_ggtt)
171 seq_printf(m, ", type: %u", vma->ggtt_view.type);
172 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700173 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000174 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100175 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100176 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000177 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100178 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000179 *t++ = 'p';
180 if (obj->fault_mappable)
181 *t++ = 'f';
182 *t = '\0';
183 seq_printf(m, " (%s mappable)", s);
184 }
Chris Wilsonb4716182015-04-27 13:41:17 +0100185 if (obj->last_write_req != NULL)
John Harrison41c52412014-11-24 18:49:43 +0000186 seq_printf(m, " (%s)",
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000187 i915_gem_request_get_engine(obj->last_write_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200188 if (obj->frontbuffer_bits)
189 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100190}
191
Oscar Mateo273497e2014-05-22 14:13:37 +0100192static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700193{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100194 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700195 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
196 seq_putc(m, ' ');
197}
198
Ben Gamari433e12f2009-02-17 20:08:51 -0500199static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500200{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100201 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500202 uintptr_t list = (uintptr_t) node->info_ent->data;
203 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500204 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700205 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200206 struct i915_address_space *vm = &dev_priv->ggtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700207 struct i915_vma *vma;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300208 u64 total_obj_size, total_gtt_size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100209 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100210
211 ret = mutex_lock_interruptible(&dev->struct_mutex);
212 if (ret)
213 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500214
Ben Widawskyca191b12013-07-31 17:00:14 -0700215 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500216 switch (list) {
217 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100218 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700219 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500220 break;
221 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100222 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700223 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500224 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500225 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100226 mutex_unlock(&dev->struct_mutex);
227 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500228 }
229
Chris Wilson8f2480f2010-09-26 11:44:19 +0100230 total_obj_size = total_gtt_size = count = 0;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000231 list_for_each_entry(vma, head, vm_link) {
Ben Widawskyca191b12013-07-31 17:00:14 -0700232 seq_printf(m, " ");
233 describe_obj(m, vma->obj);
234 seq_printf(m, "\n");
235 total_obj_size += vma->obj->base.size;
236 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100237 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500238 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100239 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700240
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300241 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson8f2480f2010-09-26 11:44:19 +0100242 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500243 return 0;
244}
245
Chris Wilson6d2b88852013-08-07 18:30:54 +0100246static int obj_rank_by_stolen(void *priv,
247 struct list_head *A, struct list_head *B)
248{
249 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200250 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100251 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200252 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100253
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200254 if (a->stolen->start < b->stolen->start)
255 return -1;
256 if (a->stolen->start > b->stolen->start)
257 return 1;
258 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100259}
260
261static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
262{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100263 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100264 struct drm_device *dev = node->minor->dev;
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300267 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100268 LIST_HEAD(stolen);
269 int count, ret;
270
271 ret = mutex_lock_interruptible(&dev->struct_mutex);
272 if (ret)
273 return ret;
274
275 total_obj_size = total_gtt_size = count = 0;
276 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
277 if (obj->stolen == NULL)
278 continue;
279
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200280 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100281
282 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100283 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100284 count++;
285 }
286 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
287 if (obj->stolen == NULL)
288 continue;
289
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200290 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100291
292 total_obj_size += obj->base.size;
293 count++;
294 }
295 list_sort(NULL, &stolen, obj_rank_by_stolen);
296 seq_puts(m, "Stolen:\n");
297 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200298 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100299 seq_puts(m, " ");
300 describe_obj(m, obj);
301 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200302 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100303 }
304 mutex_unlock(&dev->struct_mutex);
305
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300306 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100307 count, total_obj_size, total_gtt_size);
308 return 0;
309}
310
Chris Wilson6299f992010-11-24 12:23:44 +0000311#define count_objects(list, member) do { \
312 list_for_each_entry(obj, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100313 size += i915_gem_obj_total_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000314 ++count; \
315 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700316 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000317 ++mappable_count; \
318 } \
319 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400320} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000321
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100322struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000323 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300324 unsigned long count;
325 u64 total, unbound;
326 u64 global, shared;
327 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100328};
329
330static int per_file_stats(int id, void *ptr, void *data)
331{
332 struct drm_i915_gem_object *obj = ptr;
333 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000334 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100335
336 stats->count++;
337 stats->total += obj->base.size;
338
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000339 if (obj->base.name || obj->base.dma_buf)
340 stats->shared += obj->base.size;
341
Chris Wilson6313c202014-03-19 13:45:45 +0000342 if (USES_FULL_PPGTT(obj->base.dev)) {
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000343 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson6313c202014-03-19 13:45:45 +0000344 struct i915_hw_ppgtt *ppgtt;
345
346 if (!drm_mm_node_allocated(&vma->node))
347 continue;
348
Chris Wilson596c5922016-02-26 11:03:20 +0000349 if (vma->is_ggtt) {
Chris Wilson6313c202014-03-19 13:45:45 +0000350 stats->global += obj->base.size;
351 continue;
352 }
353
354 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200355 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000356 continue;
357
John Harrison41c52412014-11-24 18:49:43 +0000358 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000359 stats->active += obj->base.size;
360 else
361 stats->inactive += obj->base.size;
362
363 return 0;
364 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100365 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000366 if (i915_gem_obj_ggtt_bound(obj)) {
367 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000368 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000369 stats->active += obj->base.size;
370 else
371 stats->inactive += obj->base.size;
372 return 0;
373 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100374 }
375
Chris Wilson6313c202014-03-19 13:45:45 +0000376 if (!list_empty(&obj->global_list))
377 stats->unbound += obj->base.size;
378
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100379 return 0;
380}
381
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100382#define print_file_stats(m, name, stats) do { \
383 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300384 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100385 name, \
386 stats.count, \
387 stats.total, \
388 stats.active, \
389 stats.inactive, \
390 stats.global, \
391 stats.shared, \
392 stats.unbound); \
393} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800394
395static void print_batch_pool_stats(struct seq_file *m,
396 struct drm_i915_private *dev_priv)
397{
398 struct drm_i915_gem_object *obj;
399 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000400 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000401 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800402
403 memset(&stats, 0, sizeof(stats));
404
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000405 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000406 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100407 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000408 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100409 batch_pool_link)
410 per_file_stats(0, obj, &stats);
411 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100412 }
Brad Volkin493018d2014-12-11 12:13:08 -0800413
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100414 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800415}
416
Ben Widawskyca191b12013-07-31 17:00:14 -0700417#define count_vmas(list, member) do { \
418 list_for_each_entry(vma, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100419 size += i915_gem_obj_total_ggtt_size(vma->obj); \
Ben Widawskyca191b12013-07-31 17:00:14 -0700420 ++count; \
421 if (vma->obj->map_and_fenceable) { \
422 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
423 ++mappable_count; \
424 } \
425 } \
426} while (0)
427
428static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100429{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100430 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100431 struct drm_device *dev = node->minor->dev;
432 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200433 u32 count, mappable_count, purgeable_count;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300434 u64 size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000435 struct drm_i915_gem_object *obj;
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200436 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100437 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700438 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100439 int ret;
440
441 ret = mutex_lock_interruptible(&dev->struct_mutex);
442 if (ret)
443 return ret;
444
Chris Wilson6299f992010-11-24 12:23:44 +0000445 seq_printf(m, "%u objects, %zu bytes\n",
446 dev_priv->mm.object_count,
447 dev_priv->mm.object_memory);
448
449 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700450 count_objects(&dev_priv->mm.bound_list, global_list);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300451 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000452 count, mappable_count, size, mappable_size);
453
454 size = count = mappable_size = mappable_count = 0;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000455 count_vmas(&vm->active_list, vm_link);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300456 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000457 count, mappable_count, size, mappable_size);
458
459 size = count = mappable_size = mappable_count = 0;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000460 count_vmas(&vm->inactive_list, vm_link);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300461 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000462 count, mappable_count, size, mappable_size);
463
Chris Wilsonb7abb712012-08-20 11:33:30 +0200464 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700465 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200466 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200467 if (obj->madv == I915_MADV_DONTNEED)
468 purgeable_size += obj->base.size, ++purgeable_count;
469 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300470 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
Chris Wilson6c085a72012-08-20 11:40:46 +0200471
Chris Wilson6299f992010-11-24 12:23:44 +0000472 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700473 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000474 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700475 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000476 ++count;
477 }
Chris Wilson30154652015-04-07 17:28:24 +0100478 if (obj->pin_display) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700479 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000480 ++mappable_count;
481 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200482 if (obj->madv == I915_MADV_DONTNEED) {
483 purgeable_size += obj->base.size;
484 ++purgeable_count;
485 }
Chris Wilson6299f992010-11-24 12:23:44 +0000486 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300487 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200488 purgeable_count, purgeable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300489 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000490 mappable_count, mappable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300491 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000492 count, size);
493
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300494 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200495 dev_priv->ggtt.base.total,
496 (u64)dev_priv->ggtt.mappable_end - dev_priv->ggtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100497
Damien Lespiau267f0c92013-06-24 22:59:48 +0100498 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800499 print_batch_pool_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100500 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
501 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900502 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100503
504 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000505 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100506 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100507 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100508 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900509 /*
510 * Although we have a valid reference on file->pid, that does
511 * not guarantee that the task_struct who called get_pid() is
512 * still alive (e.g. get_pid(current) => fork() => exit()).
513 * Therefore, we need to protect this ->comm access using RCU.
514 */
515 rcu_read_lock();
516 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800517 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900518 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100519 }
520
Chris Wilson73aa8082010-09-30 11:46:12 +0100521 mutex_unlock(&dev->struct_mutex);
522
523 return 0;
524}
525
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100526static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000527{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100528 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000529 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100530 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000531 struct drm_i915_private *dev_priv = dev->dev_private;
532 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300533 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000534 int count, ret;
535
536 ret = mutex_lock_interruptible(&dev->struct_mutex);
537 if (ret)
538 return ret;
539
540 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700541 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800542 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100543 continue;
544
Damien Lespiau267f0c92013-06-24 22:59:48 +0100545 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000546 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100547 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000548 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100549 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000550 count++;
551 }
552
553 mutex_unlock(&dev->struct_mutex);
554
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300555 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000556 count, total_obj_size, total_gtt_size);
557
558 return 0;
559}
560
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100561static int i915_gem_pageflip_info(struct seq_file *m, void *data)
562{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100563 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100564 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100565 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100566 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200567 int ret;
568
569 ret = mutex_lock_interruptible(&dev->struct_mutex);
570 if (ret)
571 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100572
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100573 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800574 const char pipe = pipe_name(crtc->pipe);
575 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100576 struct intel_unpin_work *work;
577
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200578 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100579 work = crtc->unpin_work;
580 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800581 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100582 pipe, plane);
583 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100584 u32 addr;
585
Chris Wilsone7d841c2012-12-03 11:36:30 +0000586 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800587 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100588 pipe, plane);
589 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800590 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100591 pipe, plane);
592 }
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100593 if (work->flip_queued_req) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000594 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100595
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200596 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000597 engine->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000598 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100599 dev_priv->next_seqno,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000600 engine->get_seqno(engine, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000601 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100602 } else
603 seq_printf(m, "Flip not associated with any ring\n");
604 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
605 work->flip_queued_vblank,
606 work->flip_ready_vblank,
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100607 drm_crtc_vblank_count(&crtc->base));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100608 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100609 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100610 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100611 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000612 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100613
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100614 if (INTEL_INFO(dev)->gen >= 4)
615 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
616 else
617 addr = I915_READ(DSPADDR(crtc->plane));
618 seq_printf(m, "Current scanout address 0x%08x\n", addr);
619
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100620 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100621 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
622 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100623 }
624 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200625 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100626 }
627
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200628 mutex_unlock(&dev->struct_mutex);
629
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100630 return 0;
631}
632
Brad Volkin493018d2014-12-11 12:13:08 -0800633static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
634{
635 struct drm_info_node *node = m->private;
636 struct drm_device *dev = node->minor->dev;
637 struct drm_i915_private *dev_priv = dev->dev_private;
638 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000639 struct intel_engine_cs *engine;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100640 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000641 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800642
643 ret = mutex_lock_interruptible(&dev->struct_mutex);
644 if (ret)
645 return ret;
646
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000647 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000648 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100649 int count;
650
651 count = 0;
652 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000653 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100654 batch_pool_link)
655 count++;
656 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000657 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100658
659 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000660 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100661 batch_pool_link) {
662 seq_puts(m, " ");
663 describe_obj(m, obj);
664 seq_putc(m, '\n');
665 }
666
667 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100668 }
Brad Volkin493018d2014-12-11 12:13:08 -0800669 }
670
Chris Wilson8d9d5742015-04-07 16:20:38 +0100671 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800672
673 mutex_unlock(&dev->struct_mutex);
674
675 return 0;
676}
677
Ben Gamari20172632009-02-17 20:08:50 -0500678static int i915_gem_request_info(struct seq_file *m, void *data)
679{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100680 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500681 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300682 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000683 struct intel_engine_cs *engine;
Daniel Vettereed29a52015-05-21 14:21:25 +0200684 struct drm_i915_gem_request *req;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000685 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100686
687 ret = mutex_lock_interruptible(&dev->struct_mutex);
688 if (ret)
689 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500690
Chris Wilson2d1070b2015-04-01 10:36:56 +0100691 any = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000692 for_each_engine(engine, dev_priv) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100693 int count;
694
695 count = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000696 list_for_each_entry(req, &engine->request_list, list)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100697 count++;
698 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100699 continue;
700
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000701 seq_printf(m, "%s requests: %d\n", engine->name, count);
702 list_for_each_entry(req, &engine->request_list, list) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100703 struct task_struct *task;
704
705 rcu_read_lock();
706 task = NULL;
Daniel Vettereed29a52015-05-21 14:21:25 +0200707 if (req->pid)
708 task = pid_task(req->pid, PIDTYPE_PID);
Chris Wilson2d1070b2015-04-01 10:36:56 +0100709 seq_printf(m, " %x @ %d: %s [%d]\n",
Daniel Vettereed29a52015-05-21 14:21:25 +0200710 req->seqno,
711 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100712 task ? task->comm : "<unknown>",
713 task ? task->pid : -1);
714 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100715 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100716
717 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500718 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100719 mutex_unlock(&dev->struct_mutex);
720
Chris Wilson2d1070b2015-04-01 10:36:56 +0100721 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100722 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100723
Ben Gamari20172632009-02-17 20:08:50 -0500724 return 0;
725}
726
Chris Wilsonb2223492010-10-27 15:27:33 +0100727static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000728 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100729{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000730 if (engine->get_seqno) {
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200731 seq_printf(m, "Current sequence (%s): %x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000732 engine->name, engine->get_seqno(engine, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100733 }
734}
735
Ben Gamari20172632009-02-17 20:08:50 -0500736static int i915_gem_seqno_info(struct seq_file *m, void *data)
737{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100738 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500739 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300740 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000741 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000742 int ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100743
744 ret = mutex_lock_interruptible(&dev->struct_mutex);
745 if (ret)
746 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200747 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500748
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000749 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000750 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100751
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200752 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100753 mutex_unlock(&dev->struct_mutex);
754
Ben Gamari20172632009-02-17 20:08:50 -0500755 return 0;
756}
757
758
759static int i915_interrupt_info(struct seq_file *m, void *data)
760{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100761 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500762 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300763 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000764 struct intel_engine_cs *engine;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800765 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100766
767 ret = mutex_lock_interruptible(&dev->struct_mutex);
768 if (ret)
769 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200770 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500771
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300772 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300773 seq_printf(m, "Master Interrupt Control:\t%08x\n",
774 I915_READ(GEN8_MASTER_IRQ));
775
776 seq_printf(m, "Display IER:\t%08x\n",
777 I915_READ(VLV_IER));
778 seq_printf(m, "Display IIR:\t%08x\n",
779 I915_READ(VLV_IIR));
780 seq_printf(m, "Display IIR_RW:\t%08x\n",
781 I915_READ(VLV_IIR_RW));
782 seq_printf(m, "Display IMR:\t%08x\n",
783 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100784 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300785 seq_printf(m, "Pipe %c stat:\t%08x\n",
786 pipe_name(pipe),
787 I915_READ(PIPESTAT(pipe)));
788
789 seq_printf(m, "Port hotplug:\t%08x\n",
790 I915_READ(PORT_HOTPLUG_EN));
791 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
792 I915_READ(VLV_DPFLIPSTAT));
793 seq_printf(m, "DPINVGTT:\t%08x\n",
794 I915_READ(DPINVGTT));
795
796 for (i = 0; i < 4; i++) {
797 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
798 i, I915_READ(GEN8_GT_IMR(i)));
799 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
800 i, I915_READ(GEN8_GT_IIR(i)));
801 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
802 i, I915_READ(GEN8_GT_IER(i)));
803 }
804
805 seq_printf(m, "PCU interrupt mask:\t%08x\n",
806 I915_READ(GEN8_PCU_IMR));
807 seq_printf(m, "PCU interrupt identity:\t%08x\n",
808 I915_READ(GEN8_PCU_IIR));
809 seq_printf(m, "PCU interrupt enable:\t%08x\n",
810 I915_READ(GEN8_PCU_IER));
811 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700812 seq_printf(m, "Master Interrupt Control:\t%08x\n",
813 I915_READ(GEN8_MASTER_IRQ));
814
815 for (i = 0; i < 4; i++) {
816 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
817 i, I915_READ(GEN8_GT_IMR(i)));
818 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
819 i, I915_READ(GEN8_GT_IIR(i)));
820 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
821 i, I915_READ(GEN8_GT_IER(i)));
822 }
823
Damien Lespiau055e3932014-08-18 13:49:10 +0100824 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200825 enum intel_display_power_domain power_domain;
826
827 power_domain = POWER_DOMAIN_PIPE(pipe);
828 if (!intel_display_power_get_if_enabled(dev_priv,
829 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300830 seq_printf(m, "Pipe %c power disabled\n",
831 pipe_name(pipe));
832 continue;
833 }
Ben Widawskya123f152013-11-02 21:07:10 -0700834 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000835 pipe_name(pipe),
836 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700837 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000838 pipe_name(pipe),
839 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700840 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000841 pipe_name(pipe),
842 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200843
844 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700845 }
846
847 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
848 I915_READ(GEN8_DE_PORT_IMR));
849 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
850 I915_READ(GEN8_DE_PORT_IIR));
851 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
852 I915_READ(GEN8_DE_PORT_IER));
853
854 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
855 I915_READ(GEN8_DE_MISC_IMR));
856 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
857 I915_READ(GEN8_DE_MISC_IIR));
858 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
859 I915_READ(GEN8_DE_MISC_IER));
860
861 seq_printf(m, "PCU interrupt mask:\t%08x\n",
862 I915_READ(GEN8_PCU_IMR));
863 seq_printf(m, "PCU interrupt identity:\t%08x\n",
864 I915_READ(GEN8_PCU_IIR));
865 seq_printf(m, "PCU interrupt enable:\t%08x\n",
866 I915_READ(GEN8_PCU_IER));
867 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700868 seq_printf(m, "Display IER:\t%08x\n",
869 I915_READ(VLV_IER));
870 seq_printf(m, "Display IIR:\t%08x\n",
871 I915_READ(VLV_IIR));
872 seq_printf(m, "Display IIR_RW:\t%08x\n",
873 I915_READ(VLV_IIR_RW));
874 seq_printf(m, "Display IMR:\t%08x\n",
875 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100876 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700877 seq_printf(m, "Pipe %c stat:\t%08x\n",
878 pipe_name(pipe),
879 I915_READ(PIPESTAT(pipe)));
880
881 seq_printf(m, "Master IER:\t%08x\n",
882 I915_READ(VLV_MASTER_IER));
883
884 seq_printf(m, "Render IER:\t%08x\n",
885 I915_READ(GTIER));
886 seq_printf(m, "Render IIR:\t%08x\n",
887 I915_READ(GTIIR));
888 seq_printf(m, "Render IMR:\t%08x\n",
889 I915_READ(GTIMR));
890
891 seq_printf(m, "PM IER:\t\t%08x\n",
892 I915_READ(GEN6_PMIER));
893 seq_printf(m, "PM IIR:\t\t%08x\n",
894 I915_READ(GEN6_PMIIR));
895 seq_printf(m, "PM IMR:\t\t%08x\n",
896 I915_READ(GEN6_PMIMR));
897
898 seq_printf(m, "Port hotplug:\t%08x\n",
899 I915_READ(PORT_HOTPLUG_EN));
900 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
901 I915_READ(VLV_DPFLIPSTAT));
902 seq_printf(m, "DPINVGTT:\t%08x\n",
903 I915_READ(DPINVGTT));
904
905 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800906 seq_printf(m, "Interrupt enable: %08x\n",
907 I915_READ(IER));
908 seq_printf(m, "Interrupt identity: %08x\n",
909 I915_READ(IIR));
910 seq_printf(m, "Interrupt mask: %08x\n",
911 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100912 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800913 seq_printf(m, "Pipe %c stat: %08x\n",
914 pipe_name(pipe),
915 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800916 } else {
917 seq_printf(m, "North Display Interrupt enable: %08x\n",
918 I915_READ(DEIER));
919 seq_printf(m, "North Display Interrupt identity: %08x\n",
920 I915_READ(DEIIR));
921 seq_printf(m, "North Display Interrupt mask: %08x\n",
922 I915_READ(DEIMR));
923 seq_printf(m, "South Display Interrupt enable: %08x\n",
924 I915_READ(SDEIER));
925 seq_printf(m, "South Display Interrupt identity: %08x\n",
926 I915_READ(SDEIIR));
927 seq_printf(m, "South Display Interrupt mask: %08x\n",
928 I915_READ(SDEIMR));
929 seq_printf(m, "Graphics Interrupt enable: %08x\n",
930 I915_READ(GTIER));
931 seq_printf(m, "Graphics Interrupt identity: %08x\n",
932 I915_READ(GTIIR));
933 seq_printf(m, "Graphics Interrupt mask: %08x\n",
934 I915_READ(GTIMR));
935 }
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000936 for_each_engine(engine, dev_priv) {
Ben Widawskya123f152013-11-02 21:07:10 -0700937 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100938 seq_printf(m,
939 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000940 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000941 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000942 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000943 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200944 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100945 mutex_unlock(&dev->struct_mutex);
946
Ben Gamari20172632009-02-17 20:08:50 -0500947 return 0;
948}
949
Chris Wilsona6172a82009-02-11 14:26:38 +0000950static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
951{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100952 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000953 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300954 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100955 int i, ret;
956
957 ret = mutex_lock_interruptible(&dev->struct_mutex);
958 if (ret)
959 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000960
Chris Wilsona6172a82009-02-11 14:26:38 +0000961 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
962 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000963 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000964
Chris Wilson6c085a72012-08-20 11:40:46 +0200965 seq_printf(m, "Fence %d, pin count = %d, object = ",
966 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100967 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100968 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100969 else
Chris Wilson05394f32010-11-08 19:18:58 +0000970 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100971 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000972 }
973
Chris Wilson05394f32010-11-08 19:18:58 +0000974 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000975 return 0;
976}
977
Ben Gamari20172632009-02-17 20:08:50 -0500978static int i915_hws_info(struct seq_file *m, void *data)
979{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100980 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500981 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300982 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000983 struct intel_engine_cs *engine;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100984 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100985 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500986
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000987 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000988 hws = engine->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500989 if (hws == NULL)
990 return 0;
991
992 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
993 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
994 i * 4,
995 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
996 }
997 return 0;
998}
999
Daniel Vetterd5442302012-04-27 15:17:40 +02001000static ssize_t
1001i915_error_state_write(struct file *filp,
1002 const char __user *ubuf,
1003 size_t cnt,
1004 loff_t *ppos)
1005{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001006 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001007 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001008 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +02001009
1010 DRM_DEBUG_DRIVER("Resetting error state\n");
1011
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001012 ret = mutex_lock_interruptible(&dev->struct_mutex);
1013 if (ret)
1014 return ret;
1015
Daniel Vetterd5442302012-04-27 15:17:40 +02001016 i915_destroy_error_state(dev);
1017 mutex_unlock(&dev->struct_mutex);
1018
1019 return cnt;
1020}
1021
1022static int i915_error_state_open(struct inode *inode, struct file *file)
1023{
1024 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001025 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001026
1027 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1028 if (!error_priv)
1029 return -ENOMEM;
1030
1031 error_priv->dev = dev;
1032
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001033 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001034
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001035 file->private_data = error_priv;
1036
1037 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001038}
1039
1040static int i915_error_state_release(struct inode *inode, struct file *file)
1041{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001042 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001043
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001044 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001045 kfree(error_priv);
1046
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001047 return 0;
1048}
1049
1050static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1051 size_t count, loff_t *pos)
1052{
1053 struct i915_error_state_file_priv *error_priv = file->private_data;
1054 struct drm_i915_error_state_buf error_str;
1055 loff_t tmp_pos = 0;
1056 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001057 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001058
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001059 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001060 if (ret)
1061 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001062
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001063 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001064 if (ret)
1065 goto out;
1066
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001067 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1068 error_str.buf,
1069 error_str.bytes);
1070
1071 if (ret_count < 0)
1072 ret = ret_count;
1073 else
1074 *pos = error_str.start + ret_count;
1075out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001076 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001077 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001078}
1079
1080static const struct file_operations i915_error_state_fops = {
1081 .owner = THIS_MODULE,
1082 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001083 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001084 .write = i915_error_state_write,
1085 .llseek = default_llseek,
1086 .release = i915_error_state_release,
1087};
1088
Kees Cook647416f2013-03-10 14:10:06 -07001089static int
1090i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001091{
Kees Cook647416f2013-03-10 14:10:06 -07001092 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001093 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001094 int ret;
1095
1096 ret = mutex_lock_interruptible(&dev->struct_mutex);
1097 if (ret)
1098 return ret;
1099
Kees Cook647416f2013-03-10 14:10:06 -07001100 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001101 mutex_unlock(&dev->struct_mutex);
1102
Kees Cook647416f2013-03-10 14:10:06 -07001103 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001104}
1105
Kees Cook647416f2013-03-10 14:10:06 -07001106static int
1107i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001108{
Kees Cook647416f2013-03-10 14:10:06 -07001109 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001110 int ret;
1111
Mika Kuoppala40633212012-12-04 15:12:00 +02001112 ret = mutex_lock_interruptible(&dev->struct_mutex);
1113 if (ret)
1114 return ret;
1115
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001116 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001117 mutex_unlock(&dev->struct_mutex);
1118
Kees Cook647416f2013-03-10 14:10:06 -07001119 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001120}
1121
Kees Cook647416f2013-03-10 14:10:06 -07001122DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1123 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001124 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001125
Deepak Sadb4bd12014-03-31 11:30:02 +05301126static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001127{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001128 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001129 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001130 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001131 int ret = 0;
1132
1133 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001134
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001135 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1136
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001137 if (IS_GEN5(dev)) {
1138 u16 rgvswctl = I915_READ16(MEMSWCTL);
1139 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1140
1141 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1142 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1143 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1144 MEMSTAT_VID_SHIFT);
1145 seq_printf(m, "Current P-state: %d\n",
1146 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Wayne Boyer666a4532015-12-09 12:29:35 -08001147 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1148 u32 freq_sts;
1149
1150 mutex_lock(&dev_priv->rps.hw_lock);
1151 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1152 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1153 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1154
1155 seq_printf(m, "actual GPU freq: %d MHz\n",
1156 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1157
1158 seq_printf(m, "current GPU freq: %d MHz\n",
1159 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1160
1161 seq_printf(m, "max GPU freq: %d MHz\n",
1162 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1163
1164 seq_printf(m, "min GPU freq: %d MHz\n",
1165 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1166
1167 seq_printf(m, "idle GPU freq: %d MHz\n",
1168 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1169
1170 seq_printf(m,
1171 "efficient (RPe) frequency: %d MHz\n",
1172 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1173 mutex_unlock(&dev_priv->rps.hw_lock);
1174 } else if (INTEL_INFO(dev)->gen >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001175 u32 rp_state_limits;
1176 u32 gt_perf_status;
1177 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001178 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001179 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001180 u32 rpupei, rpcurup, rpprevup;
1181 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001182 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001183 int max_freq;
1184
Bob Paauwe35040562015-06-25 14:54:07 -07001185 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1186 if (IS_BROXTON(dev)) {
1187 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1188 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1189 } else {
1190 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1191 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1192 }
1193
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001194 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001195 ret = mutex_lock_interruptible(&dev->struct_mutex);
1196 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001197 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001198
Mika Kuoppala59bad942015-01-16 11:34:40 +02001199 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001200
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001201 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301202 if (IS_GEN9(dev))
1203 reqf >>= 23;
1204 else {
1205 reqf &= ~GEN6_TURBO_DISABLE;
1206 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1207 reqf >>= 24;
1208 else
1209 reqf >>= 25;
1210 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001211 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001212
Chris Wilson0d8f9492014-03-27 09:06:14 +00001213 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1214 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1215 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1216
Jesse Barnesccab5c82011-01-18 15:49:25 -08001217 rpstat = I915_READ(GEN6_RPSTAT1);
1218 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1219 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1220 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1221 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1222 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1223 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Akash Goel60260a52015-03-06 11:07:21 +05301224 if (IS_GEN9(dev))
1225 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1226 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001227 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1228 else
1229 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001230 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001231
Mika Kuoppala59bad942015-01-16 11:34:40 +02001232 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001233 mutex_unlock(&dev->struct_mutex);
1234
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001235 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1236 pm_ier = I915_READ(GEN6_PMIER);
1237 pm_imr = I915_READ(GEN6_PMIMR);
1238 pm_isr = I915_READ(GEN6_PMISR);
1239 pm_iir = I915_READ(GEN6_PMIIR);
1240 pm_mask = I915_READ(GEN6_PMINTRMSK);
1241 } else {
1242 pm_ier = I915_READ(GEN8_GT_IER(2));
1243 pm_imr = I915_READ(GEN8_GT_IMR(2));
1244 pm_isr = I915_READ(GEN8_GT_ISR(2));
1245 pm_iir = I915_READ(GEN8_GT_IIR(2));
1246 pm_mask = I915_READ(GEN6_PMINTRMSK);
1247 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001248 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001249 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001250 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001251 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301252 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001253 seq_printf(m, "Render p-state VID: %d\n",
1254 gt_perf_status & 0xff);
1255 seq_printf(m, "Render p-state limit: %d\n",
1256 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001257 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1258 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1259 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1260 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001261 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001262 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001263 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1264 GEN6_CURICONT_MASK);
1265 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1266 GEN6_CURBSYTAVG_MASK);
1267 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1268 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001269 seq_printf(m, "Up threshold: %d%%\n",
1270 dev_priv->rps.up_threshold);
1271
Jesse Barnesccab5c82011-01-18 15:49:25 -08001272 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1273 GEN6_CURIAVG_MASK);
1274 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1275 GEN6_CURBSYTAVG_MASK);
1276 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1277 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001278 seq_printf(m, "Down threshold: %d%%\n",
1279 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001280
Bob Paauwe35040562015-06-25 14:54:07 -07001281 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1282 rp_state_cap >> 16) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001283 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1284 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001285 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001286 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001287
1288 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001289 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1290 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001291 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001292 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001293
Bob Paauwe35040562015-06-25 14:54:07 -07001294 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1295 rp_state_cap >> 0) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001296 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1297 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001298 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001299 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001300 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001301 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001302
Chris Wilsond86ed342015-04-27 13:41:19 +01001303 seq_printf(m, "Current freq: %d MHz\n",
1304 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1305 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001306 seq_printf(m, "Idle freq: %d MHz\n",
1307 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001308 seq_printf(m, "Min freq: %d MHz\n",
1309 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1310 seq_printf(m, "Max freq: %d MHz\n",
1311 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1312 seq_printf(m,
1313 "efficient (RPe) frequency: %d MHz\n",
1314 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001315 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001316 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001317 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001318
Mika Kahola1170f282015-09-25 14:00:32 +03001319 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1320 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1321 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1322
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001323out:
1324 intel_runtime_pm_put(dev_priv);
1325 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001326}
1327
Chris Wilsonf6544492015-01-26 18:03:04 +02001328static int i915_hangcheck_info(struct seq_file *m, void *unused)
1329{
1330 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001331 struct drm_device *dev = node->minor->dev;
1332 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001333 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001334 u64 acthd[I915_NUM_ENGINES];
1335 u32 seqno[I915_NUM_ENGINES];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001336 u32 instdone[I915_NUM_INSTDONE_REG];
Dave Gordonc3232b12016-03-23 18:19:53 +00001337 enum intel_engine_id id;
1338 int j;
Chris Wilsonf6544492015-01-26 18:03:04 +02001339
1340 if (!i915.enable_hangcheck) {
1341 seq_printf(m, "Hangcheck disabled\n");
1342 return 0;
1343 }
1344
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001345 intel_runtime_pm_get(dev_priv);
1346
Dave Gordonc3232b12016-03-23 18:19:53 +00001347 for_each_engine_id(engine, dev_priv, id) {
1348 seqno[id] = engine->get_seqno(engine, false);
1349 acthd[id] = intel_ring_get_active_head(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001350 }
1351
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001352 i915_get_extra_instdone(dev, instdone);
1353
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001354 intel_runtime_pm_put(dev_priv);
1355
Chris Wilsonf6544492015-01-26 18:03:04 +02001356 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1357 seq_printf(m, "Hangcheck active, fires in %dms\n",
1358 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1359 jiffies));
1360 } else
1361 seq_printf(m, "Hangcheck inactive\n");
1362
Dave Gordonc3232b12016-03-23 18:19:53 +00001363 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001364 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf6544492015-01-26 18:03:04 +02001365 seq_printf(m, "\tseqno = %x [current %x]\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00001366 engine->hangcheck.seqno, seqno[id]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001367 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001368 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001369 (long long)acthd[id]);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001370 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1371 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001372
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001373 if (engine->id == RCS) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001374 seq_puts(m, "\tinstdone read =");
1375
1376 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1377 seq_printf(m, " 0x%08x", instdone[j]);
1378
1379 seq_puts(m, "\n\tinstdone accu =");
1380
1381 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1382 seq_printf(m, " 0x%08x",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001383 engine->hangcheck.instdone[j]);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001384
1385 seq_puts(m, "\n");
1386 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001387 }
1388
1389 return 0;
1390}
1391
Ben Widawsky4d855292011-12-12 19:34:16 -08001392static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001393{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001394 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001395 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001396 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001397 u32 rgvmodectl, rstdbyctl;
1398 u16 crstandvid;
1399 int ret;
1400
1401 ret = mutex_lock_interruptible(&dev->struct_mutex);
1402 if (ret)
1403 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001404 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001405
1406 rgvmodectl = I915_READ(MEMMODECTL);
1407 rstdbyctl = I915_READ(RSTDBYCTL);
1408 crstandvid = I915_READ16(CRSTANDVID);
1409
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001410 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001411 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001412
Jani Nikula742f4912015-09-03 11:16:09 +03001413 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001414 seq_printf(m, "Boost freq: %d\n",
1415 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1416 MEMMODE_BOOST_FREQ_SHIFT);
1417 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001418 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001419 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001420 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001421 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001422 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001423 seq_printf(m, "Starting frequency: P%d\n",
1424 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001425 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001426 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001427 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1428 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1429 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1430 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001431 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001432 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001433 switch (rstdbyctl & RSX_STATUS_MASK) {
1434 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001435 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001436 break;
1437 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001438 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001439 break;
1440 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001441 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001442 break;
1443 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001444 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001445 break;
1446 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001447 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001448 break;
1449 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001450 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001451 break;
1452 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001453 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001454 break;
1455 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001456
1457 return 0;
1458}
1459
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001460static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001461{
1462 struct drm_info_node *node = m->private;
1463 struct drm_device *dev = node->minor->dev;
1464 struct drm_i915_private *dev_priv = dev->dev_private;
1465 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001466 int i;
1467
1468 spin_lock_irq(&dev_priv->uncore.lock);
1469 for_each_fw_domain(fw_domain, dev_priv, i) {
1470 seq_printf(m, "%s.wake_count = %u\n",
Mika Kuoppala05a2fb12015-01-19 16:20:43 +02001471 intel_uncore_forcewake_domain_to_str(i),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001472 fw_domain->wake_count);
1473 }
1474 spin_unlock_irq(&dev_priv->uncore.lock);
1475
1476 return 0;
1477}
1478
Deepak S669ab5a2014-01-10 15:18:26 +05301479static int vlv_drpc_info(struct seq_file *m)
1480{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001481 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301482 struct drm_device *dev = node->minor->dev;
1483 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001484 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301485
Imre Deakd46c0512014-04-14 20:24:27 +03001486 intel_runtime_pm_get(dev_priv);
1487
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001488 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301489 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1490 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1491
Imre Deakd46c0512014-04-14 20:24:27 +03001492 intel_runtime_pm_put(dev_priv);
1493
Deepak S669ab5a2014-01-10 15:18:26 +05301494 seq_printf(m, "Video Turbo Mode: %s\n",
1495 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1496 seq_printf(m, "Turbo enabled: %s\n",
1497 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1498 seq_printf(m, "HW control enabled: %s\n",
1499 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1500 seq_printf(m, "SW control enabled: %s\n",
1501 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1502 GEN6_RP_MEDIA_SW_MODE));
1503 seq_printf(m, "RC6 Enabled: %s\n",
1504 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1505 GEN6_RC_CTL_EI_MODE(1))));
1506 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001507 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301508 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001509 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301510
Imre Deak9cc19be2014-04-14 20:24:24 +03001511 seq_printf(m, "Render RC6 residency since boot: %u\n",
1512 I915_READ(VLV_GT_RENDER_RC6));
1513 seq_printf(m, "Media RC6 residency since boot: %u\n",
1514 I915_READ(VLV_GT_MEDIA_RC6));
1515
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001516 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301517}
1518
Ben Widawsky4d855292011-12-12 19:34:16 -08001519static int gen6_drpc_info(struct seq_file *m)
1520{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001521 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001522 struct drm_device *dev = node->minor->dev;
1523 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001524 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001525 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001526 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001527
1528 ret = mutex_lock_interruptible(&dev->struct_mutex);
1529 if (ret)
1530 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001531 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001532
Chris Wilson907b28c2013-07-19 20:36:52 +01001533 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001534 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001535 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001536
1537 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001538 seq_puts(m, "RC information inaccurate because somebody "
1539 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001540 } else {
1541 /* NB: we cannot use forcewake, else we read the wrong values */
1542 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1543 udelay(10);
1544 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1545 }
1546
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001547 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001548 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001549
1550 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1551 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1552 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001553 mutex_lock(&dev_priv->rps.hw_lock);
1554 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1555 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001556
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001557 intel_runtime_pm_put(dev_priv);
1558
Ben Widawsky4d855292011-12-12 19:34:16 -08001559 seq_printf(m, "Video Turbo Mode: %s\n",
1560 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1561 seq_printf(m, "HW control enabled: %s\n",
1562 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1563 seq_printf(m, "SW control enabled: %s\n",
1564 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1565 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001566 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001567 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1568 seq_printf(m, "RC6 Enabled: %s\n",
1569 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1570 seq_printf(m, "Deep RC6 Enabled: %s\n",
1571 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1572 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1573 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001574 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001575 switch (gt_core_status & GEN6_RCn_MASK) {
1576 case GEN6_RC0:
1577 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001578 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001579 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001580 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001581 break;
1582 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001583 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001584 break;
1585 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001586 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001587 break;
1588 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001589 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001590 break;
1591 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001592 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001593 break;
1594 }
1595
1596 seq_printf(m, "Core Power Down: %s\n",
1597 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001598
1599 /* Not exactly sure what this is */
1600 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1601 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1602 seq_printf(m, "RC6 residency since boot: %u\n",
1603 I915_READ(GEN6_GT_GFX_RC6));
1604 seq_printf(m, "RC6+ residency since boot: %u\n",
1605 I915_READ(GEN6_GT_GFX_RC6p));
1606 seq_printf(m, "RC6++ residency since boot: %u\n",
1607 I915_READ(GEN6_GT_GFX_RC6pp));
1608
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001609 seq_printf(m, "RC6 voltage: %dmV\n",
1610 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1611 seq_printf(m, "RC6+ voltage: %dmV\n",
1612 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1613 seq_printf(m, "RC6++ voltage: %dmV\n",
1614 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001615 return 0;
1616}
1617
1618static int i915_drpc_info(struct seq_file *m, void *unused)
1619{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001620 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001621 struct drm_device *dev = node->minor->dev;
1622
Wayne Boyer666a4532015-12-09 12:29:35 -08001623 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Deepak S669ab5a2014-01-10 15:18:26 +05301624 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001625 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001626 return gen6_drpc_info(m);
1627 else
1628 return ironlake_drpc_info(m);
1629}
1630
Daniel Vetter9a851782015-06-18 10:30:22 +02001631static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1632{
1633 struct drm_info_node *node = m->private;
1634 struct drm_device *dev = node->minor->dev;
1635 struct drm_i915_private *dev_priv = dev->dev_private;
1636
1637 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1638 dev_priv->fb_tracking.busy_bits);
1639
1640 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1641 dev_priv->fb_tracking.flip_bits);
1642
1643 return 0;
1644}
1645
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001646static int i915_fbc_status(struct seq_file *m, void *unused)
1647{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001648 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001649 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001650 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001651
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001652 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001653 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001654 return 0;
1655 }
1656
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001657 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001658 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001659
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001660 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001661 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001662 else
1663 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001664 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001665
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001666 if (INTEL_INFO(dev_priv)->gen >= 7)
1667 seq_printf(m, "Compressing: %s\n",
1668 yesno(I915_READ(FBC_STATUS2) &
1669 FBC_COMPRESSION_MASK));
1670
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001671 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001672 intel_runtime_pm_put(dev_priv);
1673
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001674 return 0;
1675}
1676
Rodrigo Vivida46f932014-08-01 02:04:45 -07001677static int i915_fbc_fc_get(void *data, u64 *val)
1678{
1679 struct drm_device *dev = data;
1680 struct drm_i915_private *dev_priv = dev->dev_private;
1681
1682 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1683 return -ENODEV;
1684
Rodrigo Vivida46f932014-08-01 02:04:45 -07001685 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001686
1687 return 0;
1688}
1689
1690static int i915_fbc_fc_set(void *data, u64 val)
1691{
1692 struct drm_device *dev = data;
1693 struct drm_i915_private *dev_priv = dev->dev_private;
1694 u32 reg;
1695
1696 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1697 return -ENODEV;
1698
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001699 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001700
1701 reg = I915_READ(ILK_DPFC_CONTROL);
1702 dev_priv->fbc.false_color = val;
1703
1704 I915_WRITE(ILK_DPFC_CONTROL, val ?
1705 (reg | FBC_CTL_FALSE_COLOR) :
1706 (reg & ~FBC_CTL_FALSE_COLOR));
1707
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001708 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001709 return 0;
1710}
1711
1712DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1713 i915_fbc_fc_get, i915_fbc_fc_set,
1714 "%llu\n");
1715
Paulo Zanoni92d44622013-05-31 16:33:24 -03001716static int i915_ips_status(struct seq_file *m, void *unused)
1717{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001718 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001719 struct drm_device *dev = node->minor->dev;
1720 struct drm_i915_private *dev_priv = dev->dev_private;
1721
Damien Lespiauf5adf942013-06-24 18:29:34 +01001722 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001723 seq_puts(m, "not supported\n");
1724 return 0;
1725 }
1726
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001727 intel_runtime_pm_get(dev_priv);
1728
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001729 seq_printf(m, "Enabled by kernel parameter: %s\n",
1730 yesno(i915.enable_ips));
1731
1732 if (INTEL_INFO(dev)->gen >= 8) {
1733 seq_puts(m, "Currently: unknown\n");
1734 } else {
1735 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1736 seq_puts(m, "Currently: enabled\n");
1737 else
1738 seq_puts(m, "Currently: disabled\n");
1739 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001740
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001741 intel_runtime_pm_put(dev_priv);
1742
Paulo Zanoni92d44622013-05-31 16:33:24 -03001743 return 0;
1744}
1745
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001746static int i915_sr_status(struct seq_file *m, void *unused)
1747{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001748 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001749 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001750 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001751 bool sr_enabled = false;
1752
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001753 intel_runtime_pm_get(dev_priv);
1754
Yuanhan Liu13982612010-12-15 15:42:31 +08001755 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001756 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001757 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1758 IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001759 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1760 else if (IS_I915GM(dev))
1761 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1762 else if (IS_PINEVIEW(dev))
1763 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
Wayne Boyer666a4532015-12-09 12:29:35 -08001764 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001765 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001766
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001767 intel_runtime_pm_put(dev_priv);
1768
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001769 seq_printf(m, "self-refresh: %s\n",
1770 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001771
1772 return 0;
1773}
1774
Jesse Barnes7648fa92010-05-20 14:28:11 -07001775static int i915_emon_status(struct seq_file *m, void *unused)
1776{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001777 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001778 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001779 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001780 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001781 int ret;
1782
Chris Wilson582be6b2012-04-30 19:35:02 +01001783 if (!IS_GEN5(dev))
1784 return -ENODEV;
1785
Chris Wilsonde227ef2010-07-03 07:58:38 +01001786 ret = mutex_lock_interruptible(&dev->struct_mutex);
1787 if (ret)
1788 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001789
1790 temp = i915_mch_val(dev_priv);
1791 chipset = i915_chipset_val(dev_priv);
1792 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001793 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001794
1795 seq_printf(m, "GMCH temp: %ld\n", temp);
1796 seq_printf(m, "Chipset power: %ld\n", chipset);
1797 seq_printf(m, "GFX power: %ld\n", gfx);
1798 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1799
1800 return 0;
1801}
1802
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001803static int i915_ring_freq_table(struct seq_file *m, void *unused)
1804{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001805 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001806 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001807 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001808 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001809 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301810 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001811
Akash Goel97d33082015-06-29 14:50:23 +05301812 if (!HAS_CORE_RING_FREQ(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001813 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001814 return 0;
1815 }
1816
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001817 intel_runtime_pm_get(dev_priv);
1818
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001819 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1820
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001821 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001822 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001823 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001824
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001825 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301826 /* Convert GT frequency to 50 HZ units */
1827 min_gpu_freq =
1828 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1829 max_gpu_freq =
1830 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1831 } else {
1832 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1833 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1834 }
1835
Damien Lespiau267f0c92013-06-24 22:59:48 +01001836 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001837
Akash Goelf936ec32015-06-29 14:50:22 +05301838 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001839 ia_freq = gpu_freq;
1840 sandybridge_pcode_read(dev_priv,
1841 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1842 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001843 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301844 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001845 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1846 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001847 ((ia_freq >> 0) & 0xff) * 100,
1848 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001849 }
1850
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001851 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001852
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001853out:
1854 intel_runtime_pm_put(dev_priv);
1855 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001856}
1857
Chris Wilson44834a62010-08-19 16:09:23 +01001858static int i915_opregion(struct seq_file *m, void *unused)
1859{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001860 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001861 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001862 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001863 struct intel_opregion *opregion = &dev_priv->opregion;
1864 int ret;
1865
1866 ret = mutex_lock_interruptible(&dev->struct_mutex);
1867 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001868 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001869
Jani Nikula2455a8e2015-12-14 12:50:53 +02001870 if (opregion->header)
1871 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001872
1873 mutex_unlock(&dev->struct_mutex);
1874
Daniel Vetter0d38f002012-04-21 22:49:10 +02001875out:
Chris Wilson44834a62010-08-19 16:09:23 +01001876 return 0;
1877}
1878
Jani Nikulaada8f952015-12-15 13:17:12 +02001879static int i915_vbt(struct seq_file *m, void *unused)
1880{
1881 struct drm_info_node *node = m->private;
1882 struct drm_device *dev = node->minor->dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_opregion *opregion = &dev_priv->opregion;
1885
1886 if (opregion->vbt)
1887 seq_write(m, opregion->vbt, opregion->vbt_size);
1888
1889 return 0;
1890}
1891
Chris Wilson37811fc2010-08-25 22:45:57 +01001892static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1893{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001894 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001895 struct drm_device *dev = node->minor->dev;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301896 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001897 struct drm_framebuffer *drm_fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001898
Daniel Vetter06957262015-08-10 13:34:08 +02001899#ifdef CONFIG_DRM_FBDEV_EMULATION
Namrta Salonieb13b8402015-11-27 13:43:11 +05301900 if (to_i915(dev)->fbdev) {
1901 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001902
Namrta Salonieb13b8402015-11-27 13:43:11 +05301903 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1904 fbdev_fb->base.width,
1905 fbdev_fb->base.height,
1906 fbdev_fb->base.depth,
1907 fbdev_fb->base.bits_per_pixel,
1908 fbdev_fb->base.modifier[0],
1909 atomic_read(&fbdev_fb->base.refcount.refcount));
1910 describe_obj(m, fbdev_fb->obj);
1911 seq_putc(m, '\n');
1912 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001913#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001914
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001915 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001916 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301917 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1918 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001919 continue;
1920
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001921 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001922 fb->base.width,
1923 fb->base.height,
1924 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001925 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001926 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001927 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001928 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001929 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001930 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001931 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001932
1933 return 0;
1934}
1935
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001936static void describe_ctx_ringbuf(struct seq_file *m,
1937 struct intel_ringbuffer *ringbuf)
1938{
1939 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1940 ringbuf->space, ringbuf->head, ringbuf->tail,
1941 ringbuf->last_retired_head);
1942}
1943
Ben Widawskye76d3632011-03-19 18:14:29 -07001944static int i915_context_status(struct seq_file *m, void *unused)
1945{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001946 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001947 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001948 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001949 struct intel_engine_cs *engine;
Oscar Mateo273497e2014-05-22 14:13:37 +01001950 struct intel_context *ctx;
Dave Gordonc3232b12016-03-23 18:19:53 +00001951 enum intel_engine_id id;
1952 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001953
Daniel Vetterf3d28872014-05-29 23:23:08 +02001954 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001955 if (ret)
1956 return ret;
1957
Ben Widawskya33afea2013-09-17 21:12:45 -07001958 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001959 if (!i915.enable_execlists &&
1960 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001961 continue;
1962
Ben Widawskya33afea2013-09-17 21:12:45 -07001963 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001964 describe_ctx(m, ctx);
Dave Gordone28e4042016-01-19 19:02:55 +00001965 if (ctx == dev_priv->kernel_context)
1966 seq_printf(m, "(kernel context) ");
Ben Widawskya33afea2013-09-17 21:12:45 -07001967
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001968 if (i915.enable_execlists) {
1969 seq_putc(m, '\n');
Dave Gordonc3232b12016-03-23 18:19:53 +00001970 for_each_engine_id(engine, dev_priv, id) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001971 struct drm_i915_gem_object *ctx_obj =
Dave Gordonc3232b12016-03-23 18:19:53 +00001972 ctx->engine[id].state;
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001973 struct intel_ringbuffer *ringbuf =
Dave Gordonc3232b12016-03-23 18:19:53 +00001974 ctx->engine[id].ringbuf;
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001975
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001976 seq_printf(m, "%s: ", engine->name);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001977 if (ctx_obj)
1978 describe_obj(m, ctx_obj);
1979 if (ringbuf)
1980 describe_ctx_ringbuf(m, ringbuf);
1981 seq_putc(m, '\n');
1982 }
1983 } else {
1984 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1985 }
1986
Ben Widawskya33afea2013-09-17 21:12:45 -07001987 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001988 }
1989
Daniel Vetterf3d28872014-05-29 23:23:08 +02001990 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001991
1992 return 0;
1993}
1994
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001995static void i915_dump_lrc_obj(struct seq_file *m,
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001996 struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001997 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001998{
1999 struct page *page;
2000 uint32_t *reg_state;
2001 int j;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002002 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002003 unsigned long ggtt_offset = 0;
2004
2005 if (ctx_obj == NULL) {
2006 seq_printf(m, "Context on %s with no gem object\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002007 engine->name);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002008 return;
2009 }
2010
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002011 seq_printf(m, "CONTEXT: %s %u\n", engine->name,
2012 intel_execlists_ctx_id(ctx, engine));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002013
2014 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2015 seq_puts(m, "\tNot bound in GGTT\n");
2016 else
2017 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2018
2019 if (i915_gem_object_get_pages(ctx_obj)) {
2020 seq_puts(m, "\tFailed to get pages for context object\n");
2021 return;
2022 }
2023
Alex Daid1675192015-08-12 15:43:43 +01002024 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002025 if (!WARN_ON(page == NULL)) {
2026 reg_state = kmap_atomic(page);
2027
2028 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2029 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2030 ggtt_offset + 4096 + (j * 4),
2031 reg_state[j], reg_state[j + 1],
2032 reg_state[j + 2], reg_state[j + 3]);
2033 }
2034 kunmap_atomic(reg_state);
2035 }
2036
2037 seq_putc(m, '\n');
2038}
2039
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002040static int i915_dump_lrc(struct seq_file *m, void *unused)
2041{
2042 struct drm_info_node *node = (struct drm_info_node *) m->private;
2043 struct drm_device *dev = node->minor->dev;
2044 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002045 struct intel_engine_cs *engine;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002046 struct intel_context *ctx;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002047 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002048
2049 if (!i915.enable_execlists) {
2050 seq_printf(m, "Logical Ring Contexts are disabled\n");
2051 return 0;
2052 }
2053
2054 ret = mutex_lock_interruptible(&dev->struct_mutex);
2055 if (ret)
2056 return ret;
2057
Dave Gordone28e4042016-01-19 19:02:55 +00002058 list_for_each_entry(ctx, &dev_priv->context_list, link)
2059 if (ctx != dev_priv->kernel_context)
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002060 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002061 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002062
2063 mutex_unlock(&dev->struct_mutex);
2064
2065 return 0;
2066}
2067
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002068static int i915_execlists(struct seq_file *m, void *data)
2069{
2070 struct drm_info_node *node = (struct drm_info_node *)m->private;
2071 struct drm_device *dev = node->minor->dev;
2072 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002073 struct intel_engine_cs *engine;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002074 u32 status_pointer;
2075 u8 read_pointer;
2076 u8 write_pointer;
2077 u32 status;
2078 u32 ctx_id;
2079 struct list_head *cursor;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002080 int i, ret;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002081
2082 if (!i915.enable_execlists) {
2083 seq_puts(m, "Logical Ring Contexts are disabled\n");
2084 return 0;
2085 }
2086
2087 ret = mutex_lock_interruptible(&dev->struct_mutex);
2088 if (ret)
2089 return ret;
2090
Michel Thierryfc0412e2014-10-16 16:13:38 +01002091 intel_runtime_pm_get(dev_priv);
2092
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002093 for_each_engine(engine, dev_priv) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002094 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002095 int count = 0;
2096 unsigned long flags;
2097
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002098 seq_printf(m, "%s\n", engine->name);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002099
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002100 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2101 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002102 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2103 status, ctx_id);
2104
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002105 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002106 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2107
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002108 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002109 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002110 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002111 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002112 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2113 read_pointer, write_pointer);
2114
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002115 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002116 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2117 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002118
2119 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2120 i, status, ctx_id);
2121 }
2122
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002123 spin_lock_irqsave(&engine->execlist_lock, flags);
2124 list_for_each(cursor, &engine->execlist_queue)
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002125 count++;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002126 head_req = list_first_entry_or_null(&engine->execlist_queue,
2127 struct drm_i915_gem_request,
2128 execlist_link);
2129 spin_unlock_irqrestore(&engine->execlist_lock, flags);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002130
2131 seq_printf(m, "\t%d requests in queue\n", count);
2132 if (head_req) {
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002133 seq_printf(m, "\tHead request id: %u\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002134 intel_execlists_ctx_id(head_req->ctx, engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002135 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002136 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002137 }
2138
2139 seq_putc(m, '\n');
2140 }
2141
Michel Thierryfc0412e2014-10-16 16:13:38 +01002142 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002143 mutex_unlock(&dev->struct_mutex);
2144
2145 return 0;
2146}
2147
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002148static const char *swizzle_string(unsigned swizzle)
2149{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002150 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002151 case I915_BIT_6_SWIZZLE_NONE:
2152 return "none";
2153 case I915_BIT_6_SWIZZLE_9:
2154 return "bit9";
2155 case I915_BIT_6_SWIZZLE_9_10:
2156 return "bit9/bit10";
2157 case I915_BIT_6_SWIZZLE_9_11:
2158 return "bit9/bit11";
2159 case I915_BIT_6_SWIZZLE_9_10_11:
2160 return "bit9/bit10/bit11";
2161 case I915_BIT_6_SWIZZLE_9_17:
2162 return "bit9/bit17";
2163 case I915_BIT_6_SWIZZLE_9_10_17:
2164 return "bit9/bit10/bit17";
2165 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002166 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002167 }
2168
2169 return "bug";
2170}
2171
2172static int i915_swizzle_info(struct seq_file *m, void *data)
2173{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002174 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002175 struct drm_device *dev = node->minor->dev;
2176 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002177 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002178
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002179 ret = mutex_lock_interruptible(&dev->struct_mutex);
2180 if (ret)
2181 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002182 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002183
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002184 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2185 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2186 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2187 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2188
2189 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2190 seq_printf(m, "DDC = 0x%08x\n",
2191 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002192 seq_printf(m, "DDC2 = 0x%08x\n",
2193 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002194 seq_printf(m, "C0DRB3 = 0x%04x\n",
2195 I915_READ16(C0DRB3));
2196 seq_printf(m, "C1DRB3 = 0x%04x\n",
2197 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002198 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002199 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2200 I915_READ(MAD_DIMM_C0));
2201 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2202 I915_READ(MAD_DIMM_C1));
2203 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2204 I915_READ(MAD_DIMM_C2));
2205 seq_printf(m, "TILECTL = 0x%08x\n",
2206 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002207 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002208 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2209 I915_READ(GAMTARBMODE));
2210 else
2211 seq_printf(m, "ARB_MODE = 0x%08x\n",
2212 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002213 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2214 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002215 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002216
2217 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2218 seq_puts(m, "L-shaped memory detected\n");
2219
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002220 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002221 mutex_unlock(&dev->struct_mutex);
2222
2223 return 0;
2224}
2225
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002226static int per_file_ctx(int id, void *ptr, void *data)
2227{
Oscar Mateo273497e2014-05-22 14:13:37 +01002228 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002229 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002230 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2231
2232 if (!ppgtt) {
2233 seq_printf(m, " no ppgtt for context %d\n",
2234 ctx->user_handle);
2235 return 0;
2236 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002237
Oscar Mateof83d6512014-05-22 14:13:38 +01002238 if (i915_gem_context_is_default(ctx))
2239 seq_puts(m, " default context:\n");
2240 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002241 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002242 ppgtt->debug_dump(ppgtt, m);
2243
2244 return 0;
2245}
2246
Ben Widawsky77df6772013-11-02 21:07:30 -07002247static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002248{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002249 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002250 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002251 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002252 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002253
Ben Widawsky77df6772013-11-02 21:07:30 -07002254 if (!ppgtt)
2255 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002256
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002257 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002258 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002259 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002260 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002261 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002262 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002263 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002264 }
2265 }
2266}
2267
2268static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2269{
2270 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002271 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002272
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002273 if (INTEL_INFO(dev)->gen == 6)
2274 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2275
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002276 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002277 seq_printf(m, "%s\n", engine->name);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002278 if (INTEL_INFO(dev)->gen == 7)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002279 seq_printf(m, "GFX_MODE: 0x%08x\n",
2280 I915_READ(RING_MODE_GEN7(engine)));
2281 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2282 I915_READ(RING_PP_DIR_BASE(engine)));
2283 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2284 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2285 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2286 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002287 }
2288 if (dev_priv->mm.aliasing_ppgtt) {
2289 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2290
Damien Lespiau267f0c92013-06-24 22:59:48 +01002291 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002292 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002293
Ben Widawsky87d60b62013-12-06 14:11:29 -08002294 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002295 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002296
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002297 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002298}
2299
2300static int i915_ppgtt_info(struct seq_file *m, void *data)
2301{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002302 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002303 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002304 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierryea91e402015-07-29 17:23:57 +01002305 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002306
2307 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2308 if (ret)
2309 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002310 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002311
2312 if (INTEL_INFO(dev)->gen >= 8)
2313 gen8_ppgtt_info(m, dev);
2314 else if (INTEL_INFO(dev)->gen >= 6)
2315 gen6_ppgtt_info(m, dev);
2316
Michel Thierryea91e402015-07-29 17:23:57 +01002317 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2318 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002319 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002320
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002321 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002322 if (!task) {
2323 ret = -ESRCH;
2324 goto out_put;
2325 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002326 seq_printf(m, "\nproc: %s\n", task->comm);
2327 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002328 idr_for_each(&file_priv->context_idr, per_file_ctx,
2329 (void *)(unsigned long)m);
2330 }
2331
Dan Carpenter06812762015-10-02 18:14:22 +03002332out_put:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002333 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002334 mutex_unlock(&dev->struct_mutex);
2335
Dan Carpenter06812762015-10-02 18:14:22 +03002336 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002337}
2338
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002339static int count_irq_waiters(struct drm_i915_private *i915)
2340{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002341 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002342 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002343
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002344 for_each_engine(engine, i915)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002345 count += engine->irq_refcount;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002346
2347 return count;
2348}
2349
Chris Wilson1854d5c2015-04-07 16:20:32 +01002350static int i915_rps_boost_info(struct seq_file *m, void *data)
2351{
2352 struct drm_info_node *node = m->private;
2353 struct drm_device *dev = node->minor->dev;
2354 struct drm_i915_private *dev_priv = dev->dev_private;
2355 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002356
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002357 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2358 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2359 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2360 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2361 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2362 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2363 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2364 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2365 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson8d3afd72015-05-21 21:01:47 +01002366 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002367 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2368 struct drm_i915_file_private *file_priv = file->driver_priv;
2369 struct task_struct *task;
2370
2371 rcu_read_lock();
2372 task = pid_task(file->pid, PIDTYPE_PID);
2373 seq_printf(m, "%s [%d]: %d boosts%s\n",
2374 task ? task->comm : "<unknown>",
2375 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002376 file_priv->rps.boosts,
2377 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002378 rcu_read_unlock();
2379 }
Chris Wilson2e1b8732015-04-27 13:41:22 +01002380 seq_printf(m, "Semaphore boosts: %d%s\n",
2381 dev_priv->rps.semaphores.boosts,
2382 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2383 seq_printf(m, "MMIO flip boosts: %d%s\n",
2384 dev_priv->rps.mmioflips.boosts,
2385 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002386 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002387 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002388
Chris Wilson8d3afd72015-05-21 21:01:47 +01002389 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002390}
2391
Ben Widawsky63573eb2013-07-04 11:02:07 -07002392static int i915_llc(struct seq_file *m, void *data)
2393{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002394 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002395 struct drm_device *dev = node->minor->dev;
2396 struct drm_i915_private *dev_priv = dev->dev_private;
2397
2398 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2399 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2400 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2401
2402 return 0;
2403}
2404
Alex Daifdf5d352015-08-12 15:43:37 +01002405static int i915_guc_load_status_info(struct seq_file *m, void *data)
2406{
2407 struct drm_info_node *node = m->private;
2408 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2409 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2410 u32 tmp, i;
2411
2412 if (!HAS_GUC_UCODE(dev_priv->dev))
2413 return 0;
2414
2415 seq_printf(m, "GuC firmware status:\n");
2416 seq_printf(m, "\tpath: %s\n",
2417 guc_fw->guc_fw_path);
2418 seq_printf(m, "\tfetch: %s\n",
2419 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2420 seq_printf(m, "\tload: %s\n",
2421 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2422 seq_printf(m, "\tversion wanted: %d.%d\n",
2423 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2424 seq_printf(m, "\tversion found: %d.%d\n",
2425 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002426 seq_printf(m, "\theader: offset is %d; size = %d\n",
2427 guc_fw->header_offset, guc_fw->header_size);
2428 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2429 guc_fw->ucode_offset, guc_fw->ucode_size);
2430 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2431 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002432
2433 tmp = I915_READ(GUC_STATUS);
2434
2435 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2436 seq_printf(m, "\tBootrom status = 0x%x\n",
2437 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2438 seq_printf(m, "\tuKernel status = 0x%x\n",
2439 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2440 seq_printf(m, "\tMIA Core status = 0x%x\n",
2441 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2442 seq_puts(m, "\nScratch registers:\n");
2443 for (i = 0; i < 16; i++)
2444 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2445
2446 return 0;
2447}
2448
Dave Gordon8b417c22015-08-12 15:43:44 +01002449static void i915_guc_client_info(struct seq_file *m,
2450 struct drm_i915_private *dev_priv,
2451 struct i915_guc_client *client)
2452{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002453 struct intel_engine_cs *engine;
Dave Gordon8b417c22015-08-12 15:43:44 +01002454 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002455
2456 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2457 client->priority, client->ctx_index, client->proc_desc_offset);
2458 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2459 client->doorbell_id, client->doorbell_offset, client->cookie);
2460 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2461 client->wq_size, client->wq_offset, client->wq_tail);
2462
2463 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2464 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2465 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2466
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002467 for_each_engine(engine, dev_priv) {
Dave Gordon8b417c22015-08-12 15:43:44 +01002468 seq_printf(m, "\tSubmissions: %llu %s\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002469 client->submissions[engine->guc_id],
2470 engine->name);
2471 tot += client->submissions[engine->guc_id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002472 }
2473 seq_printf(m, "\tTotal: %llu\n", tot);
2474}
2475
2476static int i915_guc_info(struct seq_file *m, void *data)
2477{
2478 struct drm_info_node *node = m->private;
2479 struct drm_device *dev = node->minor->dev;
2480 struct drm_i915_private *dev_priv = dev->dev_private;
2481 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002482 struct i915_guc_client client = {};
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002483 struct intel_engine_cs *engine;
Dave Gordon8b417c22015-08-12 15:43:44 +01002484 u64 total = 0;
2485
2486 if (!HAS_GUC_SCHED(dev_priv->dev))
2487 return 0;
2488
Alex Dai5a843302015-12-02 16:56:29 -08002489 if (mutex_lock_interruptible(&dev->struct_mutex))
2490 return 0;
2491
Dave Gordon8b417c22015-08-12 15:43:44 +01002492 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002493 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002494 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002495 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002496
2497 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002498
2499 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2500 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2501 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2502 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2503 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2504
2505 seq_printf(m, "\nGuC submissions:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002506 for_each_engine(engine, dev_priv) {
Alex Dai397097b2016-01-23 11:58:14 -08002507 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002508 engine->name, guc.submissions[engine->guc_id],
2509 guc.last_seqno[engine->guc_id]);
2510 total += guc.submissions[engine->guc_id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002511 }
2512 seq_printf(m, "\t%s: %llu\n", "Total", total);
2513
2514 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2515 i915_guc_client_info(m, dev_priv, &client);
2516
2517 /* Add more as required ... */
2518
2519 return 0;
2520}
2521
Alex Dai4c7e77f2015-08-12 15:43:40 +01002522static int i915_guc_log_dump(struct seq_file *m, void *data)
2523{
2524 struct drm_info_node *node = m->private;
2525 struct drm_device *dev = node->minor->dev;
2526 struct drm_i915_private *dev_priv = dev->dev_private;
2527 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2528 u32 *log;
2529 int i = 0, pg;
2530
2531 if (!log_obj)
2532 return 0;
2533
2534 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2535 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2536
2537 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2538 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2539 *(log + i), *(log + i + 1),
2540 *(log + i + 2), *(log + i + 3));
2541
2542 kunmap_atomic(log);
2543 }
2544
2545 seq_putc(m, '\n');
2546
2547 return 0;
2548}
2549
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002550static int i915_edp_psr_status(struct seq_file *m, void *data)
2551{
2552 struct drm_info_node *node = m->private;
2553 struct drm_device *dev = node->minor->dev;
2554 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002555 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002556 u32 stat[3];
2557 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002558 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002559
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002560 if (!HAS_PSR(dev)) {
2561 seq_puts(m, "PSR not supported\n");
2562 return 0;
2563 }
2564
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002565 intel_runtime_pm_get(dev_priv);
2566
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002567 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002568 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2569 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002570 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002571 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002572 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2573 dev_priv->psr.busy_frontbuffer_bits);
2574 seq_printf(m, "Re-enable work scheduled: %s\n",
2575 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002576
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002577 if (HAS_DDI(dev))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002578 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002579 else {
2580 for_each_pipe(dev_priv, pipe) {
2581 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2582 VLV_EDP_PSR_CURR_STATE_MASK;
2583 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2584 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2585 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002586 }
2587 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002588
2589 seq_printf(m, "Main link in standby mode: %s\n",
2590 yesno(dev_priv->psr.link_standby));
2591
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002592 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002593
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002594 if (!HAS_DDI(dev))
2595 for_each_pipe(dev_priv, pipe) {
2596 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2597 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2598 seq_printf(m, " pipe %c", pipe_name(pipe));
2599 }
2600 seq_puts(m, "\n");
2601
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002602 /*
2603 * VLV/CHV PSR has no kind of performance counter
2604 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2605 */
2606 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002607 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002608 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002609
2610 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2611 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002612 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002613
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002614 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002615 return 0;
2616}
2617
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002618static int i915_sink_crc(struct seq_file *m, void *data)
2619{
2620 struct drm_info_node *node = m->private;
2621 struct drm_device *dev = node->minor->dev;
2622 struct intel_encoder *encoder;
2623 struct intel_connector *connector;
2624 struct intel_dp *intel_dp = NULL;
2625 int ret;
2626 u8 crc[6];
2627
2628 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002629 for_each_intel_connector(dev, connector) {
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002630
2631 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2632 continue;
2633
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002634 if (!connector->base.encoder)
2635 continue;
2636
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002637 encoder = to_intel_encoder(connector->base.encoder);
2638 if (encoder->type != INTEL_OUTPUT_EDP)
2639 continue;
2640
2641 intel_dp = enc_to_intel_dp(&encoder->base);
2642
2643 ret = intel_dp_sink_crc(intel_dp, crc);
2644 if (ret)
2645 goto out;
2646
2647 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2648 crc[0], crc[1], crc[2],
2649 crc[3], crc[4], crc[5]);
2650 goto out;
2651 }
2652 ret = -ENODEV;
2653out:
2654 drm_modeset_unlock_all(dev);
2655 return ret;
2656}
2657
Jesse Barnesec013e72013-08-20 10:29:23 +01002658static int i915_energy_uJ(struct seq_file *m, void *data)
2659{
2660 struct drm_info_node *node = m->private;
2661 struct drm_device *dev = node->minor->dev;
2662 struct drm_i915_private *dev_priv = dev->dev_private;
2663 u64 power;
2664 u32 units;
2665
2666 if (INTEL_INFO(dev)->gen < 6)
2667 return -ENODEV;
2668
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002669 intel_runtime_pm_get(dev_priv);
2670
Jesse Barnesec013e72013-08-20 10:29:23 +01002671 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2672 power = (power & 0x1f00) >> 8;
2673 units = 1000000 / (1 << power); /* convert to uJ */
2674 power = I915_READ(MCH_SECP_NRG_STTS);
2675 power *= units;
2676
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002677 intel_runtime_pm_put(dev_priv);
2678
Jesse Barnesec013e72013-08-20 10:29:23 +01002679 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002680
2681 return 0;
2682}
2683
Damien Lespiau6455c872015-06-04 18:23:57 +01002684static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002685{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002686 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002687 struct drm_device *dev = node->minor->dev;
2688 struct drm_i915_private *dev_priv = dev->dev_private;
2689
Damien Lespiau6455c872015-06-04 18:23:57 +01002690 if (!HAS_RUNTIME_PM(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002691 seq_puts(m, "not supported\n");
2692 return 0;
2693 }
2694
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002695 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002696 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002697 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002698#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002699 seq_printf(m, "Usage count: %d\n",
2700 atomic_read(&dev->dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002701#else
2702 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2703#endif
Paulo Zanoni371db662013-08-19 13:18:10 -03002704
Jesse Barnesec013e72013-08-20 10:29:23 +01002705 return 0;
2706}
2707
Imre Deak1da51582013-11-25 17:15:35 +02002708static int i915_power_domain_info(struct seq_file *m, void *unused)
2709{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002710 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002711 struct drm_device *dev = node->minor->dev;
2712 struct drm_i915_private *dev_priv = dev->dev_private;
2713 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2714 int i;
2715
2716 mutex_lock(&power_domains->lock);
2717
2718 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2719 for (i = 0; i < power_domains->power_well_count; i++) {
2720 struct i915_power_well *power_well;
2721 enum intel_display_power_domain power_domain;
2722
2723 power_well = &power_domains->power_wells[i];
2724 seq_printf(m, "%-25s %d\n", power_well->name,
2725 power_well->count);
2726
2727 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2728 power_domain++) {
2729 if (!(BIT(power_domain) & power_well->domains))
2730 continue;
2731
2732 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002733 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002734 power_domains->domain_use_count[power_domain]);
2735 }
2736 }
2737
2738 mutex_unlock(&power_domains->lock);
2739
2740 return 0;
2741}
2742
Damien Lespiaub7cec662015-10-27 14:47:01 +02002743static int i915_dmc_info(struct seq_file *m, void *unused)
2744{
2745 struct drm_info_node *node = m->private;
2746 struct drm_device *dev = node->minor->dev;
2747 struct drm_i915_private *dev_priv = dev->dev_private;
2748 struct intel_csr *csr;
2749
2750 if (!HAS_CSR(dev)) {
2751 seq_puts(m, "not supported\n");
2752 return 0;
2753 }
2754
2755 csr = &dev_priv->csr;
2756
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002757 intel_runtime_pm_get(dev_priv);
2758
Damien Lespiaub7cec662015-10-27 14:47:01 +02002759 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2760 seq_printf(m, "path: %s\n", csr->fw_path);
2761
2762 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002763 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002764
2765 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2766 CSR_VERSION_MINOR(csr->version));
2767
Damien Lespiau83372062015-10-30 17:53:32 +02002768 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2769 seq_printf(m, "DC3 -> DC5 count: %d\n",
2770 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2771 seq_printf(m, "DC5 -> DC6 count: %d\n",
2772 I915_READ(SKL_CSR_DC5_DC6_COUNT));
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002773 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2774 seq_printf(m, "DC3 -> DC5 count: %d\n",
2775 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002776 }
2777
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002778out:
2779 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2780 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2781 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2782
Damien Lespiau83372062015-10-30 17:53:32 +02002783 intel_runtime_pm_put(dev_priv);
2784
Damien Lespiaub7cec662015-10-27 14:47:01 +02002785 return 0;
2786}
2787
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002788static void intel_seq_print_mode(struct seq_file *m, int tabs,
2789 struct drm_display_mode *mode)
2790{
2791 int i;
2792
2793 for (i = 0; i < tabs; i++)
2794 seq_putc(m, '\t');
2795
2796 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2797 mode->base.id, mode->name,
2798 mode->vrefresh, mode->clock,
2799 mode->hdisplay, mode->hsync_start,
2800 mode->hsync_end, mode->htotal,
2801 mode->vdisplay, mode->vsync_start,
2802 mode->vsync_end, mode->vtotal,
2803 mode->type, mode->flags);
2804}
2805
2806static void intel_encoder_info(struct seq_file *m,
2807 struct intel_crtc *intel_crtc,
2808 struct intel_encoder *intel_encoder)
2809{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002810 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002811 struct drm_device *dev = node->minor->dev;
2812 struct drm_crtc *crtc = &intel_crtc->base;
2813 struct intel_connector *intel_connector;
2814 struct drm_encoder *encoder;
2815
2816 encoder = &intel_encoder->base;
2817 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002818 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002819 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2820 struct drm_connector *connector = &intel_connector->base;
2821 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2822 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002823 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002824 drm_get_connector_status_name(connector->status));
2825 if (connector->status == connector_status_connected) {
2826 struct drm_display_mode *mode = &crtc->mode;
2827 seq_printf(m, ", mode:\n");
2828 intel_seq_print_mode(m, 2, mode);
2829 } else {
2830 seq_putc(m, '\n');
2831 }
2832 }
2833}
2834
2835static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2836{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002837 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002838 struct drm_device *dev = node->minor->dev;
2839 struct drm_crtc *crtc = &intel_crtc->base;
2840 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002841 struct drm_plane_state *plane_state = crtc->primary->state;
2842 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002843
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002844 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002845 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002846 fb->base.id, plane_state->src_x >> 16,
2847 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002848 else
2849 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002850 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2851 intel_encoder_info(m, intel_crtc, intel_encoder);
2852}
2853
2854static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2855{
2856 struct drm_display_mode *mode = panel->fixed_mode;
2857
2858 seq_printf(m, "\tfixed mode:\n");
2859 intel_seq_print_mode(m, 2, mode);
2860}
2861
2862static void intel_dp_info(struct seq_file *m,
2863 struct intel_connector *intel_connector)
2864{
2865 struct intel_encoder *intel_encoder = intel_connector->encoder;
2866 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2867
2868 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002869 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002870 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2871 intel_panel_info(m, &intel_connector->panel);
2872}
2873
Libin Yang3d52ccf2015-12-02 14:09:44 +08002874static void intel_dp_mst_info(struct seq_file *m,
2875 struct intel_connector *intel_connector)
2876{
2877 struct intel_encoder *intel_encoder = intel_connector->encoder;
2878 struct intel_dp_mst_encoder *intel_mst =
2879 enc_to_mst(&intel_encoder->base);
2880 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2881 struct intel_dp *intel_dp = &intel_dig_port->dp;
2882 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2883 intel_connector->port);
2884
2885 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2886}
2887
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002888static void intel_hdmi_info(struct seq_file *m,
2889 struct intel_connector *intel_connector)
2890{
2891 struct intel_encoder *intel_encoder = intel_connector->encoder;
2892 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2893
Jani Nikula742f4912015-09-03 11:16:09 +03002894 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002895}
2896
2897static void intel_lvds_info(struct seq_file *m,
2898 struct intel_connector *intel_connector)
2899{
2900 intel_panel_info(m, &intel_connector->panel);
2901}
2902
2903static void intel_connector_info(struct seq_file *m,
2904 struct drm_connector *connector)
2905{
2906 struct intel_connector *intel_connector = to_intel_connector(connector);
2907 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002908 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002909
2910 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002911 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002912 drm_get_connector_status_name(connector->status));
2913 if (connector->status == connector_status_connected) {
2914 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2915 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2916 connector->display_info.width_mm,
2917 connector->display_info.height_mm);
2918 seq_printf(m, "\tsubpixel order: %s\n",
2919 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2920 seq_printf(m, "\tCEA rev: %d\n",
2921 connector->display_info.cea_rev);
2922 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002923 if (intel_encoder) {
2924 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2925 intel_encoder->type == INTEL_OUTPUT_EDP)
2926 intel_dp_info(m, intel_connector);
2927 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2928 intel_hdmi_info(m, intel_connector);
2929 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2930 intel_lvds_info(m, intel_connector);
Libin Yang3d52ccf2015-12-02 14:09:44 +08002931 else if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2932 intel_dp_mst_info(m, intel_connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10002933 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002934
Jesse Barnesf103fc72014-02-20 12:39:57 -08002935 seq_printf(m, "\tmodes:\n");
2936 list_for_each_entry(mode, &connector->modes, head)
2937 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002938}
2939
Chris Wilson065f2ec2014-03-12 09:13:13 +00002940static bool cursor_active(struct drm_device *dev, int pipe)
2941{
2942 struct drm_i915_private *dev_priv = dev->dev_private;
2943 u32 state;
2944
2945 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002946 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002947 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002948 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002949
2950 return state;
2951}
2952
2953static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2954{
2955 struct drm_i915_private *dev_priv = dev->dev_private;
2956 u32 pos;
2957
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002958 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002959
2960 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2961 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2962 *x = -*x;
2963
2964 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2965 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2966 *y = -*y;
2967
2968 return cursor_active(dev, pipe);
2969}
2970
Robert Fekete3abc4e02015-10-27 16:58:32 +01002971static const char *plane_type(enum drm_plane_type type)
2972{
2973 switch (type) {
2974 case DRM_PLANE_TYPE_OVERLAY:
2975 return "OVL";
2976 case DRM_PLANE_TYPE_PRIMARY:
2977 return "PRI";
2978 case DRM_PLANE_TYPE_CURSOR:
2979 return "CUR";
2980 /*
2981 * Deliberately omitting default: to generate compiler warnings
2982 * when a new drm_plane_type gets added.
2983 */
2984 }
2985
2986 return "unknown";
2987}
2988
2989static const char *plane_rotation(unsigned int rotation)
2990{
2991 static char buf[48];
2992 /*
2993 * According to doc only one DRM_ROTATE_ is allowed but this
2994 * will print them all to visualize if the values are misused
2995 */
2996 snprintf(buf, sizeof(buf),
2997 "%s%s%s%s%s%s(0x%08x)",
2998 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
2999 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3000 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3001 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3002 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3003 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3004 rotation);
3005
3006 return buf;
3007}
3008
3009static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3010{
3011 struct drm_info_node *node = m->private;
3012 struct drm_device *dev = node->minor->dev;
3013 struct intel_plane *intel_plane;
3014
3015 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3016 struct drm_plane_state *state;
3017 struct drm_plane *plane = &intel_plane->base;
3018
3019 if (!plane->state) {
3020 seq_puts(m, "plane->state is NULL!\n");
3021 continue;
3022 }
3023
3024 state = plane->state;
3025
3026 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3027 plane->base.id,
3028 plane_type(intel_plane->base.type),
3029 state->crtc_x, state->crtc_y,
3030 state->crtc_w, state->crtc_h,
3031 (state->src_x >> 16),
3032 ((state->src_x & 0xffff) * 15625) >> 10,
3033 (state->src_y >> 16),
3034 ((state->src_y & 0xffff) * 15625) >> 10,
3035 (state->src_w >> 16),
3036 ((state->src_w & 0xffff) * 15625) >> 10,
3037 (state->src_h >> 16),
3038 ((state->src_h & 0xffff) * 15625) >> 10,
3039 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3040 plane_rotation(state->rotation));
3041 }
3042}
3043
3044static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3045{
3046 struct intel_crtc_state *pipe_config;
3047 int num_scalers = intel_crtc->num_scalers;
3048 int i;
3049
3050 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3051
3052 /* Not all platformas have a scaler */
3053 if (num_scalers) {
3054 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3055 num_scalers,
3056 pipe_config->scaler_state.scaler_users,
3057 pipe_config->scaler_state.scaler_id);
3058
3059 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3060 struct intel_scaler *sc =
3061 &pipe_config->scaler_state.scalers[i];
3062
3063 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3064 i, yesno(sc->in_use), sc->mode);
3065 }
3066 seq_puts(m, "\n");
3067 } else {
3068 seq_puts(m, "\tNo scalers available on this platform\n");
3069 }
3070}
3071
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003072static int i915_display_info(struct seq_file *m, void *unused)
3073{
Damien Lespiau9f25d002014-05-13 15:30:28 +01003074 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003075 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003076 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003077 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003078 struct drm_connector *connector;
3079
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003080 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003081 drm_modeset_lock_all(dev);
3082 seq_printf(m, "CRTC info\n");
3083 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003084 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003085 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003086 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003087 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003088
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003089 pipe_config = to_intel_crtc_state(crtc->base.state);
3090
Robert Fekete3abc4e02015-10-27 16:58:32 +01003091 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003092 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003093 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003094 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3095 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3096
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003097 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003098 intel_crtc_info(m, crtc);
3099
Paulo Zanonia23dc652014-04-01 14:55:11 -03003100 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003101 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003102 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003103 x, y, crtc->base.cursor->state->crtc_w,
3104 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003105 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003106 intel_scaler_info(m, crtc);
3107 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003108 }
Daniel Vettercace8412014-05-22 17:56:31 +02003109
3110 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3111 yesno(!crtc->cpu_fifo_underrun_disabled),
3112 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003113 }
3114
3115 seq_printf(m, "\n");
3116 seq_printf(m, "Connector info\n");
3117 seq_printf(m, "--------------\n");
3118 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3119 intel_connector_info(m, connector);
3120 }
3121 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003122 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003123
3124 return 0;
3125}
3126
Ben Widawskye04934c2014-06-30 09:53:42 -07003127static int i915_semaphore_status(struct seq_file *m, void *unused)
3128{
3129 struct drm_info_node *node = (struct drm_info_node *) m->private;
3130 struct drm_device *dev = node->minor->dev;
3131 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003132 struct intel_engine_cs *engine;
Ben Widawskye04934c2014-06-30 09:53:42 -07003133 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
Dave Gordonc3232b12016-03-23 18:19:53 +00003134 enum intel_engine_id id;
3135 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003136
3137 if (!i915_semaphore_is_enabled(dev)) {
3138 seq_puts(m, "Semaphores are disabled\n");
3139 return 0;
3140 }
3141
3142 ret = mutex_lock_interruptible(&dev->struct_mutex);
3143 if (ret)
3144 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003145 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003146
3147 if (IS_BROADWELL(dev)) {
3148 struct page *page;
3149 uint64_t *seqno;
3150
3151 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3152
3153 seqno = (uint64_t *)kmap_atomic(page);
Dave Gordonc3232b12016-03-23 18:19:53 +00003154 for_each_engine_id(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003155 uint64_t offset;
3156
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003157 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003158
3159 seq_puts(m, " Last signal:");
3160 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003161 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003162 seq_printf(m, "0x%08llx (0x%02llx) ",
3163 seqno[offset], offset * 8);
3164 }
3165 seq_putc(m, '\n');
3166
3167 seq_puts(m, " Last wait: ");
3168 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003169 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003170 seq_printf(m, "0x%08llx (0x%02llx) ",
3171 seqno[offset], offset * 8);
3172 }
3173 seq_putc(m, '\n');
3174
3175 }
3176 kunmap_atomic(seqno);
3177 } else {
3178 seq_puts(m, " Last signal:");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003179 for_each_engine(engine, dev_priv)
Ben Widawskye04934c2014-06-30 09:53:42 -07003180 for (j = 0; j < num_rings; j++)
3181 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003182 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003183 seq_putc(m, '\n');
3184 }
3185
3186 seq_puts(m, "\nSync seqno:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003187 for_each_engine(engine, dev_priv) {
3188 for (j = 0; j < num_rings; j++)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003189 seq_printf(m, " 0x%08x ",
3190 engine->semaphore.sync_seqno[j]);
Ben Widawskye04934c2014-06-30 09:53:42 -07003191 seq_putc(m, '\n');
3192 }
3193 seq_putc(m, '\n');
3194
Paulo Zanoni03872062014-07-09 14:31:57 -03003195 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003196 mutex_unlock(&dev->struct_mutex);
3197 return 0;
3198}
3199
Daniel Vetter728e29d2014-06-25 22:01:53 +03003200static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3201{
3202 struct drm_info_node *node = (struct drm_info_node *) m->private;
3203 struct drm_device *dev = node->minor->dev;
3204 struct drm_i915_private *dev_priv = dev->dev_private;
3205 int i;
3206
3207 drm_modeset_lock_all(dev);
3208 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3209 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3210
3211 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003212 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3213 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003214 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003215 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3216 seq_printf(m, " dpll_md: 0x%08x\n",
3217 pll->config.hw_state.dpll_md);
3218 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3219 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3220 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003221 }
3222 drm_modeset_unlock_all(dev);
3223
3224 return 0;
3225}
3226
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003227static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003228{
3229 int i;
3230 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003231 struct intel_engine_cs *engine;
Arun Siluvery888b5992014-08-26 14:44:51 +01003232 struct drm_info_node *node = (struct drm_info_node *) m->private;
3233 struct drm_device *dev = node->minor->dev;
3234 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +00003235 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003236 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003237
Arun Siluvery888b5992014-08-26 14:44:51 +01003238 ret = mutex_lock_interruptible(&dev->struct_mutex);
3239 if (ret)
3240 return ret;
3241
3242 intel_runtime_pm_get(dev_priv);
3243
Arun Siluvery33136b02016-01-21 21:43:47 +00003244 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Dave Gordonc3232b12016-03-23 18:19:53 +00003245 for_each_engine_id(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003246 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003247 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003248 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003249 i915_reg_t addr;
3250 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003251 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003252
Arun Siluvery33136b02016-01-21 21:43:47 +00003253 addr = workarounds->reg[i].addr;
3254 mask = workarounds->reg[i].mask;
3255 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003256 read = I915_READ(addr);
3257 ok = (value & mask) == (read & mask);
3258 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003259 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003260 }
3261
3262 intel_runtime_pm_put(dev_priv);
3263 mutex_unlock(&dev->struct_mutex);
3264
3265 return 0;
3266}
3267
Damien Lespiauc5511e42014-11-04 17:06:51 +00003268static int i915_ddb_info(struct seq_file *m, void *unused)
3269{
3270 struct drm_info_node *node = m->private;
3271 struct drm_device *dev = node->minor->dev;
3272 struct drm_i915_private *dev_priv = dev->dev_private;
3273 struct skl_ddb_allocation *ddb;
3274 struct skl_ddb_entry *entry;
3275 enum pipe pipe;
3276 int plane;
3277
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003278 if (INTEL_INFO(dev)->gen < 9)
3279 return 0;
3280
Damien Lespiauc5511e42014-11-04 17:06:51 +00003281 drm_modeset_lock_all(dev);
3282
3283 ddb = &dev_priv->wm.skl_hw.ddb;
3284
3285 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3286
3287 for_each_pipe(dev_priv, pipe) {
3288 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3289
Damien Lespiaudd740782015-02-28 14:54:08 +00003290 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003291 entry = &ddb->plane[pipe][plane];
3292 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3293 entry->start, entry->end,
3294 skl_ddb_entry_size(entry));
3295 }
3296
Matt Roper4969d332015-09-24 15:53:10 -07003297 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003298 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3299 entry->end, skl_ddb_entry_size(entry));
3300 }
3301
3302 drm_modeset_unlock_all(dev);
3303
3304 return 0;
3305}
3306
Vandana Kannana54746e2015-03-03 20:53:10 +05303307static void drrs_status_per_crtc(struct seq_file *m,
3308 struct drm_device *dev, struct intel_crtc *intel_crtc)
3309{
3310 struct intel_encoder *intel_encoder;
3311 struct drm_i915_private *dev_priv = dev->dev_private;
3312 struct i915_drrs *drrs = &dev_priv->drrs;
3313 int vrefresh = 0;
3314
3315 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3316 /* Encoder connected on this CRTC */
3317 switch (intel_encoder->type) {
3318 case INTEL_OUTPUT_EDP:
3319 seq_puts(m, "eDP:\n");
3320 break;
3321 case INTEL_OUTPUT_DSI:
3322 seq_puts(m, "DSI:\n");
3323 break;
3324 case INTEL_OUTPUT_HDMI:
3325 seq_puts(m, "HDMI:\n");
3326 break;
3327 case INTEL_OUTPUT_DISPLAYPORT:
3328 seq_puts(m, "DP:\n");
3329 break;
3330 default:
3331 seq_printf(m, "Other encoder (id=%d).\n",
3332 intel_encoder->type);
3333 return;
3334 }
3335 }
3336
3337 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3338 seq_puts(m, "\tVBT: DRRS_type: Static");
3339 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3340 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3341 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3342 seq_puts(m, "\tVBT: DRRS_type: None");
3343 else
3344 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3345
3346 seq_puts(m, "\n\n");
3347
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003348 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303349 struct intel_panel *panel;
3350
3351 mutex_lock(&drrs->mutex);
3352 /* DRRS Supported */
3353 seq_puts(m, "\tDRRS Supported: Yes\n");
3354
3355 /* disable_drrs() will make drrs->dp NULL */
3356 if (!drrs->dp) {
3357 seq_puts(m, "Idleness DRRS: Disabled");
3358 mutex_unlock(&drrs->mutex);
3359 return;
3360 }
3361
3362 panel = &drrs->dp->attached_connector->panel;
3363 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3364 drrs->busy_frontbuffer_bits);
3365
3366 seq_puts(m, "\n\t\t");
3367 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3368 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3369 vrefresh = panel->fixed_mode->vrefresh;
3370 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3371 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3372 vrefresh = panel->downclock_mode->vrefresh;
3373 } else {
3374 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3375 drrs->refresh_rate_type);
3376 mutex_unlock(&drrs->mutex);
3377 return;
3378 }
3379 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3380
3381 seq_puts(m, "\n\t\t");
3382 mutex_unlock(&drrs->mutex);
3383 } else {
3384 /* DRRS not supported. Print the VBT parameter*/
3385 seq_puts(m, "\tDRRS Supported : No");
3386 }
3387 seq_puts(m, "\n");
3388}
3389
3390static int i915_drrs_status(struct seq_file *m, void *unused)
3391{
3392 struct drm_info_node *node = m->private;
3393 struct drm_device *dev = node->minor->dev;
3394 struct intel_crtc *intel_crtc;
3395 int active_crtc_cnt = 0;
3396
3397 for_each_intel_crtc(dev, intel_crtc) {
3398 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3399
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003400 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303401 active_crtc_cnt++;
3402 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3403
3404 drrs_status_per_crtc(m, dev, intel_crtc);
3405 }
3406
3407 drm_modeset_unlock(&intel_crtc->base.mutex);
3408 }
3409
3410 if (!active_crtc_cnt)
3411 seq_puts(m, "No active crtc found\n");
3412
3413 return 0;
3414}
3415
Damien Lespiau07144422013-10-15 18:55:40 +01003416struct pipe_crc_info {
3417 const char *name;
3418 struct drm_device *dev;
3419 enum pipe pipe;
3420};
3421
Dave Airlie11bed952014-05-12 15:22:27 +10003422static int i915_dp_mst_info(struct seq_file *m, void *unused)
3423{
3424 struct drm_info_node *node = (struct drm_info_node *) m->private;
3425 struct drm_device *dev = node->minor->dev;
3426 struct drm_encoder *encoder;
3427 struct intel_encoder *intel_encoder;
3428 struct intel_digital_port *intel_dig_port;
3429 drm_modeset_lock_all(dev);
3430 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3431 intel_encoder = to_intel_encoder(encoder);
3432 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3433 continue;
3434 intel_dig_port = enc_to_dig_port(encoder);
3435 if (!intel_dig_port->dp.can_mst)
3436 continue;
3437
3438 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3439 }
3440 drm_modeset_unlock_all(dev);
3441 return 0;
3442}
3443
Damien Lespiau07144422013-10-15 18:55:40 +01003444static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003445{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003446 struct pipe_crc_info *info = inode->i_private;
3447 struct drm_i915_private *dev_priv = info->dev->dev_private;
3448 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3449
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003450 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3451 return -ENODEV;
3452
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003453 spin_lock_irq(&pipe_crc->lock);
3454
3455 if (pipe_crc->opened) {
3456 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003457 return -EBUSY; /* already open */
3458 }
3459
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003460 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003461 filep->private_data = inode->i_private;
3462
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003463 spin_unlock_irq(&pipe_crc->lock);
3464
Damien Lespiau07144422013-10-15 18:55:40 +01003465 return 0;
3466}
3467
3468static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3469{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003470 struct pipe_crc_info *info = inode->i_private;
3471 struct drm_i915_private *dev_priv = info->dev->dev_private;
3472 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3473
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003474 spin_lock_irq(&pipe_crc->lock);
3475 pipe_crc->opened = false;
3476 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003477
Damien Lespiau07144422013-10-15 18:55:40 +01003478 return 0;
3479}
3480
3481/* (6 fields, 8 chars each, space separated (5) + '\n') */
3482#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3483/* account for \'0' */
3484#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3485
3486static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3487{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003488 assert_spin_locked(&pipe_crc->lock);
3489 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3490 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003491}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003492
Damien Lespiau07144422013-10-15 18:55:40 +01003493static ssize_t
3494i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3495 loff_t *pos)
3496{
3497 struct pipe_crc_info *info = filep->private_data;
3498 struct drm_device *dev = info->dev;
3499 struct drm_i915_private *dev_priv = dev->dev_private;
3500 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3501 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003502 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003503 ssize_t bytes_read;
3504
3505 /*
3506 * Don't allow user space to provide buffers not big enough to hold
3507 * a line of data.
3508 */
3509 if (count < PIPE_CRC_LINE_LEN)
3510 return -EINVAL;
3511
3512 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3513 return 0;
3514
3515 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003516 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003517 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003518 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003519
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003520 if (filep->f_flags & O_NONBLOCK) {
3521 spin_unlock_irq(&pipe_crc->lock);
3522 return -EAGAIN;
3523 }
3524
3525 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3526 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3527 if (ret) {
3528 spin_unlock_irq(&pipe_crc->lock);
3529 return ret;
3530 }
Damien Lespiau07144422013-10-15 18:55:40 +01003531 }
3532
3533 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003534 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003535
Damien Lespiau07144422013-10-15 18:55:40 +01003536 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003537 while (n_entries > 0) {
3538 struct intel_pipe_crc_entry *entry =
3539 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003540 int ret;
3541
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003542 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3543 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3544 break;
3545
3546 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3547 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3548
Damien Lespiau07144422013-10-15 18:55:40 +01003549 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3550 "%8u %8x %8x %8x %8x %8x\n",
3551 entry->frame, entry->crc[0],
3552 entry->crc[1], entry->crc[2],
3553 entry->crc[3], entry->crc[4]);
3554
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003555 spin_unlock_irq(&pipe_crc->lock);
3556
3557 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003558 if (ret == PIPE_CRC_LINE_LEN)
3559 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003560
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003561 user_buf += PIPE_CRC_LINE_LEN;
3562 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003563
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003564 spin_lock_irq(&pipe_crc->lock);
3565 }
3566
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003567 spin_unlock_irq(&pipe_crc->lock);
3568
Damien Lespiau07144422013-10-15 18:55:40 +01003569 return bytes_read;
3570}
3571
3572static const struct file_operations i915_pipe_crc_fops = {
3573 .owner = THIS_MODULE,
3574 .open = i915_pipe_crc_open,
3575 .read = i915_pipe_crc_read,
3576 .release = i915_pipe_crc_release,
3577};
3578
3579static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3580 {
3581 .name = "i915_pipe_A_crc",
3582 .pipe = PIPE_A,
3583 },
3584 {
3585 .name = "i915_pipe_B_crc",
3586 .pipe = PIPE_B,
3587 },
3588 {
3589 .name = "i915_pipe_C_crc",
3590 .pipe = PIPE_C,
3591 },
3592};
3593
3594static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3595 enum pipe pipe)
3596{
3597 struct drm_device *dev = minor->dev;
3598 struct dentry *ent;
3599 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3600
3601 info->dev = dev;
3602 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3603 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003604 if (!ent)
3605 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003606
3607 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003608}
3609
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003610static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003611 "none",
3612 "plane1",
3613 "plane2",
3614 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003615 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003616 "TV",
3617 "DP-B",
3618 "DP-C",
3619 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003620 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003621};
3622
3623static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3624{
3625 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3626 return pipe_crc_sources[source];
3627}
3628
Damien Lespiaubd9db022013-10-15 18:55:36 +01003629static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003630{
3631 struct drm_device *dev = m->private;
3632 struct drm_i915_private *dev_priv = dev->dev_private;
3633 int i;
3634
3635 for (i = 0; i < I915_MAX_PIPES; i++)
3636 seq_printf(m, "%c %s\n", pipe_name(i),
3637 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3638
3639 return 0;
3640}
3641
Damien Lespiaubd9db022013-10-15 18:55:36 +01003642static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003643{
3644 struct drm_device *dev = inode->i_private;
3645
Damien Lespiaubd9db022013-10-15 18:55:36 +01003646 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003647}
3648
Daniel Vetter46a19182013-11-01 10:50:20 +01003649static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003650 uint32_t *val)
3651{
Daniel Vetter46a19182013-11-01 10:50:20 +01003652 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3653 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3654
3655 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003656 case INTEL_PIPE_CRC_SOURCE_PIPE:
3657 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3658 break;
3659 case INTEL_PIPE_CRC_SOURCE_NONE:
3660 *val = 0;
3661 break;
3662 default:
3663 return -EINVAL;
3664 }
3665
3666 return 0;
3667}
3668
Daniel Vetter46a19182013-11-01 10:50:20 +01003669static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3670 enum intel_pipe_crc_source *source)
3671{
3672 struct intel_encoder *encoder;
3673 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003674 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003675 int ret = 0;
3676
3677 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3678
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003679 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003680 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003681 if (!encoder->base.crtc)
3682 continue;
3683
3684 crtc = to_intel_crtc(encoder->base.crtc);
3685
3686 if (crtc->pipe != pipe)
3687 continue;
3688
3689 switch (encoder->type) {
3690 case INTEL_OUTPUT_TVOUT:
3691 *source = INTEL_PIPE_CRC_SOURCE_TV;
3692 break;
3693 case INTEL_OUTPUT_DISPLAYPORT:
3694 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003695 dig_port = enc_to_dig_port(&encoder->base);
3696 switch (dig_port->port) {
3697 case PORT_B:
3698 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3699 break;
3700 case PORT_C:
3701 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3702 break;
3703 case PORT_D:
3704 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3705 break;
3706 default:
3707 WARN(1, "nonexisting DP port %c\n",
3708 port_name(dig_port->port));
3709 break;
3710 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003711 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003712 default:
3713 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003714 }
3715 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003716 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003717
3718 return ret;
3719}
3720
3721static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3722 enum pipe pipe,
3723 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003724 uint32_t *val)
3725{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003726 struct drm_i915_private *dev_priv = dev->dev_private;
3727 bool need_stable_symbols = false;
3728
Daniel Vetter46a19182013-11-01 10:50:20 +01003729 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3730 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3731 if (ret)
3732 return ret;
3733 }
3734
3735 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003736 case INTEL_PIPE_CRC_SOURCE_PIPE:
3737 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3738 break;
3739 case INTEL_PIPE_CRC_SOURCE_DP_B:
3740 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003741 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003742 break;
3743 case INTEL_PIPE_CRC_SOURCE_DP_C:
3744 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003745 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003746 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003747 case INTEL_PIPE_CRC_SOURCE_DP_D:
3748 if (!IS_CHERRYVIEW(dev))
3749 return -EINVAL;
3750 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3751 need_stable_symbols = true;
3752 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003753 case INTEL_PIPE_CRC_SOURCE_NONE:
3754 *val = 0;
3755 break;
3756 default:
3757 return -EINVAL;
3758 }
3759
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003760 /*
3761 * When the pipe CRC tap point is after the transcoders we need
3762 * to tweak symbol-level features to produce a deterministic series of
3763 * symbols for a given frame. We need to reset those features only once
3764 * a frame (instead of every nth symbol):
3765 * - DC-balance: used to ensure a better clock recovery from the data
3766 * link (SDVO)
3767 * - DisplayPort scrambling: used for EMI reduction
3768 */
3769 if (need_stable_symbols) {
3770 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3771
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003772 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003773 switch (pipe) {
3774 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003775 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003776 break;
3777 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003778 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003779 break;
3780 case PIPE_C:
3781 tmp |= PIPE_C_SCRAMBLE_RESET;
3782 break;
3783 default:
3784 return -EINVAL;
3785 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003786 I915_WRITE(PORT_DFT2_G4X, tmp);
3787 }
3788
Daniel Vetter7ac01292013-10-18 16:37:06 +02003789 return 0;
3790}
3791
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003792static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003793 enum pipe pipe,
3794 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003795 uint32_t *val)
3796{
Daniel Vetter84093602013-11-01 10:50:21 +01003797 struct drm_i915_private *dev_priv = dev->dev_private;
3798 bool need_stable_symbols = false;
3799
Daniel Vetter46a19182013-11-01 10:50:20 +01003800 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3801 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3802 if (ret)
3803 return ret;
3804 }
3805
3806 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003807 case INTEL_PIPE_CRC_SOURCE_PIPE:
3808 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3809 break;
3810 case INTEL_PIPE_CRC_SOURCE_TV:
3811 if (!SUPPORTS_TV(dev))
3812 return -EINVAL;
3813 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3814 break;
3815 case INTEL_PIPE_CRC_SOURCE_DP_B:
3816 if (!IS_G4X(dev))
3817 return -EINVAL;
3818 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003819 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003820 break;
3821 case INTEL_PIPE_CRC_SOURCE_DP_C:
3822 if (!IS_G4X(dev))
3823 return -EINVAL;
3824 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003825 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003826 break;
3827 case INTEL_PIPE_CRC_SOURCE_DP_D:
3828 if (!IS_G4X(dev))
3829 return -EINVAL;
3830 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003831 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003832 break;
3833 case INTEL_PIPE_CRC_SOURCE_NONE:
3834 *val = 0;
3835 break;
3836 default:
3837 return -EINVAL;
3838 }
3839
Daniel Vetter84093602013-11-01 10:50:21 +01003840 /*
3841 * When the pipe CRC tap point is after the transcoders we need
3842 * to tweak symbol-level features to produce a deterministic series of
3843 * symbols for a given frame. We need to reset those features only once
3844 * a frame (instead of every nth symbol):
3845 * - DC-balance: used to ensure a better clock recovery from the data
3846 * link (SDVO)
3847 * - DisplayPort scrambling: used for EMI reduction
3848 */
3849 if (need_stable_symbols) {
3850 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3851
3852 WARN_ON(!IS_G4X(dev));
3853
3854 I915_WRITE(PORT_DFT_I9XX,
3855 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3856
3857 if (pipe == PIPE_A)
3858 tmp |= PIPE_A_SCRAMBLE_RESET;
3859 else
3860 tmp |= PIPE_B_SCRAMBLE_RESET;
3861
3862 I915_WRITE(PORT_DFT2_G4X, tmp);
3863 }
3864
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003865 return 0;
3866}
3867
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003868static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3869 enum pipe pipe)
3870{
3871 struct drm_i915_private *dev_priv = dev->dev_private;
3872 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3873
Ville Syrjäläeb736672014-12-09 21:28:28 +02003874 switch (pipe) {
3875 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003876 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003877 break;
3878 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003879 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003880 break;
3881 case PIPE_C:
3882 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3883 break;
3884 default:
3885 return;
3886 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003887 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3888 tmp &= ~DC_BALANCE_RESET_VLV;
3889 I915_WRITE(PORT_DFT2_G4X, tmp);
3890
3891}
3892
Daniel Vetter84093602013-11-01 10:50:21 +01003893static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3894 enum pipe pipe)
3895{
3896 struct drm_i915_private *dev_priv = dev->dev_private;
3897 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3898
3899 if (pipe == PIPE_A)
3900 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3901 else
3902 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3903 I915_WRITE(PORT_DFT2_G4X, tmp);
3904
3905 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3906 I915_WRITE(PORT_DFT_I9XX,
3907 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3908 }
3909}
3910
Daniel Vetter46a19182013-11-01 10:50:20 +01003911static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003912 uint32_t *val)
3913{
Daniel Vetter46a19182013-11-01 10:50:20 +01003914 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3915 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3916
3917 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003918 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3919 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3920 break;
3921 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3922 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3923 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003924 case INTEL_PIPE_CRC_SOURCE_PIPE:
3925 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3926 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003927 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003928 *val = 0;
3929 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003930 default:
3931 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003932 }
3933
3934 return 0;
3935}
3936
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003937static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003938{
3939 struct drm_i915_private *dev_priv = dev->dev_private;
3940 struct intel_crtc *crtc =
3941 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003942 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003943 struct drm_atomic_state *state;
3944 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003945
3946 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003947 state = drm_atomic_state_alloc(dev);
3948 if (!state) {
3949 ret = -ENOMEM;
3950 goto out;
3951 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003952
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003953 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3954 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3955 if (IS_ERR(pipe_config)) {
3956 ret = PTR_ERR(pipe_config);
3957 goto out;
3958 }
3959
3960 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003961 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003962 pipe_config->pch_pfit.enabled != enable)
3963 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003964
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003965 ret = drm_atomic_commit(state);
3966out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003967 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003968 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3969 if (ret)
3970 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003971}
3972
3973static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3974 enum pipe pipe,
3975 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003976 uint32_t *val)
3977{
Daniel Vetter46a19182013-11-01 10:50:20 +01003978 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3979 *source = INTEL_PIPE_CRC_SOURCE_PF;
3980
3981 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003982 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3983 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3984 break;
3985 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3986 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3987 break;
3988 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003989 if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003990 hsw_trans_edp_pipe_A_crc_wa(dev, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003991
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003992 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3993 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003994 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003995 *val = 0;
3996 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003997 default:
3998 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003999 }
4000
4001 return 0;
4002}
4003
Daniel Vetter926321d2013-10-16 13:30:34 +02004004static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4005 enum intel_pipe_crc_source source)
4006{
4007 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01004008 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004009 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4010 pipe));
Imre Deake1296492016-02-12 18:55:17 +02004011 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01004012 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004013 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004014
Damien Lespiaucc3da172013-10-15 18:55:31 +01004015 if (pipe_crc->source == source)
4016 return 0;
4017
Damien Lespiauae676fc2013-10-15 18:55:32 +01004018 /* forbid changing the source without going back to 'none' */
4019 if (pipe_crc->source && source)
4020 return -EINVAL;
4021
Imre Deake1296492016-02-12 18:55:17 +02004022 power_domain = POWER_DOMAIN_PIPE(pipe);
4023 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004024 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4025 return -EIO;
4026 }
4027
Daniel Vetter52f843f2013-10-21 17:26:38 +02004028 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004029 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02004030 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01004031 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Wayne Boyer666a4532015-12-09 12:29:35 -08004032 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004033 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02004034 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004035 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004036 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004037 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004038
4039 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004040 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004041
Damien Lespiau4b584362013-10-15 18:55:33 +01004042 /* none -> real source transition */
4043 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004044 struct intel_pipe_crc_entry *entries;
4045
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004046 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4047 pipe_name(pipe), pipe_crc_source_name(source));
4048
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004049 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4050 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004051 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004052 if (!entries) {
4053 ret = -ENOMEM;
4054 goto out;
4055 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004056
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004057 /*
4058 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4059 * enabled and disabled dynamically based on package C states,
4060 * user space can't make reliable use of the CRCs, so let's just
4061 * completely disable it.
4062 */
4063 hsw_disable_ips(crtc);
4064
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004065 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004066 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004067 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004068 pipe_crc->head = 0;
4069 pipe_crc->tail = 0;
4070 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004071 }
4072
Damien Lespiaucc3da172013-10-15 18:55:31 +01004073 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004074
Daniel Vetter926321d2013-10-16 13:30:34 +02004075 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4076 POSTING_READ(PIPE_CRC_CTL(pipe));
4077
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004078 /* real source -> none transition */
4079 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004080 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004081 struct intel_crtc *crtc =
4082 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004083
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004084 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4085 pipe_name(pipe));
4086
Daniel Vettera33d7102014-06-06 08:22:08 +02004087 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004088 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004089 intel_wait_for_vblank(dev, pipe);
4090 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004091
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004092 spin_lock_irq(&pipe_crc->lock);
4093 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004094 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004095 pipe_crc->head = 0;
4096 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004097 spin_unlock_irq(&pipe_crc->lock);
4098
4099 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004100
4101 if (IS_G4X(dev))
4102 g4x_undo_pipe_scramble_reset(dev, pipe);
Wayne Boyer666a4532015-12-09 12:29:35 -08004103 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004104 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004105 else if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004106 hsw_trans_edp_pipe_A_crc_wa(dev, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004107
4108 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004109 }
4110
Imre Deake1296492016-02-12 18:55:17 +02004111 ret = 0;
4112
4113out:
4114 intel_display_power_put(dev_priv, power_domain);
4115
4116 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004117}
4118
4119/*
4120 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004121 * command: wsp* object wsp+ name wsp+ source wsp*
4122 * object: 'pipe'
4123 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004124 * source: (none | plane1 | plane2 | pf)
4125 * wsp: (#0x20 | #0x9 | #0xA)+
4126 *
4127 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004128 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4129 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004130 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004131static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004132{
4133 int n_words = 0;
4134
4135 while (*buf) {
4136 char *end;
4137
4138 /* skip leading white space */
4139 buf = skip_spaces(buf);
4140 if (!*buf)
4141 break; /* end of buffer */
4142
4143 /* find end of word */
4144 for (end = buf; *end && !isspace(*end); end++)
4145 ;
4146
4147 if (n_words == max_words) {
4148 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4149 max_words);
4150 return -EINVAL; /* ran out of words[] before bytes */
4151 }
4152
4153 if (*end)
4154 *end++ = '\0';
4155 words[n_words++] = buf;
4156 buf = end;
4157 }
4158
4159 return n_words;
4160}
4161
Damien Lespiaub94dec82013-10-15 18:55:35 +01004162enum intel_pipe_crc_object {
4163 PIPE_CRC_OBJECT_PIPE,
4164};
4165
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004166static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004167 "pipe",
4168};
4169
4170static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004171display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004172{
4173 int i;
4174
4175 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4176 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004177 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004178 return 0;
4179 }
4180
4181 return -EINVAL;
4182}
4183
Damien Lespiaubd9db022013-10-15 18:55:36 +01004184static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004185{
4186 const char name = buf[0];
4187
4188 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4189 return -EINVAL;
4190
4191 *pipe = name - 'A';
4192
4193 return 0;
4194}
4195
4196static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004197display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004198{
4199 int i;
4200
4201 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4202 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004203 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004204 return 0;
4205 }
4206
4207 return -EINVAL;
4208}
4209
Damien Lespiaubd9db022013-10-15 18:55:36 +01004210static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004211{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004212#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004213 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004214 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004215 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004216 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004217 enum intel_pipe_crc_source source;
4218
Damien Lespiaubd9db022013-10-15 18:55:36 +01004219 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004220 if (n_words != N_WORDS) {
4221 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4222 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004223 return -EINVAL;
4224 }
4225
Damien Lespiaubd9db022013-10-15 18:55:36 +01004226 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004227 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004228 return -EINVAL;
4229 }
4230
Damien Lespiaubd9db022013-10-15 18:55:36 +01004231 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004232 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4233 return -EINVAL;
4234 }
4235
Damien Lespiaubd9db022013-10-15 18:55:36 +01004236 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004237 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004238 return -EINVAL;
4239 }
4240
4241 return pipe_crc_set_source(dev, pipe, source);
4242}
4243
Damien Lespiaubd9db022013-10-15 18:55:36 +01004244static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4245 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004246{
4247 struct seq_file *m = file->private_data;
4248 struct drm_device *dev = m->private;
4249 char *tmpbuf;
4250 int ret;
4251
4252 if (len == 0)
4253 return 0;
4254
4255 if (len > PAGE_SIZE - 1) {
4256 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4257 PAGE_SIZE);
4258 return -E2BIG;
4259 }
4260
4261 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4262 if (!tmpbuf)
4263 return -ENOMEM;
4264
4265 if (copy_from_user(tmpbuf, ubuf, len)) {
4266 ret = -EFAULT;
4267 goto out;
4268 }
4269 tmpbuf[len] = '\0';
4270
Damien Lespiaubd9db022013-10-15 18:55:36 +01004271 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004272
4273out:
4274 kfree(tmpbuf);
4275 if (ret < 0)
4276 return ret;
4277
4278 *offp += len;
4279 return len;
4280}
4281
Damien Lespiaubd9db022013-10-15 18:55:36 +01004282static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004283 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004284 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004285 .read = seq_read,
4286 .llseek = seq_lseek,
4287 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004288 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004289};
4290
Todd Previteeb3394fa2015-04-18 00:04:19 -07004291static ssize_t i915_displayport_test_active_write(struct file *file,
4292 const char __user *ubuf,
4293 size_t len, loff_t *offp)
4294{
4295 char *input_buffer;
4296 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004297 struct drm_device *dev;
4298 struct drm_connector *connector;
4299 struct list_head *connector_list;
4300 struct intel_dp *intel_dp;
4301 int val = 0;
4302
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304303 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004304
Todd Previteeb3394fa2015-04-18 00:04:19 -07004305 connector_list = &dev->mode_config.connector_list;
4306
4307 if (len == 0)
4308 return 0;
4309
4310 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4311 if (!input_buffer)
4312 return -ENOMEM;
4313
4314 if (copy_from_user(input_buffer, ubuf, len)) {
4315 status = -EFAULT;
4316 goto out;
4317 }
4318
4319 input_buffer[len] = '\0';
4320 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4321
4322 list_for_each_entry(connector, connector_list, head) {
4323
4324 if (connector->connector_type !=
4325 DRM_MODE_CONNECTOR_DisplayPort)
4326 continue;
4327
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304328 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004329 connector->encoder != NULL) {
4330 intel_dp = enc_to_intel_dp(connector->encoder);
4331 status = kstrtoint(input_buffer, 10, &val);
4332 if (status < 0)
4333 goto out;
4334 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4335 /* To prevent erroneous activation of the compliance
4336 * testing code, only accept an actual value of 1 here
4337 */
4338 if (val == 1)
4339 intel_dp->compliance_test_active = 1;
4340 else
4341 intel_dp->compliance_test_active = 0;
4342 }
4343 }
4344out:
4345 kfree(input_buffer);
4346 if (status < 0)
4347 return status;
4348
4349 *offp += len;
4350 return len;
4351}
4352
4353static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4354{
4355 struct drm_device *dev = m->private;
4356 struct drm_connector *connector;
4357 struct list_head *connector_list = &dev->mode_config.connector_list;
4358 struct intel_dp *intel_dp;
4359
Todd Previteeb3394fa2015-04-18 00:04:19 -07004360 list_for_each_entry(connector, connector_list, head) {
4361
4362 if (connector->connector_type !=
4363 DRM_MODE_CONNECTOR_DisplayPort)
4364 continue;
4365
4366 if (connector->status == connector_status_connected &&
4367 connector->encoder != NULL) {
4368 intel_dp = enc_to_intel_dp(connector->encoder);
4369 if (intel_dp->compliance_test_active)
4370 seq_puts(m, "1");
4371 else
4372 seq_puts(m, "0");
4373 } else
4374 seq_puts(m, "0");
4375 }
4376
4377 return 0;
4378}
4379
4380static int i915_displayport_test_active_open(struct inode *inode,
4381 struct file *file)
4382{
4383 struct drm_device *dev = inode->i_private;
4384
4385 return single_open(file, i915_displayport_test_active_show, dev);
4386}
4387
4388static const struct file_operations i915_displayport_test_active_fops = {
4389 .owner = THIS_MODULE,
4390 .open = i915_displayport_test_active_open,
4391 .read = seq_read,
4392 .llseek = seq_lseek,
4393 .release = single_release,
4394 .write = i915_displayport_test_active_write
4395};
4396
4397static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4398{
4399 struct drm_device *dev = m->private;
4400 struct drm_connector *connector;
4401 struct list_head *connector_list = &dev->mode_config.connector_list;
4402 struct intel_dp *intel_dp;
4403
Todd Previteeb3394fa2015-04-18 00:04:19 -07004404 list_for_each_entry(connector, connector_list, head) {
4405
4406 if (connector->connector_type !=
4407 DRM_MODE_CONNECTOR_DisplayPort)
4408 continue;
4409
4410 if (connector->status == connector_status_connected &&
4411 connector->encoder != NULL) {
4412 intel_dp = enc_to_intel_dp(connector->encoder);
4413 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4414 } else
4415 seq_puts(m, "0");
4416 }
4417
4418 return 0;
4419}
4420static int i915_displayport_test_data_open(struct inode *inode,
4421 struct file *file)
4422{
4423 struct drm_device *dev = inode->i_private;
4424
4425 return single_open(file, i915_displayport_test_data_show, dev);
4426}
4427
4428static const struct file_operations i915_displayport_test_data_fops = {
4429 .owner = THIS_MODULE,
4430 .open = i915_displayport_test_data_open,
4431 .read = seq_read,
4432 .llseek = seq_lseek,
4433 .release = single_release
4434};
4435
4436static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4437{
4438 struct drm_device *dev = m->private;
4439 struct drm_connector *connector;
4440 struct list_head *connector_list = &dev->mode_config.connector_list;
4441 struct intel_dp *intel_dp;
4442
Todd Previteeb3394fa2015-04-18 00:04:19 -07004443 list_for_each_entry(connector, connector_list, head) {
4444
4445 if (connector->connector_type !=
4446 DRM_MODE_CONNECTOR_DisplayPort)
4447 continue;
4448
4449 if (connector->status == connector_status_connected &&
4450 connector->encoder != NULL) {
4451 intel_dp = enc_to_intel_dp(connector->encoder);
4452 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4453 } else
4454 seq_puts(m, "0");
4455 }
4456
4457 return 0;
4458}
4459
4460static int i915_displayport_test_type_open(struct inode *inode,
4461 struct file *file)
4462{
4463 struct drm_device *dev = inode->i_private;
4464
4465 return single_open(file, i915_displayport_test_type_show, dev);
4466}
4467
4468static const struct file_operations i915_displayport_test_type_fops = {
4469 .owner = THIS_MODULE,
4470 .open = i915_displayport_test_type_open,
4471 .read = seq_read,
4472 .llseek = seq_lseek,
4473 .release = single_release
4474};
4475
Damien Lespiau97e94b22014-11-04 17:06:50 +00004476static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004477{
4478 struct drm_device *dev = m->private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004479 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004480 int num_levels;
4481
4482 if (IS_CHERRYVIEW(dev))
4483 num_levels = 3;
4484 else if (IS_VALLEYVIEW(dev))
4485 num_levels = 1;
4486 else
4487 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004488
4489 drm_modeset_lock_all(dev);
4490
4491 for (level = 0; level < num_levels; level++) {
4492 unsigned int latency = wm[level];
4493
Damien Lespiau97e94b22014-11-04 17:06:50 +00004494 /*
4495 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004496 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004497 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004498 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4499 IS_CHERRYVIEW(dev))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004500 latency *= 10;
4501 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004502 latency *= 5;
4503
4504 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004505 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004506 }
4507
4508 drm_modeset_unlock_all(dev);
4509}
4510
4511static int pri_wm_latency_show(struct seq_file *m, void *data)
4512{
4513 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004514 struct drm_i915_private *dev_priv = dev->dev_private;
4515 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004516
Damien Lespiau97e94b22014-11-04 17:06:50 +00004517 if (INTEL_INFO(dev)->gen >= 9)
4518 latencies = dev_priv->wm.skl_latency;
4519 else
4520 latencies = to_i915(dev)->wm.pri_latency;
4521
4522 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004523
4524 return 0;
4525}
4526
4527static int spr_wm_latency_show(struct seq_file *m, void *data)
4528{
4529 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004530 struct drm_i915_private *dev_priv = dev->dev_private;
4531 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004532
Damien Lespiau97e94b22014-11-04 17:06:50 +00004533 if (INTEL_INFO(dev)->gen >= 9)
4534 latencies = dev_priv->wm.skl_latency;
4535 else
4536 latencies = to_i915(dev)->wm.spr_latency;
4537
4538 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004539
4540 return 0;
4541}
4542
4543static int cur_wm_latency_show(struct seq_file *m, void *data)
4544{
4545 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004546 struct drm_i915_private *dev_priv = dev->dev_private;
4547 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004548
Damien Lespiau97e94b22014-11-04 17:06:50 +00004549 if (INTEL_INFO(dev)->gen >= 9)
4550 latencies = dev_priv->wm.skl_latency;
4551 else
4552 latencies = to_i915(dev)->wm.cur_latency;
4553
4554 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004555
4556 return 0;
4557}
4558
4559static int pri_wm_latency_open(struct inode *inode, struct file *file)
4560{
4561 struct drm_device *dev = inode->i_private;
4562
Ville Syrjäläde38b952015-06-24 22:00:09 +03004563 if (INTEL_INFO(dev)->gen < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004564 return -ENODEV;
4565
4566 return single_open(file, pri_wm_latency_show, dev);
4567}
4568
4569static int spr_wm_latency_open(struct inode *inode, struct file *file)
4570{
4571 struct drm_device *dev = inode->i_private;
4572
Sonika Jindal9ad02572014-07-21 15:23:39 +05304573 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004574 return -ENODEV;
4575
4576 return single_open(file, spr_wm_latency_show, dev);
4577}
4578
4579static int cur_wm_latency_open(struct inode *inode, struct file *file)
4580{
4581 struct drm_device *dev = inode->i_private;
4582
Sonika Jindal9ad02572014-07-21 15:23:39 +05304583 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004584 return -ENODEV;
4585
4586 return single_open(file, cur_wm_latency_show, dev);
4587}
4588
4589static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004590 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004591{
4592 struct seq_file *m = file->private_data;
4593 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004594 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004595 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004596 int level;
4597 int ret;
4598 char tmp[32];
4599
Ville Syrjäläde38b952015-06-24 22:00:09 +03004600 if (IS_CHERRYVIEW(dev))
4601 num_levels = 3;
4602 else if (IS_VALLEYVIEW(dev))
4603 num_levels = 1;
4604 else
4605 num_levels = ilk_wm_max_level(dev) + 1;
4606
Ville Syrjälä369a1342014-01-22 14:36:08 +02004607 if (len >= sizeof(tmp))
4608 return -EINVAL;
4609
4610 if (copy_from_user(tmp, ubuf, len))
4611 return -EFAULT;
4612
4613 tmp[len] = '\0';
4614
Damien Lespiau97e94b22014-11-04 17:06:50 +00004615 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4616 &new[0], &new[1], &new[2], &new[3],
4617 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004618 if (ret != num_levels)
4619 return -EINVAL;
4620
4621 drm_modeset_lock_all(dev);
4622
4623 for (level = 0; level < num_levels; level++)
4624 wm[level] = new[level];
4625
4626 drm_modeset_unlock_all(dev);
4627
4628 return len;
4629}
4630
4631
4632static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4633 size_t len, loff_t *offp)
4634{
4635 struct seq_file *m = file->private_data;
4636 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004637 struct drm_i915_private *dev_priv = dev->dev_private;
4638 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004639
Damien Lespiau97e94b22014-11-04 17:06:50 +00004640 if (INTEL_INFO(dev)->gen >= 9)
4641 latencies = dev_priv->wm.skl_latency;
4642 else
4643 latencies = to_i915(dev)->wm.pri_latency;
4644
4645 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004646}
4647
4648static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4649 size_t len, loff_t *offp)
4650{
4651 struct seq_file *m = file->private_data;
4652 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004653 struct drm_i915_private *dev_priv = dev->dev_private;
4654 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004655
Damien Lespiau97e94b22014-11-04 17:06:50 +00004656 if (INTEL_INFO(dev)->gen >= 9)
4657 latencies = dev_priv->wm.skl_latency;
4658 else
4659 latencies = to_i915(dev)->wm.spr_latency;
4660
4661 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004662}
4663
4664static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4665 size_t len, loff_t *offp)
4666{
4667 struct seq_file *m = file->private_data;
4668 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004669 struct drm_i915_private *dev_priv = dev->dev_private;
4670 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004671
Damien Lespiau97e94b22014-11-04 17:06:50 +00004672 if (INTEL_INFO(dev)->gen >= 9)
4673 latencies = dev_priv->wm.skl_latency;
4674 else
4675 latencies = to_i915(dev)->wm.cur_latency;
4676
4677 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004678}
4679
4680static const struct file_operations i915_pri_wm_latency_fops = {
4681 .owner = THIS_MODULE,
4682 .open = pri_wm_latency_open,
4683 .read = seq_read,
4684 .llseek = seq_lseek,
4685 .release = single_release,
4686 .write = pri_wm_latency_write
4687};
4688
4689static const struct file_operations i915_spr_wm_latency_fops = {
4690 .owner = THIS_MODULE,
4691 .open = spr_wm_latency_open,
4692 .read = seq_read,
4693 .llseek = seq_lseek,
4694 .release = single_release,
4695 .write = spr_wm_latency_write
4696};
4697
4698static const struct file_operations i915_cur_wm_latency_fops = {
4699 .owner = THIS_MODULE,
4700 .open = cur_wm_latency_open,
4701 .read = seq_read,
4702 .llseek = seq_lseek,
4703 .release = single_release,
4704 .write = cur_wm_latency_write
4705};
4706
Kees Cook647416f2013-03-10 14:10:06 -07004707static int
4708i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004709{
Kees Cook647416f2013-03-10 14:10:06 -07004710 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004711 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004712
Kees Cook647416f2013-03-10 14:10:06 -07004713 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004714
Kees Cook647416f2013-03-10 14:10:06 -07004715 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004716}
4717
Kees Cook647416f2013-03-10 14:10:06 -07004718static int
4719i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004720{
Kees Cook647416f2013-03-10 14:10:06 -07004721 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004722 struct drm_i915_private *dev_priv = dev->dev_private;
4723
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004724 /*
4725 * There is no safeguard against this debugfs entry colliding
4726 * with the hangcheck calling same i915_handle_error() in
4727 * parallel, causing an explosion. For now we assume that the
4728 * test harness is responsible enough not to inject gpu hangs
4729 * while it is writing to 'i915_wedged'
4730 */
4731
4732 if (i915_reset_in_progress(&dev_priv->gpu_error))
4733 return -EAGAIN;
4734
Imre Deakd46c0512014-04-14 20:24:27 +03004735 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004736
Mika Kuoppala58174462014-02-25 17:11:26 +02004737 i915_handle_error(dev, val,
4738 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004739
4740 intel_runtime_pm_put(dev_priv);
4741
Kees Cook647416f2013-03-10 14:10:06 -07004742 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004743}
4744
Kees Cook647416f2013-03-10 14:10:06 -07004745DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4746 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004747 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004748
Kees Cook647416f2013-03-10 14:10:06 -07004749static int
4750i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004751{
Kees Cook647416f2013-03-10 14:10:06 -07004752 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004753 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004754
Kees Cook647416f2013-03-10 14:10:06 -07004755 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004756
Kees Cook647416f2013-03-10 14:10:06 -07004757 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004758}
4759
Kees Cook647416f2013-03-10 14:10:06 -07004760static int
4761i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004762{
Kees Cook647416f2013-03-10 14:10:06 -07004763 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004764 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004765 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004766
Kees Cook647416f2013-03-10 14:10:06 -07004767 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004768
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004769 ret = mutex_lock_interruptible(&dev->struct_mutex);
4770 if (ret)
4771 return ret;
4772
Daniel Vetter99584db2012-11-14 17:14:04 +01004773 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004774 mutex_unlock(&dev->struct_mutex);
4775
Kees Cook647416f2013-03-10 14:10:06 -07004776 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004777}
4778
Kees Cook647416f2013-03-10 14:10:06 -07004779DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4780 i915_ring_stop_get, i915_ring_stop_set,
4781 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02004782
Chris Wilson094f9a52013-09-25 17:34:55 +01004783static int
4784i915_ring_missed_irq_get(void *data, u64 *val)
4785{
4786 struct drm_device *dev = data;
4787 struct drm_i915_private *dev_priv = dev->dev_private;
4788
4789 *val = dev_priv->gpu_error.missed_irq_rings;
4790 return 0;
4791}
4792
4793static int
4794i915_ring_missed_irq_set(void *data, u64 val)
4795{
4796 struct drm_device *dev = data;
4797 struct drm_i915_private *dev_priv = dev->dev_private;
4798 int ret;
4799
4800 /* Lock against concurrent debugfs callers */
4801 ret = mutex_lock_interruptible(&dev->struct_mutex);
4802 if (ret)
4803 return ret;
4804 dev_priv->gpu_error.missed_irq_rings = val;
4805 mutex_unlock(&dev->struct_mutex);
4806
4807 return 0;
4808}
4809
4810DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4811 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4812 "0x%08llx\n");
4813
4814static int
4815i915_ring_test_irq_get(void *data, u64 *val)
4816{
4817 struct drm_device *dev = data;
4818 struct drm_i915_private *dev_priv = dev->dev_private;
4819
4820 *val = dev_priv->gpu_error.test_irq_rings;
4821
4822 return 0;
4823}
4824
4825static int
4826i915_ring_test_irq_set(void *data, u64 val)
4827{
4828 struct drm_device *dev = data;
4829 struct drm_i915_private *dev_priv = dev->dev_private;
4830 int ret;
4831
4832 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4833
4834 /* Lock against concurrent debugfs callers */
4835 ret = mutex_lock_interruptible(&dev->struct_mutex);
4836 if (ret)
4837 return ret;
4838
4839 dev_priv->gpu_error.test_irq_rings = val;
4840 mutex_unlock(&dev->struct_mutex);
4841
4842 return 0;
4843}
4844
4845DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4846 i915_ring_test_irq_get, i915_ring_test_irq_set,
4847 "0x%08llx\n");
4848
Chris Wilsondd624af2013-01-15 12:39:35 +00004849#define DROP_UNBOUND 0x1
4850#define DROP_BOUND 0x2
4851#define DROP_RETIRE 0x4
4852#define DROP_ACTIVE 0x8
4853#define DROP_ALL (DROP_UNBOUND | \
4854 DROP_BOUND | \
4855 DROP_RETIRE | \
4856 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004857static int
4858i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004859{
Kees Cook647416f2013-03-10 14:10:06 -07004860 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004861
Kees Cook647416f2013-03-10 14:10:06 -07004862 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004863}
4864
Kees Cook647416f2013-03-10 14:10:06 -07004865static int
4866i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004867{
Kees Cook647416f2013-03-10 14:10:06 -07004868 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004869 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004870 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004871
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004872 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004873
4874 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4875 * on ioctls on -EAGAIN. */
4876 ret = mutex_lock_interruptible(&dev->struct_mutex);
4877 if (ret)
4878 return ret;
4879
4880 if (val & DROP_ACTIVE) {
4881 ret = i915_gpu_idle(dev);
4882 if (ret)
4883 goto unlock;
4884 }
4885
4886 if (val & (DROP_RETIRE | DROP_ACTIVE))
4887 i915_gem_retire_requests(dev);
4888
Chris Wilson21ab4e72014-09-09 11:16:08 +01004889 if (val & DROP_BOUND)
4890 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004891
Chris Wilson21ab4e72014-09-09 11:16:08 +01004892 if (val & DROP_UNBOUND)
4893 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004894
4895unlock:
4896 mutex_unlock(&dev->struct_mutex);
4897
Kees Cook647416f2013-03-10 14:10:06 -07004898 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004899}
4900
Kees Cook647416f2013-03-10 14:10:06 -07004901DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4902 i915_drop_caches_get, i915_drop_caches_set,
4903 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004904
Kees Cook647416f2013-03-10 14:10:06 -07004905static int
4906i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004907{
Kees Cook647416f2013-03-10 14:10:06 -07004908 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004909 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004910 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004911
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004912 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004913 return -ENODEV;
4914
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004915 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4916
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004917 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004918 if (ret)
4919 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004920
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004921 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004922 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004923
Kees Cook647416f2013-03-10 14:10:06 -07004924 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004925}
4926
Kees Cook647416f2013-03-10 14:10:06 -07004927static int
4928i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004929{
Kees Cook647416f2013-03-10 14:10:06 -07004930 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004931 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304932 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004933 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004934
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004935 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004936 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004937
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004938 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4939
Kees Cook647416f2013-03-10 14:10:06 -07004940 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004941
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004942 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004943 if (ret)
4944 return ret;
4945
Jesse Barnes358733e2011-07-27 11:53:01 -07004946 /*
4947 * Turbo will still be enabled, but won't go above the set value.
4948 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304949 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004950
Akash Goelbc4d91f2015-02-26 16:09:47 +05304951 hw_max = dev_priv->rps.max_freq;
4952 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004953
Ben Widawskyb39fb292014-03-19 18:31:11 -07004954 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004955 mutex_unlock(&dev_priv->rps.hw_lock);
4956 return -EINVAL;
4957 }
4958
Ben Widawskyb39fb292014-03-19 18:31:11 -07004959 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004960
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004961 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004962
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004963 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004964
Kees Cook647416f2013-03-10 14:10:06 -07004965 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004966}
4967
Kees Cook647416f2013-03-10 14:10:06 -07004968DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4969 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004970 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004971
Kees Cook647416f2013-03-10 14:10:06 -07004972static int
4973i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004974{
Kees Cook647416f2013-03-10 14:10:06 -07004975 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004976 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004977 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004978
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004979 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004980 return -ENODEV;
4981
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004982 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4983
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004984 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004985 if (ret)
4986 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004987
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004988 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004989 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004990
Kees Cook647416f2013-03-10 14:10:06 -07004991 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004992}
4993
Kees Cook647416f2013-03-10 14:10:06 -07004994static int
4995i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004996{
Kees Cook647416f2013-03-10 14:10:06 -07004997 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07004998 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304999 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07005000 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005001
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07005002 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005003 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07005004
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07005005 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5006
Kees Cook647416f2013-03-10 14:10:06 -07005007 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07005008
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005009 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005010 if (ret)
5011 return ret;
5012
Jesse Barnes1523c312012-05-25 12:34:54 -07005013 /*
5014 * Turbo will still be enabled, but won't go below the set value.
5015 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305016 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005017
Akash Goelbc4d91f2015-02-26 16:09:47 +05305018 hw_max = dev_priv->rps.max_freq;
5019 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005020
Ben Widawskyb39fb292014-03-19 18:31:11 -07005021 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005022 mutex_unlock(&dev_priv->rps.hw_lock);
5023 return -EINVAL;
5024 }
5025
Ben Widawskyb39fb292014-03-19 18:31:11 -07005026 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005027
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005028 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005029
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005030 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005031
Kees Cook647416f2013-03-10 14:10:06 -07005032 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005033}
5034
Kees Cook647416f2013-03-10 14:10:06 -07005035DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5036 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005037 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07005038
Kees Cook647416f2013-03-10 14:10:06 -07005039static int
5040i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005041{
Kees Cook647416f2013-03-10 14:10:06 -07005042 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03005043 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005044 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07005045 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005046
Daniel Vetter004777c2012-08-09 15:07:01 +02005047 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5048 return -ENODEV;
5049
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005050 ret = mutex_lock_interruptible(&dev->struct_mutex);
5051 if (ret)
5052 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005053 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005054
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005055 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005056
5057 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005058 mutex_unlock(&dev_priv->dev->struct_mutex);
5059
Kees Cook647416f2013-03-10 14:10:06 -07005060 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005061
Kees Cook647416f2013-03-10 14:10:06 -07005062 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005063}
5064
Kees Cook647416f2013-03-10 14:10:06 -07005065static int
5066i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005067{
Kees Cook647416f2013-03-10 14:10:06 -07005068 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005069 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005070 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005071
Daniel Vetter004777c2012-08-09 15:07:01 +02005072 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5073 return -ENODEV;
5074
Kees Cook647416f2013-03-10 14:10:06 -07005075 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005076 return -EINVAL;
5077
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005078 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005079 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005080
5081 /* Update the cache sharing policy here as well */
5082 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5083 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5084 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5085 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5086
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005087 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005088 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005089}
5090
Kees Cook647416f2013-03-10 14:10:06 -07005091DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5092 i915_cache_sharing_get, i915_cache_sharing_set,
5093 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005094
Jeff McGee5d395252015-04-03 18:13:17 -07005095struct sseu_dev_status {
5096 unsigned int slice_total;
5097 unsigned int subslice_total;
5098 unsigned int subslice_per_slice;
5099 unsigned int eu_total;
5100 unsigned int eu_per_subslice;
5101};
5102
5103static void cherryview_sseu_device_status(struct drm_device *dev,
5104 struct sseu_dev_status *stat)
5105{
5106 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005107 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005108 int ss;
5109 u32 sig1[ss_max], sig2[ss_max];
5110
5111 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5112 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5113 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5114 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5115
5116 for (ss = 0; ss < ss_max; ss++) {
5117 unsigned int eu_cnt;
5118
5119 if (sig1[ss] & CHV_SS_PG_ENABLE)
5120 /* skip disabled subslice */
5121 continue;
5122
5123 stat->slice_total = 1;
5124 stat->subslice_per_slice++;
5125 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5126 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5127 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5128 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5129 stat->eu_total += eu_cnt;
5130 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5131 }
5132 stat->subslice_total = stat->subslice_per_slice;
5133}
5134
5135static void gen9_sseu_device_status(struct drm_device *dev,
5136 struct sseu_dev_status *stat)
5137{
5138 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005139 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005140 int s, ss;
5141 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5142
Jeff McGee1c046bc2015-04-03 18:13:18 -07005143 /* BXT has a single slice and at most 3 subslices. */
5144 if (IS_BROXTON(dev)) {
5145 s_max = 1;
5146 ss_max = 3;
5147 }
5148
5149 for (s = 0; s < s_max; s++) {
5150 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5151 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5152 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5153 }
5154
Jeff McGee5d395252015-04-03 18:13:17 -07005155 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5156 GEN9_PGCTL_SSA_EU19_ACK |
5157 GEN9_PGCTL_SSA_EU210_ACK |
5158 GEN9_PGCTL_SSA_EU311_ACK;
5159 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5160 GEN9_PGCTL_SSB_EU19_ACK |
5161 GEN9_PGCTL_SSB_EU210_ACK |
5162 GEN9_PGCTL_SSB_EU311_ACK;
5163
5164 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005165 unsigned int ss_cnt = 0;
5166
Jeff McGee5d395252015-04-03 18:13:17 -07005167 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5168 /* skip disabled slice */
5169 continue;
5170
5171 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005172
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005173 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Jeff McGee1c046bc2015-04-03 18:13:18 -07005174 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5175
Jeff McGee5d395252015-04-03 18:13:17 -07005176 for (ss = 0; ss < ss_max; ss++) {
5177 unsigned int eu_cnt;
5178
Jeff McGee1c046bc2015-04-03 18:13:18 -07005179 if (IS_BROXTON(dev) &&
5180 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5181 /* skip disabled subslice */
5182 continue;
5183
5184 if (IS_BROXTON(dev))
5185 ss_cnt++;
5186
Jeff McGee5d395252015-04-03 18:13:17 -07005187 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5188 eu_mask[ss%2]);
5189 stat->eu_total += eu_cnt;
5190 stat->eu_per_subslice = max(stat->eu_per_subslice,
5191 eu_cnt);
5192 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005193
5194 stat->subslice_total += ss_cnt;
5195 stat->subslice_per_slice = max(stat->subslice_per_slice,
5196 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005197 }
5198}
5199
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005200static void broadwell_sseu_device_status(struct drm_device *dev,
5201 struct sseu_dev_status *stat)
5202{
5203 struct drm_i915_private *dev_priv = dev->dev_private;
5204 int s;
5205 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5206
5207 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5208
5209 if (stat->slice_total) {
5210 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5211 stat->subslice_total = stat->slice_total *
5212 stat->subslice_per_slice;
5213 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5214 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5215
5216 /* subtract fused off EU(s) from enabled slice(s) */
5217 for (s = 0; s < stat->slice_total; s++) {
5218 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5219
5220 stat->eu_total -= hweight8(subslice_7eu);
5221 }
5222 }
5223}
5224
Jeff McGee38732182015-02-13 10:27:54 -06005225static int i915_sseu_status(struct seq_file *m, void *unused)
5226{
5227 struct drm_info_node *node = (struct drm_info_node *) m->private;
5228 struct drm_device *dev = node->minor->dev;
Jeff McGee5d395252015-04-03 18:13:17 -07005229 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06005230
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005231 if (INTEL_INFO(dev)->gen < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005232 return -ENODEV;
5233
5234 seq_puts(m, "SSEU Device Info\n");
5235 seq_printf(m, " Available Slice Total: %u\n",
5236 INTEL_INFO(dev)->slice_total);
5237 seq_printf(m, " Available Subslice Total: %u\n",
5238 INTEL_INFO(dev)->subslice_total);
5239 seq_printf(m, " Available Subslice Per Slice: %u\n",
5240 INTEL_INFO(dev)->subslice_per_slice);
5241 seq_printf(m, " Available EU Total: %u\n",
5242 INTEL_INFO(dev)->eu_total);
5243 seq_printf(m, " Available EU Per Subslice: %u\n",
5244 INTEL_INFO(dev)->eu_per_subslice);
5245 seq_printf(m, " Has Slice Power Gating: %s\n",
5246 yesno(INTEL_INFO(dev)->has_slice_pg));
5247 seq_printf(m, " Has Subslice Power Gating: %s\n",
5248 yesno(INTEL_INFO(dev)->has_subslice_pg));
5249 seq_printf(m, " Has EU Power Gating: %s\n",
5250 yesno(INTEL_INFO(dev)->has_eu_pg));
5251
Jeff McGee7f992ab2015-02-13 10:27:55 -06005252 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07005253 memset(&stat, 0, sizeof(stat));
Jeff McGee5575f032015-02-27 10:22:32 -08005254 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07005255 cherryview_sseu_device_status(dev, &stat);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005256 } else if (IS_BROADWELL(dev)) {
5257 broadwell_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005258 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07005259 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005260 }
Jeff McGee5d395252015-04-03 18:13:17 -07005261 seq_printf(m, " Enabled Slice Total: %u\n",
5262 stat.slice_total);
5263 seq_printf(m, " Enabled Subslice Total: %u\n",
5264 stat.subslice_total);
5265 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5266 stat.subslice_per_slice);
5267 seq_printf(m, " Enabled EU Total: %u\n",
5268 stat.eu_total);
5269 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5270 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005271
Jeff McGee38732182015-02-13 10:27:54 -06005272 return 0;
5273}
5274
Ben Widawsky6d794d42011-04-25 11:25:56 -07005275static int i915_forcewake_open(struct inode *inode, struct file *file)
5276{
5277 struct drm_device *dev = inode->i_private;
5278 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005279
Daniel Vetter075edca2012-01-24 09:44:28 +01005280 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005281 return 0;
5282
Chris Wilson6daccb02015-01-16 11:34:35 +02005283 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005284 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005285
5286 return 0;
5287}
5288
Ben Widawskyc43b5632012-04-16 14:07:40 -07005289static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005290{
5291 struct drm_device *dev = inode->i_private;
5292 struct drm_i915_private *dev_priv = dev->dev_private;
5293
Daniel Vetter075edca2012-01-24 09:44:28 +01005294 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005295 return 0;
5296
Mika Kuoppala59bad942015-01-16 11:34:40 +02005297 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005298 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005299
5300 return 0;
5301}
5302
5303static const struct file_operations i915_forcewake_fops = {
5304 .owner = THIS_MODULE,
5305 .open = i915_forcewake_open,
5306 .release = i915_forcewake_release,
5307};
5308
5309static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5310{
5311 struct drm_device *dev = minor->dev;
5312 struct dentry *ent;
5313
5314 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005315 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005316 root, dev,
5317 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005318 if (!ent)
5319 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005320
Ben Widawsky8eb57292011-05-11 15:10:58 -07005321 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005322}
5323
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005324static int i915_debugfs_create(struct dentry *root,
5325 struct drm_minor *minor,
5326 const char *name,
5327 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005328{
5329 struct drm_device *dev = minor->dev;
5330 struct dentry *ent;
5331
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005332 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005333 S_IRUGO | S_IWUSR,
5334 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005335 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005336 if (!ent)
5337 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005338
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005339 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005340}
5341
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005342static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005343 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005344 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005345 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01005346 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005347 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005348 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005349 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005350 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005351 {"i915_gem_request", i915_gem_request_info, 0},
5352 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005353 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005354 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005355 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5356 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5357 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005358 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005359 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005360 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005361 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005362 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305363 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005364 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005365 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005366 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005367 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005368 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005369 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005370 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005371 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005372 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005373 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005374 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005375 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005376 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005377 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005378 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005379 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005380 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005381 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005382 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005383 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005384 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005385 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005386 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005387 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005388 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005389 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005390 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005391 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005392 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005393 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005394 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305395 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005396 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005397};
Ben Gamari27c202a2009-07-01 22:26:52 -04005398#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005399
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005400static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005401 const char *name;
5402 const struct file_operations *fops;
5403} i915_debugfs_files[] = {
5404 {"i915_wedged", &i915_wedged_fops},
5405 {"i915_max_freq", &i915_max_freq_fops},
5406 {"i915_min_freq", &i915_min_freq_fops},
5407 {"i915_cache_sharing", &i915_cache_sharing_fops},
5408 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005409 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5410 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005411 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5412 {"i915_error_state", &i915_error_state_fops},
5413 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005414 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005415 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5416 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5417 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005418 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005419 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5420 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5421 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005422};
5423
Damien Lespiau07144422013-10-15 18:55:40 +01005424void intel_display_crc_init(struct drm_device *dev)
5425{
5426 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01005427 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005428
Damien Lespiau055e3932014-08-18 13:49:10 +01005429 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005430 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005431
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005432 pipe_crc->opened = false;
5433 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005434 init_waitqueue_head(&pipe_crc->wq);
5435 }
5436}
5437
Ben Gamari27c202a2009-07-01 22:26:52 -04005438int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005439{
Daniel Vetter34b96742013-07-04 20:49:44 +02005440 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005441
Ben Widawsky6d794d42011-04-25 11:25:56 -07005442 ret = i915_forcewake_create(minor->debugfs_root, minor);
5443 if (ret)
5444 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005445
Damien Lespiau07144422013-10-15 18:55:40 +01005446 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5447 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5448 if (ret)
5449 return ret;
5450 }
5451
Daniel Vetter34b96742013-07-04 20:49:44 +02005452 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5453 ret = i915_debugfs_create(minor->debugfs_root, minor,
5454 i915_debugfs_files[i].name,
5455 i915_debugfs_files[i].fops);
5456 if (ret)
5457 return ret;
5458 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005459
Ben Gamari27c202a2009-07-01 22:26:52 -04005460 return drm_debugfs_create_files(i915_debugfs_list,
5461 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005462 minor->debugfs_root, minor);
5463}
5464
Ben Gamari27c202a2009-07-01 22:26:52 -04005465void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005466{
Daniel Vetter34b96742013-07-04 20:49:44 +02005467 int i;
5468
Ben Gamari27c202a2009-07-01 22:26:52 -04005469 drm_debugfs_remove_files(i915_debugfs_list,
5470 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005471
Ben Widawsky6d794d42011-04-25 11:25:56 -07005472 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5473 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005474
Daniel Vettere309a992013-10-16 22:55:51 +02005475 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005476 struct drm_info_list *info_list =
5477 (struct drm_info_list *)&i915_pipe_crc_data[i];
5478
5479 drm_debugfs_remove_files(info_list, 1, minor);
5480 }
5481
Daniel Vetter34b96742013-07-04 20:49:44 +02005482 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5483 struct drm_info_list *info_list =
5484 (struct drm_info_list *) i915_debugfs_files[i].fops;
5485
5486 drm_debugfs_remove_files(info_list, 1, minor);
5487 }
Ben Gamari20172632009-02-17 20:08:50 -05005488}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005489
5490struct dpcd_block {
5491 /* DPCD dump start address. */
5492 unsigned int offset;
5493 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5494 unsigned int end;
5495 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5496 size_t size;
5497 /* Only valid for eDP. */
5498 bool edp;
5499};
5500
5501static const struct dpcd_block i915_dpcd_debug[] = {
5502 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5503 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5504 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5505 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5506 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5507 { .offset = DP_SET_POWER },
5508 { .offset = DP_EDP_DPCD_REV },
5509 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5510 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5511 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5512};
5513
5514static int i915_dpcd_show(struct seq_file *m, void *data)
5515{
5516 struct drm_connector *connector = m->private;
5517 struct intel_dp *intel_dp =
5518 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5519 uint8_t buf[16];
5520 ssize_t err;
5521 int i;
5522
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005523 if (connector->status != connector_status_connected)
5524 return -ENODEV;
5525
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005526 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5527 const struct dpcd_block *b = &i915_dpcd_debug[i];
5528 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5529
5530 if (b->edp &&
5531 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5532 continue;
5533
5534 /* low tech for now */
5535 if (WARN_ON(size > sizeof(buf)))
5536 continue;
5537
5538 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5539 if (err <= 0) {
5540 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5541 size, b->offset, err);
5542 continue;
5543 }
5544
5545 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005546 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005547
5548 return 0;
5549}
5550
5551static int i915_dpcd_open(struct inode *inode, struct file *file)
5552{
5553 return single_open(file, i915_dpcd_show, inode->i_private);
5554}
5555
5556static const struct file_operations i915_dpcd_fops = {
5557 .owner = THIS_MODULE,
5558 .open = i915_dpcd_open,
5559 .read = seq_read,
5560 .llseek = seq_lseek,
5561 .release = single_release,
5562};
5563
5564/**
5565 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5566 * @connector: pointer to a registered drm_connector
5567 *
5568 * Cleanup will be done by drm_connector_unregister() through a call to
5569 * drm_debugfs_connector_remove().
5570 *
5571 * Returns 0 on success, negative error codes on error.
5572 */
5573int i915_debugfs_connector_add(struct drm_connector *connector)
5574{
5575 struct dentry *root = connector->debugfs_entry;
5576
5577 /* The connector must have been registered beforehands. */
5578 if (!root)
5579 return -ENODEV;
5580
5581 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5582 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5583 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5584 &i915_dpcd_fops);
5585
5586 return 0;
5587}