blob: 9113e8099b037b8cc388de071a998da4da91674c [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad49425df2016-04-01 12:18:09 -07004 Copyright(c) 1999 - 2016 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/* ethtool support for ixgbe */
30
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000031#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070035#include <linux/pci.h>
36#include <linux/netdevice.h>
37#include <linux/ethtool.h>
38#include <linux/vmalloc.h>
Alexander Duyckf8003262012-03-03 02:35:52 +000039#include <linux/highmem.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/uaccess.h>
41
42#include "ixgbe.h"
Aurélien Guillaume71858ac2013-01-17 06:55:24 +000043#include "ixgbe_phy.h"
Auke Kok9a799d72007-09-15 14:07:45 -070044
45
46#define IXGBE_ALL_RAR_ENTRIES 16
47
Ajit Khaparde29c3a052009-10-13 01:47:33 +000048enum {NETDEV_STATS, IXGBE_STATS};
49
Auke Kok9a799d72007-09-15 14:07:45 -070050struct ixgbe_stats {
51 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000052 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070053 int sizeof_stat;
54 int stat_offset;
55};
56
Ajit Khaparde29c3a052009-10-13 01:47:33 +000057#define IXGBE_STAT(m) IXGBE_STATS, \
58 sizeof(((struct ixgbe_adapter *)0)->m), \
59 offsetof(struct ixgbe_adapter, m)
60#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000061 sizeof(((struct rtnl_link_stats64 *)0)->m), \
62 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000063
Stephen Hemminger1bba2e82012-01-05 06:29:54 +000064static const struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000065 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
66 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
67 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
68 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000069 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
70 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
71 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
72 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070073 {"lsc_int", IXGBE_STAT(lsc_int)},
74 {"tx_busy", IXGBE_STAT(tx_busy)},
75 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000076 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
77 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
78 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
79 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
80 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070081 {"broadcast", IXGBE_STAT(stats.bprc)},
82 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000083 {"collisions", IXGBE_NETDEV_STAT(collisions)},
84 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
85 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
86 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000087 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
88 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000089 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
90 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Alexander Duyckd034acf2011-04-27 09:25:34 +000091 {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
Eric Dumazet55bad822010-07-23 13:44:21 +000092 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
93 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
94 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
95 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
96 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
97 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070098 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
99 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
100 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
101 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700102 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
103 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
104 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
105 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700106 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700107 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
108 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000109 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Emil Tantilov58f6bcf2011-04-21 08:43:43 +0000110 {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
111 {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
112 {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
113 {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
Yi Zou6d455222009-05-13 13:12:16 +0000114#ifdef IXGBE_FCOE
115 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
116 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
117 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
118 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
Amir Hanania7b859eb2011-08-31 02:07:55 +0000119 {"fcoe_noddp", IXGBE_STAT(stats.fcoe_noddp)},
120 {"fcoe_noddp_ext_buff", IXGBE_STAT(stats.fcoe_noddp_ext_buff)},
Yi Zou6d455222009-05-13 13:12:16 +0000121 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
122 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
123#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700124};
125
John Fastabend9cc00b52012-01-28 03:32:17 +0000126/* ixgbe allocates num_tx_queues and num_rx_queues symmetrically so
127 * we set the num_rx_queues to evaluate to num_tx_queues. This is
128 * used because we do not have a good way to get the max number of
129 * rx queues with CONFIG_RPS disabled.
130 */
131#define IXGBE_NUM_RX_QUEUES netdev->num_tx_queues
132
133#define IXGBE_QUEUE_STATS_LEN ( \
134 (netdev->num_tx_queues + IXGBE_NUM_RX_QUEUES) * \
Wang Chen454d7c92008-11-12 23:37:49 -0800135 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700136#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800137#define IXGBE_PB_STATS_LEN ( \
John Fastabend9cc00b52012-01-28 03:32:17 +0000138 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
139 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
140 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
141 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
142 / sizeof(u64))
Alexander Duyck2f90b862008-11-20 20:52:10 -0800143#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
Jacob Kellere7cf7452014-04-09 06:03:10 +0000144 IXGBE_PB_STATS_LEN + \
145 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700146
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000147static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
148 "Register test (offline)", "Eeprom test (offline)",
149 "Interrupt test (offline)", "Loopback test (offline)",
150 "Link test (on/offline)"
151};
152#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
153
Alexander Duyck2ccdf262017-01-17 08:37:03 -0800154static const char ixgbe_priv_flags_strings[][ETH_GSTRING_LEN] = {
155#define IXGBE_PRIV_FLAGS_LEGACY_RX BIT(0)
156 "legacy-rx",
157};
158
159#define IXGBE_PRIV_FLAGS_STR_LEN ARRAY_SIZE(ixgbe_priv_flags_strings)
160
Veola Nazareth695b8162015-11-11 16:22:59 -0700161/* currently supported speeds for 10G */
162#define ADVRTSD_MSK_10G (SUPPORTED_10000baseT_Full | \
163 SUPPORTED_10000baseKX4_Full | \
164 SUPPORTED_10000baseKR_Full)
165
166#define ixgbe_isbackplane(type) ((type) == ixgbe_media_type_backplane)
167
168static u32 ixgbe_get_supported_10gtypes(struct ixgbe_hw *hw)
169{
170 if (!ixgbe_isbackplane(hw->phy.media_type))
171 return SUPPORTED_10000baseT_Full;
172
173 switch (hw->device_id) {
174 case IXGBE_DEV_ID_82598:
175 case IXGBE_DEV_ID_82599_KX4:
176 case IXGBE_DEV_ID_82599_KX4_MEZZ:
177 case IXGBE_DEV_ID_X550EM_X_KX4:
178 return SUPPORTED_10000baseKX4_Full;
179 case IXGBE_DEV_ID_82598_BX:
180 case IXGBE_DEV_ID_82599_KR:
181 case IXGBE_DEV_ID_X550EM_X_KR:
Don Skidmore18e01ee2016-12-30 21:07:58 -0500182 case IXGBE_DEV_ID_X550EM_X_XFI:
Veola Nazareth695b8162015-11-11 16:22:59 -0700183 return SUPPORTED_10000baseKR_Full;
184 default:
185 return SUPPORTED_10000baseKX4_Full |
186 SUPPORTED_10000baseKR_Full;
187 }
188}
189
Philippe Reynes8704f212017-03-07 23:32:25 +0100190static int ixgbe_get_link_ksettings(struct net_device *netdev,
191 struct ethtool_link_ksettings *cmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700192{
193 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800194 struct ixgbe_hw *hw = &adapter->hw;
Jacob Kellerdb018962012-06-08 06:59:17 +0000195 ixgbe_link_speed supported_link;
Josh Hayfd0326f2012-12-15 03:28:30 +0000196 bool autoneg = false;
Philippe Reynes8704f212017-03-07 23:32:25 +0100197 u32 supported, advertising;
198
199 ethtool_convert_link_mode_to_legacy_u32(&supported,
200 cmd->link_modes.supported);
Auke Kok9a799d72007-09-15 14:07:45 -0700201
Jacob Kellerdb018962012-06-08 06:59:17 +0000202 hw->mac.ops.get_link_capabilities(hw, &supported_link, &autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700203
Jacob Kellerdb018962012-06-08 06:59:17 +0000204 /* set the supported link speeds */
205 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100206 supported |= ixgbe_get_supported_10gtypes(hw);
Jacob Kellerdb018962012-06-08 06:59:17 +0000207 if (supported_link & IXGBE_LINK_SPEED_1GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100208 supported |= (ixgbe_isbackplane(hw->phy.media_type)) ?
Veola Nazareth27b23f92016-08-20 19:35:37 -0700209 SUPPORTED_1000baseKX_Full :
210 SUPPORTED_1000baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000211 if (supported_link & IXGBE_LINK_SPEED_100_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100212 supported |= SUPPORTED_100baseT_Full;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800213 if (supported_link & IXGBE_LINK_SPEED_10_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100214 supported |= SUPPORTED_10baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000215
Veola Nazareth695b8162015-11-11 16:22:59 -0700216 /* default advertised speed if phy.autoneg_advertised isn't set */
Philippe Reynes8704f212017-03-07 23:32:25 +0100217 advertising = supported;
Jacob Kellerdb018962012-06-08 06:59:17 +0000218 /* set the advertised speeds */
219 if (hw->phy.autoneg_advertised) {
Philippe Reynes8704f212017-03-07 23:32:25 +0100220 advertising = 0;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800221 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100222 advertising |= ADVERTISED_10baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000223 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_100_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100224 advertising |= ADVERTISED_100baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000225 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100226 advertising |= supported & ADVRTSD_MSK_10G;
Veola Nazareth695b8162015-11-11 16:22:59 -0700227 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_1GB_FULL) {
Philippe Reynes8704f212017-03-07 23:32:25 +0100228 if (supported & SUPPORTED_1000baseKX_Full)
229 advertising |= ADVERTISED_1000baseKX_Full;
Veola Nazareth695b8162015-11-11 16:22:59 -0700230 else
Philippe Reynes8704f212017-03-07 23:32:25 +0100231 advertising |= ADVERTISED_1000baseT_Full;
Veola Nazareth695b8162015-11-11 16:22:59 -0700232 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800233 } else {
Emil Tantiloved33ff62013-08-30 07:55:24 +0000234 if (hw->phy.multispeed_fiber && !autoneg) {
235 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100236 advertising = ADVERTISED_10000baseT_Full;
Emil Tantiloved33ff62013-08-30 07:55:24 +0000237 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800238 }
239
Jacob Kellerdb018962012-06-08 06:59:17 +0000240 if (autoneg) {
Philippe Reynes8704f212017-03-07 23:32:25 +0100241 supported |= SUPPORTED_Autoneg;
242 advertising |= ADVERTISED_Autoneg;
243 cmd->base.autoneg = AUTONEG_ENABLE;
Jacob Kellerdb018962012-06-08 06:59:17 +0000244 } else
Philippe Reynes8704f212017-03-07 23:32:25 +0100245 cmd->base.autoneg = AUTONEG_DISABLE;
Jacob Kellerdb018962012-06-08 06:59:17 +0000246
247 /* Determine the remaining settings based on the PHY type. */
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000248 switch (adapter->hw.phy.type) {
249 case ixgbe_phy_tn:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800250 case ixgbe_phy_aq:
Don Skidmorec2c78d52015-06-09 16:04:59 -0700251 case ixgbe_phy_x550em_ext_t:
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800252 case ixgbe_phy_fw:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000253 case ixgbe_phy_cu_unknown:
Philippe Reynes8704f212017-03-07 23:32:25 +0100254 supported |= SUPPORTED_TP;
255 advertising |= ADVERTISED_TP;
256 cmd->base.port = PORT_TP;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000257 break;
258 case ixgbe_phy_qt:
Philippe Reynes8704f212017-03-07 23:32:25 +0100259 supported |= SUPPORTED_FIBRE;
260 advertising |= ADVERTISED_FIBRE;
261 cmd->base.port = PORT_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000262 break;
263 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000264 case ixgbe_phy_sfp_passive_tyco:
265 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000266 case ixgbe_phy_sfp_ftl:
267 case ixgbe_phy_sfp_avago:
268 case ixgbe_phy_sfp_intel:
269 case ixgbe_phy_sfp_unknown:
Emil Tantilovaf56b4d2015-11-09 15:07:12 -0800270 case ixgbe_phy_qsfp_passive_unknown:
271 case ixgbe_phy_qsfp_active_unknown:
272 case ixgbe_phy_qsfp_intel:
273 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000274 /* SFP+ devices, further checking needed */
Jacob Kellerdb018962012-06-08 06:59:17 +0000275 switch (adapter->hw.phy.sfp_type) {
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000276 case ixgbe_sfp_type_da_cu:
277 case ixgbe_sfp_type_da_cu_core0:
278 case ixgbe_sfp_type_da_cu_core1:
Philippe Reynes8704f212017-03-07 23:32:25 +0100279 supported |= SUPPORTED_FIBRE;
280 advertising |= ADVERTISED_FIBRE;
281 cmd->base.port = PORT_DA;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000282 break;
283 case ixgbe_sfp_type_sr:
284 case ixgbe_sfp_type_lr:
285 case ixgbe_sfp_type_srlr_core0:
286 case ixgbe_sfp_type_srlr_core1:
Don Skidmore345be202013-04-11 06:23:34 +0000287 case ixgbe_sfp_type_1g_sx_core0:
288 case ixgbe_sfp_type_1g_sx_core1:
289 case ixgbe_sfp_type_1g_lx_core0:
290 case ixgbe_sfp_type_1g_lx_core1:
Philippe Reynes8704f212017-03-07 23:32:25 +0100291 supported |= SUPPORTED_FIBRE;
292 advertising |= ADVERTISED_FIBRE;
293 cmd->base.port = PORT_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000294 break;
295 case ixgbe_sfp_type_not_present:
Philippe Reynes8704f212017-03-07 23:32:25 +0100296 supported |= SUPPORTED_FIBRE;
297 advertising |= ADVERTISED_FIBRE;
298 cmd->base.port = PORT_NONE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000299 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000300 case ixgbe_sfp_type_1g_cu_core0:
301 case ixgbe_sfp_type_1g_cu_core1:
Philippe Reynes8704f212017-03-07 23:32:25 +0100302 supported |= SUPPORTED_TP;
303 advertising |= ADVERTISED_TP;
304 cmd->base.port = PORT_TP;
Jacob Kellerdb018962012-06-08 06:59:17 +0000305 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000306 case ixgbe_sfp_type_unknown:
307 default:
Philippe Reynes8704f212017-03-07 23:32:25 +0100308 supported |= SUPPORTED_FIBRE;
309 advertising |= ADVERTISED_FIBRE;
310 cmd->base.port = PORT_OTHER;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000311 break;
312 }
313 break;
314 case ixgbe_phy_xaui:
Philippe Reynes8704f212017-03-07 23:32:25 +0100315 supported |= SUPPORTED_FIBRE;
316 advertising |= ADVERTISED_FIBRE;
317 cmd->base.port = PORT_NONE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000318 break;
319 case ixgbe_phy_unknown:
320 case ixgbe_phy_generic:
321 case ixgbe_phy_sfp_unsupported:
322 default:
Philippe Reynes8704f212017-03-07 23:32:25 +0100323 supported |= SUPPORTED_FIBRE;
324 advertising |= ADVERTISED_FIBRE;
325 cmd->base.port = PORT_OTHER;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000326 break;
327 }
328
Mark Rustadade3ccf2016-08-26 14:48:33 -0700329 /* Indicate pause support */
Philippe Reynes8704f212017-03-07 23:32:25 +0100330 supported |= SUPPORTED_Pause;
Mark Rustadade3ccf2016-08-26 14:48:33 -0700331
332 switch (hw->fc.requested_mode) {
333 case ixgbe_fc_full:
Philippe Reynes8704f212017-03-07 23:32:25 +0100334 advertising |= ADVERTISED_Pause;
Mark Rustadade3ccf2016-08-26 14:48:33 -0700335 break;
336 case ixgbe_fc_rx_pause:
Philippe Reynes8704f212017-03-07 23:32:25 +0100337 advertising |= ADVERTISED_Pause |
Mark Rustadade3ccf2016-08-26 14:48:33 -0700338 ADVERTISED_Asym_Pause;
339 break;
340 case ixgbe_fc_tx_pause:
Philippe Reynes8704f212017-03-07 23:32:25 +0100341 advertising |= ADVERTISED_Asym_Pause;
Mark Rustadade3ccf2016-08-26 14:48:33 -0700342 break;
343 default:
Philippe Reynes8704f212017-03-07 23:32:25 +0100344 advertising &= ~(ADVERTISED_Pause |
Mark Rustadade3ccf2016-08-26 14:48:33 -0700345 ADVERTISED_Asym_Pause);
346 }
347
Emil Tantilov0e4d4222015-12-03 15:20:06 -0800348 if (netif_carrier_ok(netdev)) {
349 switch (adapter->link_speed) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000350 case IXGBE_LINK_SPEED_10GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100351 cmd->base.speed = SPEED_10000;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000352 break;
Tony Nguyen1dc0eb72016-11-10 16:01:33 -0800353 case IXGBE_LINK_SPEED_5GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100354 cmd->base.speed = SPEED_5000;
Tony Nguyen1dc0eb72016-11-10 16:01:33 -0800355 break;
Mark Rustad454adb02015-07-10 14:19:22 -0700356 case IXGBE_LINK_SPEED_2_5GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100357 cmd->base.speed = SPEED_2500;
Mark Rustad454adb02015-07-10 14:19:22 -0700358 break;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000359 case IXGBE_LINK_SPEED_1GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100360 cmd->base.speed = SPEED_1000;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000361 break;
362 case IXGBE_LINK_SPEED_100_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100363 cmd->base.speed = SPEED_100;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000364 break;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800365 case IXGBE_LINK_SPEED_10_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100366 cmd->base.speed = SPEED_10;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800367 break;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000368 default:
369 break;
370 }
Philippe Reynes8704f212017-03-07 23:32:25 +0100371 cmd->base.duplex = DUPLEX_FULL;
Auke Kok9a799d72007-09-15 14:07:45 -0700372 } else {
Philippe Reynes8704f212017-03-07 23:32:25 +0100373 cmd->base.speed = SPEED_UNKNOWN;
374 cmd->base.duplex = DUPLEX_UNKNOWN;
Auke Kok9a799d72007-09-15 14:07:45 -0700375 }
376
Philippe Reynes8704f212017-03-07 23:32:25 +0100377 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
378 supported);
379 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
380 advertising);
381
Auke Kok9a799d72007-09-15 14:07:45 -0700382 return 0;
383}
384
Philippe Reynes8704f212017-03-07 23:32:25 +0100385static int ixgbe_set_link_ksettings(struct net_device *netdev,
386 const struct ethtool_link_ksettings *cmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700387{
388 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800389 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700390 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000391 s32 err = 0;
Philippe Reynes8704f212017-03-07 23:32:25 +0100392 u32 supported, advertising;
393
394 ethtool_convert_link_mode_to_legacy_u32(&supported,
395 cmd->link_modes.supported);
396 ethtool_convert_link_mode_to_legacy_u32(&advertising,
397 cmd->link_modes.advertising);
Auke Kok9a799d72007-09-15 14:07:45 -0700398
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000399 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000400 (hw->phy.multispeed_fiber)) {
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000401 /*
402 * this function does not support duplex forcing, but can
403 * limit the advertising of the adapter to the specified speed
404 */
Philippe Reynes8704f212017-03-07 23:32:25 +0100405 if (advertising & ~supported)
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000406 return -EINVAL;
407
Emil Tantiloved33ff62013-08-30 07:55:24 +0000408 /* only allow one speed at a time if no autoneg */
Philippe Reynes8704f212017-03-07 23:32:25 +0100409 if (!cmd->base.autoneg && hw->phy.multispeed_fiber) {
410 if (advertising ==
Emil Tantiloved33ff62013-08-30 07:55:24 +0000411 (ADVERTISED_10000baseT_Full |
412 ADVERTISED_1000baseT_Full))
413 return -EINVAL;
414 }
415
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700416 old = hw->phy.autoneg_advertised;
417 advertised = 0;
Philippe Reynes8704f212017-03-07 23:32:25 +0100418 if (advertising & ADVERTISED_10000baseT_Full)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700419 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
420
Philippe Reynes8704f212017-03-07 23:32:25 +0100421 if (advertising & ADVERTISED_1000baseT_Full)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700422 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
423
Philippe Reynes8704f212017-03-07 23:32:25 +0100424 if (advertising & ADVERTISED_100baseT_Full)
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000425 advertised |= IXGBE_LINK_SPEED_100_FULL;
426
Philippe Reynes8704f212017-03-07 23:32:25 +0100427 if (advertising & ADVERTISED_10baseT_Full)
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800428 advertised |= IXGBE_LINK_SPEED_10_FULL;
429
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700430 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000431 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700432 /* this sets the link speed and restarts auto-neg */
Emil Tantilove3215f02014-10-28 05:50:03 +0000433 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
434 usleep_range(1000, 2000);
435
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000436 hw->mac.autotry_restart = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000437 err = hw->mac.ops.setup_link(hw, advertised, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700438 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000439 e_info(probe, "setup link failed with code %d\n", err);
Josh Hayfd0326f2012-12-15 03:28:30 +0000440 hw->mac.ops.setup_link(hw, old, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700441 }
Emil Tantilove3215f02014-10-28 05:50:03 +0000442 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000443 } else {
444 /* in this case we currently only support 10Gb/FULL */
Philippe Reynes8704f212017-03-07 23:32:25 +0100445 u32 speed = cmd->base.speed;
446
447 if ((cmd->base.autoneg == AUTONEG_ENABLE) ||
448 (advertising != ADVERTISED_10000baseT_Full) ||
449 (speed + cmd->base.duplex != SPEED_10000 + DUPLEX_FULL))
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000450 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700451 }
452
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000453 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700454}
455
456static void ixgbe_get_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000457 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700458{
459 struct ixgbe_adapter *adapter = netdev_priv(netdev);
460 struct ixgbe_hw *hw = &adapter->hw;
461
Don Skidmore73d80953d2013-07-31 02:19:24 +0000462 if (ixgbe_device_supports_autoneg_fc(hw) &&
463 !hw->fc.disable_fc_autoneg)
Don Skidmore71fd5702009-03-31 21:35:05 +0000464 pause->autoneg = 1;
Don Skidmore73d80953d2013-07-31 02:19:24 +0000465 else
466 pause->autoneg = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700467
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800468 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700469 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800470 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700471 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800472 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700473 pause->rx_pause = 1;
474 pause->tx_pause = 1;
475 }
476}
477
478static int ixgbe_set_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000479 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700480{
481 struct ixgbe_adapter *adapter = netdev_priv(netdev);
482 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck943561d2012-05-09 22:14:44 -0700483 struct ixgbe_fc_info fc = hw->fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700484
Alexander Duyck943561d2012-05-09 22:14:44 -0700485 /* 82598 does no support link flow control with DCB enabled */
486 if ((hw->mac.type == ixgbe_mac_82598EB) &&
487 (adapter->flags & IXGBE_FLAG_DCB_ENABLED))
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000488 return -EINVAL;
489
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000490 /* some devices do not support autoneg of link flow control */
491 if ((pause->autoneg == AUTONEG_ENABLE) &&
Don Skidmore73d80953d2013-07-31 02:19:24 +0000492 !ixgbe_device_supports_autoneg_fc(hw))
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000493 return -EINVAL;
494
Alexander Duyck943561d2012-05-09 22:14:44 -0700495 fc.disable_fc_autoneg = (pause->autoneg != AUTONEG_ENABLE);
Don Skidmore71fd5702009-03-31 21:35:05 +0000496
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000497 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000498 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700499 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000500 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700501 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000502 fc.requested_mode = ixgbe_fc_tx_pause;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800503 else
Alexander Duyck943561d2012-05-09 22:14:44 -0700504 fc.requested_mode = ixgbe_fc_none;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000505
506 /* if the thing changed then we'll update and use new autoneg */
507 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
508 hw->fc = fc;
509 if (netif_running(netdev))
510 ixgbe_reinit_locked(adapter);
511 else
512 ixgbe_reset(adapter);
513 }
Auke Kok9a799d72007-09-15 14:07:45 -0700514
515 return 0;
516}
517
Auke Kok9a799d72007-09-15 14:07:45 -0700518static u32 ixgbe_get_msglevel(struct net_device *netdev)
519{
520 struct ixgbe_adapter *adapter = netdev_priv(netdev);
521 return adapter->msg_enable;
522}
523
524static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
525{
526 struct ixgbe_adapter *adapter = netdev_priv(netdev);
527 adapter->msg_enable = data;
528}
529
530static int ixgbe_get_regs_len(struct net_device *netdev)
531{
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700532#define IXGBE_REGS_LEN 1139
Auke Kok9a799d72007-09-15 14:07:45 -0700533 return IXGBE_REGS_LEN * sizeof(u32);
534}
535
536#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
537
538static void ixgbe_get_regs(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000539 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700540{
541 struct ixgbe_adapter *adapter = netdev_priv(netdev);
542 struct ixgbe_hw *hw = &adapter->hw;
543 u32 *regs_buff = p;
544 u8 i;
545
546 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
547
Emil Tantilovc4a56de2013-04-19 09:31:17 +0000548 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
549 hw->device_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700550
551 /* General Registers */
552 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
553 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
554 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
555 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
556 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
557 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
558 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
559 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
560
561 /* NVM Register */
Don Skidmore9a900ec2015-06-09 17:15:01 -0700562 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700563 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700564 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700565 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
566 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
567 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
568 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
569 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
570 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700571 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700572
573 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700574 /* don't read EICR because it can clear interrupt causes, instead
575 * read EICS which is a shadow but doesn't clear EICR */
576 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700577 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
578 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
579 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
580 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
581 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
582 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
583 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
584 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
585 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700586 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700587 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
588
589 /* Flow Control */
590 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
Preethi Banala45a88df2016-04-21 11:40:35 -0700591 for (i = 0; i < 4; i++)
592 regs_buff[31 + i] = IXGBE_READ_REG(hw, IXGBE_FCTTV(i));
Alexander Duyckbd508172010-11-16 19:27:03 -0800593 for (i = 0; i < 8; i++) {
594 switch (hw->mac.type) {
595 case ixgbe_mac_82598EB:
596 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
597 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
598 break;
599 case ixgbe_mac_82599EB:
Emil Tantilov80bb25e2011-07-27 04:16:29 +0000600 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000601 case ixgbe_mac_X550:
602 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700603 case ixgbe_mac_x550em_a:
Alexander Duyckbd508172010-11-16 19:27:03 -0800604 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
605 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
606 break;
607 default:
608 break;
609 }
610 }
Auke Kok9a799d72007-09-15 14:07:45 -0700611 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
612 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
613
614 /* Receive DMA */
615 for (i = 0; i < 64; i++)
616 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
617 for (i = 0; i < 64; i++)
618 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
619 for (i = 0; i < 64; i++)
620 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
621 for (i = 0; i < 64; i++)
622 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
623 for (i = 0; i < 64; i++)
624 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
625 for (i = 0; i < 64; i++)
626 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
627 for (i = 0; i < 16; i++)
628 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
629 for (i = 0; i < 16; i++)
630 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
631 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
632 for (i = 0; i < 8; i++)
633 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
634 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
635 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
636
637 /* Receive */
638 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
639 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
640 for (i = 0; i < 16; i++)
641 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
642 for (i = 0; i < 16; i++)
643 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700644 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700645 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
646 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
647 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
648 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
649 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
650 for (i = 0; i < 8; i++)
651 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
652 for (i = 0; i < 8; i++)
653 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
654 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
655
656 /* Transmit */
657 for (i = 0; i < 32; i++)
658 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
659 for (i = 0; i < 32; i++)
660 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
661 for (i = 0; i < 32; i++)
662 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
663 for (i = 0; i < 32; i++)
664 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
665 for (i = 0; i < 32; i++)
666 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
667 for (i = 0; i < 32; i++)
668 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
669 for (i = 0; i < 32; i++)
670 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
671 for (i = 0; i < 32; i++)
672 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
673 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
674 for (i = 0; i < 16; i++)
675 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
676 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
677 for (i = 0; i < 8; i++)
678 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
679 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
680
681 /* Wake Up */
682 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
683 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
684 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
685 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
686 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
687 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
688 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
689 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000690 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700691
Alexander Duyck673ac602010-11-16 19:27:05 -0800692 /* DCB */
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700693 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS); /* same as FCCFG */
694 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS); /* same as RTTPCS */
695
696 switch (hw->mac.type) {
697 case ixgbe_mac_82598EB:
698 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
699 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
700 for (i = 0; i < 8; i++)
701 regs_buff[833 + i] =
702 IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
703 for (i = 0; i < 8; i++)
704 regs_buff[841 + i] =
705 IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
706 for (i = 0; i < 8; i++)
707 regs_buff[849 + i] =
708 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
709 for (i = 0; i < 8; i++)
710 regs_buff[857 + i] =
711 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
712 break;
713 case ixgbe_mac_82599EB:
714 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000715 case ixgbe_mac_X550:
716 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700717 case ixgbe_mac_x550em_a:
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700718 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
719 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RTRPCS);
720 for (i = 0; i < 8; i++)
721 regs_buff[833 + i] =
722 IXGBE_READ_REG(hw, IXGBE_RTRPT4C(i));
723 for (i = 0; i < 8; i++)
724 regs_buff[841 + i] =
725 IXGBE_READ_REG(hw, IXGBE_RTRPT4S(i));
726 for (i = 0; i < 8; i++)
727 regs_buff[849 + i] =
728 IXGBE_READ_REG(hw, IXGBE_RTTDT2C(i));
729 for (i = 0; i < 8; i++)
730 regs_buff[857 + i] =
731 IXGBE_READ_REG(hw, IXGBE_RTTDT2S(i));
732 break;
733 default:
734 break;
735 }
736
Auke Kok9a799d72007-09-15 14:07:45 -0700737 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700738 regs_buff[865 + i] =
739 IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i)); /* same as RTTPT2C */
Auke Kok9a799d72007-09-15 14:07:45 -0700740 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700741 regs_buff[873 + i] =
742 IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i)); /* same as RTTPT2S */
Auke Kok9a799d72007-09-15 14:07:45 -0700743
744 /* Statistics */
745 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
746 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
747 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
748 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
749 for (i = 0; i < 8; i++)
750 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
751 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
752 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
753 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
754 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
755 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
756 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
757 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
758 for (i = 0; i < 8; i++)
759 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
760 for (i = 0; i < 8; i++)
761 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
762 for (i = 0; i < 8; i++)
763 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
764 for (i = 0; i < 8; i++)
765 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
766 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
767 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
768 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
769 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
770 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
771 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
772 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
773 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
774 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
775 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
Preethi Banala4c4f8022016-04-21 11:40:24 -0700776 regs_buff[942] = (u32)IXGBE_GET_STAT(adapter, gorc);
777 regs_buff[943] = (u32)(IXGBE_GET_STAT(adapter, gorc) >> 32);
778 regs_buff[944] = (u32)IXGBE_GET_STAT(adapter, gotc);
779 regs_buff[945] = (u32)(IXGBE_GET_STAT(adapter, gotc) >> 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700780 for (i = 0; i < 8; i++)
781 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
782 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
783 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
784 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
785 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
786 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
787 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
788 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
Preethi Banala4c4f8022016-04-21 11:40:24 -0700789 regs_buff[961] = (u32)IXGBE_GET_STAT(adapter, tor);
790 regs_buff[962] = (u32)(IXGBE_GET_STAT(adapter, tor) >> 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700791 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
792 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
793 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
794 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
795 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
796 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
797 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
798 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
799 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
800 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
801 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
802 for (i = 0; i < 16; i++)
803 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
804 for (i = 0; i < 16; i++)
805 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
806 for (i = 0; i < 16; i++)
807 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
808 for (i = 0; i < 16; i++)
809 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
810
811 /* MAC */
812 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
813 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
814 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
815 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
816 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
817 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
818 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
819 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
820 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
821 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
822 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
823 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
824 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
825 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
826 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
827 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
828 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
829 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
830 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
831 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
832 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
833 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
834 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
835 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
836 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
837 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
838 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
839 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
840 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
841 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
842 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
843 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
844 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
845
846 /* Diagnostic */
847 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
848 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700849 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700850 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700851 for (i = 0; i < 4; i++)
852 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700853 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
854 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
855 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700856 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700857 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700858 for (i = 0; i < 4; i++)
859 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700860 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
861 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
Preethi Banala45a88df2016-04-21 11:40:35 -0700862 for (i = 0; i < 4; i++)
863 regs_buff[1102 + i] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700864 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
Preethi Banala45a88df2016-04-21 11:40:35 -0700865 for (i = 0; i < 4; i++)
866 regs_buff[1107 + i] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700867 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700868 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700869 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
870 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
871 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
872 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
873 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
874 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
875 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
876 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
877 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
Emil Tantilov217995e2011-09-15 06:23:10 +0000878
879 /* 82599 X540 specific registers */
880 regs_buff[1128] = IXGBE_READ_REG(hw, IXGBE_MFLCN);
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700881
882 /* 82599 X540 specific DCB registers */
883 regs_buff[1129] = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
884 regs_buff[1130] = IXGBE_READ_REG(hw, IXGBE_RTTUP2TC);
885 for (i = 0; i < 4; i++)
886 regs_buff[1131 + i] = IXGBE_READ_REG(hw, IXGBE_TXLLQ(i));
887 regs_buff[1135] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRM);
888 /* same as RTTQCNRM */
889 regs_buff[1136] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRD);
890 /* same as RTTQCNRR */
891
892 /* X540 specific DCB registers */
893 regs_buff[1137] = IXGBE_READ_REG(hw, IXGBE_RTTQCNCR);
894 regs_buff[1138] = IXGBE_READ_REG(hw, IXGBE_RTTQCNTG);
Auke Kok9a799d72007-09-15 14:07:45 -0700895}
896
897static int ixgbe_get_eeprom_len(struct net_device *netdev)
898{
899 struct ixgbe_adapter *adapter = netdev_priv(netdev);
900 return adapter->hw.eeprom.word_size * 2;
901}
902
903static int ixgbe_get_eeprom(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000904 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700905{
906 struct ixgbe_adapter *adapter = netdev_priv(netdev);
907 struct ixgbe_hw *hw = &adapter->hw;
908 u16 *eeprom_buff;
909 int first_word, last_word, eeprom_len;
910 int ret_val = 0;
911 u16 i;
912
913 if (eeprom->len == 0)
914 return -EINVAL;
915
916 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
917
918 first_word = eeprom->offset >> 1;
919 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
920 eeprom_len = last_word - first_word + 1;
921
922 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
923 if (!eeprom_buff)
924 return -ENOMEM;
925
Emil Tantilov68c70052011-04-20 08:49:06 +0000926 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
927 eeprom_buff);
Auke Kok9a799d72007-09-15 14:07:45 -0700928
929 /* Device's eeprom is always little-endian, word addressable */
930 for (i = 0; i < eeprom_len; i++)
931 le16_to_cpus(&eeprom_buff[i]);
932
933 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
934 kfree(eeprom_buff);
935
936 return ret_val;
937}
938
Emil Tantilov2fa5eef2011-10-06 08:57:04 +0000939static int ixgbe_set_eeprom(struct net_device *netdev,
940 struct ethtool_eeprom *eeprom, u8 *bytes)
941{
942 struct ixgbe_adapter *adapter = netdev_priv(netdev);
943 struct ixgbe_hw *hw = &adapter->hw;
944 u16 *eeprom_buff;
945 void *ptr;
946 int max_len, first_word, last_word, ret_val = 0;
947 u16 i;
948
949 if (eeprom->len == 0)
950 return -EINVAL;
951
952 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
953 return -EINVAL;
954
955 max_len = hw->eeprom.word_size * 2;
956
957 first_word = eeprom->offset >> 1;
958 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
959 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
960 if (!eeprom_buff)
961 return -ENOMEM;
962
963 ptr = eeprom_buff;
964
965 if (eeprom->offset & 1) {
966 /*
967 * need read/modify/write of first changed EEPROM word
968 * only the second byte of the word is being modified
969 */
970 ret_val = hw->eeprom.ops.read(hw, first_word, &eeprom_buff[0]);
971 if (ret_val)
972 goto err;
973
974 ptr++;
975 }
976 if ((eeprom->offset + eeprom->len) & 1) {
977 /*
978 * need read/modify/write of last changed EEPROM word
979 * only the first byte of the word is being modified
980 */
981 ret_val = hw->eeprom.ops.read(hw, last_word,
982 &eeprom_buff[last_word - first_word]);
983 if (ret_val)
984 goto err;
985 }
986
987 /* Device's eeprom is always little-endian, word addressable */
988 for (i = 0; i < last_word - first_word + 1; i++)
989 le16_to_cpus(&eeprom_buff[i]);
990
991 memcpy(ptr, bytes, eeprom->len);
992
993 for (i = 0; i < last_word - first_word + 1; i++)
994 cpu_to_le16s(&eeprom_buff[i]);
995
996 ret_val = hw->eeprom.ops.write_buffer(hw, first_word,
997 last_word - first_word + 1,
998 eeprom_buff);
999
1000 /* Update the checksum */
1001 if (ret_val == 0)
1002 hw->eeprom.ops.update_checksum(hw);
1003
1004err:
1005 kfree(eeprom_buff);
1006 return ret_val;
1007}
1008
Auke Kok9a799d72007-09-15 14:07:45 -07001009static void ixgbe_get_drvinfo(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001010 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -07001011{
1012 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Emil Tantilov15e52092011-09-29 05:01:29 +00001013 u32 nvm_track_id;
Auke Kok9a799d72007-09-15 14:07:45 -07001014
Rick Jones612a94d2011-11-14 08:13:25 +00001015 strlcpy(drvinfo->driver, ixgbe_driver_name, sizeof(drvinfo->driver));
1016 strlcpy(drvinfo->version, ixgbe_driver_version,
1017 sizeof(drvinfo->version));
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08001018
Emil Tantilov15e52092011-09-29 05:01:29 +00001019 nvm_track_id = (adapter->eeprom_verh << 16) |
1020 adapter->eeprom_verl;
Rick Jones612a94d2011-11-14 08:13:25 +00001021 snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version), "0x%08x",
Emil Tantilov15e52092011-09-29 05:01:29 +00001022 nvm_track_id);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08001023
Rick Jones612a94d2011-11-14 08:13:25 +00001024 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
1025 sizeof(drvinfo->bus_info));
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001026
1027 drvinfo->n_priv_flags = IXGBE_PRIV_FLAGS_STR_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -07001028}
1029
1030static void ixgbe_get_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001031 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001032{
1033 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001034 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
1035 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -07001036
1037 ring->rx_max_pending = IXGBE_MAX_RXD;
1038 ring->tx_max_pending = IXGBE_MAX_TXD;
Auke Kok9a799d72007-09-15 14:07:45 -07001039 ring->rx_pending = rx_ring->count;
1040 ring->tx_pending = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07001041}
1042
1043static int ixgbe_set_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001044 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001045{
1046 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001047 struct ixgbe_ring *temp_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +00001048 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001049 u32 new_rx_count, new_tx_count;
Auke Kok9a799d72007-09-15 14:07:45 -07001050
1051 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
1052 return -EINVAL;
1053
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001054 new_tx_count = clamp_t(u32, ring->tx_pending,
1055 IXGBE_MIN_TXD, IXGBE_MAX_TXD);
Auke Kok9a799d72007-09-15 14:07:45 -07001056 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
1057
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001058 new_rx_count = clamp_t(u32, ring->rx_pending,
1059 IXGBE_MIN_RXD, IXGBE_MAX_RXD);
1060 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
1061
1062 if ((new_tx_count == adapter->tx_ring_count) &&
1063 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001064 /* nothing to do */
1065 return 0;
1066 }
1067
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001068 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00001069 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001070
Alexander Duyck759884b2009-10-26 11:32:05 +00001071 if (!netif_running(adapter->netdev)) {
1072 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001073 adapter->tx_ring[i]->count = new_tx_count;
John Fastabend33fdc822017-04-24 03:30:18 -07001074 for (i = 0; i < adapter->num_xdp_queues; i++)
1075 adapter->xdp_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001076 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001077 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001078 adapter->tx_ring_count = new_tx_count;
John Fastabend33fdc822017-04-24 03:30:18 -07001079 adapter->xdp_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001080 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001081 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +00001082 }
1083
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001084 /* allocate temporary buffer to store rings in */
1085 i = max_t(int, adapter->num_tx_queues, adapter->num_rx_queues);
John Fastabend33fdc822017-04-24 03:30:18 -07001086 i = max_t(int, i, adapter->num_xdp_queues);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001087 temp_ring = vmalloc(i * sizeof(struct ixgbe_ring));
1088
1089 if (!temp_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001090 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001091 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001092 }
1093
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001094 ixgbe_down(adapter);
1095
1096 /*
1097 * Setup new Tx resources and free the old Tx resources in that order.
1098 * We can then assign the new resources to the rings via a memcpy.
1099 * The advantage to this approach is that we are guaranteed to still
1100 * have resources even in the case of an allocation failure.
1101 */
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001102 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -07001103 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001104 memcpy(&temp_ring[i], adapter->tx_ring[i],
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001105 sizeof(struct ixgbe_ring));
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001106
1107 temp_ring[i].count = new_tx_count;
1108 err = ixgbe_setup_tx_resources(&temp_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07001109 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001110 while (i) {
1111 i--;
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001112 ixgbe_free_tx_resources(&temp_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001113 }
Auke Kok9a799d72007-09-15 14:07:45 -07001114 goto err_setup;
1115 }
Auke Kok9a799d72007-09-15 14:07:45 -07001116 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001117
John Fastabend33fdc822017-04-24 03:30:18 -07001118 for (i = 0; i < adapter->num_xdp_queues; i++) {
1119 memcpy(&temp_ring[i], adapter->xdp_ring[i],
1120 sizeof(struct ixgbe_ring));
1121
1122 temp_ring[i].count = new_tx_count;
1123 err = ixgbe_setup_tx_resources(&temp_ring[i]);
1124 if (err) {
1125 while (i) {
1126 i--;
1127 ixgbe_free_tx_resources(&temp_ring[i]);
1128 }
1129 goto err_setup;
1130 }
1131 }
1132
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001133 for (i = 0; i < adapter->num_tx_queues; i++) {
1134 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001135
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001136 memcpy(adapter->tx_ring[i], &temp_ring[i],
1137 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001138 }
John Fastabend33fdc822017-04-24 03:30:18 -07001139 for (i = 0; i < adapter->num_xdp_queues; i++) {
1140 ixgbe_free_tx_resources(adapter->xdp_ring[i]);
1141
1142 memcpy(adapter->xdp_ring[i], &temp_ring[i],
1143 sizeof(struct ixgbe_ring));
1144 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001145
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001146 adapter->tx_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001147 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001148
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001149 /* Repeat the process for the Rx rings if needed */
1150 if (new_rx_count != adapter->rx_ring_count) {
1151 for (i = 0; i < adapter->num_rx_queues; i++) {
1152 memcpy(&temp_ring[i], adapter->rx_ring[i],
1153 sizeof(struct ixgbe_ring));
1154
1155 temp_ring[i].count = new_rx_count;
John Fastabend92470802017-04-24 03:30:17 -07001156 err = ixgbe_setup_rx_resources(adapter, &temp_ring[i]);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001157 if (err) {
1158 while (i) {
1159 i--;
1160 ixgbe_free_rx_resources(&temp_ring[i]);
1161 }
1162 goto err_setup;
1163 }
1164
1165 }
1166
1167 for (i = 0; i < adapter->num_rx_queues; i++) {
1168 ixgbe_free_rx_resources(adapter->rx_ring[i]);
1169
1170 memcpy(adapter->rx_ring[i], &temp_ring[i],
1171 sizeof(struct ixgbe_ring));
1172 }
1173
1174 adapter->rx_ring_count = new_rx_count;
1175 }
1176
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001177err_setup:
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001178 ixgbe_up(adapter);
1179 vfree(temp_ring);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001180clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001181 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07001182 return err;
1183}
1184
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001185static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -07001186{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001187 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001188 case ETH_SS_TEST:
1189 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001190 case ETH_SS_STATS:
1191 return IXGBE_STATS_LEN;
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001192 case ETH_SS_PRIV_FLAGS:
1193 return IXGBE_PRIV_FLAGS_STR_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001194 default:
1195 return -EOPNOTSUPP;
1196 }
Auke Kok9a799d72007-09-15 14:07:45 -07001197}
1198
1199static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001200 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001201{
1202 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -07001203 struct rtnl_link_stats64 temp;
1204 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001205 unsigned int start;
1206 struct ixgbe_ring *ring;
1207 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001208 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001209
1210 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001211 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001212 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001213 switch (ixgbe_gstrings_stats[i].type) {
1214 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001215 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001216 ixgbe_gstrings_stats[i].stat_offset;
1217 break;
1218 case IXGBE_STATS:
1219 p = (char *) adapter +
1220 ixgbe_gstrings_stats[i].stat_offset;
1221 break;
Josh Hayf752be92013-01-04 03:34:36 +00001222 default:
1223 data[i] = 0;
1224 continue;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001225 }
1226
Auke Kok9a799d72007-09-15 14:07:45 -07001227 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Jacob Kellere7cf7452014-04-09 06:03:10 +00001228 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001229 }
Don Skidmorebd8a1b12013-06-28 05:35:50 +00001230 for (j = 0; j < netdev->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001231 ring = adapter->tx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001232 if (!ring) {
1233 data[i] = 0;
1234 data[i+1] = 0;
1235 i += 2;
1236 continue;
1237 }
1238
Eric Dumazetde1036b2010-10-20 23:00:04 +00001239 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001240 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001241 data[i] = ring->stats.packets;
1242 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001243 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001244 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001245 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001246 for (j = 0; j < IXGBE_NUM_RX_QUEUES; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001247 ring = adapter->rx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001248 if (!ring) {
1249 data[i] = 0;
1250 data[i+1] = 0;
1251 i += 2;
1252 continue;
1253 }
1254
Eric Dumazetde1036b2010-10-20 23:00:04 +00001255 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001256 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001257 data[i] = ring->stats.packets;
1258 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001259 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001260 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001261 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001262
1263 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1264 data[i++] = adapter->stats.pxontxc[j];
1265 data[i++] = adapter->stats.pxofftxc[j];
1266 }
1267 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1268 data[i++] = adapter->stats.pxonrxc[j];
1269 data[i++] = adapter->stats.pxoffrxc[j];
Alexander Duyck2f90b862008-11-20 20:52:10 -08001270 }
Auke Kok9a799d72007-09-15 14:07:45 -07001271}
1272
1273static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001274 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001275{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001276 char *p = (char *)data;
Auke Kok9a799d72007-09-15 14:07:45 -07001277 int i;
1278
1279 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001280 case ETH_SS_TEST:
Josh Hayd2c47b62013-01-04 03:34:42 +00001281 for (i = 0; i < IXGBE_TEST_LEN; i++) {
1282 memcpy(data, ixgbe_gstrings_test[i], ETH_GSTRING_LEN);
1283 data += ETH_GSTRING_LEN;
1284 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001285 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001286 case ETH_SS_STATS:
1287 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1288 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1289 ETH_GSTRING_LEN);
1290 p += ETH_GSTRING_LEN;
1291 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001292 for (i = 0; i < netdev->num_tx_queues; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001293 sprintf(p, "tx_queue_%u_packets", i);
1294 p += ETH_GSTRING_LEN;
1295 sprintf(p, "tx_queue_%u_bytes", i);
1296 p += ETH_GSTRING_LEN;
1297 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001298 for (i = 0; i < IXGBE_NUM_RX_QUEUES; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001299 sprintf(p, "rx_queue_%u_packets", i);
1300 p += ETH_GSTRING_LEN;
1301 sprintf(p, "rx_queue_%u_bytes", i);
1302 p += ETH_GSTRING_LEN;
1303 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001304 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1305 sprintf(p, "tx_pb_%u_pxon", i);
1306 p += ETH_GSTRING_LEN;
1307 sprintf(p, "tx_pb_%u_pxoff", i);
1308 p += ETH_GSTRING_LEN;
1309 }
1310 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1311 sprintf(p, "rx_pb_%u_pxon", i);
1312 p += ETH_GSTRING_LEN;
1313 sprintf(p, "rx_pb_%u_pxoff", i);
1314 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001315 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001316 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001317 break;
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001318 case ETH_SS_PRIV_FLAGS:
1319 memcpy(data, ixgbe_priv_flags_strings,
1320 IXGBE_PRIV_FLAGS_STR_LEN * ETH_GSTRING_LEN);
Auke Kok9a799d72007-09-15 14:07:45 -07001321 }
1322}
1323
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001324static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1325{
1326 struct ixgbe_hw *hw = &adapter->hw;
1327 bool link_up;
1328 u32 link_speed = 0;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08001329
1330 if (ixgbe_removed(hw->hw_addr)) {
1331 *data = 1;
1332 return 1;
1333 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001334 *data = 0;
1335
1336 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1337 if (link_up)
1338 return *data;
1339 else
1340 *data = 1;
1341 return *data;
1342}
1343
1344/* ethtool register test data */
1345struct ixgbe_reg_test {
1346 u16 reg;
1347 u8 array_len;
1348 u8 test_type;
1349 u32 mask;
1350 u32 write;
1351};
1352
1353/* In the hardware, registers are laid out either singly, in arrays
1354 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1355 * most tests take place on arrays or single registers (handled
1356 * as a single-element array) and special-case the tables.
1357 * Table tests are always pattern tests.
1358 *
1359 * We also make provision for some required setup steps by specifying
1360 * registers to be written without any read-back testing.
1361 */
1362
1363#define PATTERN_TEST 1
1364#define SET_READ_TEST 2
1365#define WRITE_NO_TEST 3
1366#define TABLE32_TEST 4
1367#define TABLE64_TEST_LO 5
1368#define TABLE64_TEST_HI 6
1369
1370/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001371static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001372 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1373 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1374 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1375 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1376 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1377 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1378 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1379 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1380 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1381 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1382 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1383 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1384 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1385 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1386 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1387 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1388 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1389 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1390 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001391 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001392};
1393
1394/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001395static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001396 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1397 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1398 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1399 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1400 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1401 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1402 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1403 /* Enable all four RX queues before testing. */
1404 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1405 /* RDH is read-only for 82598, only test RDT. */
1406 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1407 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1408 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1409 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1410 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1411 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1412 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1413 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1414 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1415 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1416 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1417 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1418 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001419 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001420};
1421
Emil Tantilov95a46012011-04-14 07:46:41 +00001422static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1423 u32 mask, u32 write)
1424{
1425 u32 pat, val, before;
1426 static const u32 test_pattern[] = {
1427 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Jeff Kirsher66744502010-12-01 19:59:50 +00001428
Mark Rustadb0483c82014-01-14 18:53:17 -08001429 if (ixgbe_removed(adapter->hw.hw_addr)) {
1430 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001431 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001432 }
Emil Tantilov95a46012011-04-14 07:46:41 +00001433 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001434 before = ixgbe_read_reg(&adapter->hw, reg);
1435 ixgbe_write_reg(&adapter->hw, reg, test_pattern[pat] & write);
1436 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001437 if (val != (test_pattern[pat] & write & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001438 e_err(drv, "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
Emil Tantilov95a46012011-04-14 07:46:41 +00001439 reg, val, (test_pattern[pat] & write & mask));
1440 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001441 ixgbe_write_reg(&adapter->hw, reg, before);
1442 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001443 }
Mark Rustad49bde312014-01-14 18:53:14 -08001444 ixgbe_write_reg(&adapter->hw, reg, before);
Emil Tantilov95a46012011-04-14 07:46:41 +00001445 }
Mark Rustad49bde312014-01-14 18:53:14 -08001446 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001447}
1448
Emil Tantilov95a46012011-04-14 07:46:41 +00001449static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1450 u32 mask, u32 write)
1451{
1452 u32 val, before;
Mark Rustad49bde312014-01-14 18:53:14 -08001453
Mark Rustadb0483c82014-01-14 18:53:17 -08001454 if (ixgbe_removed(adapter->hw.hw_addr)) {
1455 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001456 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001457 }
Mark Rustad49bde312014-01-14 18:53:14 -08001458 before = ixgbe_read_reg(&adapter->hw, reg);
1459 ixgbe_write_reg(&adapter->hw, reg, write & mask);
1460 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001461 if ((write & mask) != (val & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001462 e_err(drv, "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n",
1463 reg, (val & mask), (write & mask));
Emil Tantilov95a46012011-04-14 07:46:41 +00001464 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001465 ixgbe_write_reg(&adapter->hw, reg, before);
1466 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001467 }
Mark Rustad49bde312014-01-14 18:53:14 -08001468 ixgbe_write_reg(&adapter->hw, reg, before);
1469 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001470}
1471
1472static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1473{
Jeff Kirsher66744502010-12-01 19:59:50 +00001474 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001475 u32 value, before, after;
1476 u32 i, toggle;
1477
Mark Rustadb0483c82014-01-14 18:53:17 -08001478 if (ixgbe_removed(adapter->hw.hw_addr)) {
1479 e_err(drv, "Adapter removed - register test blocked\n");
1480 *data = 1;
1481 return 1;
1482 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001483 switch (adapter->hw.mac.type) {
1484 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001485 toggle = 0x7FFFF3FF;
1486 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001487 break;
1488 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001489 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001490 case ixgbe_mac_X550:
1491 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001492 case ixgbe_mac_x550em_a:
Alexander Duyckbd508172010-11-16 19:27:03 -08001493 toggle = 0x7FFFF30F;
1494 test = reg_test_82599;
1495 break;
1496 default:
1497 *data = 1;
1498 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001499 }
1500
1501 /*
1502 * Because the status register is such a special case,
1503 * we handle it separately from the rest of the register
1504 * tests. Some bits are read-only, some toggle, and some
1505 * are writeable on newer MACs.
1506 */
Mark Rustad49bde312014-01-14 18:53:14 -08001507 before = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS);
1508 value = (ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle);
1509 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, toggle);
1510 after = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001511 if (value != after) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001512 e_err(drv, "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
1513 after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001514 *data = 1;
1515 return 1;
1516 }
1517 /* restore previous status */
Mark Rustad49bde312014-01-14 18:53:14 -08001518 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, before);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001519
1520 /*
1521 * Perform the remainder of the register test, looping through
1522 * the test table until we either fail or reach the null entry.
1523 */
1524 while (test->reg) {
1525 for (i = 0; i < test->array_len; i++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001526 bool b = false;
1527
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001528 switch (test->test_type) {
1529 case PATTERN_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001530 b = reg_pattern_test(adapter, data,
1531 test->reg + (i * 0x40),
1532 test->mask,
1533 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001534 break;
1535 case SET_READ_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001536 b = reg_set_and_check(adapter, data,
1537 test->reg + (i * 0x40),
1538 test->mask,
1539 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001540 break;
1541 case WRITE_NO_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001542 ixgbe_write_reg(&adapter->hw,
1543 test->reg + (i * 0x40),
1544 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001545 break;
1546 case TABLE32_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001547 b = reg_pattern_test(adapter, data,
1548 test->reg + (i * 4),
1549 test->mask,
1550 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001551 break;
1552 case TABLE64_TEST_LO:
Mark Rustad49bde312014-01-14 18:53:14 -08001553 b = reg_pattern_test(adapter, data,
1554 test->reg + (i * 8),
1555 test->mask,
1556 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001557 break;
1558 case TABLE64_TEST_HI:
Mark Rustad49bde312014-01-14 18:53:14 -08001559 b = reg_pattern_test(adapter, data,
1560 (test->reg + 4) + (i * 8),
1561 test->mask,
1562 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001563 break;
1564 }
Mark Rustad49bde312014-01-14 18:53:14 -08001565 if (b)
1566 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001567 }
1568 test++;
1569 }
1570
1571 *data = 0;
1572 return 0;
1573}
1574
1575static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1576{
1577 struct ixgbe_hw *hw = &adapter->hw;
1578 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1579 *data = 1;
1580 else
1581 *data = 0;
1582 return *data;
1583}
1584
1585static irqreturn_t ixgbe_test_intr(int irq, void *data)
1586{
1587 struct net_device *netdev = (struct net_device *) data;
1588 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1589
1590 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1591
1592 return IRQ_HANDLED;
1593}
1594
1595static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1596{
1597 struct net_device *netdev = adapter->netdev;
1598 u32 mask, i = 0, shared_int = true;
1599 u32 irq = adapter->pdev->irq;
1600
1601 *data = 0;
1602
1603 /* Hook up test interrupt handler just for this test */
1604 if (adapter->msix_entries) {
1605 /* NOTE: we don't test MSI-X interrupts here, yet */
1606 return 0;
1607 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1608 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001609 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001610 netdev)) {
1611 *data = 1;
1612 return -1;
1613 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001614 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001615 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001616 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001617 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001618 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001619 *data = 1;
1620 return -1;
1621 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001622 e_info(hw, "testing %s interrupt\n", shared_int ?
1623 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001624
1625 /* Disable all the interrupts */
1626 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001627 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001628 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001629
1630 /* Test each interrupt */
1631 for (; i < 10; i++) {
1632 /* Interrupt to test */
Jacob Kellerb4f47a42016-04-13 16:08:22 -07001633 mask = BIT(i);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001634
1635 if (!shared_int) {
1636 /*
1637 * Disable the interrupts to be reported in
1638 * the cause register and then force the same
1639 * interrupt and see if one gets posted. If
1640 * an interrupt was posted to the bus, the
1641 * test failed.
1642 */
1643 adapter->test_icr = 0;
1644 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001645 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001646 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001647 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001648 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001649 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001650
1651 if (adapter->test_icr & mask) {
1652 *data = 3;
1653 break;
1654 }
1655 }
1656
1657 /*
1658 * Enable the interrupt to be reported in the cause
1659 * register and then force the same interrupt and see
1660 * if one gets posted. If an interrupt was not posted
1661 * to the bus, the test failed.
1662 */
1663 adapter->test_icr = 0;
1664 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1665 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001666 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001667 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001668
Jacob Keller8105ecd2014-04-09 06:03:16 +00001669 if (!(adapter->test_icr & mask)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001670 *data = 4;
1671 break;
1672 }
1673
1674 if (!shared_int) {
1675 /*
1676 * Disable the other interrupts to be reported in
1677 * the cause register and then force the other
1678 * interrupts and see if any get posted. If
1679 * an interrupt was posted to the bus, the
1680 * test failed.
1681 */
1682 adapter->test_icr = 0;
1683 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001684 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001685 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001686 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001687 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001688 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001689
1690 if (adapter->test_icr) {
1691 *data = 5;
1692 break;
1693 }
1694 }
1695 }
1696
1697 /* Disable all the interrupts */
1698 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001699 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001700 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001701
1702 /* Unhook test interrupt handler */
1703 free_irq(irq, netdev);
1704
1705 return *data;
1706}
1707
1708static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1709{
1710 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1711 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1712 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001713 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001714
1715 /* shut down the DMA engines now so they can be reinitialized later */
1716
1717 /* first Rx */
Don Skidmore1f9ac572015-03-13 13:54:30 -07001718 hw->mac.ops.disable_rx(hw);
Yi Zou2d39d572011-01-06 14:29:56 +00001719 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001720
1721 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001722 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001723 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001724 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1725
Alexander Duyckbd508172010-11-16 19:27:03 -08001726 switch (hw->mac.type) {
1727 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001728 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001729 case ixgbe_mac_X550:
1730 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001731 case ixgbe_mac_x550em_a:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001732 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1733 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1734 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001735 break;
1736 default:
1737 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001738 }
1739
1740 ixgbe_reset(adapter);
1741
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001742 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1743 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001744}
1745
1746static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1747{
1748 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1749 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Don Skidmore1f9ac572015-03-13 13:54:30 -07001750 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001751 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001752 int ret_val;
1753 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001754
1755 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001756 tx_ring->count = IXGBE_DEFAULT_TXD;
1757 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001758 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001759 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001760 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001761
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001762 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001763 if (err)
1764 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001765
Alexander Duyckbd508172010-11-16 19:27:03 -08001766 switch (adapter->hw.mac.type) {
1767 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001768 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001769 case ixgbe_mac_X550:
1770 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001771 case ixgbe_mac_x550em_a:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001772 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1773 reg_data |= IXGBE_DMATXCTL_TE;
1774 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001775 break;
1776 default:
1777 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001778 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001779
Alexander Duyck84418e32010-08-19 13:40:54 +00001780 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001781
1782 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001783 rx_ring->count = IXGBE_DEFAULT_RXD;
1784 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001785 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001786 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001787 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001788
John Fastabend92470802017-04-24 03:30:17 -07001789 err = ixgbe_setup_rx_resources(adapter, rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001790 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001791 ret_val = 4;
1792 goto err_nomem;
1793 }
1794
Don Skidmore1f9ac572015-03-13 13:54:30 -07001795 hw->mac.ops.disable_rx(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001796
Alexander Duyck84418e32010-08-19 13:40:54 +00001797 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001798
Don Skidmore1f9ac572015-03-13 13:54:30 -07001799 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1800 rctl |= IXGBE_RXCTRL_DMBYPS;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001801 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1802
Don Skidmore1f9ac572015-03-13 13:54:30 -07001803 hw->mac.ops.enable_rx(hw);
1804
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001805 return 0;
1806
1807err_nomem:
1808 ixgbe_free_desc_rings(adapter);
1809 return ret_val;
1810}
1811
1812static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1813{
1814 struct ixgbe_hw *hw = &adapter->hw;
1815 u32 reg_data;
1816
Don Skidmoree7fd9252011-04-16 05:29:14 +00001817
Alexander Duyck84418e32010-08-19 13:40:54 +00001818 /* Setup MAC loopback */
Emil Tantilov26b47422013-04-12 02:10:25 +00001819 reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001820 reg_data |= IXGBE_HLREG0_LPBK;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001821 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001822
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001823 reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Alexander Duyck84418e32010-08-19 13:40:54 +00001824 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001825 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001826
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001827 /* X540 and X550 needs to set the MACC.FLU bit to force link up */
1828 switch (adapter->hw.mac.type) {
1829 case ixgbe_mac_X540:
1830 case ixgbe_mac_X550:
1831 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001832 case ixgbe_mac_x550em_a:
Emil Tantilov26b47422013-04-12 02:10:25 +00001833 reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
1834 reg_data |= IXGBE_MACC_FLU;
1835 IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001836 break;
1837 default:
Emil Tantilov26b47422013-04-12 02:10:25 +00001838 if (hw->mac.orig_autoc) {
1839 reg_data = hw->mac.orig_autoc | IXGBE_AUTOC_FLU;
1840 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
1841 } else {
1842 return 10;
1843 }
1844 }
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001845 IXGBE_WRITE_FLUSH(hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001846 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001847
1848 /* Disable Atlas Tx lanes; re-enabled in reset path */
1849 if (hw->mac.type == ixgbe_mac_82598EB) {
1850 u8 atlas;
1851
1852 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1853 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1854 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1855
1856 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1857 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1858 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1859
1860 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1861 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1862 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1863
1864 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1865 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1866 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1867 }
1868
1869 return 0;
1870}
1871
1872static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1873{
1874 u32 reg_data;
1875
1876 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1877 reg_data &= ~IXGBE_HLREG0_LPBK;
1878 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1879}
1880
1881static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
Alexander Duyck3832b262012-02-08 07:50:09 +00001882 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001883{
1884 memset(skb->data, 0xFF, frame_size);
Alexander Duyck3832b262012-02-08 07:50:09 +00001885 frame_size >>= 1;
1886 memset(&skb->data[frame_size], 0xAA, frame_size / 2 - 1);
1887 memset(&skb->data[frame_size + 10], 0xBE, 1);
1888 memset(&skb->data[frame_size + 12], 0xAF, 1);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001889}
1890
Alexander Duyck3832b262012-02-08 07:50:09 +00001891static bool ixgbe_check_lbtest_frame(struct ixgbe_rx_buffer *rx_buffer,
1892 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001893{
Alexander Duyck3832b262012-02-08 07:50:09 +00001894 unsigned char *data;
1895 bool match = true;
1896
1897 frame_size >>= 1;
1898
Alexander Duyckf8003262012-03-03 02:35:52 +00001899 data = kmap(rx_buffer->page) + rx_buffer->page_offset;
Alexander Duyck3832b262012-02-08 07:50:09 +00001900
1901 if (data[3] != 0xFF ||
1902 data[frame_size + 10] != 0xBE ||
1903 data[frame_size + 12] != 0xAF)
1904 match = false;
1905
Alexander Duyckf8003262012-03-03 02:35:52 +00001906 kunmap(rx_buffer->page);
1907
Alexander Duyck3832b262012-02-08 07:50:09 +00001908 return match;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001909}
1910
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001911static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck3832b262012-02-08 07:50:09 +00001912 struct ixgbe_ring *tx_ring,
1913 unsigned int size)
Alexander Duyck84418e32010-08-19 13:40:54 +00001914{
1915 union ixgbe_adv_rx_desc *rx_desc;
Alexander Duyck3832b262012-02-08 07:50:09 +00001916 struct ixgbe_rx_buffer *rx_buffer;
1917 struct ixgbe_tx_buffer *tx_buffer;
Alexander Duyck84418e32010-08-19 13:40:54 +00001918 u16 rx_ntc, tx_ntc, count = 0;
1919
1920 /* initialize next to clean and descriptor values */
1921 rx_ntc = rx_ring->next_to_clean;
1922 tx_ntc = tx_ring->next_to_clean;
Alexander Duycke4f74022012-01-31 02:59:44 +00001923 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001924
Alexander Duyckc3630cc2017-01-17 08:36:28 -08001925 while (rx_desc->wb.upper.length) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001926 /* check Rx buffer */
Alexander Duyck3832b262012-02-08 07:50:09 +00001927 rx_buffer = &rx_ring->rx_buffer_info[rx_ntc];
Alexander Duyck84418e32010-08-19 13:40:54 +00001928
Alexander Duyckf8003262012-03-03 02:35:52 +00001929 /* sync Rx buffer for CPU read */
1930 dma_sync_single_for_cpu(rx_ring->dev,
1931 rx_buffer->dma,
1932 ixgbe_rx_bufsz(rx_ring),
1933 DMA_FROM_DEVICE);
Alexander Duyck84418e32010-08-19 13:40:54 +00001934
1935 /* verify contents of skb */
Alexander Duyck3832b262012-02-08 07:50:09 +00001936 if (ixgbe_check_lbtest_frame(rx_buffer, size))
Alexander Duyck84418e32010-08-19 13:40:54 +00001937 count++;
1938
Alexander Duyckf8003262012-03-03 02:35:52 +00001939 /* sync Rx buffer for device write */
1940 dma_sync_single_for_device(rx_ring->dev,
1941 rx_buffer->dma,
1942 ixgbe_rx_bufsz(rx_ring),
1943 DMA_FROM_DEVICE);
1944
Alexander Duyck84418e32010-08-19 13:40:54 +00001945 /* unmap buffer on Tx side */
Alexander Duyck3832b262012-02-08 07:50:09 +00001946 tx_buffer = &tx_ring->tx_buffer_info[tx_ntc];
Alexander Duyckffed21b2017-01-17 08:37:29 -08001947
1948 /* Free all the Tx ring sk_buffs */
1949 dev_kfree_skb_any(tx_buffer->skb);
1950
1951 /* unmap skb header data */
1952 dma_unmap_single(tx_ring->dev,
1953 dma_unmap_addr(tx_buffer, dma),
1954 dma_unmap_len(tx_buffer, len),
1955 DMA_TO_DEVICE);
1956 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyck84418e32010-08-19 13:40:54 +00001957
1958 /* increment Rx/Tx next to clean counters */
1959 rx_ntc++;
1960 if (rx_ntc == rx_ring->count)
1961 rx_ntc = 0;
1962 tx_ntc++;
1963 if (tx_ntc == tx_ring->count)
1964 tx_ntc = 0;
1965
1966 /* fetch next descriptor */
Alexander Duycke4f74022012-01-31 02:59:44 +00001967 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001968 }
1969
John Fastabenddad8a3b2012-04-23 12:22:39 +00001970 netdev_tx_reset_queue(txring_txq(tx_ring));
1971
Alexander Duyck84418e32010-08-19 13:40:54 +00001972 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001973 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001974 rx_ring->next_to_clean = rx_ntc;
1975 tx_ring->next_to_clean = tx_ntc;
1976
1977 return count;
1978}
1979
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001980static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1981{
1982 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1983 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00001984 int i, j, lc, good_cnt, ret_val = 0;
1985 unsigned int size = 1024;
1986 netdev_tx_t tx_ret_val;
1987 struct sk_buff *skb;
Emil Tantilov91ffdc82013-07-23 01:56:58 +00001988 u32 flags_orig = adapter->flags;
1989
1990 /* DCB can modify the frames on Tx */
1991 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001992
Alexander Duyck84418e32010-08-19 13:40:54 +00001993 /* allocate test skb */
1994 skb = alloc_skb(size, GFP_KERNEL);
1995 if (!skb)
1996 return 11;
1997
1998 /* place data into test skb */
1999 ixgbe_create_lbtest_frame(skb, size);
2000 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002001
2002 /*
2003 * Calculate the loop count based on the largest descriptor ring
2004 * The idea is to wrap the largest ring a number of times using 64
2005 * send/receive pairs during each loop
2006 */
2007
2008 if (rx_ring->count <= tx_ring->count)
2009 lc = ((tx_ring->count / 64) * 2) + 1;
2010 else
2011 lc = ((rx_ring->count / 64) * 2) + 1;
2012
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002013 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00002014 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002015 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00002016
2017 /* place 64 packets on the transmit queue*/
2018 for (i = 0; i < 64; i++) {
2019 skb_get(skb);
2020 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00002021 adapter,
2022 tx_ring);
2023 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002024 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00002025 }
2026
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002027 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00002028 ret_val = 12;
2029 break;
2030 }
2031
2032 /* allow 200 milliseconds for packets to go from Tx to Rx */
2033 msleep(200);
2034
Alexander Duyckfc77dc32010-11-16 19:26:51 -08002035 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00002036 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002037 ret_val = 13;
2038 break;
2039 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002040 }
2041
Alexander Duyck84418e32010-08-19 13:40:54 +00002042 /* free the original skb */
2043 kfree_skb(skb);
Emil Tantilov91ffdc82013-07-23 01:56:58 +00002044 adapter->flags = flags_orig;
Alexander Duyck84418e32010-08-19 13:40:54 +00002045
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002046 return ret_val;
2047}
2048
2049static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
2050{
2051 *data = ixgbe_setup_desc_rings(adapter);
2052 if (*data)
2053 goto out;
2054 *data = ixgbe_setup_loopback_test(adapter);
2055 if (*data)
2056 goto err_loopback;
2057 *data = ixgbe_run_loopback_test(adapter);
2058 ixgbe_loopback_cleanup(adapter);
2059
2060err_loopback:
2061 ixgbe_free_desc_rings(adapter);
2062out:
2063 return *data;
2064}
2065
2066static void ixgbe_diag_test(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002067 struct ethtool_test *eth_test, u64 *data)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002068{
2069 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2070 bool if_running = netif_running(netdev);
2071
Mark Rustadb0483c82014-01-14 18:53:17 -08002072 if (ixgbe_removed(adapter->hw.hw_addr)) {
2073 e_err(hw, "Adapter removed - test blocked\n");
2074 data[0] = 1;
2075 data[1] = 1;
2076 data[2] = 1;
2077 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002078 data[4] = 1;
Mark Rustadb0483c82014-01-14 18:53:17 -08002079 eth_test->flags |= ETH_TEST_FL_FAILED;
2080 return;
2081 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002082 set_bit(__IXGBE_TESTING, &adapter->state);
2083 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002084 struct ixgbe_hw *hw = &adapter->hw;
2085
Greg Rosee7d481a2010-03-25 17:06:48 +00002086 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2087 int i;
2088 for (i = 0; i < adapter->num_vfs; i++) {
2089 if (adapter->vfinfo[i].clear_to_send) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002090 netdev_warn(netdev, "offline diagnostic is not supported when VFs are present\n");
Greg Rosee7d481a2010-03-25 17:06:48 +00002091 data[0] = 1;
2092 data[1] = 1;
2093 data[2] = 1;
2094 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002095 data[4] = 1;
Greg Rosee7d481a2010-03-25 17:06:48 +00002096 eth_test->flags |= ETH_TEST_FL_FAILED;
2097 clear_bit(__IXGBE_TESTING,
2098 &adapter->state);
2099 goto skip_ol_tests;
2100 }
2101 }
2102 }
2103
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002104 /* Offline tests */
2105 e_info(hw, "offline testing starting\n");
2106
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002107 /* Link test performed before hardware reset so autoneg doesn't
2108 * interfere with test result
2109 */
2110 if (ixgbe_link_test(adapter, &data[4]))
2111 eth_test->flags |= ETH_TEST_FL_FAILED;
2112
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002113 if (if_running)
2114 /* indicate we're in test mode */
Stefan Assmann6c211fe12016-02-03 09:20:48 +01002115 ixgbe_close(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002116 else
2117 ixgbe_reset(adapter);
2118
Emil Tantilov396e7992010-07-01 20:05:12 +00002119 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002120 if (ixgbe_reg_test(adapter, &data[0]))
2121 eth_test->flags |= ETH_TEST_FL_FAILED;
2122
2123 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002124 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002125 if (ixgbe_eeprom_test(adapter, &data[1]))
2126 eth_test->flags |= ETH_TEST_FL_FAILED;
2127
2128 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002129 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002130 if (ixgbe_intr_test(adapter, &data[2]))
2131 eth_test->flags |= ETH_TEST_FL_FAILED;
2132
Greg Rosebdbec4b2010-01-09 02:27:05 +00002133 /* If SRIOV or VMDq is enabled then skip MAC
2134 * loopback diagnostic. */
2135 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
2136 IXGBE_FLAG_VMDQ_ENABLED)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002137 e_info(hw, "Skip MAC loopback diagnostic in VT mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00002138 data[3] = 0;
2139 goto skip_loopback;
2140 }
2141
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002142 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002143 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002144 if (ixgbe_loopback_test(adapter, &data[3]))
2145 eth_test->flags |= ETH_TEST_FL_FAILED;
2146
Greg Rosebdbec4b2010-01-09 02:27:05 +00002147skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002148 ixgbe_reset(adapter);
2149
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002150 /* clear testing bit and return adapter to previous state */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002151 clear_bit(__IXGBE_TESTING, &adapter->state);
2152 if (if_running)
Stefan Assmann6c211fe12016-02-03 09:20:48 +01002153 ixgbe_open(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002154 else if (hw->mac.ops.disable_tx_laser)
2155 hw->mac.ops.disable_tx_laser(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002156 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00002157 e_info(hw, "online testing starting\n");
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002158
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002159 /* Online tests */
2160 if (ixgbe_link_test(adapter, &data[4]))
2161 eth_test->flags |= ETH_TEST_FL_FAILED;
2162
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002163 /* Offline tests aren't run; pass by default */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002164 data[0] = 0;
2165 data[1] = 0;
2166 data[2] = 0;
2167 data[3] = 0;
2168
2169 clear_bit(__IXGBE_TESTING, &adapter->state);
2170 }
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002171
Greg Rosee7d481a2010-03-25 17:06:48 +00002172skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002173 msleep_interruptible(4 * 1000);
2174}
Auke Kok9a799d72007-09-15 14:07:45 -07002175
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002176static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002177 struct ethtool_wolinfo *wol)
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002178{
2179 struct ixgbe_hw *hw = &adapter->hw;
Jacob Keller8e2813f2012-04-21 06:05:40 +00002180 int retval = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002181
Jacob Keller8e2813f2012-04-21 06:05:40 +00002182 /* WOL not supported for all devices */
2183 if (!ixgbe_wol_supported(adapter, hw->device_id,
2184 hw->subsystem_device_id)) {
2185 retval = 1;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002186 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002187 }
2188
2189 return retval;
2190}
2191
Auke Kok9a799d72007-09-15 14:07:45 -07002192static void ixgbe_get_wol(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002193 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07002194{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002195 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2196
2197 wol->supported = WAKE_UCAST | WAKE_MCAST |
Jacob Kellere7cf7452014-04-09 06:03:10 +00002198 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002199 wol->wolopts = 0;
2200
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002201 if (ixgbe_wol_exclusion(adapter, wol) ||
2202 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002203 return;
2204
2205 if (adapter->wol & IXGBE_WUFC_EX)
2206 wol->wolopts |= WAKE_UCAST;
2207 if (adapter->wol & IXGBE_WUFC_MC)
2208 wol->wolopts |= WAKE_MCAST;
2209 if (adapter->wol & IXGBE_WUFC_BC)
2210 wol->wolopts |= WAKE_BCAST;
2211 if (adapter->wol & IXGBE_WUFC_MAG)
2212 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002213}
2214
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002215static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2216{
2217 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2218
2219 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
2220 return -EOPNOTSUPP;
2221
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002222 if (ixgbe_wol_exclusion(adapter, wol))
2223 return wol->wolopts ? -EOPNOTSUPP : 0;
2224
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002225 adapter->wol = 0;
2226
2227 if (wol->wolopts & WAKE_UCAST)
2228 adapter->wol |= IXGBE_WUFC_EX;
2229 if (wol->wolopts & WAKE_MCAST)
2230 adapter->wol |= IXGBE_WUFC_MC;
2231 if (wol->wolopts & WAKE_BCAST)
2232 adapter->wol |= IXGBE_WUFC_BC;
2233 if (wol->wolopts & WAKE_MAGIC)
2234 adapter->wol |= IXGBE_WUFC_MAG;
2235
2236 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2237
2238 return 0;
2239}
2240
Auke Kok9a799d72007-09-15 14:07:45 -07002241static int ixgbe_nway_reset(struct net_device *netdev)
2242{
2243 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2244
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002245 if (netif_running(netdev))
2246 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002247
2248 return 0;
2249}
2250
Emil Tantilov66e69612011-04-16 06:12:51 +00002251static int ixgbe_set_phys_id(struct net_device *netdev,
2252 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07002253{
2254 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002255 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07002256
Paul Greenwalt5e999fb42017-04-21 05:37:13 -04002257 if (!hw->mac.ops.led_on || !hw->mac.ops.led_off)
2258 return -EOPNOTSUPP;
2259
Emil Tantilov66e69612011-04-16 06:12:51 +00002260 switch (state) {
2261 case ETHTOOL_ID_ACTIVE:
2262 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2263 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002264
Emil Tantilov66e69612011-04-16 06:12:51 +00002265 case ETHTOOL_ID_ON:
Don Skidmore805cedd2016-10-20 21:42:00 -04002266 hw->mac.ops.led_on(hw, hw->mac.led_link_act);
Emil Tantilov66e69612011-04-16 06:12:51 +00002267 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002268
Emil Tantilov66e69612011-04-16 06:12:51 +00002269 case ETHTOOL_ID_OFF:
Don Skidmore805cedd2016-10-20 21:42:00 -04002270 hw->mac.ops.led_off(hw, hw->mac.led_link_act);
Emil Tantilov66e69612011-04-16 06:12:51 +00002271 break;
2272
2273 case ETHTOOL_ID_INACTIVE:
2274 /* Restore LED settings */
2275 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2276 break;
2277 }
Auke Kok9a799d72007-09-15 14:07:45 -07002278
2279 return 0;
2280}
2281
2282static int ixgbe_get_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002283 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002284{
2285 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2286
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002287 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002288 if (adapter->rx_itr_setting <= 1)
2289 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2290 else
2291 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002292
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002293 /* if in mixed tx/rx queues per vector mode, report only rx settings */
Alexander Duyck08c88332011-06-11 01:45:03 +00002294 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002295 return 0;
2296
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002297 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002298 if (adapter->tx_itr_setting <= 1)
2299 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2300 else
2301 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002302
Auke Kok9a799d72007-09-15 14:07:45 -07002303 return 0;
2304}
2305
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002306/*
2307 * this function must be called before setting the new value of
2308 * rx_itr_setting
2309 */
Alexander Duyck567d2de2012-02-11 07:18:57 +00002310static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter)
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002311{
2312 struct net_device *netdev = adapter->netdev;
2313
Alexander Duyck567d2de2012-02-11 07:18:57 +00002314 /* nothing to do if LRO or RSC are not enabled */
2315 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) ||
2316 !(netdev->features & NETIF_F_LRO))
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002317 return false;
2318
Alexander Duyck567d2de2012-02-11 07:18:57 +00002319 /* check the feature flag value and enable RSC if necessary */
2320 if (adapter->rx_itr_setting == 1 ||
2321 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
2322 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002323 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Jacob Keller6ec1b712014-04-09 06:03:13 +00002324 e_info(probe, "rx-usecs value high enough to re-enable RSC\n");
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002325 return true;
2326 }
Alexander Duyck567d2de2012-02-11 07:18:57 +00002327 /* if interrupt rate is too high then disable RSC */
2328 } else if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2329 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2330 e_info(probe, "rx-usecs set too low, disabling RSC\n");
2331 return true;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002332 }
2333 return false;
2334}
2335
Auke Kok9a799d72007-09-15 14:07:45 -07002336static int ixgbe_set_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002337 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002338{
2339 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002340 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002341 int i;
Emil Tantilov67da0972013-01-25 06:19:20 +00002342 u16 tx_itr_param, rx_itr_param, tx_itr_prev;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002343 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002344
Emil Tantilov67da0972013-01-25 06:19:20 +00002345 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count) {
2346 /* reject Tx specific changes in case of mixed RxTx vectors */
2347 if (ec->tx_coalesce_usecs)
2348 return -EINVAL;
2349 tx_itr_prev = adapter->rx_itr_setting;
2350 } else {
2351 tx_itr_prev = adapter->tx_itr_setting;
2352 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002353
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002354 if ((ec->rx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)) ||
2355 (ec->tx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)))
2356 return -EINVAL;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002357
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002358 if (ec->rx_coalesce_usecs > 1)
2359 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2360 else
2361 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002362
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002363 if (adapter->rx_itr_setting == 1)
2364 rx_itr_param = IXGBE_20K_ITR;
2365 else
2366 rx_itr_param = adapter->rx_itr_setting;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002367
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002368 if (ec->tx_coalesce_usecs > 1)
2369 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2370 else
2371 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002372
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002373 if (adapter->tx_itr_setting == 1)
Alexander Duyck8ac34f12015-07-30 15:19:28 -07002374 tx_itr_param = IXGBE_12K_ITR;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002375 else
2376 tx_itr_param = adapter->tx_itr_setting;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002377
Emil Tantilov67da0972013-01-25 06:19:20 +00002378 /* mixed Rx/Tx */
2379 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
2380 adapter->tx_itr_setting = adapter->rx_itr_setting;
2381
Emil Tantilov67da0972013-01-25 06:19:20 +00002382 /* detect ITR changes that require update of TXDCTL.WTHRESH */
Emil Tantilov2e010382013-10-22 08:21:04 +00002383 if ((adapter->tx_itr_setting != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002384 (adapter->tx_itr_setting < IXGBE_100K_ITR)) {
2385 if ((tx_itr_prev == 1) ||
Emil Tantilov2e010382013-10-22 08:21:04 +00002386 (tx_itr_prev >= IXGBE_100K_ITR))
Emil Tantilov67da0972013-01-25 06:19:20 +00002387 need_reset = true;
2388 } else {
Emil Tantilov2e010382013-10-22 08:21:04 +00002389 if ((tx_itr_prev != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002390 (tx_itr_prev < IXGBE_100K_ITR))
2391 need_reset = true;
2392 }
Emil Tantilovffefa9f2014-09-18 08:05:02 +00002393
Alexander Duyck567d2de2012-02-11 07:18:57 +00002394 /* check the old value and enable RSC if necessary */
Emil Tantilov67da0972013-01-25 06:19:20 +00002395 need_reset |= ixgbe_update_rsc(adapter);
Alexander Duyck567d2de2012-02-11 07:18:57 +00002396
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002397 for (i = 0; i < adapter->num_q_vectors; i++) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002398 q_vector = adapter->q_vector[i];
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002399 if (q_vector->tx.count && !q_vector->rx.count)
2400 /* tx only */
2401 q_vector->itr = tx_itr_param;
2402 else
2403 /* rx only or mixed */
2404 q_vector->itr = rx_itr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002405 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002406 }
2407
Jesse Brandeburgef021192010-04-27 01:37:41 +00002408 /*
2409 * do reset here at the end to make sure EITR==0 case is handled
2410 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2411 * also locks in RSC enable/disable which requires reset
2412 */
Emil Tantilovc988ee82011-05-13 02:22:45 +00002413 if (need_reset)
2414 ixgbe_do_reset(netdev);
Jesse Brandeburgef021192010-04-27 01:37:41 +00002415
Auke Kok9a799d72007-09-15 14:07:45 -07002416 return 0;
2417}
2418
Alexander Duyck3e053342011-05-11 07:18:47 +00002419static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2420 struct ethtool_rxnfc *cmd)
2421{
2422 union ixgbe_atr_input *mask = &adapter->fdir_mask;
2423 struct ethtool_rx_flow_spec *fsp =
2424 (struct ethtool_rx_flow_spec *)&cmd->fs;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002425 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002426 struct ixgbe_fdir_filter *rule = NULL;
2427
2428 /* report total rule count */
2429 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2430
Sasha Levinb67bfe02013-02-27 17:06:00 -08002431 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002432 &adapter->fdir_filter_list, fdir_node) {
2433 if (fsp->location <= rule->sw_idx)
2434 break;
2435 }
2436
2437 if (!rule || fsp->location != rule->sw_idx)
2438 return -EINVAL;
2439
2440 /* fill out the flow spec entry */
2441
2442 /* set flow type field */
2443 switch (rule->filter.formatted.flow_type) {
2444 case IXGBE_ATR_FLOW_TYPE_TCPV4:
2445 fsp->flow_type = TCP_V4_FLOW;
2446 break;
2447 case IXGBE_ATR_FLOW_TYPE_UDPV4:
2448 fsp->flow_type = UDP_V4_FLOW;
2449 break;
2450 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
2451 fsp->flow_type = SCTP_V4_FLOW;
2452 break;
2453 case IXGBE_ATR_FLOW_TYPE_IPV4:
2454 fsp->flow_type = IP_USER_FLOW;
2455 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
2456 fsp->h_u.usr_ip4_spec.proto = 0;
2457 fsp->m_u.usr_ip4_spec.proto = 0;
2458 break;
2459 default:
2460 return -EINVAL;
2461 }
2462
2463 fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
2464 fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
2465 fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
2466 fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
2467 fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
2468 fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
2469 fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
2470 fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
2471 fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
2472 fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
2473 fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
2474 fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
2475 fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
2476 fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
2477 fsp->flow_type |= FLOW_EXT;
2478
2479 /* record action */
2480 if (rule->action == IXGBE_FDIR_DROP_QUEUE)
2481 fsp->ring_cookie = RX_CLS_FLOW_DISC;
2482 else
2483 fsp->ring_cookie = rule->action;
2484
2485 return 0;
2486}
2487
2488static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
2489 struct ethtool_rxnfc *cmd,
2490 u32 *rule_locs)
2491{
Sasha Levinb67bfe02013-02-27 17:06:00 -08002492 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002493 struct ixgbe_fdir_filter *rule;
2494 int cnt = 0;
2495
2496 /* report total rule count */
2497 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2498
Sasha Levinb67bfe02013-02-27 17:06:00 -08002499 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002500 &adapter->fdir_filter_list, fdir_node) {
2501 if (cnt == cmd->rule_cnt)
2502 return -EMSGSIZE;
2503 rule_locs[cnt] = rule->sw_idx;
2504 cnt++;
2505 }
2506
Ben Hutchings473e64e2011-09-06 13:52:47 +00002507 cmd->rule_cnt = cnt;
2508
Alexander Duyck3e053342011-05-11 07:18:47 +00002509 return 0;
2510}
2511
Alexander Duyckef6afc02012-02-08 07:51:53 +00002512static int ixgbe_get_rss_hash_opts(struct ixgbe_adapter *adapter,
2513 struct ethtool_rxnfc *cmd)
2514{
2515 cmd->data = 0;
2516
Alexander Duyckef6afc02012-02-08 07:51:53 +00002517 /* Report default options for RSS on ixgbe */
2518 switch (cmd->flow_type) {
2519 case TCP_V4_FLOW:
2520 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002521 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002522 case UDP_V4_FLOW:
2523 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2524 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002525 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002526 case SCTP_V4_FLOW:
2527 case AH_ESP_V4_FLOW:
2528 case AH_V4_FLOW:
2529 case ESP_V4_FLOW:
2530 case IPV4_FLOW:
2531 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2532 break;
2533 case TCP_V6_FLOW:
2534 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002535 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002536 case UDP_V6_FLOW:
2537 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2538 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002539 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002540 case SCTP_V6_FLOW:
2541 case AH_ESP_V6_FLOW:
2542 case AH_V6_FLOW:
2543 case ESP_V6_FLOW:
2544 case IPV6_FLOW:
2545 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2546 break;
2547 default:
2548 return -EINVAL;
2549 }
2550
2551 return 0;
2552}
2553
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002554static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002555 u32 *rule_locs)
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002556{
2557 struct ixgbe_adapter *adapter = netdev_priv(dev);
2558 int ret = -EOPNOTSUPP;
2559
2560 switch (cmd->cmd) {
2561 case ETHTOOL_GRXRINGS:
2562 cmd->data = adapter->num_rx_queues;
2563 ret = 0;
2564 break;
Alexander Duyck3e053342011-05-11 07:18:47 +00002565 case ETHTOOL_GRXCLSRLCNT:
2566 cmd->rule_cnt = adapter->fdir_filter_count;
2567 ret = 0;
2568 break;
2569 case ETHTOOL_GRXCLSRULE:
2570 ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
2571 break;
2572 case ETHTOOL_GRXCLSRLALL:
Ben Hutchings815c7db2011-09-06 13:49:12 +00002573 ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
Alexander Duyck3e053342011-05-11 07:18:47 +00002574 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002575 case ETHTOOL_GRXFH:
2576 ret = ixgbe_get_rss_hash_opts(adapter, cmd);
2577 break;
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002578 default:
2579 break;
2580 }
2581
2582 return ret;
2583}
2584
John Fastabendb82b17d2016-02-16 21:18:53 -08002585int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2586 struct ixgbe_fdir_filter *input,
2587 u16 sw_idx)
Alexander Duycke4911d52011-05-11 07:18:52 +00002588{
2589 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002590 struct hlist_node *node2;
2591 struct ixgbe_fdir_filter *rule, *parent;
Alexander Duycke4911d52011-05-11 07:18:52 +00002592 int err = -EINVAL;
2593
2594 parent = NULL;
2595 rule = NULL;
2596
Sasha Levinb67bfe02013-02-27 17:06:00 -08002597 hlist_for_each_entry_safe(rule, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00002598 &adapter->fdir_filter_list, fdir_node) {
2599 /* hash found, or no matching entry */
2600 if (rule->sw_idx >= sw_idx)
2601 break;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002602 parent = rule;
Alexander Duycke4911d52011-05-11 07:18:52 +00002603 }
2604
2605 /* if there is an old rule occupying our place remove it */
2606 if (rule && (rule->sw_idx == sw_idx)) {
2607 if (!input || (rule->filter.formatted.bkt_hash !=
2608 input->filter.formatted.bkt_hash)) {
2609 err = ixgbe_fdir_erase_perfect_filter_82599(hw,
2610 &rule->filter,
2611 sw_idx);
2612 }
2613
2614 hlist_del(&rule->fdir_node);
2615 kfree(rule);
2616 adapter->fdir_filter_count--;
2617 }
2618
2619 /*
2620 * If no input this was a delete, err should be 0 if a rule was
2621 * successfully found and removed from the list else -EINVAL
2622 */
2623 if (!input)
2624 return err;
2625
2626 /* initialize node and set software index */
2627 INIT_HLIST_NODE(&input->fdir_node);
2628
2629 /* add filter to the list */
2630 if (parent)
Ken Helias1d023282014-08-06 16:09:16 -07002631 hlist_add_behind(&input->fdir_node, &parent->fdir_node);
Alexander Duycke4911d52011-05-11 07:18:52 +00002632 else
2633 hlist_add_head(&input->fdir_node,
2634 &adapter->fdir_filter_list);
2635
2636 /* update counts */
2637 adapter->fdir_filter_count++;
2638
2639 return 0;
2640}
2641
2642static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
2643 u8 *flow_type)
2644{
2645 switch (fsp->flow_type & ~FLOW_EXT) {
2646 case TCP_V4_FLOW:
2647 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2648 break;
2649 case UDP_V4_FLOW:
2650 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2651 break;
2652 case SCTP_V4_FLOW:
2653 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2654 break;
2655 case IP_USER_FLOW:
2656 switch (fsp->h_u.usr_ip4_spec.proto) {
2657 case IPPROTO_TCP:
2658 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2659 break;
2660 case IPPROTO_UDP:
2661 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2662 break;
2663 case IPPROTO_SCTP:
2664 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2665 break;
2666 case 0:
2667 if (!fsp->m_u.usr_ip4_spec.proto) {
2668 *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2669 break;
2670 }
Tony Nguyen93df9462017-05-31 04:43:47 -07002671 /* fall through */
Alexander Duycke4911d52011-05-11 07:18:52 +00002672 default:
2673 return 0;
2674 }
2675 break;
2676 default:
2677 return 0;
2678 }
2679
2680 return 1;
2681}
2682
2683static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2684 struct ethtool_rxnfc *cmd)
2685{
2686 struct ethtool_rx_flow_spec *fsp =
2687 (struct ethtool_rx_flow_spec *)&cmd->fs;
2688 struct ixgbe_hw *hw = &adapter->hw;
2689 struct ixgbe_fdir_filter *input;
2690 union ixgbe_atr_input mask;
John Fastabend7aac8422015-05-26 08:23:33 -07002691 u8 queue;
Alexander Duycke4911d52011-05-11 07:18:52 +00002692 int err;
2693
2694 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
2695 return -EOPNOTSUPP;
2696
John Fastabend7aac8422015-05-26 08:23:33 -07002697 /* ring_cookie is a masked into a set of queues and ixgbe pools or
2698 * we use the drop index.
Alexander Duycke4911d52011-05-11 07:18:52 +00002699 */
John Fastabend7aac8422015-05-26 08:23:33 -07002700 if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
2701 queue = IXGBE_FDIR_DROP_QUEUE;
2702 } else {
2703 u32 ring = ethtool_get_flow_spec_ring(fsp->ring_cookie);
2704 u8 vf = ethtool_get_flow_spec_ring_vf(fsp->ring_cookie);
2705
2706 if (!vf && (ring >= adapter->num_rx_queues))
2707 return -EINVAL;
2708 else if (vf &&
2709 ((vf > adapter->num_vfs) ||
2710 ring >= adapter->num_rx_queues_per_pool))
2711 return -EINVAL;
2712
2713 /* Map the ring onto the absolute queue index */
2714 if (!vf)
2715 queue = adapter->rx_ring[ring]->reg_idx;
2716 else
2717 queue = ((vf - 1) *
2718 adapter->num_rx_queues_per_pool) + ring;
2719 }
Alexander Duycke4911d52011-05-11 07:18:52 +00002720
2721 /* Don't allow indexes to exist outside of available space */
2722 if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
2723 e_err(drv, "Location out of range\n");
2724 return -EINVAL;
2725 }
2726
2727 input = kzalloc(sizeof(*input), GFP_ATOMIC);
2728 if (!input)
2729 return -ENOMEM;
2730
2731 memset(&mask, 0, sizeof(union ixgbe_atr_input));
2732
2733 /* set SW index */
2734 input->sw_idx = fsp->location;
2735
2736 /* record flow type */
2737 if (!ixgbe_flowspec_to_flow_type(fsp,
2738 &input->filter.formatted.flow_type)) {
2739 e_err(drv, "Unrecognized flow type\n");
2740 goto err_out;
2741 }
2742
2743 mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
2744 IXGBE_ATR_L4TYPE_MASK;
2745
2746 if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
2747 mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
2748
2749 /* Copy input into formatted structures */
2750 input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
2751 mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
2752 input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
2753 mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
2754 input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
2755 mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
2756 input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
2757 mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
2758
2759 if (fsp->flow_type & FLOW_EXT) {
2760 input->filter.formatted.vm_pool =
2761 (unsigned char)ntohl(fsp->h_ext.data[1]);
2762 mask.formatted.vm_pool =
2763 (unsigned char)ntohl(fsp->m_ext.data[1]);
2764 input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
2765 mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
2766 input->filter.formatted.flex_bytes =
2767 fsp->h_ext.vlan_etype;
2768 mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
2769 }
2770
2771 /* determine if we need to drop or route the packet */
2772 if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
2773 input->action = IXGBE_FDIR_DROP_QUEUE;
2774 else
2775 input->action = fsp->ring_cookie;
2776
2777 spin_lock(&adapter->fdir_perfect_lock);
2778
2779 if (hlist_empty(&adapter->fdir_filter_list)) {
2780 /* save mask and program input mask into HW */
2781 memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
2782 err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
2783 if (err) {
2784 e_err(drv, "Error writing mask\n");
2785 goto err_out_w_lock;
2786 }
2787 } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
2788 e_err(drv, "Only one mask supported per port\n");
2789 goto err_out_w_lock;
2790 }
2791
2792 /* apply mask and compute/store hash */
2793 ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
2794
2795 /* program filters to filter memory */
2796 err = ixgbe_fdir_write_perfect_filter_82599(hw,
John Fastabend7aac8422015-05-26 08:23:33 -07002797 &input->filter, input->sw_idx, queue);
Alexander Duycke4911d52011-05-11 07:18:52 +00002798 if (err)
2799 goto err_out_w_lock;
2800
2801 ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
2802
2803 spin_unlock(&adapter->fdir_perfect_lock);
2804
2805 return err;
2806err_out_w_lock:
2807 spin_unlock(&adapter->fdir_perfect_lock);
2808err_out:
2809 kfree(input);
2810 return -EINVAL;
2811}
2812
2813static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2814 struct ethtool_rxnfc *cmd)
2815{
2816 struct ethtool_rx_flow_spec *fsp =
2817 (struct ethtool_rx_flow_spec *)&cmd->fs;
2818 int err;
2819
2820 spin_lock(&adapter->fdir_perfect_lock);
2821 err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
2822 spin_unlock(&adapter->fdir_perfect_lock);
2823
2824 return err;
2825}
2826
Alexander Duyckef6afc02012-02-08 07:51:53 +00002827#define UDP_RSS_FLAGS (IXGBE_FLAG2_RSS_FIELD_IPV4_UDP | \
2828 IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2829static int ixgbe_set_rss_hash_opt(struct ixgbe_adapter *adapter,
2830 struct ethtool_rxnfc *nfc)
2831{
2832 u32 flags2 = adapter->flags2;
2833
2834 /*
2835 * RSS does not support anything other than hashing
2836 * to queues on src and dst IPs and ports
2837 */
2838 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2839 RXH_L4_B_0_1 | RXH_L4_B_2_3))
2840 return -EINVAL;
2841
2842 switch (nfc->flow_type) {
2843 case TCP_V4_FLOW:
2844 case TCP_V6_FLOW:
2845 if (!(nfc->data & RXH_IP_SRC) ||
2846 !(nfc->data & RXH_IP_DST) ||
2847 !(nfc->data & RXH_L4_B_0_1) ||
2848 !(nfc->data & RXH_L4_B_2_3))
2849 return -EINVAL;
2850 break;
2851 case UDP_V4_FLOW:
2852 if (!(nfc->data & RXH_IP_SRC) ||
2853 !(nfc->data & RXH_IP_DST))
2854 return -EINVAL;
2855 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2856 case 0:
2857 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2858 break;
2859 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2860 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2861 break;
2862 default:
2863 return -EINVAL;
2864 }
2865 break;
2866 case UDP_V6_FLOW:
2867 if (!(nfc->data & RXH_IP_SRC) ||
2868 !(nfc->data & RXH_IP_DST))
2869 return -EINVAL;
2870 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2871 case 0:
2872 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2873 break;
2874 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2875 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2876 break;
2877 default:
2878 return -EINVAL;
2879 }
2880 break;
2881 case AH_ESP_V4_FLOW:
2882 case AH_V4_FLOW:
2883 case ESP_V4_FLOW:
2884 case SCTP_V4_FLOW:
2885 case AH_ESP_V6_FLOW:
2886 case AH_V6_FLOW:
2887 case ESP_V6_FLOW:
2888 case SCTP_V6_FLOW:
2889 if (!(nfc->data & RXH_IP_SRC) ||
2890 !(nfc->data & RXH_IP_DST) ||
2891 (nfc->data & RXH_L4_B_0_1) ||
2892 (nfc->data & RXH_L4_B_2_3))
2893 return -EINVAL;
2894 break;
2895 default:
2896 return -EINVAL;
2897 }
2898
2899 /* if we changed something we need to update flags */
2900 if (flags2 != adapter->flags2) {
2901 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002902 u32 mrqc;
2903 unsigned int pf_pool = adapter->num_vfs;
2904
2905 if ((hw->mac.type >= ixgbe_mac_X550) &&
2906 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2907 mrqc = IXGBE_READ_REG(hw, IXGBE_PFVFMRQC(pf_pool));
2908 else
2909 mrqc = IXGBE_READ_REG(hw, IXGBE_MRQC);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002910
2911 if ((flags2 & UDP_RSS_FLAGS) &&
2912 !(adapter->flags2 & UDP_RSS_FLAGS))
Jacob Keller6ec1b712014-04-09 06:03:13 +00002913 e_warn(drv, "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
Alexander Duyckef6afc02012-02-08 07:51:53 +00002914
2915 adapter->flags2 = flags2;
2916
2917 /* Perform hash on these packet types */
2918 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2919 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2920 | IXGBE_MRQC_RSS_FIELD_IPV6
2921 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2922
2923 mrqc &= ~(IXGBE_MRQC_RSS_FIELD_IPV4_UDP |
2924 IXGBE_MRQC_RSS_FIELD_IPV6_UDP);
2925
2926 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2927 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
2928
2929 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2930 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
2931
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002932 if ((hw->mac.type >= ixgbe_mac_X550) &&
2933 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2934 IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), mrqc);
2935 else
2936 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002937 }
2938
2939 return 0;
2940}
2941
Alexander Duycke4911d52011-05-11 07:18:52 +00002942static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2943{
2944 struct ixgbe_adapter *adapter = netdev_priv(dev);
2945 int ret = -EOPNOTSUPP;
2946
2947 switch (cmd->cmd) {
2948 case ETHTOOL_SRXCLSRLINS:
2949 ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
2950 break;
2951 case ETHTOOL_SRXCLSRLDEL:
2952 ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
2953 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002954 case ETHTOOL_SRXFH:
2955 ret = ixgbe_set_rss_hash_opt(adapter, cmd);
2956 break;
Alexander Duycke4911d52011-05-11 07:18:52 +00002957 default:
2958 break;
2959 }
2960
2961 return ret;
2962}
2963
Tom Barbette1c7cf072015-06-26 15:40:18 +02002964static int ixgbe_rss_indir_tbl_max(struct ixgbe_adapter *adapter)
2965{
2966 if (adapter->hw.mac.type < ixgbe_mac_X550)
2967 return 16;
2968 else
2969 return 64;
2970}
2971
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002972static u32 ixgbe_get_rxfh_key_size(struct net_device *netdev)
2973{
Tony Nguyen3dfbfc72017-04-13 07:26:05 -07002974 return IXGBE_RSS_KEY_SIZE;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002975}
2976
2977static u32 ixgbe_rss_indir_size(struct net_device *netdev)
2978{
2979 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2980
2981 return ixgbe_rss_indir_tbl_entries(adapter);
2982}
2983
2984static void ixgbe_get_reta(struct ixgbe_adapter *adapter, u32 *indir)
2985{
2986 int i, reta_size = ixgbe_rss_indir_tbl_entries(adapter);
Alexander Duyckfa81da72016-09-07 20:28:17 -07002987 u16 rss_m = adapter->ring_feature[RING_F_RSS].mask;
2988
2989 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
2990 rss_m = adapter->ring_feature[RING_F_RSS].indices - 1;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002991
2992 for (i = 0; i < reta_size; i++)
Alexander Duyckfa81da72016-09-07 20:28:17 -07002993 indir[i] = adapter->rss_indir_tbl[i] & rss_m;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002994}
2995
2996static int ixgbe_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key,
2997 u8 *hfunc)
2998{
2999 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3000
3001 if (hfunc)
3002 *hfunc = ETH_RSS_HASH_TOP;
3003
3004 if (indir)
3005 ixgbe_get_reta(adapter, indir);
3006
3007 if (key)
3008 memcpy(key, adapter->rss_key, ixgbe_get_rxfh_key_size(netdev));
3009
3010 return 0;
3011}
3012
Tom Barbette1c7cf072015-06-26 15:40:18 +02003013static int ixgbe_set_rxfh(struct net_device *netdev, const u32 *indir,
3014 const u8 *key, const u8 hfunc)
3015{
3016 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3017 int i;
3018 u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3019
3020 if (hfunc)
3021 return -EINVAL;
3022
3023 /* Fill out the redirection table */
3024 if (indir) {
3025 int max_queues = min_t(int, adapter->num_rx_queues,
3026 ixgbe_rss_indir_tbl_max(adapter));
3027
3028 /*Allow at least 2 queues w/ SR-IOV.*/
3029 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
3030 (max_queues < 2))
3031 max_queues = 2;
3032
3033 /* Verify user input. */
3034 for (i = 0; i < reta_entries; i++)
3035 if (indir[i] >= max_queues)
3036 return -EINVAL;
3037
3038 for (i = 0; i < reta_entries; i++)
3039 adapter->rss_indir_tbl[i] = indir[i];
3040 }
3041
3042 /* Fill out the rss hash key */
Paolo Abenid3aa9c92016-12-15 15:20:34 +01003043 if (key) {
Tom Barbette1c7cf072015-06-26 15:40:18 +02003044 memcpy(adapter->rss_key, key, ixgbe_get_rxfh_key_size(netdev));
Paolo Abenid3aa9c92016-12-15 15:20:34 +01003045 ixgbe_store_key(adapter);
3046 }
Tom Barbette1c7cf072015-06-26 15:40:18 +02003047
3048 ixgbe_store_reta(adapter);
3049
3050 return 0;
3051}
3052
Jacob Kellere3aac882012-05-04 02:56:12 +00003053static int ixgbe_get_ts_info(struct net_device *dev,
3054 struct ethtool_ts_info *info)
3055{
3056 struct ixgbe_adapter *adapter = netdev_priv(dev);
3057
Tony Nguyen918b89e2016-06-01 09:50:43 -07003058 /* we always support timestamping disabled */
3059 info->rx_filters = BIT(HWTSTAMP_FILTER_NONE);
3060
Jacob Kellere3aac882012-05-04 02:56:12 +00003061 switch (adapter->hw.mac.type) {
Don Skidmore9a75a1a2014-11-07 03:53:35 +00003062 case ixgbe_mac_X550:
3063 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07003064 case ixgbe_mac_x550em_a:
Tony Nguyen918b89e2016-06-01 09:50:43 -07003065 info->rx_filters |= BIT(HWTSTAMP_FILTER_ALL);
3066 /* fallthrough */
Jacob Kellere3aac882012-05-04 02:56:12 +00003067 case ixgbe_mac_X540:
3068 case ixgbe_mac_82599EB:
3069 info->so_timestamping =
Jacob Keller50f8d352012-10-31 22:30:54 +00003070 SOF_TIMESTAMPING_TX_SOFTWARE |
3071 SOF_TIMESTAMPING_RX_SOFTWARE |
3072 SOF_TIMESTAMPING_SOFTWARE |
Jacob Kellere3aac882012-05-04 02:56:12 +00003073 SOF_TIMESTAMPING_TX_HARDWARE |
3074 SOF_TIMESTAMPING_RX_HARDWARE |
3075 SOF_TIMESTAMPING_RAW_HARDWARE;
3076
3077 if (adapter->ptp_clock)
3078 info->phc_index = ptp_clock_index(adapter->ptp_clock);
3079 else
3080 info->phc_index = -1;
3081
3082 info->tx_types =
Jacob Kellerb4f47a42016-04-13 16:08:22 -07003083 BIT(HWTSTAMP_TX_OFF) |
3084 BIT(HWTSTAMP_TX_ON);
Jacob Kellere3aac882012-05-04 02:56:12 +00003085
Tony Nguyen918b89e2016-06-01 09:50:43 -07003086 info->rx_filters |=
Jacob Kellerb4f47a42016-04-13 16:08:22 -07003087 BIT(HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
3088 BIT(HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
3089 BIT(HWTSTAMP_FILTER_PTP_V2_EVENT);
Jacob Kellere3aac882012-05-04 02:56:12 +00003090 break;
Jacob Kellere3aac882012-05-04 02:56:12 +00003091 default:
3092 return ethtool_op_get_ts_info(dev, info);
Jacob Kellere3aac882012-05-04 02:56:12 +00003093 }
3094 return 0;
3095}
3096
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003097static unsigned int ixgbe_max_channels(struct ixgbe_adapter *adapter)
3098{
3099 unsigned int max_combined;
3100 u8 tcs = netdev_get_num_tc(adapter->netdev);
3101
3102 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
3103 /* We only support one q_vector without MSI-X */
3104 max_combined = 1;
3105 } else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck3b00da02016-09-07 20:28:11 -07003106 /* Limit value based on the queue mask */
3107 max_combined = adapter->ring_feature[RING_F_RSS].mask + 1;
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003108 } else if (tcs > 1) {
3109 /* For DCB report channels per traffic class */
3110 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3111 /* 8 TC w/ 4 queues per TC */
3112 max_combined = 4;
3113 } else if (tcs > 4) {
3114 /* 8 TC w/ 8 queues per TC */
3115 max_combined = 8;
3116 } else {
3117 /* 4 TC w/ 16 queues per TC */
3118 max_combined = 16;
3119 }
3120 } else if (adapter->atr_sample_rate) {
3121 /* support up to 64 queues with ATR */
3122 max_combined = IXGBE_MAX_FDIR_INDICES;
3123 } else {
3124 /* support up to 16 queues with RSS */
Don Skidmore0f9b2322014-11-18 09:35:08 +00003125 max_combined = ixgbe_max_rss_indices(adapter);
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003126 }
3127
3128 return max_combined;
3129}
3130
3131static void ixgbe_get_channels(struct net_device *dev,
3132 struct ethtool_channels *ch)
3133{
3134 struct ixgbe_adapter *adapter = netdev_priv(dev);
3135
3136 /* report maximum channels */
3137 ch->max_combined = ixgbe_max_channels(adapter);
3138
3139 /* report info for other vector */
3140 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3141 ch->max_other = NON_Q_VECTORS;
3142 ch->other_count = NON_Q_VECTORS;
3143 }
3144
3145 /* record RSS queues */
3146 ch->combined_count = adapter->ring_feature[RING_F_RSS].indices;
3147
3148 /* nothing else to report if RSS is disabled */
3149 if (ch->combined_count == 1)
3150 return;
3151
3152 /* we do not support ATR queueing if SR-IOV is enabled */
3153 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3154 return;
3155
3156 /* same thing goes for being DCB enabled */
3157 if (netdev_get_num_tc(dev) > 1)
3158 return;
3159
3160 /* if ATR is disabled we can exit */
3161 if (!adapter->atr_sample_rate)
3162 return;
3163
3164 /* report flow director queues as maximum channels */
3165 ch->combined_count = adapter->ring_feature[RING_F_FDIR].indices;
3166}
3167
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003168static int ixgbe_set_channels(struct net_device *dev,
3169 struct ethtool_channels *ch)
3170{
3171 struct ixgbe_adapter *adapter = netdev_priv(dev);
3172 unsigned int count = ch->combined_count;
Don Skidmore0f9b2322014-11-18 09:35:08 +00003173 u8 max_rss_indices = ixgbe_max_rss_indices(adapter);
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003174
3175 /* verify they are not requesting separate vectors */
3176 if (!count || ch->rx_count || ch->tx_count)
3177 return -EINVAL;
3178
3179 /* verify other_count has not changed */
3180 if (ch->other_count != NON_Q_VECTORS)
3181 return -EINVAL;
3182
3183 /* verify the number of channels does not exceed hardware limits */
3184 if (count > ixgbe_max_channels(adapter))
3185 return -EINVAL;
3186
3187 /* update feature limits from largest to smallest supported values */
3188 adapter->ring_feature[RING_F_FDIR].limit = count;
3189
Don Skidmore0f9b2322014-11-18 09:35:08 +00003190 /* cap RSS limit */
3191 if (count > max_rss_indices)
3192 count = max_rss_indices;
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003193 adapter->ring_feature[RING_F_RSS].limit = count;
3194
3195#ifdef IXGBE_FCOE
3196 /* cap FCoE limit at 8 */
3197 if (count > IXGBE_FCRETA_SIZE)
3198 count = IXGBE_FCRETA_SIZE;
3199 adapter->ring_feature[RING_F_FCOE].limit = count;
3200
3201#endif
3202 /* use setup TC to update any traffic class queue mapping */
3203 return ixgbe_setup_tc(dev, netdev_get_num_tc(dev));
3204}
3205
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003206static int ixgbe_get_module_info(struct net_device *dev,
3207 struct ethtool_modinfo *modinfo)
3208{
3209 struct ixgbe_adapter *adapter = netdev_priv(dev);
3210 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003211 s32 status;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003212 u8 sff8472_rev, addr_mode;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003213 bool page_swap = false;
3214
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003215 if (hw->phy.type == ixgbe_phy_fw)
3216 return -ENXIO;
3217
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003218 /* Check whether we support SFF-8472 or not */
3219 status = hw->phy.ops.read_i2c_eeprom(hw,
3220 IXGBE_SFF_SFF_8472_COMP,
3221 &sff8472_rev);
Mark Rustada1e869d2015-04-10 10:36:36 -07003222 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003223 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003224
3225 /* addressing mode is not supported */
3226 status = hw->phy.ops.read_i2c_eeprom(hw,
3227 IXGBE_SFF_SFF_8472_SWAP,
3228 &addr_mode);
Mark Rustada1e869d2015-04-10 10:36:36 -07003229 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003230 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003231
3232 if (addr_mode & IXGBE_SFF_ADDRESSING_MODE) {
3233 e_err(drv, "Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
3234 page_swap = true;
3235 }
3236
3237 if (sff8472_rev == IXGBE_SFF_SFF_8472_UNSUP || page_swap) {
3238 /* We have a SFP, but it does not support SFF-8472 */
3239 modinfo->type = ETH_MODULE_SFF_8079;
3240 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
3241 } else {
3242 /* We have a SFP which supports a revision of SFF-8472. */
3243 modinfo->type = ETH_MODULE_SFF_8472;
3244 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
3245 }
3246
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003247 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003248}
3249
3250static int ixgbe_get_module_eeprom(struct net_device *dev,
3251 struct ethtool_eeprom *ee,
3252 u8 *data)
3253{
3254 struct ixgbe_adapter *adapter = netdev_priv(dev);
3255 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003256 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003257 u8 databyte = 0xFF;
3258 int i = 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003259
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003260 if (ee->len == 0)
3261 return -EINVAL;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003262
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003263 if (hw->phy.type == ixgbe_phy_fw)
3264 return -ENXIO;
3265
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003266 for (i = ee->offset; i < ee->offset + ee->len; i++) {
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003267 /* I2C reads can take long time */
3268 if (test_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3269 return -EBUSY;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003270
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003271 if (i < ETH_MODULE_SFF_8079_LEN)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003272 status = hw->phy.ops.read_i2c_eeprom(hw, i, &databyte);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003273 else
3274 status = hw->phy.ops.read_i2c_sff8472(hw, i, &databyte);
3275
Mark Rustada1e869d2015-04-10 10:36:36 -07003276 if (status)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003277 return -EIO;
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003278
3279 data[i - ee->offset] = databyte;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003280 }
3281
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003282 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003283}
3284
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003285static const struct {
3286 ixgbe_link_speed mac_speed;
3287 u32 supported;
3288} ixgbe_ls_map[] = {
3289 { IXGBE_LINK_SPEED_10_FULL, SUPPORTED_10baseT_Full },
3290 { IXGBE_LINK_SPEED_100_FULL, SUPPORTED_100baseT_Full },
3291 { IXGBE_LINK_SPEED_1GB_FULL, SUPPORTED_1000baseT_Full },
3292 { IXGBE_LINK_SPEED_2_5GB_FULL, SUPPORTED_2500baseX_Full },
3293 { IXGBE_LINK_SPEED_10GB_FULL, SUPPORTED_10000baseT_Full },
3294};
3295
3296static const struct {
3297 u32 lp_advertised;
3298 u32 mac_speed;
3299} ixgbe_lp_map[] = {
3300 { FW_PHY_ACT_UD_2_100M_TX_EEE, SUPPORTED_100baseT_Full },
3301 { FW_PHY_ACT_UD_2_1G_T_EEE, SUPPORTED_1000baseT_Full },
3302 { FW_PHY_ACT_UD_2_10G_T_EEE, SUPPORTED_10000baseT_Full },
3303 { FW_PHY_ACT_UD_2_1G_KX_EEE, SUPPORTED_1000baseKX_Full },
3304 { FW_PHY_ACT_UD_2_10G_KX4_EEE, SUPPORTED_10000baseKX4_Full },
3305 { FW_PHY_ACT_UD_2_10G_KR_EEE, SUPPORTED_10000baseKR_Full},
3306};
3307
3308static int
3309ixgbe_get_eee_fw(struct ixgbe_adapter *adapter, struct ethtool_eee *edata)
3310{
3311 u32 info[FW_PHY_ACT_DATA_COUNT] = { 0 };
3312 struct ixgbe_hw *hw = &adapter->hw;
3313 s32 rc;
3314 u16 i;
3315
3316 rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_UD_2, &info);
3317 if (rc)
3318 return rc;
3319
3320 edata->lp_advertised = 0;
3321 for (i = 0; i < ARRAY_SIZE(ixgbe_lp_map); ++i) {
3322 if (info[0] & ixgbe_lp_map[i].lp_advertised)
3323 edata->lp_advertised |= ixgbe_lp_map[i].mac_speed;
3324 }
3325
3326 edata->supported = 0;
3327 for (i = 0; i < ARRAY_SIZE(ixgbe_ls_map); ++i) {
3328 if (hw->phy.eee_speeds_supported & ixgbe_ls_map[i].mac_speed)
3329 edata->supported |= ixgbe_ls_map[i].supported;
3330 }
3331
3332 edata->advertised = 0;
3333 for (i = 0; i < ARRAY_SIZE(ixgbe_ls_map); ++i) {
3334 if (hw->phy.eee_speeds_advertised & ixgbe_ls_map[i].mac_speed)
3335 edata->advertised |= ixgbe_ls_map[i].supported;
3336 }
3337
3338 edata->eee_enabled = !!edata->advertised;
3339 edata->tx_lpi_enabled = edata->eee_enabled;
3340 if (edata->advertised & edata->lp_advertised)
3341 edata->eee_active = true;
3342
3343 return 0;
3344}
3345
3346static int ixgbe_get_eee(struct net_device *netdev, struct ethtool_eee *edata)
3347{
3348 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3349 struct ixgbe_hw *hw = &adapter->hw;
3350
3351 if (!(adapter->flags2 & IXGBE_FLAG2_EEE_CAPABLE))
3352 return -EOPNOTSUPP;
3353
3354 if (hw->phy.eee_speeds_supported && hw->phy.type == ixgbe_phy_fw)
3355 return ixgbe_get_eee_fw(adapter, edata);
3356
3357 return -EOPNOTSUPP;
3358}
3359
3360static int ixgbe_set_eee(struct net_device *netdev, struct ethtool_eee *edata)
3361{
3362 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3363 struct ixgbe_hw *hw = &adapter->hw;
3364 struct ethtool_eee eee_data;
3365 s32 ret_val;
3366
3367 if (!(adapter->flags2 & IXGBE_FLAG2_EEE_CAPABLE))
3368 return -EOPNOTSUPP;
3369
3370 memset(&eee_data, 0, sizeof(struct ethtool_eee));
3371
3372 ret_val = ixgbe_get_eee(netdev, &eee_data);
3373 if (ret_val)
3374 return ret_val;
3375
3376 if (eee_data.eee_enabled && !edata->eee_enabled) {
3377 if (eee_data.tx_lpi_enabled != edata->tx_lpi_enabled) {
3378 e_err(drv, "Setting EEE tx-lpi is not supported\n");
3379 return -EINVAL;
3380 }
3381
3382 if (eee_data.tx_lpi_timer != edata->tx_lpi_timer) {
3383 e_err(drv,
3384 "Setting EEE Tx LPI timer is not supported\n");
3385 return -EINVAL;
3386 }
3387
3388 if (eee_data.advertised != edata->advertised) {
3389 e_err(drv,
3390 "Setting EEE advertised speeds is not supported\n");
3391 return -EINVAL;
3392 }
3393 }
3394
3395 if (eee_data.eee_enabled != edata->eee_enabled) {
3396 if (edata->eee_enabled) {
3397 adapter->flags2 |= IXGBE_FLAG2_EEE_ENABLED;
3398 hw->phy.eee_speeds_advertised =
3399 hw->phy.eee_speeds_supported;
3400 } else {
3401 adapter->flags2 &= ~IXGBE_FLAG2_EEE_ENABLED;
3402 hw->phy.eee_speeds_advertised = 0;
3403 }
3404
3405 /* reset link */
3406 if (netif_running(netdev))
3407 ixgbe_reinit_locked(adapter);
3408 else
3409 ixgbe_reset(adapter);
3410 }
3411
3412 return 0;
3413}
3414
Alexander Duyck2ccdf262017-01-17 08:37:03 -08003415static u32 ixgbe_get_priv_flags(struct net_device *netdev)
3416{
3417 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3418 u32 priv_flags = 0;
3419
3420 if (adapter->flags2 & IXGBE_FLAG2_RX_LEGACY)
3421 priv_flags |= IXGBE_PRIV_FLAGS_LEGACY_RX;
3422
3423 return priv_flags;
3424}
3425
3426static int ixgbe_set_priv_flags(struct net_device *netdev, u32 priv_flags)
3427{
3428 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3429 unsigned int flags2 = adapter->flags2;
3430
3431 flags2 &= ~IXGBE_FLAG2_RX_LEGACY;
3432 if (priv_flags & IXGBE_PRIV_FLAGS_LEGACY_RX)
3433 flags2 |= IXGBE_FLAG2_RX_LEGACY;
3434
3435 if (flags2 != adapter->flags2) {
3436 adapter->flags2 = flags2;
3437
3438 /* reset interface to repopulate queues */
3439 if (netif_running(netdev))
3440 ixgbe_reinit_locked(adapter);
3441 }
3442
3443 return 0;
3444}
3445
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003446static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07003447 .get_drvinfo = ixgbe_get_drvinfo,
3448 .get_regs_len = ixgbe_get_regs_len,
3449 .get_regs = ixgbe_get_regs,
3450 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00003451 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07003452 .nway_reset = ixgbe_nway_reset,
3453 .get_link = ethtool_op_get_link,
3454 .get_eeprom_len = ixgbe_get_eeprom_len,
3455 .get_eeprom = ixgbe_get_eeprom,
Emil Tantilov2fa5eef2011-10-06 08:57:04 +00003456 .set_eeprom = ixgbe_set_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003457 .get_ringparam = ixgbe_get_ringparam,
3458 .set_ringparam = ixgbe_set_ringparam,
3459 .get_pauseparam = ixgbe_get_pauseparam,
3460 .set_pauseparam = ixgbe_set_pauseparam,
Auke Kok9a799d72007-09-15 14:07:45 -07003461 .get_msglevel = ixgbe_get_msglevel,
3462 .set_msglevel = ixgbe_set_msglevel,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003463 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07003464 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00003465 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003466 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07003467 .get_ethtool_stats = ixgbe_get_ethtool_stats,
3468 .get_coalesce = ixgbe_get_coalesce,
3469 .set_coalesce = ixgbe_set_coalesce,
Alexander Duyck91cd94b2011-05-11 07:18:41 +00003470 .get_rxnfc = ixgbe_get_rxnfc,
Alexander Duycke4911d52011-05-11 07:18:52 +00003471 .set_rxnfc = ixgbe_set_rxnfc,
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003472 .get_rxfh_indir_size = ixgbe_rss_indir_size,
3473 .get_rxfh_key_size = ixgbe_get_rxfh_key_size,
3474 .get_rxfh = ixgbe_get_rxfh,
Tom Barbette1c7cf072015-06-26 15:40:18 +02003475 .set_rxfh = ixgbe_set_rxfh,
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003476 .get_eee = ixgbe_get_eee,
3477 .set_eee = ixgbe_set_eee,
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003478 .get_channels = ixgbe_get_channels,
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003479 .set_channels = ixgbe_set_channels,
Alexander Duyck2ccdf262017-01-17 08:37:03 -08003480 .get_priv_flags = ixgbe_get_priv_flags,
3481 .set_priv_flags = ixgbe_set_priv_flags,
Jacob Kellere3aac882012-05-04 02:56:12 +00003482 .get_ts_info = ixgbe_get_ts_info,
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003483 .get_module_info = ixgbe_get_module_info,
3484 .get_module_eeprom = ixgbe_get_module_eeprom,
Philippe Reynes8704f212017-03-07 23:32:25 +01003485 .get_link_ksettings = ixgbe_get_link_ksettings,
3486 .set_link_ksettings = ixgbe_set_link_ksettings,
Auke Kok9a799d72007-09-15 14:07:45 -07003487};
3488
3489void ixgbe_set_ethtool_ops(struct net_device *netdev)
3490{
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003491 netdev->ethtool_ops = &ixgbe_ethtool_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07003492}