blob: 921c2082af4cccf58c808601126a63410aab08b4 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000022/* Must be a power of 2 or else MODULO will BUG_ON */
Somnath Kotur3de09452011-09-30 07:25:05 +000023static int be_get_temp_freq = 64;
24
25static inline void *embedded_payload(struct be_mcc_wrb *wrb)
26{
27 return wrb->payload.embedded_payload;
28}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000029
Sathya Perla8788fdc2009-07-27 22:52:03 +000030static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000031{
Sathya Perla8788fdc2009-07-27 22:52:03 +000032 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000033 u32 val = 0;
34
Sathya Perla6589ade2011-11-10 19:18:00 +000035 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000036 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000037
Sathya Perla5fb379e2009-06-18 00:02:59 +000038 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
39 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000040
41 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000042 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000043}
44
45/* To check if valid bit is set, check the entire word as we don't know
46 * the endianness of the data (old entry is host endian while a new entry is
47 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000048static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000049{
50 if (compl->flags != 0) {
51 compl->flags = le32_to_cpu(compl->flags);
52 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
53 return true;
54 } else {
55 return false;
56 }
57}
58
59/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000060static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000061{
62 compl->flags = 0;
63}
64
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000065static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
66{
67 unsigned long addr;
68
69 addr = tag1;
70 addr = ((addr << 16) << 16) | tag0;
71 return (void *)addr;
72}
73
Sathya Perla8788fdc2009-07-27 22:52:03 +000074static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000075 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000076{
77 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000078 struct be_cmd_resp_hdr *resp_hdr;
79 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +000080
81 /* Just swap the status to host endian; mcc tag is opaquely copied
82 * from mcc_wrb */
83 be_dws_le_to_cpu(compl, 4);
84
85 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
86 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070087
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000088 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
89
90 if (resp_hdr) {
91 opcode = resp_hdr->opcode;
92 subsystem = resp_hdr->subsystem;
93 }
94
95 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
96 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
97 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070098 adapter->flash_status = compl_status;
99 complete(&adapter->flash_compl);
100 }
101
Sathya Perlab31c50a2009-09-17 10:30:13 -0700102 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000103 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
104 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
105 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000106 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000107 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700108 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000109 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
110 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000111 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000112 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000113 adapter->drv_stats.be_on_die_temperature =
114 resp->on_die_temperature;
115 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000116 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000117 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Somnath Kotur3de09452011-09-30 07:25:05 +0000118 be_get_temp_freq = 0;
119
Sathya Perla2b3f2912011-06-29 23:32:56 +0000120 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
121 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
122 goto done;
123
124 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000125 dev_warn(&adapter->pdev->dev,
126 "opcode %d-%d is not permitted\n",
127 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000128 } else {
129 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
130 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000131 dev_err(&adapter->pdev->dev,
132 "opcode %d-%d failed:status %d-%d\n",
133 opcode, subsystem, compl_status, extd_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000134 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000135 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000136done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700137 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000138}
139
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000140/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000141static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000142 struct be_async_event_link_state *evt)
143{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000144 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000145 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000146
147 /* For the initial link status do not rely on the ASYNC event as
148 * it may not be received in some cases.
149 */
150 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
151 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000152}
153
Somnath Koturcc4ce022010-10-21 07:11:14 -0700154/* Grp5 CoS Priority evt */
155static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
156 struct be_async_event_grp5_cos_priority *evt)
157{
158 if (evt->valid) {
159 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000160 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700161 adapter->recommended_prio =
162 evt->reco_default_priority << VLAN_PRIO_SHIFT;
163 }
164}
165
166/* Grp5 QOS Speed evt */
167static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
168 struct be_async_event_grp5_qos_link_speed *evt)
169{
170 if (evt->physical_port == adapter->port_num) {
171 /* qos_link_speed is in units of 10 Mbps */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000172 adapter->phy.link_speed = evt->qos_link_speed * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700173 }
174}
175
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000176/*Grp5 PVID evt*/
177static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
178 struct be_async_event_grp5_pvid_state *evt)
179{
180 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700181 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000182 else
183 adapter->pvid = 0;
184}
185
Somnath Koturcc4ce022010-10-21 07:11:14 -0700186static void be_async_grp5_evt_process(struct be_adapter *adapter,
187 u32 trailer, struct be_mcc_compl *evt)
188{
189 u8 event_type = 0;
190
191 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
192 ASYNC_TRAILER_EVENT_TYPE_MASK;
193
194 switch (event_type) {
195 case ASYNC_EVENT_COS_PRIORITY:
196 be_async_grp5_cos_priority_process(adapter,
197 (struct be_async_event_grp5_cos_priority *)evt);
198 break;
199 case ASYNC_EVENT_QOS_SPEED:
200 be_async_grp5_qos_speed_process(adapter,
201 (struct be_async_event_grp5_qos_link_speed *)evt);
202 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000203 case ASYNC_EVENT_PVID_STATE:
204 be_async_grp5_pvid_state_process(adapter,
205 (struct be_async_event_grp5_pvid_state *)evt);
206 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700207 default:
208 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
209 break;
210 }
211}
212
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000213static inline bool is_link_state_evt(u32 trailer)
214{
Eric Dumazet807540b2010-09-23 05:40:09 +0000215 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000216 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000217 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000218}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000219
Somnath Koturcc4ce022010-10-21 07:11:14 -0700220static inline bool is_grp5_evt(u32 trailer)
221{
222 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
223 ASYNC_TRAILER_EVENT_CODE_MASK) ==
224 ASYNC_EVENT_CODE_GRP_5);
225}
226
Sathya Perlaefd2e402009-07-27 22:53:10 +0000227static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000228{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000229 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000230 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000231
232 if (be_mcc_compl_is_new(compl)) {
233 queue_tail_inc(mcc_cq);
234 return compl;
235 }
236 return NULL;
237}
238
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000239void be_async_mcc_enable(struct be_adapter *adapter)
240{
241 spin_lock_bh(&adapter->mcc_cq_lock);
242
243 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
244 adapter->mcc_obj.rearm_cq = true;
245
246 spin_unlock_bh(&adapter->mcc_cq_lock);
247}
248
249void be_async_mcc_disable(struct be_adapter *adapter)
250{
251 adapter->mcc_obj.rearm_cq = false;
252}
253
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000254int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000255{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000256 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000257 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000258 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000259
Sathya Perla8788fdc2009-07-27 22:52:03 +0000260 spin_lock_bh(&adapter->mcc_cq_lock);
261 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000262 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
263 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000264 if (is_link_state_evt(compl->flags))
265 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000266 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700267 else if (is_grp5_evt(compl->flags))
268 be_async_grp5_evt_process(adapter,
269 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700270 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000271 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000272 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000273 }
274 be_mcc_compl_use(compl);
275 num++;
276 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700277
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000278 if (num)
279 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
280
Sathya Perla8788fdc2009-07-27 22:52:03 +0000281 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000282 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000283}
284
Sathya Perla6ac7b682009-06-18 00:05:54 +0000285/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700286static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000287{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700288#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000289 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800290 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700291
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800292 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000293 if (be_error(adapter))
294 return -EIO;
295
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000296 status = be_process_mcc(adapter);
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800297
298 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000299 break;
300 udelay(100);
301 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700302 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000303 dev_err(&adapter->pdev->dev, "FW not responding\n");
304 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000305 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700306 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800307 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000308}
309
310/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700311static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000312{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000313 int status;
314 struct be_mcc_wrb *wrb;
315 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
316 u16 index = mcc_obj->q.head;
317 struct be_cmd_resp_hdr *resp;
318
319 index_dec(&index, mcc_obj->q.len);
320 wrb = queue_index_node(&mcc_obj->q, index);
321
322 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
323
Sathya Perla8788fdc2009-07-27 22:52:03 +0000324 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000325
326 status = be_mcc_wait_compl(adapter);
327 if (status == -EIO)
328 goto out;
329
330 status = resp->status;
331out:
332 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000333}
334
Sathya Perla5f0b8492009-07-27 22:52:56 +0000335static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700336{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000337 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700338 u32 ready;
339
340 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000341 if (be_error(adapter))
342 return -EIO;
343
Sathya Perlacf588472010-02-14 21:22:01 +0000344 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000345 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000346 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000347
348 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700349 if (ready)
350 break;
351
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000352 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000353 dev_err(&adapter->pdev->dev, "FW not responding\n");
354 adapter->fw_timeout = true;
Padmanabh Ratnakare1cfb672011-11-03 01:50:08 +0000355 be_detect_dump_ue(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700356 return -1;
357 }
358
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000359 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000360 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700361 } while (true);
362
363 return 0;
364}
365
366/*
367 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000368 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700369 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700370static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700371{
372 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700373 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000374 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
375 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700376 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000377 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700378
Sathya Perlacf588472010-02-14 21:22:01 +0000379 /* wait for ready to be set */
380 status = be_mbox_db_ready_wait(adapter, db);
381 if (status != 0)
382 return status;
383
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700384 val |= MPU_MAILBOX_DB_HI_MASK;
385 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
386 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
387 iowrite32(val, db);
388
389 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000390 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700391 if (status != 0)
392 return status;
393
394 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700395 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
396 val |= (u32)(mbox_mem->dma >> 4) << 2;
397 iowrite32(val, db);
398
Sathya Perla5f0b8492009-07-27 22:52:56 +0000399 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700400 if (status != 0)
401 return status;
402
Sathya Perla5fb379e2009-06-18 00:02:59 +0000403 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000404 if (be_mcc_compl_is_new(compl)) {
405 status = be_mcc_compl_process(adapter, &mbox->compl);
406 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000407 if (status)
408 return status;
409 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000410 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700411 return -1;
412 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000413 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700414}
415
Sathya Perla8788fdc2009-07-27 22:52:03 +0000416static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700417{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000418 u32 sem;
419
420 if (lancer_chip(adapter))
421 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
422 else
423 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700424
425 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
426 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
427 return -1;
428 else
429 return 0;
430}
431
Sathya Perla8788fdc2009-07-27 22:52:03 +0000432int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700433{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000434 u16 stage;
435 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000436 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700437
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000438 do {
439 status = be_POST_stage_get(adapter, &stage);
440 if (status) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000441 dev_err(dev, "POST error; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000442 return -1;
443 } else if (stage != POST_STAGE_ARMFW_RDY) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000444 if (msleep_interruptible(2000)) {
445 dev_err(dev, "Waiting for POST aborted\n");
446 return -EINTR;
447 }
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000448 timeout += 2;
449 } else {
450 return 0;
451 }
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000452 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700453
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000454 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000455 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700456}
457
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700458
459static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
460{
461 return &wrb->payload.sgl[0];
462}
463
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700464
465/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000466/* mem will be NULL for embedded commands */
467static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
468 u8 subsystem, u8 opcode, int cmd_len,
469 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700470{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000471 struct be_sge *sge;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000472 unsigned long addr = (unsigned long)req_hdr;
473 u64 req_addr = addr;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000474
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700475 req_hdr->opcode = opcode;
476 req_hdr->subsystem = subsystem;
477 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000478 req_hdr->version = 0;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000479
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000480 wrb->tag0 = req_addr & 0xFFFFFFFF;
481 wrb->tag1 = upper_32_bits(req_addr);
482
Somnath Kotur106df1e2011-10-27 07:12:13 +0000483 wrb->payload_length = cmd_len;
484 if (mem) {
485 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
486 MCC_WRB_SGE_CNT_SHIFT;
487 sge = nonembedded_sgl(wrb);
488 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
489 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
490 sge->len = cpu_to_le32(mem->size);
491 } else
492 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
493 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700494}
495
496static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
497 struct be_dma_mem *mem)
498{
499 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
500 u64 dma = (u64)mem->dma;
501
502 for (i = 0; i < buf_pages; i++) {
503 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
504 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
505 dma += PAGE_SIZE_4K;
506 }
507}
508
509/* Converts interrupt delay in microseconds to multiplier value */
510static u32 eq_delay_to_mult(u32 usec_delay)
511{
512#define MAX_INTR_RATE 651042
513 const u32 round = 10;
514 u32 multiplier;
515
516 if (usec_delay == 0)
517 multiplier = 0;
518 else {
519 u32 interrupt_rate = 1000000 / usec_delay;
520 /* Max delay, corresponding to the lowest interrupt rate */
521 if (interrupt_rate == 0)
522 multiplier = 1023;
523 else {
524 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
525 multiplier /= interrupt_rate;
526 /* Round the multiplier to the closest value.*/
527 multiplier = (multiplier + round/2) / round;
528 multiplier = min(multiplier, (u32)1023);
529 }
530 }
531 return multiplier;
532}
533
Sathya Perlab31c50a2009-09-17 10:30:13 -0700534static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700535{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700536 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
537 struct be_mcc_wrb *wrb
538 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
539 memset(wrb, 0, sizeof(*wrb));
540 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700541}
542
Sathya Perlab31c50a2009-09-17 10:30:13 -0700543static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000544{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700545 struct be_queue_info *mccq = &adapter->mcc_obj.q;
546 struct be_mcc_wrb *wrb;
547
Sathya Perla713d03942009-11-22 22:02:45 +0000548 if (atomic_read(&mccq->used) >= mccq->len) {
549 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
550 return NULL;
551 }
552
Sathya Perlab31c50a2009-09-17 10:30:13 -0700553 wrb = queue_head_node(mccq);
554 queue_head_inc(mccq);
555 atomic_inc(&mccq->used);
556 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000557 return wrb;
558}
559
Sathya Perla2243e2e2009-11-22 22:02:03 +0000560/* Tell fw we're about to start firing cmds by writing a
561 * special pattern across the wrb hdr; uses mbox
562 */
563int be_cmd_fw_init(struct be_adapter *adapter)
564{
565 u8 *wrb;
566 int status;
567
Ivan Vecera29849612010-12-14 05:43:19 +0000568 if (mutex_lock_interruptible(&adapter->mbox_lock))
569 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000570
571 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000572 *wrb++ = 0xFF;
573 *wrb++ = 0x12;
574 *wrb++ = 0x34;
575 *wrb++ = 0xFF;
576 *wrb++ = 0xFF;
577 *wrb++ = 0x56;
578 *wrb++ = 0x78;
579 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000580
581 status = be_mbox_notify_wait(adapter);
582
Ivan Vecera29849612010-12-14 05:43:19 +0000583 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000584 return status;
585}
586
587/* Tell fw we're done with firing cmds by writing a
588 * special pattern across the wrb hdr; uses mbox
589 */
590int be_cmd_fw_clean(struct be_adapter *adapter)
591{
592 u8 *wrb;
593 int status;
594
Ivan Vecera29849612010-12-14 05:43:19 +0000595 if (mutex_lock_interruptible(&adapter->mbox_lock))
596 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000597
598 wrb = (u8 *)wrb_from_mbox(adapter);
599 *wrb++ = 0xFF;
600 *wrb++ = 0xAA;
601 *wrb++ = 0xBB;
602 *wrb++ = 0xFF;
603 *wrb++ = 0xFF;
604 *wrb++ = 0xCC;
605 *wrb++ = 0xDD;
606 *wrb = 0xFF;
607
608 status = be_mbox_notify_wait(adapter);
609
Ivan Vecera29849612010-12-14 05:43:19 +0000610 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000611 return status;
612}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000613int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700614 struct be_queue_info *eq, int eq_delay)
615{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700616 struct be_mcc_wrb *wrb;
617 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700618 struct be_dma_mem *q_mem = &eq->dma_mem;
619 int status;
620
Ivan Vecera29849612010-12-14 05:43:19 +0000621 if (mutex_lock_interruptible(&adapter->mbox_lock))
622 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700623
624 wrb = wrb_from_mbox(adapter);
625 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700626
Somnath Kotur106df1e2011-10-27 07:12:13 +0000627 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
628 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700629
630 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
631
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700632 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
633 /* 4byte eqe*/
634 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
635 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
636 __ilog2_u32(eq->len/256));
637 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
638 eq_delay_to_mult(eq_delay));
639 be_dws_cpu_to_le(req->context, sizeof(req->context));
640
641 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
642
Sathya Perlab31c50a2009-09-17 10:30:13 -0700643 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700644 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700645 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700646 eq->id = le16_to_cpu(resp->eq_id);
647 eq->created = true;
648 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700649
Ivan Vecera29849612010-12-14 05:43:19 +0000650 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651 return status;
652}
653
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000654/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000655int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000656 u8 type, bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700657{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700658 struct be_mcc_wrb *wrb;
659 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700660 int status;
661
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000662 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700663
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000664 wrb = wrb_from_mccq(adapter);
665 if (!wrb) {
666 status = -EBUSY;
667 goto err;
668 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700669 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700670
Somnath Kotur106df1e2011-10-27 07:12:13 +0000671 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
672 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700673 req->type = type;
674 if (permanent) {
675 req->permanent = 1;
676 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700677 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000678 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700679 req->permanent = 0;
680 }
681
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000682 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700683 if (!status) {
684 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700685 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700686 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700687
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000688err:
689 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700690 return status;
691}
692
Sathya Perlab31c50a2009-09-17 10:30:13 -0700693/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000694int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000695 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700696{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700697 struct be_mcc_wrb *wrb;
698 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700699 int status;
700
Sathya Perlab31c50a2009-09-17 10:30:13 -0700701 spin_lock_bh(&adapter->mcc_lock);
702
703 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000704 if (!wrb) {
705 status = -EBUSY;
706 goto err;
707 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700708 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700709
Somnath Kotur106df1e2011-10-27 07:12:13 +0000710 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
711 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700712
Ajit Khapardef8617e02011-02-11 13:36:37 +0000713 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700714 req->if_id = cpu_to_le32(if_id);
715 memcpy(req->mac_address, mac_addr, ETH_ALEN);
716
Sathya Perlab31c50a2009-09-17 10:30:13 -0700717 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700718 if (!status) {
719 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
720 *pmac_id = le32_to_cpu(resp->pmac_id);
721 }
722
Sathya Perla713d03942009-11-22 22:02:45 +0000723err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700724 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000725
726 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
727 status = -EPERM;
728
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700729 return status;
730}
731
Sathya Perlab31c50a2009-09-17 10:30:13 -0700732/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000733int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700734{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700735 struct be_mcc_wrb *wrb;
736 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700737 int status;
738
Sathya Perla30128032011-11-10 19:17:57 +0000739 if (pmac_id == -1)
740 return 0;
741
Sathya Perlab31c50a2009-09-17 10:30:13 -0700742 spin_lock_bh(&adapter->mcc_lock);
743
744 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000745 if (!wrb) {
746 status = -EBUSY;
747 goto err;
748 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700749 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700750
Somnath Kotur106df1e2011-10-27 07:12:13 +0000751 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
752 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700753
Ajit Khapardef8617e02011-02-11 13:36:37 +0000754 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700755 req->if_id = cpu_to_le32(if_id);
756 req->pmac_id = cpu_to_le32(pmac_id);
757
Sathya Perlab31c50a2009-09-17 10:30:13 -0700758 status = be_mcc_notify_wait(adapter);
759
Sathya Perla713d03942009-11-22 22:02:45 +0000760err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700761 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700762 return status;
763}
764
Sathya Perlab31c50a2009-09-17 10:30:13 -0700765/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000766int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
767 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700768{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700769 struct be_mcc_wrb *wrb;
770 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700771 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700772 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700773 int status;
774
Ivan Vecera29849612010-12-14 05:43:19 +0000775 if (mutex_lock_interruptible(&adapter->mbox_lock))
776 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700777
778 wrb = wrb_from_mbox(adapter);
779 req = embedded_payload(wrb);
780 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700781
Somnath Kotur106df1e2011-10-27 07:12:13 +0000782 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
783 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700784
785 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000786 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000787 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000788 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000789 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
790 no_delay);
791 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
792 __ilog2_u32(cq->len/256));
793 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
794 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
795 ctxt, 1);
796 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
797 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000798 } else {
799 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
800 coalesce_wm);
801 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
802 ctxt, no_delay);
803 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
804 __ilog2_u32(cq->len/256));
805 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000806 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
807 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000808 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700809
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700810 be_dws_cpu_to_le(ctxt, sizeof(req->context));
811
812 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
813
Sathya Perlab31c50a2009-09-17 10:30:13 -0700814 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700815 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700816 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700817 cq->id = le16_to_cpu(resp->cq_id);
818 cq->created = true;
819 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700820
Ivan Vecera29849612010-12-14 05:43:19 +0000821 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000822
823 return status;
824}
825
826static u32 be_encoded_q_len(int q_len)
827{
828 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
829 if (len_encoded == 16)
830 len_encoded = 0;
831 return len_encoded;
832}
833
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000834int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000835 struct be_queue_info *mccq,
836 struct be_queue_info *cq)
837{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700838 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000839 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000840 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700841 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000842 int status;
843
Ivan Vecera29849612010-12-14 05:43:19 +0000844 if (mutex_lock_interruptible(&adapter->mbox_lock))
845 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700846
847 wrb = wrb_from_mbox(adapter);
848 req = embedded_payload(wrb);
849 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000850
Somnath Kotur106df1e2011-10-27 07:12:13 +0000851 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
852 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000853
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000854 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000855 if (lancer_chip(adapter)) {
856 req->hdr.version = 1;
857 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000858
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000859 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
860 be_encoded_q_len(mccq->len));
861 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
862 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
863 ctxt, cq->id);
864 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
865 ctxt, 1);
866
867 } else {
868 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
869 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
870 be_encoded_q_len(mccq->len));
871 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
872 }
873
Somnath Koturcc4ce022010-10-21 07:11:14 -0700874 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000875 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000876 be_dws_cpu_to_le(ctxt, sizeof(req->context));
877
878 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
879
Sathya Perlab31c50a2009-09-17 10:30:13 -0700880 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000881 if (!status) {
882 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
883 mccq->id = le16_to_cpu(resp->id);
884 mccq->created = true;
885 }
Ivan Vecera29849612010-12-14 05:43:19 +0000886 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700887
888 return status;
889}
890
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000891int be_cmd_mccq_org_create(struct be_adapter *adapter,
892 struct be_queue_info *mccq,
893 struct be_queue_info *cq)
894{
895 struct be_mcc_wrb *wrb;
896 struct be_cmd_req_mcc_create *req;
897 struct be_dma_mem *q_mem = &mccq->dma_mem;
898 void *ctxt;
899 int status;
900
901 if (mutex_lock_interruptible(&adapter->mbox_lock))
902 return -1;
903
904 wrb = wrb_from_mbox(adapter);
905 req = embedded_payload(wrb);
906 ctxt = &req->context;
907
Somnath Kotur106df1e2011-10-27 07:12:13 +0000908 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
909 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000910
911 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
912
913 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
914 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
915 be_encoded_q_len(mccq->len));
916 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
917
918 be_dws_cpu_to_le(ctxt, sizeof(req->context));
919
920 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
921
922 status = be_mbox_notify_wait(adapter);
923 if (!status) {
924 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
925 mccq->id = le16_to_cpu(resp->id);
926 mccq->created = true;
927 }
928
929 mutex_unlock(&adapter->mbox_lock);
930 return status;
931}
932
933int be_cmd_mccq_create(struct be_adapter *adapter,
934 struct be_queue_info *mccq,
935 struct be_queue_info *cq)
936{
937 int status;
938
939 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
940 if (status && !lancer_chip(adapter)) {
941 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
942 "or newer to avoid conflicting priorities between NIC "
943 "and FCoE traffic");
944 status = be_cmd_mccq_org_create(adapter, mccq, cq);
945 }
946 return status;
947}
948
Sathya Perla8788fdc2009-07-27 22:52:03 +0000949int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700950 struct be_queue_info *txq,
951 struct be_queue_info *cq)
952{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700953 struct be_mcc_wrb *wrb;
954 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700956 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700957 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700958
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000959 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700960
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000961 wrb = wrb_from_mccq(adapter);
962 if (!wrb) {
963 status = -EBUSY;
964 goto err;
965 }
966
Sathya Perlab31c50a2009-09-17 10:30:13 -0700967 req = embedded_payload(wrb);
968 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700969
Somnath Kotur106df1e2011-10-27 07:12:13 +0000970 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
971 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700972
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000973 if (lancer_chip(adapter)) {
974 req->hdr.version = 1;
975 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
976 adapter->if_handle);
977 }
978
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700979 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
980 req->ulp_num = BE_ULP1_NUM;
981 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
982
Sathya Perlab31c50a2009-09-17 10:30:13 -0700983 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
984 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700985 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
986 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
987
988 be_dws_cpu_to_le(ctxt, sizeof(req->context));
989
990 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
991
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000992 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700993 if (!status) {
994 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
995 txq->id = le16_to_cpu(resp->cid);
996 txq->created = true;
997 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700998
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000999err:
1000 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001001
1002 return status;
1003}
1004
Sathya Perla482c9e72011-06-29 23:33:17 +00001005/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001006int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001007 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001008 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001009{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001010 struct be_mcc_wrb *wrb;
1011 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001012 struct be_dma_mem *q_mem = &rxq->dma_mem;
1013 int status;
1014
Sathya Perla482c9e72011-06-29 23:33:17 +00001015 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001016
Sathya Perla482c9e72011-06-29 23:33:17 +00001017 wrb = wrb_from_mccq(adapter);
1018 if (!wrb) {
1019 status = -EBUSY;
1020 goto err;
1021 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001022 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001023
Somnath Kotur106df1e2011-10-27 07:12:13 +00001024 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1025 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001026
1027 req->cq_id = cpu_to_le16(cq_id);
1028 req->frag_size = fls(frag_size) - 1;
1029 req->num_pages = 2;
1030 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1031 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001032 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001033 req->rss_queue = cpu_to_le32(rss);
1034
Sathya Perla482c9e72011-06-29 23:33:17 +00001035 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001036 if (!status) {
1037 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1038 rxq->id = le16_to_cpu(resp->id);
1039 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001040 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001041 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001042
Sathya Perla482c9e72011-06-29 23:33:17 +00001043err:
1044 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001045 return status;
1046}
1047
Sathya Perlab31c50a2009-09-17 10:30:13 -07001048/* Generic destroyer function for all types of queues
1049 * Uses Mbox
1050 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001051int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001052 int queue_type)
1053{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001054 struct be_mcc_wrb *wrb;
1055 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001056 u8 subsys = 0, opcode = 0;
1057 int status;
1058
Ivan Vecera29849612010-12-14 05:43:19 +00001059 if (mutex_lock_interruptible(&adapter->mbox_lock))
1060 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001061
Sathya Perlab31c50a2009-09-17 10:30:13 -07001062 wrb = wrb_from_mbox(adapter);
1063 req = embedded_payload(wrb);
1064
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001065 switch (queue_type) {
1066 case QTYPE_EQ:
1067 subsys = CMD_SUBSYSTEM_COMMON;
1068 opcode = OPCODE_COMMON_EQ_DESTROY;
1069 break;
1070 case QTYPE_CQ:
1071 subsys = CMD_SUBSYSTEM_COMMON;
1072 opcode = OPCODE_COMMON_CQ_DESTROY;
1073 break;
1074 case QTYPE_TXQ:
1075 subsys = CMD_SUBSYSTEM_ETH;
1076 opcode = OPCODE_ETH_TX_DESTROY;
1077 break;
1078 case QTYPE_RXQ:
1079 subsys = CMD_SUBSYSTEM_ETH;
1080 opcode = OPCODE_ETH_RX_DESTROY;
1081 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001082 case QTYPE_MCCQ:
1083 subsys = CMD_SUBSYSTEM_COMMON;
1084 opcode = OPCODE_COMMON_MCC_DESTROY;
1085 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001086 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001087 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001088 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001089
Somnath Kotur106df1e2011-10-27 07:12:13 +00001090 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1091 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001092 req->id = cpu_to_le16(q->id);
1093
Sathya Perlab31c50a2009-09-17 10:30:13 -07001094 status = be_mbox_notify_wait(adapter);
Sathya Perla482c9e72011-06-29 23:33:17 +00001095 if (!status)
1096 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001097
Ivan Vecera29849612010-12-14 05:43:19 +00001098 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001099 return status;
1100}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001101
Sathya Perla482c9e72011-06-29 23:33:17 +00001102/* Uses MCC */
1103int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1104{
1105 struct be_mcc_wrb *wrb;
1106 struct be_cmd_req_q_destroy *req;
1107 int status;
1108
1109 spin_lock_bh(&adapter->mcc_lock);
1110
1111 wrb = wrb_from_mccq(adapter);
1112 if (!wrb) {
1113 status = -EBUSY;
1114 goto err;
1115 }
1116 req = embedded_payload(wrb);
1117
Somnath Kotur106df1e2011-10-27 07:12:13 +00001118 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1119 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001120 req->id = cpu_to_le16(q->id);
1121
1122 status = be_mcc_notify_wait(adapter);
1123 if (!status)
1124 q->created = false;
1125
1126err:
1127 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001128 return status;
1129}
1130
Sathya Perlab31c50a2009-09-17 10:30:13 -07001131/* Create an rx filtering policy configuration on an i/f
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001132 * Uses MCCQ
Sathya Perlab31c50a2009-09-17 10:30:13 -07001133 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001134int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001135 u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001136{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001137 struct be_mcc_wrb *wrb;
1138 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001139 int status;
1140
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001141 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001142
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001143 wrb = wrb_from_mccq(adapter);
1144 if (!wrb) {
1145 status = -EBUSY;
1146 goto err;
1147 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001148 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001149
Somnath Kotur106df1e2011-10-27 07:12:13 +00001150 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1151 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001152 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001153 req->capability_flags = cpu_to_le32(cap_flags);
1154 req->enable_flags = cpu_to_le32(en_flags);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001155 if (mac)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001156 memcpy(req->mac_addr, mac, ETH_ALEN);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001157 else
1158 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001159
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001160 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001161 if (!status) {
1162 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1163 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001164 if (mac)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001165 *pmac_id = le32_to_cpu(resp->pmac_id);
1166 }
1167
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001168err:
1169 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001170 return status;
1171}
1172
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001173/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001174int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001175{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001176 struct be_mcc_wrb *wrb;
1177 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001178 int status;
1179
Sathya Perla30128032011-11-10 19:17:57 +00001180 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001181 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001182
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001183 spin_lock_bh(&adapter->mcc_lock);
1184
1185 wrb = wrb_from_mccq(adapter);
1186 if (!wrb) {
1187 status = -EBUSY;
1188 goto err;
1189 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001190 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001191
Somnath Kotur106df1e2011-10-27 07:12:13 +00001192 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1193 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001194 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001195 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001196
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001197 status = be_mcc_notify_wait(adapter);
1198err:
1199 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001200 return status;
1201}
1202
1203/* Get stats is a non embedded command: the request is not embedded inside
1204 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001205 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001206 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001207int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001208{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001209 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001210 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001211 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001212
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001213 if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
1214 be_cmd_get_die_temperature(adapter);
1215
Sathya Perlab31c50a2009-09-17 10:30:13 -07001216 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001217
Sathya Perlab31c50a2009-09-17 10:30:13 -07001218 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001219 if (!wrb) {
1220 status = -EBUSY;
1221 goto err;
1222 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001223 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001224
Somnath Kotur106df1e2011-10-27 07:12:13 +00001225 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1226 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001227
1228 if (adapter->generation == BE_GEN3)
1229 hdr->version = 1;
1230
Sathya Perlab31c50a2009-09-17 10:30:13 -07001231 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001232 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001233
Sathya Perla713d03942009-11-22 22:02:45 +00001234err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001235 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001236 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001237}
1238
Selvin Xavier005d5692011-05-16 07:36:35 +00001239/* Lancer Stats */
1240int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1241 struct be_dma_mem *nonemb_cmd)
1242{
1243
1244 struct be_mcc_wrb *wrb;
1245 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001246 int status = 0;
1247
1248 spin_lock_bh(&adapter->mcc_lock);
1249
1250 wrb = wrb_from_mccq(adapter);
1251 if (!wrb) {
1252 status = -EBUSY;
1253 goto err;
1254 }
1255 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001256
Somnath Kotur106df1e2011-10-27 07:12:13 +00001257 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1258 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1259 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001260
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001261 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001262 req->cmd_params.params.reset_stats = 0;
1263
Selvin Xavier005d5692011-05-16 07:36:35 +00001264 be_mcc_notify(adapter);
1265 adapter->stats_cmd_sent = true;
1266
1267err:
1268 spin_unlock_bh(&adapter->mcc_lock);
1269 return status;
1270}
1271
Sathya Perlab31c50a2009-09-17 10:30:13 -07001272/* Uses synchronous mcc */
Sathya Perlaea172a02011-08-02 19:57:42 +00001273int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001274 u16 *link_speed, u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001275{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001276 struct be_mcc_wrb *wrb;
1277 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001278 int status;
1279
Sathya Perlab31c50a2009-09-17 10:30:13 -07001280 spin_lock_bh(&adapter->mcc_lock);
1281
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001282 if (link_status)
1283 *link_status = LINK_DOWN;
1284
Sathya Perlab31c50a2009-09-17 10:30:13 -07001285 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001286 if (!wrb) {
1287 status = -EBUSY;
1288 goto err;
1289 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001290 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001291
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001292 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1293 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1294
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001295 if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001296 req->hdr.version = 1;
1297
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001298 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001299
Sathya Perlab31c50a2009-09-17 10:30:13 -07001300 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001301 if (!status) {
1302 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001303 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001304 if (link_speed)
1305 *link_speed = le16_to_cpu(resp->link_speed);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001306 if (mac_speed)
1307 *mac_speed = resp->mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001308 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001309 if (link_status)
1310 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001311 }
1312
Sathya Perla713d03942009-11-22 22:02:45 +00001313err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001314 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001315 return status;
1316}
1317
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001318/* Uses synchronous mcc */
1319int be_cmd_get_die_temperature(struct be_adapter *adapter)
1320{
1321 struct be_mcc_wrb *wrb;
1322 struct be_cmd_req_get_cntl_addnl_attribs *req;
1323 int status;
1324
1325 spin_lock_bh(&adapter->mcc_lock);
1326
1327 wrb = wrb_from_mccq(adapter);
1328 if (!wrb) {
1329 status = -EBUSY;
1330 goto err;
1331 }
1332 req = embedded_payload(wrb);
1333
Somnath Kotur106df1e2011-10-27 07:12:13 +00001334 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1335 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1336 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001337
Somnath Kotur3de09452011-09-30 07:25:05 +00001338 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001339
1340err:
1341 spin_unlock_bh(&adapter->mcc_lock);
1342 return status;
1343}
1344
Somnath Kotur311fddc2011-03-16 21:22:43 +00001345/* Uses synchronous mcc */
1346int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1347{
1348 struct be_mcc_wrb *wrb;
1349 struct be_cmd_req_get_fat *req;
1350 int status;
1351
1352 spin_lock_bh(&adapter->mcc_lock);
1353
1354 wrb = wrb_from_mccq(adapter);
1355 if (!wrb) {
1356 status = -EBUSY;
1357 goto err;
1358 }
1359 req = embedded_payload(wrb);
1360
Somnath Kotur106df1e2011-10-27 07:12:13 +00001361 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1362 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001363 req->fat_operation = cpu_to_le32(QUERY_FAT);
1364 status = be_mcc_notify_wait(adapter);
1365 if (!status) {
1366 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1367 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001368 *log_size = le32_to_cpu(resp->log_size) -
1369 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001370 }
1371err:
1372 spin_unlock_bh(&adapter->mcc_lock);
1373 return status;
1374}
1375
1376void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1377{
1378 struct be_dma_mem get_fat_cmd;
1379 struct be_mcc_wrb *wrb;
1380 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001381 u32 offset = 0, total_size, buf_size,
1382 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001383 int status;
1384
1385 if (buf_len == 0)
1386 return;
1387
1388 total_size = buf_len;
1389
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001390 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1391 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1392 get_fat_cmd.size,
1393 &get_fat_cmd.dma);
1394 if (!get_fat_cmd.va) {
1395 status = -ENOMEM;
1396 dev_err(&adapter->pdev->dev,
1397 "Memory allocation failure while retrieving FAT data\n");
1398 return;
1399 }
1400
Somnath Kotur311fddc2011-03-16 21:22:43 +00001401 spin_lock_bh(&adapter->mcc_lock);
1402
Somnath Kotur311fddc2011-03-16 21:22:43 +00001403 while (total_size) {
1404 buf_size = min(total_size, (u32)60*1024);
1405 total_size -= buf_size;
1406
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001407 wrb = wrb_from_mccq(adapter);
1408 if (!wrb) {
1409 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001410 goto err;
1411 }
1412 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001413
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001414 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001415 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1416 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1417 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001418
1419 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1420 req->read_log_offset = cpu_to_le32(log_offset);
1421 req->read_log_length = cpu_to_le32(buf_size);
1422 req->data_buffer_size = cpu_to_le32(buf_size);
1423
1424 status = be_mcc_notify_wait(adapter);
1425 if (!status) {
1426 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1427 memcpy(buf + offset,
1428 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001429 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001430 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001431 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001432 goto err;
1433 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001434 offset += buf_size;
1435 log_offset += buf_size;
1436 }
1437err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001438 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1439 get_fat_cmd.va,
1440 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001441 spin_unlock_bh(&adapter->mcc_lock);
1442}
1443
Sathya Perla04b71172011-09-27 13:30:27 -04001444/* Uses synchronous mcc */
1445int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1446 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001447{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001448 struct be_mcc_wrb *wrb;
1449 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001450 int status;
1451
Sathya Perla04b71172011-09-27 13:30:27 -04001452 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001453
Sathya Perla04b71172011-09-27 13:30:27 -04001454 wrb = wrb_from_mccq(adapter);
1455 if (!wrb) {
1456 status = -EBUSY;
1457 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001458 }
1459
Sathya Perla04b71172011-09-27 13:30:27 -04001460 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001461
Somnath Kotur106df1e2011-10-27 07:12:13 +00001462 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1463 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001464 status = be_mcc_notify_wait(adapter);
1465 if (!status) {
1466 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1467 strcpy(fw_ver, resp->firmware_version_string);
1468 if (fw_on_flash)
1469 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1470 }
1471err:
1472 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001473 return status;
1474}
1475
Sathya Perlab31c50a2009-09-17 10:30:13 -07001476/* set the EQ delay interval of an EQ to specified value
1477 * Uses async mcc
1478 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001479int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001480{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001481 struct be_mcc_wrb *wrb;
1482 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001483 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001484
Sathya Perlab31c50a2009-09-17 10:30:13 -07001485 spin_lock_bh(&adapter->mcc_lock);
1486
1487 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001488 if (!wrb) {
1489 status = -EBUSY;
1490 goto err;
1491 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001492 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001493
Somnath Kotur106df1e2011-10-27 07:12:13 +00001494 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1495 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001496
1497 req->num_eq = cpu_to_le32(1);
1498 req->delay[0].eq_id = cpu_to_le32(eq_id);
1499 req->delay[0].phase = 0;
1500 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1501
Sathya Perlab31c50a2009-09-17 10:30:13 -07001502 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001503
Sathya Perla713d03942009-11-22 22:02:45 +00001504err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001505 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001506 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001507}
1508
Sathya Perlab31c50a2009-09-17 10:30:13 -07001509/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001510int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001511 u32 num, bool untagged, bool promiscuous)
1512{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001513 struct be_mcc_wrb *wrb;
1514 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001515 int status;
1516
Sathya Perlab31c50a2009-09-17 10:30:13 -07001517 spin_lock_bh(&adapter->mcc_lock);
1518
1519 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001520 if (!wrb) {
1521 status = -EBUSY;
1522 goto err;
1523 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001524 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001525
Somnath Kotur106df1e2011-10-27 07:12:13 +00001526 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1527 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001528
1529 req->interface_id = if_id;
1530 req->promiscuous = promiscuous;
1531 req->untagged = untagged;
1532 req->num_vlan = num;
1533 if (!promiscuous) {
1534 memcpy(req->normal_vlan, vtag_array,
1535 req->num_vlan * sizeof(vtag_array[0]));
1536 }
1537
Sathya Perlab31c50a2009-09-17 10:30:13 -07001538 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001539
Sathya Perla713d03942009-11-22 22:02:45 +00001540err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001541 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001542 return status;
1543}
1544
Sathya Perla5b8821b2011-08-02 19:57:44 +00001545int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001546{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001547 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001548 struct be_dma_mem *mem = &adapter->rx_filter;
1549 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001550 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001551
Sathya Perla8788fdc2009-07-27 22:52:03 +00001552 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001553
Sathya Perlab31c50a2009-09-17 10:30:13 -07001554 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001555 if (!wrb) {
1556 status = -EBUSY;
1557 goto err;
1558 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001559 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001560 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1561 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1562 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001563
Sathya Perla5b8821b2011-08-02 19:57:44 +00001564 req->if_id = cpu_to_le32(adapter->if_handle);
1565 if (flags & IFF_PROMISC) {
1566 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1567 BE_IF_FLAGS_VLAN_PROMISCUOUS);
1568 if (value == ON)
1569 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001570 BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001571 } else if (flags & IFF_ALLMULTI) {
1572 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001573 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001574 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001575 struct netdev_hw_addr *ha;
1576 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001577
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001578 req->if_flags_mask = req->if_flags =
1579 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001580
1581 /* Reset mcast promisc mode if already set by setting mask
1582 * and not setting flags field
1583 */
1584 req->if_flags_mask |=
1585 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1586
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001587 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001588 netdev_for_each_mc_addr(ha, adapter->netdev)
1589 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1590 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001591
Sathya Perla0d1d5872011-08-03 05:19:27 -07001592 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001593err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001594 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001595 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001596}
1597
Sathya Perlab31c50a2009-09-17 10:30:13 -07001598/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001599int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001600{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001601 struct be_mcc_wrb *wrb;
1602 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001603 int status;
1604
Sathya Perlab31c50a2009-09-17 10:30:13 -07001605 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001606
Sathya Perlab31c50a2009-09-17 10:30:13 -07001607 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001608 if (!wrb) {
1609 status = -EBUSY;
1610 goto err;
1611 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001612 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001613
Somnath Kotur106df1e2011-10-27 07:12:13 +00001614 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1615 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001616
1617 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1618 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1619
Sathya Perlab31c50a2009-09-17 10:30:13 -07001620 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001621
Sathya Perla713d03942009-11-22 22:02:45 +00001622err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001623 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001624 return status;
1625}
1626
Sathya Perlab31c50a2009-09-17 10:30:13 -07001627/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001628int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001629{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001630 struct be_mcc_wrb *wrb;
1631 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001632 int status;
1633
Sathya Perlab31c50a2009-09-17 10:30:13 -07001634 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001635
Sathya Perlab31c50a2009-09-17 10:30:13 -07001636 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001637 if (!wrb) {
1638 status = -EBUSY;
1639 goto err;
1640 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001641 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001642
Somnath Kotur106df1e2011-10-27 07:12:13 +00001643 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1644 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001645
Sathya Perlab31c50a2009-09-17 10:30:13 -07001646 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001647 if (!status) {
1648 struct be_cmd_resp_get_flow_control *resp =
1649 embedded_payload(wrb);
1650 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1651 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1652 }
1653
Sathya Perla713d03942009-11-22 22:02:45 +00001654err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001655 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001656 return status;
1657}
1658
Sathya Perlab31c50a2009-09-17 10:30:13 -07001659/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001660int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1661 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001662{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001663 struct be_mcc_wrb *wrb;
1664 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001665 int status;
1666
Ivan Vecera29849612010-12-14 05:43:19 +00001667 if (mutex_lock_interruptible(&adapter->mbox_lock))
1668 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001669
Sathya Perlab31c50a2009-09-17 10:30:13 -07001670 wrb = wrb_from_mbox(adapter);
1671 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001672
Somnath Kotur106df1e2011-10-27 07:12:13 +00001673 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1674 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001675
Sathya Perlab31c50a2009-09-17 10:30:13 -07001676 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001677 if (!status) {
1678 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1679 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001680 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001681 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001682 }
1683
Ivan Vecera29849612010-12-14 05:43:19 +00001684 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001685 return status;
1686}
sarveshwarb14074ea2009-08-05 13:05:24 -07001687
Sathya Perlab31c50a2009-09-17 10:30:13 -07001688/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001689int be_cmd_reset_function(struct be_adapter *adapter)
1690{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001691 struct be_mcc_wrb *wrb;
1692 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001693 int status;
1694
Ivan Vecera29849612010-12-14 05:43:19 +00001695 if (mutex_lock_interruptible(&adapter->mbox_lock))
1696 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001697
Sathya Perlab31c50a2009-09-17 10:30:13 -07001698 wrb = wrb_from_mbox(adapter);
1699 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001700
Somnath Kotur106df1e2011-10-27 07:12:13 +00001701 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1702 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001703
Sathya Perlab31c50a2009-09-17 10:30:13 -07001704 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001705
Ivan Vecera29849612010-12-14 05:43:19 +00001706 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001707 return status;
1708}
Ajit Khaparde84517482009-09-04 03:12:16 +00001709
Sathya Perla3abcded2010-10-03 22:12:27 -07001710int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1711{
1712 struct be_mcc_wrb *wrb;
1713 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00001714 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
1715 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
1716 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07001717 int status;
1718
Ivan Vecera29849612010-12-14 05:43:19 +00001719 if (mutex_lock_interruptible(&adapter->mbox_lock))
1720 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001721
1722 wrb = wrb_from_mbox(adapter);
1723 req = embedded_payload(wrb);
1724
Somnath Kotur106df1e2011-10-27 07:12:13 +00001725 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1726 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001727
1728 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perla1ca7ba92012-02-23 18:50:16 +00001729 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
1730 RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
Sathya Perla3abcded2010-10-03 22:12:27 -07001731 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1732 memcpy(req->cpu_table, rsstable, table_size);
1733 memcpy(req->hash, myhash, sizeof(myhash));
1734 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1735
1736 status = be_mbox_notify_wait(adapter);
1737
Ivan Vecera29849612010-12-14 05:43:19 +00001738 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001739 return status;
1740}
1741
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001742/* Uses sync mcc */
1743int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1744 u8 bcn, u8 sts, u8 state)
1745{
1746 struct be_mcc_wrb *wrb;
1747 struct be_cmd_req_enable_disable_beacon *req;
1748 int status;
1749
1750 spin_lock_bh(&adapter->mcc_lock);
1751
1752 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001753 if (!wrb) {
1754 status = -EBUSY;
1755 goto err;
1756 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001757 req = embedded_payload(wrb);
1758
Somnath Kotur106df1e2011-10-27 07:12:13 +00001759 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1760 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001761
1762 req->port_num = port_num;
1763 req->beacon_state = state;
1764 req->beacon_duration = bcn;
1765 req->status_duration = sts;
1766
1767 status = be_mcc_notify_wait(adapter);
1768
Sathya Perla713d03942009-11-22 22:02:45 +00001769err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001770 spin_unlock_bh(&adapter->mcc_lock);
1771 return status;
1772}
1773
1774/* Uses sync mcc */
1775int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1776{
1777 struct be_mcc_wrb *wrb;
1778 struct be_cmd_req_get_beacon_state *req;
1779 int status;
1780
1781 spin_lock_bh(&adapter->mcc_lock);
1782
1783 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001784 if (!wrb) {
1785 status = -EBUSY;
1786 goto err;
1787 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001788 req = embedded_payload(wrb);
1789
Somnath Kotur106df1e2011-10-27 07:12:13 +00001790 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1791 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001792
1793 req->port_num = port_num;
1794
1795 status = be_mcc_notify_wait(adapter);
1796 if (!status) {
1797 struct be_cmd_resp_get_beacon_state *resp =
1798 embedded_payload(wrb);
1799 *state = resp->beacon_state;
1800 }
1801
Sathya Perla713d03942009-11-22 22:02:45 +00001802err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001803 spin_unlock_bh(&adapter->mcc_lock);
1804 return status;
1805}
1806
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001807int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1808 u32 data_size, u32 data_offset, const char *obj_name,
1809 u32 *data_written, u8 *addn_status)
1810{
1811 struct be_mcc_wrb *wrb;
1812 struct lancer_cmd_req_write_object *req;
1813 struct lancer_cmd_resp_write_object *resp;
1814 void *ctxt = NULL;
1815 int status;
1816
1817 spin_lock_bh(&adapter->mcc_lock);
1818 adapter->flash_status = 0;
1819
1820 wrb = wrb_from_mccq(adapter);
1821 if (!wrb) {
1822 status = -EBUSY;
1823 goto err_unlock;
1824 }
1825
1826 req = embedded_payload(wrb);
1827
Somnath Kotur106df1e2011-10-27 07:12:13 +00001828 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001829 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00001830 sizeof(struct lancer_cmd_req_write_object), wrb,
1831 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001832
1833 ctxt = &req->context;
1834 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1835 write_length, ctxt, data_size);
1836
1837 if (data_size == 0)
1838 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1839 eof, ctxt, 1);
1840 else
1841 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1842 eof, ctxt, 0);
1843
1844 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1845 req->write_offset = cpu_to_le32(data_offset);
1846 strcpy(req->object_name, obj_name);
1847 req->descriptor_count = cpu_to_le32(1);
1848 req->buf_len = cpu_to_le32(data_size);
1849 req->addr_low = cpu_to_le32((cmd->dma +
1850 sizeof(struct lancer_cmd_req_write_object))
1851 & 0xFFFFFFFF);
1852 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
1853 sizeof(struct lancer_cmd_req_write_object)));
1854
1855 be_mcc_notify(adapter);
1856 spin_unlock_bh(&adapter->mcc_lock);
1857
1858 if (!wait_for_completion_timeout(&adapter->flash_compl,
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00001859 msecs_to_jiffies(30000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001860 status = -1;
1861 else
1862 status = adapter->flash_status;
1863
1864 resp = embedded_payload(wrb);
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00001865 if (!status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001866 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00001867 else
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001868 *addn_status = resp->additional_status;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001869
1870 return status;
1871
1872err_unlock:
1873 spin_unlock_bh(&adapter->mcc_lock);
1874 return status;
1875}
1876
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001877int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1878 u32 data_size, u32 data_offset, const char *obj_name,
1879 u32 *data_read, u32 *eof, u8 *addn_status)
1880{
1881 struct be_mcc_wrb *wrb;
1882 struct lancer_cmd_req_read_object *req;
1883 struct lancer_cmd_resp_read_object *resp;
1884 int status;
1885
1886 spin_lock_bh(&adapter->mcc_lock);
1887
1888 wrb = wrb_from_mccq(adapter);
1889 if (!wrb) {
1890 status = -EBUSY;
1891 goto err_unlock;
1892 }
1893
1894 req = embedded_payload(wrb);
1895
1896 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1897 OPCODE_COMMON_READ_OBJECT,
1898 sizeof(struct lancer_cmd_req_read_object), wrb,
1899 NULL);
1900
1901 req->desired_read_len = cpu_to_le32(data_size);
1902 req->read_offset = cpu_to_le32(data_offset);
1903 strcpy(req->object_name, obj_name);
1904 req->descriptor_count = cpu_to_le32(1);
1905 req->buf_len = cpu_to_le32(data_size);
1906 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
1907 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
1908
1909 status = be_mcc_notify_wait(adapter);
1910
1911 resp = embedded_payload(wrb);
1912 if (!status) {
1913 *data_read = le32_to_cpu(resp->actual_read_len);
1914 *eof = le32_to_cpu(resp->eof);
1915 } else {
1916 *addn_status = resp->additional_status;
1917 }
1918
1919err_unlock:
1920 spin_unlock_bh(&adapter->mcc_lock);
1921 return status;
1922}
1923
Ajit Khaparde84517482009-09-04 03:12:16 +00001924int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1925 u32 flash_type, u32 flash_opcode, u32 buf_size)
1926{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001927 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001928 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00001929 int status;
1930
Sathya Perlab31c50a2009-09-17 10:30:13 -07001931 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001932 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001933
1934 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001935 if (!wrb) {
1936 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001937 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00001938 }
1939 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001940
Somnath Kotur106df1e2011-10-27 07:12:13 +00001941 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1942 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00001943
1944 req->params.op_type = cpu_to_le32(flash_type);
1945 req->params.op_code = cpu_to_le32(flash_opcode);
1946 req->params.data_buf_size = cpu_to_le32(buf_size);
1947
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001948 be_mcc_notify(adapter);
1949 spin_unlock_bh(&adapter->mcc_lock);
1950
1951 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00001952 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001953 status = -1;
1954 else
1955 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00001956
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001957 return status;
1958
1959err_unlock:
1960 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001961 return status;
1962}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001963
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001964int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1965 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001966{
1967 struct be_mcc_wrb *wrb;
1968 struct be_cmd_write_flashrom *req;
1969 int status;
1970
1971 spin_lock_bh(&adapter->mcc_lock);
1972
1973 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001974 if (!wrb) {
1975 status = -EBUSY;
1976 goto err;
1977 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001978 req = embedded_payload(wrb);
1979
Somnath Kotur106df1e2011-10-27 07:12:13 +00001980 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1981 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001982
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00001983 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001984 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00001985 req->params.offset = cpu_to_le32(offset);
1986 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001987
1988 status = be_mcc_notify_wait(adapter);
1989 if (!status)
1990 memcpy(flashed_crc, req->params.data_buf, 4);
1991
Sathya Perla713d03942009-11-22 22:02:45 +00001992err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001993 spin_unlock_bh(&adapter->mcc_lock);
1994 return status;
1995}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001996
Dan Carpenterc196b022010-05-26 04:47:39 +00001997int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001998 struct be_dma_mem *nonemb_cmd)
1999{
2000 struct be_mcc_wrb *wrb;
2001 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002002 int status;
2003
2004 spin_lock_bh(&adapter->mcc_lock);
2005
2006 wrb = wrb_from_mccq(adapter);
2007 if (!wrb) {
2008 status = -EBUSY;
2009 goto err;
2010 }
2011 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002012
Somnath Kotur106df1e2011-10-27 07:12:13 +00002013 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2014 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2015 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002016 memcpy(req->magic_mac, mac, ETH_ALEN);
2017
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002018 status = be_mcc_notify_wait(adapter);
2019
2020err:
2021 spin_unlock_bh(&adapter->mcc_lock);
2022 return status;
2023}
Suresh Rff33a6e2009-12-03 16:15:52 -08002024
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002025int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2026 u8 loopback_type, u8 enable)
2027{
2028 struct be_mcc_wrb *wrb;
2029 struct be_cmd_req_set_lmode *req;
2030 int status;
2031
2032 spin_lock_bh(&adapter->mcc_lock);
2033
2034 wrb = wrb_from_mccq(adapter);
2035 if (!wrb) {
2036 status = -EBUSY;
2037 goto err;
2038 }
2039
2040 req = embedded_payload(wrb);
2041
Somnath Kotur106df1e2011-10-27 07:12:13 +00002042 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2043 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2044 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002045
2046 req->src_port = port_num;
2047 req->dest_port = port_num;
2048 req->loopback_type = loopback_type;
2049 req->loopback_state = enable;
2050
2051 status = be_mcc_notify_wait(adapter);
2052err:
2053 spin_unlock_bh(&adapter->mcc_lock);
2054 return status;
2055}
2056
Suresh Rff33a6e2009-12-03 16:15:52 -08002057int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2058 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2059{
2060 struct be_mcc_wrb *wrb;
2061 struct be_cmd_req_loopback_test *req;
2062 int status;
2063
2064 spin_lock_bh(&adapter->mcc_lock);
2065
2066 wrb = wrb_from_mccq(adapter);
2067 if (!wrb) {
2068 status = -EBUSY;
2069 goto err;
2070 }
2071
2072 req = embedded_payload(wrb);
2073
Somnath Kotur106df1e2011-10-27 07:12:13 +00002074 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2075 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002076 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002077
2078 req->pattern = cpu_to_le64(pattern);
2079 req->src_port = cpu_to_le32(port_num);
2080 req->dest_port = cpu_to_le32(port_num);
2081 req->pkt_size = cpu_to_le32(pkt_size);
2082 req->num_pkts = cpu_to_le32(num_pkts);
2083 req->loopback_type = cpu_to_le32(loopback_type);
2084
2085 status = be_mcc_notify_wait(adapter);
2086 if (!status) {
2087 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2088 status = le32_to_cpu(resp->status);
2089 }
2090
2091err:
2092 spin_unlock_bh(&adapter->mcc_lock);
2093 return status;
2094}
2095
2096int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2097 u32 byte_cnt, struct be_dma_mem *cmd)
2098{
2099 struct be_mcc_wrb *wrb;
2100 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002101 int status;
2102 int i, j = 0;
2103
2104 spin_lock_bh(&adapter->mcc_lock);
2105
2106 wrb = wrb_from_mccq(adapter);
2107 if (!wrb) {
2108 status = -EBUSY;
2109 goto err;
2110 }
2111 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002112 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2113 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002114
2115 req->pattern = cpu_to_le64(pattern);
2116 req->byte_count = cpu_to_le32(byte_cnt);
2117 for (i = 0; i < byte_cnt; i++) {
2118 req->snd_buff[i] = (u8)(pattern >> (j*8));
2119 j++;
2120 if (j > 7)
2121 j = 0;
2122 }
2123
2124 status = be_mcc_notify_wait(adapter);
2125
2126 if (!status) {
2127 struct be_cmd_resp_ddrdma_test *resp;
2128 resp = cmd->va;
2129 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2130 resp->snd_err) {
2131 status = -1;
2132 }
2133 }
2134
2135err:
2136 spin_unlock_bh(&adapter->mcc_lock);
2137 return status;
2138}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002139
Dan Carpenterc196b022010-05-26 04:47:39 +00002140int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002141 struct be_dma_mem *nonemb_cmd)
2142{
2143 struct be_mcc_wrb *wrb;
2144 struct be_cmd_req_seeprom_read *req;
2145 struct be_sge *sge;
2146 int status;
2147
2148 spin_lock_bh(&adapter->mcc_lock);
2149
2150 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002151 if (!wrb) {
2152 status = -EBUSY;
2153 goto err;
2154 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002155 req = nonemb_cmd->va;
2156 sge = nonembedded_sgl(wrb);
2157
Somnath Kotur106df1e2011-10-27 07:12:13 +00002158 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2159 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2160 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002161
2162 status = be_mcc_notify_wait(adapter);
2163
Ajit Khapardee45ff012011-02-04 17:18:28 +00002164err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002165 spin_unlock_bh(&adapter->mcc_lock);
2166 return status;
2167}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002168
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002169int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002170{
2171 struct be_mcc_wrb *wrb;
2172 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002173 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002174 int status;
2175
2176 spin_lock_bh(&adapter->mcc_lock);
2177
2178 wrb = wrb_from_mccq(adapter);
2179 if (!wrb) {
2180 status = -EBUSY;
2181 goto err;
2182 }
Sathya Perla306f1342011-08-02 19:57:45 +00002183 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2184 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2185 &cmd.dma);
2186 if (!cmd.va) {
2187 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2188 status = -ENOMEM;
2189 goto err;
2190 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002191
Sathya Perla306f1342011-08-02 19:57:45 +00002192 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002193
Somnath Kotur106df1e2011-10-27 07:12:13 +00002194 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2195 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2196 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002197
2198 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002199 if (!status) {
2200 struct be_phy_info *resp_phy_info =
2201 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002202 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2203 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002204 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002205 adapter->phy.auto_speeds_supported =
2206 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2207 adapter->phy.fixed_speeds_supported =
2208 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2209 adapter->phy.misc_params =
2210 le32_to_cpu(resp_phy_info->misc_params);
Sathya Perla306f1342011-08-02 19:57:45 +00002211 }
2212 pci_free_consistent(adapter->pdev, cmd.size,
2213 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002214err:
2215 spin_unlock_bh(&adapter->mcc_lock);
2216 return status;
2217}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002218
2219int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2220{
2221 struct be_mcc_wrb *wrb;
2222 struct be_cmd_req_set_qos *req;
2223 int status;
2224
2225 spin_lock_bh(&adapter->mcc_lock);
2226
2227 wrb = wrb_from_mccq(adapter);
2228 if (!wrb) {
2229 status = -EBUSY;
2230 goto err;
2231 }
2232
2233 req = embedded_payload(wrb);
2234
Somnath Kotur106df1e2011-10-27 07:12:13 +00002235 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2236 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002237
2238 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002239 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2240 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002241
2242 status = be_mcc_notify_wait(adapter);
2243
2244err:
2245 spin_unlock_bh(&adapter->mcc_lock);
2246 return status;
2247}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002248
2249int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2250{
2251 struct be_mcc_wrb *wrb;
2252 struct be_cmd_req_cntl_attribs *req;
2253 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002254 int status;
2255 int payload_len = max(sizeof(*req), sizeof(*resp));
2256 struct mgmt_controller_attrib *attribs;
2257 struct be_dma_mem attribs_cmd;
2258
2259 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2260 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2261 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2262 &attribs_cmd.dma);
2263 if (!attribs_cmd.va) {
2264 dev_err(&adapter->pdev->dev,
2265 "Memory allocation failure\n");
2266 return -ENOMEM;
2267 }
2268
2269 if (mutex_lock_interruptible(&adapter->mbox_lock))
2270 return -1;
2271
2272 wrb = wrb_from_mbox(adapter);
2273 if (!wrb) {
2274 status = -EBUSY;
2275 goto err;
2276 }
2277 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002278
Somnath Kotur106df1e2011-10-27 07:12:13 +00002279 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2280 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2281 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002282
2283 status = be_mbox_notify_wait(adapter);
2284 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002285 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002286 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2287 }
2288
2289err:
2290 mutex_unlock(&adapter->mbox_lock);
2291 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2292 attribs_cmd.dma);
2293 return status;
2294}
Sathya Perla2e588f82011-03-11 02:49:26 +00002295
2296/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002297int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002298{
2299 struct be_mcc_wrb *wrb;
2300 struct be_cmd_req_set_func_cap *req;
2301 int status;
2302
2303 if (mutex_lock_interruptible(&adapter->mbox_lock))
2304 return -1;
2305
2306 wrb = wrb_from_mbox(adapter);
2307 if (!wrb) {
2308 status = -EBUSY;
2309 goto err;
2310 }
2311
2312 req = embedded_payload(wrb);
2313
Somnath Kotur106df1e2011-10-27 07:12:13 +00002314 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2315 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002316
2317 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2318 CAPABILITY_BE3_NATIVE_ERX_API);
2319 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2320
2321 status = be_mbox_notify_wait(adapter);
2322 if (!status) {
2323 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2324 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2325 CAPABILITY_BE3_NATIVE_ERX_API;
2326 }
2327err:
2328 mutex_unlock(&adapter->mbox_lock);
2329 return status;
2330}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002331
2332/* Uses synchronous MCCQ */
2333int be_cmd_get_mac_from_list(struct be_adapter *adapter, u32 domain,
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002334 bool *pmac_id_active, u32 *pmac_id, u8 *mac)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002335{
2336 struct be_mcc_wrb *wrb;
2337 struct be_cmd_req_get_mac_list *req;
2338 int status;
2339 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002340 struct be_dma_mem get_mac_list_cmd;
2341 int i;
2342
2343 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2344 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2345 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2346 get_mac_list_cmd.size,
2347 &get_mac_list_cmd.dma);
2348
2349 if (!get_mac_list_cmd.va) {
2350 dev_err(&adapter->pdev->dev,
2351 "Memory allocation failure during GET_MAC_LIST\n");
2352 return -ENOMEM;
2353 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002354
2355 spin_lock_bh(&adapter->mcc_lock);
2356
2357 wrb = wrb_from_mccq(adapter);
2358 if (!wrb) {
2359 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002360 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002361 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002362
2363 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002364
2365 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2366 OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002367 wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002368
2369 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002370 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
2371 req->perm_override = 1;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002372
2373 status = be_mcc_notify_wait(adapter);
2374 if (!status) {
2375 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002376 get_mac_list_cmd.va;
2377 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2378 /* Mac list returned could contain one or more active mac_ids
2379 * or one or more pseudo permanant mac addresses. If an active
2380 * mac_id is present, return first active mac_id found
2381 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002382 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002383 struct get_list_macaddr *mac_entry;
2384 u16 mac_addr_size;
2385 u32 mac_id;
2386
2387 mac_entry = &resp->macaddr_list[i];
2388 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2389 /* mac_id is a 32 bit value and mac_addr size
2390 * is 6 bytes
2391 */
2392 if (mac_addr_size == sizeof(u32)) {
2393 *pmac_id_active = true;
2394 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2395 *pmac_id = le32_to_cpu(mac_id);
2396 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002397 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002398 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002399 /* If no active mac_id found, return first pseudo mac addr */
2400 *pmac_id_active = false;
2401 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2402 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002403 }
2404
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002405out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002406 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002407 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2408 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002409 return status;
2410}
2411
2412/* Uses synchronous MCCQ */
2413int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2414 u8 mac_count, u32 domain)
2415{
2416 struct be_mcc_wrb *wrb;
2417 struct be_cmd_req_set_mac_list *req;
2418 int status;
2419 struct be_dma_mem cmd;
2420
2421 memset(&cmd, 0, sizeof(struct be_dma_mem));
2422 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2423 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2424 &cmd.dma, GFP_KERNEL);
2425 if (!cmd.va) {
2426 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2427 return -ENOMEM;
2428 }
2429
2430 spin_lock_bh(&adapter->mcc_lock);
2431
2432 wrb = wrb_from_mccq(adapter);
2433 if (!wrb) {
2434 status = -EBUSY;
2435 goto err;
2436 }
2437
2438 req = cmd.va;
2439 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2440 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2441 wrb, &cmd);
2442
2443 req->hdr.domain = domain;
2444 req->mac_count = mac_count;
2445 if (mac_count)
2446 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2447
2448 status = be_mcc_notify_wait(adapter);
2449
2450err:
2451 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2452 cmd.va, cmd.dma);
2453 spin_unlock_bh(&adapter->mcc_lock);
2454 return status;
2455}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002456
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002457int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
2458 u32 domain, u16 intf_id)
2459{
2460 struct be_mcc_wrb *wrb;
2461 struct be_cmd_req_set_hsw_config *req;
2462 void *ctxt;
2463 int status;
2464
2465 spin_lock_bh(&adapter->mcc_lock);
2466
2467 wrb = wrb_from_mccq(adapter);
2468 if (!wrb) {
2469 status = -EBUSY;
2470 goto err;
2471 }
2472
2473 req = embedded_payload(wrb);
2474 ctxt = &req->context;
2475
2476 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2477 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2478
2479 req->hdr.domain = domain;
2480 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2481 if (pvid) {
2482 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2483 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2484 }
2485
2486 be_dws_cpu_to_le(req->context, sizeof(req->context));
2487 status = be_mcc_notify_wait(adapter);
2488
2489err:
2490 spin_unlock_bh(&adapter->mcc_lock);
2491 return status;
2492}
2493
2494/* Get Hyper switch config */
2495int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
2496 u32 domain, u16 intf_id)
2497{
2498 struct be_mcc_wrb *wrb;
2499 struct be_cmd_req_get_hsw_config *req;
2500 void *ctxt;
2501 int status;
2502 u16 vid;
2503
2504 spin_lock_bh(&adapter->mcc_lock);
2505
2506 wrb = wrb_from_mccq(adapter);
2507 if (!wrb) {
2508 status = -EBUSY;
2509 goto err;
2510 }
2511
2512 req = embedded_payload(wrb);
2513 ctxt = &req->context;
2514
2515 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2516 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2517
2518 req->hdr.domain = domain;
2519 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
2520 intf_id);
2521 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
2522 be_dws_cpu_to_le(req->context, sizeof(req->context));
2523
2524 status = be_mcc_notify_wait(adapter);
2525 if (!status) {
2526 struct be_cmd_resp_get_hsw_config *resp =
2527 embedded_payload(wrb);
2528 be_dws_le_to_cpu(&resp->context,
2529 sizeof(resp->context));
2530 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2531 pvid, &resp->context);
2532 *pvid = le16_to_cpu(vid);
2533 }
2534
2535err:
2536 spin_unlock_bh(&adapter->mcc_lock);
2537 return status;
2538}
2539
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002540int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
2541{
2542 struct be_mcc_wrb *wrb;
2543 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
2544 int status;
2545 int payload_len = sizeof(*req);
2546 struct be_dma_mem cmd;
2547
2548 memset(&cmd, 0, sizeof(struct be_dma_mem));
2549 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
2550 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2551 &cmd.dma);
2552 if (!cmd.va) {
2553 dev_err(&adapter->pdev->dev,
2554 "Memory allocation failure\n");
2555 return -ENOMEM;
2556 }
2557
2558 if (mutex_lock_interruptible(&adapter->mbox_lock))
2559 return -1;
2560
2561 wrb = wrb_from_mbox(adapter);
2562 if (!wrb) {
2563 status = -EBUSY;
2564 goto err;
2565 }
2566
2567 req = cmd.va;
2568
2569 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2570 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2571 payload_len, wrb, &cmd);
2572
2573 req->hdr.version = 1;
2574 req->query_options = BE_GET_WOL_CAP;
2575
2576 status = be_mbox_notify_wait(adapter);
2577 if (!status) {
2578 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
2579 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
2580
2581 /* the command could succeed misleadingly on old f/w
2582 * which is not aware of the V1 version. fake an error. */
2583 if (resp->hdr.response_length < payload_len) {
2584 status = -1;
2585 goto err;
2586 }
2587 adapter->wol_cap = resp->wol_settings;
2588 }
2589err:
2590 mutex_unlock(&adapter->mbox_lock);
2591 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2592 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00002593
2594}
2595int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2596 struct be_dma_mem *cmd)
2597{
2598 struct be_mcc_wrb *wrb;
2599 struct be_cmd_req_get_ext_fat_caps *req;
2600 int status;
2601
2602 if (mutex_lock_interruptible(&adapter->mbox_lock))
2603 return -1;
2604
2605 wrb = wrb_from_mbox(adapter);
2606 if (!wrb) {
2607 status = -EBUSY;
2608 goto err;
2609 }
2610
2611 req = cmd->va;
2612 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2613 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
2614 cmd->size, wrb, cmd);
2615 req->parameter_type = cpu_to_le32(1);
2616
2617 status = be_mbox_notify_wait(adapter);
2618err:
2619 mutex_unlock(&adapter->mbox_lock);
2620 return status;
2621}
2622
2623int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2624 struct be_dma_mem *cmd,
2625 struct be_fat_conf_params *configs)
2626{
2627 struct be_mcc_wrb *wrb;
2628 struct be_cmd_req_set_ext_fat_caps *req;
2629 int status;
2630
2631 spin_lock_bh(&adapter->mcc_lock);
2632
2633 wrb = wrb_from_mccq(adapter);
2634 if (!wrb) {
2635 status = -EBUSY;
2636 goto err;
2637 }
2638
2639 req = cmd->va;
2640 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
2641 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2642 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
2643 cmd->size, wrb, cmd);
2644
2645 status = be_mcc_notify_wait(adapter);
2646err:
2647 spin_unlock_bh(&adapter->mcc_lock);
2648 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002649}
Parav Pandit6a4ab662012-03-26 14:27:12 +00002650
2651int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
2652 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
2653{
2654 struct be_adapter *adapter = netdev_priv(netdev_handle);
2655 struct be_mcc_wrb *wrb;
2656 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
2657 struct be_cmd_req_hdr *req;
2658 struct be_cmd_resp_hdr *resp;
2659 int status;
2660
2661 spin_lock_bh(&adapter->mcc_lock);
2662
2663 wrb = wrb_from_mccq(adapter);
2664 if (!wrb) {
2665 status = -EBUSY;
2666 goto err;
2667 }
2668 req = embedded_payload(wrb);
2669 resp = embedded_payload(wrb);
2670
2671 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
2672 hdr->opcode, wrb_payload_size, wrb, NULL);
2673 memcpy(req, wrb_payload, wrb_payload_size);
2674 be_dws_cpu_to_le(req, wrb_payload_size);
2675
2676 status = be_mcc_notify_wait(adapter);
2677 if (cmd_status)
2678 *cmd_status = (status & 0xffff);
2679 if (ext_status)
2680 *ext_status = 0;
2681 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
2682 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
2683err:
2684 spin_unlock_bh(&adapter->mcc_lock);
2685 return status;
2686}
2687EXPORT_SYMBOL(be_roce_mcc_cmd);